hal_9000_rx.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "sw_monitor_ring.h"
  19. #include "hal_rx.h"
  20. #include "hal_api_mon.h"
  21. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  22. ((uint8_t *)(link_desc_va) + \
  23. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET)
  24. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  25. ((uint8_t *)(msdu0) + \
  26. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)
  27. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  28. ((uint8_t *)(ent_ring_desc) + \
  29. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  30. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  31. ((uint8_t *)(dst_ring_desc) + \
  32. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  33. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  34. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
  35. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  36. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
  37. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  38. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
  39. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  40. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
  41. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  42. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
  43. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  44. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
  45. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  46. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
  47. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  48. do { \
  49. reg_val &= \
  50. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  51. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  52. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  53. reg_val |= \
  54. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  55. FRAGMENT_DEST_RING, \
  56. (reo_params)->frag_dst_ring) | \
  57. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  58. AGING_LIST_ENABLE, 1) |\
  59. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  60. AGING_FLUSH_ENABLE, 1);\
  61. HAL_REG_WRITE((soc), \
  62. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  63. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  64. (reg_val)); \
  65. } while (0)
  66. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  67. ((struct rx_msdu_desc_info *) \
  68. _OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
  69. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  70. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  71. ((struct rx_msdu_details *) \
  72. _OFFSET_TO_BYTE_PTR((link_desc),\
  73. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  74. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  75. (_HAL_MS( \
  76. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  77. msdu_end_tlv.rx_msdu_end), \
  78. RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
  79. RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
  80. RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
  81. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  82. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  83. RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
  84. RX_MSDU_END_10_FIRST_MSDU_MASK, \
  85. RX_MSDU_END_10_FIRST_MSDU_LSB))
  86. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  87. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  88. RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
  89. RX_MSDU_END_10_LAST_MSDU_MASK, \
  90. RX_MSDU_END_10_LAST_MSDU_LSB))
  91. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  92. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  93. RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
  94. RX_MSDU_END_10_SA_IS_VALID_MASK, \
  95. RX_MSDU_END_10_SA_IS_VALID_LSB))
  96. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  97. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  98. RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
  99. RX_MSDU_END_10_DA_IS_VALID_MASK, \
  100. RX_MSDU_END_10_DA_IS_VALID_LSB))
  101. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  102. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  103. RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
  104. RX_MSDU_END_10_DA_IS_MCBC_MASK, \
  105. RX_MSDU_END_10_DA_IS_MCBC_LSB))
  106. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  107. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  108. RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
  109. RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
  110. RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
  111. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  112. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  113. RX_MSDU_END_11_SA_IDX_OFFSET)), \
  114. RX_MSDU_END_11_SA_IDX_MASK, \
  115. RX_MSDU_END_11_SA_IDX_LSB))
  116. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  117. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  118. RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
  119. RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
  120. RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
  121. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  122. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  123. RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
  124. RX_MSDU_END_14_CCE_METADATA_MASK, \
  125. RX_MSDU_END_14_CCE_METADATA_LSB))
  126. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  127. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  128. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  129. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  130. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  131. #define HAL_RX_MPDU_SW_FRAME_GROUP_ID_GET(_rx_mpdu_info) \
  132. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  133. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)), \
  134. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK, \
  135. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB)) \
  136. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  137. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  138. RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
  139. RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
  140. RX_MPDU_INFO_10_SW_PEER_ID_LSB))
  141. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  142. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  143. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  144. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
  145. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
  146. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  147. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  148. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
  149. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
  150. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
  151. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  152. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  153. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  154. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  155. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  156. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  157. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  158. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  159. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  160. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  161. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  162. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  163. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
  164. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
  165. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
  166. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  167. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  168. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  169. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  170. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  171. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  172. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  173. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  174. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  175. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  176. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  177. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  178. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
  179. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
  180. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
  181. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  182. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  183. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  184. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  185. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  186. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  187. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  188. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  189. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  190. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  191. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  192. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  193. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  194. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  195. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  196. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  197. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  198. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  199. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  200. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  201. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  202. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  203. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  204. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  205. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  206. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  207. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  208. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  209. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  210. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  211. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  212. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  213. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  214. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  215. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  216. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  217. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  218. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  219. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  220. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
  221. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  223. RX_MPDU_INFO_11_FR_DS_OFFSET)), \
  224. RX_MPDU_INFO_11_FR_DS_MASK, \
  225. RX_MPDU_INFO_11_FR_DS_LSB))
  226. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  227. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  228. RX_MPDU_INFO_11_TO_DS_OFFSET)), \
  229. RX_MPDU_INFO_11_TO_DS_MASK, \
  230. RX_MPDU_INFO_11_TO_DS_LSB))
  231. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  232. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  233. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  234. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
  235. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
  236. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  237. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  238. RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
  239. RX_MPDU_INFO_3_PN_31_0_MASK, \
  240. RX_MPDU_INFO_3_PN_31_0_LSB))
  241. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  242. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  243. RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
  244. RX_MPDU_INFO_4_PN_63_32_MASK, \
  245. RX_MPDU_INFO_4_PN_63_32_LSB))
  246. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  247. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  248. RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
  249. RX_MPDU_INFO_5_PN_95_64_MASK, \
  250. RX_MPDU_INFO_5_PN_95_64_LSB))
  251. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  252. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  253. RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
  254. RX_MPDU_INFO_6_PN_127_96_MASK, \
  255. RX_MPDU_INFO_6_PN_127_96_LSB))
  256. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  257. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  258. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
  259. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
  260. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
  261. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  262. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  263. RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
  264. RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
  265. RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
  266. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  267. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  268. RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
  269. RX_MSDU_END_12_FLOW_IDX_MASK, \
  270. RX_MSDU_END_12_FLOW_IDX_LSB))
  271. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  272. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  273. RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
  274. RX_MSDU_END_13_FSE_METADATA_MASK, \
  275. RX_MSDU_END_13_FSE_METADATA_LSB))
  276. #define HAL_RX_MPDU_GET_PHY_PPDU_ID(_rx_mpdu_info) \
  277. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  278. RX_MPDU_INFO_9_PHY_PPDU_ID_OFFSET)), \
  279. RX_MPDU_INFO_9_PHY_PPDU_ID_MASK, \
  280. RX_MPDU_INFO_9_PHY_PPDU_ID_LSB)) \
  281. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  282. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  283. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  284. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  285. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  286. #ifdef GET_MSDU_AGGREGATION
  287. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  288. {\
  289. struct rx_msdu_end *rx_msdu_end;\
  290. bool first_msdu, last_msdu; \
  291. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  292. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, FIRST_MSDU);\
  293. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, LAST_MSDU);\
  294. if (first_msdu && last_msdu)\
  295. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  296. else\
  297. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  298. } \
  299. #else
  300. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  301. #endif
  302. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  303. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  304. RX_MPDU_INFO_7_TID_OFFSET)), \
  305. RX_MPDU_INFO_7_TID_MASK, \
  306. RX_MPDU_INFO_7_TID_LSB))
  307. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  308. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  309. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  310. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  311. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  312. #define RX_LOCATION_INFO_DETAILS_RESERVED_8_CHAN_CAPTURE_STATUS_BMASK 0x3
  313. #define GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv) \
  314. (HAL_RX_GET(rx_tlv, \
  315. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS, \
  316. RESERVED_8) & \
  317. RX_LOCATION_INFO_DETAILS_RESERVED_8_CHAN_CAPTURE_STATUS_BMASK)