hal_9000.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_9000_rx.h"
  25. #include "hal_api_mon.h"
  26. #include "hal_flow.h"
  27. #include "rx_flow_search_entry.h"
  28. #include "hal_rx_flow_info.h"
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  35. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  36. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  42. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  56. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  57. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  58. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  59. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  60. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  61. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  63. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  66. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  68. STATUS_HEADER_REO_STATUS_NUMBER
  69. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  70. STATUS_HEADER_TIMESTAMP
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  73. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  74. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  80. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  107. #define CE_WINDOW_ADDRESS_9000 \
  108. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define UMAC_WINDOW_ADDRESS_9000 \
  110. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  111. #define WINDOW_CONFIGURATION_VALUE_9000 \
  112. ((CE_WINDOW_ADDRESS_9000 << 6) |\
  113. (UMAC_WINDOW_ADDRESS_9000 << 12) | \
  114. WINDOW_ENABLE_BIT)
  115. #include <hal_9000_tx.h>
  116. #include <hal_9000_rx.h>
  117. #include <hal_generic_api.h>
  118. #include <hal_wbm.h>
  119. /**
  120. * hal_rx_sw_mon_desc_info_get_9000(): API to read the
  121. * sw monitor ring descriptor
  122. *
  123. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  124. * @desc_info_buf: Descriptor info buffer to which
  125. * sw monitor ring descriptor is populated to
  126. *
  127. * Return: void
  128. */
  129. static void
  130. hal_rx_sw_mon_desc_info_get_9000(hal_ring_desc_t rxdma_dst_ring_desc,
  131. hal_rx_mon_desc_info_t desc_info_buf)
  132. {
  133. struct sw_monitor_ring *sw_mon_ring =
  134. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  135. struct buffer_addr_info *buf_addr_info;
  136. uint32_t *mpdu_info;
  137. uint32_t loop_cnt;
  138. struct hal_rx_mon_desc_info *desc_info;
  139. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  140. mpdu_info = (uint32_t *)&sw_mon_ring->
  141. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  142. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  143. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  144. /* Get msdu link descriptor buf_addr_info */
  145. buf_addr_info = &sw_mon_ring->
  146. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  147. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  148. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  149. buf_addr_info)) << 32);
  150. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  151. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  152. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  153. | ((uint64_t)
  154. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  155. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  156. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  157. SW_MONITOR_RING_6,
  158. END_OF_PPDU);
  159. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  160. SW_MONITOR_RING_6,
  161. STATUS_BUF_COUNT);
  162. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  163. SW_MONITOR_RING_6,
  164. RXDMA_PUSH_REASON);
  165. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  166. SW_MONITOR_RING_7,
  167. PHY_PPDU_ID);
  168. }
  169. /**
  170. * hal_rx_msdu_start_nss_get_9000(): API to get the NSS
  171. * Interval from rx_msdu_start
  172. *
  173. * @buf: pointer to the start of RX PKT TLV header
  174. * Return: uint32_t(nss)
  175. */
  176. static uint32_t hal_rx_msdu_start_nss_get_9000(uint8_t *buf)
  177. {
  178. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  179. struct rx_msdu_start *msdu_start =
  180. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  181. uint8_t mimo_ss_bitmap;
  182. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  183. return qdf_get_hweight8(mimo_ss_bitmap);
  184. }
  185. /**
  186. * hal_rx_mon_hw_desc_get_mpdu_status_9000(): Retrieve MPDU status
  187. *
  188. * @ hw_desc_addr: Start address of Rx HW TLVs
  189. * @ rs: Status for monitor mode
  190. *
  191. * Return: void
  192. */
  193. static void hal_rx_mon_hw_desc_get_mpdu_status_9000(void *hw_desc_addr,
  194. struct mon_rx_status *rs)
  195. {
  196. struct rx_msdu_start *rx_msdu_start;
  197. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  198. uint32_t reg_value;
  199. const uint32_t sgi_hw_to_cdp[] = {
  200. CDP_SGI_0_8_US,
  201. CDP_SGI_0_4_US,
  202. CDP_SGI_1_6_US,
  203. CDP_SGI_3_2_US,
  204. };
  205. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  206. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  207. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  208. RX_MSDU_START_5, USER_RSSI);
  209. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  210. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  211. rs->sgi = sgi_hw_to_cdp[reg_value];
  212. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  213. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  214. /* TODO: rs->beamformed should be set for SU beamforming also */
  215. }
  216. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  217. /**
  218. * hal_get_link_desc_size_9000(): API to get the link desc size
  219. *
  220. * Return: uint32_t
  221. */
  222. static uint32_t hal_get_link_desc_size_9000(void)
  223. {
  224. return LINK_DESC_SIZE;
  225. }
  226. /**
  227. * hal_rx_get_tlv_9000(): API to get the tlv
  228. *
  229. * @rx_tlv: TLV data extracted from the rx packet
  230. * Return: uint8_t
  231. */
  232. static uint8_t hal_rx_get_tlv_9000(void *rx_tlv)
  233. {
  234. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  235. }
  236. /**
  237. * hal_rx_mpdu_start_tlv_tag_valid_9000 () - API to check if RX_MPDU_START
  238. * tlv tag is valid
  239. *
  240. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  241. *
  242. * Return: true if RX_MPDU_START is valied, else false.
  243. */
  244. uint8_t hal_rx_mpdu_start_tlv_tag_valid_9000(void *rx_tlv_hdr)
  245. {
  246. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  247. uint32_t tlv_tag;
  248. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  249. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  250. }
  251. /**
  252. * hal_rx_wbm_err_msdu_continuation_get_9000 () - API to check if WBM
  253. * msdu continuation bit is set
  254. *
  255. *@wbm_desc: wbm release ring descriptor
  256. *
  257. * Return: true if msdu continuation bit is set.
  258. */
  259. uint8_t hal_rx_wbm_err_msdu_continuation_get_9000(void *wbm_desc)
  260. {
  261. uint32_t comp_desc =
  262. *(uint32_t *)(((uint8_t *)wbm_desc) +
  263. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  264. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  265. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  266. }
  267. /**
  268. * hal_rx_proc_phyrx_other_receive_info_tlv_9000(): API to get tlv info
  269. *
  270. * Return: uint32_t
  271. */
  272. static inline
  273. void hal_rx_proc_phyrx_other_receive_info_tlv_9000(void *rx_tlv_hdr,
  274. void *ppdu_info_hdl)
  275. {
  276. }
  277. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  278. static inline
  279. void hal_rx_get_bb_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  280. {
  281. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  282. ppdu_info->cfr_info.bb_captured_channel =
  283. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  284. ppdu_info->cfr_info.bb_captured_timeout =
  285. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  286. ppdu_info->cfr_info.bb_captured_reason =
  287. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  288. }
  289. static inline
  290. void hal_rx_get_rtt_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  291. {
  292. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  293. ppdu_info->cfr_info.rx_location_info_valid =
  294. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  295. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  296. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  297. HAL_RX_GET(rx_tlv,
  298. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  299. RTT_CHE_BUFFER_POINTER_LOW32);
  300. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  301. HAL_RX_GET(rx_tlv,
  302. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  303. RTT_CHE_BUFFER_POINTER_HIGH8);
  304. ppdu_info->cfr_info.chan_capture_status =
  305. GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  306. }
  307. #endif
  308. /**
  309. * hal_rx_dump_msdu_start_tlv_9000() : dump RX msdu_start TLV in structured
  310. * human readable format.
  311. * @ msdu_start: pointer the msdu_start TLV in pkt.
  312. * @ dbg_level: log level.
  313. *
  314. * Return: void
  315. */
  316. static void hal_rx_dump_msdu_start_tlv_9000(void *msdustart,
  317. uint8_t dbg_level)
  318. {
  319. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  320. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  321. "rx_msdu_start tlv - "
  322. "rxpcu_mpdu_filter_in_category: %d "
  323. "sw_frame_group_id: %d "
  324. "phy_ppdu_id: %d "
  325. "msdu_length: %d "
  326. "ipsec_esp: %d "
  327. "l3_offset: %d "
  328. "ipsec_ah: %d "
  329. "l4_offset: %d "
  330. "msdu_number: %d "
  331. "decap_format: %d "
  332. "ipv4_proto: %d "
  333. "ipv6_proto: %d "
  334. "tcp_proto: %d "
  335. "udp_proto: %d "
  336. "ip_frag: %d "
  337. "tcp_only_ack: %d "
  338. "da_is_bcast_mcast: %d "
  339. "ip4_protocol_ip6_next_header: %d "
  340. "toeplitz_hash_2_or_4: %d "
  341. "flow_id_toeplitz: %d "
  342. "user_rssi: %d "
  343. "pkt_type: %d "
  344. "stbc: %d "
  345. "sgi: %d "
  346. "rate_mcs: %d "
  347. "receive_bandwidth: %d "
  348. "reception_type: %d "
  349. "ppdu_start_timestamp: %d "
  350. "sw_phy_meta_data: %d ",
  351. msdu_start->rxpcu_mpdu_filter_in_category,
  352. msdu_start->sw_frame_group_id,
  353. msdu_start->phy_ppdu_id,
  354. msdu_start->msdu_length,
  355. msdu_start->ipsec_esp,
  356. msdu_start->l3_offset,
  357. msdu_start->ipsec_ah,
  358. msdu_start->l4_offset,
  359. msdu_start->msdu_number,
  360. msdu_start->decap_format,
  361. msdu_start->ipv4_proto,
  362. msdu_start->ipv6_proto,
  363. msdu_start->tcp_proto,
  364. msdu_start->udp_proto,
  365. msdu_start->ip_frag,
  366. msdu_start->tcp_only_ack,
  367. msdu_start->da_is_bcast_mcast,
  368. msdu_start->ip4_protocol_ip6_next_header,
  369. msdu_start->toeplitz_hash_2_or_4,
  370. msdu_start->flow_id_toeplitz,
  371. msdu_start->user_rssi,
  372. msdu_start->pkt_type,
  373. msdu_start->stbc,
  374. msdu_start->sgi,
  375. msdu_start->rate_mcs,
  376. msdu_start->receive_bandwidth,
  377. msdu_start->reception_type,
  378. msdu_start->ppdu_start_timestamp,
  379. msdu_start->sw_phy_meta_data);
  380. }
  381. /**
  382. * hal_rx_dump_msdu_end_tlv_9000: dump RX msdu_end TLV in structured
  383. * human readable format.
  384. * @ msdu_end: pointer the msdu_end TLV in pkt.
  385. * @ dbg_level: log level.
  386. *
  387. * Return: void
  388. */
  389. static void hal_rx_dump_msdu_end_tlv_9000(void *msduend,
  390. uint8_t dbg_level)
  391. {
  392. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  393. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  394. "rx_msdu_end tlv - "
  395. "rxpcu_mpdu_filter_in_category: %d "
  396. "sw_frame_group_id: %d "
  397. "phy_ppdu_id: %d "
  398. "ip_hdr_chksum: %d "
  399. "reported_mpdu_length: %d "
  400. "key_id_octet: %d "
  401. "cce_super_rule: %d "
  402. "cce_classify_not_done_truncat: %d "
  403. "cce_classify_not_done_cce_dis: %d "
  404. "rule_indication_31_0: %d "
  405. "rule_indication_63_32: %d "
  406. "da_offset: %d "
  407. "sa_offset: %d "
  408. "da_offset_valid: %d "
  409. "sa_offset_valid: %d "
  410. "ipv6_options_crc: %d "
  411. "tcp_seq_number: %d "
  412. "tcp_ack_number: %d "
  413. "tcp_flag: %d "
  414. "lro_eligible: %d "
  415. "window_size: %d "
  416. "tcp_udp_chksum: %d "
  417. "sa_idx_timeout: %d "
  418. "da_idx_timeout: %d "
  419. "msdu_limit_error: %d "
  420. "flow_idx_timeout: %d "
  421. "flow_idx_invalid: %d "
  422. "wifi_parser_error: %d "
  423. "amsdu_parser_error: %d "
  424. "sa_is_valid: %d "
  425. "da_is_valid: %d "
  426. "da_is_mcbc: %d "
  427. "l3_header_padding: %d "
  428. "first_msdu: %d "
  429. "last_msdu: %d "
  430. "sa_idx: %d "
  431. "msdu_drop: %d "
  432. "reo_destination_indication: %d "
  433. "flow_idx: %d "
  434. "fse_metadata: %d "
  435. "cce_metadata: %d "
  436. "sa_sw_peer_id: %d ",
  437. msdu_end->rxpcu_mpdu_filter_in_category,
  438. msdu_end->sw_frame_group_id,
  439. msdu_end->phy_ppdu_id,
  440. msdu_end->ip_hdr_chksum,
  441. msdu_end->reported_mpdu_length,
  442. msdu_end->key_id_octet,
  443. msdu_end->cce_super_rule,
  444. msdu_end->cce_classify_not_done_truncate,
  445. msdu_end->cce_classify_not_done_cce_dis,
  446. msdu_end->rule_indication_31_0,
  447. msdu_end->rule_indication_63_32,
  448. msdu_end->da_offset,
  449. msdu_end->sa_offset,
  450. msdu_end->da_offset_valid,
  451. msdu_end->sa_offset_valid,
  452. msdu_end->ipv6_options_crc,
  453. msdu_end->tcp_seq_number,
  454. msdu_end->tcp_ack_number,
  455. msdu_end->tcp_flag,
  456. msdu_end->lro_eligible,
  457. msdu_end->window_size,
  458. msdu_end->tcp_udp_chksum,
  459. msdu_end->sa_idx_timeout,
  460. msdu_end->da_idx_timeout,
  461. msdu_end->msdu_limit_error,
  462. msdu_end->flow_idx_timeout,
  463. msdu_end->flow_idx_invalid,
  464. msdu_end->wifi_parser_error,
  465. msdu_end->amsdu_parser_error,
  466. msdu_end->sa_is_valid,
  467. msdu_end->da_is_valid,
  468. msdu_end->da_is_mcbc,
  469. msdu_end->l3_header_padding,
  470. msdu_end->first_msdu,
  471. msdu_end->last_msdu,
  472. msdu_end->sa_idx,
  473. msdu_end->msdu_drop,
  474. msdu_end->reo_destination_indication,
  475. msdu_end->flow_idx,
  476. msdu_end->fse_metadata,
  477. msdu_end->cce_metadata,
  478. msdu_end->sa_sw_peer_id);
  479. }
  480. /**
  481. * hal_rx_mpdu_start_tid_get_9000(): API to get tid
  482. * from rx_msdu_start
  483. *
  484. * @buf: pointer to the start of RX PKT TLV header
  485. * Return: uint32_t(tid value)
  486. */
  487. static uint32_t hal_rx_mpdu_start_tid_get_9000(uint8_t *buf)
  488. {
  489. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  490. struct rx_mpdu_start *mpdu_start =
  491. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  492. uint32_t tid;
  493. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  494. return tid;
  495. }
  496. /**
  497. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  498. * Interval from rx_msdu_start
  499. *
  500. * @buf: pointer to the start of RX PKT TLV header
  501. * Return: uint32_t(reception_type)
  502. */
  503. static uint32_t hal_rx_msdu_start_reception_type_get_9000(uint8_t *buf)
  504. {
  505. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  506. struct rx_msdu_start *msdu_start =
  507. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  508. uint32_t reception_type;
  509. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  510. return reception_type;
  511. }
  512. /**
  513. * hal_rx_msdu_end_da_idx_get_9000: API to get da_idx
  514. * from rx_msdu_end TLV
  515. *
  516. * @ buf: pointer to the start of RX PKT TLV headers
  517. * Return: da index
  518. */
  519. static uint16_t hal_rx_msdu_end_da_idx_get_9000(uint8_t *buf)
  520. {
  521. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  522. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  523. uint16_t da_idx;
  524. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  525. return da_idx;
  526. }
  527. /**
  528. * hal_rx_get_rx_fragment_number_9000(): Function to retrieve rx fragment number
  529. *
  530. * @nbuf: Network buffer
  531. * Returns: rx fragment number
  532. */
  533. static
  534. uint8_t hal_rx_get_rx_fragment_number_9000(uint8_t *buf)
  535. {
  536. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  537. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  538. /* Return first 4 bits as fragment number */
  539. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  540. DOT11_SEQ_FRAG_MASK);
  541. }
  542. /**
  543. * hal_rx_msdu_end_da_is_mcbc_get_9000(): API to check if pkt is MCBC
  544. * from rx_msdu_end TLV
  545. *
  546. * @ buf: pointer to the start of RX PKT TLV headers
  547. * Return: da_is_mcbc
  548. */
  549. static uint8_t
  550. hal_rx_msdu_end_da_is_mcbc_get_9000(uint8_t *buf)
  551. {
  552. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  553. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  554. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  555. }
  556. /**
  557. * hal_rx_msdu_end_sa_is_valid_get_9000(): API to get_9000 the
  558. * sa_is_valid bit from rx_msdu_end TLV
  559. *
  560. * @ buf: pointer to the start of RX PKT TLV headers
  561. * Return: sa_is_valid bit
  562. */
  563. static uint8_t
  564. hal_rx_msdu_end_sa_is_valid_get_9000(uint8_t *buf)
  565. {
  566. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  567. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  568. uint8_t sa_is_valid;
  569. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  570. return sa_is_valid;
  571. }
  572. /**
  573. * hal_rx_msdu_end_sa_idx_get_9000(): API to get_9000 the
  574. * sa_idx from rx_msdu_end TLV
  575. *
  576. * @ buf: pointer to the start of RX PKT TLV headers
  577. * Return: sa_idx (SA AST index)
  578. */
  579. static uint16_t hal_rx_msdu_end_sa_idx_get_9000(uint8_t *buf)
  580. {
  581. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  582. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  583. uint16_t sa_idx;
  584. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  585. return sa_idx;
  586. }
  587. /**
  588. * hal_rx_desc_is_first_msdu_9000() - Check if first msdu
  589. *
  590. * @hal_soc_hdl: hal_soc handle
  591. * @hw_desc_addr: hardware descriptor address
  592. *
  593. * Return: 0 - success/ non-zero failure
  594. */
  595. static uint32_t hal_rx_desc_is_first_msdu_9000(void *hw_desc_addr)
  596. {
  597. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  598. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  599. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  600. }
  601. /**
  602. * hal_rx_msdu_end_l3_hdr_padding_get_9000(): API to get_9000 the
  603. * l3_header padding from rx_msdu_end TLV
  604. *
  605. * @ buf: pointer to the start of RX PKT TLV headers
  606. * Return: number of l3 header padding bytes
  607. */
  608. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_9000(uint8_t *buf)
  609. {
  610. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  611. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  612. uint32_t l3_header_padding;
  613. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  614. return l3_header_padding;
  615. }
  616. /**
  617. * @ hal_rx_encryption_info_valid_9000: Returns encryption type.
  618. *
  619. * @ buf: rx_tlv_hdr of the received packet
  620. * @ Return: encryption type
  621. */
  622. inline uint32_t hal_rx_encryption_info_valid_9000(uint8_t *buf)
  623. {
  624. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  625. struct rx_mpdu_start *mpdu_start =
  626. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  627. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  628. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  629. return encryption_info;
  630. }
  631. /*
  632. * @ hal_rx_print_pn_9000: Prints the PN of rx packet.
  633. *
  634. * @ buf: rx_tlv_hdr of the received packet
  635. * @ Return: void
  636. */
  637. static void hal_rx_print_pn_9000(uint8_t *buf)
  638. {
  639. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  640. struct rx_mpdu_start *mpdu_start =
  641. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  642. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  643. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  644. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  645. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  646. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  647. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  648. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  649. }
  650. /**
  651. * hal_rx_msdu_end_first_msdu_get_9000: API to get first msdu status
  652. * from rx_msdu_end TLV
  653. *
  654. * @ buf: pointer to the start of RX PKT TLV headers
  655. * Return: first_msdu
  656. */
  657. static uint8_t hal_rx_msdu_end_first_msdu_get_9000(uint8_t *buf)
  658. {
  659. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  660. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  661. uint8_t first_msdu;
  662. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  663. return first_msdu;
  664. }
  665. /**
  666. * hal_rx_msdu_end_da_is_valid_get_9000: API to check if da is valid
  667. * from rx_msdu_end TLV
  668. *
  669. * @ buf: pointer to the start of RX PKT TLV headers
  670. * Return: da_is_valid
  671. */
  672. static uint8_t hal_rx_msdu_end_da_is_valid_get_9000(uint8_t *buf)
  673. {
  674. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  675. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  676. uint8_t da_is_valid;
  677. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  678. return da_is_valid;
  679. }
  680. /**
  681. * hal_rx_msdu_end_last_msdu_get_9000: API to get last msdu status
  682. * from rx_msdu_end TLV
  683. *
  684. * @ buf: pointer to the start of RX PKT TLV headers
  685. * Return: last_msdu
  686. */
  687. static uint8_t hal_rx_msdu_end_last_msdu_get_9000(uint8_t *buf)
  688. {
  689. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  690. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  691. uint8_t last_msdu;
  692. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  693. return last_msdu;
  694. }
  695. /*
  696. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  697. *
  698. * @nbuf: Network buffer
  699. * Returns: value of mpdu 4th address valid field
  700. */
  701. inline bool hal_rx_get_mpdu_mac_ad4_valid_9000(uint8_t *buf)
  702. {
  703. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  704. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  705. bool ad4_valid = 0;
  706. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  707. return ad4_valid;
  708. }
  709. /**
  710. * hal_rx_mpdu_start_sw_peer_id_get_9000: Retrieve sw peer_id
  711. * @buf: network buffer
  712. *
  713. * Return: sw peer_id
  714. */
  715. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_9000(uint8_t *buf)
  716. {
  717. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  718. struct rx_mpdu_start *mpdu_start =
  719. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  720. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  721. &mpdu_start->rx_mpdu_info_details);
  722. }
  723. /*
  724. * hal_rx_mpdu_get_to_ds_9000(): API to get the tods info
  725. * from rx_mpdu_start
  726. *
  727. * @buf: pointer to the start of RX PKT TLV header
  728. * Return: uint32_t(to_ds)
  729. */
  730. static uint32_t hal_rx_mpdu_get_to_ds_9000(uint8_t *buf)
  731. {
  732. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  733. struct rx_mpdu_start *mpdu_start =
  734. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  735. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  736. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  737. }
  738. /*
  739. * hal_rx_mpdu_get_fr_ds_9000(): API to get the from ds info
  740. * from rx_mpdu_start
  741. *
  742. * @buf: pointer to the start of RX PKT TLV header
  743. * Return: uint32_t(fr_ds)
  744. */
  745. static uint32_t hal_rx_mpdu_get_fr_ds_9000(uint8_t *buf)
  746. {
  747. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  748. struct rx_mpdu_start *mpdu_start =
  749. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  750. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  751. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  752. }
  753. /*
  754. * hal_rx_get_mpdu_frame_control_valid_9000(): Retrieves mpdu
  755. * frame control valid
  756. *
  757. * @nbuf: Network buffer
  758. * Returns: value of frame control valid field
  759. */
  760. static uint8_t hal_rx_get_mpdu_frame_control_valid_9000(uint8_t *buf)
  761. {
  762. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  763. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  764. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  765. }
  766. /*
  767. * hal_rx_mpdu_get_addr1_9000(): API to check get address1 of the mpdu
  768. *
  769. * @buf: pointer to the start of RX PKT TLV headera
  770. * @mac_addr: pointer to mac address
  771. * Return: success/failure
  772. */
  773. static QDF_STATUS hal_rx_mpdu_get_addr1_9000(uint8_t *buf,
  774. uint8_t *mac_addr)
  775. {
  776. struct __attribute__((__packed__)) hal_addr1 {
  777. uint32_t ad1_31_0;
  778. uint16_t ad1_47_32;
  779. };
  780. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  781. struct rx_mpdu_start *mpdu_start =
  782. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  783. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  784. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  785. uint32_t mac_addr_ad1_valid;
  786. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  787. if (mac_addr_ad1_valid) {
  788. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  789. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  790. return QDF_STATUS_SUCCESS;
  791. }
  792. return QDF_STATUS_E_FAILURE;
  793. }
  794. /*
  795. * hal_rx_mpdu_get_addr2_9000(): API to check get address2 of the mpdu
  796. * in the packet
  797. *
  798. * @buf: pointer to the start of RX PKT TLV header
  799. * @mac_addr: pointer to mac address
  800. * Return: success/failure
  801. */
  802. static QDF_STATUS hal_rx_mpdu_get_addr2_9000(uint8_t *buf, uint8_t *mac_addr)
  803. {
  804. struct __attribute__((__packed__)) hal_addr2 {
  805. uint16_t ad2_15_0;
  806. uint32_t ad2_47_16;
  807. };
  808. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  809. struct rx_mpdu_start *mpdu_start =
  810. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  811. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  812. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  813. uint32_t mac_addr_ad2_valid;
  814. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  815. if (mac_addr_ad2_valid) {
  816. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  817. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  818. return QDF_STATUS_SUCCESS;
  819. }
  820. return QDF_STATUS_E_FAILURE;
  821. }
  822. /*
  823. * hal_rx_mpdu_get_addr3_9000(): API to get address3 of the mpdu
  824. * in the packet
  825. *
  826. * @buf: pointer to the start of RX PKT TLV header
  827. * @mac_addr: pointer to mac address
  828. * Return: success/failure
  829. */
  830. static QDF_STATUS hal_rx_mpdu_get_addr3_9000(uint8_t *buf, uint8_t *mac_addr)
  831. {
  832. struct __attribute__((__packed__)) hal_addr3 {
  833. uint32_t ad3_31_0;
  834. uint16_t ad3_47_32;
  835. };
  836. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  837. struct rx_mpdu_start *mpdu_start =
  838. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  839. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  840. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  841. uint32_t mac_addr_ad3_valid;
  842. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  843. if (mac_addr_ad3_valid) {
  844. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  845. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  846. return QDF_STATUS_SUCCESS;
  847. }
  848. return QDF_STATUS_E_FAILURE;
  849. }
  850. /*
  851. * hal_rx_mpdu_get_addr4_9000(): API to get address4 of the mpdu
  852. * in the packet
  853. *
  854. * @buf: pointer to the start of RX PKT TLV header
  855. * @mac_addr: pointer to mac address
  856. * Return: success/failure
  857. */
  858. static QDF_STATUS hal_rx_mpdu_get_addr4_9000(uint8_t *buf, uint8_t *mac_addr)
  859. {
  860. struct __attribute__((__packed__)) hal_addr4 {
  861. uint32_t ad4_31_0;
  862. uint16_t ad4_47_32;
  863. };
  864. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  865. struct rx_mpdu_start *mpdu_start =
  866. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  867. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  868. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  869. uint32_t mac_addr_ad4_valid;
  870. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  871. if (mac_addr_ad4_valid) {
  872. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  873. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  874. return QDF_STATUS_SUCCESS;
  875. }
  876. return QDF_STATUS_E_FAILURE;
  877. }
  878. /*
  879. * hal_rx_get_mpdu_sequence_control_valid_9000(): Get mpdu
  880. * sequence control valid
  881. *
  882. * @nbuf: Network buffer
  883. * Returns: value of sequence control valid field
  884. */
  885. static uint8_t hal_rx_get_mpdu_sequence_control_valid_9000(uint8_t *buf)
  886. {
  887. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  888. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  889. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  890. }
  891. /**
  892. * hal_rx_is_unicast_9000: check packet is unicast frame or not.
  893. *
  894. * @ buf: pointer to rx pkt TLV.
  895. *
  896. * Return: true on unicast.
  897. */
  898. static bool hal_rx_is_unicast_9000(uint8_t *buf)
  899. {
  900. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  901. struct rx_mpdu_start *mpdu_start =
  902. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  903. uint32_t grp_id;
  904. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  905. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  906. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  907. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  908. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  909. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  910. }
  911. /**
  912. * hal_rx_tid_get_9000: get tid based on qos control valid.
  913. * @hal_soc_hdl: hal soc handle
  914. * @buf: pointer to rx pkt TLV.
  915. *
  916. * Return: tid
  917. */
  918. static uint32_t hal_rx_tid_get_9000(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  919. {
  920. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  921. struct rx_mpdu_start *mpdu_start =
  922. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  923. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  924. uint8_t qos_control_valid =
  925. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  926. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  927. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  928. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  929. if (qos_control_valid)
  930. return hal_rx_mpdu_start_tid_get_9000(buf);
  931. return HAL_RX_NON_QOS_TID;
  932. }
  933. /**
  934. * hal_rx_hw_desc_get_ppduid_get_9000(): retrieve ppdu id
  935. * @rx_tlv_hdr: rx tlv header
  936. * @rxdma_dst_ring_desc: rxdma HW descriptor
  937. *
  938. * Return: ppdu id
  939. */
  940. static uint32_t hal_rx_hw_desc_get_ppduid_get_9000(void *rx_tlv_hdr,
  941. void *rxdma_dst_ring_desc)
  942. {
  943. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  944. return reo_ent->phy_ppdu_id;
  945. }
  946. /**
  947. * hal_reo_status_get_header_9000 - Process reo desc info
  948. * @d - Pointer to reo descriptior
  949. * @b - tlv type info
  950. * @h1 - Pointer to hal_reo_status_header where info to be stored
  951. *
  952. * Return - none.
  953. *
  954. */
  955. static void hal_reo_status_get_header_9000(uint32_t *d, int b, void *h1)
  956. {
  957. uint32_t val1 = 0;
  958. struct hal_reo_status_header *h =
  959. (struct hal_reo_status_header *)h1;
  960. switch (b) {
  961. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  962. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  963. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  964. break;
  965. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  966. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  967. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  968. break;
  969. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  970. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  971. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  972. break;
  973. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  974. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  975. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  976. break;
  977. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  978. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  979. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  980. break;
  981. case HAL_REO_DESC_THRES_STATUS_TLV:
  982. val1 =
  983. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  984. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  985. break;
  986. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  987. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  988. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  989. break;
  990. default:
  991. qdf_nofl_err("ERROR: Unknown tlv\n");
  992. break;
  993. }
  994. h->cmd_num =
  995. HAL_GET_FIELD(
  996. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  997. val1);
  998. h->exec_time =
  999. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1000. CMD_EXECUTION_TIME, val1);
  1001. h->status =
  1002. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1003. REO_CMD_EXECUTION_STATUS, val1);
  1004. switch (b) {
  1005. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1006. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1007. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1008. break;
  1009. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1010. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1011. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1012. break;
  1013. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1014. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1015. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1016. break;
  1017. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1018. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1019. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1020. break;
  1021. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1022. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1023. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1024. break;
  1025. case HAL_REO_DESC_THRES_STATUS_TLV:
  1026. val1 =
  1027. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1028. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1029. break;
  1030. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1031. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1032. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1033. break;
  1034. default:
  1035. qdf_nofl_err("ERROR: Unknown tlv\n");
  1036. break;
  1037. }
  1038. h->tstamp =
  1039. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1040. }
  1041. /**
  1042. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000():
  1043. * Retrieve qos control valid bit from the tlv.
  1044. * @buf: pointer to rx pkt TLV.
  1045. *
  1046. * Return: qos control value.
  1047. */
  1048. static inline uint32_t
  1049. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000(uint8_t *buf)
  1050. {
  1051. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1052. struct rx_mpdu_start *mpdu_start =
  1053. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1054. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1055. &mpdu_start->rx_mpdu_info_details);
  1056. }
  1057. /**
  1058. * hal_rx_msdu_end_sa_sw_peer_id_get_9000(): API to get the
  1059. * sa_sw_peer_id from rx_msdu_end TLV
  1060. * @buf: pointer to the start of RX PKT TLV headers
  1061. *
  1062. * Return: sa_sw_peer_id index
  1063. */
  1064. static inline uint32_t
  1065. hal_rx_msdu_end_sa_sw_peer_id_get_9000(uint8_t *buf)
  1066. {
  1067. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1068. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1069. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1070. }
  1071. /**
  1072. * hal_tx_desc_set_mesh_en_9000 - Set mesh_enable flag in Tx descriptor
  1073. * @desc: Handle to Tx Descriptor
  1074. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1075. * enabling the interpretation of the 'Mesh Control Present' bit
  1076. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1077. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1078. * is present between the header and the LLC.
  1079. *
  1080. * Return: void
  1081. */
  1082. static inline
  1083. void hal_tx_desc_set_mesh_en_9000(void *desc, uint8_t en)
  1084. {
  1085. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1086. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1087. }
  1088. static
  1089. void *hal_rx_msdu0_buffer_addr_lsb_9000(void *link_desc_va)
  1090. {
  1091. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1092. }
  1093. static
  1094. void *hal_rx_msdu_desc_info_ptr_get_9000(void *msdu0)
  1095. {
  1096. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1097. }
  1098. static
  1099. void *hal_ent_mpdu_desc_info_9000(void *ent_ring_desc)
  1100. {
  1101. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1102. }
  1103. static
  1104. void *hal_dst_mpdu_desc_info_9000(void *dst_ring_desc)
  1105. {
  1106. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1107. }
  1108. static
  1109. uint8_t hal_rx_get_fc_valid_9000(uint8_t *buf)
  1110. {
  1111. return HAL_RX_GET_FC_VALID(buf);
  1112. }
  1113. static uint8_t hal_rx_get_to_ds_flag_9000(uint8_t *buf)
  1114. {
  1115. return HAL_RX_GET_TO_DS_FLAG(buf);
  1116. }
  1117. static uint8_t hal_rx_get_mac_addr2_valid_9000(uint8_t *buf)
  1118. {
  1119. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1120. }
  1121. static uint8_t hal_rx_get_filter_category_9000(uint8_t *buf)
  1122. {
  1123. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1124. }
  1125. static uint32_t
  1126. hal_rx_get_ppdu_id_9000(uint8_t *buf)
  1127. {
  1128. struct rx_mpdu_info *rx_mpdu_info;
  1129. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1130. rx_mpdu_info =
  1131. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1132. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1133. }
  1134. /**
  1135. * hal_reo_config_9000(): Set reo config parameters
  1136. * @soc: hal soc handle
  1137. * @reg_val: value to be set
  1138. * @reo_params: reo parameters
  1139. *
  1140. * Return: void
  1141. */
  1142. static void
  1143. hal_reo_config_9000(struct hal_soc *soc,
  1144. uint32_t reg_val,
  1145. struct hal_reo_params *reo_params)
  1146. {
  1147. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1148. }
  1149. /**
  1150. * hal_rx_msdu_desc_info_get_ptr_9000() - Get msdu desc info ptr
  1151. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1152. *
  1153. * Return - Pointer to rx_msdu_desc_info structure.
  1154. *
  1155. */
  1156. static void *hal_rx_msdu_desc_info_get_ptr_9000(void *msdu_details_ptr)
  1157. {
  1158. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1159. }
  1160. /**
  1161. * hal_rx_link_desc_msdu0_ptr_9000 - Get pointer to rx_msdu details
  1162. * @link_desc - Pointer to link desc
  1163. *
  1164. * Return - Pointer to rx_msdu_details structure
  1165. *
  1166. */
  1167. static void *hal_rx_link_desc_msdu0_ptr_9000(void *link_desc)
  1168. {
  1169. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1170. }
  1171. /**
  1172. * hal_rx_msdu_flow_idx_get_9000: API to get flow index
  1173. * from rx_msdu_end TLV
  1174. * @buf: pointer to the start of RX PKT TLV headers
  1175. *
  1176. * Return: flow index value from MSDU END TLV
  1177. */
  1178. static inline uint32_t hal_rx_msdu_flow_idx_get_9000(uint8_t *buf)
  1179. {
  1180. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1181. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1182. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1183. }
  1184. /**
  1185. * hal_rx_msdu_flow_idx_invalid_9000: API to get flow index invalid
  1186. * from rx_msdu_end TLV
  1187. * @buf: pointer to the start of RX PKT TLV headers
  1188. *
  1189. * Return: flow index invalid value from MSDU END TLV
  1190. */
  1191. static bool hal_rx_msdu_flow_idx_invalid_9000(uint8_t *buf)
  1192. {
  1193. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1194. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1195. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1196. }
  1197. /**
  1198. * hal_rx_msdu_flow_idx_timeout_9000: API to get flow index timeout
  1199. * from rx_msdu_end TLV
  1200. * @buf: pointer to the start of RX PKT TLV headers
  1201. *
  1202. * Return: flow index timeout value from MSDU END TLV
  1203. */
  1204. static bool hal_rx_msdu_flow_idx_timeout_9000(uint8_t *buf)
  1205. {
  1206. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1207. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1208. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1209. }
  1210. /**
  1211. * hal_rx_msdu_fse_metadata_get_9000: API to get FSE metadata
  1212. * from rx_msdu_end TLV
  1213. * @buf: pointer to the start of RX PKT TLV headers
  1214. *
  1215. * Return: fse metadata value from MSDU END TLV
  1216. */
  1217. static uint32_t hal_rx_msdu_fse_metadata_get_9000(uint8_t *buf)
  1218. {
  1219. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1220. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1221. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1222. }
  1223. /**
  1224. * hal_rx_msdu_cce_metadata_get_9000: API to get CCE metadata
  1225. * from rx_msdu_end TLV
  1226. * @buf: pointer to the start of RX PKT TLV headers
  1227. *
  1228. * Return: cce_metadata
  1229. */
  1230. static uint16_t
  1231. hal_rx_msdu_cce_metadata_get_9000(uint8_t *buf)
  1232. {
  1233. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1234. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1235. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1236. }
  1237. /**
  1238. * hal_rx_msdu_get_flow_params_9000: API to get flow index, flow index invalid
  1239. * and flow index timeout from rx_msdu_end TLV
  1240. * @buf: pointer to the start of RX PKT TLV headers
  1241. * @flow_invalid: pointer to return value of flow_idx_valid
  1242. * @flow_timeout: pointer to return value of flow_idx_timeout
  1243. * @flow_index: pointer to return value of flow_idx
  1244. *
  1245. * Return: none
  1246. */
  1247. static inline void
  1248. hal_rx_msdu_get_flow_params_9000(uint8_t *buf,
  1249. bool *flow_invalid,
  1250. bool *flow_timeout,
  1251. uint32_t *flow_index)
  1252. {
  1253. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1254. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1255. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1256. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1257. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1258. }
  1259. /**
  1260. * hal_rx_tlv_get_tcp_chksum_9000() - API to get tcp checksum
  1261. * @buf: rx_tlv_hdr
  1262. *
  1263. * Return: tcp checksum
  1264. */
  1265. static uint16_t
  1266. hal_rx_tlv_get_tcp_chksum_9000(uint8_t *buf)
  1267. {
  1268. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1269. }
  1270. /**
  1271. * hal_rx_get_rx_sequence_9000(): Function to retrieve rx sequence number
  1272. *
  1273. * @nbuf: Network buffer
  1274. * Returns: rx sequence number
  1275. */
  1276. static
  1277. uint16_t hal_rx_get_rx_sequence_9000(uint8_t *buf)
  1278. {
  1279. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1280. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1281. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1282. }
  1283. /**
  1284. * hal_get_window_address_9000(): Function to get hp/tp address
  1285. * @hal_soc: Pointer to hal_soc
  1286. * @addr: address offset of register
  1287. *
  1288. * Return: modified address offset of register
  1289. */
  1290. static inline qdf_iomem_t hal_get_window_address_9000(struct hal_soc *hal_soc,
  1291. qdf_iomem_t addr)
  1292. {
  1293. uint32_t offset = addr - hal_soc->dev_base_addr;
  1294. qdf_iomem_t new_offset;
  1295. /*
  1296. * If offset lies within DP register range, use 3rd window to write
  1297. * into DP region.
  1298. */
  1299. if ((offset ^ SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1300. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1301. (offset & WINDOW_RANGE_MASK));
  1302. /*
  1303. * If offset lies within CE register range, use 2nd window to write
  1304. * into CE region.
  1305. */
  1306. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1307. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1308. (offset & WINDOW_RANGE_MASK));
  1309. } else {
  1310. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1311. "%s: ERROR: Accessing Wrong register\n", __func__);
  1312. qdf_assert_always(0);
  1313. return 0;
  1314. }
  1315. return new_offset;
  1316. }
  1317. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1318. {
  1319. /* Write value into window configuration register */
  1320. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1321. WINDOW_CONFIGURATION_VALUE_9000);
  1322. }
  1323. /**
  1324. * hal_rx_msdu_packet_metadata_get_9000(): API to get the
  1325. * msdu information from rx_msdu_end TLV
  1326. *
  1327. * @ buf: pointer to the start of RX PKT TLV headers
  1328. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1329. */
  1330. static void
  1331. hal_rx_msdu_packet_metadata_get_9000(uint8_t *buf,
  1332. void *msdu_pkt_metadata)
  1333. {
  1334. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1335. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1336. struct hal_rx_msdu_metadata *msdu_metadata =
  1337. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1338. msdu_metadata->l3_hdr_pad =
  1339. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1340. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1341. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1342. msdu_metadata->sa_sw_peer_id =
  1343. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1344. }
  1345. /**
  1346. * hal_rx_flow_setup_fse_9000() - Setup a flow search entry in HW FST
  1347. * @fst: Pointer to the Rx Flow Search Table
  1348. * @table_offset: offset into the table where the flow is to be setup
  1349. * @flow: Flow Parameters
  1350. *
  1351. * Return: Success/Failure
  1352. */
  1353. static void *
  1354. hal_rx_flow_setup_fse_9000(uint8_t *rx_fst, uint32_t table_offset,
  1355. uint8_t *rx_flow)
  1356. {
  1357. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1358. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1359. uint8_t *fse;
  1360. bool fse_valid;
  1361. if (table_offset >= fst->max_entries) {
  1362. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1363. "HAL FSE table offset %u exceeds max entries %u",
  1364. table_offset, fst->max_entries);
  1365. return NULL;
  1366. }
  1367. fse = (uint8_t *)fst->base_vaddr +
  1368. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1369. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1370. if (fse_valid) {
  1371. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1372. "HAL FSE %pK already valid", fse);
  1373. return NULL;
  1374. }
  1375. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1376. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1377. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1378. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1379. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1380. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1381. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1382. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1383. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1384. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1385. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1386. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1389. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1390. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1391. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1392. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1395. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1396. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1397. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1398. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1399. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1400. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1401. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1402. (flow->tuple_info.dest_port));
  1403. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1404. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1405. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1406. (flow->tuple_info.src_port));
  1407. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1408. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1409. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1410. flow->tuple_info.l4_protocol);
  1411. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1414. flow->reo_destination_handler);
  1415. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1416. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1417. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1418. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1421. flow->fse_metadata);
  1422. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1423. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1424. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1425. REO_DESTINATION_INDICATION,
  1426. flow->reo_destination_indication);
  1427. /* Reset all the other fields in FSE */
  1428. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1429. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1430. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1432. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1433. return fse;
  1434. }
  1435. static
  1436. void hal_compute_reo_remap_ix2_ix3_9000(uint32_t *ring, uint32_t num_rings,
  1437. uint32_t *remap1, uint32_t *remap2)
  1438. {
  1439. switch (num_rings) {
  1440. case 1:
  1441. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1442. HAL_REO_REMAP_IX2(ring[0], 17) |
  1443. HAL_REO_REMAP_IX2(ring[0], 18) |
  1444. HAL_REO_REMAP_IX2(ring[0], 19) |
  1445. HAL_REO_REMAP_IX2(ring[0], 20) |
  1446. HAL_REO_REMAP_IX2(ring[0], 21) |
  1447. HAL_REO_REMAP_IX2(ring[0], 22) |
  1448. HAL_REO_REMAP_IX2(ring[0], 23);
  1449. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1450. HAL_REO_REMAP_IX3(ring[0], 25) |
  1451. HAL_REO_REMAP_IX3(ring[0], 26) |
  1452. HAL_REO_REMAP_IX3(ring[0], 27) |
  1453. HAL_REO_REMAP_IX3(ring[0], 28) |
  1454. HAL_REO_REMAP_IX3(ring[0], 29) |
  1455. HAL_REO_REMAP_IX3(ring[0], 30) |
  1456. HAL_REO_REMAP_IX3(ring[0], 31);
  1457. break;
  1458. case 2:
  1459. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1460. HAL_REO_REMAP_IX2(ring[0], 17) |
  1461. HAL_REO_REMAP_IX2(ring[1], 18) |
  1462. HAL_REO_REMAP_IX2(ring[1], 19) |
  1463. HAL_REO_REMAP_IX2(ring[0], 20) |
  1464. HAL_REO_REMAP_IX2(ring[0], 21) |
  1465. HAL_REO_REMAP_IX2(ring[1], 22) |
  1466. HAL_REO_REMAP_IX2(ring[1], 23);
  1467. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1468. HAL_REO_REMAP_IX3(ring[0], 25) |
  1469. HAL_REO_REMAP_IX3(ring[1], 26) |
  1470. HAL_REO_REMAP_IX3(ring[1], 27) |
  1471. HAL_REO_REMAP_IX3(ring[0], 28) |
  1472. HAL_REO_REMAP_IX3(ring[0], 29) |
  1473. HAL_REO_REMAP_IX3(ring[1], 30) |
  1474. HAL_REO_REMAP_IX3(ring[1], 31);
  1475. break;
  1476. case 3:
  1477. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1478. HAL_REO_REMAP_IX2(ring[1], 17) |
  1479. HAL_REO_REMAP_IX2(ring[2], 18) |
  1480. HAL_REO_REMAP_IX2(ring[0], 19) |
  1481. HAL_REO_REMAP_IX2(ring[1], 20) |
  1482. HAL_REO_REMAP_IX2(ring[2], 21) |
  1483. HAL_REO_REMAP_IX2(ring[0], 22) |
  1484. HAL_REO_REMAP_IX2(ring[1], 23);
  1485. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1486. HAL_REO_REMAP_IX3(ring[0], 25) |
  1487. HAL_REO_REMAP_IX3(ring[1], 26) |
  1488. HAL_REO_REMAP_IX3(ring[2], 27) |
  1489. HAL_REO_REMAP_IX3(ring[0], 28) |
  1490. HAL_REO_REMAP_IX3(ring[1], 29) |
  1491. HAL_REO_REMAP_IX3(ring[2], 30) |
  1492. HAL_REO_REMAP_IX3(ring[0], 31);
  1493. break;
  1494. case 4:
  1495. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1496. HAL_REO_REMAP_IX2(ring[1], 17) |
  1497. HAL_REO_REMAP_IX2(ring[2], 18) |
  1498. HAL_REO_REMAP_IX2(ring[3], 19) |
  1499. HAL_REO_REMAP_IX2(ring[0], 20) |
  1500. HAL_REO_REMAP_IX2(ring[1], 21) |
  1501. HAL_REO_REMAP_IX2(ring[2], 22) |
  1502. HAL_REO_REMAP_IX2(ring[3], 23);
  1503. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1504. HAL_REO_REMAP_IX3(ring[1], 25) |
  1505. HAL_REO_REMAP_IX3(ring[2], 26) |
  1506. HAL_REO_REMAP_IX3(ring[3], 27) |
  1507. HAL_REO_REMAP_IX3(ring[0], 28) |
  1508. HAL_REO_REMAP_IX3(ring[1], 29) |
  1509. HAL_REO_REMAP_IX3(ring[2], 30) |
  1510. HAL_REO_REMAP_IX3(ring[3], 31);
  1511. break;
  1512. }
  1513. }
  1514. struct hal_hw_txrx_ops qcn9000_hal_hw_txrx_ops = {
  1515. /* init and setup */
  1516. hal_srng_dst_hw_init_generic,
  1517. hal_srng_src_hw_init_generic,
  1518. hal_get_hw_hptp_generic,
  1519. hal_reo_setup_generic,
  1520. hal_setup_link_idle_list_generic,
  1521. hal_get_window_address_9000,
  1522. NULL,
  1523. /* tx */
  1524. hal_tx_desc_set_dscp_tid_table_id_9000,
  1525. hal_tx_set_dscp_tid_map_9000,
  1526. hal_tx_update_dscp_tid_9000,
  1527. hal_tx_desc_set_lmac_id_9000,
  1528. hal_tx_desc_set_buf_addr_generic,
  1529. hal_tx_desc_set_search_type_generic,
  1530. hal_tx_desc_set_search_index_generic,
  1531. hal_tx_desc_set_cache_set_num_generic,
  1532. hal_tx_comp_get_status_generic,
  1533. hal_tx_comp_get_release_reason_generic,
  1534. hal_get_wbm_internal_error_generic,
  1535. hal_tx_desc_set_mesh_en_9000,
  1536. hal_tx_init_cmd_credit_ring_9000,
  1537. /* rx */
  1538. hal_rx_msdu_start_nss_get_9000,
  1539. hal_rx_mon_hw_desc_get_mpdu_status_9000,
  1540. hal_rx_get_tlv_9000,
  1541. hal_rx_proc_phyrx_other_receive_info_tlv_9000,
  1542. hal_rx_dump_msdu_start_tlv_9000,
  1543. hal_rx_dump_msdu_end_tlv_9000,
  1544. hal_get_link_desc_size_9000,
  1545. hal_rx_mpdu_start_tid_get_9000,
  1546. hal_rx_msdu_start_reception_type_get_9000,
  1547. hal_rx_msdu_end_da_idx_get_9000,
  1548. hal_rx_msdu_desc_info_get_ptr_9000,
  1549. hal_rx_link_desc_msdu0_ptr_9000,
  1550. hal_reo_status_get_header_9000,
  1551. hal_rx_status_get_tlv_info_generic,
  1552. hal_rx_wbm_err_info_get_generic,
  1553. hal_rx_dump_mpdu_start_tlv_generic,
  1554. hal_tx_set_pcp_tid_map_generic,
  1555. hal_tx_update_pcp_tid_generic,
  1556. hal_tx_update_tidmap_prty_generic,
  1557. hal_rx_get_rx_fragment_number_9000,
  1558. hal_rx_msdu_end_da_is_mcbc_get_9000,
  1559. hal_rx_msdu_end_sa_is_valid_get_9000,
  1560. hal_rx_msdu_end_sa_idx_get_9000,
  1561. hal_rx_desc_is_first_msdu_9000,
  1562. hal_rx_msdu_end_l3_hdr_padding_get_9000,
  1563. hal_rx_encryption_info_valid_9000,
  1564. hal_rx_print_pn_9000,
  1565. hal_rx_msdu_end_first_msdu_get_9000,
  1566. hal_rx_msdu_end_da_is_valid_get_9000,
  1567. hal_rx_msdu_end_last_msdu_get_9000,
  1568. hal_rx_get_mpdu_mac_ad4_valid_9000,
  1569. hal_rx_mpdu_start_sw_peer_id_get_9000,
  1570. hal_rx_mpdu_get_to_ds_9000,
  1571. hal_rx_mpdu_get_fr_ds_9000,
  1572. hal_rx_get_mpdu_frame_control_valid_9000,
  1573. hal_rx_mpdu_get_addr1_9000,
  1574. hal_rx_mpdu_get_addr2_9000,
  1575. hal_rx_mpdu_get_addr3_9000,
  1576. hal_rx_mpdu_get_addr4_9000,
  1577. hal_rx_get_mpdu_sequence_control_valid_9000,
  1578. hal_rx_is_unicast_9000,
  1579. hal_rx_tid_get_9000,
  1580. hal_rx_hw_desc_get_ppduid_get_9000,
  1581. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000,
  1582. hal_rx_msdu_end_sa_sw_peer_id_get_9000,
  1583. hal_rx_msdu0_buffer_addr_lsb_9000,
  1584. hal_rx_msdu_desc_info_ptr_get_9000,
  1585. hal_ent_mpdu_desc_info_9000,
  1586. hal_dst_mpdu_desc_info_9000,
  1587. hal_rx_get_fc_valid_9000,
  1588. hal_rx_get_to_ds_flag_9000,
  1589. hal_rx_get_mac_addr2_valid_9000,
  1590. hal_rx_get_filter_category_9000,
  1591. hal_rx_get_ppdu_id_9000,
  1592. hal_reo_config_9000,
  1593. hal_rx_msdu_flow_idx_get_9000,
  1594. hal_rx_msdu_flow_idx_invalid_9000,
  1595. hal_rx_msdu_flow_idx_timeout_9000,
  1596. hal_rx_msdu_fse_metadata_get_9000,
  1597. hal_rx_msdu_cce_metadata_get_9000,
  1598. hal_rx_msdu_get_flow_params_9000,
  1599. hal_rx_tlv_get_tcp_chksum_9000,
  1600. hal_rx_get_rx_sequence_9000,
  1601. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1602. hal_rx_get_bb_info_9000,
  1603. hal_rx_get_rtt_info_9000,
  1604. #else
  1605. NULL,
  1606. NULL,
  1607. #endif
  1608. /* rx - msdu fast path info fields */
  1609. hal_rx_msdu_packet_metadata_get_9000,
  1610. NULL,
  1611. NULL,
  1612. NULL,
  1613. NULL,
  1614. NULL,
  1615. NULL,
  1616. hal_rx_mpdu_start_tlv_tag_valid_9000,
  1617. hal_rx_sw_mon_desc_info_get_9000,
  1618. hal_rx_wbm_err_msdu_continuation_get_9000,
  1619. /* rx - TLV struct offsets */
  1620. hal_rx_msdu_end_offset_get_generic,
  1621. hal_rx_attn_offset_get_generic,
  1622. hal_rx_msdu_start_offset_get_generic,
  1623. hal_rx_mpdu_start_offset_get_generic,
  1624. hal_rx_mpdu_end_offset_get_generic,
  1625. hal_rx_flow_setup_fse_9000,
  1626. hal_compute_reo_remap_ix2_ix3_9000
  1627. };
  1628. struct hal_hw_srng_config hw_srng_table_9000[] = {
  1629. /* TODO: max_rings can populated by querying HW capabilities */
  1630. { /* REO_DST */
  1631. .start_ring_id = HAL_SRNG_REO2SW1,
  1632. .max_rings = 4,
  1633. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1634. .lmac_ring = FALSE,
  1635. .ring_dir = HAL_SRNG_DST_RING,
  1636. .reg_start = {
  1637. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1638. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1639. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1640. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1641. },
  1642. .reg_size = {
  1643. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1644. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1645. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1646. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1647. },
  1648. .max_size =
  1649. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1650. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1651. },
  1652. { /* REO_EXCEPTION */
  1653. /* Designating REO2TCL ring as exception ring. This ring is
  1654. * similar to other REO2SW rings though it is named as REO2TCL.
  1655. * Any of theREO2SW rings can be used as exception ring.
  1656. */
  1657. .start_ring_id = HAL_SRNG_REO2TCL,
  1658. .max_rings = 1,
  1659. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1660. .lmac_ring = FALSE,
  1661. .ring_dir = HAL_SRNG_DST_RING,
  1662. .reg_start = {
  1663. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1664. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1665. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1666. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1667. },
  1668. /* Single ring - provide ring size if multiple rings of this
  1669. * type are supported
  1670. */
  1671. .reg_size = {},
  1672. .max_size =
  1673. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1674. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1675. },
  1676. { /* REO_REINJECT */
  1677. .start_ring_id = HAL_SRNG_SW2REO,
  1678. .max_rings = 1,
  1679. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1680. .lmac_ring = FALSE,
  1681. .ring_dir = HAL_SRNG_SRC_RING,
  1682. .reg_start = {
  1683. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1684. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1685. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1686. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1687. },
  1688. /* Single ring - provide ring size if multiple rings of this
  1689. * type are supported
  1690. */
  1691. .reg_size = {},
  1692. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1693. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1694. },
  1695. { /* REO_CMD */
  1696. .start_ring_id = HAL_SRNG_REO_CMD,
  1697. .max_rings = 1,
  1698. .entry_size = (sizeof(struct tlv_32_hdr) +
  1699. sizeof(struct reo_get_queue_stats)) >> 2,
  1700. .lmac_ring = FALSE,
  1701. .ring_dir = HAL_SRNG_SRC_RING,
  1702. .reg_start = {
  1703. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1704. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1705. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1706. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1707. },
  1708. /* Single ring - provide ring size if multiple rings of this
  1709. * type are supported
  1710. */
  1711. .reg_size = {},
  1712. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1713. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1714. },
  1715. { /* REO_STATUS */
  1716. .start_ring_id = HAL_SRNG_REO_STATUS,
  1717. .max_rings = 1,
  1718. .entry_size = (sizeof(struct tlv_32_hdr) +
  1719. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1720. .lmac_ring = FALSE,
  1721. .ring_dir = HAL_SRNG_DST_RING,
  1722. .reg_start = {
  1723. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1724. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1725. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1726. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1727. },
  1728. /* Single ring - provide ring size if multiple rings of this
  1729. * type are supported
  1730. */
  1731. .reg_size = {},
  1732. .max_size =
  1733. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1734. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1735. },
  1736. { /* TCL_DATA */
  1737. .start_ring_id = HAL_SRNG_SW2TCL1,
  1738. .max_rings = 3,
  1739. .entry_size = (sizeof(struct tlv_32_hdr) +
  1740. sizeof(struct tcl_data_cmd)) >> 2,
  1741. .lmac_ring = FALSE,
  1742. .ring_dir = HAL_SRNG_SRC_RING,
  1743. .reg_start = {
  1744. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1745. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1746. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1747. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1748. },
  1749. .reg_size = {
  1750. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1751. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1752. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1753. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1754. },
  1755. .max_size =
  1756. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1757. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1758. },
  1759. { /* TCL_CMD/CREDIT */
  1760. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1761. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1762. .max_rings = 1,
  1763. .entry_size = (sizeof(struct tlv_32_hdr) +
  1764. sizeof(struct tcl_data_cmd)) >> 2,
  1765. .lmac_ring = FALSE,
  1766. .ring_dir = HAL_SRNG_SRC_RING,
  1767. .reg_start = {
  1768. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1769. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1770. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1771. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1772. },
  1773. /* Single ring - provide ring size if multiple rings of this
  1774. * type are supported
  1775. */
  1776. .reg_size = {},
  1777. .max_size =
  1778. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1779. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1780. },
  1781. { /* TCL_STATUS */
  1782. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1783. .max_rings = 1,
  1784. .entry_size = (sizeof(struct tlv_32_hdr) +
  1785. sizeof(struct tcl_status_ring)) >> 2,
  1786. .lmac_ring = FALSE,
  1787. .ring_dir = HAL_SRNG_DST_RING,
  1788. .reg_start = {
  1789. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1790. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1791. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1792. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1793. },
  1794. /* Single ring - provide ring size if multiple rings of this
  1795. * type are supported
  1796. */
  1797. .reg_size = {},
  1798. .max_size =
  1799. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1800. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1801. },
  1802. { /* CE_SRC */
  1803. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1804. .max_rings = 12,
  1805. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1806. .lmac_ring = FALSE,
  1807. .ring_dir = HAL_SRNG_SRC_RING,
  1808. .reg_start = {
  1809. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1810. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1811. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1812. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1813. },
  1814. .reg_size = {
  1815. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1816. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1817. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1818. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1819. },
  1820. .max_size =
  1821. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1822. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1823. },
  1824. { /* CE_DST */
  1825. .start_ring_id = HAL_SRNG_CE_0_DST,
  1826. .max_rings = 12,
  1827. .entry_size = 8 >> 2,
  1828. /*TODO: entry_size above should actually be
  1829. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1830. * of struct ce_dst_desc in HW header files
  1831. */
  1832. .lmac_ring = FALSE,
  1833. .ring_dir = HAL_SRNG_SRC_RING,
  1834. .reg_start = {
  1835. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1836. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1837. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1838. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1839. },
  1840. .reg_size = {
  1841. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1842. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1843. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1844. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1845. },
  1846. .max_size =
  1847. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1848. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1849. },
  1850. { /* CE_DST_STATUS */
  1851. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1852. .max_rings = 12,
  1853. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1854. .lmac_ring = FALSE,
  1855. .ring_dir = HAL_SRNG_DST_RING,
  1856. .reg_start = {
  1857. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1858. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1859. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1860. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1861. },
  1862. /* TODO: check destination status ring registers */
  1863. .reg_size = {
  1864. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1865. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1866. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1867. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1868. },
  1869. .max_size =
  1870. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1871. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1872. },
  1873. { /* WBM_IDLE_LINK */
  1874. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1875. .max_rings = 1,
  1876. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1877. .lmac_ring = FALSE,
  1878. .ring_dir = HAL_SRNG_SRC_RING,
  1879. .reg_start = {
  1880. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1881. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1882. },
  1883. /* Single ring - provide ring size if multiple rings of this
  1884. * type are supported
  1885. */
  1886. .reg_size = {},
  1887. .max_size =
  1888. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1889. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1890. },
  1891. { /* SW2WBM_RELEASE */
  1892. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1893. .max_rings = 1,
  1894. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1895. .lmac_ring = FALSE,
  1896. .ring_dir = HAL_SRNG_SRC_RING,
  1897. .reg_start = {
  1898. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1899. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1900. },
  1901. /* Single ring - provide ring size if multiple rings of this
  1902. * type are supported
  1903. */
  1904. .reg_size = {},
  1905. .max_size =
  1906. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1907. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1908. },
  1909. { /* WBM2SW_RELEASE */
  1910. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1911. .max_rings = 4,
  1912. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1913. .lmac_ring = FALSE,
  1914. .ring_dir = HAL_SRNG_DST_RING,
  1915. .reg_start = {
  1916. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1917. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1918. },
  1919. .reg_size = {
  1920. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1921. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1922. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1923. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1924. },
  1925. .max_size =
  1926. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1927. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1928. },
  1929. { /* RXDMA_BUF */
  1930. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1931. #ifdef IPA_OFFLOAD
  1932. .max_rings = 3,
  1933. #else
  1934. .max_rings = 2,
  1935. #endif
  1936. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1937. .lmac_ring = TRUE,
  1938. .ring_dir = HAL_SRNG_SRC_RING,
  1939. /* reg_start is not set because LMAC rings are not accessed
  1940. * from host
  1941. */
  1942. .reg_start = {},
  1943. .reg_size = {},
  1944. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1945. },
  1946. { /* RXDMA_DST */
  1947. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1948. .max_rings = 1,
  1949. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1950. .lmac_ring = TRUE,
  1951. .ring_dir = HAL_SRNG_DST_RING,
  1952. /* reg_start is not set because LMAC rings are not accessed
  1953. * from host
  1954. */
  1955. .reg_start = {},
  1956. .reg_size = {},
  1957. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1958. },
  1959. { /* RXDMA_MONITOR_BUF */
  1960. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1961. .max_rings = 1,
  1962. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1963. .lmac_ring = TRUE,
  1964. .ring_dir = HAL_SRNG_SRC_RING,
  1965. /* reg_start is not set because LMAC rings are not accessed
  1966. * from host
  1967. */
  1968. .reg_start = {},
  1969. .reg_size = {},
  1970. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1971. },
  1972. { /* RXDMA_MONITOR_STATUS */
  1973. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1974. .max_rings = 1,
  1975. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1976. .lmac_ring = TRUE,
  1977. .ring_dir = HAL_SRNG_SRC_RING,
  1978. /* reg_start is not set because LMAC rings are not accessed
  1979. * from host
  1980. */
  1981. .reg_start = {},
  1982. .reg_size = {},
  1983. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1984. },
  1985. { /* RXDMA_MONITOR_DST */
  1986. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1987. .max_rings = 1,
  1988. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  1989. .lmac_ring = TRUE,
  1990. .ring_dir = HAL_SRNG_DST_RING,
  1991. /* reg_start is not set because LMAC rings are not accessed
  1992. * from host
  1993. */
  1994. .reg_start = {},
  1995. .reg_size = {},
  1996. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1997. },
  1998. { /* RXDMA_MONITOR_DESC */
  1999. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2000. .max_rings = 1,
  2001. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2002. .lmac_ring = TRUE,
  2003. .ring_dir = HAL_SRNG_SRC_RING,
  2004. /* reg_start is not set because LMAC rings are not accessed
  2005. * from host
  2006. */
  2007. .reg_start = {},
  2008. .reg_size = {},
  2009. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2010. },
  2011. { /* DIR_BUF_RX_DMA_SRC */
  2012. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2013. /* one ring for spectral and one ring for cfr */
  2014. .max_rings = 2,
  2015. .entry_size = 2,
  2016. .lmac_ring = TRUE,
  2017. .ring_dir = HAL_SRNG_SRC_RING,
  2018. /* reg_start is not set because LMAC rings are not accessed
  2019. * from host
  2020. */
  2021. .reg_start = {},
  2022. .reg_size = {},
  2023. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2024. },
  2025. #ifdef WLAN_FEATURE_CIF_CFR
  2026. { /* WIFI_POS_SRC */
  2027. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2028. .max_rings = 1,
  2029. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2030. .lmac_ring = TRUE,
  2031. .ring_dir = HAL_SRNG_SRC_RING,
  2032. /* reg_start is not set because LMAC rings are not accessed
  2033. * from host
  2034. */
  2035. .reg_start = {},
  2036. .reg_size = {},
  2037. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2038. },
  2039. #endif
  2040. };
  2041. int32_t hal_hw_reg_offset_qcn9000[] = {
  2042. /* dst */
  2043. REG_OFFSET(DST, HP),
  2044. REG_OFFSET(DST, TP),
  2045. REG_OFFSET(DST, ID),
  2046. REG_OFFSET(DST, MISC),
  2047. REG_OFFSET(DST, HP_ADDR_LSB),
  2048. REG_OFFSET(DST, HP_ADDR_MSB),
  2049. REG_OFFSET(DST, MSI1_BASE_LSB),
  2050. REG_OFFSET(DST, MSI1_BASE_MSB),
  2051. REG_OFFSET(DST, MSI1_DATA),
  2052. REG_OFFSET(DST, BASE_LSB),
  2053. REG_OFFSET(DST, BASE_MSB),
  2054. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2055. /* src */
  2056. REG_OFFSET(SRC, HP),
  2057. REG_OFFSET(SRC, TP),
  2058. REG_OFFSET(SRC, ID),
  2059. REG_OFFSET(SRC, MISC),
  2060. REG_OFFSET(SRC, TP_ADDR_LSB),
  2061. REG_OFFSET(SRC, TP_ADDR_MSB),
  2062. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2063. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2064. REG_OFFSET(SRC, MSI1_DATA),
  2065. REG_OFFSET(SRC, BASE_LSB),
  2066. REG_OFFSET(SRC, BASE_MSB),
  2067. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2068. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2069. };
  2070. /**
  2071. * hal_qcn9000_attach()- Attach 9000 target specific hal_soc ops,
  2072. * offset and srng table
  2073. * Return: void
  2074. */
  2075. void hal_qcn9000_attach(struct hal_soc *hal_soc)
  2076. {
  2077. hal_soc->hw_srng_table = hw_srng_table_9000;
  2078. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qcn9000;
  2079. hal_soc->ops = &qcn9000_hal_hw_txrx_ops;
  2080. if (hal_soc->static_window_map)
  2081. hal_write_window_register(hal_soc);
  2082. }