hal_6750.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225
  1. /*
  2. * Copyright (c) 2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  36. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  37. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  38. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  39. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  43. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  45. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  46. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  60. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  61. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  62. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  63. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  64. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  65. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  70. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  71. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  72. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  76. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  80. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  81. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  82. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  86. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  90. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  94. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  98. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  101. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  102. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  107. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  108. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  109. #include "hal_6750_tx.h"
  110. #include "hal_6750_rx.h"
  111. #include <hal_generic_api.h>
  112. #include <hal_wbm.h>
  113. /*
  114. * hal_rx_msdu_start_nss_get_6750(): API to get the NSS
  115. * Interval from rx_msdu_start
  116. *
  117. * @buf: pointer to the start of RX PKT TLV header
  118. * Return: uint32_t(nss)
  119. */
  120. static uint32_t
  121. hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
  122. {
  123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  124. struct rx_msdu_start *msdu_start =
  125. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  126. uint8_t mimo_ss_bitmap;
  127. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  128. return qdf_get_hweight8(mimo_ss_bitmap);
  129. }
  130. /**
  131. * hal_rx_mon_hw_desc_get_mpdu_status_6750(): Retrieve MPDU status
  132. *
  133. * @ hw_desc_addr: Start address of Rx HW TLVs
  134. * @ rs: Status for monitor mode
  135. *
  136. * Return: void
  137. */
  138. static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
  139. struct mon_rx_status *rs)
  140. {
  141. struct rx_msdu_start *rx_msdu_start;
  142. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  143. uint32_t reg_value;
  144. const uint32_t sgi_hw_to_cdp[] = {
  145. CDP_SGI_0_8_US,
  146. CDP_SGI_0_4_US,
  147. CDP_SGI_1_6_US,
  148. CDP_SGI_3_2_US,
  149. };
  150. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  151. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  152. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  153. RX_MSDU_START_5, USER_RSSI);
  154. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  155. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  156. rs->sgi = sgi_hw_to_cdp[reg_value];
  157. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  158. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  159. /* TODO: rs->beamformed should be set for SU beamforming also */
  160. }
  161. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  162. static uint32_t hal_get_link_desc_size_6750(void)
  163. {
  164. return LINK_DESC_SIZE;
  165. }
  166. /*
  167. * hal_rx_get_tlv_6750(): API to get the tlv
  168. *
  169. * @rx_tlv: TLV data extracted from the rx packet
  170. * Return: uint8_t
  171. */
  172. static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
  173. {
  174. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  175. }
  176. /**
  177. * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
  178. * - process other receive info TLV
  179. * @rx_tlv_hdr: pointer to TLV header
  180. * @ppdu_info: pointer to ppdu_info
  181. *
  182. * Return: None
  183. */
  184. static
  185. void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
  186. void *ppdu_info_handle)
  187. {
  188. uint32_t tlv_tag, tlv_len;
  189. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  190. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  191. void *other_tlv_hdr = NULL;
  192. void *other_tlv = NULL;
  193. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  194. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  195. temp_len = 0;
  196. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  197. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  198. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  199. temp_len += other_tlv_len;
  200. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  201. switch (other_tlv_tag) {
  202. default:
  203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  204. "%s unhandled TLV type: %d, TLV len:%d",
  205. __func__, other_tlv_tag, other_tlv_len);
  206. break;
  207. }
  208. }
  209. /**
  210. * hal_rx_dump_msdu_start_tlv_6750() : dump RX msdu_start TLV in structured
  211. * human readable format.
  212. * @ msdu_start: pointer the msdu_start TLV in pkt.
  213. * @ dbg_level: log level.
  214. *
  215. * Return: void
  216. */
  217. static void hal_rx_dump_msdu_start_tlv_6750(void *msdustart, uint8_t dbg_level)
  218. {
  219. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  220. hal_verbose_debug(
  221. "rx_msdu_start tlv (1/2) - "
  222. "rxpcu_mpdu_filter_in_category: %x "
  223. "sw_frame_group_id: %x "
  224. "phy_ppdu_id: %x "
  225. "msdu_length: %x "
  226. "ipsec_esp: %x "
  227. "l3_offset: %x "
  228. "ipsec_ah: %x "
  229. "l4_offset: %x "
  230. "msdu_number: %x "
  231. "decap_format: %x "
  232. "ipv4_proto: %x "
  233. "ipv6_proto: %x "
  234. "tcp_proto: %x "
  235. "udp_proto: %x "
  236. "ip_frag: %x "
  237. "tcp_only_ack: %x "
  238. "da_is_bcast_mcast: %x "
  239. "ip4_protocol_ip6_next_header: %x "
  240. "toeplitz_hash_2_or_4: %x "
  241. "flow_id_toeplitz: %x "
  242. "user_rssi: %x "
  243. "pkt_type: %x "
  244. "stbc: %x "
  245. "sgi: %x "
  246. "rate_mcs: %x "
  247. "receive_bandwidth: %x "
  248. "reception_type: %x "
  249. "ppdu_start_timestamp: %u ",
  250. msdu_start->rxpcu_mpdu_filter_in_category,
  251. msdu_start->sw_frame_group_id,
  252. msdu_start->phy_ppdu_id,
  253. msdu_start->msdu_length,
  254. msdu_start->ipsec_esp,
  255. msdu_start->l3_offset,
  256. msdu_start->ipsec_ah,
  257. msdu_start->l4_offset,
  258. msdu_start->msdu_number,
  259. msdu_start->decap_format,
  260. msdu_start->ipv4_proto,
  261. msdu_start->ipv6_proto,
  262. msdu_start->tcp_proto,
  263. msdu_start->udp_proto,
  264. msdu_start->ip_frag,
  265. msdu_start->tcp_only_ack,
  266. msdu_start->da_is_bcast_mcast,
  267. msdu_start->ip4_protocol_ip6_next_header,
  268. msdu_start->toeplitz_hash_2_or_4,
  269. msdu_start->flow_id_toeplitz,
  270. msdu_start->user_rssi,
  271. msdu_start->pkt_type,
  272. msdu_start->stbc,
  273. msdu_start->sgi,
  274. msdu_start->rate_mcs,
  275. msdu_start->receive_bandwidth,
  276. msdu_start->reception_type,
  277. msdu_start->ppdu_start_timestamp);
  278. hal_verbose_debug(
  279. "rx_msdu_start tlv (2/2) - "
  280. "sw_phy_meta_data: %x ",
  281. msdu_start->sw_phy_meta_data);
  282. }
  283. /**
  284. * hal_rx_dump_msdu_end_tlv_6750: dump RX msdu_end TLV in structured
  285. * human readable format.
  286. * @ msdu_end: pointer the msdu_end TLV in pkt.
  287. * @ dbg_level: log level.
  288. *
  289. * Return: void
  290. */
  291. static void hal_rx_dump_msdu_end_tlv_6750(void *msduend,
  292. uint8_t dbg_level)
  293. {
  294. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  295. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  296. "rx_msdu_end tlv (1/3) - "
  297. "rxpcu_mpdu_filter_in_category: %x "
  298. "sw_frame_group_id: %x "
  299. "phy_ppdu_id: %x "
  300. "ip_hdr_chksum: %x "
  301. "tcp_udp_chksum: %x "
  302. "key_id_octet: %x "
  303. "cce_super_rule: %x "
  304. "cce_classify_not_done_truncat: %x "
  305. "cce_classify_not_done_cce_dis: %x "
  306. "reported_mpdu_length: %x "
  307. "first_msdu: %x "
  308. "last_msdu: %x "
  309. "sa_idx_timeout: %x "
  310. "da_idx_timeout: %x "
  311. "msdu_limit_error: %x "
  312. "flow_idx_timeout: %x "
  313. "flow_idx_invalid: %x "
  314. "wifi_parser_error: %x "
  315. "amsdu_parser_error: %x",
  316. msdu_end->rxpcu_mpdu_filter_in_category,
  317. msdu_end->sw_frame_group_id,
  318. msdu_end->phy_ppdu_id,
  319. msdu_end->ip_hdr_chksum,
  320. msdu_end->tcp_udp_chksum,
  321. msdu_end->key_id_octet,
  322. msdu_end->cce_super_rule,
  323. msdu_end->cce_classify_not_done_truncate,
  324. msdu_end->cce_classify_not_done_cce_dis,
  325. msdu_end->reported_mpdu_length,
  326. msdu_end->first_msdu,
  327. msdu_end->last_msdu,
  328. msdu_end->sa_idx_timeout,
  329. msdu_end->da_idx_timeout,
  330. msdu_end->msdu_limit_error,
  331. msdu_end->flow_idx_timeout,
  332. msdu_end->flow_idx_invalid,
  333. msdu_end->wifi_parser_error,
  334. msdu_end->amsdu_parser_error);
  335. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  336. "rx_msdu_end tlv (2/3)- "
  337. "sa_is_valid: %x "
  338. "da_is_valid: %x "
  339. "da_is_mcbc: %x "
  340. "l3_header_padding: %x "
  341. "ipv6_options_crc: %x "
  342. "tcp_seq_number: %x "
  343. "tcp_ack_number: %x "
  344. "tcp_flag: %x "
  345. "lro_eligible: %x "
  346. "window_size: %x "
  347. "da_offset: %x "
  348. "sa_offset: %x "
  349. "da_offset_valid: %x "
  350. "sa_offset_valid: %x "
  351. "rule_indication_31_0: %x "
  352. "rule_indication_63_32: %x "
  353. "sa_idx: %x "
  354. "da_idx: %x "
  355. "msdu_drop: %x "
  356. "reo_destination_indication: %x "
  357. "flow_idx: %x "
  358. "fse_metadata: %x "
  359. "cce_metadata: %x "
  360. "sa_sw_peer_id: %x ",
  361. msdu_end->sa_is_valid,
  362. msdu_end->da_is_valid,
  363. msdu_end->da_is_mcbc,
  364. msdu_end->l3_header_padding,
  365. msdu_end->ipv6_options_crc,
  366. msdu_end->tcp_seq_number,
  367. msdu_end->tcp_ack_number,
  368. msdu_end->tcp_flag,
  369. msdu_end->lro_eligible,
  370. msdu_end->window_size,
  371. msdu_end->da_offset,
  372. msdu_end->sa_offset,
  373. msdu_end->da_offset_valid,
  374. msdu_end->sa_offset_valid,
  375. msdu_end->rule_indication_31_0,
  376. msdu_end->rule_indication_63_32,
  377. msdu_end->sa_idx,
  378. msdu_end->da_idx_or_sw_peer_id,
  379. msdu_end->msdu_drop,
  380. msdu_end->reo_destination_indication,
  381. msdu_end->flow_idx,
  382. msdu_end->fse_metadata,
  383. msdu_end->cce_metadata,
  384. msdu_end->sa_sw_peer_id);
  385. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  386. "rx_msdu_end tlv (3/3)"
  387. "aggregation_count %x "
  388. "flow_aggregation_continuation %x "
  389. "fisa_timeout %x "
  390. "cumulative_l4_checksum %x "
  391. "cumulative_ip_length %x",
  392. msdu_end->aggregation_count,
  393. msdu_end->flow_aggregation_continuation,
  394. msdu_end->fisa_timeout,
  395. msdu_end->cumulative_l4_checksum,
  396. msdu_end->cumulative_ip_length);
  397. }
  398. /*
  399. * Get tid from RX_MPDU_START
  400. */
  401. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  402. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  403. RX_MPDU_INFO_7_TID_OFFSET)), \
  404. RX_MPDU_INFO_7_TID_MASK, \
  405. RX_MPDU_INFO_7_TID_LSB))
  406. static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
  407. {
  408. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  409. struct rx_mpdu_start *mpdu_start =
  410. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  411. uint32_t tid;
  412. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  413. return tid;
  414. }
  415. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  416. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  417. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  418. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  419. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  420. /*
  421. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  422. * Interval from rx_msdu_start
  423. *
  424. * @buf: pointer to the start of RX PKT TLV header
  425. * Return: uint32_t(reception_type)
  426. */
  427. static
  428. uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
  429. {
  430. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  431. struct rx_msdu_start *msdu_start =
  432. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  433. uint32_t reception_type;
  434. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  435. return reception_type;
  436. }
  437. /**
  438. * hal_rx_msdu_end_da_idx_get_6750: API to get da_idx
  439. * from rx_msdu_end TLV
  440. *
  441. * @ buf: pointer to the start of RX PKT TLV headers
  442. * Return: da index
  443. */
  444. static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
  445. {
  446. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  447. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  448. uint16_t da_idx;
  449. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  450. return da_idx;
  451. }
  452. /**
  453. * hal_rx_get_rx_fragment_number_6750(): Function to retrieve rx fragment number
  454. *
  455. * @nbuf: Network buffer
  456. * Returns: rx fragment number
  457. */
  458. static
  459. uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
  460. {
  461. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  462. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  463. /* Return first 4 bits as fragment number */
  464. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  465. DOT11_SEQ_FRAG_MASK);
  466. }
  467. /**
  468. * hal_rx_msdu_end_da_is_mcbc_get_6750(): API to check if pkt is MCBC
  469. * from rx_msdu_end TLV
  470. *
  471. * @ buf: pointer to the start of RX PKT TLV headers
  472. * Return: da_is_mcbc
  473. */
  474. static uint8_t
  475. hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
  476. {
  477. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  478. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  479. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  480. }
  481. /**
  482. * hal_rx_msdu_end_sa_is_valid_get_6750(): API to get_6750 the
  483. * sa_is_valid bit from rx_msdu_end TLV
  484. *
  485. * @ buf: pointer to the start of RX PKT TLV headers
  486. * Return: sa_is_valid bit
  487. */
  488. static uint8_t
  489. hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
  490. {
  491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  492. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  493. uint8_t sa_is_valid;
  494. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  495. return sa_is_valid;
  496. }
  497. /**
  498. * hal_rx_msdu_end_sa_idx_get_6750(): API to get_6750 the
  499. * sa_idx from rx_msdu_end TLV
  500. *
  501. * @ buf: pointer to the start of RX PKT TLV headers
  502. * Return: sa_idx (SA AST index)
  503. */
  504. static
  505. uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
  506. {
  507. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  508. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  509. uint16_t sa_idx;
  510. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  511. return sa_idx;
  512. }
  513. /**
  514. * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
  515. *
  516. * @hal_soc_hdl: hal_soc handle
  517. * @hw_desc_addr: hardware descriptor address
  518. *
  519. * Return: 0 - success/ non-zero failure
  520. */
  521. static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
  522. {
  523. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  524. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  525. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  526. }
  527. /**
  528. * hal_rx_msdu_end_l3_hdr_padding_get_6750(): API to get_6750 the
  529. * l3_header padding from rx_msdu_end TLV
  530. *
  531. * @ buf: pointer to the start of RX PKT TLV headers
  532. * Return: number of l3 header padding bytes
  533. */
  534. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
  535. {
  536. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  537. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  538. uint32_t l3_header_padding;
  539. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  540. return l3_header_padding;
  541. }
  542. /*
  543. * @ hal_rx_encryption_info_valid_6750: Returns encryption type.
  544. *
  545. * @ buf: rx_tlv_hdr of the received packet
  546. * @ Return: encryption type
  547. */
  548. static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
  549. {
  550. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  551. struct rx_mpdu_start *mpdu_start =
  552. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  553. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  554. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  555. return encryption_info;
  556. }
  557. /*
  558. * @ hal_rx_print_pn_6750: Prints the PN of rx packet.
  559. *
  560. * @ buf: rx_tlv_hdr of the received packet
  561. * @ Return: void
  562. */
  563. static void hal_rx_print_pn_6750(uint8_t *buf)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  566. struct rx_mpdu_start *mpdu_start =
  567. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  568. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  569. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  570. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  571. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  572. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  573. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  574. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  575. }
  576. /**
  577. * hal_rx_msdu_end_first_msdu_get_6750: API to get first msdu status
  578. * from rx_msdu_end TLV
  579. *
  580. * @ buf: pointer to the start of RX PKT TLV headers
  581. * Return: first_msdu
  582. */
  583. static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
  584. {
  585. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  586. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  587. uint8_t first_msdu;
  588. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  589. return first_msdu;
  590. }
  591. /**
  592. * hal_rx_msdu_end_da_is_valid_get_6750: API to check if da is valid
  593. * from rx_msdu_end TLV
  594. *
  595. * @ buf: pointer to the start of RX PKT TLV headers
  596. * Return: da_is_valid
  597. */
  598. static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
  599. {
  600. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  601. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  602. uint8_t da_is_valid;
  603. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  604. return da_is_valid;
  605. }
  606. /**
  607. * hal_rx_msdu_end_last_msdu_get_6750: API to get last msdu status
  608. * from rx_msdu_end TLV
  609. *
  610. * @ buf: pointer to the start of RX PKT TLV headers
  611. * Return: last_msdu
  612. */
  613. static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
  614. {
  615. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  616. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  617. uint8_t last_msdu;
  618. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  619. return last_msdu;
  620. }
  621. /*
  622. * hal_rx_get_mpdu_mac_ad4_valid_6750(): Retrieves if mpdu 4th addr is valid
  623. *
  624. * @nbuf: Network buffer
  625. * Returns: value of mpdu 4th address valid field
  626. */
  627. static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
  628. {
  629. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  630. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  631. bool ad4_valid = 0;
  632. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  633. return ad4_valid;
  634. }
  635. /**
  636. * hal_rx_mpdu_start_sw_peer_id_get_6750: Retrieve sw peer_id
  637. * @buf: network buffer
  638. *
  639. * Return: sw peer_id
  640. */
  641. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
  642. {
  643. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  644. struct rx_mpdu_start *mpdu_start =
  645. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  646. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  647. &mpdu_start->rx_mpdu_info_details);
  648. }
  649. /**
  650. * hal_rx_mpdu_get_to_ds_6750(): API to get the tods info
  651. * from rx_mpdu_start
  652. *
  653. * @buf: pointer to the start of RX PKT TLV header
  654. * Return: uint32_t(to_ds)
  655. */
  656. static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_mpdu_start *mpdu_start =
  660. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  661. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  662. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  663. }
  664. /*
  665. * hal_rx_mpdu_get_fr_ds_6750(): API to get the from ds info
  666. * from rx_mpdu_start
  667. *
  668. * @buf: pointer to the start of RX PKT TLV header
  669. * Return: uint32_t(fr_ds)
  670. */
  671. static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
  672. {
  673. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  674. struct rx_mpdu_start *mpdu_start =
  675. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  676. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  677. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  678. }
  679. /*
  680. * hal_rx_get_mpdu_frame_control_valid_6750(): Retrieves mpdu
  681. * frame control valid
  682. *
  683. * @nbuf: Network buffer
  684. * Returns: value of frame control valid field
  685. */
  686. static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
  687. {
  688. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  689. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  690. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  691. }
  692. /*
  693. * hal_rx_mpdu_get_addr1_6750(): API to check get address1 of the mpdu
  694. *
  695. * @buf: pointer to the start of RX PKT TLV headera
  696. * @mac_addr: pointer to mac address
  697. * Return: success/failure
  698. */
  699. static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
  700. {
  701. struct __attribute__((__packed__)) hal_addr1 {
  702. uint32_t ad1_31_0;
  703. uint16_t ad1_47_32;
  704. };
  705. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  706. struct rx_mpdu_start *mpdu_start =
  707. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  708. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  709. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  710. uint32_t mac_addr_ad1_valid;
  711. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  712. if (mac_addr_ad1_valid) {
  713. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  714. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  715. return QDF_STATUS_SUCCESS;
  716. }
  717. return QDF_STATUS_E_FAILURE;
  718. }
  719. /*
  720. * hal_rx_mpdu_get_addr2_6750(): API to check get address2 of the mpdu
  721. * in the packet
  722. *
  723. * @buf: pointer to the start of RX PKT TLV header
  724. * @mac_addr: pointer to mac address
  725. * Return: success/failure
  726. */
  727. static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
  728. uint8_t *mac_addr)
  729. {
  730. struct __attribute__((__packed__)) hal_addr2 {
  731. uint16_t ad2_15_0;
  732. uint32_t ad2_47_16;
  733. };
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_mpdu_start *mpdu_start =
  736. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  737. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  738. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  739. uint32_t mac_addr_ad2_valid;
  740. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  741. if (mac_addr_ad2_valid) {
  742. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  743. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  744. return QDF_STATUS_SUCCESS;
  745. }
  746. return QDF_STATUS_E_FAILURE;
  747. }
  748. /*
  749. * hal_rx_mpdu_get_addr3_6750(): API to get address3 of the mpdu
  750. * in the packet
  751. *
  752. * @buf: pointer to the start of RX PKT TLV header
  753. * @mac_addr: pointer to mac address
  754. * Return: success/failure
  755. */
  756. static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
  757. {
  758. struct __attribute__((__packed__)) hal_addr3 {
  759. uint32_t ad3_31_0;
  760. uint16_t ad3_47_32;
  761. };
  762. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  763. struct rx_mpdu_start *mpdu_start =
  764. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  765. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  766. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  767. uint32_t mac_addr_ad3_valid;
  768. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  769. if (mac_addr_ad3_valid) {
  770. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  771. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  772. return QDF_STATUS_SUCCESS;
  773. }
  774. return QDF_STATUS_E_FAILURE;
  775. }
  776. /*
  777. * hal_rx_mpdu_get_addr4_6750(): API to get address4 of the mpdu
  778. * in the packet
  779. *
  780. * @buf: pointer to the start of RX PKT TLV header
  781. * @mac_addr: pointer to mac address
  782. * Return: success/failure
  783. */
  784. static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
  785. {
  786. struct __attribute__((__packed__)) hal_addr4 {
  787. uint32_t ad4_31_0;
  788. uint16_t ad4_47_32;
  789. };
  790. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  791. struct rx_mpdu_start *mpdu_start =
  792. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  793. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  794. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  795. uint32_t mac_addr_ad4_valid;
  796. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  797. if (mac_addr_ad4_valid) {
  798. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  799. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  800. return QDF_STATUS_SUCCESS;
  801. }
  802. return QDF_STATUS_E_FAILURE;
  803. }
  804. /*
  805. * hal_rx_get_mpdu_sequence_control_valid_6750(): Get mpdu
  806. * sequence control valid
  807. *
  808. * @nbuf: Network buffer
  809. * Returns: value of sequence control valid field
  810. */
  811. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
  812. {
  813. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  814. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  815. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  816. }
  817. /**
  818. * hal_rx_is_unicast_6750: check packet is unicast frame or not.
  819. *
  820. * @ buf: pointer to rx pkt TLV.
  821. *
  822. * Return: true on unicast.
  823. */
  824. static bool hal_rx_is_unicast_6750(uint8_t *buf)
  825. {
  826. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  827. struct rx_mpdu_start *mpdu_start =
  828. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  829. uint32_t grp_id;
  830. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  831. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  832. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  833. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  834. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  835. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  836. }
  837. /**
  838. * hal_rx_tid_get_6750: get tid based on qos control valid.
  839. * @hal_soc_hdl: hal_soc handle
  840. * @ buf: pointer to rx pkt TLV.
  841. *
  842. * Return: tid
  843. */
  844. static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  845. {
  846. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  847. struct rx_mpdu_start *mpdu_start =
  848. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  849. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  850. uint8_t qos_control_valid =
  851. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  852. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  853. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  854. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  855. if (qos_control_valid)
  856. return hal_rx_mpdu_start_tid_get_6750(buf);
  857. return HAL_RX_NON_QOS_TID;
  858. }
  859. /**
  860. * hal_rx_hw_desc_get_ppduid_get_6750(): retrieve ppdu id
  861. * @rx_tlv_hdr: rx tlv header
  862. * @rxdma_dst_ring_desc: rxdma HW descriptor
  863. *
  864. * Return: ppdu id
  865. */
  866. static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
  867. void *rxdma_dst_ring_desc)
  868. {
  869. struct rx_mpdu_info *rx_mpdu_info;
  870. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  871. rx_mpdu_info =
  872. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  873. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  874. }
  875. /**
  876. * hal_reo_status_get_header_6750 - Process reo desc info
  877. * @d - Pointer to reo descriptior
  878. * @b - tlv type info
  879. * @h1 - Pointer to hal_reo_status_header where info to be stored
  880. *
  881. * Return - none.
  882. *
  883. */
  884. static void hal_reo_status_get_header_6750(uint32_t *d, int b, void *h1)
  885. {
  886. uint32_t val1 = 0;
  887. struct hal_reo_status_header *h =
  888. (struct hal_reo_status_header *)h1;
  889. switch (b) {
  890. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  891. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  892. STATUS_HEADER_REO_STATUS_NUMBER)];
  893. break;
  894. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  895. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  896. STATUS_HEADER_REO_STATUS_NUMBER)];
  897. break;
  898. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  899. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  900. STATUS_HEADER_REO_STATUS_NUMBER)];
  901. break;
  902. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  903. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  904. STATUS_HEADER_REO_STATUS_NUMBER)];
  905. break;
  906. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  907. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  908. STATUS_HEADER_REO_STATUS_NUMBER)];
  909. break;
  910. case HAL_REO_DESC_THRES_STATUS_TLV:
  911. val1 =
  912. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  913. STATUS_HEADER_REO_STATUS_NUMBER)];
  914. break;
  915. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  916. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  917. STATUS_HEADER_REO_STATUS_NUMBER)];
  918. break;
  919. default:
  920. qdf_nofl_err("ERROR: Unknown tlv\n");
  921. break;
  922. }
  923. h->cmd_num =
  924. HAL_GET_FIELD(
  925. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  926. val1);
  927. h->exec_time =
  928. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  929. CMD_EXECUTION_TIME, val1);
  930. h->status =
  931. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  932. REO_CMD_EXECUTION_STATUS, val1);
  933. switch (b) {
  934. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  935. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  936. STATUS_HEADER_TIMESTAMP)];
  937. break;
  938. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  939. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  940. STATUS_HEADER_TIMESTAMP)];
  941. break;
  942. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  943. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  944. STATUS_HEADER_TIMESTAMP)];
  945. break;
  946. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  947. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  948. STATUS_HEADER_TIMESTAMP)];
  949. break;
  950. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  951. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  952. STATUS_HEADER_TIMESTAMP)];
  953. break;
  954. case HAL_REO_DESC_THRES_STATUS_TLV:
  955. val1 =
  956. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  957. STATUS_HEADER_TIMESTAMP)];
  958. break;
  959. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  960. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  961. STATUS_HEADER_TIMESTAMP)];
  962. break;
  963. default:
  964. qdf_nofl_err("ERROR: Unknown tlv\n");
  965. break;
  966. }
  967. h->tstamp =
  968. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  969. }
  970. /**
  971. * hal_tx_desc_set_mesh_en_6750 - Set mesh_enable flag in Tx descriptor
  972. * @desc: Handle to Tx Descriptor
  973. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  974. * enabling the interpretation of the 'Mesh Control Present' bit
  975. * (bit 8) of QoS Control (otherwise this bit is ignored),
  976. * For native WiFi frames, this indicates that a 'Mesh Control' field
  977. * is present between the header and the LLC.
  978. *
  979. * Return: void
  980. */
  981. static inline
  982. void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
  983. {
  984. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  985. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  986. }
  987. static
  988. void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
  989. {
  990. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  991. }
  992. static
  993. void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
  994. {
  995. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  996. }
  997. static
  998. void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
  999. {
  1000. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1001. }
  1002. static
  1003. void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
  1004. {
  1005. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1006. }
  1007. static
  1008. uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
  1009. {
  1010. return HAL_RX_GET_FC_VALID(buf);
  1011. }
  1012. static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
  1013. {
  1014. return HAL_RX_GET_TO_DS_FLAG(buf);
  1015. }
  1016. static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
  1017. {
  1018. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1019. }
  1020. static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
  1021. {
  1022. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1023. }
  1024. static uint32_t
  1025. hal_rx_get_ppdu_id_6750(uint8_t *buf)
  1026. {
  1027. return HAL_RX_GET_PPDU_ID(buf);
  1028. }
  1029. /**
  1030. * hal_reo_config_6750(): Set reo config parameters
  1031. * @soc: hal soc handle
  1032. * @reg_val: value to be set
  1033. * @reo_params: reo parameters
  1034. *
  1035. * Return: void
  1036. */
  1037. static
  1038. void hal_reo_config_6750(struct hal_soc *soc,
  1039. uint32_t reg_val,
  1040. struct hal_reo_params *reo_params)
  1041. {
  1042. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1043. }
  1044. /**
  1045. * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
  1046. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1047. *
  1048. * Return - Pointer to rx_msdu_desc_info structure.
  1049. *
  1050. */
  1051. static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
  1052. {
  1053. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1054. }
  1055. /**
  1056. * hal_rx_link_desc_msdu0_ptr_6750 - Get pointer to rx_msdu details
  1057. * @link_desc - Pointer to link desc
  1058. *
  1059. * Return - Pointer to rx_msdu_details structure
  1060. *
  1061. */
  1062. static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
  1063. {
  1064. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1065. }
  1066. /**
  1067. * hal_rx_msdu_flow_idx_get_6750: API to get flow index
  1068. * from rx_msdu_end TLV
  1069. * @buf: pointer to the start of RX PKT TLV headers
  1070. *
  1071. * Return: flow index value from MSDU END TLV
  1072. */
  1073. static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
  1074. {
  1075. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1076. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1077. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1078. }
  1079. /**
  1080. * hal_rx_msdu_flow_idx_invalid_6750: API to get flow index invalid
  1081. * from rx_msdu_end TLV
  1082. * @buf: pointer to the start of RX PKT TLV headers
  1083. *
  1084. * Return: flow index invalid value from MSDU END TLV
  1085. */
  1086. static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
  1087. {
  1088. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1089. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1090. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1091. }
  1092. /**
  1093. * hal_rx_msdu_flow_idx_timeout_6750: API to get flow index timeout
  1094. * from rx_msdu_end TLV
  1095. * @buf: pointer to the start of RX PKT TLV headers
  1096. *
  1097. * Return: flow index timeout value from MSDU END TLV
  1098. */
  1099. static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
  1100. {
  1101. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1102. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1103. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1104. }
  1105. /**
  1106. * hal_rx_msdu_fse_metadata_get_6750: API to get FSE metadata
  1107. * from rx_msdu_end TLV
  1108. * @buf: pointer to the start of RX PKT TLV headers
  1109. *
  1110. * Return: fse metadata value from MSDU END TLV
  1111. */
  1112. static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
  1113. {
  1114. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1115. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1116. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1117. }
  1118. /**
  1119. * hal_rx_msdu_cce_metadata_get_6750: API to get CCE metadata
  1120. * from rx_msdu_end TLV
  1121. * @buf: pointer to the start of RX PKT TLV headers
  1122. *
  1123. * Return: cce_metadata
  1124. */
  1125. static uint16_t
  1126. hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
  1127. {
  1128. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1129. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1130. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1131. }
  1132. /**
  1133. * hal_rx_msdu_get_flow_params_6750: API to get flow index, flow index invalid
  1134. * and flow index timeout from rx_msdu_end TLV
  1135. * @buf: pointer to the start of RX PKT TLV headers
  1136. * @flow_invalid: pointer to return value of flow_idx_valid
  1137. * @flow_timeout: pointer to return value of flow_idx_timeout
  1138. * @flow_index: pointer to return value of flow_idx
  1139. *
  1140. * Return: none
  1141. */
  1142. static inline void
  1143. hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
  1144. bool *flow_invalid,
  1145. bool *flow_timeout,
  1146. uint32_t *flow_index)
  1147. {
  1148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1149. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1150. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1151. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1152. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1153. }
  1154. /**
  1155. * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
  1156. * @buf: rx_tlv_hdr
  1157. *
  1158. * Return: tcp checksum
  1159. */
  1160. static uint16_t
  1161. hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
  1162. {
  1163. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1164. }
  1165. /**
  1166. * hal_rx_get_rx_sequence_6750(): Function to retrieve rx sequence number
  1167. *
  1168. * @nbuf: Network buffer
  1169. * Returns: rx sequence number
  1170. */
  1171. static
  1172. uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
  1173. {
  1174. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1175. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1176. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1177. }
  1178. #define UMAC_WINDOW_REMAP_RANGE 0x14
  1179. #define CE_WINDOW_REMAP_RANGE 0x37
  1180. /**
  1181. * hal_get_window_address_6750(): Function to get hp/tp address
  1182. * @hal_soc: Pointer to hal_soc
  1183. * @addr: address offset of register
  1184. *
  1185. * Return: modified address offset of register
  1186. */
  1187. static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
  1188. qdf_iomem_t addr)
  1189. {
  1190. qdf_iomem_t new_addr;
  1191. uint32_t offset;
  1192. uint32_t window;
  1193. offset = addr - hal_soc->dev_base_addr;
  1194. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1195. /*
  1196. * If offset lies within UMAC register range, use 2nd window
  1197. */
  1198. if (window == UMAC_WINDOW_REMAP_RANGE) {
  1199. new_addr = (hal_soc->dev_base_addr + WINDOW_START +
  1200. (offset & WINDOW_RANGE_MASK));
  1201. /*
  1202. * If offset lies within CE register range, use 3rd window
  1203. */
  1204. } else if (window == CE_WINDOW_REMAP_RANGE) {
  1205. new_addr = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1206. (offset & WINDOW_RANGE_MASK));
  1207. } else {
  1208. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1209. "%s: ERROR: Accessing Wrong register\n", __func__);
  1210. qdf_assert_always(0);
  1211. return 0;
  1212. }
  1213. return new_addr;
  1214. }
  1215. /**
  1216. * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
  1217. * checksum
  1218. * @buf: buffer pointer
  1219. *
  1220. * Return: cumulative checksum
  1221. */
  1222. static inline
  1223. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
  1224. {
  1225. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1226. }
  1227. /**
  1228. * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
  1229. * ip length
  1230. * @buf: buffer pointer
  1231. *
  1232. * Return: cumulative length
  1233. */
  1234. static inline
  1235. uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
  1236. {
  1237. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1238. }
  1239. /**
  1240. * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
  1241. * @buf: buffer
  1242. *
  1243. * Return: udp proto bit
  1244. */
  1245. static inline
  1246. bool hal_rx_get_udp_proto_6750(uint8_t *buf)
  1247. {
  1248. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1249. }
  1250. /**
  1251. * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
  1252. * continuation
  1253. * @buf: buffer
  1254. *
  1255. * Return: flow agg
  1256. */
  1257. static inline
  1258. bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
  1259. {
  1260. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1261. }
  1262. /**
  1263. * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
  1264. * @buf: buffer
  1265. *
  1266. * Return: flow agg count
  1267. */
  1268. static inline
  1269. uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
  1270. {
  1271. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1272. }
  1273. /**
  1274. * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
  1275. * @buf: buffer
  1276. *
  1277. * Return: fisa timeout
  1278. */
  1279. static inline
  1280. bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
  1281. {
  1282. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1283. }
  1284. /**
  1285. * hal_rx_mpdu_start_tlv_tag_valid_6750 () - API to check if RX_MPDU_START
  1286. * tlv tag is valid
  1287. *
  1288. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1289. *
  1290. * Return: true if RX_MPDU_START is valied, else false.
  1291. */
  1292. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
  1293. {
  1294. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1295. uint32_t tlv_tag;
  1296. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1297. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1298. }
  1299. /**
  1300. * hal_reo_set_err_dst_remap_6750(): Function to set REO error destination
  1301. * ring remap register
  1302. * @hal_soc: Pointer to hal_soc
  1303. *
  1304. * Return: none.
  1305. */
  1306. static void
  1307. hal_reo_set_err_dst_remap_6750(void *hal_soc)
  1308. {
  1309. /*
  1310. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1311. * frame routed to REO2TCL ring.
  1312. */
  1313. uint32_t dst_remap_ix0 =
  1314. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1315. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1316. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1317. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1318. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1319. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1320. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 6) |
  1321. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1322. HAL_REG_WRITE(hal_soc,
  1323. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1324. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1325. dst_remap_ix0);
  1326. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1327. HAL_REG_READ(
  1328. hal_soc,
  1329. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1330. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1331. }
  1332. /*
  1333. * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
  1334. * @fst: Pointer to the Rx Flow Search Table
  1335. * @table_offset: offset into the table where the flow is to be setup
  1336. * @flow: Flow Parameters
  1337. *
  1338. * Flow table entry fields are updated in host byte order, little endian order.
  1339. *
  1340. * Return: Success/Failure
  1341. */
  1342. static void *
  1343. hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
  1344. uint8_t *rx_flow)
  1345. {
  1346. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1347. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1348. uint8_t *fse;
  1349. bool fse_valid;
  1350. if (table_offset >= fst->max_entries) {
  1351. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1352. "HAL FSE table offset %u exceeds max entries %u",
  1353. table_offset, fst->max_entries);
  1354. return NULL;
  1355. }
  1356. fse = (uint8_t *)fst->base_vaddr +
  1357. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1358. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1359. if (fse_valid) {
  1360. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1361. "HAL FSE %pK already valid", fse);
  1362. return NULL;
  1363. }
  1364. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1365. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1366. (flow->tuple_info.src_ip_127_96));
  1367. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1368. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1369. (flow->tuple_info.src_ip_95_64));
  1370. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1371. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1372. (flow->tuple_info.src_ip_63_32));
  1373. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1374. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1375. (flow->tuple_info.src_ip_31_0));
  1376. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1377. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1378. (flow->tuple_info.dest_ip_127_96));
  1379. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1380. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1381. (flow->tuple_info.dest_ip_95_64));
  1382. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1383. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1384. (flow->tuple_info.dest_ip_63_32));
  1385. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1386. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1387. (flow->tuple_info.dest_ip_31_0));
  1388. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1389. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1390. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1391. (flow->tuple_info.dest_port));
  1392. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1395. (flow->tuple_info.src_port));
  1396. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1397. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1398. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1399. flow->tuple_info.l4_protocol);
  1400. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1401. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1402. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1403. flow->reo_destination_handler);
  1404. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1405. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1406. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1407. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1408. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1409. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1410. (flow->fse_metadata));
  1411. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1414. REO_DESTINATION_INDICATION,
  1415. flow->reo_destination_indication);
  1416. /* Reset all the other fields in FSE */
  1417. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1418. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1419. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1420. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1421. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1422. return fse;
  1423. }
  1424. static
  1425. void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
  1426. uint32_t *remap1, uint32_t *remap2)
  1427. {
  1428. switch (num_rings) {
  1429. case 3:
  1430. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1431. HAL_REO_REMAP_IX2(ring[1], 17) |
  1432. HAL_REO_REMAP_IX2(ring[2], 18) |
  1433. HAL_REO_REMAP_IX2(ring[0], 19) |
  1434. HAL_REO_REMAP_IX2(ring[1], 20) |
  1435. HAL_REO_REMAP_IX2(ring[2], 21) |
  1436. HAL_REO_REMAP_IX2(ring[0], 22) |
  1437. HAL_REO_REMAP_IX2(ring[1], 23);
  1438. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1439. HAL_REO_REMAP_IX3(ring[0], 25) |
  1440. HAL_REO_REMAP_IX3(ring[1], 26) |
  1441. HAL_REO_REMAP_IX3(ring[2], 27) |
  1442. HAL_REO_REMAP_IX3(ring[0], 28) |
  1443. HAL_REO_REMAP_IX3(ring[1], 29) |
  1444. HAL_REO_REMAP_IX3(ring[2], 30) |
  1445. HAL_REO_REMAP_IX3(ring[0], 31);
  1446. break;
  1447. case 4:
  1448. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1449. HAL_REO_REMAP_IX2(ring[1], 17) |
  1450. HAL_REO_REMAP_IX2(ring[2], 18) |
  1451. HAL_REO_REMAP_IX2(ring[3], 19) |
  1452. HAL_REO_REMAP_IX2(ring[0], 20) |
  1453. HAL_REO_REMAP_IX2(ring[1], 21) |
  1454. HAL_REO_REMAP_IX2(ring[2], 22) |
  1455. HAL_REO_REMAP_IX2(ring[3], 23);
  1456. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1457. HAL_REO_REMAP_IX3(ring[1], 25) |
  1458. HAL_REO_REMAP_IX3(ring[2], 26) |
  1459. HAL_REO_REMAP_IX3(ring[3], 27) |
  1460. HAL_REO_REMAP_IX3(ring[0], 28) |
  1461. HAL_REO_REMAP_IX3(ring[1], 29) |
  1462. HAL_REO_REMAP_IX3(ring[2], 30) |
  1463. HAL_REO_REMAP_IX3(ring[3], 31);
  1464. break;
  1465. }
  1466. }
  1467. struct hal_hw_txrx_ops qca6750_hal_hw_txrx_ops = {
  1468. /* init and setup */
  1469. hal_srng_dst_hw_init_generic,
  1470. hal_srng_src_hw_init_generic,
  1471. hal_get_hw_hptp_generic,
  1472. hal_reo_setup_generic,
  1473. hal_setup_link_idle_list_generic,
  1474. hal_get_window_address_6750,
  1475. hal_reo_set_err_dst_remap_6750,
  1476. /* tx */
  1477. hal_tx_desc_set_dscp_tid_table_id_6750,
  1478. hal_tx_set_dscp_tid_map_6750,
  1479. hal_tx_update_dscp_tid_6750,
  1480. hal_tx_desc_set_lmac_id_6750,
  1481. hal_tx_desc_set_buf_addr_generic,
  1482. hal_tx_desc_set_search_type_generic,
  1483. hal_tx_desc_set_search_index_generic,
  1484. hal_tx_desc_set_cache_set_num_generic,
  1485. hal_tx_comp_get_status_generic,
  1486. hal_tx_comp_get_release_reason_generic,
  1487. hal_get_wbm_internal_error_generic,
  1488. hal_tx_desc_set_mesh_en_6750,
  1489. hal_tx_init_cmd_credit_ring_6750,
  1490. /* rx */
  1491. hal_rx_msdu_start_nss_get_6750,
  1492. hal_rx_mon_hw_desc_get_mpdu_status_6750,
  1493. hal_rx_get_tlv_6750,
  1494. hal_rx_proc_phyrx_other_receive_info_tlv_6750,
  1495. hal_rx_dump_msdu_start_tlv_6750,
  1496. hal_rx_dump_msdu_end_tlv_6750,
  1497. hal_get_link_desc_size_6750,
  1498. hal_rx_mpdu_start_tid_get_6750,
  1499. hal_rx_msdu_start_reception_type_get_6750,
  1500. hal_rx_msdu_end_da_idx_get_6750,
  1501. hal_rx_msdu_desc_info_get_ptr_6750,
  1502. hal_rx_link_desc_msdu0_ptr_6750,
  1503. hal_reo_status_get_header_6750,
  1504. hal_rx_status_get_tlv_info_generic,
  1505. hal_rx_wbm_err_info_get_generic,
  1506. hal_rx_dump_mpdu_start_tlv_generic,
  1507. hal_tx_set_pcp_tid_map_generic,
  1508. hal_tx_update_pcp_tid_generic,
  1509. hal_tx_update_tidmap_prty_generic,
  1510. hal_rx_get_rx_fragment_number_6750,
  1511. hal_rx_msdu_end_da_is_mcbc_get_6750,
  1512. hal_rx_msdu_end_sa_is_valid_get_6750,
  1513. hal_rx_msdu_end_sa_idx_get_6750,
  1514. hal_rx_desc_is_first_msdu_6750,
  1515. hal_rx_msdu_end_l3_hdr_padding_get_6750,
  1516. hal_rx_encryption_info_valid_6750,
  1517. hal_rx_print_pn_6750,
  1518. hal_rx_msdu_end_first_msdu_get_6750,
  1519. hal_rx_msdu_end_da_is_valid_get_6750,
  1520. hal_rx_msdu_end_last_msdu_get_6750,
  1521. hal_rx_get_mpdu_mac_ad4_valid_6750,
  1522. hal_rx_mpdu_start_sw_peer_id_get_6750,
  1523. hal_rx_mpdu_get_to_ds_6750,
  1524. hal_rx_mpdu_get_fr_ds_6750,
  1525. hal_rx_get_mpdu_frame_control_valid_6750,
  1526. hal_rx_mpdu_get_addr1_6750,
  1527. hal_rx_mpdu_get_addr2_6750,
  1528. hal_rx_mpdu_get_addr3_6750,
  1529. hal_rx_mpdu_get_addr4_6750,
  1530. hal_rx_get_mpdu_sequence_control_valid_6750,
  1531. hal_rx_is_unicast_6750,
  1532. hal_rx_tid_get_6750,
  1533. hal_rx_hw_desc_get_ppduid_get_6750,
  1534. NULL,
  1535. NULL,
  1536. hal_rx_msdu0_buffer_addr_lsb_6750,
  1537. hal_rx_msdu_desc_info_ptr_get_6750,
  1538. hal_ent_mpdu_desc_info_6750,
  1539. hal_dst_mpdu_desc_info_6750,
  1540. hal_rx_get_fc_valid_6750,
  1541. hal_rx_get_to_ds_flag_6750,
  1542. hal_rx_get_mac_addr2_valid_6750,
  1543. hal_rx_get_filter_category_6750,
  1544. hal_rx_get_ppdu_id_6750,
  1545. hal_reo_config_6750,
  1546. hal_rx_msdu_flow_idx_get_6750,
  1547. hal_rx_msdu_flow_idx_invalid_6750,
  1548. hal_rx_msdu_flow_idx_timeout_6750,
  1549. hal_rx_msdu_fse_metadata_get_6750,
  1550. hal_rx_msdu_cce_metadata_get_6750,
  1551. hal_rx_msdu_get_flow_params_6750,
  1552. hal_rx_tlv_get_tcp_chksum_6750,
  1553. hal_rx_get_rx_sequence_6750,
  1554. #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
  1555. defined(WLAN_ENH_CFR_ENABLE)
  1556. hal_rx_get_bb_info_6750,
  1557. hal_rx_get_rtt_info_6750,
  1558. #else
  1559. NULL,
  1560. NULL,
  1561. #endif
  1562. /* rx - msdu end fast path info fields */
  1563. hal_rx_msdu_packet_metadata_get_generic,
  1564. hal_rx_get_fisa_cumulative_l4_checksum_6750,
  1565. hal_rx_get_fisa_cumulative_ip_length_6750,
  1566. hal_rx_get_udp_proto_6750,
  1567. hal_rx_get_flow_agg_continuation_6750,
  1568. hal_rx_get_flow_agg_count_6750,
  1569. hal_rx_get_fisa_timeout_6750,
  1570. hal_rx_mpdu_start_tlv_tag_valid_6750,
  1571. NULL,
  1572. NULL,
  1573. /* rx - TLV struct offsets */
  1574. hal_rx_msdu_end_offset_get_generic,
  1575. hal_rx_attn_offset_get_generic,
  1576. hal_rx_msdu_start_offset_get_generic,
  1577. hal_rx_mpdu_start_offset_get_generic,
  1578. hal_rx_mpdu_end_offset_get_generic,
  1579. hal_rx_flow_setup_fse_6750,
  1580. hal_compute_reo_remap_ix2_ix3_6750
  1581. };
  1582. struct hal_hw_srng_config hw_srng_table_6750[] = {
  1583. /* TODO: max_rings can populated by querying HW capabilities */
  1584. { /* REO_DST */
  1585. .start_ring_id = HAL_SRNG_REO2SW1,
  1586. .max_rings = 4,
  1587. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1588. .lmac_ring = FALSE,
  1589. .ring_dir = HAL_SRNG_DST_RING,
  1590. .reg_start = {
  1591. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1592. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1593. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1594. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1595. },
  1596. .reg_size = {
  1597. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1598. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1599. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1600. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1601. },
  1602. .max_size =
  1603. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1604. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1605. },
  1606. { /* REO_EXCEPTION */
  1607. /* Designating REO2TCL ring as exception ring. This ring is
  1608. * similar to other REO2SW rings though it is named as REO2TCL.
  1609. * Any of theREO2SW rings can be used as exception ring.
  1610. */
  1611. .start_ring_id = HAL_SRNG_REO2TCL,
  1612. .max_rings = 1,
  1613. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1614. .lmac_ring = FALSE,
  1615. .ring_dir = HAL_SRNG_DST_RING,
  1616. .reg_start = {
  1617. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1618. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1619. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1620. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1621. },
  1622. /* Single ring - provide ring size if multiple rings of this
  1623. * type are supported
  1624. */
  1625. .reg_size = {},
  1626. .max_size =
  1627. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1628. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1629. },
  1630. { /* REO_REINJECT */
  1631. .start_ring_id = HAL_SRNG_SW2REO,
  1632. .max_rings = 1,
  1633. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1634. .lmac_ring = FALSE,
  1635. .ring_dir = HAL_SRNG_SRC_RING,
  1636. .reg_start = {
  1637. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1638. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1639. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1640. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1641. },
  1642. /* Single ring - provide ring size if multiple rings of this
  1643. * type are supported
  1644. */
  1645. .reg_size = {},
  1646. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1647. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1648. },
  1649. { /* REO_CMD */
  1650. .start_ring_id = HAL_SRNG_REO_CMD,
  1651. .max_rings = 1,
  1652. .entry_size = (sizeof(struct tlv_32_hdr) +
  1653. sizeof(struct reo_get_queue_stats)) >> 2,
  1654. .lmac_ring = FALSE,
  1655. .ring_dir = HAL_SRNG_SRC_RING,
  1656. .reg_start = {
  1657. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1658. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1659. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1660. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1661. },
  1662. /* Single ring - provide ring size if multiple rings of this
  1663. * type are supported
  1664. */
  1665. .reg_size = {},
  1666. .max_size =
  1667. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1668. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1669. },
  1670. { /* REO_STATUS */
  1671. .start_ring_id = HAL_SRNG_REO_STATUS,
  1672. .max_rings = 1,
  1673. .entry_size = (sizeof(struct tlv_32_hdr) +
  1674. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1675. .lmac_ring = FALSE,
  1676. .ring_dir = HAL_SRNG_DST_RING,
  1677. .reg_start = {
  1678. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1679. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1680. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1681. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1682. },
  1683. /* Single ring - provide ring size if multiple rings of this
  1684. * type are supported
  1685. */
  1686. .reg_size = {},
  1687. .max_size =
  1688. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1689. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1690. },
  1691. { /* TCL_DATA */
  1692. .start_ring_id = HAL_SRNG_SW2TCL1,
  1693. .max_rings = 3,
  1694. .entry_size = (sizeof(struct tlv_32_hdr) +
  1695. sizeof(struct tcl_data_cmd)) >> 2,
  1696. .lmac_ring = FALSE,
  1697. .ring_dir = HAL_SRNG_SRC_RING,
  1698. .reg_start = {
  1699. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1700. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1701. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1702. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1703. },
  1704. .reg_size = {
  1705. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1706. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1707. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1708. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1709. },
  1710. .max_size =
  1711. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1712. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1713. },
  1714. { /* TCL_CMD */
  1715. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1716. .max_rings = 1,
  1717. .entry_size = (sizeof(struct tlv_32_hdr) +
  1718. sizeof(struct tcl_gse_cmd)) >> 2,
  1719. .lmac_ring = FALSE,
  1720. .ring_dir = HAL_SRNG_SRC_RING,
  1721. .reg_start = {
  1722. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1723. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1724. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1725. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1726. },
  1727. /* Single ring - provide ring size if multiple rings of this
  1728. * type are supported
  1729. */
  1730. .reg_size = {},
  1731. .max_size =
  1732. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1733. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1734. },
  1735. { /* TCL_STATUS */
  1736. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1737. .max_rings = 1,
  1738. .entry_size = (sizeof(struct tlv_32_hdr) +
  1739. sizeof(struct tcl_status_ring)) >> 2,
  1740. .lmac_ring = FALSE,
  1741. .ring_dir = HAL_SRNG_DST_RING,
  1742. .reg_start = {
  1743. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1744. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1745. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1746. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1747. },
  1748. /* Single ring - provide ring size if multiple rings of this
  1749. * type are supported
  1750. */
  1751. .reg_size = {},
  1752. .max_size =
  1753. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1754. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1755. },
  1756. { /* CE_SRC */
  1757. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1758. .max_rings = 12,
  1759. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1760. .lmac_ring = FALSE,
  1761. .ring_dir = HAL_SRNG_SRC_RING,
  1762. .reg_start = {
  1763. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1764. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1765. },
  1766. .reg_size = {
  1767. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1768. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1769. HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
  1770. HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1771. },
  1772. .max_size =
  1773. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1774. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1775. },
  1776. { /* CE_DST */
  1777. .start_ring_id = HAL_SRNG_CE_0_DST,
  1778. .max_rings = 12,
  1779. .entry_size = 8 >> 2,
  1780. /*TODO: entry_size above should actually be
  1781. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1782. * of struct ce_dst_desc in HW header files
  1783. */
  1784. .lmac_ring = FALSE,
  1785. .ring_dir = HAL_SRNG_SRC_RING,
  1786. .reg_start = {
  1787. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1788. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1789. },
  1790. .reg_size = {
  1791. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1792. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1793. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1794. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1795. },
  1796. .max_size =
  1797. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1798. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
  1799. },
  1800. { /* CE_DST_STATUS */
  1801. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1802. .max_rings = 12,
  1803. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1804. .lmac_ring = FALSE,
  1805. .ring_dir = HAL_SRNG_DST_RING,
  1806. .reg_start = {
  1807. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1808. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1809. },
  1810. /* TODO: check destination status ring registers */
  1811. .reg_size = {
  1812. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1813. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1814. HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
  1815. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
  1816. },
  1817. .max_size =
  1818. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1819. HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1820. },
  1821. { /* WBM_IDLE_LINK */
  1822. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1823. .max_rings = 1,
  1824. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1825. .lmac_ring = FALSE,
  1826. .ring_dir = HAL_SRNG_SRC_RING,
  1827. .reg_start = {
  1828. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1829. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1830. },
  1831. /* Single ring - provide ring size if multiple rings of this
  1832. * type are supported
  1833. */
  1834. .reg_size = {},
  1835. .max_size =
  1836. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1837. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1838. },
  1839. { /* SW2WBM_RELEASE */
  1840. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1841. .max_rings = 1,
  1842. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1843. .lmac_ring = FALSE,
  1844. .ring_dir = HAL_SRNG_SRC_RING,
  1845. .reg_start = {
  1846. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1847. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1848. },
  1849. /* Single ring - provide ring size if multiple rings of this
  1850. * type are supported
  1851. */
  1852. .reg_size = {},
  1853. .max_size =
  1854. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1855. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1856. },
  1857. { /* WBM2SW_RELEASE */
  1858. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1859. .max_rings = 4,
  1860. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1861. .lmac_ring = FALSE,
  1862. .ring_dir = HAL_SRNG_DST_RING,
  1863. .reg_start = {
  1864. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1865. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1866. },
  1867. .reg_size = {
  1868. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1869. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1870. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1871. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1872. },
  1873. .max_size =
  1874. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1875. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1876. },
  1877. { /* RXDMA_BUF */
  1878. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1879. #ifdef IPA_OFFLOAD
  1880. .max_rings = 3,
  1881. #else
  1882. .max_rings = 2,
  1883. #endif
  1884. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1885. .lmac_ring = TRUE,
  1886. .ring_dir = HAL_SRNG_SRC_RING,
  1887. /* reg_start is not set because LMAC rings are not accessed
  1888. * from host
  1889. */
  1890. .reg_start = {},
  1891. .reg_size = {},
  1892. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1893. },
  1894. { /* RXDMA_DST */
  1895. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1896. .max_rings = 1,
  1897. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1898. .lmac_ring = TRUE,
  1899. .ring_dir = HAL_SRNG_DST_RING,
  1900. /* reg_start is not set because LMAC rings are not accessed
  1901. * from host
  1902. */
  1903. .reg_start = {},
  1904. .reg_size = {},
  1905. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1906. },
  1907. { /* RXDMA_MONITOR_BUF */
  1908. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1909. .max_rings = 1,
  1910. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1911. .lmac_ring = TRUE,
  1912. .ring_dir = HAL_SRNG_SRC_RING,
  1913. /* reg_start is not set because LMAC rings are not accessed
  1914. * from host
  1915. */
  1916. .reg_start = {},
  1917. .reg_size = {},
  1918. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1919. },
  1920. { /* RXDMA_MONITOR_STATUS */
  1921. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1922. .max_rings = 1,
  1923. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1924. .lmac_ring = TRUE,
  1925. .ring_dir = HAL_SRNG_SRC_RING,
  1926. /* reg_start is not set because LMAC rings are not accessed
  1927. * from host
  1928. */
  1929. .reg_start = {},
  1930. .reg_size = {},
  1931. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1932. },
  1933. { /* RXDMA_MONITOR_DST */
  1934. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1935. .max_rings = 1,
  1936. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1937. .lmac_ring = TRUE,
  1938. .ring_dir = HAL_SRNG_DST_RING,
  1939. /* reg_start is not set because LMAC rings are not accessed
  1940. * from host
  1941. */
  1942. .reg_start = {},
  1943. .reg_size = {},
  1944. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1945. },
  1946. { /* RXDMA_MONITOR_DESC */
  1947. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1948. .max_rings = 1,
  1949. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1950. .lmac_ring = TRUE,
  1951. .ring_dir = HAL_SRNG_SRC_RING,
  1952. /* reg_start is not set because LMAC rings are not accessed
  1953. * from host
  1954. */
  1955. .reg_start = {},
  1956. .reg_size = {},
  1957. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1958. },
  1959. { /* DIR_BUF_RX_DMA_SRC */
  1960. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1961. /*
  1962. * one ring is for spectral scan
  1963. * the other is for cfr
  1964. */
  1965. .max_rings = 2,
  1966. .entry_size = 2,
  1967. .lmac_ring = TRUE,
  1968. .ring_dir = HAL_SRNG_SRC_RING,
  1969. /* reg_start is not set because LMAC rings are not accessed
  1970. * from host
  1971. */
  1972. .reg_start = {},
  1973. .reg_size = {},
  1974. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1975. },
  1976. #ifdef WLAN_FEATURE_CIF_CFR
  1977. { /* WIFI_POS_SRC */
  1978. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1979. .max_rings = 1,
  1980. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1981. .lmac_ring = TRUE,
  1982. .ring_dir = HAL_SRNG_SRC_RING,
  1983. /* reg_start is not set because LMAC rings are not accessed
  1984. * from host
  1985. */
  1986. .reg_start = {},
  1987. .reg_size = {},
  1988. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1989. },
  1990. #endif
  1991. };
  1992. int32_t hal_hw_reg_offset_qca6750[] = {
  1993. /* dst */
  1994. REG_OFFSET(DST, HP),
  1995. REG_OFFSET(DST, TP),
  1996. REG_OFFSET(DST, ID),
  1997. REG_OFFSET(DST, MISC),
  1998. REG_OFFSET(DST, HP_ADDR_LSB),
  1999. REG_OFFSET(DST, HP_ADDR_MSB),
  2000. REG_OFFSET(DST, MSI1_BASE_LSB),
  2001. REG_OFFSET(DST, MSI1_BASE_MSB),
  2002. REG_OFFSET(DST, MSI1_DATA),
  2003. REG_OFFSET(DST, BASE_LSB),
  2004. REG_OFFSET(DST, BASE_MSB),
  2005. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2006. /* src */
  2007. REG_OFFSET(SRC, HP),
  2008. REG_OFFSET(SRC, TP),
  2009. REG_OFFSET(SRC, ID),
  2010. REG_OFFSET(SRC, MISC),
  2011. REG_OFFSET(SRC, TP_ADDR_LSB),
  2012. REG_OFFSET(SRC, TP_ADDR_MSB),
  2013. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2014. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2015. REG_OFFSET(SRC, MSI1_DATA),
  2016. REG_OFFSET(SRC, BASE_LSB),
  2017. REG_OFFSET(SRC, BASE_MSB),
  2018. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2019. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2020. };
  2021. /**
  2022. * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
  2023. * offset and srng table
  2024. */
  2025. void hal_qca6750_attach(struct hal_soc *hal_soc)
  2026. {
  2027. hal_soc->hw_srng_table = hw_srng_table_6750;
  2028. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6750;
  2029. hal_soc->ops = &qca6750_hal_hw_txrx_ops;
  2030. }