hal_6490.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207
  1. /*
  2. * Copyright (c) 2019-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  36. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  37. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  38. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  39. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  43. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  45. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  46. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  60. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  61. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  62. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  63. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  64. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  65. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  70. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  71. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  72. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  76. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  80. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  81. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  82. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  86. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  90. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  94. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  98. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  101. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  102. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  107. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  108. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  109. #include "hal_6490_tx.h"
  110. #include "hal_6490_rx.h"
  111. #include <hal_generic_api.h>
  112. #include <hal_wbm.h>
  113. /*
  114. * hal_rx_msdu_start_nss_get_6490(): API to get the NSS
  115. * Interval from rx_msdu_start
  116. *
  117. * @buf: pointer to the start of RX PKT TLV header
  118. * Return: uint32_t(nss)
  119. */
  120. static uint32_t
  121. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  122. {
  123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  124. struct rx_msdu_start *msdu_start =
  125. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  126. uint8_t mimo_ss_bitmap;
  127. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  128. return qdf_get_hweight8(mimo_ss_bitmap);
  129. }
  130. /**
  131. * hal_rx_mon_hw_desc_get_mpdu_status_6490(): Retrieve MPDU status
  132. *
  133. * @ hw_desc_addr: Start address of Rx HW TLVs
  134. * @ rs: Status for monitor mode
  135. *
  136. * Return: void
  137. */
  138. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  139. struct mon_rx_status *rs)
  140. {
  141. struct rx_msdu_start *rx_msdu_start;
  142. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  143. uint32_t reg_value;
  144. const uint32_t sgi_hw_to_cdp[] = {
  145. CDP_SGI_0_8_US,
  146. CDP_SGI_0_4_US,
  147. CDP_SGI_1_6_US,
  148. CDP_SGI_3_2_US,
  149. };
  150. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  151. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  152. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  153. RX_MSDU_START_5, USER_RSSI);
  154. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  155. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  156. rs->sgi = sgi_hw_to_cdp[reg_value];
  157. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  158. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  159. /* TODO: rs->beamformed should be set for SU beamforming also */
  160. }
  161. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  162. static uint32_t hal_get_link_desc_size_6490(void)
  163. {
  164. return LINK_DESC_SIZE;
  165. }
  166. /*
  167. * hal_rx_get_tlv_6490(): API to get the tlv
  168. *
  169. * @rx_tlv: TLV data extracted from the rx packet
  170. * Return: uint8_t
  171. */
  172. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  173. {
  174. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  175. }
  176. /**
  177. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  178. * - process other receive info TLV
  179. * @rx_tlv_hdr: pointer to TLV header
  180. * @ppdu_info: pointer to ppdu_info
  181. *
  182. * Return: None
  183. */
  184. static
  185. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  186. void *ppdu_info_handle)
  187. {
  188. uint32_t tlv_tag, tlv_len;
  189. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  190. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  191. void *other_tlv_hdr = NULL;
  192. void *other_tlv = NULL;
  193. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  194. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  195. temp_len = 0;
  196. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  197. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  198. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  199. temp_len += other_tlv_len;
  200. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  201. switch (other_tlv_tag) {
  202. default:
  203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  204. "%s unhandled TLV type: %d, TLV len:%d",
  205. __func__, other_tlv_tag, other_tlv_len);
  206. break;
  207. }
  208. }
  209. /**
  210. * hal_rx_dump_msdu_start_tlv_6490() : dump RX msdu_start TLV in structured
  211. * human readable format.
  212. * @ msdu_start: pointer the msdu_start TLV in pkt.
  213. * @ dbg_level: log level.
  214. *
  215. * Return: void
  216. */
  217. static void hal_rx_dump_msdu_start_tlv_6490(void *msdustart, uint8_t dbg_level)
  218. {
  219. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  220. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  221. "rx_msdu_start tlv (1/2) - "
  222. "rxpcu_mpdu_filter_in_category: %x "
  223. "sw_frame_group_id: %x "
  224. "phy_ppdu_id: %x "
  225. "msdu_length: %x "
  226. "ipsec_esp: %x "
  227. "l3_offset: %x "
  228. "ipsec_ah: %x "
  229. "l4_offset: %x "
  230. "msdu_number: %x "
  231. "decap_format: %x "
  232. "ipv4_proto: %x "
  233. "ipv6_proto: %x "
  234. "tcp_proto: %x "
  235. "udp_proto: %x "
  236. "ip_frag: %x "
  237. "tcp_only_ack: %x "
  238. "da_is_bcast_mcast: %x "
  239. "ip4_protocol_ip6_next_header: %x "
  240. "toeplitz_hash_2_or_4: %x "
  241. "flow_id_toeplitz: %x "
  242. "user_rssi: %x "
  243. "pkt_type: %x "
  244. "stbc: %x "
  245. "sgi: %x "
  246. "rate_mcs: %x "
  247. "receive_bandwidth: %x "
  248. "reception_type: %x "
  249. "ppdu_start_timestamp: %u ",
  250. msdu_start->rxpcu_mpdu_filter_in_category,
  251. msdu_start->sw_frame_group_id,
  252. msdu_start->phy_ppdu_id,
  253. msdu_start->msdu_length,
  254. msdu_start->ipsec_esp,
  255. msdu_start->l3_offset,
  256. msdu_start->ipsec_ah,
  257. msdu_start->l4_offset,
  258. msdu_start->msdu_number,
  259. msdu_start->decap_format,
  260. msdu_start->ipv4_proto,
  261. msdu_start->ipv6_proto,
  262. msdu_start->tcp_proto,
  263. msdu_start->udp_proto,
  264. msdu_start->ip_frag,
  265. msdu_start->tcp_only_ack,
  266. msdu_start->da_is_bcast_mcast,
  267. msdu_start->ip4_protocol_ip6_next_header,
  268. msdu_start->toeplitz_hash_2_or_4,
  269. msdu_start->flow_id_toeplitz,
  270. msdu_start->user_rssi,
  271. msdu_start->pkt_type,
  272. msdu_start->stbc,
  273. msdu_start->sgi,
  274. msdu_start->rate_mcs,
  275. msdu_start->receive_bandwidth,
  276. msdu_start->reception_type,
  277. msdu_start->ppdu_start_timestamp);
  278. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  279. "rx_msdu_start tlv (2/2) - "
  280. "sw_phy_meta_data: %x ",
  281. msdu_start->sw_phy_meta_data);
  282. }
  283. /**
  284. * hal_rx_dump_msdu_end_tlv_6490: dump RX msdu_end TLV in structured
  285. * human readable format.
  286. * @ msdu_end: pointer the msdu_end TLV in pkt.
  287. * @ dbg_level: log level.
  288. *
  289. * Return: void
  290. */
  291. static void hal_rx_dump_msdu_end_tlv_6490(void *msduend,
  292. uint8_t dbg_level)
  293. {
  294. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  295. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  296. "rx_msdu_end tlv (1/3) - "
  297. "rxpcu_mpdu_filter_in_category: %x "
  298. "sw_frame_group_id: %x "
  299. "phy_ppdu_id: %x "
  300. "ip_hdr_chksum: %x "
  301. "tcp_udp_chksum: %x "
  302. "key_id_octet: %x "
  303. "cce_super_rule: %x "
  304. "cce_classify_not_done_truncat: %x "
  305. "cce_classify_not_done_cce_dis: %x "
  306. "ext_wapi_pn_63_48: %x "
  307. "ext_wapi_pn_95_64: %x "
  308. "ext_wapi_pn_127_96: %x "
  309. "reported_mpdu_length: %x "
  310. "first_msdu: %x "
  311. "last_msdu: %x "
  312. "sa_idx_timeout: %x "
  313. "da_idx_timeout: %x "
  314. "msdu_limit_error: %x "
  315. "flow_idx_timeout: %x "
  316. "flow_idx_invalid: %x "
  317. "wifi_parser_error: %x "
  318. "amsdu_parser_error: %x",
  319. msdu_end->rxpcu_mpdu_filter_in_category,
  320. msdu_end->sw_frame_group_id,
  321. msdu_end->phy_ppdu_id,
  322. msdu_end->ip_hdr_chksum,
  323. msdu_end->tcp_udp_chksum,
  324. msdu_end->key_id_octet,
  325. msdu_end->cce_super_rule,
  326. msdu_end->cce_classify_not_done_truncate,
  327. msdu_end->cce_classify_not_done_cce_dis,
  328. msdu_end->ext_wapi_pn_63_48,
  329. msdu_end->ext_wapi_pn_95_64,
  330. msdu_end->ext_wapi_pn_127_96,
  331. msdu_end->reported_mpdu_length,
  332. msdu_end->first_msdu,
  333. msdu_end->last_msdu,
  334. msdu_end->sa_idx_timeout,
  335. msdu_end->da_idx_timeout,
  336. msdu_end->msdu_limit_error,
  337. msdu_end->flow_idx_timeout,
  338. msdu_end->flow_idx_invalid,
  339. msdu_end->wifi_parser_error,
  340. msdu_end->amsdu_parser_error);
  341. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  342. "rx_msdu_end tlv (2/3)- "
  343. "sa_is_valid: %x "
  344. "da_is_valid: %x "
  345. "da_is_mcbc: %x "
  346. "l3_header_padding: %x "
  347. "ipv6_options_crc: %x "
  348. "tcp_seq_number: %x "
  349. "tcp_ack_number: %x "
  350. "tcp_flag: %x "
  351. "lro_eligible: %x "
  352. "window_size: %x "
  353. "da_offset: %x "
  354. "sa_offset: %x "
  355. "da_offset_valid: %x "
  356. "sa_offset_valid: %x "
  357. "rule_indication_31_0: %x "
  358. "rule_indication_63_32: %x "
  359. "sa_idx: %x "
  360. "da_idx: %x "
  361. "msdu_drop: %x "
  362. "reo_destination_indication: %x "
  363. "flow_idx: %x "
  364. "fse_metadata: %x "
  365. "cce_metadata: %x "
  366. "sa_sw_peer_id: %x ",
  367. msdu_end->sa_is_valid,
  368. msdu_end->da_is_valid,
  369. msdu_end->da_is_mcbc,
  370. msdu_end->l3_header_padding,
  371. msdu_end->ipv6_options_crc,
  372. msdu_end->tcp_seq_number,
  373. msdu_end->tcp_ack_number,
  374. msdu_end->tcp_flag,
  375. msdu_end->lro_eligible,
  376. msdu_end->window_size,
  377. msdu_end->da_offset,
  378. msdu_end->sa_offset,
  379. msdu_end->da_offset_valid,
  380. msdu_end->sa_offset_valid,
  381. msdu_end->rule_indication_31_0,
  382. msdu_end->rule_indication_63_32,
  383. msdu_end->sa_idx,
  384. msdu_end->da_idx_or_sw_peer_id,
  385. msdu_end->msdu_drop,
  386. msdu_end->reo_destination_indication,
  387. msdu_end->flow_idx,
  388. msdu_end->fse_metadata,
  389. msdu_end->cce_metadata,
  390. msdu_end->sa_sw_peer_id);
  391. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  392. "rx_msdu_end tlv (3/3)"
  393. "aggregation_count %x "
  394. "flow_aggregation_continuation %x "
  395. "fisa_timeout %x "
  396. "cumulative_l4_checksum %x "
  397. "cumulative_ip_length %x",
  398. msdu_end->aggregation_count,
  399. msdu_end->flow_aggregation_continuation,
  400. msdu_end->fisa_timeout,
  401. msdu_end->cumulative_l4_checksum,
  402. msdu_end->cumulative_ip_length);
  403. }
  404. /*
  405. * Get tid from RX_MPDU_START
  406. */
  407. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  408. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  409. RX_MPDU_INFO_7_TID_OFFSET)), \
  410. RX_MPDU_INFO_7_TID_MASK, \
  411. RX_MPDU_INFO_7_TID_LSB))
  412. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  413. {
  414. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  415. struct rx_mpdu_start *mpdu_start =
  416. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  417. uint32_t tid;
  418. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  419. return tid;
  420. }
  421. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  422. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  423. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  424. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  425. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  426. /*
  427. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  428. * Interval from rx_msdu_start
  429. *
  430. * @buf: pointer to the start of RX PKT TLV header
  431. * Return: uint32_t(reception_type)
  432. */
  433. static
  434. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  435. {
  436. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  437. struct rx_msdu_start *msdu_start =
  438. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  439. uint32_t reception_type;
  440. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  441. return reception_type;
  442. }
  443. /**
  444. * hal_rx_msdu_end_da_idx_get_6490: API to get da_idx
  445. * from rx_msdu_end TLV
  446. *
  447. * @ buf: pointer to the start of RX PKT TLV headers
  448. * Return: da index
  449. */
  450. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  451. {
  452. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  453. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  454. uint16_t da_idx;
  455. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  456. return da_idx;
  457. }
  458. /**
  459. * hal_rx_get_rx_fragment_number_6490(): Function to retrieve rx fragment number
  460. *
  461. * @nbuf: Network buffer
  462. * Returns: rx fragment number
  463. */
  464. static
  465. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  466. {
  467. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  468. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  469. /* Return first 4 bits as fragment number */
  470. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  471. DOT11_SEQ_FRAG_MASK);
  472. }
  473. /**
  474. * hal_rx_msdu_end_da_is_mcbc_get_6490(): API to check if pkt is MCBC
  475. * from rx_msdu_end TLV
  476. *
  477. * @ buf: pointer to the start of RX PKT TLV headers
  478. * Return: da_is_mcbc
  479. */
  480. static uint8_t
  481. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  482. {
  483. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  484. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  485. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  486. }
  487. /**
  488. * hal_rx_msdu_end_sa_is_valid_get_6490(): API to get_6490 the
  489. * sa_is_valid bit from rx_msdu_end TLV
  490. *
  491. * @ buf: pointer to the start of RX PKT TLV headers
  492. * Return: sa_is_valid bit
  493. */
  494. static uint8_t
  495. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  496. {
  497. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  498. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  499. uint8_t sa_is_valid;
  500. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  501. return sa_is_valid;
  502. }
  503. /**
  504. * hal_rx_msdu_end_sa_idx_get_6490(): API to get_6490 the
  505. * sa_idx from rx_msdu_end TLV
  506. *
  507. * @ buf: pointer to the start of RX PKT TLV headers
  508. * Return: sa_idx (SA AST index)
  509. */
  510. static
  511. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  512. {
  513. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  514. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  515. uint16_t sa_idx;
  516. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  517. return sa_idx;
  518. }
  519. /**
  520. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  521. *
  522. * @hal_soc_hdl: hal_soc handle
  523. * @hw_desc_addr: hardware descriptor address
  524. *
  525. * Return: 0 - success/ non-zero failure
  526. */
  527. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  528. {
  529. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  530. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  531. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  532. }
  533. /**
  534. * hal_rx_msdu_end_l3_hdr_padding_get_6490(): API to get_6490 the
  535. * l3_header padding from rx_msdu_end TLV
  536. *
  537. * @ buf: pointer to the start of RX PKT TLV headers
  538. * Return: number of l3 header padding bytes
  539. */
  540. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  541. {
  542. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  543. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  544. uint32_t l3_header_padding;
  545. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  546. return l3_header_padding;
  547. }
  548. /*
  549. * @ hal_rx_encryption_info_valid_6490: Returns encryption type.
  550. *
  551. * @ buf: rx_tlv_hdr of the received packet
  552. * @ Return: encryption type
  553. */
  554. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  555. {
  556. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  557. struct rx_mpdu_start *mpdu_start =
  558. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  559. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  560. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  561. return encryption_info;
  562. }
  563. /*
  564. * @ hal_rx_print_pn_6490: Prints the PN of rx packet.
  565. *
  566. * @ buf: rx_tlv_hdr of the received packet
  567. * @ Return: void
  568. */
  569. static void hal_rx_print_pn_6490(uint8_t *buf)
  570. {
  571. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  572. struct rx_mpdu_start *mpdu_start =
  573. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  574. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  575. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  576. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  577. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  578. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  579. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  580. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  581. }
  582. /**
  583. * hal_rx_msdu_end_first_msdu_get_6490: API to get first msdu status
  584. * from rx_msdu_end TLV
  585. *
  586. * @ buf: pointer to the start of RX PKT TLV headers
  587. * Return: first_msdu
  588. */
  589. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  590. {
  591. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  592. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  593. uint8_t first_msdu;
  594. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  595. return first_msdu;
  596. }
  597. /**
  598. * hal_rx_msdu_end_da_is_valid_get_6490: API to check if da is valid
  599. * from rx_msdu_end TLV
  600. *
  601. * @ buf: pointer to the start of RX PKT TLV headers
  602. * Return: da_is_valid
  603. */
  604. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  605. {
  606. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  607. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  608. uint8_t da_is_valid;
  609. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  610. return da_is_valid;
  611. }
  612. /**
  613. * hal_rx_msdu_end_last_msdu_get_6490: API to get last msdu status
  614. * from rx_msdu_end TLV
  615. *
  616. * @ buf: pointer to the start of RX PKT TLV headers
  617. * Return: last_msdu
  618. */
  619. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  623. uint8_t last_msdu;
  624. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  625. return last_msdu;
  626. }
  627. /*
  628. * hal_rx_get_mpdu_mac_ad4_valid_6490(): Retrieves if mpdu 4th addr is valid
  629. *
  630. * @nbuf: Network buffer
  631. * Returns: value of mpdu 4th address valid field
  632. */
  633. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  634. {
  635. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  636. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  637. bool ad4_valid = 0;
  638. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  639. return ad4_valid;
  640. }
  641. /**
  642. * hal_rx_mpdu_start_sw_peer_id_get_6490: Retrieve sw peer_id
  643. * @buf: network buffer
  644. *
  645. * Return: sw peer_id
  646. */
  647. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  648. {
  649. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  650. struct rx_mpdu_start *mpdu_start =
  651. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  652. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  653. &mpdu_start->rx_mpdu_info_details);
  654. }
  655. /**
  656. * hal_rx_mpdu_get_to_ds_6490(): API to get the tods info
  657. * from rx_mpdu_start
  658. *
  659. * @buf: pointer to the start of RX PKT TLV header
  660. * Return: uint32_t(to_ds)
  661. */
  662. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  663. {
  664. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  665. struct rx_mpdu_start *mpdu_start =
  666. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  667. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  668. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  669. }
  670. /*
  671. * hal_rx_mpdu_get_fr_ds_6490(): API to get the from ds info
  672. * from rx_mpdu_start
  673. *
  674. * @buf: pointer to the start of RX PKT TLV header
  675. * Return: uint32_t(fr_ds)
  676. */
  677. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  678. {
  679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  680. struct rx_mpdu_start *mpdu_start =
  681. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  682. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  683. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  684. }
  685. /*
  686. * hal_rx_get_mpdu_frame_control_valid_6490(): Retrieves mpdu
  687. * frame control valid
  688. *
  689. * @nbuf: Network buffer
  690. * Returns: value of frame control valid field
  691. */
  692. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  693. {
  694. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  695. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  696. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  697. }
  698. /*
  699. * hal_rx_mpdu_get_addr1_6490(): API to check get address1 of the mpdu
  700. *
  701. * @buf: pointer to the start of RX PKT TLV headera
  702. * @mac_addr: pointer to mac address
  703. * Return: success/failure
  704. */
  705. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  706. {
  707. struct __attribute__((__packed__)) hal_addr1 {
  708. uint32_t ad1_31_0;
  709. uint16_t ad1_47_32;
  710. };
  711. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  712. struct rx_mpdu_start *mpdu_start =
  713. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  714. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  715. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  716. uint32_t mac_addr_ad1_valid;
  717. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  718. if (mac_addr_ad1_valid) {
  719. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  720. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  721. return QDF_STATUS_SUCCESS;
  722. }
  723. return QDF_STATUS_E_FAILURE;
  724. }
  725. /*
  726. * hal_rx_mpdu_get_addr2_6490(): API to check get address2 of the mpdu
  727. * in the packet
  728. *
  729. * @buf: pointer to the start of RX PKT TLV header
  730. * @mac_addr: pointer to mac address
  731. * Return: success/failure
  732. */
  733. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  734. uint8_t *mac_addr)
  735. {
  736. struct __attribute__((__packed__)) hal_addr2 {
  737. uint16_t ad2_15_0;
  738. uint32_t ad2_47_16;
  739. };
  740. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  741. struct rx_mpdu_start *mpdu_start =
  742. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  743. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  744. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  745. uint32_t mac_addr_ad2_valid;
  746. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  747. if (mac_addr_ad2_valid) {
  748. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  749. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  750. return QDF_STATUS_SUCCESS;
  751. }
  752. return QDF_STATUS_E_FAILURE;
  753. }
  754. /*
  755. * hal_rx_mpdu_get_addr3_6490(): API to get address3 of the mpdu
  756. * in the packet
  757. *
  758. * @buf: pointer to the start of RX PKT TLV header
  759. * @mac_addr: pointer to mac address
  760. * Return: success/failure
  761. */
  762. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  763. {
  764. struct __attribute__((__packed__)) hal_addr3 {
  765. uint32_t ad3_31_0;
  766. uint16_t ad3_47_32;
  767. };
  768. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  769. struct rx_mpdu_start *mpdu_start =
  770. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  771. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  772. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  773. uint32_t mac_addr_ad3_valid;
  774. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  775. if (mac_addr_ad3_valid) {
  776. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  777. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  778. return QDF_STATUS_SUCCESS;
  779. }
  780. return QDF_STATUS_E_FAILURE;
  781. }
  782. /*
  783. * hal_rx_mpdu_get_addr4_6490(): API to get address4 of the mpdu
  784. * in the packet
  785. *
  786. * @buf: pointer to the start of RX PKT TLV header
  787. * @mac_addr: pointer to mac address
  788. * Return: success/failure
  789. */
  790. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  791. {
  792. struct __attribute__((__packed__)) hal_addr4 {
  793. uint32_t ad4_31_0;
  794. uint16_t ad4_47_32;
  795. };
  796. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  797. struct rx_mpdu_start *mpdu_start =
  798. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  799. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  800. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  801. uint32_t mac_addr_ad4_valid;
  802. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  803. if (mac_addr_ad4_valid) {
  804. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  805. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  806. return QDF_STATUS_SUCCESS;
  807. }
  808. return QDF_STATUS_E_FAILURE;
  809. }
  810. /*
  811. * hal_rx_get_mpdu_sequence_control_valid_6490(): Get mpdu
  812. * sequence control valid
  813. *
  814. * @nbuf: Network buffer
  815. * Returns: value of sequence control valid field
  816. */
  817. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  818. {
  819. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  820. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  821. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  822. }
  823. /**
  824. * hal_rx_is_unicast_6490: check packet is unicast frame or not.
  825. *
  826. * @ buf: pointer to rx pkt TLV.
  827. *
  828. * Return: true on unicast.
  829. */
  830. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  831. {
  832. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  833. struct rx_mpdu_start *mpdu_start =
  834. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  835. uint32_t grp_id;
  836. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  837. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  838. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  839. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  840. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  841. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  842. }
  843. /**
  844. * hal_rx_tid_get_6490: get tid based on qos control valid.
  845. * @hal_soc_hdl: hal_soc handle
  846. * @ buf: pointer to rx pkt TLV.
  847. *
  848. * Return: tid
  849. */
  850. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  851. {
  852. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  853. struct rx_mpdu_start *mpdu_start =
  854. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  855. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  856. uint8_t qos_control_valid =
  857. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  858. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  859. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  860. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  861. if (qos_control_valid)
  862. return hal_rx_mpdu_start_tid_get_6490(buf);
  863. return HAL_RX_NON_QOS_TID;
  864. }
  865. /**
  866. * hal_rx_hw_desc_get_ppduid_get_6490(): retrieve ppdu id
  867. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  868. * @rxdma_dst_ring_desc: Rx HW descriptor
  869. *
  870. * Return: ppdu id
  871. */
  872. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  873. void *rxdma_dst_ring_desc)
  874. {
  875. struct rx_mpdu_info *rx_mpdu_info;
  876. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  877. rx_mpdu_info =
  878. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  879. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  880. }
  881. /**
  882. * hal_reo_status_get_header_6490 - Process reo desc info
  883. * @d - Pointer to reo descriptior
  884. * @b - tlv type info
  885. * @h1 - Pointer to hal_reo_status_header where info to be stored
  886. *
  887. * Return - none.
  888. *
  889. */
  890. static void hal_reo_status_get_header_6490(uint32_t *d, int b, void *h1)
  891. {
  892. uint32_t val1 = 0;
  893. struct hal_reo_status_header *h =
  894. (struct hal_reo_status_header *)h1;
  895. switch (b) {
  896. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  897. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  898. STATUS_HEADER_REO_STATUS_NUMBER)];
  899. break;
  900. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  901. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  902. STATUS_HEADER_REO_STATUS_NUMBER)];
  903. break;
  904. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  905. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  906. STATUS_HEADER_REO_STATUS_NUMBER)];
  907. break;
  908. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  909. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  910. STATUS_HEADER_REO_STATUS_NUMBER)];
  911. break;
  912. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  913. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  914. STATUS_HEADER_REO_STATUS_NUMBER)];
  915. break;
  916. case HAL_REO_DESC_THRES_STATUS_TLV:
  917. val1 =
  918. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  919. STATUS_HEADER_REO_STATUS_NUMBER)];
  920. break;
  921. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  922. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  923. STATUS_HEADER_REO_STATUS_NUMBER)];
  924. break;
  925. default:
  926. qdf_nofl_err("ERROR: Unknown tlv\n");
  927. break;
  928. }
  929. h->cmd_num =
  930. HAL_GET_FIELD(
  931. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  932. val1);
  933. h->exec_time =
  934. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  935. CMD_EXECUTION_TIME, val1);
  936. h->status =
  937. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  938. REO_CMD_EXECUTION_STATUS, val1);
  939. switch (b) {
  940. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  941. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  942. STATUS_HEADER_TIMESTAMP)];
  943. break;
  944. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  945. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  946. STATUS_HEADER_TIMESTAMP)];
  947. break;
  948. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  949. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  950. STATUS_HEADER_TIMESTAMP)];
  951. break;
  952. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  953. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  954. STATUS_HEADER_TIMESTAMP)];
  955. break;
  956. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  957. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  958. STATUS_HEADER_TIMESTAMP)];
  959. break;
  960. case HAL_REO_DESC_THRES_STATUS_TLV:
  961. val1 =
  962. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  963. STATUS_HEADER_TIMESTAMP)];
  964. break;
  965. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  966. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  967. STATUS_HEADER_TIMESTAMP)];
  968. break;
  969. default:
  970. qdf_nofl_err("ERROR: Unknown tlv\n");
  971. break;
  972. }
  973. h->tstamp =
  974. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  975. }
  976. /**
  977. * hal_tx_desc_set_mesh_en_6490 - Set mesh_enable flag in Tx descriptor
  978. * @desc: Handle to Tx Descriptor
  979. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  980. * enabling the interpretation of the 'Mesh Control Present' bit
  981. * (bit 8) of QoS Control (otherwise this bit is ignored),
  982. * For native WiFi frames, this indicates that a 'Mesh Control' field
  983. * is present between the header and the LLC.
  984. *
  985. * Return: void
  986. */
  987. static inline
  988. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  989. {
  990. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  991. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  992. }
  993. static
  994. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  995. {
  996. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  997. }
  998. static
  999. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  1000. {
  1001. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1002. }
  1003. static
  1004. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1005. {
  1006. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1007. }
  1008. static
  1009. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1010. {
  1011. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1012. }
  1013. static
  1014. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1015. {
  1016. return HAL_RX_GET_FC_VALID(buf);
  1017. }
  1018. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1019. {
  1020. return HAL_RX_GET_TO_DS_FLAG(buf);
  1021. }
  1022. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1023. {
  1024. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1025. }
  1026. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1027. {
  1028. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1029. }
  1030. static uint32_t
  1031. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1032. {
  1033. return HAL_RX_GET_PPDU_ID(buf);
  1034. }
  1035. /**
  1036. * hal_reo_config_6490(): Set reo config parameters
  1037. * @soc: hal soc handle
  1038. * @reg_val: value to be set
  1039. * @reo_params: reo parameters
  1040. *
  1041. * Return: void
  1042. */
  1043. static
  1044. void hal_reo_config_6490(struct hal_soc *soc,
  1045. uint32_t reg_val,
  1046. struct hal_reo_params *reo_params)
  1047. {
  1048. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1049. }
  1050. /**
  1051. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1052. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1053. *
  1054. * Return - Pointer to rx_msdu_desc_info structure.
  1055. *
  1056. */
  1057. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1058. {
  1059. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1060. }
  1061. /**
  1062. * hal_rx_link_desc_msdu0_ptr_6490 - Get pointer to rx_msdu details
  1063. * @link_desc - Pointer to link desc
  1064. *
  1065. * Return - Pointer to rx_msdu_details structure
  1066. *
  1067. */
  1068. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1069. {
  1070. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1071. }
  1072. /**
  1073. * hal_rx_msdu_flow_idx_get_6490: API to get flow index
  1074. * from rx_msdu_end TLV
  1075. * @buf: pointer to the start of RX PKT TLV headers
  1076. *
  1077. * Return: flow index value from MSDU END TLV
  1078. */
  1079. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1080. {
  1081. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1082. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1083. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1084. }
  1085. /**
  1086. * hal_rx_msdu_flow_idx_invalid_6490: API to get flow index invalid
  1087. * from rx_msdu_end TLV
  1088. * @buf: pointer to the start of RX PKT TLV headers
  1089. *
  1090. * Return: flow index invalid value from MSDU END TLV
  1091. */
  1092. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1093. {
  1094. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1095. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1096. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1097. }
  1098. /**
  1099. * hal_rx_msdu_flow_idx_timeout_6490: API to get flow index timeout
  1100. * from rx_msdu_end TLV
  1101. * @buf: pointer to the start of RX PKT TLV headers
  1102. *
  1103. * Return: flow index timeout value from MSDU END TLV
  1104. */
  1105. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1106. {
  1107. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1108. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1109. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1110. }
  1111. /**
  1112. * hal_rx_msdu_fse_metadata_get_6490: API to get FSE metadata
  1113. * from rx_msdu_end TLV
  1114. * @buf: pointer to the start of RX PKT TLV headers
  1115. *
  1116. * Return: fse metadata value from MSDU END TLV
  1117. */
  1118. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1119. {
  1120. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1121. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1122. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1123. }
  1124. /**
  1125. * hal_rx_msdu_cce_metadata_get_6490: API to get CCE metadata
  1126. * from rx_msdu_end TLV
  1127. * @buf: pointer to the start of RX PKT TLV headers
  1128. *
  1129. * Return: cce_metadata
  1130. */
  1131. static uint16_t
  1132. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1133. {
  1134. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1135. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1136. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1137. }
  1138. /**
  1139. * hal_rx_msdu_get_flow_params_6490: API to get flow index, flow index invalid
  1140. * and flow index timeout from rx_msdu_end TLV
  1141. * @buf: pointer to the start of RX PKT TLV headers
  1142. * @flow_invalid: pointer to return value of flow_idx_valid
  1143. * @flow_timeout: pointer to return value of flow_idx_timeout
  1144. * @flow_index: pointer to return value of flow_idx
  1145. *
  1146. * Return: none
  1147. */
  1148. static inline void
  1149. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1150. bool *flow_invalid,
  1151. bool *flow_timeout,
  1152. uint32_t *flow_index)
  1153. {
  1154. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1155. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1156. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1157. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1158. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1159. }
  1160. /**
  1161. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1162. * @buf: rx_tlv_hdr
  1163. *
  1164. * Return: tcp checksum
  1165. */
  1166. static uint16_t
  1167. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1168. {
  1169. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1170. }
  1171. /**
  1172. * hal_rx_get_rx_sequence_6490(): Function to retrieve rx sequence number
  1173. *
  1174. * @nbuf: Network buffer
  1175. * Returns: rx sequence number
  1176. */
  1177. static
  1178. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1179. {
  1180. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1181. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1182. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1183. }
  1184. /**
  1185. * hal_get_window_address_6490(): Function to get hp/tp address
  1186. * @hal_soc: Pointer to hal_soc
  1187. * @addr: address offset of register
  1188. *
  1189. * Return: modified address offset of register
  1190. */
  1191. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1192. qdf_iomem_t addr)
  1193. {
  1194. return addr;
  1195. }
  1196. /**
  1197. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1198. * checksum
  1199. * @buf: buffer pointer
  1200. *
  1201. * Return: cumulative checksum
  1202. */
  1203. static inline
  1204. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1205. {
  1206. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1207. }
  1208. /**
  1209. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1210. * ip length
  1211. * @buf: buffer pointer
  1212. *
  1213. * Return: cumulative length
  1214. */
  1215. static inline
  1216. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1217. {
  1218. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1219. }
  1220. /**
  1221. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1222. * @buf: buffer
  1223. *
  1224. * Return: udp proto bit
  1225. */
  1226. static inline
  1227. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1228. {
  1229. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1230. }
  1231. /**
  1232. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg
  1233. * continuation
  1234. * @buf: buffer
  1235. *
  1236. * Return: flow agg
  1237. */
  1238. static inline
  1239. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1240. {
  1241. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1242. }
  1243. /**
  1244. * hal_rx_get_flow_agg_count_6490()- Retrieve flow agg count
  1245. * @buf: buffer
  1246. *
  1247. * Return: flow agg count
  1248. */
  1249. static inline
  1250. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1251. {
  1252. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1253. }
  1254. /**
  1255. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1256. * @buf: buffer
  1257. *
  1258. * Return: fisa timeout
  1259. */
  1260. static inline
  1261. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1262. {
  1263. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1264. }
  1265. /**
  1266. * hal_rx_mpdu_start_tlv_tag_valid_6490 () - API to check if RX_MPDU_START
  1267. * tlv tag is valid
  1268. *
  1269. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1270. *
  1271. * Return: true if RX_MPDU_START is valied, else false.
  1272. */
  1273. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6490(void *rx_tlv_hdr)
  1274. {
  1275. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1276. uint32_t tlv_tag;
  1277. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1278. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1279. }
  1280. /**
  1281. * hal_reo_set_err_dst_remap_6490(): Function to set REO error destination
  1282. * ring remap register
  1283. * @hal_soc: Pointer to hal_soc
  1284. *
  1285. * Return: none.
  1286. */
  1287. static void
  1288. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1289. {
  1290. /*
  1291. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1292. * frame routed to REO2TCL ring.
  1293. */
  1294. uint32_t dst_remap_ix0 =
  1295. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1296. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1297. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1298. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1299. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1300. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1301. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 6) |
  1302. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1303. HAL_REG_WRITE(hal_soc,
  1304. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1305. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1306. dst_remap_ix0);
  1307. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1308. HAL_REG_READ(
  1309. hal_soc,
  1310. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1311. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1312. }
  1313. /**
  1314. * hal_rx_flow_setup_fse_6490() - Setup a flow search entry in HW FST
  1315. * @fst: Pointer to the Rx Flow Search Table
  1316. * @table_offset: offset into the table where the flow is to be setup
  1317. * @flow: Flow Parameters
  1318. *
  1319. * Flow table entry fields are updated in host byte order, little endian order.
  1320. *
  1321. * Return: Success/Failure
  1322. */
  1323. static void *
  1324. hal_rx_flow_setup_fse_6490(uint8_t *rx_fst, uint32_t table_offset,
  1325. uint8_t *rx_flow)
  1326. {
  1327. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1328. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1329. uint8_t *fse;
  1330. bool fse_valid;
  1331. if (table_offset >= fst->max_entries) {
  1332. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1333. "HAL FSE table offset %u exceeds max entries %u",
  1334. table_offset, fst->max_entries);
  1335. return NULL;
  1336. }
  1337. fse = (uint8_t *)fst->base_vaddr +
  1338. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1339. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1340. if (fse_valid) {
  1341. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1342. "HAL FSE %pK already valid", fse);
  1343. return NULL;
  1344. }
  1345. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1346. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1347. (flow->tuple_info.src_ip_127_96));
  1348. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1349. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1350. (flow->tuple_info.src_ip_95_64));
  1351. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1352. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1353. (flow->tuple_info.src_ip_63_32));
  1354. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1355. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1356. (flow->tuple_info.src_ip_31_0));
  1357. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1358. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1359. (flow->tuple_info.dest_ip_127_96));
  1360. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1361. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1362. (flow->tuple_info.dest_ip_95_64));
  1363. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1364. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1365. (flow->tuple_info.dest_ip_63_32));
  1366. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1367. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1368. (flow->tuple_info.dest_ip_31_0));
  1369. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1370. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1371. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1372. (flow->tuple_info.dest_port));
  1373. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1374. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1375. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1376. (flow->tuple_info.src_port));
  1377. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1378. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1379. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1380. flow->tuple_info.l4_protocol);
  1381. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1382. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1383. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1384. flow->reo_destination_handler);
  1385. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1386. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1387. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1388. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1389. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1390. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1391. (flow->fse_metadata));
  1392. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1395. REO_DESTINATION_INDICATION,
  1396. flow->reo_destination_indication);
  1397. /* Reset all the other fields in FSE */
  1398. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1399. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1400. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1401. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1402. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1403. return fse;
  1404. }
  1405. static
  1406. void hal_compute_reo_remap_ix2_ix3_6490(uint32_t *ring, uint32_t num_rings,
  1407. uint32_t *remap1, uint32_t *remap2)
  1408. {
  1409. switch (num_rings) {
  1410. case 3:
  1411. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1412. HAL_REO_REMAP_IX2(ring[1], 17) |
  1413. HAL_REO_REMAP_IX2(ring[2], 18) |
  1414. HAL_REO_REMAP_IX2(ring[0], 19) |
  1415. HAL_REO_REMAP_IX2(ring[1], 20) |
  1416. HAL_REO_REMAP_IX2(ring[2], 21) |
  1417. HAL_REO_REMAP_IX2(ring[0], 22) |
  1418. HAL_REO_REMAP_IX2(ring[1], 23);
  1419. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1420. HAL_REO_REMAP_IX3(ring[0], 25) |
  1421. HAL_REO_REMAP_IX3(ring[1], 26) |
  1422. HAL_REO_REMAP_IX3(ring[2], 27) |
  1423. HAL_REO_REMAP_IX3(ring[0], 28) |
  1424. HAL_REO_REMAP_IX3(ring[1], 29) |
  1425. HAL_REO_REMAP_IX3(ring[2], 30) |
  1426. HAL_REO_REMAP_IX3(ring[0], 31);
  1427. break;
  1428. case 4:
  1429. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1430. HAL_REO_REMAP_IX2(ring[1], 17) |
  1431. HAL_REO_REMAP_IX2(ring[2], 18) |
  1432. HAL_REO_REMAP_IX2(ring[3], 19) |
  1433. HAL_REO_REMAP_IX2(ring[0], 20) |
  1434. HAL_REO_REMAP_IX2(ring[1], 21) |
  1435. HAL_REO_REMAP_IX2(ring[2], 22) |
  1436. HAL_REO_REMAP_IX2(ring[3], 23);
  1437. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1438. HAL_REO_REMAP_IX3(ring[1], 25) |
  1439. HAL_REO_REMAP_IX3(ring[2], 26) |
  1440. HAL_REO_REMAP_IX3(ring[3], 27) |
  1441. HAL_REO_REMAP_IX3(ring[0], 28) |
  1442. HAL_REO_REMAP_IX3(ring[1], 29) |
  1443. HAL_REO_REMAP_IX3(ring[2], 30) |
  1444. HAL_REO_REMAP_IX3(ring[3], 31);
  1445. break;
  1446. }
  1447. }
  1448. struct hal_hw_txrx_ops qca6490_hal_hw_txrx_ops = {
  1449. /* init and setup */
  1450. hal_srng_dst_hw_init_generic,
  1451. hal_srng_src_hw_init_generic,
  1452. hal_get_hw_hptp_generic,
  1453. hal_reo_setup_generic,
  1454. hal_setup_link_idle_list_generic,
  1455. hal_get_window_address_6490,
  1456. hal_reo_set_err_dst_remap_6490,
  1457. /* tx */
  1458. hal_tx_desc_set_dscp_tid_table_id_6490,
  1459. hal_tx_set_dscp_tid_map_6490,
  1460. hal_tx_update_dscp_tid_6490,
  1461. hal_tx_desc_set_lmac_id_6490,
  1462. hal_tx_desc_set_buf_addr_generic,
  1463. hal_tx_desc_set_search_type_generic,
  1464. hal_tx_desc_set_search_index_generic,
  1465. hal_tx_desc_set_cache_set_num_generic,
  1466. hal_tx_comp_get_status_generic,
  1467. hal_tx_comp_get_release_reason_generic,
  1468. hal_get_wbm_internal_error_generic,
  1469. hal_tx_desc_set_mesh_en_6490,
  1470. hal_tx_init_cmd_credit_ring_6490,
  1471. /* rx */
  1472. hal_rx_msdu_start_nss_get_6490,
  1473. hal_rx_mon_hw_desc_get_mpdu_status_6490,
  1474. hal_rx_get_tlv_6490,
  1475. hal_rx_proc_phyrx_other_receive_info_tlv_6490,
  1476. hal_rx_dump_msdu_start_tlv_6490,
  1477. hal_rx_dump_msdu_end_tlv_6490,
  1478. hal_get_link_desc_size_6490,
  1479. hal_rx_mpdu_start_tid_get_6490,
  1480. hal_rx_msdu_start_reception_type_get_6490,
  1481. hal_rx_msdu_end_da_idx_get_6490,
  1482. hal_rx_msdu_desc_info_get_ptr_6490,
  1483. hal_rx_link_desc_msdu0_ptr_6490,
  1484. hal_reo_status_get_header_6490,
  1485. hal_rx_status_get_tlv_info_generic,
  1486. hal_rx_wbm_err_info_get_generic,
  1487. hal_rx_dump_mpdu_start_tlv_generic,
  1488. hal_tx_set_pcp_tid_map_generic,
  1489. hal_tx_update_pcp_tid_generic,
  1490. hal_tx_update_tidmap_prty_generic,
  1491. hal_rx_get_rx_fragment_number_6490,
  1492. hal_rx_msdu_end_da_is_mcbc_get_6490,
  1493. hal_rx_msdu_end_sa_is_valid_get_6490,
  1494. hal_rx_msdu_end_sa_idx_get_6490,
  1495. hal_rx_desc_is_first_msdu_6490,
  1496. hal_rx_msdu_end_l3_hdr_padding_get_6490,
  1497. hal_rx_encryption_info_valid_6490,
  1498. hal_rx_print_pn_6490,
  1499. hal_rx_msdu_end_first_msdu_get_6490,
  1500. hal_rx_msdu_end_da_is_valid_get_6490,
  1501. hal_rx_msdu_end_last_msdu_get_6490,
  1502. hal_rx_get_mpdu_mac_ad4_valid_6490,
  1503. hal_rx_mpdu_start_sw_peer_id_get_6490,
  1504. hal_rx_mpdu_get_to_ds_6490,
  1505. hal_rx_mpdu_get_fr_ds_6490,
  1506. hal_rx_get_mpdu_frame_control_valid_6490,
  1507. hal_rx_mpdu_get_addr1_6490,
  1508. hal_rx_mpdu_get_addr2_6490,
  1509. hal_rx_mpdu_get_addr3_6490,
  1510. hal_rx_mpdu_get_addr4_6490,
  1511. hal_rx_get_mpdu_sequence_control_valid_6490,
  1512. hal_rx_is_unicast_6490,
  1513. hal_rx_tid_get_6490,
  1514. hal_rx_hw_desc_get_ppduid_get_6490,
  1515. NULL,
  1516. NULL,
  1517. hal_rx_msdu0_buffer_addr_lsb_6490,
  1518. hal_rx_msdu_desc_info_ptr_get_6490,
  1519. hal_ent_mpdu_desc_info_6490,
  1520. hal_dst_mpdu_desc_info_6490,
  1521. hal_rx_get_fc_valid_6490,
  1522. hal_rx_get_to_ds_flag_6490,
  1523. hal_rx_get_mac_addr2_valid_6490,
  1524. hal_rx_get_filter_category_6490,
  1525. hal_rx_get_ppdu_id_6490,
  1526. hal_reo_config_6490,
  1527. hal_rx_msdu_flow_idx_get_6490,
  1528. hal_rx_msdu_flow_idx_invalid_6490,
  1529. hal_rx_msdu_flow_idx_timeout_6490,
  1530. hal_rx_msdu_fse_metadata_get_6490,
  1531. hal_rx_msdu_cce_metadata_get_6490,
  1532. hal_rx_msdu_get_flow_params_6490,
  1533. hal_rx_tlv_get_tcp_chksum_6490,
  1534. hal_rx_get_rx_sequence_6490,
  1535. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1536. defined(WLAN_ENH_CFR_ENABLE)
  1537. hal_rx_get_bb_info_6490,
  1538. hal_rx_get_rtt_info_6490,
  1539. #else
  1540. NULL,
  1541. NULL,
  1542. #endif
  1543. /* rx - msdu end fast path info fields */
  1544. hal_rx_msdu_packet_metadata_get_generic,
  1545. hal_rx_get_fisa_cumulative_l4_checksum_6490,
  1546. hal_rx_get_fisa_cumulative_ip_length_6490,
  1547. hal_rx_get_udp_proto_6490,
  1548. hal_rx_get_flow_agg_continuation_6490,
  1549. hal_rx_get_flow_agg_count_6490,
  1550. hal_rx_get_fisa_timeout_6490,
  1551. hal_rx_mpdu_start_tlv_tag_valid_6490,
  1552. NULL,
  1553. NULL,
  1554. /* rx - TLV struct offsets */
  1555. hal_rx_msdu_end_offset_get_generic,
  1556. hal_rx_attn_offset_get_generic,
  1557. hal_rx_msdu_start_offset_get_generic,
  1558. hal_rx_mpdu_start_offset_get_generic,
  1559. hal_rx_mpdu_end_offset_get_generic,
  1560. hal_rx_flow_setup_fse_6490,
  1561. hal_compute_reo_remap_ix2_ix3_6490
  1562. };
  1563. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1564. /* TODO: max_rings can populated by querying HW capabilities */
  1565. { /* REO_DST */
  1566. .start_ring_id = HAL_SRNG_REO2SW1,
  1567. .max_rings = 4,
  1568. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1569. .lmac_ring = FALSE,
  1570. .ring_dir = HAL_SRNG_DST_RING,
  1571. .reg_start = {
  1572. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1573. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1574. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1575. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1576. },
  1577. .reg_size = {
  1578. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1579. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1580. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1581. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1582. },
  1583. .max_size =
  1584. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1585. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1586. },
  1587. { /* REO_EXCEPTION */
  1588. /* Designating REO2TCL ring as exception ring. This ring is
  1589. * similar to other REO2SW rings though it is named as REO2TCL.
  1590. * Any of theREO2SW rings can be used as exception ring.
  1591. */
  1592. .start_ring_id = HAL_SRNG_REO2TCL,
  1593. .max_rings = 1,
  1594. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1595. .lmac_ring = FALSE,
  1596. .ring_dir = HAL_SRNG_DST_RING,
  1597. .reg_start = {
  1598. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1599. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1600. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1601. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1602. },
  1603. /* Single ring - provide ring size if multiple rings of this
  1604. * type are supported
  1605. */
  1606. .reg_size = {},
  1607. .max_size =
  1608. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1609. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1610. },
  1611. { /* REO_REINJECT */
  1612. .start_ring_id = HAL_SRNG_SW2REO,
  1613. .max_rings = 1,
  1614. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1615. .lmac_ring = FALSE,
  1616. .ring_dir = HAL_SRNG_SRC_RING,
  1617. .reg_start = {
  1618. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1619. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1620. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1621. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1622. },
  1623. /* Single ring - provide ring size if multiple rings of this
  1624. * type are supported
  1625. */
  1626. .reg_size = {},
  1627. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1628. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1629. },
  1630. { /* REO_CMD */
  1631. .start_ring_id = HAL_SRNG_REO_CMD,
  1632. .max_rings = 1,
  1633. .entry_size = (sizeof(struct tlv_32_hdr) +
  1634. sizeof(struct reo_get_queue_stats)) >> 2,
  1635. .lmac_ring = FALSE,
  1636. .ring_dir = HAL_SRNG_SRC_RING,
  1637. .reg_start = {
  1638. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1639. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1640. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1641. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1642. },
  1643. /* Single ring - provide ring size if multiple rings of this
  1644. * type are supported
  1645. */
  1646. .reg_size = {},
  1647. .max_size =
  1648. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1649. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1650. },
  1651. { /* REO_STATUS */
  1652. .start_ring_id = HAL_SRNG_REO_STATUS,
  1653. .max_rings = 1,
  1654. .entry_size = (sizeof(struct tlv_32_hdr) +
  1655. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1656. .lmac_ring = FALSE,
  1657. .ring_dir = HAL_SRNG_DST_RING,
  1658. .reg_start = {
  1659. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1660. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1661. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1662. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1663. },
  1664. /* Single ring - provide ring size if multiple rings of this
  1665. * type are supported
  1666. */
  1667. .reg_size = {},
  1668. .max_size =
  1669. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1670. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1671. },
  1672. { /* TCL_DATA */
  1673. .start_ring_id = HAL_SRNG_SW2TCL1,
  1674. .max_rings = 3,
  1675. .entry_size = (sizeof(struct tlv_32_hdr) +
  1676. sizeof(struct tcl_data_cmd)) >> 2,
  1677. .lmac_ring = FALSE,
  1678. .ring_dir = HAL_SRNG_SRC_RING,
  1679. .reg_start = {
  1680. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1681. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1682. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1683. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1684. },
  1685. .reg_size = {
  1686. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1687. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1688. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1689. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1690. },
  1691. .max_size =
  1692. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1693. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1694. },
  1695. { /* TCL_CMD */
  1696. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1697. .max_rings = 1,
  1698. .entry_size = (sizeof(struct tlv_32_hdr) +
  1699. sizeof(struct tcl_gse_cmd)) >> 2,
  1700. .lmac_ring = FALSE,
  1701. .ring_dir = HAL_SRNG_SRC_RING,
  1702. .reg_start = {
  1703. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1704. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1705. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1706. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1707. },
  1708. /* Single ring - provide ring size if multiple rings of this
  1709. * type are supported
  1710. */
  1711. .reg_size = {},
  1712. .max_size =
  1713. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1714. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1715. },
  1716. { /* TCL_STATUS */
  1717. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1718. .max_rings = 1,
  1719. .entry_size = (sizeof(struct tlv_32_hdr) +
  1720. sizeof(struct tcl_status_ring)) >> 2,
  1721. .lmac_ring = FALSE,
  1722. .ring_dir = HAL_SRNG_DST_RING,
  1723. .reg_start = {
  1724. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1725. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1726. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1727. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1728. },
  1729. /* Single ring - provide ring size if multiple rings of this
  1730. * type are supported
  1731. */
  1732. .reg_size = {},
  1733. .max_size =
  1734. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1735. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1736. },
  1737. { /* CE_SRC */
  1738. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1739. .max_rings = 12,
  1740. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1741. .lmac_ring = FALSE,
  1742. .ring_dir = HAL_SRNG_SRC_RING,
  1743. .reg_start = {
  1744. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1745. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1746. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1747. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1748. },
  1749. .reg_size = {
  1750. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1751. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1752. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1753. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1754. },
  1755. .max_size =
  1756. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1757. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1758. },
  1759. { /* CE_DST */
  1760. .start_ring_id = HAL_SRNG_CE_0_DST,
  1761. .max_rings = 12,
  1762. .entry_size = 8 >> 2,
  1763. /*TODO: entry_size above should actually be
  1764. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1765. * of struct ce_dst_desc in HW header files
  1766. */
  1767. .lmac_ring = FALSE,
  1768. .ring_dir = HAL_SRNG_SRC_RING,
  1769. .reg_start = {
  1770. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1771. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1772. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1773. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1774. },
  1775. .reg_size = {
  1776. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1777. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1778. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1779. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1780. },
  1781. .max_size =
  1782. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1783. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1784. },
  1785. { /* CE_DST_STATUS */
  1786. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1787. .max_rings = 12,
  1788. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1789. .lmac_ring = FALSE,
  1790. .ring_dir = HAL_SRNG_DST_RING,
  1791. .reg_start = {
  1792. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1793. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1794. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1795. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1796. },
  1797. /* TODO: check destination status ring registers */
  1798. .reg_size = {
  1799. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1800. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1801. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1802. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1803. },
  1804. .max_size =
  1805. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1806. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1807. },
  1808. { /* WBM_IDLE_LINK */
  1809. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1810. .max_rings = 1,
  1811. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1812. .lmac_ring = FALSE,
  1813. .ring_dir = HAL_SRNG_SRC_RING,
  1814. .reg_start = {
  1815. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1816. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1817. },
  1818. /* Single ring - provide ring size if multiple rings of this
  1819. * type are supported
  1820. */
  1821. .reg_size = {},
  1822. .max_size =
  1823. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1824. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1825. },
  1826. { /* SW2WBM_RELEASE */
  1827. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1828. .max_rings = 1,
  1829. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1830. .lmac_ring = FALSE,
  1831. .ring_dir = HAL_SRNG_SRC_RING,
  1832. .reg_start = {
  1833. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1834. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1835. },
  1836. /* Single ring - provide ring size if multiple rings of this
  1837. * type are supported
  1838. */
  1839. .reg_size = {},
  1840. .max_size =
  1841. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1842. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1843. },
  1844. { /* WBM2SW_RELEASE */
  1845. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1846. .max_rings = 4,
  1847. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1848. .lmac_ring = FALSE,
  1849. .ring_dir = HAL_SRNG_DST_RING,
  1850. .reg_start = {
  1851. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1852. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1853. },
  1854. .reg_size = {
  1855. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1856. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1857. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1858. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1859. },
  1860. .max_size =
  1861. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1862. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1863. },
  1864. { /* RXDMA_BUF */
  1865. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1866. #ifdef IPA_OFFLOAD
  1867. .max_rings = 3,
  1868. #else
  1869. .max_rings = 2,
  1870. #endif
  1871. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1872. .lmac_ring = TRUE,
  1873. .ring_dir = HAL_SRNG_SRC_RING,
  1874. /* reg_start is not set because LMAC rings are not accessed
  1875. * from host
  1876. */
  1877. .reg_start = {},
  1878. .reg_size = {},
  1879. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1880. },
  1881. { /* RXDMA_DST */
  1882. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1883. .max_rings = 1,
  1884. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1885. .lmac_ring = TRUE,
  1886. .ring_dir = HAL_SRNG_DST_RING,
  1887. /* reg_start is not set because LMAC rings are not accessed
  1888. * from host
  1889. */
  1890. .reg_start = {},
  1891. .reg_size = {},
  1892. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1893. },
  1894. { /* RXDMA_MONITOR_BUF */
  1895. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1896. .max_rings = 1,
  1897. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1898. .lmac_ring = TRUE,
  1899. .ring_dir = HAL_SRNG_SRC_RING,
  1900. /* reg_start is not set because LMAC rings are not accessed
  1901. * from host
  1902. */
  1903. .reg_start = {},
  1904. .reg_size = {},
  1905. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1906. },
  1907. { /* RXDMA_MONITOR_STATUS */
  1908. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1909. .max_rings = 1,
  1910. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1911. .lmac_ring = TRUE,
  1912. .ring_dir = HAL_SRNG_SRC_RING,
  1913. /* reg_start is not set because LMAC rings are not accessed
  1914. * from host
  1915. */
  1916. .reg_start = {},
  1917. .reg_size = {},
  1918. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1919. },
  1920. { /* RXDMA_MONITOR_DST */
  1921. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1922. .max_rings = 1,
  1923. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1924. .lmac_ring = TRUE,
  1925. .ring_dir = HAL_SRNG_DST_RING,
  1926. /* reg_start is not set because LMAC rings are not accessed
  1927. * from host
  1928. */
  1929. .reg_start = {},
  1930. .reg_size = {},
  1931. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1932. },
  1933. { /* RXDMA_MONITOR_DESC */
  1934. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1935. .max_rings = 1,
  1936. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1937. .lmac_ring = TRUE,
  1938. .ring_dir = HAL_SRNG_SRC_RING,
  1939. /* reg_start is not set because LMAC rings are not accessed
  1940. * from host
  1941. */
  1942. .reg_start = {},
  1943. .reg_size = {},
  1944. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1945. },
  1946. { /* DIR_BUF_RX_DMA_SRC */
  1947. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1948. /*
  1949. * one ring is for spectral scan
  1950. * the other is for cfr
  1951. */
  1952. .max_rings = 2,
  1953. .entry_size = 2,
  1954. .lmac_ring = TRUE,
  1955. .ring_dir = HAL_SRNG_SRC_RING,
  1956. /* reg_start is not set because LMAC rings are not accessed
  1957. * from host
  1958. */
  1959. .reg_start = {},
  1960. .reg_size = {},
  1961. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1962. },
  1963. #ifdef WLAN_FEATURE_CIF_CFR
  1964. { /* WIFI_POS_SRC */
  1965. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1966. .max_rings = 1,
  1967. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1968. .lmac_ring = TRUE,
  1969. .ring_dir = HAL_SRNG_SRC_RING,
  1970. /* reg_start is not set because LMAC rings are not accessed
  1971. * from host
  1972. */
  1973. .reg_start = {},
  1974. .reg_size = {},
  1975. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1976. },
  1977. #endif
  1978. };
  1979. int32_t hal_hw_reg_offset_qca6490[] = {
  1980. /* dst */
  1981. REG_OFFSET(DST, HP),
  1982. REG_OFFSET(DST, TP),
  1983. REG_OFFSET(DST, ID),
  1984. REG_OFFSET(DST, MISC),
  1985. REG_OFFSET(DST, HP_ADDR_LSB),
  1986. REG_OFFSET(DST, HP_ADDR_MSB),
  1987. REG_OFFSET(DST, MSI1_BASE_LSB),
  1988. REG_OFFSET(DST, MSI1_BASE_MSB),
  1989. REG_OFFSET(DST, MSI1_DATA),
  1990. REG_OFFSET(DST, BASE_LSB),
  1991. REG_OFFSET(DST, BASE_MSB),
  1992. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1993. /* src */
  1994. REG_OFFSET(SRC, HP),
  1995. REG_OFFSET(SRC, TP),
  1996. REG_OFFSET(SRC, ID),
  1997. REG_OFFSET(SRC, MISC),
  1998. REG_OFFSET(SRC, TP_ADDR_LSB),
  1999. REG_OFFSET(SRC, TP_ADDR_MSB),
  2000. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2001. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2002. REG_OFFSET(SRC, MSI1_DATA),
  2003. REG_OFFSET(SRC, BASE_LSB),
  2004. REG_OFFSET(SRC, BASE_MSB),
  2005. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2006. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2007. };
  2008. /**
  2009. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  2010. * offset and srng table
  2011. */
  2012. void hal_qca6490_attach(struct hal_soc *hal_soc)
  2013. {
  2014. hal_soc->hw_srng_table = hw_srng_table_6490;
  2015. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca6490;
  2016. hal_soc->ops = &qca6490_hal_hw_txrx_ops;
  2017. }