hal_5018.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_flow.h"
  25. #include "rx_flow_search_entry.h"
  26. #include "hal_rx_flow_info.h"
  27. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  28. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  29. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  30. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  32. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  33. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  34. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  35. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  36. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  37. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  38. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  39. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  40. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  41. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  42. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  43. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  44. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  51. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  52. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  53. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  54. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  55. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  56. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  57. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  58. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  59. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  60. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  61. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  63. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  64. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  65. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  66. STATUS_HEADER_REO_STATUS_NUMBER
  67. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  68. STATUS_HEADER_TIMESTAMP
  69. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  70. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  74. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  78. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  84. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  88. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  92. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  95. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  96. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  99. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  100. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  105. #define CE_WINDOW_ADDRESS_5018 \
  106. ((WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  107. #define UMAC_WINDOW_ADDRESS_5018 \
  108. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #define WINDOW_CONFIGURATION_VALUE_5018 \
  110. ((CE_WINDOW_ADDRESS_5018 << 6) |\
  111. (UMAC_WINDOW_ADDRESS_5018 << 12) | \
  112. WINDOW_ENABLE_BIT)
  113. #define HOST_CE_MASK_VALUE 0xFF000000
  114. #include <hal_5018_tx.h>
  115. #include <hal_5018_rx.h>
  116. #include <hal_generic_api.h>
  117. #include <hal_wbm.h>
  118. /**
  119. * hal_rx_msdu_start_nss_get_5018(): API to get the NSS
  120. * Interval from rx_msdu_start
  121. *
  122. * @buf: pointer to the start of RX PKT TLV header
  123. * Return: uint32_t(nss)
  124. */
  125. static uint32_t hal_rx_msdu_start_nss_get_5018(uint8_t *buf)
  126. {
  127. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  128. struct rx_msdu_start *msdu_start =
  129. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  130. uint8_t mimo_ss_bitmap;
  131. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  132. return qdf_get_hweight8(mimo_ss_bitmap);
  133. }
  134. /**
  135. * hal_rx_mon_hw_desc_get_mpdu_status_5018(): Retrieve MPDU status
  136. *
  137. * @ hw_desc_addr: Start address of Rx HW TLVs
  138. * @ rs: Status for monitor mode
  139. *
  140. * Return: void
  141. */
  142. static void hal_rx_mon_hw_desc_get_mpdu_status_5018(void *hw_desc_addr,
  143. struct mon_rx_status *rs)
  144. {
  145. struct rx_msdu_start *rx_msdu_start;
  146. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  147. uint32_t reg_value;
  148. const uint32_t sgi_hw_to_cdp[] = {
  149. CDP_SGI_0_8_US,
  150. CDP_SGI_0_4_US,
  151. CDP_SGI_1_6_US,
  152. CDP_SGI_3_2_US,
  153. };
  154. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  155. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  156. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  157. RX_MSDU_START_5, USER_RSSI);
  158. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  159. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  160. rs->sgi = sgi_hw_to_cdp[reg_value];
  161. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  162. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  163. /* TODO: rs->beamformed should be set for SU beamforming also */
  164. }
  165. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  166. /**
  167. * hal_get_link_desc_size_5018(): API to get the link desc size
  168. *
  169. * Return: uint32_t
  170. */
  171. static uint32_t hal_get_link_desc_size_5018(void)
  172. {
  173. return LINK_DESC_SIZE;
  174. }
  175. /**
  176. * hal_rx_get_tlv_5018(): API to get the tlv
  177. *
  178. * @rx_tlv: TLV data extracted from the rx packet
  179. * Return: uint8_t
  180. */
  181. static uint8_t hal_rx_get_tlv_5018(void *rx_tlv)
  182. {
  183. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  184. }
  185. /**
  186. * hal_rx_mpdu_start_tlv_tag_valid_5018 () - API to check if RX_MPDU_START
  187. * tlv tag is valid
  188. *
  189. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  190. *
  191. * Return: true if RX_MPDU_START is valied, else false.
  192. */
  193. uint8_t hal_rx_mpdu_start_tlv_tag_valid_5018(void *rx_tlv_hdr)
  194. {
  195. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  196. uint32_t tlv_tag;
  197. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  198. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  199. }
  200. /**
  201. * hal_rx_wbm_err_msdu_continuation_get_5018 () - API to check if WBM
  202. * msdu continuation bit is set
  203. *
  204. *@wbm_desc: wbm release ring descriptor
  205. *
  206. * Return: true if msdu continuation bit is set.
  207. */
  208. uint8_t hal_rx_wbm_err_msdu_continuation_get_5018(void *wbm_desc)
  209. {
  210. uint32_t comp_desc =
  211. *(uint32_t *)(((uint8_t *)wbm_desc) +
  212. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  213. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  214. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  215. }
  216. static
  217. void hal_compute_reo_remap_ix2_ix3_5018(uint32_t *ring, uint32_t num_rings,
  218. uint32_t *remap1, uint32_t *remap2)
  219. {
  220. switch (num_rings) {
  221. case 1:
  222. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  223. HAL_REO_REMAP_IX2(ring[0], 17) |
  224. HAL_REO_REMAP_IX2(ring[0], 18) |
  225. HAL_REO_REMAP_IX2(ring[0], 19) |
  226. HAL_REO_REMAP_IX2(ring[0], 20) |
  227. HAL_REO_REMAP_IX2(ring[0], 21) |
  228. HAL_REO_REMAP_IX2(ring[0], 22) |
  229. HAL_REO_REMAP_IX2(ring[0], 23);
  230. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  231. HAL_REO_REMAP_IX3(ring[0], 25) |
  232. HAL_REO_REMAP_IX3(ring[0], 26) |
  233. HAL_REO_REMAP_IX3(ring[0], 27) |
  234. HAL_REO_REMAP_IX3(ring[0], 28) |
  235. HAL_REO_REMAP_IX3(ring[0], 29) |
  236. HAL_REO_REMAP_IX3(ring[0], 30) |
  237. HAL_REO_REMAP_IX3(ring[0], 31);
  238. break;
  239. case 2:
  240. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  241. HAL_REO_REMAP_IX2(ring[0], 17) |
  242. HAL_REO_REMAP_IX2(ring[1], 18) |
  243. HAL_REO_REMAP_IX2(ring[1], 19) |
  244. HAL_REO_REMAP_IX2(ring[0], 20) |
  245. HAL_REO_REMAP_IX2(ring[0], 21) |
  246. HAL_REO_REMAP_IX2(ring[1], 22) |
  247. HAL_REO_REMAP_IX2(ring[1], 23);
  248. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  249. HAL_REO_REMAP_IX3(ring[0], 25) |
  250. HAL_REO_REMAP_IX3(ring[1], 26) |
  251. HAL_REO_REMAP_IX3(ring[1], 27) |
  252. HAL_REO_REMAP_IX3(ring[0], 28) |
  253. HAL_REO_REMAP_IX3(ring[0], 29) |
  254. HAL_REO_REMAP_IX3(ring[1], 30) |
  255. HAL_REO_REMAP_IX3(ring[1], 31);
  256. break;
  257. case 3:
  258. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  259. HAL_REO_REMAP_IX2(ring[1], 17) |
  260. HAL_REO_REMAP_IX2(ring[2], 18) |
  261. HAL_REO_REMAP_IX2(ring[0], 19) |
  262. HAL_REO_REMAP_IX2(ring[1], 20) |
  263. HAL_REO_REMAP_IX2(ring[2], 21) |
  264. HAL_REO_REMAP_IX2(ring[0], 22) |
  265. HAL_REO_REMAP_IX2(ring[1], 23);
  266. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  267. HAL_REO_REMAP_IX3(ring[0], 25) |
  268. HAL_REO_REMAP_IX3(ring[1], 26) |
  269. HAL_REO_REMAP_IX3(ring[2], 27) |
  270. HAL_REO_REMAP_IX3(ring[0], 28) |
  271. HAL_REO_REMAP_IX3(ring[1], 29) |
  272. HAL_REO_REMAP_IX3(ring[2], 30) |
  273. HAL_REO_REMAP_IX3(ring[0], 31);
  274. break;
  275. case 4:
  276. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  277. HAL_REO_REMAP_IX2(ring[1], 17) |
  278. HAL_REO_REMAP_IX2(ring[2], 18) |
  279. HAL_REO_REMAP_IX2(ring[3], 19) |
  280. HAL_REO_REMAP_IX2(ring[0], 20) |
  281. HAL_REO_REMAP_IX2(ring[1], 21) |
  282. HAL_REO_REMAP_IX2(ring[2], 22) |
  283. HAL_REO_REMAP_IX2(ring[3], 23);
  284. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  285. HAL_REO_REMAP_IX3(ring[1], 25) |
  286. HAL_REO_REMAP_IX3(ring[2], 26) |
  287. HAL_REO_REMAP_IX3(ring[3], 27) |
  288. HAL_REO_REMAP_IX3(ring[0], 28) |
  289. HAL_REO_REMAP_IX3(ring[1], 29) |
  290. HAL_REO_REMAP_IX3(ring[2], 30) |
  291. HAL_REO_REMAP_IX3(ring[3], 31);
  292. break;
  293. }
  294. }
  295. /**
  296. * hal_rx_proc_phyrx_other_receive_info_tlv_5018(): API to get tlv info
  297. *
  298. * Return: uint32_t
  299. */
  300. static inline
  301. void hal_rx_proc_phyrx_other_receive_info_tlv_5018(void *rx_tlv_hdr,
  302. void *ppdu_info_hdl)
  303. {
  304. }
  305. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  306. static inline
  307. void hal_rx_get_bb_info_5018(void *rx_tlv,
  308. void *ppdu_info_hdl)
  309. {
  310. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  311. ppdu_info->cfr_info.bb_captured_channel =
  312. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  313. ppdu_info->cfr_info.bb_captured_timeout =
  314. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  315. ppdu_info->cfr_info.bb_captured_reason =
  316. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  317. }
  318. static inline
  319. void hal_rx_get_rtt_info_5018(void *rx_tlv,
  320. void *ppdu_info_hdl)
  321. {
  322. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  323. ppdu_info->cfr_info.rx_location_info_valid =
  324. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  325. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  326. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  327. HAL_RX_GET(rx_tlv,
  328. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  329. RTT_CHE_BUFFER_POINTER_LOW32);
  330. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  331. HAL_RX_GET(rx_tlv,
  332. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  333. RTT_CHE_BUFFER_POINTER_HIGH8);
  334. ppdu_info->cfr_info.chan_capture_status =
  335. HAL_RX_GET(rx_tlv,
  336. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  337. RESERVED_8);
  338. }
  339. #endif
  340. /**
  341. * hal_rx_dump_msdu_start_tlv_5018() : dump RX msdu_start TLV in structured
  342. * human readable format.
  343. * @ msdu_start: pointer the msdu_start TLV in pkt.
  344. * @ dbg_level: log level.
  345. *
  346. * Return: void
  347. */
  348. static void hal_rx_dump_msdu_start_tlv_5018(void *msdustart,
  349. uint8_t dbg_level)
  350. {
  351. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  352. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  353. "rx_msdu_start tlv - "
  354. "rxpcu_mpdu_filter_in_category: %d "
  355. "sw_frame_group_id: %d "
  356. "phy_ppdu_id: %d "
  357. "msdu_length: %d "
  358. "ipsec_esp: %d "
  359. "l3_offset: %d "
  360. "ipsec_ah: %d "
  361. "l4_offset: %d "
  362. "msdu_number: %d "
  363. "decap_format: %d "
  364. "ipv4_proto: %d "
  365. "ipv6_proto: %d "
  366. "tcp_proto: %d "
  367. "udp_proto: %d "
  368. "ip_frag: %d "
  369. "tcp_only_ack: %d "
  370. "da_is_bcast_mcast: %d "
  371. "ip4_protocol_ip6_next_header: %d "
  372. "toeplitz_hash_2_or_4: %d "
  373. "flow_id_toeplitz: %d "
  374. "user_rssi: %d "
  375. "pkt_type: %d "
  376. "stbc: %d "
  377. "sgi: %d "
  378. "rate_mcs: %d "
  379. "receive_bandwidth: %d "
  380. "reception_type: %d "
  381. "ppdu_start_timestamp: %d "
  382. "sw_phy_meta_data: %d ",
  383. msdu_start->rxpcu_mpdu_filter_in_category,
  384. msdu_start->sw_frame_group_id,
  385. msdu_start->phy_ppdu_id,
  386. msdu_start->msdu_length,
  387. msdu_start->ipsec_esp,
  388. msdu_start->l3_offset,
  389. msdu_start->ipsec_ah,
  390. msdu_start->l4_offset,
  391. msdu_start->msdu_number,
  392. msdu_start->decap_format,
  393. msdu_start->ipv4_proto,
  394. msdu_start->ipv6_proto,
  395. msdu_start->tcp_proto,
  396. msdu_start->udp_proto,
  397. msdu_start->ip_frag,
  398. msdu_start->tcp_only_ack,
  399. msdu_start->da_is_bcast_mcast,
  400. msdu_start->ip4_protocol_ip6_next_header,
  401. msdu_start->toeplitz_hash_2_or_4,
  402. msdu_start->flow_id_toeplitz,
  403. msdu_start->user_rssi,
  404. msdu_start->pkt_type,
  405. msdu_start->stbc,
  406. msdu_start->sgi,
  407. msdu_start->rate_mcs,
  408. msdu_start->receive_bandwidth,
  409. msdu_start->reception_type,
  410. msdu_start->ppdu_start_timestamp,
  411. msdu_start->sw_phy_meta_data);
  412. }
  413. /**
  414. * hal_rx_dump_msdu_end_tlv_5018: dump RX msdu_end TLV in structured
  415. * human readable format.
  416. * @ msdu_end: pointer the msdu_end TLV in pkt.
  417. * @ dbg_level: log level.
  418. *
  419. * Return: void
  420. */
  421. static void hal_rx_dump_msdu_end_tlv_5018(void *msduend,
  422. uint8_t dbg_level)
  423. {
  424. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  425. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  426. "rx_msdu_end tlv - "
  427. "rxpcu_mpdu_filter_in_category: %d "
  428. "sw_frame_group_id: %d "
  429. "phy_ppdu_id: %d "
  430. "ip_hdr_chksum: %d "
  431. "reported_mpdu_length: %d "
  432. "key_id_octet: %d "
  433. "cce_super_rule: %d "
  434. "cce_classify_not_done_truncat: %d "
  435. "cce_classify_not_done_cce_dis: %d "
  436. "rule_indication_31_0: %d "
  437. "rule_indication_63_32: %d "
  438. "da_offset: %d "
  439. "sa_offset: %d "
  440. "da_offset_valid: %d "
  441. "sa_offset_valid: %d "
  442. "ipv6_options_crc: %d "
  443. "tcp_seq_number: %d "
  444. "tcp_ack_number: %d "
  445. "tcp_flag: %d "
  446. "lro_eligible: %d "
  447. "window_size: %d "
  448. "tcp_udp_chksum: %d "
  449. "sa_idx_timeout: %d "
  450. "da_idx_timeout: %d "
  451. "msdu_limit_error: %d "
  452. "flow_idx_timeout: %d "
  453. "flow_idx_invalid: %d "
  454. "wifi_parser_error: %d "
  455. "amsdu_parser_error: %d "
  456. "sa_is_valid: %d "
  457. "da_is_valid: %d "
  458. "da_is_mcbc: %d "
  459. "l3_header_padding: %d "
  460. "first_msdu: %d "
  461. "last_msdu: %d "
  462. "sa_idx: %d "
  463. "msdu_drop: %d "
  464. "reo_destination_indication: %d "
  465. "flow_idx: %d "
  466. "fse_metadata: %d "
  467. "cce_metadata: %d "
  468. "sa_sw_peer_id: %d ",
  469. msdu_end->rxpcu_mpdu_filter_in_category,
  470. msdu_end->sw_frame_group_id,
  471. msdu_end->phy_ppdu_id,
  472. msdu_end->ip_hdr_chksum,
  473. msdu_end->reported_mpdu_length,
  474. msdu_end->key_id_octet,
  475. msdu_end->cce_super_rule,
  476. msdu_end->cce_classify_not_done_truncate,
  477. msdu_end->cce_classify_not_done_cce_dis,
  478. msdu_end->rule_indication_31_0,
  479. msdu_end->rule_indication_63_32,
  480. msdu_end->da_offset,
  481. msdu_end->sa_offset,
  482. msdu_end->da_offset_valid,
  483. msdu_end->sa_offset_valid,
  484. msdu_end->ipv6_options_crc,
  485. msdu_end->tcp_seq_number,
  486. msdu_end->tcp_ack_number,
  487. msdu_end->tcp_flag,
  488. msdu_end->lro_eligible,
  489. msdu_end->window_size,
  490. msdu_end->tcp_udp_chksum,
  491. msdu_end->sa_idx_timeout,
  492. msdu_end->da_idx_timeout,
  493. msdu_end->msdu_limit_error,
  494. msdu_end->flow_idx_timeout,
  495. msdu_end->flow_idx_invalid,
  496. msdu_end->wifi_parser_error,
  497. msdu_end->amsdu_parser_error,
  498. msdu_end->sa_is_valid,
  499. msdu_end->da_is_valid,
  500. msdu_end->da_is_mcbc,
  501. msdu_end->l3_header_padding,
  502. msdu_end->first_msdu,
  503. msdu_end->last_msdu,
  504. msdu_end->sa_idx,
  505. msdu_end->msdu_drop,
  506. msdu_end->reo_destination_indication,
  507. msdu_end->flow_idx,
  508. msdu_end->fse_metadata,
  509. msdu_end->cce_metadata,
  510. msdu_end->sa_sw_peer_id);
  511. }
  512. /**
  513. * hal_rx_mpdu_start_tid_get_5018(): API to get tid
  514. * from rx_msdu_start
  515. *
  516. * @buf: pointer to the start of RX PKT TLV header
  517. * Return: uint32_t(tid value)
  518. */
  519. static uint32_t hal_rx_mpdu_start_tid_get_5018(uint8_t *buf)
  520. {
  521. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  522. struct rx_mpdu_start *mpdu_start =
  523. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  524. uint32_t tid;
  525. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  526. return tid;
  527. }
  528. /**
  529. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  530. * Interval from rx_msdu_start
  531. *
  532. * @buf: pointer to the start of RX PKT TLV header
  533. * Return: uint32_t(reception_type)
  534. */
  535. static uint32_t hal_rx_msdu_start_reception_type_get_5018(uint8_t *buf)
  536. {
  537. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  538. struct rx_msdu_start *msdu_start =
  539. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  540. uint32_t reception_type;
  541. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  542. return reception_type;
  543. }
  544. /**
  545. * hal_rx_msdu_end_da_idx_get_5018: API to get da_idx
  546. * from rx_msdu_end TLV
  547. *
  548. * @ buf: pointer to the start of RX PKT TLV headers
  549. * Return: da index
  550. */
  551. static uint16_t hal_rx_msdu_end_da_idx_get_5018(uint8_t *buf)
  552. {
  553. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  554. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  555. uint16_t da_idx;
  556. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  557. return da_idx;
  558. }
  559. /**
  560. * hal_rx_get_rx_fragment_number_5018(): Function to retrieve rx fragment number
  561. *
  562. * @nbuf: Network buffer
  563. * Returns: rx fragment number
  564. */
  565. static
  566. uint8_t hal_rx_get_rx_fragment_number_5018(uint8_t *buf)
  567. {
  568. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  569. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  570. /* Return first 4 bits as fragment number */
  571. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  572. DOT11_SEQ_FRAG_MASK);
  573. }
  574. /**
  575. * hal_rx_msdu_end_da_is_mcbc_get_5018(): API to check if pkt is MCBC
  576. * from rx_msdu_end TLV
  577. *
  578. * @ buf: pointer to the start of RX PKT TLV headers
  579. * Return: da_is_mcbc
  580. */
  581. static uint8_t
  582. hal_rx_msdu_end_da_is_mcbc_get_5018(uint8_t *buf)
  583. {
  584. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  585. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  586. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  587. }
  588. /**
  589. * hal_rx_msdu_end_sa_is_valid_get_5018(): API to get_5018 the
  590. * sa_is_valid bit from rx_msdu_end TLV
  591. *
  592. * @ buf: pointer to the start of RX PKT TLV headers
  593. * Return: sa_is_valid bit
  594. */
  595. static uint8_t
  596. hal_rx_msdu_end_sa_is_valid_get_5018(uint8_t *buf)
  597. {
  598. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  599. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  600. uint8_t sa_is_valid;
  601. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  602. return sa_is_valid;
  603. }
  604. /**
  605. * hal_rx_msdu_end_sa_idx_get_5018(): API to get_5018 the
  606. * sa_idx from rx_msdu_end TLV
  607. *
  608. * @ buf: pointer to the start of RX PKT TLV headers
  609. * Return: sa_idx (SA AST index)
  610. */
  611. static uint16_t hal_rx_msdu_end_sa_idx_get_5018(uint8_t *buf)
  612. {
  613. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  614. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  615. uint16_t sa_idx;
  616. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  617. return sa_idx;
  618. }
  619. /**
  620. * hal_rx_desc_is_first_msdu_5018() - Check if first msdu
  621. *
  622. * @hal_soc_hdl: hal_soc handle
  623. * @hw_desc_addr: hardware descriptor address
  624. *
  625. * Return: 0 - success/ non-zero failure
  626. */
  627. static uint32_t hal_rx_desc_is_first_msdu_5018(void *hw_desc_addr)
  628. {
  629. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  630. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  631. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  632. }
  633. /**
  634. * hal_rx_msdu_end_l3_hdr_padding_get_5018(): API to get_5018 the
  635. * l3_header padding from rx_msdu_end TLV
  636. *
  637. * @ buf: pointer to the start of RX PKT TLV headers
  638. * Return: number of l3 header padding bytes
  639. */
  640. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_5018(uint8_t *buf)
  641. {
  642. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  643. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  644. uint32_t l3_header_padding;
  645. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  646. return l3_header_padding;
  647. }
  648. /**
  649. * @ hal_rx_encryption_info_valid_5018: Returns encryption type.
  650. *
  651. * @ buf: rx_tlv_hdr of the received packet
  652. * @ Return: encryption type
  653. */
  654. inline uint32_t hal_rx_encryption_info_valid_5018(uint8_t *buf)
  655. {
  656. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  657. struct rx_mpdu_start *mpdu_start =
  658. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  659. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  660. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  661. return encryption_info;
  662. }
  663. /*
  664. * @ hal_rx_print_pn_5018: Prints the PN of rx packet.
  665. *
  666. * @ buf: rx_tlv_hdr of the received packet
  667. * @ Return: void
  668. */
  669. static void hal_rx_print_pn_5018(uint8_t *buf)
  670. {
  671. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  672. struct rx_mpdu_start *mpdu_start =
  673. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  674. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  675. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  676. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  677. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  678. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  679. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  680. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  681. }
  682. /**
  683. * hal_rx_msdu_end_first_msdu_get_5018: API to get first msdu status
  684. * from rx_msdu_end TLV
  685. *
  686. * @ buf: pointer to the start of RX PKT TLV headers
  687. * Return: first_msdu
  688. */
  689. static uint8_t hal_rx_msdu_end_first_msdu_get_5018(uint8_t *buf)
  690. {
  691. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  692. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  693. uint8_t first_msdu;
  694. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  695. return first_msdu;
  696. }
  697. /**
  698. * hal_rx_msdu_end_da_is_valid_get_5018: API to check if da is valid
  699. * from rx_msdu_end TLV
  700. *
  701. * @ buf: pointer to the start of RX PKT TLV headers
  702. * Return: da_is_valid
  703. */
  704. static uint8_t hal_rx_msdu_end_da_is_valid_get_5018(uint8_t *buf)
  705. {
  706. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  707. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  708. uint8_t da_is_valid;
  709. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  710. return da_is_valid;
  711. }
  712. /**
  713. * hal_rx_msdu_end_last_msdu_get_5018: API to get last msdu status
  714. * from rx_msdu_end TLV
  715. *
  716. * @ buf: pointer to the start of RX PKT TLV headers
  717. * Return: last_msdu
  718. */
  719. static uint8_t hal_rx_msdu_end_last_msdu_get_5018(uint8_t *buf)
  720. {
  721. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  722. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  723. uint8_t last_msdu;
  724. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  725. return last_msdu;
  726. }
  727. /*
  728. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  729. *
  730. * @nbuf: Network buffer
  731. * Returns: value of mpdu 4th address valid field
  732. */
  733. inline bool hal_rx_get_mpdu_mac_ad4_valid_5018(uint8_t *buf)
  734. {
  735. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  736. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  737. bool ad4_valid = 0;
  738. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  739. return ad4_valid;
  740. }
  741. /**
  742. * hal_rx_mpdu_start_sw_peer_id_get_5018: Retrieve sw peer_id
  743. * @buf: network buffer
  744. *
  745. * Return: sw peer_id
  746. */
  747. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_5018(uint8_t *buf)
  748. {
  749. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  750. struct rx_mpdu_start *mpdu_start =
  751. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  752. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  753. &mpdu_start->rx_mpdu_info_details);
  754. }
  755. /*
  756. * hal_rx_mpdu_get_to_ds_5018(): API to get the tods info
  757. * from rx_mpdu_start
  758. *
  759. * @buf: pointer to the start of RX PKT TLV header
  760. * Return: uint32_t(to_ds)
  761. */
  762. static uint32_t hal_rx_mpdu_get_to_ds_5018(uint8_t *buf)
  763. {
  764. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  765. struct rx_mpdu_start *mpdu_start =
  766. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  767. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  768. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  769. }
  770. /*
  771. * hal_rx_mpdu_get_fr_ds_5018(): API to get the from ds info
  772. * from rx_mpdu_start
  773. *
  774. * @buf: pointer to the start of RX PKT TLV header
  775. * Return: uint32_t(fr_ds)
  776. */
  777. static uint32_t hal_rx_mpdu_get_fr_ds_5018(uint8_t *buf)
  778. {
  779. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  780. struct rx_mpdu_start *mpdu_start =
  781. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  782. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  783. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  784. }
  785. /*
  786. * hal_rx_get_mpdu_frame_control_valid_5018(): Retrieves mpdu
  787. * frame control valid
  788. *
  789. * @nbuf: Network buffer
  790. * Returns: value of frame control valid field
  791. */
  792. static uint8_t hal_rx_get_mpdu_frame_control_valid_5018(uint8_t *buf)
  793. {
  794. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  795. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  796. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  797. }
  798. /*
  799. * hal_rx_mpdu_get_addr1_5018(): API to check get address1 of the mpdu
  800. *
  801. * @buf: pointer to the start of RX PKT TLV headera
  802. * @mac_addr: pointer to mac address
  803. * Return: success/failure
  804. */
  805. static QDF_STATUS hal_rx_mpdu_get_addr1_5018(uint8_t *buf,
  806. uint8_t *mac_addr)
  807. {
  808. struct __attribute__((__packed__)) hal_addr1 {
  809. uint32_t ad1_31_0;
  810. uint16_t ad1_47_32;
  811. };
  812. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  813. struct rx_mpdu_start *mpdu_start =
  814. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  815. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  816. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  817. uint32_t mac_addr_ad1_valid;
  818. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  819. if (mac_addr_ad1_valid) {
  820. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  821. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  822. return QDF_STATUS_SUCCESS;
  823. }
  824. return QDF_STATUS_E_FAILURE;
  825. }
  826. /*
  827. * hal_rx_mpdu_get_addr2_5018(): API to check get address2 of the mpdu
  828. * in the packet
  829. *
  830. * @buf: pointer to the start of RX PKT TLV header
  831. * @mac_addr: pointer to mac address
  832. * Return: success/failure
  833. */
  834. static QDF_STATUS hal_rx_mpdu_get_addr2_5018(uint8_t *buf, uint8_t *mac_addr)
  835. {
  836. struct __attribute__((__packed__)) hal_addr2 {
  837. uint16_t ad2_15_0;
  838. uint32_t ad2_47_16;
  839. };
  840. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  841. struct rx_mpdu_start *mpdu_start =
  842. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  843. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  844. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  845. uint32_t mac_addr_ad2_valid;
  846. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  847. if (mac_addr_ad2_valid) {
  848. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  849. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  850. return QDF_STATUS_SUCCESS;
  851. }
  852. return QDF_STATUS_E_FAILURE;
  853. }
  854. /*
  855. * hal_rx_mpdu_get_addr3_5018(): API to get address3 of the mpdu
  856. * in the packet
  857. *
  858. * @buf: pointer to the start of RX PKT TLV header
  859. * @mac_addr: pointer to mac address
  860. * Return: success/failure
  861. */
  862. static QDF_STATUS hal_rx_mpdu_get_addr3_5018(uint8_t *buf, uint8_t *mac_addr)
  863. {
  864. struct __attribute__((__packed__)) hal_addr3 {
  865. uint32_t ad3_31_0;
  866. uint16_t ad3_47_32;
  867. };
  868. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  869. struct rx_mpdu_start *mpdu_start =
  870. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  871. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  872. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  873. uint32_t mac_addr_ad3_valid;
  874. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  875. if (mac_addr_ad3_valid) {
  876. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  877. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  878. return QDF_STATUS_SUCCESS;
  879. }
  880. return QDF_STATUS_E_FAILURE;
  881. }
  882. /*
  883. * hal_rx_mpdu_get_addr4_5018(): API to get address4 of the mpdu
  884. * in the packet
  885. *
  886. * @buf: pointer to the start of RX PKT TLV header
  887. * @mac_addr: pointer to mac address
  888. * Return: success/failure
  889. */
  890. static QDF_STATUS hal_rx_mpdu_get_addr4_5018(uint8_t *buf, uint8_t *mac_addr)
  891. {
  892. struct __attribute__((__packed__)) hal_addr4 {
  893. uint32_t ad4_31_0;
  894. uint16_t ad4_47_32;
  895. };
  896. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  897. struct rx_mpdu_start *mpdu_start =
  898. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  899. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  900. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  901. uint32_t mac_addr_ad4_valid;
  902. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  903. if (mac_addr_ad4_valid) {
  904. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  905. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  906. return QDF_STATUS_SUCCESS;
  907. }
  908. return QDF_STATUS_E_FAILURE;
  909. }
  910. /*
  911. * hal_rx_get_mpdu_sequence_control_valid_5018(): Get mpdu
  912. * sequence control valid
  913. *
  914. * @nbuf: Network buffer
  915. * Returns: value of sequence control valid field
  916. */
  917. static uint8_t hal_rx_get_mpdu_sequence_control_valid_5018(uint8_t *buf)
  918. {
  919. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  920. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  921. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  922. }
  923. /**
  924. * hal_rx_is_unicast_5018: check packet is unicast frame or not.
  925. *
  926. * @ buf: pointer to rx pkt TLV.
  927. *
  928. * Return: true on unicast.
  929. */
  930. static bool hal_rx_is_unicast_5018(uint8_t *buf)
  931. {
  932. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  933. struct rx_mpdu_start *mpdu_start =
  934. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  935. uint32_t grp_id;
  936. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  937. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  938. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  939. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  940. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  941. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  942. }
  943. /**
  944. * hal_rx_tid_get_5018: get tid based on qos control valid.
  945. * @hal_soc_hdl: hal soc handle
  946. * @buf: pointer to rx pkt TLV.
  947. *
  948. * Return: tid
  949. */
  950. static uint32_t hal_rx_tid_get_5018(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  951. {
  952. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  953. struct rx_mpdu_start *mpdu_start =
  954. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  955. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  956. uint8_t qos_control_valid =
  957. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  958. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  959. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  960. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  961. if (qos_control_valid)
  962. return hal_rx_mpdu_start_tid_get_5018(buf);
  963. return HAL_RX_NON_QOS_TID;
  964. }
  965. /**
  966. * hal_rx_hw_desc_get_ppduid_get_5018(): retrieve ppdu id
  967. * @rx_tlv_hdr: rx tlv header
  968. * @rxdma_dst_ring_desc: rxdma HW descriptor
  969. *
  970. * Return: ppdu id
  971. */
  972. static uint32_t hal_rx_hw_desc_get_ppduid_get_5018(void *rx_tlv_hdr,
  973. void *rxdma_dst_ring_desc)
  974. {
  975. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  976. return HAL_RX_REO_ENT_PHY_PPDU_ID_GET(reo_ent);
  977. }
  978. /**
  979. * hal_reo_status_get_header_5018 - Process reo desc info
  980. * @d - Pointer to reo descriptior
  981. * @b - tlv type info
  982. * @h1 - Pointer to hal_reo_status_header where info to be stored
  983. *
  984. * Return - none.
  985. *
  986. */
  987. static void hal_reo_status_get_header_5018(uint32_t *d, int b, void *h1)
  988. {
  989. uint32_t val1 = 0;
  990. struct hal_reo_status_header *h =
  991. (struct hal_reo_status_header *)h1;
  992. switch (b) {
  993. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  994. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  995. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  996. break;
  997. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  998. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  999. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1000. break;
  1001. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1002. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1003. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1004. break;
  1005. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1006. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1007. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1008. break;
  1009. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1010. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1011. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1012. break;
  1013. case HAL_REO_DESC_THRES_STATUS_TLV:
  1014. val1 =
  1015. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1016. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1017. break;
  1018. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1019. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1020. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1021. break;
  1022. default:
  1023. qdf_nofl_err("ERROR: Unknown tlv\n");
  1024. break;
  1025. }
  1026. h->cmd_num =
  1027. HAL_GET_FIELD(
  1028. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1029. val1);
  1030. h->exec_time =
  1031. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1032. CMD_EXECUTION_TIME, val1);
  1033. h->status =
  1034. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1035. REO_CMD_EXECUTION_STATUS, val1);
  1036. switch (b) {
  1037. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1038. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1039. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1040. break;
  1041. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1042. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1043. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1044. break;
  1045. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1046. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1047. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1048. break;
  1049. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1050. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1051. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1052. break;
  1053. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1054. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1055. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1056. break;
  1057. case HAL_REO_DESC_THRES_STATUS_TLV:
  1058. val1 =
  1059. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1060. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1061. break;
  1062. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1063. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1064. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1065. break;
  1066. default:
  1067. qdf_nofl_err("ERROR: Unknown tlv\n");
  1068. break;
  1069. }
  1070. h->tstamp =
  1071. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1072. }
  1073. /**
  1074. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018():
  1075. * Retrieve qos control valid bit from the tlv.
  1076. * @buf: pointer to rx pkt TLV.
  1077. *
  1078. * Return: qos control value.
  1079. */
  1080. static inline uint32_t
  1081. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018(uint8_t *buf)
  1082. {
  1083. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1084. struct rx_mpdu_start *mpdu_start =
  1085. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1086. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1087. &mpdu_start->rx_mpdu_info_details);
  1088. }
  1089. /**
  1090. * hal_rx_msdu_end_sa_sw_peer_id_get_5018(): API to get the
  1091. * sa_sw_peer_id from rx_msdu_end TLV
  1092. * @buf: pointer to the start of RX PKT TLV headers
  1093. *
  1094. * Return: sa_sw_peer_id index
  1095. */
  1096. static inline uint32_t
  1097. hal_rx_msdu_end_sa_sw_peer_id_get_5018(uint8_t *buf)
  1098. {
  1099. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1100. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1101. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1102. }
  1103. /**
  1104. * hal_tx_desc_set_mesh_en_5018 - Set mesh_enable flag in Tx descriptor
  1105. * @desc: Handle to Tx Descriptor
  1106. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1107. * enabling the interpretation of the 'Mesh Control Present' bit
  1108. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1109. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1110. * is present between the header and the LLC.
  1111. *
  1112. * Return: void
  1113. */
  1114. static inline
  1115. void hal_tx_desc_set_mesh_en_5018(void *desc, uint8_t en)
  1116. {
  1117. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1118. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1119. }
  1120. static
  1121. void *hal_rx_msdu0_buffer_addr_lsb_5018(void *link_desc_va)
  1122. {
  1123. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1124. }
  1125. static
  1126. void *hal_rx_msdu_desc_info_ptr_get_5018(void *msdu0)
  1127. {
  1128. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1129. }
  1130. static
  1131. void *hal_ent_mpdu_desc_info_5018(void *ent_ring_desc)
  1132. {
  1133. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1134. }
  1135. static
  1136. void *hal_dst_mpdu_desc_info_5018(void *dst_ring_desc)
  1137. {
  1138. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1139. }
  1140. static
  1141. uint8_t hal_rx_get_fc_valid_5018(uint8_t *buf)
  1142. {
  1143. return HAL_RX_GET_FC_VALID(buf);
  1144. }
  1145. static uint8_t hal_rx_get_to_ds_flag_5018(uint8_t *buf)
  1146. {
  1147. return HAL_RX_GET_TO_DS_FLAG(buf);
  1148. }
  1149. static uint8_t hal_rx_get_mac_addr2_valid_5018(uint8_t *buf)
  1150. {
  1151. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1152. }
  1153. static uint8_t hal_rx_get_filter_category_5018(uint8_t *buf)
  1154. {
  1155. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1156. }
  1157. static uint32_t
  1158. hal_rx_get_ppdu_id_5018(uint8_t *buf)
  1159. {
  1160. struct rx_mpdu_info *rx_mpdu_info;
  1161. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1162. rx_mpdu_info =
  1163. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1164. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1165. }
  1166. /**
  1167. * hal_reo_config_5018(): Set reo config parameters
  1168. * @soc: hal soc handle
  1169. * @reg_val: value to be set
  1170. * @reo_params: reo parameters
  1171. *
  1172. * Return: void
  1173. */
  1174. static void
  1175. hal_reo_config_5018(struct hal_soc *soc,
  1176. uint32_t reg_val,
  1177. struct hal_reo_params *reo_params)
  1178. {
  1179. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1180. }
  1181. /**
  1182. * hal_rx_msdu_desc_info_get_ptr_5018() - Get msdu desc info ptr
  1183. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1184. *
  1185. * Return - Pointer to rx_msdu_desc_info structure.
  1186. *
  1187. */
  1188. static void *hal_rx_msdu_desc_info_get_ptr_5018(void *msdu_details_ptr)
  1189. {
  1190. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1191. }
  1192. /**
  1193. * hal_rx_link_desc_msdu0_ptr_5018 - Get pointer to rx_msdu details
  1194. * @link_desc - Pointer to link desc
  1195. *
  1196. * Return - Pointer to rx_msdu_details structure
  1197. *
  1198. */
  1199. static void *hal_rx_link_desc_msdu0_ptr_5018(void *link_desc)
  1200. {
  1201. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1202. }
  1203. /**
  1204. * hal_rx_msdu_flow_idx_get_5018: API to get flow index
  1205. * from rx_msdu_end TLV
  1206. * @buf: pointer to the start of RX PKT TLV headers
  1207. *
  1208. * Return: flow index value from MSDU END TLV
  1209. */
  1210. static inline uint32_t hal_rx_msdu_flow_idx_get_5018(uint8_t *buf)
  1211. {
  1212. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1213. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1214. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1215. }
  1216. /**
  1217. * hal_rx_msdu_flow_idx_invalid_5018: API to get flow index invalid
  1218. * from rx_msdu_end TLV
  1219. * @buf: pointer to the start of RX PKT TLV headers
  1220. *
  1221. * Return: flow index invalid value from MSDU END TLV
  1222. */
  1223. static bool hal_rx_msdu_flow_idx_invalid_5018(uint8_t *buf)
  1224. {
  1225. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1226. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1227. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1228. }
  1229. /**
  1230. * hal_rx_msdu_flow_idx_timeout_5018: API to get flow index timeout
  1231. * from rx_msdu_end TLV
  1232. * @buf: pointer to the start of RX PKT TLV headers
  1233. *
  1234. * Return: flow index timeout value from MSDU END TLV
  1235. */
  1236. static bool hal_rx_msdu_flow_idx_timeout_5018(uint8_t *buf)
  1237. {
  1238. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1239. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1240. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1241. }
  1242. /**
  1243. * hal_rx_msdu_fse_metadata_get_5018: API to get FSE metadata
  1244. * from rx_msdu_end TLV
  1245. * @buf: pointer to the start of RX PKT TLV headers
  1246. *
  1247. * Return: fse metadata value from MSDU END TLV
  1248. */
  1249. static uint32_t hal_rx_msdu_fse_metadata_get_5018(uint8_t *buf)
  1250. {
  1251. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1252. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1253. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1254. }
  1255. /**
  1256. * hal_rx_msdu_cce_metadata_get_5018: API to get CCE metadata
  1257. * from rx_msdu_end TLV
  1258. * @buf: pointer to the start of RX PKT TLV headers
  1259. *
  1260. * Return: cce_metadata
  1261. */
  1262. static uint16_t
  1263. hal_rx_msdu_cce_metadata_get_5018(uint8_t *buf)
  1264. {
  1265. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1266. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1267. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1268. }
  1269. /**
  1270. * hal_rx_msdu_get_flow_params_5018: API to get flow index, flow index invalid
  1271. * and flow index timeout from rx_msdu_end TLV
  1272. * @buf: pointer to the start of RX PKT TLV headers
  1273. * @flow_invalid: pointer to return value of flow_idx_valid
  1274. * @flow_timeout: pointer to return value of flow_idx_timeout
  1275. * @flow_index: pointer to return value of flow_idx
  1276. *
  1277. * Return: none
  1278. */
  1279. static inline void
  1280. hal_rx_msdu_get_flow_params_5018(uint8_t *buf,
  1281. bool *flow_invalid,
  1282. bool *flow_timeout,
  1283. uint32_t *flow_index)
  1284. {
  1285. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1286. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1287. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1288. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1289. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1290. }
  1291. /**
  1292. * hal_rx_tlv_get_tcp_chksum_5018() - API to get tcp checksum
  1293. * @buf: rx_tlv_hdr
  1294. *
  1295. * Return: tcp checksum
  1296. */
  1297. static uint16_t
  1298. hal_rx_tlv_get_tcp_chksum_5018(uint8_t *buf)
  1299. {
  1300. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1301. }
  1302. /**
  1303. * hal_rx_get_rx_sequence_5018(): Function to retrieve rx sequence number
  1304. *
  1305. * @nbuf: Network buffer
  1306. * Returns: rx sequence number
  1307. */
  1308. static
  1309. uint16_t hal_rx_get_rx_sequence_5018(uint8_t *buf)
  1310. {
  1311. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1312. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1313. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1314. }
  1315. /**
  1316. * hal_get_window_address_5018(): Function to get hp/tp address
  1317. * @hal_soc: Pointer to hal_soc
  1318. * @addr: address offset of register
  1319. *
  1320. * Return: modified address offset of register
  1321. */
  1322. static inline qdf_iomem_t hal_get_window_address_5018(struct hal_soc *hal_soc,
  1323. qdf_iomem_t addr)
  1324. {
  1325. uint32_t offset = addr - hal_soc->dev_base_addr;
  1326. qdf_iomem_t new_offset;
  1327. /*
  1328. * Check if offset lies within CE register range(0x08400000)
  1329. * or UMAC/DP register range (0x00A00000).
  1330. * If offset lies within CE register range, map it
  1331. * into CE region.
  1332. */
  1333. if (offset & HOST_CE_MASK_VALUE) {
  1334. offset = offset - WFSS_CE_REG_BASE;
  1335. new_offset = (hal_soc->dev_base_addr_ce + offset);
  1336. return new_offset;
  1337. } else {
  1338. /*
  1339. * If offset lies within DP register range,
  1340. * return the address as such
  1341. */
  1342. return addr;
  1343. }
  1344. }
  1345. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1346. {
  1347. /* Write value into window configuration register */
  1348. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1349. WINDOW_CONFIGURATION_VALUE_5018);
  1350. }
  1351. /**
  1352. * hal_rx_msdu_packet_metadata_get_5018(): API to get the
  1353. * msdu information from rx_msdu_end TLV
  1354. *
  1355. * @ buf: pointer to the start of RX PKT TLV headers
  1356. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1357. */
  1358. static void
  1359. hal_rx_msdu_packet_metadata_get_5018(uint8_t *buf,
  1360. void *msdu_pkt_metadata)
  1361. {
  1362. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1363. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1364. struct hal_rx_msdu_metadata *msdu_metadata =
  1365. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1366. msdu_metadata->l3_hdr_pad =
  1367. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1368. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1369. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1370. msdu_metadata->sa_sw_peer_id =
  1371. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1372. }
  1373. /**
  1374. * hal_rx_flow_setup_fse_5018() - Setup a flow search entry in HW FST
  1375. * @fst: Pointer to the Rx Flow Search Table
  1376. * @table_offset: offset into the table where the flow is to be setup
  1377. * @flow: Flow Parameters
  1378. *
  1379. * Return: Success/Failure
  1380. */
  1381. static void *
  1382. hal_rx_flow_setup_fse_5018(uint8_t *rx_fst, uint32_t table_offset,
  1383. uint8_t *rx_flow)
  1384. {
  1385. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1386. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1387. uint8_t *fse;
  1388. bool fse_valid;
  1389. if (table_offset >= fst->max_entries) {
  1390. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1391. "HAL FSE table offset %u exceeds max entries %u",
  1392. table_offset, fst->max_entries);
  1393. return NULL;
  1394. }
  1395. fse = (uint8_t *)fst->base_vaddr +
  1396. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1397. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1398. if (fse_valid) {
  1399. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1400. "HAL FSE %pK already valid", fse);
  1401. return NULL;
  1402. }
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1405. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1406. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1407. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1408. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1409. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1410. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1411. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1414. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1417. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1420. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1423. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1426. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1427. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1430. (flow->tuple_info.dest_port));
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1434. (flow->tuple_info.src_port));
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1436. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1437. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1438. flow->tuple_info.l4_protocol);
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1442. flow->reo_destination_handler);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1444. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1445. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1449. flow->fse_metadata);
  1450. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1451. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1452. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1453. REO_DESTINATION_INDICATION,
  1454. flow->reo_destination_indication);
  1455. /* Reset all the other fields in FSE */
  1456. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1458. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1459. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1460. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1461. return fse;
  1462. }
  1463. struct hal_hw_txrx_ops qca5018_hal_hw_txrx_ops = {
  1464. /* init and setup */
  1465. hal_srng_dst_hw_init_generic,
  1466. hal_srng_src_hw_init_generic,
  1467. hal_get_hw_hptp_generic,
  1468. hal_reo_setup_generic,
  1469. hal_setup_link_idle_list_generic,
  1470. hal_get_window_address_5018,
  1471. NULL,
  1472. /* tx */
  1473. hal_tx_desc_set_dscp_tid_table_id_5018,
  1474. hal_tx_set_dscp_tid_map_5018,
  1475. hal_tx_update_dscp_tid_5018,
  1476. hal_tx_desc_set_lmac_id_5018,
  1477. hal_tx_desc_set_buf_addr_generic,
  1478. hal_tx_desc_set_search_type_generic,
  1479. hal_tx_desc_set_search_index_generic,
  1480. hal_tx_desc_set_cache_set_num_generic,
  1481. hal_tx_comp_get_status_generic,
  1482. hal_tx_comp_get_release_reason_generic,
  1483. hal_get_wbm_internal_error_generic,
  1484. hal_tx_desc_set_mesh_en_5018,
  1485. hal_tx_init_cmd_credit_ring_5018,
  1486. /* rx */
  1487. hal_rx_msdu_start_nss_get_5018,
  1488. hal_rx_mon_hw_desc_get_mpdu_status_5018,
  1489. hal_rx_get_tlv_5018,
  1490. hal_rx_proc_phyrx_other_receive_info_tlv_5018,
  1491. hal_rx_dump_msdu_start_tlv_5018,
  1492. hal_rx_dump_msdu_end_tlv_5018,
  1493. hal_get_link_desc_size_5018,
  1494. hal_rx_mpdu_start_tid_get_5018,
  1495. hal_rx_msdu_start_reception_type_get_5018,
  1496. hal_rx_msdu_end_da_idx_get_5018,
  1497. hal_rx_msdu_desc_info_get_ptr_5018,
  1498. hal_rx_link_desc_msdu0_ptr_5018,
  1499. hal_reo_status_get_header_5018,
  1500. hal_rx_status_get_tlv_info_generic,
  1501. hal_rx_wbm_err_info_get_generic,
  1502. hal_rx_dump_mpdu_start_tlv_generic,
  1503. hal_tx_set_pcp_tid_map_generic,
  1504. hal_tx_update_pcp_tid_generic,
  1505. hal_tx_update_tidmap_prty_generic,
  1506. hal_rx_get_rx_fragment_number_5018,
  1507. hal_rx_msdu_end_da_is_mcbc_get_5018,
  1508. hal_rx_msdu_end_sa_is_valid_get_5018,
  1509. hal_rx_msdu_end_sa_idx_get_5018,
  1510. hal_rx_desc_is_first_msdu_5018,
  1511. hal_rx_msdu_end_l3_hdr_padding_get_5018,
  1512. hal_rx_encryption_info_valid_5018,
  1513. hal_rx_print_pn_5018,
  1514. hal_rx_msdu_end_first_msdu_get_5018,
  1515. hal_rx_msdu_end_da_is_valid_get_5018,
  1516. hal_rx_msdu_end_last_msdu_get_5018,
  1517. hal_rx_get_mpdu_mac_ad4_valid_5018,
  1518. hal_rx_mpdu_start_sw_peer_id_get_5018,
  1519. hal_rx_mpdu_get_to_ds_5018,
  1520. hal_rx_mpdu_get_fr_ds_5018,
  1521. hal_rx_get_mpdu_frame_control_valid_5018,
  1522. hal_rx_mpdu_get_addr1_5018,
  1523. hal_rx_mpdu_get_addr2_5018,
  1524. hal_rx_mpdu_get_addr3_5018,
  1525. hal_rx_mpdu_get_addr4_5018,
  1526. hal_rx_get_mpdu_sequence_control_valid_5018,
  1527. hal_rx_is_unicast_5018,
  1528. hal_rx_tid_get_5018,
  1529. hal_rx_hw_desc_get_ppduid_get_5018,
  1530. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018,
  1531. hal_rx_msdu_end_sa_sw_peer_id_get_5018,
  1532. hal_rx_msdu0_buffer_addr_lsb_5018,
  1533. hal_rx_msdu_desc_info_ptr_get_5018,
  1534. hal_ent_mpdu_desc_info_5018,
  1535. hal_dst_mpdu_desc_info_5018,
  1536. hal_rx_get_fc_valid_5018,
  1537. hal_rx_get_to_ds_flag_5018,
  1538. hal_rx_get_mac_addr2_valid_5018,
  1539. hal_rx_get_filter_category_5018,
  1540. hal_rx_get_ppdu_id_5018,
  1541. hal_reo_config_5018,
  1542. hal_rx_msdu_flow_idx_get_5018,
  1543. hal_rx_msdu_flow_idx_invalid_5018,
  1544. hal_rx_msdu_flow_idx_timeout_5018,
  1545. hal_rx_msdu_fse_metadata_get_5018,
  1546. hal_rx_msdu_cce_metadata_get_5018,
  1547. hal_rx_msdu_get_flow_params_5018,
  1548. hal_rx_tlv_get_tcp_chksum_5018,
  1549. hal_rx_get_rx_sequence_5018,
  1550. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1551. hal_rx_get_bb_info_5018,
  1552. hal_rx_get_rtt_info_5018,
  1553. #else
  1554. NULL,
  1555. NULL,
  1556. #endif
  1557. /* rx - msdu fast path info fields */
  1558. hal_rx_msdu_packet_metadata_get_5018,
  1559. NULL,
  1560. NULL,
  1561. NULL,
  1562. NULL,
  1563. NULL,
  1564. NULL,
  1565. hal_rx_mpdu_start_tlv_tag_valid_5018,
  1566. NULL,
  1567. hal_rx_wbm_err_msdu_continuation_get_5018,
  1568. /* rx - TLV struct offsets */
  1569. hal_rx_msdu_end_offset_get_generic,
  1570. hal_rx_attn_offset_get_generic,
  1571. hal_rx_msdu_start_offset_get_generic,
  1572. hal_rx_mpdu_start_offset_get_generic,
  1573. hal_rx_mpdu_end_offset_get_generic,
  1574. hal_rx_flow_setup_fse_5018,
  1575. hal_compute_reo_remap_ix2_ix3_5018
  1576. };
  1577. struct hal_hw_srng_config hw_srng_table_5018[] = {
  1578. /* TODO: max_rings can populated by querying HW capabilities */
  1579. { /* REO_DST */
  1580. .start_ring_id = HAL_SRNG_REO2SW1,
  1581. .max_rings = 4,
  1582. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1583. .lmac_ring = FALSE,
  1584. .ring_dir = HAL_SRNG_DST_RING,
  1585. .reg_start = {
  1586. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1587. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1588. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1589. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1590. },
  1591. .reg_size = {
  1592. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1593. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1594. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1595. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1596. },
  1597. .max_size =
  1598. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1599. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1600. },
  1601. { /* REO_EXCEPTION */
  1602. /* Designating REO2TCL ring as exception ring. This ring is
  1603. * similar to other REO2SW rings though it is named as REO2TCL.
  1604. * Any of theREO2SW rings can be used as exception ring.
  1605. */
  1606. .start_ring_id = HAL_SRNG_REO2TCL,
  1607. .max_rings = 1,
  1608. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1609. .lmac_ring = FALSE,
  1610. .ring_dir = HAL_SRNG_DST_RING,
  1611. .reg_start = {
  1612. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1613. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1614. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1615. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1616. },
  1617. /* Single ring - provide ring size if multiple rings of this
  1618. * type are supported
  1619. */
  1620. .reg_size = {},
  1621. .max_size =
  1622. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1623. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1624. },
  1625. { /* REO_REINJECT */
  1626. .start_ring_id = HAL_SRNG_SW2REO,
  1627. .max_rings = 1,
  1628. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1629. .lmac_ring = FALSE,
  1630. .ring_dir = HAL_SRNG_SRC_RING,
  1631. .reg_start = {
  1632. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1633. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1634. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1635. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1636. },
  1637. /* Single ring - provide ring size if multiple rings of this
  1638. * type are supported
  1639. */
  1640. .reg_size = {},
  1641. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1642. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1643. },
  1644. { /* REO_CMD */
  1645. .start_ring_id = HAL_SRNG_REO_CMD,
  1646. .max_rings = 1,
  1647. .entry_size = (sizeof(struct tlv_32_hdr) +
  1648. sizeof(struct reo_get_queue_stats)) >> 2,
  1649. .lmac_ring = FALSE,
  1650. .ring_dir = HAL_SRNG_SRC_RING,
  1651. .reg_start = {
  1652. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1653. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1654. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1655. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1656. },
  1657. /* Single ring - provide ring size if multiple rings of this
  1658. * type are supported
  1659. */
  1660. .reg_size = {},
  1661. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1662. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1663. },
  1664. { /* REO_STATUS */
  1665. .start_ring_id = HAL_SRNG_REO_STATUS,
  1666. .max_rings = 1,
  1667. .entry_size = (sizeof(struct tlv_32_hdr) +
  1668. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1669. .lmac_ring = FALSE,
  1670. .ring_dir = HAL_SRNG_DST_RING,
  1671. .reg_start = {
  1672. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1673. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1674. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1675. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1676. },
  1677. /* Single ring - provide ring size if multiple rings of this
  1678. * type are supported
  1679. */
  1680. .reg_size = {},
  1681. .max_size =
  1682. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1683. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1684. },
  1685. { /* TCL_DATA */
  1686. .start_ring_id = HAL_SRNG_SW2TCL1,
  1687. .max_rings = 3,
  1688. .entry_size = (sizeof(struct tlv_32_hdr) +
  1689. sizeof(struct tcl_data_cmd)) >> 2,
  1690. .lmac_ring = FALSE,
  1691. .ring_dir = HAL_SRNG_SRC_RING,
  1692. .reg_start = {
  1693. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1694. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1695. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1696. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1697. },
  1698. .reg_size = {
  1699. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1700. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1701. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1702. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1703. },
  1704. .max_size =
  1705. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1706. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1707. },
  1708. { /* TCL_CMD */
  1709. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1710. .max_rings = 1,
  1711. .entry_size = (sizeof(struct tlv_32_hdr) +
  1712. sizeof(struct tcl_data_cmd)) >> 2,
  1713. .lmac_ring = FALSE,
  1714. .ring_dir = HAL_SRNG_SRC_RING,
  1715. .reg_start = {
  1716. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1717. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1718. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1719. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1720. },
  1721. /* Single ring - provide ring size if multiple rings of this
  1722. * type are supported
  1723. */
  1724. .reg_size = {},
  1725. .max_size =
  1726. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1727. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1728. },
  1729. { /* TCL_STATUS */
  1730. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1731. .max_rings = 1,
  1732. .entry_size = (sizeof(struct tlv_32_hdr) +
  1733. sizeof(struct tcl_status_ring)) >> 2,
  1734. .lmac_ring = FALSE,
  1735. .ring_dir = HAL_SRNG_DST_RING,
  1736. .reg_start = {
  1737. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1738. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1739. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1740. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1741. },
  1742. /* Single ring - provide ring size if multiple rings of this
  1743. * type are supported
  1744. */
  1745. .reg_size = {},
  1746. .max_size =
  1747. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1748. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1749. },
  1750. { /* CE_SRC */
  1751. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1752. .max_rings = 12,
  1753. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1754. .lmac_ring = FALSE,
  1755. .ring_dir = HAL_SRNG_SRC_RING,
  1756. .reg_start = {
  1757. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1758. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1759. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1760. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1761. },
  1762. .reg_size = {
  1763. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1764. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1765. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1766. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1767. },
  1768. .max_size =
  1769. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1770. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1771. },
  1772. { /* CE_DST */
  1773. .start_ring_id = HAL_SRNG_CE_0_DST,
  1774. .max_rings = 12,
  1775. .entry_size = 8 >> 2,
  1776. /*TODO: entry_size above should actually be
  1777. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1778. * of struct ce_dst_desc in HW header files
  1779. */
  1780. .lmac_ring = FALSE,
  1781. .ring_dir = HAL_SRNG_SRC_RING,
  1782. .reg_start = {
  1783. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1784. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1785. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1786. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1787. },
  1788. .reg_size = {
  1789. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1790. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1791. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1792. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1793. },
  1794. .max_size =
  1795. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1796. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1797. },
  1798. { /* CE_DST_STATUS */
  1799. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1800. .max_rings = 12,
  1801. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1802. .lmac_ring = FALSE,
  1803. .ring_dir = HAL_SRNG_DST_RING,
  1804. .reg_start = {
  1805. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1806. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1807. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1808. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1809. },
  1810. /* TODO: check destination status ring registers */
  1811. .reg_size = {
  1812. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1813. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1814. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1815. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1816. },
  1817. .max_size =
  1818. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1819. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1820. },
  1821. { /* WBM_IDLE_LINK */
  1822. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1823. .max_rings = 1,
  1824. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1825. .lmac_ring = FALSE,
  1826. .ring_dir = HAL_SRNG_SRC_RING,
  1827. .reg_start = {
  1828. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1829. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1830. },
  1831. /* Single ring - provide ring size if multiple rings of this
  1832. * type are supported
  1833. */
  1834. .reg_size = {},
  1835. .max_size =
  1836. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1837. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1838. },
  1839. { /* SW2WBM_RELEASE */
  1840. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1841. .max_rings = 1,
  1842. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1843. .lmac_ring = FALSE,
  1844. .ring_dir = HAL_SRNG_SRC_RING,
  1845. .reg_start = {
  1846. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1847. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1848. },
  1849. /* Single ring - provide ring size if multiple rings of this
  1850. * type are supported
  1851. */
  1852. .reg_size = {},
  1853. .max_size =
  1854. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1855. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1856. },
  1857. { /* WBM2SW_RELEASE */
  1858. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1859. .max_rings = 4,
  1860. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1861. .lmac_ring = FALSE,
  1862. .ring_dir = HAL_SRNG_DST_RING,
  1863. .reg_start = {
  1864. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1865. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1866. },
  1867. .reg_size = {
  1868. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1869. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1870. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1871. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1872. },
  1873. .max_size =
  1874. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1875. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1876. },
  1877. { /* RXDMA_BUF */
  1878. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1879. #ifdef IPA_OFFLOAD
  1880. .max_rings = 3,
  1881. #else
  1882. .max_rings = 2,
  1883. #endif
  1884. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1885. .lmac_ring = TRUE,
  1886. .ring_dir = HAL_SRNG_SRC_RING,
  1887. /* reg_start is not set because LMAC rings are not accessed
  1888. * from host
  1889. */
  1890. .reg_start = {},
  1891. .reg_size = {},
  1892. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1893. },
  1894. { /* RXDMA_DST */
  1895. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1896. .max_rings = 1,
  1897. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1898. .lmac_ring = TRUE,
  1899. .ring_dir = HAL_SRNG_DST_RING,
  1900. /* reg_start is not set because LMAC rings are not accessed
  1901. * from host
  1902. */
  1903. .reg_start = {},
  1904. .reg_size = {},
  1905. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1906. },
  1907. { /* RXDMA_MONITOR_BUF */
  1908. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1909. .max_rings = 1,
  1910. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1911. .lmac_ring = TRUE,
  1912. .ring_dir = HAL_SRNG_SRC_RING,
  1913. /* reg_start is not set because LMAC rings are not accessed
  1914. * from host
  1915. */
  1916. .reg_start = {},
  1917. .reg_size = {},
  1918. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1919. },
  1920. { /* RXDMA_MONITOR_STATUS */
  1921. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1922. .max_rings = 1,
  1923. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1924. .lmac_ring = TRUE,
  1925. .ring_dir = HAL_SRNG_SRC_RING,
  1926. /* reg_start is not set because LMAC rings are not accessed
  1927. * from host
  1928. */
  1929. .reg_start = {},
  1930. .reg_size = {},
  1931. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1932. },
  1933. { /* RXDMA_MONITOR_DST */
  1934. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1935. .max_rings = 1,
  1936. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1937. .lmac_ring = TRUE,
  1938. .ring_dir = HAL_SRNG_DST_RING,
  1939. /* reg_start is not set because LMAC rings are not accessed
  1940. * from host
  1941. */
  1942. .reg_start = {},
  1943. .reg_size = {},
  1944. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1945. },
  1946. { /* RXDMA_MONITOR_DESC */
  1947. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1948. .max_rings = 1,
  1949. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1950. .lmac_ring = TRUE,
  1951. .ring_dir = HAL_SRNG_SRC_RING,
  1952. /* reg_start is not set because LMAC rings are not accessed
  1953. * from host
  1954. */
  1955. .reg_start = {},
  1956. .reg_size = {},
  1957. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1958. },
  1959. { /* DIR_BUF_RX_DMA_SRC */
  1960. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1961. /* one ring for spectral and one ring for cfr */
  1962. .max_rings = 2,
  1963. .entry_size = 2,
  1964. .lmac_ring = TRUE,
  1965. .ring_dir = HAL_SRNG_SRC_RING,
  1966. /* reg_start is not set because LMAC rings are not accessed
  1967. * from host
  1968. */
  1969. .reg_start = {},
  1970. .reg_size = {},
  1971. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1972. },
  1973. #ifdef WLAN_FEATURE_CIF_CFR
  1974. { /* WIFI_POS_SRC */
  1975. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1976. .max_rings = 1,
  1977. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1978. .lmac_ring = TRUE,
  1979. .ring_dir = HAL_SRNG_SRC_RING,
  1980. /* reg_start is not set because LMAC rings are not accessed
  1981. * from host
  1982. */
  1983. .reg_start = {},
  1984. .reg_size = {},
  1985. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1986. },
  1987. #endif
  1988. };
  1989. int32_t hal_hw_reg_offset_qca5018[] = {
  1990. /* dst */
  1991. REG_OFFSET(DST, HP),
  1992. REG_OFFSET(DST, TP),
  1993. REG_OFFSET(DST, ID),
  1994. REG_OFFSET(DST, MISC),
  1995. REG_OFFSET(DST, HP_ADDR_LSB),
  1996. REG_OFFSET(DST, HP_ADDR_MSB),
  1997. REG_OFFSET(DST, MSI1_BASE_LSB),
  1998. REG_OFFSET(DST, MSI1_BASE_MSB),
  1999. REG_OFFSET(DST, MSI1_DATA),
  2000. REG_OFFSET(DST, BASE_LSB),
  2001. REG_OFFSET(DST, BASE_MSB),
  2002. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  2003. /* src */
  2004. REG_OFFSET(SRC, HP),
  2005. REG_OFFSET(SRC, TP),
  2006. REG_OFFSET(SRC, ID),
  2007. REG_OFFSET(SRC, MISC),
  2008. REG_OFFSET(SRC, TP_ADDR_LSB),
  2009. REG_OFFSET(SRC, TP_ADDR_MSB),
  2010. REG_OFFSET(SRC, MSI1_BASE_LSB),
  2011. REG_OFFSET(SRC, MSI1_BASE_MSB),
  2012. REG_OFFSET(SRC, MSI1_DATA),
  2013. REG_OFFSET(SRC, BASE_LSB),
  2014. REG_OFFSET(SRC, BASE_MSB),
  2015. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  2016. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  2017. };
  2018. /**
  2019. * hal_qca5018_attach()- Attach 5018 target specific hal_soc ops,
  2020. * offset and srng table
  2021. * Return: void
  2022. */
  2023. void hal_qca5018_attach(struct hal_soc *hal_soc)
  2024. {
  2025. hal_soc->hw_srng_table = hw_srng_table_5018;
  2026. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca5018;
  2027. hal_soc->ops = &qca5018_hal_hw_txrx_ops;
  2028. }