sde_reg_dma.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _SDE_REG_DMA_H
  6. #define _SDE_REG_DMA_H
  7. #include "msm_drv.h"
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_mdss.h"
  10. #include "sde_hw_top.h"
  11. #include "sde_hw_util.h"
  12. /**
  13. * enum sde_reg_dma_op - defines operations supported by reg dma
  14. * @REG_DMA_READ: Read the histogram into buffer provided
  15. * @REG_DMA_WRITE: Write the reg dma configuration into MDP block
  16. * @REG_DMA_OP_MAX: Max operation which indicates that op is invalid
  17. */
  18. enum sde_reg_dma_op {
  19. REG_DMA_READ,
  20. REG_DMA_WRITE,
  21. REG_DMA_OP_MAX
  22. };
  23. /**
  24. * enum sde_reg_dma_read_sel - defines the blocks for histogram read
  25. * @DSPP0_HIST: select dspp0
  26. * @DSPP1_HIST: select dspp1
  27. * @DSPP2_HIST: select dspp2
  28. * @DSPP3_HIST: select dspp3
  29. * @DSPP_HIST_MAX: invalid selection
  30. */
  31. enum sde_reg_dma_read_sel {
  32. DSPP0_HIST,
  33. DSPP1_HIST,
  34. DSPP2_HIST,
  35. DSPP3_HIST,
  36. DSPP_HIST_MAX,
  37. };
  38. /**
  39. * enum sde_reg_dma_features - defines features supported by reg dma
  40. * @QSEED: qseed feature
  41. * @GAMUT: gamut feature
  42. * @IGC: inverse gamma correction
  43. * @PCC: polynomical color correction
  44. * @VLUT: PA vlut
  45. * @MEMC_SKIN: memory color skin
  46. * @MEMC_SKY: memory color sky
  47. * @MEMC_FOLIAGE: memory color foliage
  48. * @MEMC_PROT: memory color protect
  49. * @SIX_ZONE: six zone
  50. * @HSIC: Hue, saturation and contrast
  51. * @GC: gamma correction
  52. * @LTM_INIT: LTM INIT
  53. * @LTM_ROI: LTM ROI
  54. * @LTM_VLUT: LTM VLUT
  55. * @REG_DMA_FEATURES_MAX: invalid selection
  56. */
  57. enum sde_reg_dma_features {
  58. QSEED,
  59. GAMUT,
  60. IGC,
  61. PCC,
  62. VLUT,
  63. MEMC_SKIN,
  64. MEMC_SKY,
  65. MEMC_FOLIAGE,
  66. MEMC_PROT,
  67. SIX_ZONE,
  68. HSIC,
  69. GC,
  70. LTM_INIT,
  71. LTM_ROI,
  72. LTM_VLUT,
  73. REG_DMA_FEATURES_MAX,
  74. };
  75. /**
  76. * enum sde_reg_dma_queue - defines reg dma write queue values
  77. * @DMA_CTL_QUEUE0: select queue0
  78. * @DMA_CTL_QUEUE1: select queue1
  79. * @DMA_CTL_QUEUE_MAX: invalid selection
  80. */
  81. enum sde_reg_dma_queue {
  82. DMA_CTL_QUEUE0,
  83. DMA_CTL_QUEUE1,
  84. DMA_CTL_QUEUE_MAX,
  85. };
  86. /**
  87. * enum sde_reg_dma_trigger_mode - defines reg dma ops trigger mode
  88. * @WRITE_IMMEDIATE: trigger write op immediately
  89. * @WRITE_TRIGGER: trigger write op when sw trigger is issued
  90. * @READ_IMMEDIATE: trigger read op immediately
  91. * @READ_TRIGGER: trigger read op when sw trigger is issued
  92. * @TIGGER_MAX: invalid trigger selection
  93. */
  94. enum sde_reg_dma_trigger_mode {
  95. WRITE_IMMEDIATE,
  96. WRITE_TRIGGER,
  97. READ_IMMEDIATE,
  98. READ_TRIGGER,
  99. TIGGER_MAX,
  100. };
  101. /**
  102. * enum sde_reg_dma_setup_ops - defines reg dma write configuration
  103. * @HW_BLK_SELECT: op for selecting the hardware block
  104. * @REG_SINGLE_WRITE: op for writing single register value
  105. * at the address provided
  106. * @REG_BLK_WRITE_SINGLE: op for writing multiple registers using auto address
  107. * increment
  108. * @REG_BLK_WRITE_INC: op for writing multiple registers using hw index
  109. * register
  110. * @REG_BLK_WRITE_MULTIPLE: op for writing hw index based registers at
  111. * non-consecutive location
  112. * @REG_SINGLE_MODIFY: op for modifying single register value
  113. * with bitmask at the address provided
  114. * @REG_DMA_SETUP_OPS_MAX: invalid operation
  115. */
  116. enum sde_reg_dma_setup_ops {
  117. HW_BLK_SELECT,
  118. REG_SINGLE_WRITE,
  119. REG_BLK_WRITE_SINGLE,
  120. REG_BLK_WRITE_INC,
  121. REG_BLK_WRITE_MULTIPLE,
  122. REG_SINGLE_MODIFY,
  123. REG_DMA_SETUP_OPS_MAX,
  124. };
  125. /**
  126. * enum sde_reg_dma_blk - defines blocks for which reg dma op should be
  127. * performed
  128. * @VIG0: select vig0 block
  129. * @VIG1: select vig1 block
  130. * @VIG2: select vig2 block
  131. * @VIG3: select vig3 block
  132. * @LM0: select lm0 block
  133. * @LM1: select lm1 block
  134. * @LM2: select lm2 block
  135. * @LM3: select lm3 block
  136. * @DSPP0: select dspp0 block
  137. * @DSPP1: select dspp1 block
  138. * @DSPP2: select dspp2 block
  139. * @DSPP3: select dspp3 block
  140. * @DMA0: select dma0 block
  141. * @DMA1: select dma1 block
  142. * @DMA2: select dma2 block
  143. * @DMA3: select dma3 block
  144. * @SSPP_IGC: select sspp igc block
  145. * @DSPP_IGC: select dspp igc block
  146. * @LTM0: select LTM0 block
  147. * @LTM1: select LTM1 block
  148. * @MDSS: select mdss block
  149. */
  150. enum sde_reg_dma_blk {
  151. VIG0 = BIT(0),
  152. VIG1 = BIT(1),
  153. VIG2 = BIT(2),
  154. VIG3 = BIT(3),
  155. LM0 = BIT(4),
  156. LM1 = BIT(5),
  157. LM2 = BIT(6),
  158. LM3 = BIT(7),
  159. DSPP0 = BIT(8),
  160. DSPP1 = BIT(9),
  161. DSPP2 = BIT(10),
  162. DSPP3 = BIT(11),
  163. DMA0 = BIT(12),
  164. DMA1 = BIT(13),
  165. DMA2 = BIT(14),
  166. DMA3 = BIT(15),
  167. SSPP_IGC = BIT(16),
  168. DSPP_IGC = BIT(17),
  169. LTM0 = BIT(18),
  170. LTM1 = BIT(19),
  171. MDSS = BIT(31)
  172. };
  173. /**
  174. * enum sde_reg_dma_last_cmd_mode - defines enums for kick off mode.
  175. * @REG_DMA_WAIT4_COMP: last_command api will wait for max of 1 msec allowing
  176. * reg dma trigger to complete.
  177. * @REG_DMA_NOWAIT: last_command api will not wait for reg dma trigger
  178. * completion.
  179. */
  180. enum sde_reg_dma_last_cmd_mode {
  181. REG_DMA_WAIT4_COMP,
  182. REG_DMA_NOWAIT,
  183. };
  184. /**
  185. * struct sde_reg_dma_buffer - defines reg dma buffer structure.
  186. * @drm_gem_object *buf: drm gem handle for the buffer
  187. * @asapce : pointer to address space
  188. * @buffer_size: buffer size
  189. * @index: write pointer index
  190. * @iova: device address
  191. * @vaddr: cpu address
  192. * @next_op_allowed: operation allowed on the buffer
  193. * @ops_completed: operations completed on buffer
  194. */
  195. struct sde_reg_dma_buffer {
  196. struct drm_gem_object *buf;
  197. struct msm_gem_address_space *aspace;
  198. u32 buffer_size;
  199. u32 index;
  200. u64 iova;
  201. void *vaddr;
  202. u32 next_op_allowed;
  203. u32 ops_completed;
  204. };
  205. /**
  206. * struct sde_reg_dma_setup_ops_cfg - defines structure for reg dma ops on the
  207. * reg dma buffer.
  208. * @sde_reg_dma_setup_ops ops: ops to be performed
  209. * @sde_reg_dma_blk blk: block on which op needs to be performed
  210. * @sde_reg_dma_features feature: feature on which op needs to be done
  211. * @wrap_size: valid for REG_BLK_WRITE_MULTIPLE, indicates reg index location
  212. * size
  213. * @inc: valid for REG_BLK_WRITE_MULTIPLE indicates whether reg index location
  214. * needs an increment or decrement.
  215. * 0 - decrement
  216. * 1 - increment
  217. * @blk_offset: offset for blk, valid for HW_BLK_SELECT op only
  218. * @sde_reg_dma_buffer *dma_buf: reg dma buffer on which op needs to be
  219. * performed
  220. * @data: pointer to payload which has to be written into reg dma buffer for
  221. * selected op.
  222. * @data_size: size of payload in data
  223. */
  224. struct sde_reg_dma_setup_ops_cfg {
  225. enum sde_reg_dma_setup_ops ops;
  226. enum sde_reg_dma_blk blk;
  227. enum sde_reg_dma_features feature;
  228. u32 wrap_size;
  229. u32 inc;
  230. u32 blk_offset;
  231. struct sde_reg_dma_buffer *dma_buf;
  232. u32 *data;
  233. u32 mask;
  234. u32 data_size;
  235. };
  236. /**
  237. * struct sde_reg_dma_kickoff_cfg - commit reg dma buffer to hw engine
  238. * @ctl: ctl for which reg dma buffer needs to be committed.
  239. * @dma_buf: reg dma buffer with iova address and size info
  240. * @block_select: histogram read select
  241. * @trigger_mode: reg dma ops trigger mode
  242. * @queue_select: queue on which reg dma buffer will be submitted
  243. * @last_command: last command for this vsync
  244. */
  245. struct sde_reg_dma_kickoff_cfg {
  246. struct sde_hw_ctl *ctl;
  247. enum sde_reg_dma_op op;
  248. struct sde_reg_dma_buffer *dma_buf;
  249. enum sde_reg_dma_read_sel block_select;
  250. enum sde_reg_dma_trigger_mode trigger_mode;
  251. enum sde_reg_dma_queue queue_select;
  252. u32 last_command;
  253. };
  254. /**
  255. * struct sde_hw_reg_dma_ops - ops supported by reg dma frame work, based on
  256. * version of reg dma appropriate ops will be
  257. * installed during driver probe.
  258. * @check_support: checks if reg dma is supported on this platform for a
  259. * feature
  260. * @setup_payload: setup reg dma buffer based on ops and payload provided by
  261. * client
  262. * @kick_off: submit the reg dma buffer to hw enginge
  263. * @reset: reset the reg dma hw enginge for a ctl
  264. * @alloc_reg_dma_buf: allocate reg dma buffer
  265. * @dealloc_reg_dma: de-allocate reg dma buffer
  266. * @reset_reg_dma_buf: reset the buffer to init state
  267. * @last_command: notify control that last command is queued
  268. * @dump_regs: dump reg dma registers
  269. */
  270. struct sde_hw_reg_dma_ops {
  271. int (*check_support)(enum sde_reg_dma_features feature,
  272. enum sde_reg_dma_blk blk,
  273. bool *is_supported);
  274. int (*setup_payload)(struct sde_reg_dma_setup_ops_cfg *cfg);
  275. int (*kick_off)(struct sde_reg_dma_kickoff_cfg *cfg);
  276. int (*reset)(struct sde_hw_ctl *ctl);
  277. struct sde_reg_dma_buffer* (*alloc_reg_dma_buf)(u32 size);
  278. int (*dealloc_reg_dma)(struct sde_reg_dma_buffer *lut_buf);
  279. int (*reset_reg_dma_buf)(struct sde_reg_dma_buffer *buf);
  280. int (*last_command)(struct sde_hw_ctl *ctl, enum sde_reg_dma_queue q,
  281. enum sde_reg_dma_last_cmd_mode mode);
  282. void (*dump_regs)(void);
  283. };
  284. /**
  285. * struct sde_hw_reg_dma - structure to hold reg dma hw info
  286. * @drm_dev: drm driver dev handle
  287. * @caps: reg dma hw caps on the platform
  288. * @ops: reg dma ops supported on the platform
  289. * @addr: reg dma hw block base address
  290. */
  291. struct sde_hw_reg_dma {
  292. struct drm_device *drm_dev;
  293. const struct sde_reg_dma_cfg *caps;
  294. struct sde_hw_reg_dma_ops ops;
  295. void __iomem *addr;
  296. };
  297. /**
  298. * sde_reg_dma_init() - function called to initialize reg dma during sde
  299. * drm driver probe. If reg dma is supported by sde
  300. * ops for reg dma version will be installed.
  301. * if reg dma is not supported by sde default ops will
  302. * be installed. check_support of default ops will
  303. * return false, hence the clients should fall back to
  304. * AHB programming.
  305. * @addr: reg dma block base address
  306. * @m: catalog which contains sde hw capabilities and offsets
  307. * @dev: drm driver device handle
  308. */
  309. int sde_reg_dma_init(void __iomem *addr, struct sde_mdss_cfg *m,
  310. struct drm_device *dev);
  311. /**
  312. * sde_reg_dma_get_ops() - singleton module, ops is returned to the clients
  313. * who call this api.
  314. */
  315. struct sde_hw_reg_dma_ops *sde_reg_dma_get_ops(void);
  316. /**
  317. * sde_reg_dma_deinit() - de-initialize the reg dma
  318. */
  319. void sde_reg_dma_deinit(void);
  320. #endif /* _SDE_REG_DMA_H */