sde_hw_intf.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _SDE_HW_INTF_H
  6. #define _SDE_HW_INTF_H
  7. #include "sde_hw_catalog.h"
  8. #include "sde_hw_mdss.h"
  9. #include "sde_hw_util.h"
  10. #include "sde_hw_blk.h"
  11. #include "sde_kms.h"
  12. struct sde_hw_intf;
  13. /* intf timing settings */
  14. struct intf_timing_params {
  15. u32 width; /* active width */
  16. u32 height; /* active height */
  17. u32 xres; /* Display panel width */
  18. u32 yres; /* Display panel height */
  19. u32 h_back_porch;
  20. u32 h_front_porch;
  21. u32 v_back_porch;
  22. u32 v_front_porch;
  23. u32 hsync_pulse_width;
  24. u32 vsync_pulse_width;
  25. u32 hsync_polarity;
  26. u32 vsync_polarity;
  27. u32 border_clr;
  28. u32 underflow_clr;
  29. u32 hsync_skew;
  30. u32 v_front_porch_fixed;
  31. bool wide_bus_en; /* for DP only */
  32. bool compression_en; /* for DP only */
  33. u32 extra_dto_cycles; /* for DP only */
  34. };
  35. struct intf_prog_fetch {
  36. u8 enable;
  37. /* vsync counter for the front porch pixel line */
  38. u32 fetch_start;
  39. };
  40. struct intf_status {
  41. u8 is_en; /* interface timing engine is enabled or not */
  42. u32 frame_count; /* frame count since timing engine enabled */
  43. u32 line_count; /* current line count including blanking */
  44. };
  45. struct intf_avr_params {
  46. u32 default_fps;
  47. u32 min_fps;
  48. u32 avr_mode; /* 0 - disable, 1 - continuous, 2 - one-shot */
  49. };
  50. /**
  51. * struct sde_hw_intf_ops : Interface to the interface Hw driver functions
  52. * Assumption is these functions will be called after clocks are enabled
  53. * @ setup_timing_gen : programs the timing engine
  54. * @ setup_prog_fetch : enables/disables the programmable fetch logic
  55. * @ setup_rot_start : enables/disables the rotator start trigger
  56. * @ enable_timing: enable/disable timing engine
  57. * @ get_status: returns if timing engine is enabled or not
  58. * @ setup_misr: enables/disables MISR in HW register
  59. * @ collect_misr: reads and stores MISR data from HW register
  60. * @ get_line_count: reads current vertical line counter
  61. * @bind_pingpong_blk: enable/disable the connection with pingpong which will
  62. * feed pixels to this interface
  63. */
  64. struct sde_hw_intf_ops {
  65. void (*setup_timing_gen)(struct sde_hw_intf *intf,
  66. const struct intf_timing_params *p,
  67. const struct sde_format *fmt);
  68. void (*setup_prg_fetch)(struct sde_hw_intf *intf,
  69. const struct intf_prog_fetch *fetch);
  70. void (*setup_rot_start)(struct sde_hw_intf *intf,
  71. const struct intf_prog_fetch *fetch);
  72. void (*enable_timing)(struct sde_hw_intf *intf,
  73. u8 enable);
  74. void (*get_status)(struct sde_hw_intf *intf,
  75. struct intf_status *status);
  76. void (*setup_misr)(struct sde_hw_intf *intf,
  77. bool enable, u32 frame_count);
  78. int (*collect_misr)(struct sde_hw_intf *intf,
  79. bool nonblock, u32 *misr_value);
  80. /**
  81. * returns the current scan line count of the display
  82. * video mode panels use get_line_count whereas get_vsync_info
  83. * is used for command mode panels
  84. */
  85. u32 (*get_line_count)(struct sde_hw_intf *intf);
  86. void (*bind_pingpong_blk)(struct sde_hw_intf *intf,
  87. bool enable,
  88. const enum sde_pingpong pp);
  89. /**
  90. * enables vysnc generation and sets up init value of
  91. * read pointer and programs the tear check cofiguration
  92. */
  93. int (*setup_tearcheck)(struct sde_hw_intf *intf,
  94. struct sde_hw_tear_check *cfg);
  95. /**
  96. * enables tear check block
  97. */
  98. int (*enable_tearcheck)(struct sde_hw_intf *intf,
  99. bool enable);
  100. /**
  101. * updates tearcheck configuration
  102. */
  103. void (*update_tearcheck)(struct sde_hw_intf *intf,
  104. struct sde_hw_tear_check *cfg);
  105. /**
  106. * read, modify, write to either set or clear listening to external TE
  107. * @Return: 1 if TE was originally connected, 0 if not, or -ERROR
  108. */
  109. int (*connect_external_te)(struct sde_hw_intf *intf,
  110. bool enable_external_te);
  111. /**
  112. * provides the programmed and current
  113. * line_count
  114. */
  115. int (*get_vsync_info)(struct sde_hw_intf *intf,
  116. struct sde_hw_pp_vsync_info *info);
  117. /**
  118. * configure and enable the autorefresh config
  119. */
  120. int (*setup_autorefresh)(struct sde_hw_intf *intf,
  121. struct sde_hw_autorefresh *cfg);
  122. /**
  123. * retrieve autorefresh config from hardware
  124. */
  125. int (*get_autorefresh)(struct sde_hw_intf *intf,
  126. struct sde_hw_autorefresh *cfg);
  127. /**
  128. * poll until write pointer transmission starts
  129. * @Return: 0 on success, -ETIMEDOUT on timeout
  130. */
  131. int (*poll_timeout_wr_ptr)(struct sde_hw_intf *intf, u32 timeout_us);
  132. /**
  133. * Select vsync signal for tear-effect configuration
  134. */
  135. void (*vsync_sel)(struct sde_hw_intf *intf, u32 vsync_source);
  136. /**
  137. * Program the AVR_TOTAL for min fps rate
  138. */
  139. int (*avr_setup)(struct sde_hw_intf *intf,
  140. const struct intf_timing_params *params,
  141. const struct intf_avr_params *avr_params);
  142. /**
  143. * Signal the trigger on each commit for AVR
  144. */
  145. void (*avr_trigger)(struct sde_hw_intf *ctx);
  146. /**
  147. * Enable AVR and select the mode
  148. */
  149. void (*avr_ctrl)(struct sde_hw_intf *intf,
  150. const struct intf_avr_params *avr_params);
  151. };
  152. struct sde_hw_intf {
  153. struct sde_hw_blk base;
  154. struct sde_hw_blk_reg_map hw;
  155. /* intf */
  156. enum sde_intf idx;
  157. const struct sde_intf_cfg *cap;
  158. const struct sde_mdss_cfg *mdss;
  159. struct split_pipe_cfg cfg;
  160. /* ops */
  161. struct sde_hw_intf_ops ops;
  162. };
  163. /**
  164. * to_sde_hw_intf - convert base object sde_hw_base to container
  165. * @hw: Pointer to base hardware block
  166. * return: Pointer to hardware block container
  167. */
  168. static inline struct sde_hw_intf *to_sde_hw_intf(struct sde_hw_blk *hw)
  169. {
  170. return container_of(hw, struct sde_hw_intf, base);
  171. }
  172. /**
  173. * sde_hw_intf_init(): Initializes the intf driver for the passed
  174. * interface idx.
  175. * @idx: interface index for which driver object is required
  176. * @addr: mapped register io address of MDP
  177. * @m : pointer to mdss catalog data
  178. */
  179. struct sde_hw_intf *sde_hw_intf_init(enum sde_intf idx,
  180. void __iomem *addr,
  181. struct sde_mdss_cfg *m);
  182. /**
  183. * sde_hw_intf_destroy(): Destroys INTF driver context
  184. * @intf: Pointer to INTF driver context
  185. */
  186. void sde_hw_intf_destroy(struct sde_hw_intf *intf);
  187. #endif /*_SDE_HW_INTF_H */