sde_hw_dspp.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/msm_drm_pp.h>
  6. #include "sde_hw_mdss.h"
  7. #include "sde_hwio.h"
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_dspp.h"
  10. #include "sde_hw_color_processing.h"
  11. #include "sde_dbg.h"
  12. #include "sde_ad4.h"
  13. #include "sde_kms.h"
  14. static struct sde_dspp_cfg *_dspp_offset(enum sde_dspp dspp,
  15. struct sde_mdss_cfg *m,
  16. void __iomem *addr,
  17. struct sde_hw_blk_reg_map *b)
  18. {
  19. int i;
  20. if (!m || !addr || !b)
  21. return ERR_PTR(-EINVAL);
  22. for (i = 0; i < m->dspp_count; i++) {
  23. if (dspp == m->dspp[i].id) {
  24. b->base_off = addr;
  25. b->blk_off = m->dspp[i].base;
  26. b->length = m->dspp[i].len;
  27. b->hwversion = m->hwversion;
  28. b->log_mask = SDE_DBG_MASK_DSPP;
  29. return &m->dspp[i];
  30. }
  31. }
  32. return ERR_PTR(-EINVAL);
  33. }
  34. static void dspp_igc(struct sde_hw_dspp *c)
  35. {
  36. int ret = 0;
  37. if (c->cap->sblk->igc.version == SDE_COLOR_PROCESS_VER(0x3, 0x1)) {
  38. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_IGC, c->idx);
  39. if (!ret)
  40. c->ops.setup_igc = reg_dmav1_setup_dspp_igcv31;
  41. else
  42. c->ops.setup_igc = sde_setup_dspp_igcv3;
  43. }
  44. }
  45. static void dspp_pcc(struct sde_hw_dspp *c)
  46. {
  47. int ret = 0;
  48. if (c->cap->sblk->pcc.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7)))
  49. c->ops.setup_pcc = sde_setup_dspp_pcc_v1_7;
  50. else if (c->cap->sblk->pcc.version ==
  51. (SDE_COLOR_PROCESS_VER(0x4, 0x0))) {
  52. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_PCC, c->idx);
  53. if (!ret)
  54. c->ops.setup_pcc = reg_dmav1_setup_dspp_pccv4;
  55. else
  56. c->ops.setup_pcc = sde_setup_dspp_pccv4;
  57. }
  58. }
  59. static void dspp_gc(struct sde_hw_dspp *c)
  60. {
  61. int ret = 0;
  62. if (c->cap->sblk->gc.version == SDE_COLOR_PROCESS_VER(0x1, 8)) {
  63. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GC, c->idx);
  64. if (!ret)
  65. c->ops.setup_gc = reg_dmav1_setup_dspp_gcv18;
  66. /**
  67. * programming for v18 through ahb is same as v17,
  68. * hence assign v17 function
  69. */
  70. else
  71. c->ops.setup_gc = sde_setup_dspp_gc_v1_7;
  72. }
  73. }
  74. static void dspp_hsic(struct sde_hw_dspp *c)
  75. {
  76. int ret = 0;
  77. if (c->cap->sblk->hsic.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  78. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_HSIC, c->idx);
  79. if (!ret)
  80. c->ops.setup_pa_hsic = reg_dmav1_setup_dspp_pa_hsicv17;
  81. else
  82. c->ops.setup_pa_hsic = sde_setup_dspp_pa_hsic_v17;
  83. }
  84. }
  85. static void dspp_memcolor(struct sde_hw_dspp *c)
  86. {
  87. int ret = 0;
  88. if (c->cap->sblk->memcolor.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  89. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_MEMCOLOR, c->idx);
  90. if (!ret) {
  91. c->ops.setup_pa_memcol_skin =
  92. reg_dmav1_setup_dspp_memcol_skinv17;
  93. c->ops.setup_pa_memcol_sky =
  94. reg_dmav1_setup_dspp_memcol_skyv17;
  95. c->ops.setup_pa_memcol_foliage =
  96. reg_dmav1_setup_dspp_memcol_folv17;
  97. c->ops.setup_pa_memcol_prot =
  98. reg_dmav1_setup_dspp_memcol_protv17;
  99. } else {
  100. c->ops.setup_pa_memcol_skin =
  101. sde_setup_dspp_memcol_skin_v17;
  102. c->ops.setup_pa_memcol_sky =
  103. sde_setup_dspp_memcol_sky_v17;
  104. c->ops.setup_pa_memcol_foliage =
  105. sde_setup_dspp_memcol_foliage_v17;
  106. c->ops.setup_pa_memcol_prot =
  107. sde_setup_dspp_memcol_prot_v17;
  108. }
  109. }
  110. }
  111. static void dspp_sixzone(struct sde_hw_dspp *c)
  112. {
  113. int ret = 0;
  114. if (c->cap->sblk->sixzone.version == SDE_COLOR_PROCESS_VER(0x1, 0x7)) {
  115. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_SIXZONE, c->idx);
  116. if (!ret)
  117. c->ops.setup_sixzone = reg_dmav1_setup_dspp_sixzonev17;
  118. else
  119. c->ops.setup_sixzone = sde_setup_dspp_sixzone_v17;
  120. }
  121. }
  122. static void dspp_gamut(struct sde_hw_dspp *c)
  123. {
  124. int ret = 0;
  125. if (c->cap->sblk->gamut.version == SDE_COLOR_PROCESS_VER(0x4, 0)) {
  126. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  127. if (!ret)
  128. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv4;
  129. else
  130. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv4;
  131. } else if (c->cap->sblk->gamut.version ==
  132. SDE_COLOR_PROCESS_VER(0x4, 1)) {
  133. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  134. if (!ret)
  135. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv41;
  136. else
  137. c->ops.setup_gamut = sde_setup_dspp_3d_gamutv41;
  138. } else if (c->cap->sblk->gamut.version ==
  139. SDE_COLOR_PROCESS_VER(0x4, 2)) {
  140. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_GAMUT, c->idx);
  141. c->ops.setup_gamut = NULL;
  142. if (!ret)
  143. c->ops.setup_gamut = reg_dmav1_setup_dspp_3d_gamutv42;
  144. }
  145. }
  146. static void dspp_dither(struct sde_hw_dspp *c)
  147. {
  148. if (c->cap->sblk->dither.version == SDE_COLOR_PROCESS_VER(0x1, 0x7))
  149. c->ops.setup_pa_dither = sde_setup_dspp_dither_v1_7;
  150. }
  151. static void dspp_hist(struct sde_hw_dspp *c)
  152. {
  153. if (c->cap->sblk->hist.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  154. c->ops.setup_histogram = sde_setup_dspp_hist_v1_7;
  155. c->ops.read_histogram = sde_read_dspp_hist_v1_7;
  156. c->ops.lock_histogram = sde_lock_dspp_hist_v1_7;
  157. }
  158. }
  159. static void dspp_vlut(struct sde_hw_dspp *c)
  160. {
  161. int ret = 0;
  162. if (c->cap->sblk->vlut.version == (SDE_COLOR_PROCESS_VER(0x1, 0x7))) {
  163. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_7;
  164. } else if (c->cap->sblk->vlut.version ==
  165. (SDE_COLOR_PROCESS_VER(0x1, 0x8))) {
  166. ret = reg_dmav1_init_dspp_op_v4(SDE_DSPP_VLUT, c->idx);
  167. if (!ret)
  168. c->ops.setup_vlut = reg_dmav1_setup_dspp_vlutv18;
  169. else
  170. c->ops.setup_vlut = sde_setup_dspp_pa_vlut_v1_8;
  171. }
  172. }
  173. static void dspp_ad(struct sde_hw_dspp *c)
  174. {
  175. if (c->cap->sblk->ad.version == SDE_COLOR_PROCESS_VER(4, 0)) {
  176. c->ops.setup_ad = sde_setup_dspp_ad4;
  177. c->ops.ad_read_intr_resp = sde_read_intr_resp_ad4;
  178. c->ops.validate_ad = sde_validate_dspp_ad4;
  179. }
  180. }
  181. static void dspp_ltm(struct sde_hw_dspp *c)
  182. {
  183. int ret = 0;
  184. if (c->cap->sblk->ltm.version == SDE_COLOR_PROCESS_VER(0x1, 0x0)) {
  185. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_INIT, c->idx);
  186. if (!ret)
  187. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_ROI, c->idx);
  188. if (!ret)
  189. ret = reg_dmav1_init_ltm_op_v6(SDE_LTM_VLUT, c->idx);
  190. if (!ret) {
  191. c->ops.setup_ltm_init = reg_dmav1_setup_ltm_initv1;
  192. c->ops.setup_ltm_roi = reg_dmav1_setup_ltm_roiv1;
  193. c->ops.setup_ltm_vlut = reg_dmav1_setup_ltm_vlutv1;
  194. } else {
  195. c->ops.setup_ltm_init = NULL;
  196. c->ops.setup_ltm_roi = NULL;
  197. c->ops.setup_ltm_vlut = NULL;
  198. }
  199. c->ops.setup_ltm_thresh = sde_setup_dspp_ltm_threshv1;
  200. c->ops.setup_ltm_hist_ctrl = sde_setup_dspp_ltm_hist_ctrlv1;
  201. c->ops.setup_ltm_hist_buffer = sde_setup_dspp_ltm_hist_bufferv1;
  202. c->ops.ltm_read_intr_status = sde_ltm_read_intr_status;
  203. }
  204. }
  205. static void (*dspp_blocks[SDE_DSPP_MAX])(struct sde_hw_dspp *c);
  206. static void _init_dspp_ops(void)
  207. {
  208. dspp_blocks[SDE_DSPP_IGC] = dspp_igc;
  209. dspp_blocks[SDE_DSPP_PCC] = dspp_pcc;
  210. dspp_blocks[SDE_DSPP_GC] = dspp_gc;
  211. dspp_blocks[SDE_DSPP_HSIC] = dspp_hsic;
  212. dspp_blocks[SDE_DSPP_MEMCOLOR] = dspp_memcolor;
  213. dspp_blocks[SDE_DSPP_SIXZONE] = dspp_sixzone;
  214. dspp_blocks[SDE_DSPP_GAMUT] = dspp_gamut;
  215. dspp_blocks[SDE_DSPP_DITHER] = dspp_dither;
  216. dspp_blocks[SDE_DSPP_HIST] = dspp_hist;
  217. dspp_blocks[SDE_DSPP_VLUT] = dspp_vlut;
  218. dspp_blocks[SDE_DSPP_AD] = dspp_ad;
  219. dspp_blocks[SDE_DSPP_LTM] = dspp_ltm;
  220. }
  221. static void _setup_dspp_ops(struct sde_hw_dspp *c, unsigned long features)
  222. {
  223. int i = 0;
  224. if (!c->cap->sblk)
  225. return;
  226. for (i = 0; i < SDE_DSPP_MAX; i++) {
  227. if (!test_bit(i, &features))
  228. continue;
  229. if (dspp_blocks[i])
  230. dspp_blocks[i](c);
  231. }
  232. }
  233. static struct sde_hw_blk_ops sde_hw_ops = {
  234. .start = NULL,
  235. .stop = NULL,
  236. };
  237. struct sde_hw_dspp *sde_hw_dspp_init(enum sde_dspp idx,
  238. void __iomem *addr,
  239. struct sde_mdss_cfg *m)
  240. {
  241. struct sde_hw_dspp *c;
  242. struct sde_dspp_cfg *cfg;
  243. int rc;
  244. if (!addr || !m)
  245. return ERR_PTR(-EINVAL);
  246. c = kzalloc(sizeof(*c), GFP_KERNEL);
  247. if (!c)
  248. return ERR_PTR(-ENOMEM);
  249. cfg = _dspp_offset(idx, m, addr, &c->hw);
  250. if (IS_ERR_OR_NULL(cfg)) {
  251. kfree(c);
  252. return ERR_PTR(-EINVAL);
  253. }
  254. /* Populate DSPP Top HW block */
  255. c->hw_top.base_off = addr;
  256. c->hw_top.blk_off = m->dspp_top.base;
  257. c->hw_top.length = m->dspp_top.len;
  258. c->hw_top.hwversion = m->hwversion;
  259. c->hw_top.log_mask = SDE_DBG_MASK_DSPP;
  260. /* Assign ops */
  261. c->idx = idx;
  262. c->cap = cfg;
  263. _init_dspp_ops();
  264. _setup_dspp_ops(c, c->cap->features);
  265. rc = sde_hw_blk_init(&c->base, SDE_HW_BLK_DSPP, idx, &sde_hw_ops);
  266. if (rc) {
  267. SDE_ERROR("failed to init hw blk %d\n", rc);
  268. goto blk_init_error;
  269. }
  270. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name, c->hw.blk_off,
  271. c->hw.blk_off + c->hw.length, c->hw.xin_id);
  272. if ((cfg->sblk->ltm.id == SDE_DSPP_LTM) && cfg->sblk->ltm.base) {
  273. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, "LTM",
  274. c->hw.blk_off + cfg->sblk->ltm.base,
  275. c->hw.blk_off + cfg->sblk->ltm.base + 0xC4,
  276. c->hw.xin_id);
  277. }
  278. return c;
  279. blk_init_error:
  280. kzfree(c);
  281. return ERR_PTR(rc);
  282. }
  283. void sde_hw_dspp_destroy(struct sde_hw_dspp *dspp)
  284. {
  285. if (dspp) {
  286. reg_dmav1_deinit_dspp_ops(dspp->idx);
  287. reg_dmav1_deinit_ltm_ops(dspp->idx);
  288. sde_hw_blk_destroy(&dspp->base);
  289. }
  290. kfree(dspp);
  291. }