wcd9378.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <sound/soc.h>
  13. #include <sound/tlv.h>
  14. #include <soc/soundwire.h>
  15. #include <linux/regmap.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dapm.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include <asoc/msm-cdc-supply.h>
  20. #include <bindings/audio-codec-port-types.h>
  21. #include <linux/qti-regmap-debugfs.h>
  22. #include "wcd9378-reg-masks.h"
  23. #include "wcd9378.h"
  24. #include "internal.h"
  25. #include "asoc/bolero-slave-internal.h"
  26. #define NUM_SWRS_DT_PARAMS 5
  27. #define WCD9378_MOBILE_MODE 0x01
  28. #define WCD9378_VERSION_1_0 1
  29. #define WCD9378_VERSION_ENTRY_SIZE 32
  30. #define SWR_BASECLK_19P2MHZ (0x01)
  31. #define SWR_BASECLK_24P576MHZ (0x03)
  32. #define SWR_BASECLK_22P5792MHZ (0x04)
  33. #define SWR_CLKSCALE_DIV2 (0x02)
  34. #define ADC_MODE_VAL_HIFI 0x01
  35. #define ADC_MODE_VAL_NORMAL 0x03
  36. #define ADC_MODE_VAL_LP 0x05
  37. #define PWR_LEVEL_LOHIFI_VAL 0x00
  38. #define PWR_LEVEL_LP_VAL 0x01
  39. #define PWR_LEVEL_HIFI_VAL 0x02
  40. #define PWR_LEVEL_ULP_VAL 0x03
  41. #define WCD9378_MBQ_ENABLE_MASK 0x2000
  42. #define MICB_USAGE_VAL_DISABLE 0x00
  43. #define MICB_USAGE_VAL_PULL_DOWN 0x01
  44. #define MICB_USAGE_VAL_1P2V 0x02
  45. #define MICB_USAGE_VAL_1P8VORPULLUP 0x03
  46. #define MICB_USAGE_VAL_2P5V 0x04
  47. #define MICB_USAGE_VAL_2P75V 0x05
  48. #define MICB_USAGE_VAL_2P2V 0xF0
  49. #define MICB_USAGE_VAL_2P7V 0xF1
  50. #define MICB_USAGE_VAL_2P8V 0xF2
  51. #define MICB_USAGE_VAL_MICB1_TABLE_VAL 0xF3
  52. #define MICB_USAGE_VAL_MICB2_TABLE_VAL 0xF4
  53. #define MICB_USAGE_VAL_MICB3_TABLE_VAL 0xF5
  54. #define MICB_NUM_MAX 3
  55. #define NUM_ATTEMPTS 20
  56. #define WCD9378_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  57. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  58. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  59. SNDRV_PCM_RATE_384000)
  60. /* Fractional Rates */
  61. #define WCD9378_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  62. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  63. #define WCD9378_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  64. SNDRV_PCM_FMTBIT_S24_LE |\
  65. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  66. #define WCD9378_EAR_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  67. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  68. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  69. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  70. .tlv.p = (tlv_array), \
  71. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  72. .put = wcd9378_ear_pa_put_gain, \
  73. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  74. #define WCD9378_AUX_PA_GAIN_TLV(xname, reg, shift, max, invert, tlv_array) \
  75. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  76. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  77. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  78. .tlv.p = (tlv_array), \
  79. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  80. .put = wcd9378_aux_pa_put_gain, \
  81. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert, 0) }
  82. enum {
  83. CODEC_TX = 0,
  84. CODEC_RX,
  85. };
  86. enum {
  87. RX2_HP_MODE,
  88. RX2_NORMAL_MODE,
  89. };
  90. enum {
  91. CLASS_AB_EN = 0,
  92. TX1_FOR_JACK,
  93. TX2_AMIC4_EN,
  94. TX2_AMIC1_EN,
  95. TX1_AMIC3_EN,
  96. TX1_AMIC2_EN,
  97. TX0_AMIC2_EN,
  98. TX0_AMIC1_EN,
  99. RX2_EAR_EN,
  100. RX2_AUX_EN,
  101. RX1_AUX_EN,
  102. RX0_EAR_EN,
  103. RX0_RX1_HPH_EN,
  104. };
  105. enum {
  106. WCD_ADC1 = 0,
  107. WCD_ADC2,
  108. WCD_ADC3,
  109. WCD_ADC4,
  110. ALLOW_BUCK_DISABLE,
  111. HPH_COMP_DELAY,
  112. HPH_PA_DELAY,
  113. AMIC2_BCS_ENABLE,
  114. WCD_SUPPLIES_LPM_MODE,
  115. WCD_ADC1_MODE,
  116. WCD_ADC2_MODE,
  117. WCD_ADC3_MODE,
  118. WCD_ADC4_MODE,
  119. WCD_AUX_EN,
  120. WCD_EAR_EN,
  121. };
  122. enum {
  123. SYS_USAGE_0,
  124. SYS_USAGE_1,
  125. SYS_USAGE_2,
  126. SYS_USAGE_3,
  127. SYS_USAGE_4,
  128. SYS_USAGE_5,
  129. SYS_USAGE_6,
  130. SYS_USAGE_7,
  131. SYS_USAGE_8,
  132. SYS_USAGE_9,
  133. SYS_USAGE_10,
  134. SYS_USAGE_11,
  135. SYS_USAGE_12,
  136. SYS_USAGE_NUM,
  137. };
  138. enum {
  139. NO_MICB_USED,
  140. MICB1,
  141. MICB2,
  142. MICB3,
  143. MICB_NUM,
  144. };
  145. enum {
  146. ADC_MODE_INVALID = 0,
  147. ADC_MODE_HIFI,
  148. ADC_MODE_NORMAL,
  149. ADC_MODE_LP,
  150. };
  151. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(ear_pa_gain, 600, -1800);
  152. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(aux_pa_gain, 600, -600);
  153. static const SNDRV_CTL_TLVD_DECLARE_DB_MINMAX(analog_gain, 0, 3000);
  154. static int wcd9378_reset(struct device *dev);
  155. static int wcd9378_reset_low(struct device *dev);
  156. static int wcd9378_swr_slave_clk_set(struct device *dev, int bank, int path, bool enable);
  157. static void wcd9378_class_load(struct snd_soc_component *component);
  158. /* sys_usage:
  159. * rx0_rx1_hph_en,
  160. * rx0_ear_en, rx1_aux_en, rx2_aux_en, rx2_ear_en,
  161. * tx0_amic1_en, tx0_amic2_en, tx1_amic2_en, tx1_amic3_en,
  162. * tx2_amic1_en, tx2_amic4_en, tx1_for_jack, class_ab_en;
  163. */
  164. static const int sys_usage[SYS_USAGE_NUM] = {
  165. [SYS_USAGE_0] = 0x0c95, /*0b0 1100 1001 0101*/
  166. [SYS_USAGE_1] = 0x12a7, /*0b1 0010 1010 0111*/
  167. [SYS_USAGE_2] = 0x0c99, /*0b0 1100 1001 1001*/
  168. [SYS_USAGE_3] = 0x1aab, /*0b1 1010 1010 1011*/
  169. [SYS_USAGE_4] = 0x0894, /*0b0 1000 1001 0100*/
  170. [SYS_USAGE_5] = 0x11a6, /*0b1 0001 1010 0110*/
  171. [SYS_USAGE_6] = 0x0898, /*0b0 1000 1001 1000*/
  172. [SYS_USAGE_7] = 0x11ab, /*0b1 0001 1010 1011*/
  173. [SYS_USAGE_8] = 0x126a, /*0b1 0010 0110 1010*/
  174. [SYS_USAGE_9] = 0x116b, /*0b1 0001 0110 1011*/
  175. [SYS_USAGE_10] = 0x1ca7, /*0b1 1100 1010 0111*/
  176. [SYS_USAGE_11] = 0x1195, /*0b1 0001 1001 0101*/
  177. [SYS_USAGE_12] = 0x1296, /*0b1 0010 1001 0101*/
  178. };
  179. static const struct regmap_irq wcd9378_regmap_irqs[WCD9378_NUM_IRQS] = {
  180. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  181. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  182. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  183. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  184. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_SW_DET, 0, 0x10),
  185. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_OCP_INT, 0, 0x20),
  186. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_CNP_INT, 0, 0x40),
  187. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_OCP_INT, 0, 0x80),
  188. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_CNP_INT, 1, 0x01),
  189. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_CNP_INT, 1, 0x02),
  190. REGMAP_IRQ_REG(WCD9378_IRQ_EAR_SCD_INT, 1, 0x04),
  191. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_CNP_INT, 1, 0x08),
  192. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_SCD_INT, 1, 0x10),
  193. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  194. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  195. REGMAP_IRQ_REG(WCD9378_IRQ_AUX_PDM_WD_INT, 1, 0x80),
  196. REGMAP_IRQ_REG(WCD9378_IRQ_LDORT_SCD_INT, 2, 0x01),
  197. REGMAP_IRQ_REG(WCD9378_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  198. REGMAP_IRQ_REG(WCD9378_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  199. REGMAP_IRQ_REG(WCD9378_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  200. };
  201. static int wcd9378_handle_post_irq(void *data)
  202. {
  203. struct wcd9378_priv *wcd9378 = data;
  204. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  205. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_1, &sts1);
  206. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_2, &sts2);
  207. regmap_read(wcd9378->regmap, SWRS_SCP_SDCA_INTSTAT_3, &sts3);
  208. wcd9378->tx_swr_dev->slave_irq_pending =
  209. ((sts1 || sts2 || !sts3) ? true : false);
  210. return IRQ_HANDLED;
  211. }
  212. static struct regmap_irq_chip wcd9378_regmap_irq_chip = {
  213. .name = "wcd9378",
  214. .irqs = wcd9378_regmap_irqs,
  215. .num_irqs = ARRAY_SIZE(wcd9378_regmap_irqs),
  216. .num_regs = 3,
  217. .status_base = SWRS_SCP_SDCA_INTSTAT_1,
  218. .unmask_base = SWRS_SCP_SDCA_INTMASK_1,
  219. .type_base = SWRS_SCP_SDCA_INTRTYPE_1,
  220. .ack_base = SWRS_SCP_SDCA_INTSTAT_1,
  221. .use_ack = 1,
  222. .runtime_pm = false,
  223. .handle_post_irq = wcd9378_handle_post_irq,
  224. .irq_drv_data = NULL,
  225. };
  226. static int wcd9378_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  227. {
  228. int ret = 0;
  229. int bank = 0;
  230. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  231. if (ret)
  232. return -EINVAL;
  233. return ((bank & 0x40) ? 1 : 0);
  234. }
  235. static int wcd9378_init_reg(struct snd_soc_component *component)
  236. {
  237. struct wcd9378_priv *wcd9378 =
  238. snd_soc_component_get_drvdata(component);
  239. u32 val = 0;
  240. val = snd_soc_component_read(component, WCD9378_EFUSE_REG_16);
  241. if (!val)
  242. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  243. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  244. 0x03);
  245. else
  246. snd_soc_component_update_bits(component, WCD9378_MBHC_CTL_SPARE_1,
  247. WCD9378_MBHC_CTL_SPARE_1_BIASGEN_RES_CTRL_MASK,
  248. 0x01);
  249. /*0.9 Volts*/
  250. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  251. WCD9378_SLEEP_CTL_BG_CTL_MASK, 0x0E);
  252. /*BG_EN ENABLE*/
  253. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  254. WCD9378_SLEEP_CTL_BG_EN_MASK, 0x80);
  255. usleep_range(1000, 1010);
  256. /*LDOL_BG_SEL SLEEP_BG*/
  257. snd_soc_component_update_bits(component, WCD9378_SLEEP_CTL,
  258. WCD9378_SLEEP_CTL_LDOL_BG_SEL_MASK, 0x40);
  259. usleep_range(1000, 1010);
  260. /*Start up analog master bias. Sequence cannot change*/
  261. /*VBG_FINE_ADJ 0.005 Volts*/
  262. snd_soc_component_update_bits(component, WCD9378_BIAS_VBG_FINE_ADJ,
  263. WCD9378_BIAS_VBG_FINE_ADJ_VBG_FINE_ADJ_MASK, 0xB0);
  264. /*ANALOG_BIAS_EN ENABLE*/
  265. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  266. WCD9378_ANA_BIAS_ANALOG_BIAS_EN_MASK, 0x80);
  267. /*PRECHRG_EN ENABLE*/
  268. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  269. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x40);
  270. usleep_range(10000, 10010);
  271. /*PRECHRG_EN DISABLE*/
  272. snd_soc_component_update_bits(component, WCD9378_ANA_BIAS,
  273. WCD9378_ANA_BIAS_PRECHRG_EN_MASK, 0x00);
  274. /*End Analog Master Bias enable*/
  275. /*ANA_TXSCBIAS_CLK_EN ENABLE*/
  276. snd_soc_component_update_bits(component, WCD9378_CDC_ANA_TX_CLK_CTL,
  277. WCD9378_CDC_ANA_TX_CLK_CTL_ANA_TXSCBIAS_CLK_EN_MASK, 0x01);
  278. /*SEQ_BYPASS ENABLE*/
  279. snd_soc_component_update_bits(component, WCD9378_TX_COM_TXFE_DIV_CTL,
  280. WCD9378_TX_COM_TXFE_DIV_CTL_SEQ_BYPASS_MASK, 0x80);
  281. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  282. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL0,
  283. WCD9378_PDM_WD_CTL0_TIME_OUT_SEL_PCM_MASK, 0x10);
  284. /*TIME_OUT_SEL_PCM 160_CYCLES*/
  285. snd_soc_component_update_bits(component, WCD9378_PDM_WD_CTL1,
  286. WCD9378_PDM_WD_CTL1_TIME_OUT_SEL_PCM_MASK, 0x10);
  287. /*IBIAS_LDO_DRIVER 5e-06*/
  288. snd_soc_component_update_bits(component, WCD9378_MICB1_TEST_CTL_2,
  289. WCD9378_MICB1_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  290. /*IBIAS_LDO_DRIVER 5e-06*/
  291. snd_soc_component_update_bits(component, WCD9378_MICB2_TEST_CTL_2,
  292. WCD9378_MICB2_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  293. /*IBIAS_LDO_DRIVER 5e-06*/
  294. snd_soc_component_update_bits(component, WCD9378_MICB3_TEST_CTL_2,
  295. WCD9378_MICB3_TEST_CTL_2_IBIAS_LDO_DRIVER_MASK, 0x01);
  296. /*SHORT_PROT_EN ENABLE*/
  297. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  298. WCD9378_ANA_EAR_SHORT_PROT_EN_MASK, 0x40);
  299. /*OCP FSM EN*/
  300. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  301. WCD9378_HPH_OCP_CTL_OCP_FSM_EN_MASK, 0x10);
  302. /*SCD OP EN*/
  303. snd_soc_component_update_bits(component, WCD9378_HPH_OCP_CTL,
  304. WCD9378_HPH_OCP_CTL_SCD_OP_EN_MASK, 0x02);
  305. /*HD2_RES_DIV_CTL_L 82.77*/
  306. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L,
  307. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_L_HD2_RES_DIV_CTL_L_MASK, 0x04);
  308. /*HD2_RES_DIV_CTL_R 82.77*/
  309. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R,
  310. WCD9378_HPH_NEW_INT_RDAC_HD2_CTL_R_HD2_RES_DIV_CTL_R_MASK, 0x04);
  311. /*OPAMP_CHOP_CLK_EN DISABLE*/
  312. snd_soc_component_update_bits(component, WCD9378_HPH_RDAC_CLK_CTL1,
  313. WCD9378_HPH_RDAC_CLK_CTL1_OPAMP_CHOP_CLK_EN_MASK, 0x00);
  314. /*RDAC_GAINCTL 0.55*/
  315. snd_soc_component_update_bits(component, WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL,
  316. WCD9378_HPH_NEW_INT_RDAC_GAIN_CTL_RDAC_GAINCTL_MASK, 0x50);
  317. /*HPH_UP_T0: 0.002*/
  318. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T0,
  319. WCD9378_HPH_UP_T0_HPH_UP_T0_MASK, 0x05);
  320. /*HPH_UP_T9: 0.002*/
  321. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T9,
  322. WCD9378_HPH_UP_T9_HPH_UP_T9_MASK, 0x05);
  323. /*HPH_DN_T0: 0.007*/
  324. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T0,
  325. WCD9378_HPH_DN_T0_HPH_DN_T0_MASK, 0x06);
  326. /*SM0 MB SEL:MB1*/
  327. snd_soc_component_update_bits(component, WCD9378_SM0_MB_SEL,
  328. WCD9378_SM0_MB_SEL_SM0_MB_SEL_MASK, 0x01);
  329. /*SM1 MB SEL:MB2*/
  330. snd_soc_component_update_bits(component, WCD9378_SM1_MB_SEL,
  331. WCD9378_SM1_MB_SEL_SM1_MB_SEL_MASK, 0x02);
  332. /*SM2 MB SEL:MB3*/
  333. snd_soc_component_update_bits(component, WCD9378_SM2_MB_SEL,
  334. WCD9378_SM2_MB_SEL_SM2_MB_SEL_MASK, 0x03);
  335. /*INIT SYS_USAGE*/
  336. snd_soc_component_update_bits(component,
  337. WCD9378_SYS_USAGE_CTRL,
  338. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  339. 0);
  340. wcd9378->sys_usage = 0;
  341. wcd9378_class_load(component);
  342. return 0;
  343. }
  344. static int wcd9378_set_port_params(struct snd_soc_component *component,
  345. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  346. u8 *ch_mask, u32 *ch_rate,
  347. u8 *port_type, u8 path)
  348. {
  349. int i, j;
  350. u8 num_ports = 0;
  351. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  352. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  353. switch (path) {
  354. case CODEC_RX:
  355. map = &wcd9378->rx_port_mapping;
  356. num_ports = wcd9378->num_rx_ports;
  357. break;
  358. case CODEC_TX:
  359. map = &wcd9378->tx_port_mapping;
  360. num_ports = wcd9378->num_tx_ports;
  361. break;
  362. default:
  363. dev_err(component->dev, "%s Invalid path selected %u\n",
  364. __func__, path);
  365. return -EINVAL;
  366. }
  367. for (i = 0; i <= num_ports; i++) {
  368. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  369. if ((*map)[i][j].slave_port_type == slv_prt_type)
  370. goto found;
  371. }
  372. }
  373. found:
  374. if (i > num_ports || j == MAX_CH_PER_PORT) {
  375. dev_err(component->dev, "%s Failed to find slave port for type %u\n",
  376. __func__, slv_prt_type);
  377. return -EINVAL;
  378. }
  379. *port_id = i;
  380. *num_ch = (*map)[i][j].num_ch;
  381. *ch_mask = (*map)[i][j].ch_mask;
  382. *ch_rate = (*map)[i][j].ch_rate;
  383. *port_type = (*map)[i][j].master_port_type;
  384. return 0;
  385. }
  386. static int wcd9378_parse_port_params(struct device *dev,
  387. char *prop, u8 path)
  388. {
  389. u32 *dt_array, map_size, max_uc;
  390. int ret = 0;
  391. u32 cnt = 0;
  392. u32 i, j;
  393. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  394. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  395. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  396. switch (path) {
  397. case CODEC_TX:
  398. map = &wcd9378->tx_port_params;
  399. map_uc = &wcd9378->swr_tx_port_params;
  400. break;
  401. default:
  402. ret = -EINVAL;
  403. goto err_port_map;
  404. }
  405. if (!of_find_property(dev->of_node, prop,
  406. &map_size)) {
  407. dev_err(dev, "missing port mapping prop %s\n", prop);
  408. ret = -EINVAL;
  409. goto err_port_map;
  410. }
  411. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  412. if (max_uc != SWR_UC_MAX) {
  413. dev_err(dev, "%s: port params not provided for all usecases\n",
  414. __func__);
  415. ret = -EINVAL;
  416. goto err_port_map;
  417. }
  418. dt_array = kzalloc(map_size, GFP_KERNEL);
  419. if (!dt_array) {
  420. ret = -ENOMEM;
  421. goto err_alloc;
  422. }
  423. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  424. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  425. if (ret) {
  426. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  427. __func__, prop);
  428. goto err_pdata_fail;
  429. }
  430. for (i = 0; i < max_uc; i++) {
  431. for (j = 0; j < SWR_NUM_PORTS; j++) {
  432. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  433. (*map)[i][j].offset1 = dt_array[cnt];
  434. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  435. }
  436. (*map_uc)[i].pp = &(*map)[i][0];
  437. }
  438. kfree(dt_array);
  439. return 0;
  440. err_pdata_fail:
  441. kfree(dt_array);
  442. err_alloc:
  443. err_port_map:
  444. return ret;
  445. }
  446. static int wcd9378_parse_port_mapping(struct device *dev,
  447. char *prop, u8 path)
  448. {
  449. u32 *dt_array, map_size, map_length;
  450. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  451. u32 slave_port_type, master_port_type;
  452. u32 i, ch_iter = 0;
  453. int ret = 0;
  454. u8 *num_ports = NULL;
  455. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  456. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  457. switch (path) {
  458. case CODEC_RX:
  459. map = &wcd9378->rx_port_mapping;
  460. num_ports = &wcd9378->num_rx_ports;
  461. break;
  462. case CODEC_TX:
  463. map = &wcd9378->tx_port_mapping;
  464. num_ports = &wcd9378->num_tx_ports;
  465. break;
  466. default:
  467. dev_err(dev, "%s Invalid path selected %u\n",
  468. __func__, path);
  469. return -EINVAL;
  470. }
  471. if (!of_find_property(dev->of_node, prop,
  472. &map_size)) {
  473. dev_err(dev, "missing port mapping prop %s\n", prop);
  474. ret = -EINVAL;
  475. goto err_port_map;
  476. }
  477. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  478. dt_array = kzalloc(map_size, GFP_KERNEL);
  479. if (!dt_array) {
  480. ret = -ENOMEM;
  481. goto err_alloc;
  482. }
  483. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  484. NUM_SWRS_DT_PARAMS * map_length);
  485. if (ret) {
  486. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  487. __func__, prop);
  488. goto err_pdata_fail;
  489. }
  490. for (i = 0; i < map_length; i++) {
  491. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  492. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  493. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  494. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  495. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  496. if (port_num != old_port_num)
  497. ch_iter = 0;
  498. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  499. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  500. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  501. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  502. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  503. old_port_num = port_num;
  504. }
  505. *num_ports = port_num;
  506. kfree(dt_array);
  507. return 0;
  508. err_pdata_fail:
  509. kfree(dt_array);
  510. err_alloc:
  511. err_port_map:
  512. return ret;
  513. }
  514. static int wcd9378_tx_connect_port(struct snd_soc_component *component,
  515. u8 slv_port_type, int clk_rate,
  516. u8 enable)
  517. {
  518. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  519. u8 port_id, num_ch, ch_mask;
  520. u8 ch_type = 0;
  521. u32 ch_rate;
  522. int slave_ch_idx;
  523. u8 num_port = 1;
  524. int ret = 0;
  525. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  526. &num_ch, &ch_mask, &ch_rate,
  527. &ch_type, CODEC_TX);
  528. if (ret)
  529. return ret;
  530. if (clk_rate)
  531. ch_rate = clk_rate;
  532. slave_ch_idx = wcd9378_slave_get_slave_ch_val(slv_port_type);
  533. if (slave_ch_idx != -EINVAL)
  534. ch_type = wcd9378->tx_master_ch_map[slave_ch_idx];
  535. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  536. __func__, slave_ch_idx, ch_type);
  537. if (enable)
  538. ret = swr_connect_port(wcd9378->tx_swr_dev, &port_id,
  539. num_port, &ch_mask, &ch_rate,
  540. &num_ch, &ch_type);
  541. else
  542. ret = swr_disconnect_port(wcd9378->tx_swr_dev, &port_id,
  543. num_port, &ch_mask, &ch_type);
  544. return ret;
  545. }
  546. static int wcd9378_rx_connect_port(struct snd_soc_component *component,
  547. u8 slv_port_type, u8 enable)
  548. {
  549. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  550. u8 port_id, num_ch, ch_mask, port_type;
  551. u32 ch_rate;
  552. u8 num_port = 1;
  553. int ret = 0;
  554. ret = wcd9378_set_port_params(component, slv_port_type, &port_id,
  555. &num_ch, &ch_mask, &ch_rate,
  556. &port_type, CODEC_RX);
  557. if (ret)
  558. return ret;
  559. if (enable)
  560. ret = swr_connect_port(wcd9378->rx_swr_dev, &port_id,
  561. num_port, &ch_mask, &ch_rate,
  562. &num_ch, &port_type);
  563. else
  564. ret = swr_disconnect_port(wcd9378->rx_swr_dev, &port_id,
  565. num_port, &ch_mask, &port_type);
  566. return ret;
  567. }
  568. static int wcd9378_enable_clsh(struct snd_soc_dapm_widget *w,
  569. struct snd_kcontrol *kcontrol,
  570. int event)
  571. {
  572. struct snd_soc_component *component =
  573. snd_soc_dapm_to_component(w->dapm);
  574. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  575. int mode = wcd9378->hph_mode;
  576. int ret = 0;
  577. int bank = 0;
  578. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  579. w->name, event);
  580. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  581. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  582. wcd9378_rx_connect_port(component, CLSH,
  583. SND_SOC_DAPM_EVENT_ON(event));
  584. }
  585. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  586. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  587. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  588. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, false);
  589. ret = swr_slvdev_datapath_control(
  590. wcd9378->rx_swr_dev,
  591. wcd9378->rx_swr_dev->dev_num,
  592. false);
  593. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, false);
  594. }
  595. return ret;
  596. }
  597. static int wcd9378_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  598. struct snd_kcontrol *kcontrol,
  599. int event)
  600. {
  601. struct snd_soc_component *component =
  602. snd_soc_dapm_to_component(w->dapm);
  603. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  604. u32 dmic_clk_reg, dmic_clk_en_reg;
  605. s32 *dmic_clk_cnt;
  606. u8 dmic_ctl_shift = 0;
  607. u8 dmic_clk_shift = 0;
  608. u8 dmic_clk_mask = 0;
  609. u32 dmic2_left_en = 0;
  610. int ret = 0;
  611. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  612. w->name, event);
  613. switch (w->shift) {
  614. case 0:
  615. case 1:
  616. dmic_clk_cnt = &(wcd9378->dmic_0_1_clk_cnt);
  617. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  618. dmic_clk_en_reg = WCD9378_CDC_DMIC1_CTL;
  619. dmic_clk_mask = 0x0F;
  620. dmic_clk_shift = 0x00;
  621. dmic_ctl_shift = 0x00;
  622. break;
  623. case 2:
  624. dmic2_left_en = WCD9378_CDC_DMIC2_CTL;
  625. fallthrough;
  626. case 3:
  627. dmic_clk_cnt = &(wcd9378->dmic_2_3_clk_cnt);
  628. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_1_2;
  629. dmic_clk_en_reg = WCD9378_CDC_DMIC2_CTL;
  630. dmic_clk_mask = 0xF0;
  631. dmic_clk_shift = 0x04;
  632. dmic_ctl_shift = 0x01;
  633. break;
  634. case 4:
  635. case 5:
  636. dmic_clk_cnt = &(wcd9378->dmic_4_5_clk_cnt);
  637. dmic_clk_reg = WCD9378_CDC_DMIC_RATE_3_4;
  638. dmic_clk_en_reg = WCD9378_CDC_DMIC3_CTL;
  639. dmic_clk_mask = 0x0F;
  640. dmic_clk_shift = 0x00;
  641. dmic_ctl_shift = 0x02;
  642. break;
  643. default:
  644. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  645. __func__);
  646. return -EINVAL;
  647. };
  648. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  649. __func__, event, (w->shift + 1), *dmic_clk_cnt);
  650. switch (event) {
  651. case SND_SOC_DAPM_PRE_PMU:
  652. snd_soc_component_update_bits(component,
  653. WCD9378_CDC_AMIC_CTL,
  654. (0x01 << dmic_ctl_shift), 0x00);
  655. /* 250us sleep as per HW requirement */
  656. usleep_range(250, 260);
  657. if (dmic2_left_en)
  658. snd_soc_component_update_bits(component,
  659. dmic2_left_en, 0x80, 0x80);
  660. /* Setting DMIC clock rate to 2.4MHz */
  661. snd_soc_component_update_bits(component,
  662. dmic_clk_reg, dmic_clk_mask,
  663. (0x03 << dmic_clk_shift));
  664. snd_soc_component_update_bits(component,
  665. dmic_clk_en_reg, 0x08, 0x08);
  666. /* enable clock scaling */
  667. snd_soc_component_update_bits(component,
  668. WCD9378_CDC_DMIC_CTL, 0x06, 0x06);
  669. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  670. wcd9378->tx_swr_dev->dev_num,
  671. true);
  672. break;
  673. case SND_SOC_DAPM_POST_PMD:
  674. wcd9378_tx_connect_port(component, DMIC0 + (w->shift), 0,
  675. false);
  676. snd_soc_component_update_bits(component,
  677. WCD9378_CDC_AMIC_CTL,
  678. (0x01 << dmic_ctl_shift),
  679. (0x01 << dmic_ctl_shift));
  680. if (dmic2_left_en)
  681. snd_soc_component_update_bits(component,
  682. dmic2_left_en, 0x80, 0x00);
  683. snd_soc_component_update_bits(component,
  684. dmic_clk_en_reg, 0x08, 0x00);
  685. break;
  686. };
  687. return ret;
  688. }
  689. /*
  690. * wcd9378_get_micb_vout_ctl_val: converts micbias from volts to register value
  691. * @micb_mv: micbias in mv
  692. *
  693. * return register value converted
  694. */
  695. int wcd9378_get_micb_vout_ctl_val(u32 micb_mv)
  696. {
  697. /* min micbias voltage is 1V and maximum is 2.85V */
  698. if (micb_mv < 1000 || micb_mv > 2850) {
  699. pr_err("%s: unsupported micbias voltage\n", __func__);
  700. return -EINVAL;
  701. }
  702. return (micb_mv - 1000) / 50;
  703. }
  704. EXPORT_SYMBOL_GPL(wcd9378_get_micb_vout_ctl_val);
  705. /*
  706. * wcd9378_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  707. * @component: handle to snd_soc_component *
  708. * @req_volt: micbias voltage to be set
  709. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  710. *
  711. * return 0 if adjustment is success or error code in case of failure
  712. */
  713. static int wcd9378_micb_table_value_set(struct snd_soc_component *component,
  714. u32 micb_mv, int micb_num)
  715. {
  716. int vcout_ctl;
  717. switch (micb_mv) {
  718. case 2200:
  719. return MICB_USAGE_VAL_2P2V;
  720. case 2700:
  721. return MICB_USAGE_VAL_2P7V;
  722. case 2800:
  723. return MICB_USAGE_VAL_2P8V;
  724. default:
  725. vcout_ctl = wcd9378_get_micb_vout_ctl_val(micb_mv);
  726. if (micb_num == MIC_BIAS_1) {
  727. snd_soc_component_update_bits(component,
  728. WCD9378_MICB_REMAP_TABLE_VAL_3,
  729. WCD9378_MICB_REMAP_TABLE_VAL_3_MICB_REMAP_TABLE_VAL_3_MASK,
  730. vcout_ctl);
  731. return MICB_USAGE_VAL_MICB1_TABLE_VAL;
  732. } else if (micb_num == MIC_BIAS_2) {
  733. snd_soc_component_update_bits(component,
  734. WCD9378_MICB_REMAP_TABLE_VAL_4,
  735. WCD9378_MICB_REMAP_TABLE_VAL_4_MICB_REMAP_TABLE_VAL_4_MASK,
  736. vcout_ctl);
  737. return MICB_USAGE_VAL_MICB2_TABLE_VAL;
  738. } else if (micb_num == MIC_BIAS_3) {
  739. snd_soc_component_update_bits(component,
  740. WCD9378_MICB_REMAP_TABLE_VAL_5,
  741. WCD9378_MICB_REMAP_TABLE_VAL_5_MICB_REMAP_TABLE_VAL_5_MASK,
  742. vcout_ctl);
  743. return MICB_USAGE_VAL_MICB3_TABLE_VAL;
  744. }
  745. }
  746. return 0;
  747. }
  748. static int wcd9378_micb_usage_value_convert(struct snd_soc_component *component,
  749. u32 micb_mv, int micb_num)
  750. {
  751. switch (micb_mv) {
  752. case 0:
  753. return MICB_USAGE_VAL_PULL_DOWN;
  754. case 1200:
  755. return MICB_USAGE_VAL_1P2V;
  756. case 1800:
  757. return MICB_USAGE_VAL_1P8VORPULLUP;
  758. case 2500:
  759. return MICB_USAGE_VAL_2P5V;
  760. case 2750:
  761. return MICB_USAGE_VAL_2P75V;
  762. default:
  763. return wcd9378_micb_table_value_set(component, micb_mv, micb_num);
  764. }
  765. return MICB_USAGE_VAL_DISABLE;
  766. }
  767. int wcd9378_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  768. int req_volt, int micb_num)
  769. {
  770. struct wcd9378_priv *wcd9378 =
  771. snd_soc_component_get_drvdata(component);
  772. int micb_usage = 0, micb_mask = 0, req_vout_ctl = 0;
  773. if (wcd9378 == NULL) {
  774. dev_err(component->dev,
  775. "%s: wcd9378 private data is NULL\n", __func__);
  776. return -EINVAL;
  777. }
  778. switch (micb_num) {
  779. case MIC_BIAS_1:
  780. micb_usage = WCD9378_IT11_USAGE;
  781. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  782. break;
  783. case MIC_BIAS_2:
  784. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  785. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  786. break;
  787. case MIC_BIAS_3:
  788. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  789. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  790. break;
  791. default:
  792. dev_err(component->dev,
  793. "%s: wcd9378 private data is NULL\n", __func__);
  794. break;
  795. }
  796. mutex_lock(&wcd9378->micb_lock);
  797. req_vout_ctl =
  798. wcd9378_micb_usage_value_convert(component, req_volt, micb_num);
  799. snd_soc_component_update_bits(component,
  800. micb_usage, micb_mask, req_vout_ctl);
  801. if (micb_num == MIC_BIAS_2) {
  802. dev_err(component->dev,
  803. "%s: sj micbias set\n", __func__);
  804. snd_soc_component_update_bits(component,
  805. WCD9378_IT31_MICB,
  806. WCD9378_IT31_MICB_IT31_MICB_MASK,
  807. req_vout_ctl);
  808. wcd9378->curr_micbias2 = req_volt;
  809. }
  810. mutex_unlock(&wcd9378->micb_lock);
  811. return 0;
  812. }
  813. EXPORT_SYMBOL_GPL(wcd9378_mbhc_micb_adjust_voltage);
  814. void wcd9378_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  815. bool bcs_disable)
  816. {
  817. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  818. if (wcd9378->update_wcd_event) {
  819. if (bcs_disable)
  820. wcd9378->update_wcd_event(wcd9378->handle,
  821. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  822. else
  823. wcd9378->update_wcd_event(wcd9378->handle,
  824. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  825. }
  826. }
  827. static int wcd9378_get_clk_rate(int mode)
  828. {
  829. int rate;
  830. switch (mode) {
  831. case ADC_MODE_LP:
  832. rate = SWR_CLK_RATE_4P8MHZ;
  833. break;
  834. case ADC_MODE_INVALID:
  835. case ADC_MODE_NORMAL:
  836. case ADC_MODE_HIFI:
  837. default:
  838. rate = SWR_CLK_RATE_9P6MHZ;
  839. break;
  840. }
  841. pr_debug("%s: mode: %d, rate: %d\n", __func__, mode, rate);
  842. return rate;
  843. }
  844. static int wcd9378_get_adc_mode_val(int mode)
  845. {
  846. int ret = 0;
  847. switch (mode) {
  848. case ADC_MODE_INVALID:
  849. case ADC_MODE_NORMAL:
  850. ret = ADC_MODE_VAL_NORMAL;
  851. break;
  852. case ADC_MODE_HIFI:
  853. ret = ADC_MODE_VAL_HIFI;
  854. break;
  855. case ADC_MODE_LP:
  856. ret = ADC_MODE_VAL_LP;
  857. break;
  858. default:
  859. ret = -EINVAL;
  860. pr_err("%s: invalid ADC mode value %d\n", __func__, mode);
  861. break;
  862. }
  863. return ret;
  864. }
  865. static int wcd9378_sys_usage_auto_udpate(struct snd_soc_component *component,
  866. int sys_usage_bit, bool set_enable)
  867. {
  868. struct wcd9378_priv *wcd9378 =
  869. snd_soc_component_get_drvdata(component);
  870. int i = 0;
  871. dev_dbg(component->dev,
  872. "%s: enter, current sys_usage: %d, sys_usage_status: 0x%x, sys_usage_bit: %d, set_enable: %d\n",
  873. __func__, wcd9378->sys_usage,
  874. wcd9378->sys_usage_status,
  875. sys_usage_bit, set_enable);
  876. mutex_lock(&wcd9378->sys_usage_lock);
  877. if (set_enable) {
  878. set_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  879. if ((sys_usage[wcd9378->sys_usage] &
  880. wcd9378->sys_usage_status) == wcd9378->sys_usage_status)
  881. goto exit;
  882. for (i = 0; i < SYS_USAGE_NUM; i++) {
  883. if ((sys_usage[i] & wcd9378->sys_usage_status)
  884. == wcd9378->sys_usage_status) {
  885. snd_soc_component_update_bits(component,
  886. WCD9378_SYS_USAGE_CTRL,
  887. WCD9378_SYS_USAGE_CTRL_SYS_USAGE_CTRL_MASK,
  888. i);
  889. wcd9378->sys_usage = i;
  890. dev_dbg(component->dev, "%s: update sys_usage: %d\n",
  891. __func__, wcd9378->sys_usage);
  892. goto exit;
  893. }
  894. }
  895. dev_dbg(component->dev, "%s: cannot find sys_usage\n",
  896. __func__);
  897. } else {
  898. clear_bit(sys_usage_bit, &wcd9378->sys_usage_status);
  899. }
  900. exit:
  901. mutex_unlock(&wcd9378->sys_usage_lock);
  902. return 0;
  903. }
  904. static int wcd9378_sys_usage_bit_get(
  905. struct snd_soc_component *component, u32 w_shift,
  906. int *sys_usage_bit, int event)
  907. {
  908. struct wcd9378_priv *wcd9378 =
  909. snd_soc_component_get_drvdata(component);
  910. dev_dbg(component->dev, "%s: wshift: %d event: %d\n", __func__,
  911. w_shift, event);
  912. switch (event) {
  913. case SND_SOC_DAPM_PRE_PMU:
  914. switch (w_shift) {
  915. case ADC1:
  916. if ((snd_soc_component_read(component,
  917. WCD9378_TX_NEW_TX_CH12_MUX) &
  918. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x01) {
  919. *sys_usage_bit = TX0_AMIC1_EN;
  920. } else if ((snd_soc_component_read(component,
  921. WCD9378_TX_NEW_TX_CH12_MUX) &
  922. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_MASK) == 0x02) {
  923. *sys_usage_bit = TX0_AMIC2_EN;
  924. } else {
  925. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  926. __func__);
  927. return -EINVAL;
  928. }
  929. break;
  930. case ADC2:
  931. if ((snd_soc_component_read(component,
  932. WCD9378_TX_NEW_TX_CH12_MUX) &
  933. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  934. *sys_usage_bit = TX1_AMIC2_EN;
  935. } else if ((snd_soc_component_read(component,
  936. WCD9378_TX_NEW_TX_CH12_MUX) &
  937. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x18) {
  938. *sys_usage_bit = TX1_AMIC3_EN;
  939. } else {
  940. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  941. __func__);
  942. return -EINVAL;
  943. }
  944. break;
  945. case ADC3:
  946. if ((snd_soc_component_read(component,
  947. WCD9378_TX_NEW_TX_CH34_MUX) &
  948. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT) == 0x01) {
  949. *sys_usage_bit = TX2_AMIC1_EN;
  950. } else if ((snd_soc_component_read(component,
  951. WCD9378_TX_NEW_TX_CH34_MUX) &
  952. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT) == 0x03) {
  953. *sys_usage_bit = TX2_AMIC4_EN;
  954. } else {
  955. dev_err(component->dev, "%s: unsupport usecase, pls check\n",
  956. __func__);
  957. return -EINVAL;
  958. }
  959. break;
  960. default:
  961. break;
  962. }
  963. break;
  964. case SND_SOC_DAPM_POST_PMD:
  965. switch (w_shift) {
  966. case ADC1:
  967. if (test_bit(TX0_AMIC1_EN, &wcd9378->sys_usage_status))
  968. *sys_usage_bit = TX0_AMIC1_EN;
  969. if (test_bit(TX0_AMIC2_EN, &wcd9378->sys_usage_status))
  970. *sys_usage_bit = TX0_AMIC2_EN;
  971. break;
  972. case ADC2:
  973. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  974. *sys_usage_bit = TX1_AMIC2_EN;
  975. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status))
  976. *sys_usage_bit = TX1_AMIC3_EN;
  977. break;
  978. case ADC3:
  979. if (test_bit(TX2_AMIC1_EN, &wcd9378->sys_usage_status))
  980. *sys_usage_bit = TX2_AMIC1_EN;
  981. if (test_bit(TX2_AMIC4_EN, &wcd9378->sys_usage_status))
  982. *sys_usage_bit = TX2_AMIC4_EN;
  983. break;
  984. default:
  985. break;
  986. }
  987. break;
  988. default:
  989. break;
  990. }
  991. dev_dbg(component->dev, "%s: done, event: %d, sys_usage_bit: %d\n",
  992. __func__, event, *sys_usage_bit);
  993. return 0;
  994. }
  995. static int wcd9378_tx_sequencer_enable(struct snd_soc_dapm_widget *w,
  996. struct snd_kcontrol *kcontrol, int event)
  997. {
  998. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  999. struct wcd9378_priv *wcd9378 =
  1000. snd_soc_component_get_drvdata(component);
  1001. int mode_val = 0, bank = 0, ret = 0, rate = 0;
  1002. int act_ps = 0, sys_usage_bit = 0;
  1003. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->tx_swr_dev,
  1004. wcd9378->tx_swr_dev->dev_num) ? 0 : 1);
  1005. dev_dbg(component->dev, "%s wname: %s wshift: %d event: %d\n", __func__,
  1006. w->name, w->shift, event);
  1007. ret = wcd9378_sys_usage_bit_get(component, w->shift, &sys_usage_bit, event);
  1008. if (ret < 0)
  1009. return ret;
  1010. switch (event) {
  1011. case SND_SOC_DAPM_PRE_PMU:
  1012. /*Update sys_usage*/
  1013. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, true);
  1014. mode_val = wcd9378_get_adc_mode_val(wcd9378->tx_mode[w->shift - ADC1]);
  1015. if (mode_val < 0) {
  1016. dev_dbg(component->dev,
  1017. "%s: invalid mode, setting to normal mode\n",
  1018. __func__);
  1019. mode_val = ADC_MODE_VAL_NORMAL;
  1020. }
  1021. rate = wcd9378_get_clk_rate(wcd9378->tx_mode[w->shift - ADC1]);
  1022. if (w->shift == ADC2 && !((snd_soc_component_read(component,
  1023. WCD9378_TX_NEW_TX_CH12_MUX) &
  1024. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10)) {
  1025. if (!wcd9378->bcs_dis) {
  1026. wcd9378_tx_connect_port(component, MBHC,
  1027. SWR_CLK_RATE_4P8MHZ, true);
  1028. set_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1029. }
  1030. }
  1031. set_bit(w->shift - ADC1, &wcd9378->status_mask);
  1032. wcd9378_tx_connect_port(component, w->shift, rate,
  1033. true);
  1034. switch (w->shift) {
  1035. case ADC1:
  1036. /*SMP MIC0 IT11 USAGE SET*/
  1037. snd_soc_component_update_bits(component, WCD9378_IT11_USAGE,
  1038. WCD9378_IT11_USAGE_IT11_USAGE_MASK, mode_val);
  1039. /*Hold TXFE in Initialization During Startup*/
  1040. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1041. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x40);
  1042. /*Power up TX0 sequencer*/
  1043. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1044. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1045. break;
  1046. case ADC2:
  1047. /*Check if amic2 is connected to ADC2 MUX*/
  1048. if ((snd_soc_component_read(component,
  1049. WCD9378_TX_NEW_TX_CH12_MUX) &
  1050. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_MASK) == 0x10) {
  1051. /*SMP JACK IT31 USAGE SET*/
  1052. snd_soc_component_update_bits(component,
  1053. WCD9378_IT31_USAGE,
  1054. WCD9378_IT31_USAGE_IT31_USAGE_MASK, mode_val);
  1055. /*Power up TX1 sequencer*/
  1056. snd_soc_component_update_bits(component,
  1057. WCD9378_PDE34_REQ_PS,
  1058. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x00);
  1059. } else {
  1060. snd_soc_component_update_bits(component,
  1061. WCD9378_SMP_MIC_CTRL1_IT11_USAGE,
  1062. WCD9378_SMP_MIC_CTRL1_IT11_USAGE_IT11_USAGE_MASK,
  1063. mode_val);
  1064. /*Hold TXFE in Initialization During Startup*/
  1065. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1066. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x20);
  1067. /*Power up TX1 sequencer*/
  1068. snd_soc_component_update_bits(component,
  1069. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS,
  1070. WCD9378_SMP_MIC_CTRL1_PDE11_REQ_PS_PDE11_REQ_PS_MASK,
  1071. 0x00);
  1072. }
  1073. break;
  1074. case ADC3:
  1075. /*SMP MIC2 IT11 USAGE SET*/
  1076. snd_soc_component_update_bits(component,
  1077. WCD9378_SMP_MIC_CTRL2_IT11_USAGE,
  1078. WCD9378_SMP_MIC_CTRL2_IT11_USAGE_IT11_USAGE_MASK,
  1079. mode_val);
  1080. /*Hold TXFE in Initialization During Startup*/
  1081. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1082. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x40);
  1083. /*Power up TX2 sequencer*/
  1084. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS,
  1085. WCD9378_SMP_MIC_CTRL2_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x00);
  1086. break;
  1087. default:
  1088. break;
  1089. }
  1090. /*default delay 800us*/
  1091. usleep_range(800, 810);
  1092. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, TX_PATH, true);
  1093. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1094. wcd9378->tx_swr_dev->dev_num,
  1095. true);
  1096. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, TX_PATH, true);
  1097. switch (w->shift) {
  1098. case ADC1:
  1099. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1100. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1101. act_ps = snd_soc_component_read(component, WCD9378_PDE11_ACT_PS);
  1102. if (act_ps)
  1103. dev_dbg(component->dev, "%s: tx0 sequencer didnot power on, act_ps: 0x%0x\n",
  1104. __func__, act_ps);
  1105. else
  1106. dev_dbg(component->dev, "%s: tx0 sequencer power on successful, act_ps: 0x%0x\n",
  1107. __func__, act_ps);
  1108. break;
  1109. case ADC2:
  1110. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1111. WCD9378_ANA_TX_CH2_HPF2_INIT_MASK, 0x00);
  1112. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1113. act_ps = snd_soc_component_read(component,
  1114. WCD9378_PDE34_ACT_PS);
  1115. else
  1116. act_ps = snd_soc_component_read(component,
  1117. WCD9378_SMP_MIC_CTRL1_PDE11_ACT_PS);
  1118. if (act_ps)
  1119. dev_dbg(component->dev, "%s: tx1 sequencer didnot power on, act_ps: 0x%0x\n",
  1120. __func__, act_ps);
  1121. else
  1122. dev_dbg(component->dev, "%s: tx1 sequencer power on successful, act_ps: 0x%0x\n",
  1123. __func__, act_ps);
  1124. break;
  1125. case ADC3:
  1126. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1127. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1128. act_ps = snd_soc_component_read(component,
  1129. WCD9378_SMP_MIC_CTRL2_PDE11_ACT_PS);
  1130. if (act_ps)
  1131. dev_dbg(component->dev, "%s: tx2 sequencer didnot power on, act_ps: 0x%0x\n",
  1132. __func__, act_ps);
  1133. else
  1134. dev_dbg(component->dev, "%s: tx2 sequencer power on successful, act_ps: 0x%0x\n",
  1135. __func__, act_ps);
  1136. break;
  1137. };
  1138. break;
  1139. case SND_SOC_DAPM_POST_PMD:
  1140. wcd9378_tx_connect_port(component, w->shift, 0, false);
  1141. if (w->shift == ADC2 &&
  1142. test_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask)) {
  1143. wcd9378_tx_connect_port(component, MBHC, 0,
  1144. false);
  1145. clear_bit(AMIC2_BCS_ENABLE, &wcd9378->status_mask);
  1146. }
  1147. switch (w->shift) {
  1148. case ADC1:
  1149. /*Normal TXFE Startup*/
  1150. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1151. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1152. /*tear down TX0 sequencer*/
  1153. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1154. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1155. break;
  1156. case ADC2:
  1157. if (test_bit(TX1_AMIC2_EN, &wcd9378->sys_usage_status))
  1158. /*tear down TX1 sequencer*/
  1159. snd_soc_component_update_bits(component, WCD9378_PDE34_REQ_PS,
  1160. WCD9378_PDE34_REQ_PS_PDE34_REQ_PS_MASK, 0x03);
  1161. if (test_bit(TX1_AMIC3_EN, &wcd9378->sys_usage_status)) {
  1162. /*Normal TXFE Startup*/
  1163. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH2,
  1164. WCD9378_ANA_TX_CH2_HPF1_INIT_MASK, 0x00);
  1165. /*tear down TX1 sequencer*/
  1166. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1167. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1168. }
  1169. break;
  1170. case ADC3:
  1171. /*Normal TXFE Startup*/
  1172. snd_soc_component_update_bits(component, WCD9378_ANA_TX_CH3_HPF,
  1173. WCD9378_ANA_TX_CH3_HPF_HPF3_INIT_MASK, 0x00);
  1174. /*tear down TX2 sequencer*/
  1175. snd_soc_component_update_bits(component, WCD9378_PDE11_REQ_PS,
  1176. WCD9378_PDE11_REQ_PS_PDE11_REQ_PS_MASK, 0x03);
  1177. break;
  1178. default:
  1179. break;
  1180. }
  1181. /*default delay 800us*/
  1182. usleep_range(800, 810);
  1183. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, TX_PATH, false);
  1184. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1185. wcd9378->tx_swr_dev->dev_num,
  1186. false);
  1187. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, TX_PATH, false);
  1188. /*Disable sys_usage_status*/
  1189. wcd9378_sys_usage_auto_udpate(component, sys_usage_bit, false);
  1190. break;
  1191. default:
  1192. break;
  1193. }
  1194. return ret;
  1195. }
  1196. static int wcd9378_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1197. struct snd_kcontrol *kcontrol,
  1198. int event)
  1199. {
  1200. struct snd_soc_component *component =
  1201. snd_soc_dapm_to_component(w->dapm);
  1202. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1203. int ret = 0;
  1204. switch (event) {
  1205. case SND_SOC_DAPM_PRE_PMU:
  1206. wcd9378_tx_connect_port(component, w->shift,
  1207. SWR_CLK_RATE_2P4MHZ, true);
  1208. break;
  1209. case SND_SOC_DAPM_POST_PMD:
  1210. ret = swr_slvdev_datapath_control(wcd9378->tx_swr_dev,
  1211. wcd9378->tx_swr_dev->dev_num,
  1212. false);
  1213. break;
  1214. };
  1215. return ret;
  1216. }
  1217. static int wcd9378_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  1218. struct snd_kcontrol *kcontrol,
  1219. int event)
  1220. {
  1221. struct snd_soc_component *component =
  1222. snd_soc_dapm_to_component(w->dapm);
  1223. int micb_num = 0;
  1224. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1225. __func__, w->name, event);
  1226. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  1227. micb_num = MIC_BIAS_1;
  1228. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  1229. micb_num = MIC_BIAS_2;
  1230. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  1231. micb_num = MIC_BIAS_3;
  1232. else
  1233. return -EINVAL;
  1234. switch (event) {
  1235. case SND_SOC_DAPM_PRE_PMU:
  1236. wcd9378_micbias_control(component, micb_num,
  1237. MICB_ENABLE, true);
  1238. break;
  1239. case SND_SOC_DAPM_POST_PMU:
  1240. usleep_range(1000, 1100);
  1241. break;
  1242. case SND_SOC_DAPM_POST_PMD:
  1243. wcd9378_micbias_control(component, micb_num,
  1244. MICB_DISABLE, true);
  1245. break;
  1246. };
  1247. return 0;
  1248. }
  1249. static int wcd9378_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  1250. struct snd_kcontrol *kcontrol,
  1251. int event)
  1252. {
  1253. struct snd_soc_component *component =
  1254. snd_soc_dapm_to_component(w->dapm);
  1255. int micb_num = 0;
  1256. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1257. __func__, w->name, event);
  1258. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  1259. micb_num = MIC_BIAS_1;
  1260. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  1261. micb_num = MIC_BIAS_2;
  1262. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  1263. micb_num = MIC_BIAS_3;
  1264. else
  1265. return -EINVAL;
  1266. switch (event) {
  1267. case SND_SOC_DAPM_PRE_PMU:
  1268. wcd9378_micbias_control(component, micb_num,
  1269. MICB_PULLUP_ENABLE, true);
  1270. break;
  1271. case SND_SOC_DAPM_POST_PMU:
  1272. usleep_range(1000, 1100);
  1273. break;
  1274. case SND_SOC_DAPM_POST_PMD:
  1275. wcd9378_micbias_control(component, micb_num,
  1276. MICB_PULLUP_DISABLE, true);
  1277. break;
  1278. };
  1279. return 0;
  1280. }
  1281. /*
  1282. * wcd9378_soc_get_mbhc: get wcd9378_mbhc handle of corresponding component
  1283. * @component: handle to snd_soc_component *
  1284. *
  1285. * return wcd9378_mbhc handle or error code in case of failure
  1286. */
  1287. struct wcd9378_mbhc *wcd9378_soc_get_mbhc(struct snd_soc_component *component)
  1288. {
  1289. struct wcd9378_priv *wcd9378;
  1290. if (!component) {
  1291. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  1292. return NULL;
  1293. }
  1294. wcd9378 = snd_soc_component_get_drvdata(component);
  1295. if (!wcd9378) {
  1296. pr_err_ratelimited("%s: wcd9378 is NULL\n", __func__);
  1297. return NULL;
  1298. }
  1299. return wcd9378->mbhc;
  1300. }
  1301. EXPORT_SYMBOL_GPL(wcd9378_soc_get_mbhc);
  1302. static int wcd9378_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  1303. struct snd_kcontrol *kcontrol,
  1304. int event)
  1305. {
  1306. struct snd_soc_component *component =
  1307. snd_soc_dapm_to_component(w->dapm);
  1308. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1309. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1310. w->name, event);
  1311. switch (event) {
  1312. case SND_SOC_DAPM_PRE_PMU:
  1313. /*HPHL ENABLE*/
  1314. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1315. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1316. wcd9378_rx_connect_port(component, HPH_L, true);
  1317. if (wcd9378->comp1_enable) {
  1318. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1319. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x02);
  1320. wcd9378_rx_connect_port(component, COMP_L, true);
  1321. }
  1322. if (wcd9378->update_wcd_event)
  1323. wcd9378->update_wcd_event(wcd9378->handle,
  1324. SLV_BOLERO_EVT_RX_MUTE,
  1325. (WCD_RX1 << 0x10));
  1326. break;
  1327. case SND_SOC_DAPM_POST_PMD:
  1328. /*HPHL DISABLE*/
  1329. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1330. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1331. wcd9378_rx_connect_port(component, HPH_L, false);
  1332. if (wcd9378->comp1_enable) {
  1333. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1334. WCD9378_CDC_COMP_CTL_0_HPHL_COMP_EN_MASK, 0x00);
  1335. wcd9378_rx_connect_port(component, COMP_R, false);
  1336. }
  1337. break;
  1338. default:
  1339. break;
  1340. };
  1341. return 0;
  1342. }
  1343. static int wcd9378_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  1344. struct snd_kcontrol *kcontrol,
  1345. int event)
  1346. {
  1347. struct snd_soc_component *component =
  1348. snd_soc_dapm_to_component(w->dapm);
  1349. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1350. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1351. w->name, event);
  1352. switch (event) {
  1353. case SND_SOC_DAPM_PRE_PMU:
  1354. /*HPHR ENABLE*/
  1355. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1356. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1357. wcd9378_rx_connect_port(component, HPH_R, true);
  1358. if (wcd9378->comp2_enable) {
  1359. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1360. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x01);
  1361. wcd9378_rx_connect_port(component, COMP_R, true);
  1362. }
  1363. break;
  1364. case SND_SOC_DAPM_POST_PMD:
  1365. /*HPHR DISABLE*/
  1366. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1367. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x00);
  1368. wcd9378_rx_connect_port(component, HPH_R, false);
  1369. if (wcd9378->comp2_enable) {
  1370. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1371. WCD9378_CDC_COMP_CTL_0_HPHR_COMP_EN_MASK, 0x00);
  1372. wcd9378_rx_connect_port(component, COMP_R, false);
  1373. }
  1374. break;
  1375. default:
  1376. break;
  1377. };
  1378. return 0;
  1379. }
  1380. static int wcd9378_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  1381. struct snd_kcontrol *kcontrol,
  1382. int event)
  1383. {
  1384. struct snd_soc_component *component =
  1385. snd_soc_dapm_to_component(w->dapm);
  1386. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1387. int bank = 0;
  1388. int act_ps = 0;
  1389. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1390. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1391. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1392. w->name, event);
  1393. switch (event) {
  1394. case SND_SOC_DAPM_PRE_PMU:
  1395. if (wcd9378->update_wcd_event)
  1396. wcd9378->update_wcd_event(wcd9378->handle,
  1397. SLV_BOLERO_EVT_RX_MUTE,
  1398. (WCD_RX1 << 0x10 | 0x01));
  1399. if (wcd9378->update_wcd_event)
  1400. wcd9378->update_wcd_event(wcd9378->handle,
  1401. SLV_BOLERO_EVT_RX_MUTE,
  1402. (WCD_RX1 << 0x10));
  1403. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1404. if (act_ps)
  1405. dev_dbg(component->dev, "%s: hph sequencer didnot power on, act_ps: 0x%0x\n",
  1406. __func__, act_ps);
  1407. else
  1408. dev_dbg(component->dev, "%s: hph sequencer power on successful, act_ps: 0x%0x\n",
  1409. __func__, act_ps);
  1410. break;
  1411. case SND_SOC_DAPM_POST_PMD:
  1412. if (wcd9378->update_wcd_event)
  1413. wcd9378->update_wcd_event(wcd9378->handle,
  1414. SLV_BOLERO_EVT_RX_MUTE,
  1415. (WCD_RX1 << 0x10 | 0x1));
  1416. if (wcd9378->update_wcd_event && wcd9378->comp1_enable)
  1417. wcd9378->update_wcd_event(wcd9378->handle,
  1418. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1419. (WCD_RX1 << 0x10));
  1420. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1421. WCD_EVENT_POST_HPHL_PA_OFF,
  1422. &wcd9378->mbhc->wcd_mbhc);
  1423. break;
  1424. default:
  1425. break;
  1426. };
  1427. return 0;
  1428. }
  1429. static int wcd9378_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  1430. struct snd_kcontrol *kcontrol,
  1431. int event)
  1432. {
  1433. struct snd_soc_component *component =
  1434. snd_soc_dapm_to_component(w->dapm);
  1435. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1436. int act_ps = 0;
  1437. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1438. w->name, event);
  1439. switch (event) {
  1440. case SND_SOC_DAPM_PRE_PMU:
  1441. if (wcd9378->update_wcd_event)
  1442. wcd9378->update_wcd_event(wcd9378->handle,
  1443. SLV_BOLERO_EVT_RX_MUTE,
  1444. (WCD_RX2 << 0x10 | 0x1));
  1445. if (wcd9378->update_wcd_event)
  1446. wcd9378->update_wcd_event(wcd9378->handle,
  1447. SLV_BOLERO_EVT_RX_MUTE,
  1448. (WCD_RX2 << 0x10));
  1449. act_ps = snd_soc_component_read(component, WCD9378_PDE47_ACT_PS);
  1450. if (act_ps)
  1451. dev_dbg(component->dev, "%s: hph sequencer didnot power on, act_ps: 0x%0x\n",
  1452. __func__, act_ps);
  1453. else
  1454. dev_dbg(component->dev, "%s: hph sequencer power on successful, act_ps: 0x%0x\n",
  1455. __func__, act_ps);
  1456. break;
  1457. case SND_SOC_DAPM_POST_PMD:
  1458. if (wcd9378->update_wcd_event)
  1459. wcd9378->update_wcd_event(wcd9378->handle,
  1460. SLV_BOLERO_EVT_RX_MUTE,
  1461. (WCD_RX2 << 0x10 | 0x1));
  1462. if (wcd9378->update_wcd_event && wcd9378->comp2_enable)
  1463. wcd9378->update_wcd_event(wcd9378->handle,
  1464. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  1465. (WCD_RX2 << 0x10));
  1466. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1467. WCD_EVENT_POST_HPHR_PA_OFF,
  1468. &wcd9378->mbhc->wcd_mbhc);
  1469. break;
  1470. default:
  1471. break;
  1472. };
  1473. return 0;
  1474. }
  1475. static int wcd9378_codec_enable_aux_pa(struct snd_soc_dapm_widget *w,
  1476. struct snd_kcontrol *kcontrol,
  1477. int event)
  1478. {
  1479. struct snd_soc_component *component =
  1480. snd_soc_dapm_to_component(w->dapm);
  1481. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1482. int ret = 0;
  1483. int bank = 0;
  1484. int act_ps = 0;
  1485. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1486. w->name, event);
  1487. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1488. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1489. switch (event) {
  1490. case SND_SOC_DAPM_PRE_PMU:
  1491. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1492. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1493. wcd9378->rx_swr_dev->dev_num,
  1494. true);
  1495. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1496. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1497. if (wcd9378->update_wcd_event)
  1498. wcd9378->update_wcd_event(wcd9378->handle,
  1499. SLV_BOLERO_EVT_RX_MUTE,
  1500. (WCD_RX2 << 0x10));
  1501. } else {
  1502. if (wcd9378->update_wcd_event)
  1503. wcd9378->update_wcd_event(wcd9378->handle,
  1504. SLV_BOLERO_EVT_RX_MUTE,
  1505. (WCD_RX3 << 0x10));
  1506. }
  1507. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1508. if (act_ps)
  1509. dev_dbg(component->dev, "%s: sa sequencer didnot power on, act_ps: 0x%0x\n",
  1510. __func__, act_ps);
  1511. else
  1512. dev_dbg(component->dev, "%s: sa sequencer power on successful, act_ps: 0x%0x\n",
  1513. __func__, act_ps);
  1514. break;
  1515. case SND_SOC_DAPM_POST_PMD:
  1516. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1517. if (wcd9378->update_wcd_event)
  1518. wcd9378->update_wcd_event(wcd9378->handle,
  1519. SLV_BOLERO_EVT_RX_MUTE,
  1520. (WCD_RX2 << 0x10 | 0x1));
  1521. } else {
  1522. if (wcd9378->update_wcd_event)
  1523. wcd9378->update_wcd_event(wcd9378->handle,
  1524. SLV_BOLERO_EVT_RX_MUTE,
  1525. (WCD_RX3 << 0x10 | 0x1));
  1526. }
  1527. break;
  1528. };
  1529. return ret;
  1530. }
  1531. static int wcd9378_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  1532. struct snd_kcontrol *kcontrol,
  1533. int event)
  1534. {
  1535. struct snd_soc_component *component =
  1536. snd_soc_dapm_to_component(w->dapm);
  1537. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1538. int ret = 0, bank = 0;
  1539. int act_ps = 0;
  1540. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1541. w->name, event);
  1542. bank = (wcd9378_swr_slv_get_current_bank(wcd9378->rx_swr_dev,
  1543. wcd9378->rx_swr_dev->dev_num) ? 0 : 1);
  1544. switch (event) {
  1545. case SND_SOC_DAPM_PRE_PMU:
  1546. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1547. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1548. wcd9378->rx_swr_dev->dev_num,
  1549. true);
  1550. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1551. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1552. if (wcd9378->update_wcd_event)
  1553. wcd9378->update_wcd_event(wcd9378->handle,
  1554. SLV_BOLERO_EVT_RX_MUTE,
  1555. (WCD_RX1 << 0x10));
  1556. } else {
  1557. if (wcd9378->update_wcd_event)
  1558. wcd9378->update_wcd_event(wcd9378->handle,
  1559. SLV_BOLERO_EVT_RX_MUTE,
  1560. (WCD_RX3 << 0x10));
  1561. }
  1562. act_ps = snd_soc_component_read(component, WCD9378_PDE23_ACT_PS);
  1563. if (act_ps)
  1564. dev_dbg(component->dev, "%s: sa sequencer didnot power on, act_ps: 0x%0x\n",
  1565. __func__, act_ps);
  1566. else
  1567. dev_dbg(component->dev, "%s: sa sequencer power on successful, act_ps: 0x%0x\n",
  1568. __func__, act_ps);
  1569. break;
  1570. case SND_SOC_DAPM_POST_PMD:
  1571. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1572. if (wcd9378->update_wcd_event)
  1573. wcd9378->update_wcd_event(wcd9378->handle,
  1574. SLV_BOLERO_EVT_RX_MUTE,
  1575. (WCD_RX1 << 0x10 | 0x1));
  1576. } else {
  1577. if (wcd9378->update_wcd_event)
  1578. wcd9378->update_wcd_event(wcd9378->handle,
  1579. SLV_BOLERO_EVT_RX_MUTE,
  1580. (WCD_RX3 << 0x10 | 0x1));
  1581. }
  1582. break;
  1583. };
  1584. return ret;
  1585. }
  1586. static int wcd9378_get_hph_pwr_level(int hph_mode)
  1587. {
  1588. switch (hph_mode) {
  1589. case CLS_H_LOHIFI:
  1590. case CLS_AB_LOHIFI:
  1591. return PWR_LEVEL_LOHIFI_VAL;
  1592. case CLS_H_LP:
  1593. case CLS_AB_LP:
  1594. return PWR_LEVEL_LP_VAL;
  1595. case CLS_H_HIFI:
  1596. case CLS_AB_HIFI:
  1597. return PWR_LEVEL_HIFI_VAL;
  1598. case CLS_H_ULP:
  1599. case CLS_AB:
  1600. case CLS_H_NORMAL:
  1601. default:
  1602. return PWR_LEVEL_ULP_VAL;
  1603. }
  1604. return PWR_LEVEL_ULP_VAL;
  1605. }
  1606. static void wcd9378_hph_set_channel_volume(struct snd_soc_component *component)
  1607. {
  1608. struct wcd9378_priv *wcd9378 =
  1609. snd_soc_component_get_drvdata(component);
  1610. if ((!wcd9378->comp1_enable) &&
  1611. (!wcd9378->comp2_enable)) {
  1612. dev_err(component->dev, "%s hph gainis 0x%0xd\n", __func__, wcd9378->hph_gain);
  1613. snd_soc_component_update_bits(component,
  1614. (WCD9378_FU42_CH_VOL_CH1 | WCD9378_MBQ_ENABLE_MASK),
  1615. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1616. wcd9378->hph_gain >> 8);
  1617. snd_soc_component_update_bits(component,
  1618. WCD9378_FU42_CH_VOL_CH1,
  1619. WCD9378_FU42_CH_VOL_CH1_FU42_CH_VOL_CH1_MASK,
  1620. wcd9378->hph_gain & 0x00ff);
  1621. snd_soc_component_update_bits(component,
  1622. (WCD9378_FU42_CH_VOL_CH2 | WCD9378_MBQ_ENABLE_MASK),
  1623. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1624. wcd9378->hph_gain >> 8);
  1625. snd_soc_component_update_bits(component,
  1626. WCD9378_FU42_CH_VOL_CH2,
  1627. WCD9378_FU42_CH_VOL_CH2_FU42_CH_VOL_CH2_MASK,
  1628. wcd9378->hph_gain & 0x00ff);
  1629. }
  1630. }
  1631. static int wcd9378_swr_slave_clk_set(struct device *dev, int bank, int path, bool enable)
  1632. {
  1633. u16 clk_scale_reg = 0;
  1634. u8 clk_rst = 0x00, scale_rst = 0x00;
  1635. u8 swr_base_clk = 0, swr_clk_scale = 0;
  1636. struct wcd9378_priv *wcd9378 = NULL;
  1637. struct swr_device *swr_dev = NULL;
  1638. wcd9378 = dev_get_drvdata(dev);
  1639. if (!wcd9378)
  1640. return -EINVAL;
  1641. if (path == RX_PATH) {
  1642. swr_dev = wcd9378->rx_swr_dev;
  1643. swr_base_clk = wcd9378->swr_base_clk;
  1644. swr_clk_scale = wcd9378->swr_clk_scale;
  1645. } else {
  1646. swr_dev = wcd9378->tx_swr_dev;
  1647. swr_base_clk = SWR_BASECLK_19P2MHZ;
  1648. swr_clk_scale = SWR_CLKSCALE_DIV2;
  1649. }
  1650. clk_scale_reg = (bank ? SWRS_SCP_BUSCLOCK_SCALE_BANK1 :
  1651. SWRS_SCP_BUSCLOCK_SCALE_BANK0);
  1652. if (enable) {
  1653. swr_write(swr_dev, swr_dev->dev_num,
  1654. SWRS_SCP_BASE_CLK_BASE, &swr_base_clk);
  1655. swr_write(swr_dev, swr_dev->dev_num,
  1656. clk_scale_reg, &swr_clk_scale);
  1657. } else {
  1658. swr_write(swr_dev, swr_dev->dev_num,
  1659. SWRS_SCP_BASE_CLK_BASE, &clk_rst);
  1660. swr_write(swr_dev, swr_dev->dev_num,
  1661. clk_scale_reg, &scale_rst);
  1662. }
  1663. return 0;
  1664. }
  1665. static int wcd9378_hph_sequencer_enable(struct snd_soc_dapm_widget *w,
  1666. struct snd_kcontrol *kcontrol, int event)
  1667. {
  1668. struct snd_soc_component *component =
  1669. snd_soc_dapm_to_component(w->dapm);
  1670. struct wcd9378_priv *wcd9378 =
  1671. snd_soc_component_get_drvdata(component);
  1672. int power_level, bank = 0;
  1673. int ret = 0;
  1674. struct swr_device *swr_dev = wcd9378->tx_swr_dev;
  1675. u8 scp_commit_val = 0x2;
  1676. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1677. w->name, event);
  1678. switch (event) {
  1679. case SND_SOC_DAPM_PRE_PMU:
  1680. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, true);
  1681. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable)) {
  1682. snd_soc_component_update_bits(component, WCD9378_HPH_UP_T7,
  1683. WCD9378_HPH_UP_T7_HPH_UP_T7_MASK, 0x07);
  1684. snd_soc_component_update_bits(component, WCD9378_HPH_DN_T1,
  1685. WCD9378_HPH_DN_T1_HPH_DN_T1_MASK, 0x07);
  1686. }
  1687. if ((wcd9378->hph_mode == CLS_AB) ||
  1688. (wcd9378->hph_mode == CLS_AB_HIFI) ||
  1689. (wcd9378->hph_mode == CLS_AB_LP) ||
  1690. (wcd9378->hph_mode == CLS_AB_LOHIFI))
  1691. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1692. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1693. /*GET HPH_MODE*/
  1694. power_level = wcd9378_get_hph_pwr_level(wcd9378->hph_mode);
  1695. /*SET HPH_MODE*/
  1696. snd_soc_component_update_bits(component, WCD9378_IT41_USAGE,
  1697. WCD9378_IT41_USAGE_IT41_USAGE_MASK, power_level);
  1698. /*TURN ON HPH SEQUENCER*/
  1699. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1700. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x00);
  1701. /*TBD: SET SDCA GAIN, NEED CHECK THE LOGIC*/
  1702. wcd9378_hph_set_channel_volume(component);
  1703. if ((!wcd9378->comp1_enable) || (!wcd9378->comp2_enable))
  1704. /*PA delay is 22400us*/
  1705. usleep_range(22500, 22510);
  1706. else
  1707. /*COMP delay is 9400us*/
  1708. usleep_range(9500, 9510);
  1709. /*RX0 unmute*/
  1710. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1711. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x00);
  1712. /*RX1 unmute*/
  1713. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1714. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x00);
  1715. if (wcd9378->sys_usage == SYS_USAGE_10)
  1716. /*FU23 UNMUTE*/
  1717. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1718. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1719. swr_write(swr_dev, swr_dev->dev_num, 0x004c, &scp_commit_val);
  1720. wcd9378_swr_slave_clk_set(wcd9378->dev, bank, RX_PATH, true);
  1721. ret = swr_slvdev_datapath_control(wcd9378->rx_swr_dev,
  1722. wcd9378->rx_swr_dev->dev_num,
  1723. true);
  1724. wcd9378_swr_slave_clk_set(wcd9378->dev, !bank, RX_PATH, true);
  1725. break;
  1726. case SND_SOC_DAPM_POST_PMD:
  1727. /*RX0 mute*/
  1728. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH1,
  1729. WCD9378_FU42_MUTE_CH1_FU42_MUTE_CH1_MASK, 0x01);
  1730. /*RX1 mute*/
  1731. snd_soc_component_update_bits(component, WCD9378_FU42_MUTE_CH2,
  1732. WCD9378_FU42_MUTE_CH2_FU42_MUTE_CH2_MASK, 0x01);
  1733. /*TEAR DOWN HPH SEQUENCER*/
  1734. snd_soc_component_update_bits(component, WCD9378_PDE47_REQ_PS,
  1735. WCD9378_PDE47_REQ_PS_PDE47_REQ_PS_MASK, 0x03);
  1736. if (!wcd9378->comp1_enable || !wcd9378->comp2_enable)
  1737. /*PA delay is 24250us*/
  1738. usleep_range(24300, 24310);
  1739. else
  1740. /*COMP delay is 11250us*/
  1741. usleep_range(11300, 11310);
  1742. wcd9378_sys_usage_auto_udpate(component, RX0_RX1_HPH_EN, false);
  1743. break;
  1744. default:
  1745. break;
  1746. };
  1747. return ret;
  1748. }
  1749. static int wcd9378_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  1750. struct snd_kcontrol *kcontrol,
  1751. int event)
  1752. {
  1753. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1754. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1755. int ear_rx2 = 0;
  1756. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1757. w->name, event);
  1758. ear_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1759. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1760. switch (event) {
  1761. case SND_SOC_DAPM_PRE_PMU:
  1762. if (!ear_rx2) {
  1763. /*RX0 ENABLE*/
  1764. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1765. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x04);
  1766. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, true);
  1767. if (wcd9378->comp1_enable) {
  1768. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1769. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x04);
  1770. wcd9378_rx_connect_port(component, COMP_L, true);
  1771. }
  1772. wcd9378_rx_connect_port(component, HPH_L, true);
  1773. } else {
  1774. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, true);
  1775. /*FORCE CLASS_AB EN*/
  1776. snd_soc_component_update_bits(component, WCD9378_SEQ_OVRRIDE_CTL0,
  1777. WCD9378_SEQ_OVRRIDE_CTL0_CLASSAB_EN_OVR_MASK, 0x20);
  1778. snd_soc_component_update_bits(component, WCD9378_CP_CP_DTOP_CTRL_14,
  1779. WCD9378_CP_CP_DTOP_CTRL_14_OVERRIDE_VREF_MASK, 0x80);
  1780. if (wcd9378->rx2_clk_mode)
  1781. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1782. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1783. wcd9378_rx_connect_port(component, LO, true);
  1784. }
  1785. break;
  1786. case SND_SOC_DAPM_POST_PMD:
  1787. if (test_bit(RX0_EAR_EN, &wcd9378->sys_usage_status)) {
  1788. /*RX0 DISABLE*/
  1789. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1790. WCD9378_CDC_HPH_GAIN_CTL_HPHL_RX_EN_MASK, 0x00);
  1791. wcd9378_rx_connect_port(component, HPH_L, false);
  1792. if (wcd9378->comp1_enable) {
  1793. snd_soc_component_update_bits(component, WCD9378_CDC_COMP_CTL_0,
  1794. WCD9378_CDC_COMP_CTL_0_EAR_COMP_EN_MASK, 0x00);
  1795. wcd9378_rx_connect_port(component, COMP_L, false);
  1796. }
  1797. wcd9378_sys_usage_auto_udpate(component, RX0_EAR_EN, false);
  1798. } else {
  1799. wcd9378_rx_connect_port(component, LO, false);
  1800. wcd9378_sys_usage_auto_udpate(component, RX2_EAR_EN, false);
  1801. }
  1802. break;
  1803. };
  1804. return 0;
  1805. }
  1806. static int wcd9378_codec_aux_dac_event(struct snd_soc_dapm_widget *w,
  1807. struct snd_kcontrol *kcontrol,
  1808. int event)
  1809. {
  1810. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1811. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  1812. int aux_rx2 = 0;
  1813. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1814. w->name, event);
  1815. aux_rx2 = snd_soc_component_read(component, WCD9378_CDC_AUX_GAIN_CTL) &
  1816. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_MASK;
  1817. switch (event) {
  1818. case SND_SOC_DAPM_PRE_PMU:
  1819. if (!aux_rx2) {
  1820. /*RX1 ENABLE*/
  1821. snd_soc_component_update_bits(component, WCD9378_CDC_HPH_GAIN_CTL,
  1822. WCD9378_CDC_HPH_GAIN_CTL_HPHR_RX_EN_MASK, 0x08);
  1823. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, true);
  1824. wcd9378_rx_connect_port(component, HPH_R, true);
  1825. } else {
  1826. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, true);
  1827. if (wcd9378->rx2_clk_mode)
  1828. snd_soc_component_update_bits(component, WCD9378_CDC_PATH_MODE,
  1829. WCD9378_CDC_PATH_MODE_RX2_CLK_RATE_MASK, 0x40);
  1830. wcd9378_rx_connect_port(component, LO, true);
  1831. }
  1832. break;
  1833. case SND_SOC_DAPM_POST_PMD:
  1834. if (test_bit(RX1_AUX_EN, &wcd9378->sys_usage_status)) {
  1835. wcd9378_rx_connect_port(component, HPH_R, false);
  1836. wcd9378_sys_usage_auto_udpate(component, RX1_AUX_EN, false);
  1837. } else {
  1838. wcd9378_rx_connect_port(component, LO, true);
  1839. wcd9378_sys_usage_auto_udpate(component, RX2_AUX_EN, false);
  1840. }
  1841. break;
  1842. };
  1843. return 0;
  1844. }
  1845. static int wcd9378_sa_sequencer_enable(struct snd_soc_dapm_widget *w,
  1846. struct snd_kcontrol *kcontrol, int event)
  1847. {
  1848. struct snd_soc_component *component =
  1849. snd_soc_dapm_to_component(w->dapm);
  1850. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1851. w->name, event);
  1852. switch (event) {
  1853. case SND_SOC_DAPM_PRE_PMU:
  1854. /*TURN ON AMP SEQUENCER*/
  1855. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1856. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x00);
  1857. /*default delay 8550us*/
  1858. usleep_range(8600, 8610);
  1859. /*FU23 UNMUTE*/
  1860. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1861. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x00);
  1862. break;
  1863. case SND_SOC_DAPM_POST_PMD:
  1864. /*FU23 MUTE*/
  1865. snd_soc_component_update_bits(component, WCD9378_FU23_MUTE,
  1866. WCD9378_FU23_MUTE_FU23_MUTE_MASK, 0x01);
  1867. /*TEAR DOWN AMP SEQUENCER*/
  1868. snd_soc_component_update_bits(component, WCD9378_PDE23_REQ_PS,
  1869. WCD9378_PDE23_REQ_PS_PDE23_REQ_PS_MASK, 0x03);
  1870. /*default delay 1530us*/
  1871. usleep_range(15400, 15410);
  1872. break;
  1873. default:
  1874. break;
  1875. };
  1876. return 0;
  1877. }
  1878. int wcd9378_micbias_control(struct snd_soc_component *component,
  1879. int micb_num, int req, bool is_dapm)
  1880. {
  1881. struct wcd9378_priv *wcd9378 =
  1882. snd_soc_component_get_drvdata(component);
  1883. struct wcd9378_pdata *pdata =
  1884. dev_get_platdata(wcd9378->dev);
  1885. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  1886. int micb_usage = 0, micb_mask = 0, micb_usage_val = 0;
  1887. int pre_off_event = 0, post_off_event = 0;
  1888. int post_on_event = 0, post_dapm_off = 0;
  1889. int post_dapm_on = 0;
  1890. int pull_up_mask = 0, pull_up_en = 0;
  1891. int micb_index = 0, ret = 0;
  1892. switch (micb_num) {
  1893. case MIC_BIAS_1:
  1894. pull_up_mask = WCD9378_MB_PULLUP_EN_MB1_1P8V_OR_PULLUP_SEL_MASK;
  1895. pull_up_en = 0x01;
  1896. micb_usage = WCD9378_IT11_MICB;
  1897. micb_mask = WCD9378_IT11_MICB_IT11_MICB_MASK;
  1898. micb_usage_val = mb->micb1_usage_val;
  1899. break;
  1900. case MIC_BIAS_2:
  1901. pull_up_mask = WCD9378_MB_PULLUP_EN_MB2_1P8V_OR_PULLUP_SEL_MASK;
  1902. pull_up_en = 0x02;
  1903. micb_usage = WCD9378_SMP_MIC_CTRL1_IT11_MICB;
  1904. micb_mask = WCD9378_SMP_MIC_CTRL1_IT11_MICB_IT11_MICB_MASK;
  1905. micb_usage_val = mb->micb2_usage_val;
  1906. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1907. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1908. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1909. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1910. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1911. break;
  1912. case MIC_BIAS_3:
  1913. micb_usage = WCD9378_SMP_MIC_CTRL2_IT11_MICB;
  1914. micb_mask = WCD9378_SMP_MIC_CTRL2_IT11_MICB_IT11_MICB_MASK;
  1915. pull_up_mask = WCD9378_MB_PULLUP_EN_MB3_1P8V_OR_PULLUP_SEL_MASK;
  1916. pull_up_en = 0x04;
  1917. micb_usage_val = mb->micb3_usage_val;
  1918. break;
  1919. default:
  1920. dev_err(component->dev, "%s: Invalid micbias number: %d\n",
  1921. __func__, micb_num);
  1922. return -EINVAL;
  1923. }
  1924. mutex_lock(&wcd9378->micb_lock);
  1925. micb_index = micb_num - 1;
  1926. switch (req) {
  1927. case MICB_PULLUP_ENABLE:
  1928. wcd9378->pullup_ref[micb_index]++;
  1929. if ((wcd9378->pullup_ref[micb_index] == 1) &&
  1930. (wcd9378->micb_ref[micb_index] == 0)) {
  1931. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  1932. pull_up_mask, pull_up_en);
  1933. snd_soc_component_update_bits(component,
  1934. micb_usage, micb_mask, 0x03);
  1935. if (micb_num == MIC_BIAS_2) {
  1936. dev_dbg(component->dev, "%s: pull up sj micbias\n",
  1937. __func__);
  1938. snd_soc_component_update_bits(component,
  1939. WCD9378_IT31_MICB,
  1940. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1941. 0x03);
  1942. wcd9378->curr_micbias2 = 1800;
  1943. }
  1944. }
  1945. break;
  1946. case MICB_PULLUP_DISABLE:
  1947. if (wcd9378->pullup_ref[micb_index] > 0)
  1948. wcd9378->pullup_ref[micb_index]--;
  1949. if ((wcd9378->pullup_ref[micb_index] == 0) &&
  1950. (wcd9378->micb_ref[micb_index] == 0)) {
  1951. snd_soc_component_update_bits(component, micb_usage, micb_mask, 0x01);
  1952. if (micb_num == MIC_BIAS_2) {
  1953. dev_dbg(component->dev, "%s: pull down sj micbias\n",
  1954. __func__);
  1955. snd_soc_component_update_bits(component,
  1956. WCD9378_IT31_MICB,
  1957. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1958. 0x01);
  1959. wcd9378->curr_micbias2 = 0;
  1960. }
  1961. }
  1962. break;
  1963. case MICB_ENABLE:
  1964. dev_dbg(component->dev, "%s: micbias enable enter\n",
  1965. __func__);
  1966. if (!wcd9378->dev_up) {
  1967. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1968. __func__, req);
  1969. ret = -ENODEV;
  1970. goto done;
  1971. }
  1972. wcd9378->micb_ref[micb_index]++;
  1973. if (wcd9378->micb_ref[micb_index] == 1) {
  1974. dev_dbg(component->dev, "%s: enable micbias, micb_usage:0x%0x, val:0x%0x\n",
  1975. __func__, micb_usage, micb_usage_val);
  1976. snd_soc_component_update_bits(component,
  1977. micb_usage, micb_mask, micb_usage_val);
  1978. if (micb_num == MIC_BIAS_2) {
  1979. dev_dbg(component->dev, "%s: enable sj micbias\n",
  1980. __func__);
  1981. snd_soc_component_update_bits(component,
  1982. WCD9378_IT31_MICB,
  1983. WCD9378_IT31_MICB_IT31_MICB_MASK,
  1984. micb_usage_val);
  1985. wcd9378->curr_micbias2 = 1800;
  1986. }
  1987. if (post_on_event)
  1988. blocking_notifier_call_chain(
  1989. &wcd9378->mbhc->notifier,
  1990. post_on_event,
  1991. &wcd9378->mbhc->wcd_mbhc);
  1992. }
  1993. if (is_dapm && post_dapm_on && wcd9378->mbhc)
  1994. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  1995. post_dapm_on,
  1996. &wcd9378->mbhc->wcd_mbhc);
  1997. break;
  1998. case MICB_DISABLE:
  1999. dev_dbg(component->dev, "%s: micbias disable enter\n",
  2000. __func__);
  2001. if (wcd9378->micb_ref[micb_index] > 0)
  2002. wcd9378->micb_ref[micb_index]--;
  2003. if ((wcd9378->micb_ref[micb_index] == 0) &&
  2004. (wcd9378->pullup_ref[micb_index] > 0)) {
  2005. snd_soc_component_update_bits(component, WCD9378_MB_PULLUP_EN,
  2006. pull_up_mask, pull_up_en);
  2007. if (micb_num == MIC_BIAS_2)
  2008. wcd9378->curr_micbias2 = 1800;
  2009. } else if ((wcd9378->micb_ref[micb_index] == 0) &&
  2010. (wcd9378->pullup_ref[micb_index] == 0)) {
  2011. if (pre_off_event && wcd9378->mbhc)
  2012. blocking_notifier_call_chain(
  2013. &wcd9378->mbhc->notifier,
  2014. pre_off_event,
  2015. &wcd9378->mbhc->wcd_mbhc);
  2016. snd_soc_component_update_bits(component, micb_usage,
  2017. micb_mask, 0x00);
  2018. if (micb_num == MIC_BIAS_2) {
  2019. snd_soc_component_update_bits(component,
  2020. WCD9378_IT31_MICB,
  2021. WCD9378_IT31_MICB_IT31_MICB_MASK,
  2022. 0x00);
  2023. wcd9378->curr_micbias2 = 0;
  2024. }
  2025. if (post_off_event && wcd9378->mbhc)
  2026. blocking_notifier_call_chain(
  2027. &wcd9378->mbhc->notifier,
  2028. post_off_event,
  2029. &wcd9378->mbhc->wcd_mbhc);
  2030. }
  2031. if (is_dapm && post_dapm_off && wcd9378->mbhc)
  2032. blocking_notifier_call_chain(&wcd9378->mbhc->notifier,
  2033. post_dapm_off,
  2034. &wcd9378->mbhc->wcd_mbhc);
  2035. break;
  2036. default:
  2037. dev_err(component->dev, "%s: Invalid req event: %d\n",
  2038. __func__, req);
  2039. return -EINVAL;
  2040. }
  2041. dev_dbg(component->dev,
  2042. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  2043. __func__, micb_num, wcd9378->micb_ref[micb_index],
  2044. wcd9378->pullup_ref[micb_index]);
  2045. done:
  2046. mutex_unlock(&wcd9378->micb_lock);
  2047. return ret;
  2048. }
  2049. EXPORT_SYMBOL_GPL(wcd9378_micbias_control);
  2050. static int wcd9378_get_logical_addr(struct swr_device *swr_dev)
  2051. {
  2052. int ret = 0;
  2053. uint8_t devnum = 0;
  2054. int num_retry = NUM_ATTEMPTS;
  2055. do {
  2056. /* retry after 4ms */
  2057. usleep_range(4000, 4010);
  2058. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  2059. } while (ret && --num_retry);
  2060. if (ret)
  2061. dev_err(&swr_dev->dev,
  2062. "%s get devnum %d for dev addr %llx failed\n",
  2063. __func__, devnum, swr_dev->addr);
  2064. swr_dev->dev_num = devnum;
  2065. return 0;
  2066. }
  2067. static bool get_usbc_hs_status(struct snd_soc_component *component,
  2068. struct wcd_mbhc_config *mbhc_cfg)
  2069. {
  2070. if (mbhc_cfg->enable_usbc_analog) {
  2071. if (!(snd_soc_component_read(component, WCD9378_ANA_MBHC_MECH)
  2072. & 0x20))
  2073. return true;
  2074. }
  2075. return false;
  2076. }
  2077. int wcd9378_swr_dmic_register_notifier(struct snd_soc_component *component,
  2078. struct notifier_block *nblock,
  2079. bool enable)
  2080. {
  2081. struct wcd9378_priv *wcd9378_priv = NULL;
  2082. if (component == NULL) {
  2083. pr_err_ratelimited("%s: wcd9378 component is NULL\n", __func__);
  2084. return -EINVAL;
  2085. }
  2086. wcd9378_priv = snd_soc_component_get_drvdata(component);
  2087. wcd9378_priv->notify_swr_dmic = enable;
  2088. if (enable)
  2089. return blocking_notifier_chain_register(&wcd9378_priv->notifier,
  2090. nblock);
  2091. else
  2092. return blocking_notifier_chain_unregister(
  2093. &wcd9378_priv->notifier, nblock);
  2094. }
  2095. EXPORT_SYMBOL_GPL(wcd9378_swr_dmic_register_notifier);
  2096. static int wcd9378_event_notify(struct notifier_block *block,
  2097. unsigned long val,
  2098. void *data)
  2099. {
  2100. u16 event = (val & 0xffff);
  2101. int ret = 0;
  2102. struct wcd9378_priv *wcd9378 = dev_get_drvdata((struct device *)data);
  2103. struct snd_soc_component *component = wcd9378->component;
  2104. struct wcd_mbhc *mbhc;
  2105. int rx_clk_type;
  2106. switch (event) {
  2107. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  2108. if (test_bit(WCD_ADC1, &wcd9378->status_mask)) {
  2109. snd_soc_component_update_bits(component,
  2110. WCD9378_ANA_TX_CH2, 0x40, 0x00);
  2111. set_bit(WCD_ADC1_MODE, &wcd9378->status_mask);
  2112. clear_bit(WCD_ADC1, &wcd9378->status_mask);
  2113. }
  2114. if (test_bit(WCD_ADC2, &wcd9378->status_mask)) {
  2115. snd_soc_component_update_bits(component,
  2116. WCD9378_ANA_TX_CH2, 0x20, 0x00);
  2117. set_bit(WCD_ADC2_MODE, &wcd9378->status_mask);
  2118. clear_bit(WCD_ADC2, &wcd9378->status_mask);
  2119. }
  2120. if (test_bit(WCD_ADC3, &wcd9378->status_mask)) {
  2121. snd_soc_component_update_bits(component,
  2122. WCD9378_ANA_TX_CH3_HPF, 0x40, 0x00);
  2123. set_bit(WCD_ADC3_MODE, &wcd9378->status_mask);
  2124. clear_bit(WCD_ADC3, &wcd9378->status_mask);
  2125. }
  2126. break;
  2127. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  2128. snd_soc_component_update_bits(component, WCD9378_ANA_HPH,
  2129. 0xC0, 0x00);
  2130. snd_soc_component_update_bits(component, WCD9378_ANA_EAR,
  2131. 0x80, 0x00);
  2132. snd_soc_component_update_bits(component, WCD9378_AUX_AUXPA,
  2133. 0x80, 0x00);
  2134. break;
  2135. case BOLERO_SLV_EVT_SSR_DOWN:
  2136. wcd9378->dev_up = false;
  2137. if (wcd9378->notify_swr_dmic)
  2138. blocking_notifier_call_chain(&wcd9378->notifier,
  2139. WCD9378_EVT_SSR_DOWN,
  2140. NULL);
  2141. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = true;
  2142. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2143. wcd9378->usbc_hs_status = get_usbc_hs_status(component,
  2144. mbhc->mbhc_cfg);
  2145. wcd9378_mbhc_ssr_down(wcd9378->mbhc, component);
  2146. wcd9378_reset_low(wcd9378->dev);
  2147. break;
  2148. case BOLERO_SLV_EVT_SSR_UP:
  2149. wcd9378_reset(wcd9378->dev);
  2150. /* allow reset to take effect */
  2151. usleep_range(10000, 10010);
  2152. wcd9378_get_logical_addr(wcd9378->tx_swr_dev);
  2153. wcd9378_get_logical_addr(wcd9378->rx_swr_dev);
  2154. wcd9378->tx_swr_dev->scp1_val = 0;
  2155. wcd9378->tx_swr_dev->scp2_val = 0;
  2156. wcd9378->rx_swr_dev->scp1_val = 0;
  2157. wcd9378->rx_swr_dev->scp2_val = 0;
  2158. wcd9378_init_reg(component);
  2159. regcache_mark_dirty(wcd9378->regmap);
  2160. regcache_sync(wcd9378->regmap);
  2161. /* Initialize MBHC module */
  2162. mbhc = &wcd9378->mbhc->wcd_mbhc;
  2163. ret = wcd9378_mbhc_post_ssr_init(wcd9378->mbhc, component);
  2164. if (ret) {
  2165. dev_err(component->dev, "%s: mbhc initialization failed\n",
  2166. __func__);
  2167. } else {
  2168. wcd9378_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  2169. }
  2170. wcd9378->mbhc->wcd_mbhc.deinit_in_progress = false;
  2171. wcd9378->dev_up = true;
  2172. if (wcd9378->notify_swr_dmic)
  2173. blocking_notifier_call_chain(&wcd9378->notifier,
  2174. WCD9378_EVT_SSR_UP,
  2175. NULL);
  2176. if (wcd9378->usbc_hs_status)
  2177. mdelay(500);
  2178. break;
  2179. case BOLERO_SLV_EVT_CLK_NOTIFY:
  2180. snd_soc_component_update_bits(component,
  2181. WCD9378_TOP_CLK_CFG, 0x06,
  2182. ((val >> 0x10) << 0x01));
  2183. rx_clk_type = (val >> 0x10);
  2184. switch (rx_clk_type) {
  2185. case RX_CLK_12P288MHZ:
  2186. wcd9378->swr_base_clk = SWR_BASECLK_24P576MHZ;
  2187. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2188. break;
  2189. case RX_CLK_11P2896MHZ:
  2190. wcd9378->swr_base_clk = SWR_BASECLK_22P5792MHZ;
  2191. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2192. break;
  2193. default:
  2194. wcd9378->swr_base_clk = SWR_BASECLK_19P2MHZ;
  2195. wcd9378->swr_clk_scale = SWR_CLKSCALE_DIV2;
  2196. break;
  2197. }
  2198. dev_dbg(component->dev, "%s: base_clk:0x%0x, clk_scale:0x%x\n",
  2199. __func__, wcd9378->swr_base_clk, wcd9378->swr_clk_scale);
  2200. break;
  2201. default:
  2202. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  2203. break;
  2204. }
  2205. return 0;
  2206. }
  2207. static int wcd9378_wakeup(void *handle, bool enable)
  2208. {
  2209. struct wcd9378_priv *priv;
  2210. int ret = 0;
  2211. if (!handle) {
  2212. pr_err("%s: NULL handle\n", __func__);
  2213. return -EINVAL;
  2214. }
  2215. priv = (struct wcd9378_priv *)handle;
  2216. if (!priv->tx_swr_dev) {
  2217. pr_err("%s: tx swr dev is NULL\n", __func__);
  2218. return -EINVAL;
  2219. }
  2220. mutex_lock(&priv->wakeup_lock);
  2221. if (enable)
  2222. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2223. else
  2224. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2225. mutex_unlock(&priv->wakeup_lock);
  2226. return ret;
  2227. }
  2228. static inline int wcd9378_tx_path_get(const char *wname,
  2229. unsigned int *path_num)
  2230. {
  2231. int ret = 0;
  2232. char *widget_name = NULL;
  2233. char *w_name = NULL;
  2234. char *path_num_char = NULL;
  2235. char *path_name = NULL;
  2236. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2237. if (!widget_name)
  2238. return -EINVAL;
  2239. w_name = widget_name;
  2240. path_name = strsep(&widget_name, " ");
  2241. if (!path_name) {
  2242. pr_err("%s: Invalid widget name = %s\n",
  2243. __func__, widget_name);
  2244. ret = -EINVAL;
  2245. goto err;
  2246. }
  2247. path_num_char = strpbrk(path_name, "0123");
  2248. if (!path_num_char) {
  2249. pr_err("%s: tx path index not found\n",
  2250. __func__);
  2251. ret = -EINVAL;
  2252. goto err;
  2253. }
  2254. ret = kstrtouint(path_num_char, 10, path_num);
  2255. if (ret < 0)
  2256. pr_err("%s: Invalid tx path = %s\n",
  2257. __func__, w_name);
  2258. err:
  2259. kfree(w_name);
  2260. return ret;
  2261. }
  2262. static int wcd9378_tx_mode_get(struct snd_kcontrol *kcontrol,
  2263. struct snd_ctl_elem_value *ucontrol)
  2264. {
  2265. struct snd_soc_component *component =
  2266. snd_soc_kcontrol_component(kcontrol);
  2267. struct wcd9378_priv *wcd9378 = NULL;
  2268. int ret = 0;
  2269. unsigned int path = 0;
  2270. if (!component)
  2271. return -EINVAL;
  2272. wcd9378 = snd_soc_component_get_drvdata(component);
  2273. if (!wcd9378)
  2274. return -EINVAL;
  2275. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2276. if (ret < 0)
  2277. return ret;
  2278. ucontrol->value.integer.value[0] = wcd9378->tx_mode[path];
  2279. return 0;
  2280. }
  2281. static int wcd9378_tx_mode_put(struct snd_kcontrol *kcontrol,
  2282. struct snd_ctl_elem_value *ucontrol)
  2283. {
  2284. struct snd_soc_component *component =
  2285. snd_soc_kcontrol_component(kcontrol);
  2286. struct wcd9378_priv *wcd9378 = NULL;
  2287. u32 mode_val;
  2288. unsigned int path = 0;
  2289. int ret = 0;
  2290. if (!component)
  2291. return -EINVAL;
  2292. wcd9378 = snd_soc_component_get_drvdata(component);
  2293. if (!wcd9378)
  2294. return -EINVAL;
  2295. ret = wcd9378_tx_path_get(kcontrol->id.name, &path);
  2296. if (ret)
  2297. return ret;
  2298. mode_val = ucontrol->value.enumerated.item[0];
  2299. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2300. wcd9378->tx_mode[path] = mode_val;
  2301. return 0;
  2302. }
  2303. static int wcd9378_loopback_mode_get(struct snd_kcontrol *kcontrol,
  2304. struct snd_ctl_elem_value *ucontrol)
  2305. {
  2306. struct snd_soc_component *component =
  2307. snd_soc_kcontrol_component(kcontrol);
  2308. u32 loopback_mode = 0;
  2309. if (!component)
  2310. return -EINVAL;
  2311. loopback_mode = (snd_soc_component_read(component, WCD9378_LOOP_BACK_MODE) &
  2312. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK);
  2313. ucontrol->value.integer.value[0] = loopback_mode;
  2314. return 0;
  2315. }
  2316. static int wcd9378_loopback_mode_put(struct snd_kcontrol *kcontrol,
  2317. struct snd_ctl_elem_value *ucontrol)
  2318. {
  2319. struct snd_soc_component *component =
  2320. snd_soc_kcontrol_component(kcontrol);
  2321. u32 loopback_mode = 0;
  2322. if (!component)
  2323. return -EINVAL;
  2324. loopback_mode = ucontrol->value.enumerated.item[0];
  2325. snd_soc_component_update_bits(component,
  2326. WCD9378_LOOP_BACK_MODE,
  2327. WCD9378_LOOP_BACK_MODE_LOOPBACK_MODE_MASK,
  2328. loopback_mode);
  2329. dev_dbg(component->dev, "%s: loopback_mode: %d\n",
  2330. __func__, loopback_mode);
  2331. return 0;
  2332. }
  2333. static int wcd9378_aux_dsm_get(struct snd_kcontrol *kcontrol,
  2334. struct snd_ctl_elem_value *ucontrol)
  2335. {
  2336. struct snd_soc_component *component =
  2337. snd_soc_kcontrol_component(kcontrol);
  2338. u32 aux_dsm_in = 0;
  2339. if (!component)
  2340. return -EINVAL;
  2341. aux_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2342. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK);
  2343. ucontrol->value.integer.value[0] = aux_dsm_in;
  2344. return 0;
  2345. }
  2346. static int wcd9378_aux_dsm_put(struct snd_kcontrol *kcontrol,
  2347. struct snd_ctl_elem_value *ucontrol)
  2348. {
  2349. struct snd_soc_component *component =
  2350. snd_soc_kcontrol_component(kcontrol);
  2351. u32 aux_dsm_in = 0;
  2352. if (!component)
  2353. return -EINVAL;
  2354. aux_dsm_in = ucontrol->value.enumerated.item[0];
  2355. snd_soc_component_update_bits(component,
  2356. WCD9378_LB_IN_SEL_CTL,
  2357. WCD9378_LB_IN_SEL_CTL_AUX_LB_IN_SEL_MASK,
  2358. aux_dsm_in);
  2359. dev_dbg(component->dev, "%s: aux_dsm input: %d\n",
  2360. __func__, aux_dsm_in);
  2361. return 0;
  2362. }
  2363. static int wcd9378_hph_dsm_get(struct snd_kcontrol *kcontrol,
  2364. struct snd_ctl_elem_value *ucontrol)
  2365. {
  2366. struct snd_soc_component *component =
  2367. snd_soc_kcontrol_component(kcontrol);
  2368. u32 hph_dsm_in = 0;
  2369. if (!component)
  2370. return -EINVAL;
  2371. hph_dsm_in = (snd_soc_component_read(component, WCD9378_LB_IN_SEL_CTL) &
  2372. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK);
  2373. ucontrol->value.integer.value[0] = hph_dsm_in;
  2374. return 0;
  2375. }
  2376. static int wcd9378_hph_dsm_put(struct snd_kcontrol *kcontrol,
  2377. struct snd_ctl_elem_value *ucontrol)
  2378. {
  2379. struct snd_soc_component *component =
  2380. snd_soc_kcontrol_component(kcontrol);
  2381. u32 hph_dsm_in = 0;
  2382. if (!component)
  2383. return -EINVAL;
  2384. hph_dsm_in = ucontrol->value.enumerated.item[0];
  2385. snd_soc_component_update_bits(component,
  2386. WCD9378_LB_IN_SEL_CTL,
  2387. WCD9378_LB_IN_SEL_CTL_HPH_LB_IN_SEL_MASK,
  2388. hph_dsm_in);
  2389. dev_dbg(component->dev, "%s: hph_dsm input: %d\n",
  2390. __func__, hph_dsm_in);
  2391. return 0;
  2392. }
  2393. static int wcd9378_hph_put_gain(struct snd_kcontrol *kcontrol,
  2394. struct snd_ctl_elem_value *ucontrol)
  2395. {
  2396. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2397. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2398. u16 offset = ucontrol->value.enumerated.item[0];
  2399. u32 temp = 0;
  2400. temp = 0x00 - offset * 0x180;
  2401. wcd9378->hph_gain = (u16)(temp & 0xffff);
  2402. dev_dbg(component->dev, "%s: hph gain is 0x%0x\n", __func__, wcd9378->hph_gain);
  2403. return 0;
  2404. }
  2405. static int wcd9378_hph_get_gain(struct snd_kcontrol *kcontrol,
  2406. struct snd_ctl_elem_value *ucontrol)
  2407. {
  2408. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2409. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2410. u32 temp = 0;
  2411. u16 offset = 0;
  2412. temp = 0 - wcd9378->hph_gain;
  2413. offset = (u16)(temp & 0xffff);
  2414. offset /= 0x180;
  2415. ucontrol->value.enumerated.item[0] = offset;
  2416. dev_dbg(component->dev, "%s: offset is 0x%0x\n", __func__, offset);
  2417. return 0;
  2418. }
  2419. static int wcd9378_rx2_mode_put(struct snd_kcontrol *kcontrol,
  2420. struct snd_ctl_elem_value *ucontrol)
  2421. {
  2422. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2423. struct wcd9378_priv *wcd9378 =
  2424. snd_soc_component_get_drvdata(component);
  2425. if (ucontrol->value.enumerated.item[0])
  2426. wcd9378->rx2_clk_mode = RX2_NORMAL_MODE;
  2427. else
  2428. wcd9378->rx2_clk_mode = RX2_HP_MODE;
  2429. return 1;
  2430. }
  2431. static int wcd9378_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2432. struct snd_ctl_elem_value *ucontrol)
  2433. {
  2434. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2435. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2436. ucontrol->value.enumerated.item[0] = wcd9378->hph_mode;
  2437. return 0;
  2438. }
  2439. static int wcd9378_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2440. struct snd_ctl_elem_value *ucontrol)
  2441. {
  2442. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2443. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2444. if (wcd9378->hph_mode == ucontrol->value.enumerated.item[0])
  2445. return 0;
  2446. wcd9378->hph_mode = ucontrol->value.enumerated.item[0];
  2447. return 1;
  2448. }
  2449. /* wcd9378_codec_get_dev_num - returns swr device number
  2450. * @component: Codec instance
  2451. *
  2452. * Return: swr device number on success or negative error
  2453. * code on failure.
  2454. */
  2455. int wcd9378_codec_get_dev_num(struct snd_soc_component *component)
  2456. {
  2457. struct wcd9378_priv *wcd9378;
  2458. if (!component)
  2459. return -EINVAL;
  2460. wcd9378 = snd_soc_component_get_drvdata(component);
  2461. if (!wcd9378 || !wcd9378->rx_swr_dev) {
  2462. pr_err("%s: wcd9378 component is NULL\n", __func__);
  2463. return -EINVAL;
  2464. }
  2465. return wcd9378->rx_swr_dev->dev_num;
  2466. }
  2467. EXPORT_SYMBOL_GPL(wcd9378_codec_get_dev_num);
  2468. static int wcd9378_ear_pa_put_gain(struct snd_kcontrol *kcontrol,
  2469. struct snd_ctl_elem_value *ucontrol)
  2470. {
  2471. struct snd_soc_component *component =
  2472. snd_soc_kcontrol_component(kcontrol);
  2473. struct wcd9378_priv *wcd9378 =
  2474. snd_soc_component_get_drvdata(component);
  2475. if (wcd9378->comp1_enable) {
  2476. dev_err(component->dev, "Can not set EAR PA Gain, compander1 is enabled\n");
  2477. return -EINVAL;
  2478. }
  2479. snd_soc_component_update_bits(component, WCD9378_AUX_INT_MISC,
  2480. WCD9378_ANA_EAR_COMPANDER_CTL_EAR_GAIN_MASK,
  2481. ucontrol->value.integer.value[0]);
  2482. return 1;
  2483. }
  2484. static int wcd9378_aux_pa_put_gain(struct snd_kcontrol *kcontrol,
  2485. struct snd_ctl_elem_value *ucontrol)
  2486. {
  2487. struct snd_soc_component *component =
  2488. snd_soc_kcontrol_component(kcontrol);
  2489. struct wcd9378_priv *wcd9378 =
  2490. snd_soc_component_get_drvdata(component);
  2491. if (wcd9378->comp1_enable) {
  2492. dev_err(component->dev, "Can not set EAR PA Gain, compander1 is enabled\n");
  2493. return -EINVAL;
  2494. }
  2495. snd_soc_component_update_bits(component, WCD9378_ANA_EAR_COMPANDER_CTL,
  2496. WCD9378_AUX_INT_MISC_PA_GAIN_MASK,
  2497. ucontrol->value.integer.value[0]);
  2498. return 1;
  2499. }
  2500. static int wcd9378_get_compander(struct snd_kcontrol *kcontrol,
  2501. struct snd_ctl_elem_value *ucontrol)
  2502. {
  2503. struct snd_soc_component *component =
  2504. snd_soc_kcontrol_component(kcontrol);
  2505. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2506. bool hphr;
  2507. struct soc_multi_mixer_control *mc;
  2508. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2509. hphr = mc->shift;
  2510. ucontrol->value.integer.value[0] = hphr ? wcd9378->comp2_enable :
  2511. wcd9378->comp1_enable;
  2512. return 0;
  2513. }
  2514. static int wcd9378_set_compander(struct snd_kcontrol *kcontrol,
  2515. struct snd_ctl_elem_value *ucontrol)
  2516. {
  2517. struct snd_soc_component *component =
  2518. snd_soc_kcontrol_component(kcontrol);
  2519. struct wcd9378_priv *wcd9378 =
  2520. snd_soc_component_get_drvdata(component);
  2521. int value = ucontrol->value.integer.value[0];
  2522. bool hphr;
  2523. struct soc_multi_mixer_control *mc;
  2524. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2525. hphr = mc->shift;
  2526. if (hphr)
  2527. wcd9378->comp2_enable = value;
  2528. else
  2529. wcd9378->comp1_enable = value;
  2530. dev_dbg(component->dev, "%s: set compander: %d\n", __func__, value);
  2531. return 0;
  2532. }
  2533. static int wcd9378_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2534. struct snd_kcontrol *kcontrol,
  2535. int event)
  2536. {
  2537. struct snd_soc_component *component =
  2538. snd_soc_dapm_to_component(w->dapm);
  2539. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2540. struct wcd9378_pdata *pdata = NULL;
  2541. int ret = 0;
  2542. pdata = dev_get_platdata(wcd9378->dev);
  2543. if (!pdata) {
  2544. dev_err(component->dev, "%s: pdata is NULL\n", __func__);
  2545. return -EINVAL;
  2546. }
  2547. if (!msm_cdc_is_ondemand_supply(wcd9378->dev,
  2548. wcd9378->supplies,
  2549. pdata->regulator,
  2550. pdata->num_supplies,
  2551. "cdc-vdd-buck"))
  2552. return 0;
  2553. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2554. w->name, event);
  2555. switch (event) {
  2556. case SND_SOC_DAPM_PRE_PMU:
  2557. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  2558. dev_dbg(component->dev,
  2559. "%s: buck already in enabled state\n",
  2560. __func__);
  2561. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2562. return 0;
  2563. }
  2564. ret = msm_cdc_enable_ondemand_supply(wcd9378->dev,
  2565. wcd9378->supplies,
  2566. pdata->regulator,
  2567. pdata->num_supplies,
  2568. "cdc-vdd-buck");
  2569. if (ret == -EINVAL) {
  2570. dev_err(component->dev, "%s: vdd buck is not enabled\n",
  2571. __func__);
  2572. return ret;
  2573. }
  2574. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2575. /*
  2576. * 200us sleep is required after LDO is enabled as per
  2577. * HW requirement
  2578. */
  2579. usleep_range(200, 250);
  2580. break;
  2581. case SND_SOC_DAPM_POST_PMD:
  2582. set_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  2583. break;
  2584. }
  2585. return 0;
  2586. }
  2587. const char * const tx_master_ch_text[] = {
  2588. "ZERO", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3", "SWRM_TX1_CH4",
  2589. "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3", "SWRM_TX2_CH4",
  2590. "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3", "SWRM_TX3_CH4",
  2591. "SWRM_PCM_IN",
  2592. };
  2593. const struct soc_enum tx_master_ch_enum =
  2594. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2595. tx_master_ch_text);
  2596. static void wcd9378_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2597. {
  2598. u8 ch_type = 0;
  2599. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2600. ch_type = ADC1;
  2601. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2602. ch_type = ADC2;
  2603. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2604. ch_type = ADC3;
  2605. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2606. ch_type = ADC4;
  2607. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2608. ch_type = DMIC0;
  2609. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2610. ch_type = DMIC1;
  2611. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2612. ch_type = MBHC;
  2613. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2614. ch_type = DMIC2;
  2615. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2616. ch_type = DMIC3;
  2617. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2618. ch_type = DMIC4;
  2619. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2620. ch_type = DMIC5;
  2621. else
  2622. pr_err("%s: port name: %s is not listed\n", __func__, wname);
  2623. if (ch_type)
  2624. *ch_idx = wcd9378_slave_get_slave_ch_val(ch_type);
  2625. else
  2626. *ch_idx = -EINVAL;
  2627. }
  2628. static int wcd9378_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2629. struct snd_ctl_elem_value *ucontrol)
  2630. {
  2631. struct snd_soc_component *component =
  2632. snd_soc_kcontrol_component(kcontrol);
  2633. struct wcd9378_priv *wcd9378 = NULL;
  2634. int slave_ch_idx = -EINVAL;
  2635. if (component == NULL)
  2636. return -EINVAL;
  2637. wcd9378 = snd_soc_component_get_drvdata(component);
  2638. if (wcd9378 == NULL)
  2639. return -EINVAL;
  2640. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2641. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2642. return -EINVAL;
  2643. ucontrol->value.integer.value[0] = wcd9378_slave_get_master_ch_val(
  2644. wcd9378->tx_master_ch_map[slave_ch_idx]);
  2645. return 0;
  2646. }
  2647. static int wcd9378_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2648. struct snd_ctl_elem_value *ucontrol)
  2649. {
  2650. struct snd_soc_component *component =
  2651. snd_soc_kcontrol_component(kcontrol);
  2652. struct wcd9378_priv *wcd9378 = NULL;
  2653. int slave_ch_idx = -EINVAL, idx = 0;
  2654. if (component == NULL)
  2655. return -EINVAL;
  2656. wcd9378 = snd_soc_component_get_drvdata(component);
  2657. if (wcd9378 == NULL)
  2658. return -EINVAL;
  2659. wcd9378_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2660. if (slave_ch_idx < 0 || slave_ch_idx >= WCD9378_MAX_SLAVE_CH_TYPES)
  2661. return -EINVAL;
  2662. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2663. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2664. __func__, ucontrol->value.enumerated.item[0]);
  2665. idx = ucontrol->value.enumerated.item[0];
  2666. if (idx < 0 || idx >= ARRAY_SIZE(wcd9378_swr_master_ch_map))
  2667. return -EINVAL;
  2668. wcd9378->tx_master_ch_map[slave_ch_idx] = wcd9378_slave_get_master_ch(idx);
  2669. return 0;
  2670. }
  2671. static int wcd9378_bcs_get(struct snd_kcontrol *kcontrol,
  2672. struct snd_ctl_elem_value *ucontrol)
  2673. {
  2674. struct snd_soc_component *component =
  2675. snd_soc_kcontrol_component(kcontrol);
  2676. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2677. ucontrol->value.integer.value[0] = wcd9378->bcs_dis;
  2678. return 0;
  2679. }
  2680. static int wcd9378_bcs_put(struct snd_kcontrol *kcontrol,
  2681. struct snd_ctl_elem_value *ucontrol)
  2682. {
  2683. struct snd_soc_component *component =
  2684. snd_soc_kcontrol_component(kcontrol);
  2685. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  2686. wcd9378->bcs_dis = ucontrol->value.integer.value[0];
  2687. return 0;
  2688. }
  2689. static const char * const loopback_mode_text[] = {
  2690. "NO_LP", "SWR_LP1", "SWR_LP2", "SWR_LP3",
  2691. };
  2692. static const struct soc_enum loopback_mode_enum =
  2693. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(loopback_mode_text),
  2694. loopback_mode_text);
  2695. static const char * const aux_dsm_text[] = {
  2696. "TX2->AUX", "TX3->AUX", "TX0->AUX", "TX1->AUX",
  2697. };
  2698. static const struct soc_enum aux_dsm_enum =
  2699. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(aux_dsm_text),
  2700. aux_dsm_text);
  2701. static const char * const hph_dsm_text[] = {
  2702. "HPH_DSM_IN0", "HPH_DSM_IN1", "HPH_DSM_IN2", "HPH_DSM_IN3",
  2703. };
  2704. static const struct soc_enum hph_dsm_enum =
  2705. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(hph_dsm_text),
  2706. hph_dsm_text);
  2707. static const char * const tx_mode_mux_text[] = {
  2708. "ADC_INVALID", "ADC_HIFI", "ADC_NORMAL", "ADC_LP",
  2709. };
  2710. static const struct soc_enum tx_mode_mux_enum =
  2711. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2712. tx_mode_mux_text);
  2713. static const char * const rx2_mode_text[] = {
  2714. "HP", "NORMAL",
  2715. };
  2716. static const struct soc_enum rx2_mode_enum =
  2717. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx2_mode_text),
  2718. rx2_mode_text);
  2719. static const char * const rx_hph_mode_mux_text[] = {
  2720. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2721. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2722. };
  2723. static const struct soc_enum rx_hph_mode_mux_enum =
  2724. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2725. rx_hph_mode_mux_text);
  2726. static const struct snd_kcontrol_new wcd9378_snd_controls[] = {
  2727. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2728. wcd9378_get_compander, wcd9378_set_compander),
  2729. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2730. wcd9378_get_compander, wcd9378_set_compander),
  2731. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2732. wcd9378_bcs_get, wcd9378_bcs_put),
  2733. SOC_ENUM_EXT("LOOPBACK Mode", loopback_mode_enum,
  2734. wcd9378_loopback_mode_get, wcd9378_loopback_mode_put),
  2735. SOC_ENUM_EXT("AUX_LB_IN SEL", aux_dsm_enum,
  2736. wcd9378_aux_dsm_get, wcd9378_aux_dsm_put),
  2737. SOC_ENUM_EXT("HPH_LB_IN SEL", hph_dsm_enum,
  2738. wcd9378_hph_dsm_get, wcd9378_hph_dsm_put),
  2739. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2740. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2741. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2742. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2743. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2744. wcd9378_tx_mode_get, wcd9378_tx_mode_put),
  2745. SOC_ENUM_EXT("RX2 Mode", rx2_mode_enum,
  2746. NULL, wcd9378_rx2_mode_put),
  2747. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2748. wcd9378_rx_hph_mode_get, wcd9378_rx_hph_mode_put),
  2749. SOC_SINGLE_EXT("HPH Volume", SND_SOC_NOPM, 0, 0x14, 0,
  2750. wcd9378_hph_get_gain, wcd9378_hph_put_gain),
  2751. WCD9378_EAR_PA_GAIN_TLV("EAR_PA Volume", WCD9378_ANA_EAR_COMPANDER_CTL,
  2752. 2, 0x10, 0, ear_pa_gain),
  2753. WCD9378_AUX_PA_GAIN_TLV("AUX_PA Volume", WCD9378_AUX_INT_MISC,
  2754. 0, 0x8, 0, aux_pa_gain),
  2755. SOC_SINGLE_TLV("ADC1 Volume", WCD9378_ANA_TX_CH1, 0, 20, 0,
  2756. analog_gain),
  2757. SOC_SINGLE_TLV("ADC2 Volume", WCD9378_ANA_TX_CH2, 0, 20, 0,
  2758. analog_gain),
  2759. SOC_SINGLE_TLV("ADC3 Volume", WCD9378_ANA_TX_CH3, 0, 20, 0,
  2760. analog_gain),
  2761. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2762. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2763. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2764. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2765. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2766. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2767. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2768. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2769. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2770. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2771. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2772. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2773. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2774. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2775. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2776. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2777. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2778. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2779. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2780. wcd9378_tx_master_ch_get, wcd9378_tx_master_ch_put),
  2781. };
  2782. static const struct snd_kcontrol_new amic1_switch[] = {
  2783. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2784. };
  2785. static const struct snd_kcontrol_new amic2_switch[] = {
  2786. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2787. };
  2788. static const struct snd_kcontrol_new amic3_switch[] = {
  2789. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2790. };
  2791. static const struct snd_kcontrol_new amic4_switch[] = {
  2792. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2793. };
  2794. static const struct snd_kcontrol_new va_amic1_switch[] = {
  2795. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2796. };
  2797. static const struct snd_kcontrol_new va_amic2_switch[] = {
  2798. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2799. };
  2800. static const struct snd_kcontrol_new va_amic3_switch[] = {
  2801. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2802. };
  2803. static const struct snd_kcontrol_new va_amic4_switch[] = {
  2804. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2805. };
  2806. static const struct snd_kcontrol_new dmic1_switch[] = {
  2807. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2808. };
  2809. static const struct snd_kcontrol_new dmic2_switch[] = {
  2810. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2811. };
  2812. static const struct snd_kcontrol_new dmic3_switch[] = {
  2813. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2814. };
  2815. static const struct snd_kcontrol_new dmic4_switch[] = {
  2816. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2817. };
  2818. static const struct snd_kcontrol_new dmic5_switch[] = {
  2819. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2820. };
  2821. static const struct snd_kcontrol_new dmic6_switch[] = {
  2822. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2823. };
  2824. static const char * const adc1_mux_text[] = {
  2825. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4"
  2826. };
  2827. static const char * const adc2_mux_text[] = {
  2828. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4"
  2829. };
  2830. static const char * const adc3_mux_text[] = {
  2831. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4"
  2832. };
  2833. static const char * const ear_mux_text[] = {
  2834. "RX0", "RX2"
  2835. };
  2836. static const char * const aux_mux_text[] = {
  2837. "RX1", "RX2"
  2838. };
  2839. static const struct soc_enum adc1_enum =
  2840. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2841. WCD9378_TX_NEW_TX_CH12_MUX_CH1_SEL_SHIFT,
  2842. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  2843. static const struct soc_enum adc2_enum =
  2844. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH12_MUX,
  2845. WCD9378_TX_NEW_TX_CH12_MUX_CH2_SEL_SHIFT,
  2846. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2847. static const struct soc_enum adc3_enum =
  2848. SOC_ENUM_SINGLE(WCD9378_TX_NEW_TX_CH34_MUX,
  2849. WCD9378_TX_NEW_TX_CH34_MUX_CH3_SEL_SHIFT,
  2850. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2851. static const struct soc_enum ear_enum =
  2852. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2853. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2854. ARRAY_SIZE(ear_mux_text), ear_mux_text);
  2855. static const struct soc_enum aux_enum =
  2856. SOC_ENUM_SINGLE(WCD9378_CDC_AUX_GAIN_CTL,
  2857. WCD9378_CDC_AUX_GAIN_CTL_AUX_EN_SHIFT,
  2858. ARRAY_SIZE(aux_mux_text), aux_mux_text);
  2859. static const struct snd_kcontrol_new tx_adc1_mux =
  2860. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  2861. static const struct snd_kcontrol_new tx_adc2_mux =
  2862. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2863. static const struct snd_kcontrol_new tx_adc3_mux =
  2864. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2865. static const struct snd_kcontrol_new ear_mux =
  2866. SOC_DAPM_ENUM("EAR Mux", ear_enum);
  2867. static const struct snd_kcontrol_new aux_mux =
  2868. SOC_DAPM_ENUM("AUX Mux", aux_enum);
  2869. static const struct snd_kcontrol_new dac1_switch[] = {
  2870. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2871. };
  2872. static const struct snd_kcontrol_new dac2_switch[] = {
  2873. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2874. };
  2875. static const struct snd_kcontrol_new ear_mixer_switch[] = {
  2876. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2877. };
  2878. static const struct snd_kcontrol_new aux_mixer_switch[] = {
  2879. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2880. };
  2881. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2882. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2883. };
  2884. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2885. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2886. };
  2887. static const struct snd_kcontrol_new rx0_switch[] = {
  2888. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2889. };
  2890. static const struct snd_kcontrol_new rx1_switch[] = {
  2891. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2892. };
  2893. static const struct snd_soc_dapm_widget wcd9378_dapm_widgets[] = {
  2894. /*input widgets*/
  2895. SND_SOC_DAPM_INPUT("AMIC1"),
  2896. SND_SOC_DAPM_INPUT("AMIC2"),
  2897. SND_SOC_DAPM_INPUT("AMIC3"),
  2898. SND_SOC_DAPM_INPUT("AMIC4"),
  2899. SND_SOC_DAPM_INPUT("VA AMIC1"),
  2900. SND_SOC_DAPM_INPUT("VA AMIC2"),
  2901. SND_SOC_DAPM_INPUT("VA AMIC3"),
  2902. SND_SOC_DAPM_INPUT("VA AMIC4"),
  2903. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  2904. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  2905. SND_SOC_DAPM_INPUT("IN3_AUX"),
  2906. /*tx widgets*/
  2907. SND_SOC_DAPM_MIXER_E("TX0 SEQUENCER", SND_SOC_NOPM, ADC1, 0,
  2908. NULL, 0, wcd9378_tx_sequencer_enable,
  2909. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2910. SND_SOC_DAPM_MIXER_E("TX1 SEQUENCER", SND_SOC_NOPM, ADC2, 0,
  2911. NULL, 0, wcd9378_tx_sequencer_enable,
  2912. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2913. SND_SOC_DAPM_MIXER_E("TX2 SEQUENCER", SND_SOC_NOPM, ADC3, 0,
  2914. NULL, 0, wcd9378_tx_sequencer_enable,
  2915. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2916. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  2917. &tx_adc1_mux),
  2918. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  2919. &tx_adc2_mux),
  2920. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  2921. &tx_adc3_mux),
  2922. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  2923. wcd9378_codec_enable_dmic,
  2924. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2925. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  2926. wcd9378_codec_enable_dmic,
  2927. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2928. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  2929. wcd9378_codec_enable_dmic,
  2930. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2931. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  2932. wcd9378_codec_enable_dmic,
  2933. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2934. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  2935. wcd9378_codec_enable_dmic,
  2936. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2937. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  2938. wcd9378_codec_enable_dmic,
  2939. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2940. /*rx widgets*/
  2941. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  2942. wcd9378_codec_hphl_dac_event,
  2943. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2944. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  2945. wcd9378_codec_hphr_dac_event,
  2946. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2947. SND_SOC_DAPM_MIXER_E("HPH SEQUENCER", SND_SOC_NOPM, 0, 0, NULL, 0,
  2948. wcd9378_hph_sequencer_enable,
  2949. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2950. SND_SOC_DAPM_PGA_E("HPHL PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2951. wcd9378_codec_enable_hphl_pa,
  2952. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2953. SND_SOC_DAPM_PGA_E("HPHR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2954. wcd9378_codec_enable_hphr_pa,
  2955. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2956. SND_SOC_DAPM_MIXER_E("SA SEQUENCER", SND_SOC_NOPM, 0, 0,
  2957. NULL, 0, wcd9378_sa_sequencer_enable,
  2958. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2959. SND_SOC_DAPM_DAC_E("EAR_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  2960. wcd9378_codec_ear_dac_event,
  2961. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2962. SND_SOC_DAPM_DAC_E("AUX_RDAC", NULL, SND_SOC_NOPM, 0, 0,
  2963. wcd9378_codec_aux_dac_event,
  2964. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2965. SND_SOC_DAPM_PGA_E("EAR PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2966. wcd9378_codec_enable_ear_pa,
  2967. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2968. SND_SOC_DAPM_PGA_E("AUX PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  2969. wcd9378_codec_enable_aux_pa,
  2970. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2971. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  2972. wcd9378_codec_enable_vdd_buck,
  2973. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2974. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  2975. wcd9378_enable_clsh,
  2976. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2977. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  2978. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  2979. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2980. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  2981. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  2982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2983. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  2984. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  2985. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2986. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  2987. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  2988. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2989. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  2990. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  2991. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2992. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  2993. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  2994. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2995. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  2996. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  2997. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2998. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  2999. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  3000. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3001. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  3002. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  3003. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3004. SND_SOC_DAPM_POST_PMD),
  3005. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  3006. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  3007. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3008. SND_SOC_DAPM_POST_PMD),
  3009. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  3010. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  3011. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3012. SND_SOC_DAPM_POST_PMD),
  3013. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  3014. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  3015. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3016. SND_SOC_DAPM_POST_PMD),
  3017. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  3018. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  3019. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3020. SND_SOC_DAPM_POST_PMD),
  3021. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  3022. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  3023. wcd9378_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  3024. SND_SOC_DAPM_POST_PMD),
  3025. /* micbias widgets*/
  3026. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3027. wcd9378_codec_enable_micbias,
  3028. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3029. SND_SOC_DAPM_POST_PMD),
  3030. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3031. wcd9378_codec_enable_micbias,
  3032. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3033. SND_SOC_DAPM_POST_PMD),
  3034. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3035. wcd9378_codec_enable_micbias,
  3036. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3037. SND_SOC_DAPM_POST_PMD),
  3038. /* micbias pull up widgets*/
  3039. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3040. wcd9378_codec_enable_micbias_pullup,
  3041. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3042. SND_SOC_DAPM_POST_PMD),
  3043. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3044. wcd9378_codec_enable_micbias_pullup,
  3045. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3046. SND_SOC_DAPM_POST_PMD),
  3047. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3048. wcd9378_codec_enable_micbias_pullup,
  3049. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3050. SND_SOC_DAPM_POST_PMD),
  3051. /* rx mixer widgets*/
  3052. SND_SOC_DAPM_MUX("EAR_MUX", SND_SOC_NOPM, 0, 0, &ear_mux),
  3053. SND_SOC_DAPM_MUX("AUX_MUX", SND_SOC_NOPM, 0, 0, &aux_mux),
  3054. SND_SOC_DAPM_MIXER("EAR_MIXER", SND_SOC_NOPM, 0, 0,
  3055. ear_mixer_switch, ARRAY_SIZE(ear_mixer_switch)),
  3056. SND_SOC_DAPM_MIXER("AUX_MIXER", SND_SOC_NOPM, 0, 0,
  3057. aux_mixer_switch, ARRAY_SIZE(aux_mixer_switch)),
  3058. SND_SOC_DAPM_MIXER("DAC1", SND_SOC_NOPM, 0, 0,
  3059. dac1_switch, ARRAY_SIZE(dac1_switch)),
  3060. SND_SOC_DAPM_MIXER("DAC2", SND_SOC_NOPM, 0, 0,
  3061. dac2_switch, ARRAY_SIZE(dac2_switch)),
  3062. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  3063. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  3064. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  3065. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  3066. /*output widgets tx*/
  3067. SND_SOC_DAPM_OUTPUT("ADC1_OUTPUT"),
  3068. SND_SOC_DAPM_OUTPUT("ADC2_OUTPUT"),
  3069. SND_SOC_DAPM_OUTPUT("ADC3_OUTPUT"),
  3070. SND_SOC_DAPM_OUTPUT("DMIC1_OUTPUT"),
  3071. SND_SOC_DAPM_OUTPUT("DMIC2_OUTPUT"),
  3072. SND_SOC_DAPM_OUTPUT("DMIC3_OUTPUT"),
  3073. SND_SOC_DAPM_OUTPUT("DMIC4_OUTPUT"),
  3074. SND_SOC_DAPM_OUTPUT("DMIC5_OUTPUT"),
  3075. SND_SOC_DAPM_OUTPUT("DMIC6_OUTPUT"),
  3076. /*output widgets rx*/
  3077. SND_SOC_DAPM_OUTPUT("EAR"),
  3078. SND_SOC_DAPM_OUTPUT("AUX"),
  3079. SND_SOC_DAPM_OUTPUT("HPHL"),
  3080. SND_SOC_DAPM_OUTPUT("HPHR"),
  3081. };
  3082. static const struct snd_soc_dapm_route wcd9378_audio_map[] = {
  3083. /*ADC-1 (channel-1)*/
  3084. {"ADC1_OUTPUT", NULL, "TX0 SEQUENCER"},
  3085. {"TX0 SEQUENCER", NULL, "ADC1 MUX"},
  3086. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3087. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3088. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3089. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3090. /*ADC-2 (channel-2)*/
  3091. {"ADC2_OUTPUT", NULL, "TX1 SEQUENCER"},
  3092. {"TX1 SEQUENCER", NULL, "ADC2 MUX"},
  3093. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3094. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3095. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3096. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3097. /*ADC-3 (channel-3)*/
  3098. {"ADC3_OUTPUT", NULL, "TX2 SEQUENCER"},
  3099. {"TX2 SEQUENCER", NULL, "ADC3 MUX"},
  3100. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3101. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3102. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3103. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3104. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3105. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3106. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3107. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3108. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3109. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3110. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3111. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3112. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3113. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3114. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3115. {"DMIC1_OUTPUT", NULL, "DMIC1_MIXER"},
  3116. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3117. {"DMIC2_OUTPUT", NULL, "DMIC2_MIXER"},
  3118. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3119. {"DMIC3_OUTPUT", NULL, "DMIC3_MIXER"},
  3120. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3121. {"DMIC4_OUTPUT", NULL, "DMIC4_MIXER"},
  3122. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3123. {"DMIC5_OUTPUT", NULL, "DMIC5_MIXER"},
  3124. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3125. {"DMIC6_OUTPUT", NULL, "DMIC6_MIXER"},
  3126. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3127. /*Headphone playback*/
  3128. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3129. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3130. {"HPH SEQUENCER", NULL, "IN1_HPHL"},
  3131. {"RDAC1", NULL, "HPH SEQUENCER"},
  3132. {"HPHL_RDAC", "Switch", "RDAC1"},
  3133. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3134. {"HPHL", NULL, "HPHL PGA"},
  3135. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3136. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3137. {"HPH SEQUENCER", NULL, "IN2_HPHR"},
  3138. {"RDAC2", NULL, "HPH SEQUENCER"},
  3139. {"HPHR_RDAC", "Switch", "RDAC2"},
  3140. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3141. {"HPHR", NULL, "HPHR PGA"},
  3142. /*Amplier playback*/
  3143. {"IN3_AUX", NULL, "VDD_BUCK"},
  3144. {"IN3_AUX", NULL, "CLS_H_PORT"},
  3145. {"EAR_MUX", "RX0", "IN1_HPHL"},
  3146. {"EAR_MUX", "RX2", "IN3_AUX"},
  3147. {"DAC1", "Switch", "EAR_MUX"},
  3148. {"EAR_RDAC", NULL, "DAC1"},
  3149. {"SA SEQUENCER", NULL, "EAR_RDAC"},
  3150. {"EAR_MIXER", "Switch", "SA SEQUENCER"},
  3151. {"EAR PGA", NULL, "EAR_MIXER"},
  3152. {"EAR", NULL, "EAR PGA"},
  3153. {"AUX_MUX", "RX1", "IN2_HPHR"},
  3154. {"AUX_MUX", "RX2", "IN3_AUX"},
  3155. {"DAC2", "Switch", "AUX_MUX"},
  3156. {"AUX_RDAC", NULL, "DAC2"},
  3157. {"SA SEQUENCER", NULL, "AUX_RDAC"},
  3158. {"AUX_MIXER", "Switch", "SA SEQUENCER",},
  3159. {"AUX PGA", NULL, "AUX_MIXER"},
  3160. {"AUX", NULL, "AUX PGA"},
  3161. };
  3162. static ssize_t wcd9378_version_read(struct snd_info_entry *entry,
  3163. void *file_private_data,
  3164. struct file *file,
  3165. char __user *buf, size_t count,
  3166. loff_t pos)
  3167. {
  3168. struct wcd9378_priv *priv;
  3169. char buffer[WCD9378_VERSION_ENTRY_SIZE];
  3170. int len = 0;
  3171. priv = (struct wcd9378_priv *) entry->private_data;
  3172. if (!priv) {
  3173. pr_err("%s: wcd9378 priv is null\n", __func__);
  3174. return -EINVAL;
  3175. }
  3176. switch (priv->version) {
  3177. case WCD9378_VERSION_1_0:
  3178. len = scnprintf(buffer, sizeof(buffer), "WCD9378_1_0\n");
  3179. break;
  3180. default:
  3181. len = scnprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3182. }
  3183. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3184. }
  3185. static struct snd_info_entry_ops wcd9378_info_ops = {
  3186. .read = wcd9378_version_read,
  3187. };
  3188. /*
  3189. * wcd9378_info_create_codec_entry - creates wcd9378 module
  3190. * @codec_root: The parent directory
  3191. * @component: component instance
  3192. *
  3193. * Creates wcd9378 module, version entry under the given
  3194. * parent directory.
  3195. *
  3196. * Return: 0 on success or negative error code on failure.
  3197. */
  3198. int wcd9378_info_create_codec_entry(struct snd_info_entry *codec_root,
  3199. struct snd_soc_component *component)
  3200. {
  3201. struct snd_info_entry *version_entry;
  3202. struct wcd9378_priv *priv;
  3203. struct snd_soc_card *card;
  3204. if (!codec_root || !component)
  3205. return -EINVAL;
  3206. priv = snd_soc_component_get_drvdata(component);
  3207. if (priv->entry) {
  3208. dev_dbg(priv->dev,
  3209. "%s:wcd9378 module already created\n", __func__);
  3210. return 0;
  3211. }
  3212. card = component->card;
  3213. priv->entry = snd_info_create_module_entry(codec_root->module,
  3214. "wcd9378", codec_root);
  3215. if (!priv->entry) {
  3216. dev_dbg(component->dev, "%s: failed to create wcd9378 entry\n",
  3217. __func__);
  3218. return -ENOMEM;
  3219. }
  3220. priv->entry->mode = S_IFDIR | 0555;
  3221. if (snd_info_register(priv->entry) < 0) {
  3222. snd_info_free_entry(priv->entry);
  3223. return -ENOMEM;
  3224. }
  3225. version_entry = snd_info_create_card_entry(card->snd_card,
  3226. "version",
  3227. priv->entry);
  3228. if (!version_entry) {
  3229. dev_dbg(component->dev, "%s: failed to create wcd9378 version entry\n",
  3230. __func__);
  3231. snd_info_free_entry(priv->entry);
  3232. return -ENOMEM;
  3233. }
  3234. version_entry->private_data = priv;
  3235. version_entry->size = WCD9378_VERSION_ENTRY_SIZE;
  3236. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3237. version_entry->c.ops = &wcd9378_info_ops;
  3238. if (snd_info_register(version_entry) < 0) {
  3239. snd_info_free_entry(version_entry);
  3240. snd_info_free_entry(priv->entry);
  3241. return -ENOMEM;
  3242. }
  3243. priv->version_entry = version_entry;
  3244. return 0;
  3245. }
  3246. EXPORT_SYMBOL_GPL(wcd9378_info_create_codec_entry);
  3247. static void wcd9378_class_load(struct snd_soc_component *component)
  3248. {
  3249. /*SMP AMP CLASS LOADING*/
  3250. snd_soc_component_update_bits(component, WCD9378_FUNC_ACT,
  3251. WCD9378_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3252. usleep_range(20000, 20010);
  3253. snd_soc_component_update_bits(component, WCD9378_SMP_AMP_FUNC_STAT,
  3254. WCD9378_SMP_AMP_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3255. /*SMP JACK CLASS LOADING*/
  3256. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_ACT,
  3257. WCD9378_SMP_JACK_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3258. usleep_range(30000, 30010);
  3259. snd_soc_component_update_bits(component, WCD9378_CMT_GRP_MASK,
  3260. WCD9378_CMT_GRP_MASK_CMT_GRP_MASK_MASK, 0x02);
  3261. snd_soc_component_update_bits(component, WCD9378_SMP_JACK_FUNC_STAT,
  3262. WCD9378_SMP_JACK_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3263. /*SMP MIC0 CLASS LOADING*/
  3264. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_ACT,
  3265. WCD9378_SMP_MIC_CTRL0_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3266. usleep_range(5000, 5010);
  3267. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL0_FUNC_STAT,
  3268. WCD9378_SMP_MIC_CTRL0_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3269. /*SMP MIC1 CLASS LOADING*/
  3270. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_ACT,
  3271. WCD9378_SMP_MIC_CTRL1_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3272. usleep_range(5000, 5010);
  3273. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL1_FUNC_STAT,
  3274. WCD9378_SMP_MIC_CTRL1_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3275. /*SMP MIC2 CLASS LOADING*/
  3276. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_ACT,
  3277. WCD9378_SMP_MIC_CTRL2_FUNC_ACT_FUNC_ACT_MASK, 0x01);
  3278. usleep_range(5000, 5010);
  3279. snd_soc_component_update_bits(component, WCD9378_SMP_MIC_CTRL2_FUNC_STAT,
  3280. WCD9378_SMP_MIC_CTRL2_FUNC_STAT_FUNC_STAT_MASK, 0xFF);
  3281. }
  3282. static void wcd9378_micb_value_convert(struct snd_soc_component *component)
  3283. {
  3284. struct wcd9378_priv *wcd9378 =
  3285. snd_soc_component_get_drvdata(component);
  3286. struct wcd9378_pdata *pdata =
  3287. dev_get_platdata(wcd9378->dev);
  3288. struct wcd9378_micbias_setting *mb = &pdata->micbias;
  3289. mb->micb1_usage_val = wcd9378_micb_usage_value_convert(component,
  3290. mb->micb1_mv, MIC_BIAS_1);
  3291. mb->micb2_usage_val = wcd9378_micb_usage_value_convert(component,
  3292. mb->micb2_mv, MIC_BIAS_2);
  3293. mb->micb3_usage_val = wcd9378_micb_usage_value_convert(component,
  3294. mb->micb3_mv, MIC_BIAS_3);
  3295. pr_debug("%s: micb1_usage: 0x%x, micb2_usage: 0x%x, micb3_usage: 0x%x\n", __func__,
  3296. mb->micb1_usage_val, mb->micb2_usage_val, mb->micb3_usage_val);
  3297. }
  3298. static int wcd9378_wcd_mode_check(struct snd_soc_component *component)
  3299. {
  3300. struct wcd9378_priv *wcd9378 =
  3301. snd_soc_component_get_drvdata(component);
  3302. if (snd_soc_component_read(component,
  3303. WCD9378_EFUSE_REG_29)
  3304. & WCD9378_EFUSE_REG_29_PLATFORM_BLOWN_MASK) {
  3305. if (((snd_soc_component_read(component,
  3306. WCD9378_EFUSE_REG_29) &
  3307. WCD9378_EFUSE_REG_29_PLATFORM_MASK) >> 1) == wcd9378->wcd_mode)
  3308. return true;
  3309. else
  3310. return false;
  3311. } else {
  3312. if ((snd_soc_component_read(component, WCD9378_PLATFORM_CTL)
  3313. & WCD9378_PLATFORM_CTL_MODE_MASK) == wcd9378->wcd_mode)
  3314. return true;
  3315. else
  3316. return false;
  3317. }
  3318. return 0;
  3319. }
  3320. static int wcd9378_soc_codec_probe(struct snd_soc_component *component)
  3321. {
  3322. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3323. struct snd_soc_dapm_context *dapm =
  3324. snd_soc_component_get_dapm(component);
  3325. int ret = -EINVAL;
  3326. wcd9378 = snd_soc_component_get_drvdata(component);
  3327. if (!wcd9378)
  3328. return -EINVAL;
  3329. wcd9378->component = component;
  3330. snd_soc_component_init_regmap(component, wcd9378->regmap);
  3331. devm_regmap_qti_debugfs_register(&wcd9378->tx_swr_dev->dev, wcd9378->regmap);
  3332. ret = wcd9378_wcd_mode_check(component);
  3333. if (!ret) {
  3334. dev_err(component->dev, "wcd mode check failed\n");
  3335. ret = -EINVAL;
  3336. goto exit;
  3337. }
  3338. ret = wcd9378_mbhc_init(&wcd9378->mbhc, component);
  3339. if (ret) {
  3340. pr_err("%s: mbhc initialization failed\n", __func__);
  3341. ret = -EINVAL;
  3342. goto exit;
  3343. }
  3344. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3345. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3346. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3347. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3348. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3349. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3350. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3351. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3352. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3353. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3354. snd_soc_dapm_ignore_suspend(dapm, "IN3_AUX");
  3355. snd_soc_dapm_ignore_suspend(dapm, "ADC1_OUTPUT");
  3356. snd_soc_dapm_ignore_suspend(dapm, "ADC2_OUTPUT");
  3357. snd_soc_dapm_ignore_suspend(dapm, "ADC3_OUTPUT");
  3358. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3359. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  3360. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3361. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3362. snd_soc_dapm_sync(dapm);
  3363. wcd_cls_h_init(&wcd9378->clsh_info);
  3364. wcd9378_init_reg(component);
  3365. wcd9378_micb_value_convert(component);
  3366. wcd9378->version = WCD9378_VERSION_1_0;
  3367. /* Register event notifier */
  3368. wcd9378->nblock.notifier_call = wcd9378_event_notify;
  3369. if (wcd9378->register_notifier) {
  3370. ret = wcd9378->register_notifier(wcd9378->handle,
  3371. &wcd9378->nblock,
  3372. true);
  3373. if (ret) {
  3374. dev_err(component->dev,
  3375. "%s: Failed to register notifier %d\n",
  3376. __func__, ret);
  3377. return ret;
  3378. }
  3379. }
  3380. exit:
  3381. return ret;
  3382. }
  3383. static void wcd9378_soc_codec_remove(struct snd_soc_component *component)
  3384. {
  3385. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3386. if (!wcd9378) {
  3387. dev_err(component->dev, "%s: wcd9378 is already NULL\n",
  3388. __func__);
  3389. return;
  3390. }
  3391. if (wcd9378->register_notifier)
  3392. wcd9378->register_notifier(wcd9378->handle,
  3393. &wcd9378->nblock,
  3394. false);
  3395. }
  3396. static int wcd9378_soc_codec_suspend(struct snd_soc_component *component)
  3397. {
  3398. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3399. if (!wcd9378)
  3400. return 0;
  3401. wcd9378->dapm_bias_off = true;
  3402. return 0;
  3403. }
  3404. static int wcd9378_soc_codec_resume(struct snd_soc_component *component)
  3405. {
  3406. struct wcd9378_priv *wcd9378 = snd_soc_component_get_drvdata(component);
  3407. if (!wcd9378)
  3408. return 0;
  3409. wcd9378->dapm_bias_off = false;
  3410. return 0;
  3411. }
  3412. static const struct snd_soc_component_driver soc_codec_dev_wcd9378 = {
  3413. .name = WCD9378_DRV_NAME,
  3414. .probe = wcd9378_soc_codec_probe,
  3415. .remove = wcd9378_soc_codec_remove,
  3416. .controls = wcd9378_snd_controls,
  3417. .num_controls = ARRAY_SIZE(wcd9378_snd_controls),
  3418. .dapm_widgets = wcd9378_dapm_widgets,
  3419. .num_dapm_widgets = ARRAY_SIZE(wcd9378_dapm_widgets),
  3420. .dapm_routes = wcd9378_audio_map,
  3421. .num_dapm_routes = ARRAY_SIZE(wcd9378_audio_map),
  3422. .suspend = wcd9378_soc_codec_suspend,
  3423. .resume = wcd9378_soc_codec_resume,
  3424. };
  3425. static int wcd9378_reset(struct device *dev)
  3426. {
  3427. struct wcd9378_priv *wcd9378 = NULL;
  3428. int rc = 0;
  3429. int value = 0;
  3430. if (!dev)
  3431. return -ENODEV;
  3432. wcd9378 = dev_get_drvdata(dev);
  3433. if (!wcd9378)
  3434. return -EINVAL;
  3435. if (!wcd9378->rst_np) {
  3436. dev_err(dev, "%s: reset gpio device node not specified\n",
  3437. __func__);
  3438. return -EINVAL;
  3439. }
  3440. value = msm_cdc_pinctrl_get_state(wcd9378->rst_np);
  3441. if (value > 0)
  3442. return 0;
  3443. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3444. if (rc) {
  3445. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3446. __func__);
  3447. return -EPROBE_DEFER;
  3448. }
  3449. /* 20us sleep required after pulling the reset gpio to LOW */
  3450. usleep_range(20, 30);
  3451. rc = msm_cdc_pinctrl_select_active_state(wcd9378->rst_np);
  3452. if (rc) {
  3453. dev_err(dev, "%s: wcd active state request fail!\n",
  3454. __func__);
  3455. return -EPROBE_DEFER;
  3456. }
  3457. /* 20us sleep required after pulling the reset gpio to HIGH */
  3458. usleep_range(20, 30);
  3459. return rc;
  3460. }
  3461. static int wcd9378_read_of_property_u32(struct device *dev, const char *name,
  3462. u32 *val)
  3463. {
  3464. int rc = 0;
  3465. rc = of_property_read_u32(dev->of_node, name, val);
  3466. if (rc)
  3467. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3468. __func__, name, dev->of_node->full_name);
  3469. return rc;
  3470. }
  3471. static void wcd9378_dt_parse_micbias_info(struct device *dev,
  3472. struct wcd9378_micbias_setting *mb)
  3473. {
  3474. u32 prop_val = 0;
  3475. int rc = 0;
  3476. /* MB1 */
  3477. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3478. NULL)) {
  3479. rc = wcd9378_read_of_property_u32(dev,
  3480. "qcom,cdc-micbias1-mv",
  3481. &prop_val);
  3482. if (!rc)
  3483. mb->micb1_mv = prop_val;
  3484. } else {
  3485. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3486. __func__);
  3487. }
  3488. /* MB2 */
  3489. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3490. NULL)) {
  3491. rc = wcd9378_read_of_property_u32(dev,
  3492. "qcom,cdc-micbias2-mv",
  3493. &prop_val);
  3494. if (!rc)
  3495. mb->micb2_mv = prop_val;
  3496. } else {
  3497. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3498. __func__);
  3499. }
  3500. /* MB3 */
  3501. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3502. NULL)) {
  3503. rc = wcd9378_read_of_property_u32(dev,
  3504. "qcom,cdc-micbias3-mv",
  3505. &prop_val);
  3506. if (!rc)
  3507. mb->micb3_mv = prop_val;
  3508. } else {
  3509. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3510. __func__);
  3511. }
  3512. }
  3513. static int wcd9378_reset_low(struct device *dev)
  3514. {
  3515. struct wcd9378_priv *wcd9378 = NULL;
  3516. int rc = 0;
  3517. if (!dev)
  3518. return -ENODEV;
  3519. wcd9378 = dev_get_drvdata(dev);
  3520. if (!wcd9378)
  3521. return -EINVAL;
  3522. if (!wcd9378->rst_np) {
  3523. dev_err(dev, "%s: reset gpio device node not specified\n",
  3524. __func__);
  3525. return -EINVAL;
  3526. }
  3527. rc = msm_cdc_pinctrl_select_sleep_state(wcd9378->rst_np);
  3528. if (rc) {
  3529. dev_err(dev, "%s: wcd sleep state request fail!\n",
  3530. __func__);
  3531. return rc;
  3532. }
  3533. /* 20us sleep required after pulling the reset gpio to LOW */
  3534. usleep_range(20, 30);
  3535. return rc;
  3536. }
  3537. struct wcd9378_pdata *wcd9378_populate_dt_data(struct device *dev)
  3538. {
  3539. struct wcd9378_pdata *pdata = NULL;
  3540. pdata = devm_kzalloc(dev, sizeof(struct wcd9378_pdata),
  3541. GFP_KERNEL);
  3542. if (!pdata)
  3543. return NULL;
  3544. pdata->rst_np = of_parse_phandle(dev->of_node,
  3545. "qcom,wcd-rst-gpio-node", 0);
  3546. if (!pdata->rst_np) {
  3547. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3548. __func__, "qcom,wcd-rst-gpio-node",
  3549. dev->of_node->full_name);
  3550. return NULL;
  3551. }
  3552. /* Parse power supplies */
  3553. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3554. &pdata->num_supplies);
  3555. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3556. dev_err(dev, "%s: no power supplies defined for codec\n",
  3557. __func__);
  3558. return NULL;
  3559. }
  3560. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3561. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3562. wcd9378_dt_parse_micbias_info(dev, &pdata->micbias);
  3563. return pdata;
  3564. }
  3565. static struct snd_soc_dai_driver wcd9378_dai[] = {
  3566. {
  3567. .name = "wcd9378_cdc",
  3568. .playback = {
  3569. .stream_name = "WCD9378_AIF Playback",
  3570. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3571. .formats = WCD9378_FORMATS,
  3572. .rate_max = 384000,
  3573. .rate_min = 8000,
  3574. .channels_min = 1,
  3575. .channels_max = 4,
  3576. },
  3577. .capture = {
  3578. .stream_name = "WCD9378_AIF Capture",
  3579. .rates = WCD9378_RATES | WCD9378_FRAC_RATES,
  3580. .formats = WCD9378_FORMATS,
  3581. .rate_max = 384000,
  3582. .rate_min = 8000,
  3583. .channels_min = 1,
  3584. .channels_max = 4,
  3585. },
  3586. },
  3587. };
  3588. static int wcd9378_bind(struct device *dev)
  3589. {
  3590. int ret = 0;
  3591. struct wcd9378_pdata *pdata = dev_get_platdata(dev);
  3592. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3593. /*
  3594. * Add 5msec delay to provide sufficient time for
  3595. * soundwire auto enumeration of slave devices as
  3596. * per HW requirement.
  3597. */
  3598. usleep_range(5000, 5010);
  3599. ret = component_bind_all(dev, wcd9378);
  3600. if (ret) {
  3601. dev_err(dev, "%s: Slave bind failed, ret = %d\n",
  3602. __func__, ret);
  3603. return ret;
  3604. }
  3605. wcd9378->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3606. if (!wcd9378->rx_swr_dev) {
  3607. dev_err(dev, "%s: Could not find RX swr slave device\n",
  3608. __func__);
  3609. ret = -ENODEV;
  3610. goto err;
  3611. }
  3612. wcd9378->rx_swr_dev->paging_support = true;
  3613. wcd9378->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3614. if (!wcd9378->tx_swr_dev) {
  3615. dev_err(dev, "%s: Could not find TX swr slave device\n",
  3616. __func__);
  3617. ret = -ENODEV;
  3618. goto err;
  3619. }
  3620. wcd9378->tx_swr_dev->paging_support = true;
  3621. swr_init_port_params(wcd9378->tx_swr_dev, SWR_NUM_PORTS,
  3622. wcd9378->swr_tx_port_params);
  3623. wcd9378->regmap = devm_regmap_init_swr(wcd9378->tx_swr_dev,
  3624. &wcd9378_regmap_config);
  3625. if (!wcd9378->regmap) {
  3626. dev_err(dev, "%s: Regmap init failed\n",
  3627. __func__);
  3628. goto err;
  3629. }
  3630. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_1, 0xff);
  3631. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_2, 0x0b);
  3632. regmap_write(wcd9378->regmap, SWRS_SCP_SDCA_INTRTYPE_3, 0xff);
  3633. wcd9378_regmap_irq_chip.irq_drv_data = wcd9378;
  3634. wcd9378->irq_info.wcd_regmap_irq_chip = &wcd9378_regmap_irq_chip;
  3635. wcd9378->irq_info.codec_name = "WCD9378";
  3636. wcd9378->irq_info.regmap = wcd9378->regmap;
  3637. wcd9378->irq_info.dev = dev;
  3638. ret = wcd_irq_init(&wcd9378->irq_info, &wcd9378->virq);
  3639. if (ret) {
  3640. dev_err(wcd9378->dev, "%s: IRQ init failed: %d\n",
  3641. __func__, ret);
  3642. goto err;
  3643. }
  3644. dev_err(wcd9378->dev, "%s: wcd irq init done\n",
  3645. __func__);
  3646. wcd9378->tx_swr_dev->slave_irq = wcd9378->virq;
  3647. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd9378,
  3648. wcd9378_dai, ARRAY_SIZE(wcd9378_dai));
  3649. if (ret) {
  3650. dev_err(dev, "%s: Codec registration failed\n",
  3651. __func__);
  3652. goto err_irq;
  3653. }
  3654. wcd9378->dev_up = true;
  3655. return ret;
  3656. err_irq:
  3657. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3658. err:
  3659. component_unbind_all(dev, wcd9378);
  3660. return ret;
  3661. }
  3662. static void wcd9378_unbind(struct device *dev)
  3663. {
  3664. struct wcd9378_priv *wcd9378 = dev_get_drvdata(dev);
  3665. wcd_irq_exit(&wcd9378->irq_info, wcd9378->virq);
  3666. snd_soc_unregister_component(dev);
  3667. component_unbind_all(dev, wcd9378);
  3668. }
  3669. static const struct of_device_id wcd9378_dt_match[] = {
  3670. { .compatible = "qcom,wcd9378-codec", .data = "wcd9378"},
  3671. {}
  3672. };
  3673. static const struct component_master_ops wcd9378_comp_ops = {
  3674. .bind = wcd9378_bind,
  3675. .unbind = wcd9378_unbind,
  3676. };
  3677. static int wcd9378_compare_of(struct device *dev, void *data)
  3678. {
  3679. return dev->of_node == data;
  3680. }
  3681. static void wcd9378_release_of(struct device *dev, void *data)
  3682. {
  3683. of_node_put(data);
  3684. }
  3685. static int wcd9378_add_slave_components(struct device *dev,
  3686. struct component_match **matchptr)
  3687. {
  3688. struct device_node *np, *rx_node, *tx_node;
  3689. np = dev->of_node;
  3690. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  3691. if (!rx_node) {
  3692. dev_err(dev, "%s: Rx-slave node not defined\n", __func__);
  3693. return -ENODEV;
  3694. }
  3695. of_node_get(rx_node);
  3696. component_match_add_release(dev, matchptr,
  3697. wcd9378_release_of,
  3698. wcd9378_compare_of,
  3699. rx_node);
  3700. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  3701. if (!tx_node) {
  3702. dev_err(dev, "%s: Tx-slave node not defined\n", __func__);
  3703. return -ENODEV;
  3704. }
  3705. of_node_get(tx_node);
  3706. component_match_add_release(dev, matchptr,
  3707. wcd9378_release_of,
  3708. wcd9378_compare_of,
  3709. tx_node);
  3710. return 0;
  3711. }
  3712. static int wcd9378_probe(struct platform_device *pdev)
  3713. {
  3714. struct component_match *match = NULL;
  3715. struct wcd9378_priv *wcd9378 = NULL;
  3716. struct wcd9378_pdata *pdata = NULL;
  3717. struct wcd_ctrl_platform_data *plat_data = NULL;
  3718. struct device *dev = &pdev->dev;
  3719. int ret;
  3720. wcd9378 = devm_kzalloc(dev, sizeof(struct wcd9378_priv),
  3721. GFP_KERNEL);
  3722. if (!wcd9378)
  3723. return -ENOMEM;
  3724. dev_set_drvdata(dev, wcd9378);
  3725. wcd9378->dev = dev;
  3726. pdata = wcd9378_populate_dt_data(dev);
  3727. if (!pdata) {
  3728. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  3729. return -EINVAL;
  3730. }
  3731. dev->platform_data = pdata;
  3732. wcd9378->rst_np = pdata->rst_np;
  3733. ret = msm_cdc_init_supplies(dev, &wcd9378->supplies,
  3734. pdata->regulator, pdata->num_supplies);
  3735. if (!wcd9378->supplies) {
  3736. dev_err(dev, "%s: Cannot init wcd supplies\n",
  3737. __func__);
  3738. return ret;
  3739. }
  3740. plat_data = dev_get_platdata(dev->parent);
  3741. if (!plat_data) {
  3742. dev_err(dev, "%s: platform data from parent is NULL\n",
  3743. __func__);
  3744. return -EINVAL;
  3745. }
  3746. wcd9378->handle = (void *)plat_data->handle;
  3747. if (!wcd9378->handle) {
  3748. dev_err(dev, "%s: handle is NULL\n", __func__);
  3749. return -EINVAL;
  3750. }
  3751. wcd9378->update_wcd_event = plat_data->update_wcd_event;
  3752. if (!wcd9378->update_wcd_event) {
  3753. dev_err(dev, "%s: update_wcd_event api is null!\n",
  3754. __func__);
  3755. return -EINVAL;
  3756. }
  3757. wcd9378->register_notifier = plat_data->register_notifier;
  3758. if (!wcd9378->register_notifier) {
  3759. dev_err(dev, "%s: register_notifier api is null!\n",
  3760. __func__);
  3761. return -EINVAL;
  3762. }
  3763. ret = of_property_read_u32(dev->of_node, "qcom,wcd-mode",
  3764. &wcd9378->wcd_mode);
  3765. if (ret) {
  3766. dev_dbg(dev, "%s: wcd-mode read failed, use mobile mode\n",
  3767. __func__);
  3768. wcd9378->wcd_mode = WCD9378_MOBILE_MODE;
  3769. }
  3770. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd9378->supplies,
  3771. pdata->regulator,
  3772. pdata->num_supplies);
  3773. if (ret) {
  3774. dev_err(dev, "%s: wcd static supply enable failed!\n",
  3775. __func__);
  3776. return ret;
  3777. }
  3778. ret = wcd9378_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  3779. CODEC_RX);
  3780. ret |= wcd9378_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  3781. CODEC_TX);
  3782. if (ret) {
  3783. dev_err(dev, "Failed to read port mapping\n");
  3784. goto err;
  3785. }
  3786. ret = wcd9378_parse_port_params(dev, "qcom,swr-tx-port-params",
  3787. CODEC_TX);
  3788. if (ret) {
  3789. dev_err(dev, "Failed to read port params\n");
  3790. goto err;
  3791. }
  3792. mutex_init(&wcd9378->wakeup_lock);
  3793. mutex_init(&wcd9378->micb_lock);
  3794. mutex_init(&wcd9378->sys_usage_lock);
  3795. ret = wcd9378_add_slave_components(dev, &match);
  3796. if (ret)
  3797. goto err_lock_init;
  3798. ret = wcd9378_reset(dev);
  3799. if (ret == -EPROBE_DEFER) {
  3800. dev_err(dev, "%s: wcd reset failed!\n", __func__);
  3801. goto err_lock_init;
  3802. }
  3803. wcd9378->wakeup = wcd9378_wakeup;
  3804. return component_master_add_with_match(dev,
  3805. &wcd9378_comp_ops, match);
  3806. err_lock_init:
  3807. mutex_destroy(&wcd9378->micb_lock);
  3808. mutex_destroy(&wcd9378->wakeup_lock);
  3809. mutex_destroy(&wcd9378->sys_usage_lock);
  3810. err:
  3811. return ret;
  3812. }
  3813. static int wcd9378_remove(struct platform_device *pdev)
  3814. {
  3815. struct wcd9378_priv *wcd9378 = NULL;
  3816. wcd9378 = platform_get_drvdata(pdev);
  3817. component_master_del(&pdev->dev, &wcd9378_comp_ops);
  3818. mutex_destroy(&wcd9378->micb_lock);
  3819. mutex_destroy(&wcd9378->wakeup_lock);
  3820. mutex_destroy(&wcd9378->sys_usage_lock);
  3821. dev_set_drvdata(&pdev->dev, NULL);
  3822. return 0;
  3823. }
  3824. #ifdef CONFIG_PM_SLEEP
  3825. static int wcd9378_suspend(struct device *dev)
  3826. {
  3827. struct wcd9378_priv *wcd9378 = NULL;
  3828. int ret = 0;
  3829. struct wcd9378_pdata *pdata = NULL;
  3830. if (!dev)
  3831. return -ENODEV;
  3832. wcd9378 = dev_get_drvdata(dev);
  3833. if (!wcd9378)
  3834. return -EINVAL;
  3835. pdata = dev_get_platdata(wcd9378->dev);
  3836. if (!pdata) {
  3837. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3838. return -EINVAL;
  3839. }
  3840. if (test_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask)) {
  3841. ret = msm_cdc_disable_ondemand_supply(wcd9378->dev,
  3842. wcd9378->supplies,
  3843. pdata->regulator,
  3844. pdata->num_supplies,
  3845. "cdc-vdd-buck");
  3846. if (ret == -EINVAL) {
  3847. dev_err(dev, "%s: vdd buck is not disabled\n",
  3848. __func__);
  3849. return 0;
  3850. }
  3851. clear_bit(ALLOW_BUCK_DISABLE, &wcd9378->status_mask);
  3852. }
  3853. if (wcd9378->dapm_bias_off) {
  3854. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3855. wcd9378->supplies,
  3856. pdata->regulator,
  3857. pdata->num_supplies,
  3858. true);
  3859. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3860. }
  3861. return 0;
  3862. }
  3863. static int wcd9378_resume(struct device *dev)
  3864. {
  3865. struct wcd9378_priv *wcd9378 = NULL;
  3866. struct wcd9378_pdata *pdata = NULL;
  3867. if (!dev)
  3868. return -ENODEV;
  3869. wcd9378 = dev_get_drvdata(dev);
  3870. if (!wcd9378)
  3871. return -EINVAL;
  3872. pdata = dev_get_platdata(wcd9378->dev);
  3873. if (!pdata) {
  3874. dev_err(dev, "%s: pdata is NULL\n", __func__);
  3875. return -EINVAL;
  3876. }
  3877. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask)) {
  3878. msm_cdc_set_supplies_lpm_mode(wcd9378->dev,
  3879. wcd9378->supplies,
  3880. pdata->regulator,
  3881. pdata->num_supplies,
  3882. false);
  3883. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd9378->status_mask);
  3884. }
  3885. return 0;
  3886. }
  3887. static const struct dev_pm_ops wcd9378_dev_pm_ops = {
  3888. .suspend_late = wcd9378_suspend,
  3889. .resume_early = wcd9378_resume,
  3890. };
  3891. #endif
  3892. static struct platform_driver wcd9378_codec_driver = {
  3893. .probe = wcd9378_probe,
  3894. .remove = wcd9378_remove,
  3895. .driver = {
  3896. .name = "wcd9378_codec",
  3897. .of_match_table = of_match_ptr(wcd9378_dt_match),
  3898. #ifdef CONFIG_PM_SLEEP
  3899. .pm = &wcd9378_dev_pm_ops,
  3900. #endif
  3901. .suppress_bind_attrs = true,
  3902. },
  3903. };
  3904. module_platform_driver(wcd9378_codec_driver);
  3905. MODULE_DESCRIPTION("WCD9378 Codec driver");
  3906. MODULE_LICENSE("GPL");