dp_pll_7nm_util.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[dp-pll] %s: " fmt, __func__
  6. #include <linux/kernel.h>
  7. #include <linux/err.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/delay.h>
  10. #include <linux/usb/usbpd.h>
  11. #include "pll_drv.h"
  12. #include "dp_pll.h"
  13. #include "dp_pll_7nm.h"
  14. #define DP_PHY_CFG 0x0010
  15. #define DP_PHY_PD_CTL 0x0018
  16. #define DP_PHY_MODE 0x001C
  17. #define DP_PHY_AUX_CFG1 0x0024
  18. #define DP_PHY_AUX_CFG2 0x0028
  19. #define DP_PHY_VCO_DIV 0x0070
  20. #define DP_PHY_TX0_TX1_LANE_CTL 0x0078
  21. #define DP_PHY_TX2_TX3_LANE_CTL 0x009C
  22. #define DP_PHY_SPARE0 0x00C8
  23. #define DP_PHY_STATUS 0x00DC
  24. /* Tx registers */
  25. #define TXn_CLKBUF_ENABLE 0x0008
  26. #define TXn_TX_EMP_POST1_LVL 0x000C
  27. #define TXn_TX_DRV_LVL 0x0014
  28. #define TXn_RESET_TSYNC_EN 0x001C
  29. #define TXn_PRE_STALL_LDO_BOOST_EN 0x0020
  30. #define TXn_TX_BAND 0x0024
  31. #define TXn_INTERFACE_SELECT 0x002C
  32. #define TXn_RES_CODE_LANE_OFFSET_TX 0x003C
  33. #define TXn_RES_CODE_LANE_OFFSET_RX 0x0040
  34. #define TXn_TRANSCEIVER_BIAS_EN 0x0054
  35. #define TXn_HIGHZ_DRVR_EN 0x0058
  36. #define TXn_TX_POL_INV 0x005C
  37. #define TXn_PARRATE_REC_DETECT_IDLE_EN 0x0060
  38. /* PLL register offset */
  39. #define QSERDES_COM_BG_TIMER 0x000C
  40. #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN 0x0044
  41. #define QSERDES_COM_CLK_ENABLE1 0x0048
  42. #define QSERDES_COM_SYS_CLK_CTRL 0x004C
  43. #define QSERDES_COM_SYSCLK_BUF_ENABLE 0x0050
  44. #define QSERDES_COM_PLL_IVCO 0x0058
  45. #define QSERDES_COM_CP_CTRL_MODE0 0x0074
  46. #define QSERDES_COM_PLL_RCTRL_MODE0 0x007C
  47. #define QSERDES_COM_PLL_CCTRL_MODE0 0x0084
  48. #define QSERDES_COM_SYSCLK_EN_SEL 0x0094
  49. #define QSERDES_COM_RESETSM_CNTRL 0x009C
  50. #define QSERDES_COM_LOCK_CMP_EN 0x00A4
  51. #define QSERDES_COM_LOCK_CMP1_MODE0 0x00AC
  52. #define QSERDES_COM_LOCK_CMP2_MODE0 0x00B0
  53. #define QSERDES_COM_DEC_START_MODE0 0x00BC
  54. #define QSERDES_COM_DIV_FRAC_START1_MODE0 0x00CC
  55. #define QSERDES_COM_DIV_FRAC_START2_MODE0 0x00D0
  56. #define QSERDES_COM_DIV_FRAC_START3_MODE0 0x00D4
  57. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE0 0x00EC
  58. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE0 0x00F0
  59. #define QSERDES_COM_VCO_TUNE_CTRL 0x0108
  60. #define QSERDES_COM_VCO_TUNE_MAP 0x010C
  61. #define QSERDES_COM_CLK_SEL 0x0154
  62. #define QSERDES_COM_HSCLK_SEL 0x0158
  63. #define QSERDES_COM_CORECLK_DIV_MODE0 0x0168
  64. #define QSERDES_COM_CORE_CLK_EN 0x0174
  65. #define QSERDES_COM_C_READY_STATUS 0x0178
  66. #define QSERDES_COM_CMN_CONFIG 0x017C
  67. #define QSERDES_COM_SVS_MODE_CLK_SEL 0x0184
  68. /* Tx tran offsets */
  69. #define DP_TRAN_DRVR_EMP_EN 0x0000
  70. #define DP_TX_INTERFACE_MODE 0x0004
  71. /* Tx VMODE offsets */
  72. #define DP_VMODE_CTRL1 0x0000
  73. #define DP_PHY_PLL_POLL_SLEEP_US 500
  74. #define DP_PHY_PLL_POLL_TIMEOUT_US 10000
  75. #define DP_VCO_RATE_8100MHZDIV1000 8100000UL
  76. #define DP_VCO_RATE_9720MHZDIV1000 9720000UL
  77. #define DP_VCO_RATE_10800MHZDIV1000 10800000UL
  78. int dp_mux_set_parent_7nm(void *context, unsigned int reg, unsigned int val)
  79. {
  80. struct mdss_pll_resources *dp_res = context;
  81. int rc;
  82. u32 auxclk_div;
  83. if (!context) {
  84. pr_err("invalid input parameters\n");
  85. return -EINVAL;
  86. }
  87. rc = mdss_pll_resource_enable(dp_res, true);
  88. if (rc) {
  89. pr_err("Failed to enable mdss DP PLL resources\n");
  90. return rc;
  91. }
  92. auxclk_div = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_VCO_DIV);
  93. auxclk_div &= ~0x03;
  94. if (val == 0)
  95. auxclk_div |= 1;
  96. else if (val == 1)
  97. auxclk_div |= 2;
  98. else if (val == 2)
  99. auxclk_div |= 0;
  100. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_VCO_DIV, auxclk_div);
  101. /* Make sure the PHY registers writes are done */
  102. wmb();
  103. pr_debug("mux=%d auxclk_div=%x\n", val, auxclk_div);
  104. mdss_pll_resource_enable(dp_res, false);
  105. return 0;
  106. }
  107. int dp_mux_get_parent_7nm(void *context, unsigned int reg, unsigned int *val)
  108. {
  109. int rc;
  110. u32 auxclk_div = 0;
  111. struct mdss_pll_resources *dp_res = context;
  112. if (!context || !val) {
  113. pr_err("invalid input parameters\n");
  114. return -EINVAL;
  115. }
  116. if (is_gdsc_disabled(dp_res))
  117. return 0;
  118. rc = mdss_pll_resource_enable(dp_res, true);
  119. if (rc) {
  120. pr_err("Failed to enable dp_res resources\n");
  121. return rc;
  122. }
  123. auxclk_div = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_VCO_DIV);
  124. auxclk_div &= 0x03;
  125. if (auxclk_div == 1) /* Default divider */
  126. *val = 0;
  127. else if (auxclk_div == 2)
  128. *val = 1;
  129. else if (auxclk_div == 0)
  130. *val = 2;
  131. mdss_pll_resource_enable(dp_res, false);
  132. pr_debug("auxclk_div=%d, val=%d\n", auxclk_div, *val);
  133. return 0;
  134. }
  135. static int dp_vco_pll_init_db_7nm(struct dp_pll_db_7nm *pdb,
  136. unsigned long rate)
  137. {
  138. struct mdss_pll_resources *dp_res = pdb->pll;
  139. u32 spare_value = 0;
  140. spare_value = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_SPARE0);
  141. pdb->lane_cnt = spare_value & 0x0F;
  142. pdb->orientation = (spare_value & 0xF0) >> 4;
  143. pr_debug("spare_value=0x%x, ln_cnt=0x%x, orientation=0x%x\n",
  144. spare_value, pdb->lane_cnt, pdb->orientation);
  145. pdb->div_frac_start1_mode0 = 0x00;
  146. pdb->integloop_gain0_mode0 = 0x3f;
  147. pdb->integloop_gain1_mode0 = 0x00;
  148. pdb->vco_tune_map = 0x00;
  149. pdb->cmn_config = 0x02;
  150. pdb->txn_tran_drv_emp_en = 0xf;
  151. switch (rate) {
  152. case DP_VCO_HSCLK_RATE_1620MHZDIV1000:
  153. pr_debug("VCO rate: %ld\n", DP_VCO_RATE_9720MHZDIV1000);
  154. pdb->hsclk_sel = 0x05;
  155. pdb->dec_start_mode0 = 0x69;
  156. pdb->div_frac_start2_mode0 = 0x80;
  157. pdb->div_frac_start3_mode0 = 0x07;
  158. pdb->lock_cmp1_mode0 = 0x6f;
  159. pdb->lock_cmp2_mode0 = 0x08;
  160. pdb->phy_vco_div = 0x1;
  161. pdb->lock_cmp_en = 0x04;
  162. break;
  163. case DP_VCO_HSCLK_RATE_2700MHZDIV1000:
  164. pr_debug("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  165. pdb->hsclk_sel = 0x03;
  166. pdb->dec_start_mode0 = 0x69;
  167. pdb->div_frac_start2_mode0 = 0x80;
  168. pdb->div_frac_start3_mode0 = 0x07;
  169. pdb->lock_cmp1_mode0 = 0x0f;
  170. pdb->lock_cmp2_mode0 = 0x0e;
  171. pdb->phy_vco_div = 0x1;
  172. pdb->lock_cmp_en = 0x08;
  173. break;
  174. case DP_VCO_HSCLK_RATE_5400MHZDIV1000:
  175. pr_debug("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  176. pdb->hsclk_sel = 0x01;
  177. pdb->dec_start_mode0 = 0x8c;
  178. pdb->div_frac_start2_mode0 = 0x00;
  179. pdb->div_frac_start3_mode0 = 0x0a;
  180. pdb->lock_cmp1_mode0 = 0x1f;
  181. pdb->lock_cmp2_mode0 = 0x1c;
  182. pdb->phy_vco_div = 0x2;
  183. pdb->lock_cmp_en = 0x08;
  184. break;
  185. case DP_VCO_HSCLK_RATE_8100MHZDIV1000:
  186. pr_debug("VCO rate: %ld\n", DP_VCO_RATE_8100MHZDIV1000);
  187. pdb->hsclk_sel = 0x00;
  188. pdb->dec_start_mode0 = 0x69;
  189. pdb->div_frac_start2_mode0 = 0x80;
  190. pdb->div_frac_start3_mode0 = 0x07;
  191. pdb->lock_cmp1_mode0 = 0x2f;
  192. pdb->lock_cmp2_mode0 = 0x2a;
  193. pdb->phy_vco_div = 0x0;
  194. pdb->lock_cmp_en = 0x08;
  195. break;
  196. default:
  197. pr_err("unsupported rate %ld\n", rate);
  198. return -EINVAL;
  199. }
  200. return 0;
  201. }
  202. static int dp_config_vco_rate_7nm(struct dp_pll_vco_clk *vco,
  203. unsigned long rate)
  204. {
  205. u32 res = 0;
  206. struct mdss_pll_resources *dp_res = vco->priv;
  207. struct dp_pll_db_7nm *pdb = (struct dp_pll_db_7nm *)dp_res->priv;
  208. res = dp_vco_pll_init_db_7nm(pdb, rate);
  209. if (res) {
  210. pr_err("VCO Init DB failed\n");
  211. return res;
  212. }
  213. if (pdb->lane_cnt != 4) {
  214. if (pdb->orientation == ORIENTATION_CC2)
  215. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x6d);
  216. else
  217. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x75);
  218. } else {
  219. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x7d);
  220. }
  221. /* Make sure the PHY register writes are done */
  222. wmb();
  223. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SVS_MODE_CLK_SEL, 0x05);
  224. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SYSCLK_EN_SEL, 0x3b);
  225. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SYS_CLK_CTRL, 0x02);
  226. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CLK_ENABLE1, 0x0c);
  227. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SYSCLK_BUF_ENABLE, 0x06);
  228. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CLK_SEL, 0x30);
  229. MDSS_PLL_REG_W(dp_res->pll_base,
  230. QSERDES_COM_HSCLK_SEL, pdb->hsclk_sel);
  231. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_PLL_IVCO, 0x0f);
  232. MDSS_PLL_REG_W(dp_res->pll_base,
  233. QSERDES_COM_LOCK_CMP_EN, pdb->lock_cmp_en);
  234. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_PLL_CCTRL_MODE0, 0x36);
  235. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_PLL_RCTRL_MODE0, 0x16);
  236. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CP_CTRL_MODE0, 0x06);
  237. MDSS_PLL_REG_W(dp_res->pll_base,
  238. QSERDES_COM_DEC_START_MODE0, pdb->dec_start_mode0);
  239. MDSS_PLL_REG_W(dp_res->pll_base,
  240. QSERDES_COM_DIV_FRAC_START1_MODE0, pdb->div_frac_start1_mode0);
  241. MDSS_PLL_REG_W(dp_res->pll_base,
  242. QSERDES_COM_DIV_FRAC_START2_MODE0, pdb->div_frac_start2_mode0);
  243. MDSS_PLL_REG_W(dp_res->pll_base,
  244. QSERDES_COM_DIV_FRAC_START3_MODE0, pdb->div_frac_start3_mode0);
  245. MDSS_PLL_REG_W(dp_res->pll_base,
  246. QSERDES_COM_CMN_CONFIG, pdb->cmn_config);
  247. MDSS_PLL_REG_W(dp_res->pll_base,
  248. QSERDES_COM_INTEGLOOP_GAIN0_MODE0, pdb->integloop_gain0_mode0);
  249. MDSS_PLL_REG_W(dp_res->pll_base,
  250. QSERDES_COM_INTEGLOOP_GAIN1_MODE0, pdb->integloop_gain1_mode0);
  251. MDSS_PLL_REG_W(dp_res->pll_base,
  252. QSERDES_COM_VCO_TUNE_MAP, pdb->vco_tune_map);
  253. MDSS_PLL_REG_W(dp_res->pll_base,
  254. QSERDES_COM_LOCK_CMP1_MODE0, pdb->lock_cmp1_mode0);
  255. MDSS_PLL_REG_W(dp_res->pll_base,
  256. QSERDES_COM_LOCK_CMP2_MODE0, pdb->lock_cmp2_mode0);
  257. /* Make sure the PLL register writes are done */
  258. wmb();
  259. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_BG_TIMER, 0x0a);
  260. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CORECLK_DIV_MODE0, 0x0a);
  261. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_VCO_TUNE_CTRL, 0x00);
  262. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x17);
  263. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CORE_CLK_EN, 0x1f);
  264. /* Make sure the PHY register writes are done */
  265. wmb();
  266. if (pdb->orientation == ORIENTATION_CC2)
  267. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_MODE, 0x4c);
  268. else
  269. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_MODE, 0x5c);
  270. /* Make sure the PLL register writes are done */
  271. wmb();
  272. /* TX Lane configuration */
  273. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_TX0_TX1_LANE_CTL, 0x05);
  274. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_TX2_TX3_LANE_CTL, 0x05);
  275. /* TX-0 register configuration */
  276. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TRANSCEIVER_BIAS_EN, 0x1a);
  277. MDSS_PLL_REG_W(dp_res->ln_tx0_vmode_base, DP_VMODE_CTRL1, 0x40);
  278. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  279. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_INTERFACE_SELECT, 0x3b);
  280. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_CLKBUF_ENABLE, 0x0f);
  281. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_RESET_TSYNC_EN, 0x03);
  282. MDSS_PLL_REG_W(dp_res->ln_tx0_tran_base, DP_TRAN_DRVR_EMP_EN,
  283. pdb->txn_tran_drv_emp_en);
  284. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  285. TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  286. MDSS_PLL_REG_W(dp_res->ln_tx0_tran_base, DP_TX_INTERFACE_MODE, 0x00);
  287. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_BAND, 0x4);
  288. /* TX-1 register configuration */
  289. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TRANSCEIVER_BIAS_EN, 0x1a);
  290. MDSS_PLL_REG_W(dp_res->ln_tx1_vmode_base, DP_VMODE_CTRL1, 0x40);
  291. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  292. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_INTERFACE_SELECT, 0x3b);
  293. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_CLKBUF_ENABLE, 0x0f);
  294. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_RESET_TSYNC_EN, 0x03);
  295. MDSS_PLL_REG_W(dp_res->ln_tx1_tran_base, DP_TRAN_DRVR_EMP_EN,
  296. pdb->txn_tran_drv_emp_en);
  297. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  298. TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  299. MDSS_PLL_REG_W(dp_res->ln_tx1_tran_base, DP_TX_INTERFACE_MODE, 0x00);
  300. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_BAND, 0x4);
  301. /* Make sure the PHY register writes are done */
  302. wmb();
  303. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_VCO_DIV, pdb->phy_vco_div);
  304. return res;
  305. }
  306. static bool dp_7nm_pll_lock_status(struct mdss_pll_resources *dp_res)
  307. {
  308. u32 status;
  309. bool pll_locked;
  310. if (readl_poll_timeout_atomic((dp_res->pll_base +
  311. QSERDES_COM_C_READY_STATUS),
  312. status,
  313. ((status & BIT(0)) > 0),
  314. DP_PHY_PLL_POLL_SLEEP_US,
  315. DP_PHY_PLL_POLL_TIMEOUT_US)) {
  316. pr_err("C_READY status is not high. Status=%x\n", status);
  317. pll_locked = false;
  318. } else {
  319. pll_locked = true;
  320. }
  321. return pll_locked;
  322. }
  323. static bool dp_7nm_phy_rdy_status(struct mdss_pll_resources *dp_res)
  324. {
  325. u32 status;
  326. bool phy_ready = true;
  327. /* poll for PHY ready status */
  328. if (readl_poll_timeout_atomic((dp_res->phy_base +
  329. DP_PHY_STATUS),
  330. status,
  331. ((status & (BIT(1))) > 0),
  332. DP_PHY_PLL_POLL_SLEEP_US,
  333. DP_PHY_PLL_POLL_TIMEOUT_US)) {
  334. pr_err("Phy_ready is not high. Status=%x\n", status);
  335. phy_ready = false;
  336. }
  337. return phy_ready;
  338. }
  339. static int dp_pll_enable_7nm(struct clk_hw *hw)
  340. {
  341. int rc = 0;
  342. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  343. struct mdss_pll_resources *dp_res = vco->priv;
  344. struct dp_pll_db_7nm *pdb = (struct dp_pll_db_7nm *)dp_res->priv;
  345. u32 bias_en, drvr_en;
  346. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_AUX_CFG1, 0x13);
  347. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_AUX_CFG2, 0xA4);
  348. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x01);
  349. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x05);
  350. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x01);
  351. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x09);
  352. wmb(); /* Make sure the PHY register writes are done */
  353. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_RESETSM_CNTRL, 0x20);
  354. wmb(); /* Make sure the PLL register writes are done */
  355. if (!dp_7nm_pll_lock_status(dp_res)) {
  356. rc = -EINVAL;
  357. goto lock_err;
  358. }
  359. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x19);
  360. /* Make sure the PHY register writes are done */
  361. wmb();
  362. /* poll for PHY ready status */
  363. if (!dp_7nm_phy_rdy_status(dp_res)) {
  364. rc = -EINVAL;
  365. goto lock_err;
  366. }
  367. pr_debug("PLL is locked\n");
  368. if (pdb->lane_cnt == 1) {
  369. bias_en = 0x3e;
  370. drvr_en = 0x13;
  371. } else {
  372. bias_en = 0x3f;
  373. drvr_en = 0x10;
  374. }
  375. if (pdb->lane_cnt != 4) {
  376. if (pdb->orientation == ORIENTATION_CC1) {
  377. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  378. TXn_HIGHZ_DRVR_EN, drvr_en);
  379. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  380. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  381. } else {
  382. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  383. TXn_HIGHZ_DRVR_EN, drvr_en);
  384. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  385. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  386. }
  387. } else {
  388. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_HIGHZ_DRVR_EN, drvr_en);
  389. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  390. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  391. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_HIGHZ_DRVR_EN, drvr_en);
  392. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  393. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  394. }
  395. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_POL_INV, 0x0a);
  396. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_POL_INV, 0x0a);
  397. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x18);
  398. udelay(2000);
  399. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x19);
  400. /*
  401. * Make sure all the register writes are completed before
  402. * doing any other operation
  403. */
  404. wmb();
  405. /* poll for PHY ready status */
  406. if (!dp_7nm_phy_rdy_status(dp_res)) {
  407. rc = -EINVAL;
  408. goto lock_err;
  409. }
  410. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_DRV_LVL, 0x3f);
  411. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_DRV_LVL, 0x3f);
  412. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_EMP_POST1_LVL, 0x23);
  413. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_EMP_POST1_LVL, 0x23);
  414. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_RES_CODE_LANE_OFFSET_TX, 0x11);
  415. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_RES_CODE_LANE_OFFSET_TX, 0x11);
  416. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  417. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  418. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_INTERFACE_SELECT, 0x3b);
  419. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_INTERFACE_SELECT, 0x3b);
  420. /* Make sure the PHY register writes are done */
  421. wmb();
  422. lock_err:
  423. return rc;
  424. }
  425. static int dp_pll_disable_7nm(struct clk_hw *hw)
  426. {
  427. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  428. struct mdss_pll_resources *dp_res = vco->priv;
  429. /* Assert DP PHY power down */
  430. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x2);
  431. /*
  432. * Make sure all the register writes to disable PLL are
  433. * completed before doing any other operation
  434. */
  435. wmb();
  436. return 0;
  437. }
  438. int dp_vco_prepare_7nm(struct clk_hw *hw)
  439. {
  440. int rc = 0;
  441. struct dp_pll_vco_clk *vco;
  442. struct mdss_pll_resources *dp_res;
  443. if (!hw) {
  444. pr_err("invalid input parameters\n");
  445. return -EINVAL;
  446. }
  447. vco = to_dp_vco_hw(hw);
  448. dp_res = vco->priv;
  449. pr_debug("rate=%ld\n", vco->rate);
  450. rc = mdss_pll_resource_enable(dp_res, true);
  451. if (rc) {
  452. pr_err("Failed to enable mdss DP pll resources\n");
  453. goto error;
  454. }
  455. if ((dp_res->vco_cached_rate != 0)
  456. && (dp_res->vco_cached_rate == vco->rate)) {
  457. rc = vco->hw.init->ops->set_rate(hw,
  458. dp_res->vco_cached_rate, dp_res->vco_cached_rate);
  459. if (rc) {
  460. pr_err("index=%d vco_set_rate failed. rc=%d\n",
  461. rc, dp_res->index);
  462. mdss_pll_resource_enable(dp_res, false);
  463. goto error;
  464. }
  465. }
  466. rc = dp_pll_enable_7nm(hw);
  467. if (rc) {
  468. mdss_pll_resource_enable(dp_res, false);
  469. pr_err("ndx=%d failed to enable dp pll\n", dp_res->index);
  470. goto error;
  471. }
  472. mdss_pll_resource_enable(dp_res, false);
  473. error:
  474. return rc;
  475. }
  476. void dp_vco_unprepare_7nm(struct clk_hw *hw)
  477. {
  478. struct dp_pll_vco_clk *vco;
  479. struct mdss_pll_resources *dp_res;
  480. if (!hw) {
  481. pr_err("invalid input parameters\n");
  482. return;
  483. }
  484. vco = to_dp_vco_hw(hw);
  485. dp_res = vco->priv;
  486. if (!dp_res) {
  487. pr_err("invalid input parameter\n");
  488. return;
  489. }
  490. if (!dp_res->pll_on &&
  491. mdss_pll_resource_enable(dp_res, true)) {
  492. pr_err("pll resource can't be enabled\n");
  493. return;
  494. }
  495. dp_res->vco_cached_rate = vco->rate;
  496. dp_pll_disable_7nm(hw);
  497. dp_res->handoff_resources = false;
  498. mdss_pll_resource_enable(dp_res, false);
  499. dp_res->pll_on = false;
  500. }
  501. int dp_vco_set_rate_7nm(struct clk_hw *hw, unsigned long rate,
  502. unsigned long parent_rate)
  503. {
  504. struct dp_pll_vco_clk *vco;
  505. struct mdss_pll_resources *dp_res;
  506. int rc;
  507. if (!hw) {
  508. pr_err("invalid input parameters\n");
  509. return -EINVAL;
  510. }
  511. vco = to_dp_vco_hw(hw);
  512. dp_res = vco->priv;
  513. rc = mdss_pll_resource_enable(dp_res, true);
  514. if (rc) {
  515. pr_err("pll resource can't be enabled\n");
  516. return rc;
  517. }
  518. pr_debug("DP lane CLK rate=%ld\n", rate);
  519. rc = dp_config_vco_rate_7nm(vco, rate);
  520. if (rc)
  521. pr_err("Failed to set clk rate\n");
  522. mdss_pll_resource_enable(dp_res, false);
  523. vco->rate = rate;
  524. return 0;
  525. }
  526. unsigned long dp_vco_recalc_rate_7nm(struct clk_hw *hw,
  527. unsigned long parent_rate)
  528. {
  529. struct dp_pll_vco_clk *vco;
  530. int rc;
  531. u32 hsclk_sel, link_clk_divsel, hsclk_div, link_clk_div = 0;
  532. unsigned long vco_rate;
  533. struct mdss_pll_resources *dp_res;
  534. if (!hw) {
  535. pr_err("invalid input parameters\n");
  536. return 0;
  537. }
  538. vco = to_dp_vco_hw(hw);
  539. dp_res = vco->priv;
  540. if (is_gdsc_disabled(dp_res))
  541. return 0;
  542. rc = mdss_pll_resource_enable(dp_res, true);
  543. if (rc) {
  544. pr_err("Failed to enable mdss DP pll=%d\n", dp_res->index);
  545. return 0;
  546. }
  547. pr_debug("input rates: parent=%lu, vco=%lu\n", parent_rate, vco->rate);
  548. hsclk_sel = MDSS_PLL_REG_R(dp_res->pll_base, QSERDES_COM_HSCLK_SEL);
  549. hsclk_sel &= 0x0f;
  550. if (hsclk_sel == 5)
  551. hsclk_div = 5;
  552. else if (hsclk_sel == 3)
  553. hsclk_div = 3;
  554. else if (hsclk_sel == 1)
  555. hsclk_div = 2;
  556. else if (hsclk_sel == 0)
  557. hsclk_div = 1;
  558. else {
  559. pr_debug("unknown divider. forcing to default\n");
  560. hsclk_div = 5;
  561. }
  562. link_clk_divsel = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_AUX_CFG2);
  563. link_clk_divsel >>= 2;
  564. link_clk_divsel &= 0x3;
  565. if (link_clk_divsel == 0)
  566. link_clk_div = 5;
  567. else if (link_clk_divsel == 1)
  568. link_clk_div = 10;
  569. else if (link_clk_divsel == 2)
  570. link_clk_div = 20;
  571. else
  572. pr_err("unsupported div. Phy_mode: %d\n", link_clk_divsel);
  573. if (link_clk_div == 20) {
  574. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  575. } else {
  576. if (hsclk_div == 5)
  577. vco_rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  578. else if (hsclk_div == 3)
  579. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  580. else if (hsclk_div == 2)
  581. vco_rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  582. else
  583. vco_rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  584. }
  585. pr_debug("hsclk: sel=0x%x, div=0x%x; lclk: sel=%u, div=%u, rate=%lu\n",
  586. hsclk_sel, hsclk_div, link_clk_divsel, link_clk_div, vco_rate);
  587. mdss_pll_resource_enable(dp_res, false);
  588. dp_res->vco_cached_rate = vco->rate = vco_rate;
  589. return vco_rate;
  590. }
  591. long dp_vco_round_rate_7nm(struct clk_hw *hw, unsigned long rate,
  592. unsigned long *parent_rate)
  593. {
  594. unsigned long rrate = rate;
  595. struct dp_pll_vco_clk *vco;
  596. if (!hw) {
  597. pr_err("invalid input parameters\n");
  598. return 0;
  599. }
  600. vco = to_dp_vco_hw(hw);
  601. if (rate <= vco->min_rate)
  602. rrate = vco->min_rate;
  603. else if (rate <= DP_VCO_HSCLK_RATE_2700MHZDIV1000)
  604. rrate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  605. else if (rate <= DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  606. rrate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  607. else
  608. rrate = vco->max_rate;
  609. pr_debug("rrate=%ld\n", rrate);
  610. if (parent_rate)
  611. *parent_rate = rrate;
  612. return rrate;
  613. }