sde_encoder.c 156 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define SEC_TO_MILLI_SEC 1000
  58. #define MISR_BUFF_SIZE 256
  59. #define IDLE_SHORT_TIMEOUT 1
  60. #define EVT_TIME_OUT_SPLIT 2
  61. /* worst case poll time for delay_kickoff to be cleared */
  62. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  63. /* Maximum number of VSYNC wait attempts for RSC state transition */
  64. #define MAX_RSC_WAIT 5
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event. At the end of this event, a delayed work is
  73. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  74. * ktime.
  75. * @SDE_ENC_RC_EVENT_PRE_STOP:
  76. * This event happens at NORMAL priority.
  77. * This event, when received during the ON state, set RSC to IDLE, and
  78. * and leave the RC STATE in the PRE_OFF state.
  79. * It should be followed by the STOP event as part of encoder disable.
  80. * If received during IDLE or OFF states, it will do nothing.
  81. * @SDE_ENC_RC_EVENT_STOP:
  82. * This event happens at NORMAL priority.
  83. * When this event is received, disable all the MDP/DSI core clocks, and
  84. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  85. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  86. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  87. * Resource state should be in OFF at the end of the event.
  88. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  89. * This event happens at NORMAL priority from a work item.
  90. * Event signals that there is a seamless mode switch is in prgoress. A
  91. * client needs to leave clocks ON to reduce the mode switch latency.
  92. * @SDE_ENC_RC_EVENT_POST_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that seamless mode switch is complete and resources are
  95. * acquired. Clients wants to update the rsc with new vtotal and update
  96. * pm_qos vote.
  97. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there were no frame updates for
  100. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  101. * and request RSC with IDLE state and change the resource state to IDLE.
  102. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  103. * This event is triggered from the input event thread when touch event is
  104. * received from the input device. On receiving this event,
  105. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  106. clocks and enable RSC.
  107. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  108. * off work since a new commit is imminent.
  109. */
  110. enum sde_enc_rc_events {
  111. SDE_ENC_RC_EVENT_KICKOFF = 1,
  112. SDE_ENC_RC_EVENT_PRE_STOP,
  113. SDE_ENC_RC_EVENT_STOP,
  114. SDE_ENC_RC_EVENT_PRE_MODESET,
  115. SDE_ENC_RC_EVENT_POST_MODESET,
  116. SDE_ENC_RC_EVENT_ENTER_IDLE,
  117. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  118. };
  119. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  120. {
  121. struct sde_encoder_virt *sde_enc;
  122. int i;
  123. sde_enc = to_sde_encoder_virt(drm_enc);
  124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  126. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  127. SDE_EVT32(DRMID(drm_enc), enable);
  128. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  129. }
  130. }
  131. }
  132. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. struct sde_encoder_phys *cur_master;
  136. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  137. ktime_t tvblank, cur_time;
  138. struct intf_status intf_status = {0};
  139. u32 fps;
  140. sde_enc = to_sde_encoder_virt(drm_enc);
  141. cur_master = sde_enc->cur_master;
  142. fps = sde_encoder_get_fps(drm_enc);
  143. if (!cur_master || !cur_master->hw_intf || !fps
  144. || !cur_master->hw_intf->ops.get_vsync_timestamp
  145. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  146. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  147. return 0;
  148. /*
  149. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  150. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  151. */
  152. if (cur_master->hw_intf->ops.get_status) {
  153. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  154. if (intf_status.is_prog_fetch_en)
  155. return 0;
  156. }
  157. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  158. qtmr_counter = arch_timer_read_counter();
  159. cur_time = ktime_get_ns();
  160. /* check for counter rollover between the two timestamps [56 bits] */
  161. if (qtmr_counter < vsync_counter) {
  162. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  163. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  164. qtmr_counter >> 32, qtmr_counter, hw_diff,
  165. fps, SDE_EVTLOG_FUNC_CASE1);
  166. } else {
  167. hw_diff = qtmr_counter - vsync_counter;
  168. }
  169. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  170. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  171. /* avoid setting timestamp, if diff is more than one vsync */
  172. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  173. tvblank = 0;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  176. fps, SDE_EVTLOG_ERROR);
  177. } else {
  178. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  179. }
  180. SDE_DEBUG_ENC(sde_enc,
  181. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  182. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  186. return tvblank;
  187. }
  188. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  189. {
  190. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  191. struct msm_drm_private *priv;
  192. struct sde_kms *sde_kms;
  193. struct device *cpu_dev;
  194. struct cpumask *cpu_mask = NULL;
  195. int cpu = 0;
  196. u32 cpu_dma_latency;
  197. priv = drm_enc->dev->dev_private;
  198. sde_kms = to_sde_kms(priv->kms);
  199. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  200. return;
  201. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  202. cpumask_clear(&sde_enc->valid_cpu_mask);
  203. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  204. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  205. if (!cpu_mask &&
  206. sde_encoder_check_curr_mode(drm_enc,
  207. MSM_DISPLAY_CMD_MODE))
  208. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  209. if (!cpu_mask)
  210. return;
  211. for_each_cpu(cpu, cpu_mask) {
  212. cpu_dev = get_cpu_device(cpu);
  213. if (!cpu_dev) {
  214. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  215. cpu);
  216. return;
  217. }
  218. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  219. dev_pm_qos_add_request(cpu_dev,
  220. &sde_enc->pm_qos_cpu_req[cpu],
  221. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  222. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  223. }
  224. }
  225. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  226. {
  227. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  228. struct device *cpu_dev;
  229. int cpu = 0;
  230. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  231. cpu_dev = get_cpu_device(cpu);
  232. if (!cpu_dev) {
  233. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  234. cpu);
  235. continue;
  236. }
  237. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  238. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  239. }
  240. cpumask_clear(&sde_enc->valid_cpu_mask);
  241. }
  242. static bool _sde_encoder_is_autorefresh_enabled(
  243. struct sde_encoder_virt *sde_enc)
  244. {
  245. struct drm_connector *drm_conn;
  246. if (!sde_enc->cur_master ||
  247. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  248. return false;
  249. drm_conn = sde_enc->cur_master->connector;
  250. if (!drm_conn || !drm_conn->state)
  251. return false;
  252. return sde_connector_get_property(drm_conn->state,
  253. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  254. }
  255. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  256. struct sde_hw_qdss *hw_qdss,
  257. struct sde_encoder_phys *phys, bool enable)
  258. {
  259. if (sde_enc->qdss_status == enable)
  260. return;
  261. sde_enc->qdss_status = enable;
  262. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  263. sde_enc->qdss_status);
  264. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  265. }
  266. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  267. s64 timeout_ms, struct sde_encoder_wait_info *info)
  268. {
  269. int rc = 0;
  270. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  271. ktime_t cur_ktime;
  272. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  273. do {
  274. rc = wait_event_timeout(*(info->wq),
  275. atomic_read(info->atomic_cnt) == info->count_check,
  276. wait_time_jiffies);
  277. cur_ktime = ktime_get();
  278. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  279. timeout_ms, atomic_read(info->atomic_cnt),
  280. info->count_check);
  281. /* If we timed out, counter is valid and time is less, wait again */
  282. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  283. (rc == 0) &&
  284. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  285. return rc;
  286. }
  287. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. return sde_enc &&
  291. (sde_enc->disp_info.display_type ==
  292. SDE_CONNECTOR_PRIMARY);
  293. }
  294. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  295. {
  296. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  297. return sde_enc &&
  298. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  299. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  300. }
  301. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  302. {
  303. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  304. return sde_enc &&
  305. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  306. }
  307. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  308. {
  309. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  310. return sde_enc && sde_enc->cur_master &&
  311. sde_enc->cur_master->cont_splash_enabled;
  312. }
  313. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  314. enum sde_intr_idx intr_idx)
  315. {
  316. SDE_EVT32(DRMID(phys_enc->parent),
  317. phys_enc->intf_idx - INTF_0,
  318. phys_enc->hw_pp->idx - PINGPONG_0,
  319. intr_idx);
  320. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  321. if (phys_enc->parent_ops.handle_frame_done)
  322. phys_enc->parent_ops.handle_frame_done(
  323. phys_enc->parent, phys_enc,
  324. SDE_ENCODER_FRAME_EVENT_ERROR);
  325. }
  326. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  327. enum sde_intr_idx intr_idx,
  328. struct sde_encoder_wait_info *wait_info)
  329. {
  330. struct sde_encoder_irq *irq;
  331. u32 irq_status;
  332. int ret, i;
  333. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  334. SDE_ERROR("invalid params\n");
  335. return -EINVAL;
  336. }
  337. irq = &phys_enc->irq[intr_idx];
  338. /* note: do master / slave checking outside */
  339. /* return EWOULDBLOCK since we know the wait isn't necessary */
  340. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  341. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  344. return -EWOULDBLOCK;
  345. }
  346. if (irq->irq_idx < 0) {
  347. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  348. irq->name, irq->hw_idx);
  349. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  350. irq->irq_idx);
  351. return 0;
  352. }
  353. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  354. atomic_read(wait_info->atomic_cnt));
  355. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  356. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  357. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  358. /*
  359. * Some module X may disable interrupt for longer duration
  360. * and it may trigger all interrupts including timer interrupt
  361. * when module X again enable the interrupt.
  362. * That may cause interrupt wait timeout API in this API.
  363. * It is handled by split the wait timer in two halves.
  364. */
  365. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  366. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  367. irq->hw_idx,
  368. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  369. wait_info);
  370. if (ret)
  371. break;
  372. }
  373. if (ret <= 0) {
  374. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  375. irq->irq_idx, true);
  376. if (irq_status) {
  377. unsigned long flags;
  378. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  379. irq->hw_idx, irq->irq_idx,
  380. phys_enc->hw_pp->idx - PINGPONG_0,
  381. atomic_read(wait_info->atomic_cnt));
  382. SDE_DEBUG_PHYS(phys_enc,
  383. "done but irq %d not triggered\n",
  384. irq->irq_idx);
  385. local_irq_save(flags);
  386. irq->cb.func(phys_enc, irq->irq_idx);
  387. local_irq_restore(flags);
  388. ret = 0;
  389. } else {
  390. ret = -ETIMEDOUT;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  392. irq->hw_idx, irq->irq_idx,
  393. phys_enc->hw_pp->idx - PINGPONG_0,
  394. atomic_read(wait_info->atomic_cnt), irq_status,
  395. SDE_EVTLOG_ERROR);
  396. }
  397. } else {
  398. ret = 0;
  399. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  400. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  401. atomic_read(wait_info->atomic_cnt));
  402. }
  403. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  404. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  405. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  406. return ret;
  407. }
  408. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  409. enum sde_intr_idx intr_idx)
  410. {
  411. struct sde_encoder_irq *irq;
  412. int ret = 0;
  413. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  414. SDE_ERROR("invalid params\n");
  415. return -EINVAL;
  416. }
  417. irq = &phys_enc->irq[intr_idx];
  418. if (irq->irq_idx >= 0) {
  419. SDE_DEBUG_PHYS(phys_enc,
  420. "skipping already registered irq %s type %d\n",
  421. irq->name, irq->intr_type);
  422. return 0;
  423. }
  424. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  425. irq->intr_type, irq->hw_idx);
  426. if (irq->irq_idx < 0) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to lookup IRQ index for %s type:%d\n",
  429. irq->name, irq->intr_type);
  430. return -EINVAL;
  431. }
  432. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  433. &irq->cb);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "failed to register IRQ callback for %s\n",
  437. irq->name);
  438. irq->irq_idx = -EINVAL;
  439. return ret;
  440. }
  441. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  442. if (ret) {
  443. SDE_ERROR_PHYS(phys_enc,
  444. "enable IRQ for intr:%s failed, irq_idx %d\n",
  445. irq->name, irq->irq_idx);
  446. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  447. irq->irq_idx, &irq->cb);
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx, SDE_EVTLOG_ERROR);
  450. irq->irq_idx = -EINVAL;
  451. return ret;
  452. }
  453. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  454. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  455. irq->name, irq->irq_idx);
  456. return ret;
  457. }
  458. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  459. enum sde_intr_idx intr_idx)
  460. {
  461. struct sde_encoder_irq *irq;
  462. int ret;
  463. if (!phys_enc) {
  464. SDE_ERROR("invalid encoder\n");
  465. return -EINVAL;
  466. }
  467. irq = &phys_enc->irq[intr_idx];
  468. /* silently skip irqs that weren't registered */
  469. if (irq->irq_idx < 0) {
  470. SDE_ERROR(
  471. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  472. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx);
  474. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  475. irq->irq_idx, SDE_EVTLOG_ERROR);
  476. return 0;
  477. }
  478. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  479. if (ret)
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  481. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  482. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  483. &irq->cb);
  484. if (ret)
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  488. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  489. irq->irq_idx = -EINVAL;
  490. return 0;
  491. }
  492. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  493. struct sde_encoder_hw_resources *hw_res,
  494. struct drm_connector_state *conn_state)
  495. {
  496. struct sde_encoder_virt *sde_enc = NULL;
  497. int ret, i = 0;
  498. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  499. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  500. -EINVAL, !drm_enc, !hw_res, !conn_state,
  501. hw_res ? !hw_res->comp_info : 0);
  502. return;
  503. }
  504. sde_enc = to_sde_encoder_virt(drm_enc);
  505. SDE_DEBUG_ENC(sde_enc, "\n");
  506. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  507. hw_res->display_type = sde_enc->disp_info.display_type;
  508. /* Query resources used by phys encs, expected to be without overlap */
  509. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  510. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  511. if (phys && phys->ops.get_hw_resources)
  512. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  513. }
  514. /*
  515. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  516. * called from atomic_check phase. Use the below API to get mode
  517. * information of the temporary conn_state passed
  518. */
  519. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  520. if (ret)
  521. SDE_ERROR("failed to get topology ret %d\n", ret);
  522. ret = sde_connector_state_get_compression_info(conn_state,
  523. hw_res->comp_info);
  524. if (ret)
  525. SDE_ERROR("failed to get compression info ret %d\n", ret);
  526. }
  527. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  528. {
  529. struct sde_encoder_virt *sde_enc = NULL;
  530. int i = 0;
  531. unsigned int num_encs;
  532. if (!drm_enc) {
  533. SDE_ERROR("invalid encoder\n");
  534. return;
  535. }
  536. sde_enc = to_sde_encoder_virt(drm_enc);
  537. SDE_DEBUG_ENC(sde_enc, "\n");
  538. num_encs = sde_enc->num_phys_encs;
  539. mutex_lock(&sde_enc->enc_lock);
  540. sde_rsc_client_destroy(sde_enc->rsc_client);
  541. for (i = 0; i < num_encs; i++) {
  542. struct sde_encoder_phys *phys;
  543. phys = sde_enc->phys_vid_encs[i];
  544. if (phys && phys->ops.destroy) {
  545. phys->ops.destroy(phys);
  546. --sde_enc->num_phys_encs;
  547. sde_enc->phys_vid_encs[i] = NULL;
  548. }
  549. phys = sde_enc->phys_cmd_encs[i];
  550. if (phys && phys->ops.destroy) {
  551. phys->ops.destroy(phys);
  552. --sde_enc->num_phys_encs;
  553. sde_enc->phys_cmd_encs[i] = NULL;
  554. }
  555. phys = sde_enc->phys_encs[i];
  556. if (phys && phys->ops.destroy) {
  557. phys->ops.destroy(phys);
  558. --sde_enc->num_phys_encs;
  559. sde_enc->phys_encs[i] = NULL;
  560. }
  561. }
  562. if (sde_enc->num_phys_encs)
  563. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  564. sde_enc->num_phys_encs);
  565. sde_enc->num_phys_encs = 0;
  566. mutex_unlock(&sde_enc->enc_lock);
  567. drm_encoder_cleanup(drm_enc);
  568. mutex_destroy(&sde_enc->enc_lock);
  569. kfree(sde_enc->input_handler);
  570. sde_enc->input_handler = NULL;
  571. kfree(sde_enc);
  572. }
  573. void sde_encoder_helper_update_intf_cfg(
  574. struct sde_encoder_phys *phys_enc)
  575. {
  576. struct sde_encoder_virt *sde_enc;
  577. struct sde_hw_intf_cfg_v1 *intf_cfg;
  578. enum sde_3d_blend_mode mode_3d;
  579. if (!phys_enc || !phys_enc->hw_pp) {
  580. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  581. return;
  582. }
  583. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  584. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  585. SDE_DEBUG_ENC(sde_enc,
  586. "intf_cfg updated for %d at idx %d\n",
  587. phys_enc->intf_idx,
  588. intf_cfg->intf_count);
  589. /* setup interface configuration */
  590. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  591. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  592. return;
  593. }
  594. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  595. if (phys_enc == sde_enc->cur_master) {
  596. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  597. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  598. else
  599. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  600. }
  601. /* configure this interface as master for split display */
  602. if (phys_enc->split_role == ENC_ROLE_MASTER)
  603. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  604. /* setup which pp blk will connect to this intf */
  605. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  606. phys_enc->hw_intf->ops.bind_pingpong_blk(
  607. phys_enc->hw_intf,
  608. true,
  609. phys_enc->hw_pp->idx);
  610. /*setup merge_3d configuration */
  611. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  612. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  613. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  614. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  615. phys_enc->hw_pp->merge_3d->idx;
  616. if (phys_enc->hw_pp->ops.setup_3d_mode)
  617. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  618. mode_3d);
  619. }
  620. void sde_encoder_helper_split_config(
  621. struct sde_encoder_phys *phys_enc,
  622. enum sde_intf interface)
  623. {
  624. struct sde_encoder_virt *sde_enc;
  625. struct split_pipe_cfg *cfg;
  626. struct sde_hw_mdp *hw_mdptop;
  627. enum sde_rm_topology_name topology;
  628. struct msm_display_info *disp_info;
  629. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  630. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  631. return;
  632. }
  633. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  634. hw_mdptop = phys_enc->hw_mdptop;
  635. disp_info = &sde_enc->disp_info;
  636. cfg = &phys_enc->hw_intf->cfg;
  637. memset(cfg, 0, sizeof(*cfg));
  638. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  639. return;
  640. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  641. cfg->split_link_en = true;
  642. /**
  643. * disable split modes since encoder will be operating in as the only
  644. * encoder, either for the entire use case in the case of, for example,
  645. * single DSI, or for this frame in the case of left/right only partial
  646. * update.
  647. */
  648. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  649. if (hw_mdptop->ops.setup_split_pipe)
  650. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  651. if (hw_mdptop->ops.setup_pp_split)
  652. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  653. return;
  654. }
  655. cfg->en = true;
  656. cfg->mode = phys_enc->intf_mode;
  657. cfg->intf = interface;
  658. if (cfg->en && phys_enc->ops.needs_single_flush &&
  659. phys_enc->ops.needs_single_flush(phys_enc))
  660. cfg->split_flush_en = true;
  661. topology = sde_connector_get_topology_name(phys_enc->connector);
  662. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  663. cfg->pp_split_slave = cfg->intf;
  664. else
  665. cfg->pp_split_slave = INTF_MAX;
  666. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  667. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  668. if (hw_mdptop->ops.setup_split_pipe)
  669. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  670. } else if (sde_enc->hw_pp[0]) {
  671. /*
  672. * slave encoder
  673. * - determine split index from master index,
  674. * assume master is first pp
  675. */
  676. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  677. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  678. cfg->pp_split_index);
  679. if (hw_mdptop->ops.setup_pp_split)
  680. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  681. }
  682. }
  683. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  684. {
  685. struct sde_encoder_virt *sde_enc;
  686. int i = 0;
  687. if (!drm_enc)
  688. return false;
  689. sde_enc = to_sde_encoder_virt(drm_enc);
  690. if (!sde_enc)
  691. return false;
  692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  693. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  694. if (phys && phys->in_clone_mode)
  695. return true;
  696. }
  697. return false;
  698. }
  699. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  700. struct drm_crtc *crtc)
  701. {
  702. struct sde_encoder_virt *sde_enc;
  703. int i;
  704. if (!drm_enc)
  705. return false;
  706. sde_enc = to_sde_encoder_virt(drm_enc);
  707. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  708. return false;
  709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  710. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  711. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  712. return true;
  713. }
  714. return false;
  715. }
  716. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  717. struct drm_crtc_state *crtc_state)
  718. {
  719. struct sde_encoder_virt *sde_enc;
  720. struct sde_crtc_state *sde_crtc_state;
  721. int i = 0;
  722. if (!drm_enc || !crtc_state) {
  723. SDE_DEBUG("invalid params\n");
  724. return;
  725. }
  726. sde_enc = to_sde_encoder_virt(drm_enc);
  727. sde_crtc_state = to_sde_crtc_state(crtc_state);
  728. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  729. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  730. return;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys) {
  734. phys->in_clone_mode = true;
  735. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  736. }
  737. }
  738. sde_crtc_state->cwb_enc_mask = 0;
  739. }
  740. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  741. struct drm_crtc_state *crtc_state,
  742. struct drm_connector_state *conn_state)
  743. {
  744. const struct drm_display_mode *mode;
  745. struct drm_display_mode *adj_mode;
  746. int i = 0;
  747. int ret = 0;
  748. mode = &crtc_state->mode;
  749. adj_mode = &crtc_state->adjusted_mode;
  750. /* perform atomic check on the first physical encoder (master) */
  751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  753. if (phys && phys->ops.atomic_check)
  754. ret = phys->ops.atomic_check(phys, crtc_state,
  755. conn_state);
  756. else if (phys && phys->ops.mode_fixup)
  757. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  758. ret = -EINVAL;
  759. if (ret) {
  760. SDE_ERROR_ENC(sde_enc,
  761. "mode unsupported, phys idx %d\n", i);
  762. break;
  763. }
  764. }
  765. return ret;
  766. }
  767. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  768. struct drm_crtc_state *crtc_state,
  769. struct drm_connector_state *conn_state,
  770. struct sde_connector_state *sde_conn_state,
  771. struct sde_crtc_state *sde_crtc_state)
  772. {
  773. int ret = 0;
  774. if (crtc_state->mode_changed || crtc_state->active_changed) {
  775. struct sde_rect mode_roi, roi;
  776. mode_roi.x = 0;
  777. mode_roi.y = 0;
  778. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  779. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  780. if (sde_conn_state->rois.num_rects) {
  781. sde_kms_rect_merge_rectangles(
  782. &sde_conn_state->rois, &roi);
  783. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  784. SDE_ERROR_ENC(sde_enc,
  785. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  786. roi.x, roi.y, roi.w, roi.h);
  787. ret = -EINVAL;
  788. }
  789. }
  790. if (sde_crtc_state->user_roi_list.num_rects) {
  791. sde_kms_rect_merge_rectangles(
  792. &sde_crtc_state->user_roi_list, &roi);
  793. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  794. SDE_ERROR_ENC(sde_enc,
  795. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  796. roi.x, roi.y, roi.w, roi.h);
  797. ret = -EINVAL;
  798. }
  799. }
  800. }
  801. return ret;
  802. }
  803. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  804. struct drm_crtc_state *crtc_state,
  805. struct drm_connector_state *conn_state,
  806. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  807. struct sde_connector *sde_conn,
  808. struct sde_connector_state *sde_conn_state)
  809. {
  810. int ret = 0;
  811. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  812. struct msm_sub_mode sub_mode;
  813. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  814. struct msm_display_topology *topology = NULL;
  815. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  816. CONNECTOR_PROP_DSC_MODE);
  817. ret = sde_connector_get_mode_info(&sde_conn->base,
  818. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  819. if (ret) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "failed to get mode info, rc = %d\n", ret);
  822. return ret;
  823. }
  824. if (sde_conn_state->mode_info.comp_info.comp_type &&
  825. sde_conn_state->mode_info.comp_info.comp_ratio >=
  826. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  827. SDE_ERROR_ENC(sde_enc,
  828. "invalid compression ratio: %d\n",
  829. sde_conn_state->mode_info.comp_info.comp_ratio);
  830. ret = -EINVAL;
  831. return ret;
  832. }
  833. /* Reserve dynamic resources, indicating atomic_check phase */
  834. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  835. conn_state, true);
  836. if (ret) {
  837. if (ret != -EAGAIN)
  838. SDE_ERROR_ENC(sde_enc,
  839. "RM failed to reserve resources, rc = %d\n", ret);
  840. return ret;
  841. }
  842. /**
  843. * Update connector state with the topology selected for the
  844. * resource set validated. Reset the topology if we are
  845. * de-activating crtc.
  846. */
  847. if (crtc_state->active) {
  848. topology = &sde_conn_state->mode_info.topology;
  849. ret = sde_rm_update_topology(&sde_kms->rm,
  850. conn_state, topology);
  851. if (ret) {
  852. SDE_ERROR_ENC(sde_enc,
  853. "RM failed to update topology, rc: %d\n", ret);
  854. return ret;
  855. }
  856. }
  857. ret = sde_connector_set_blob_data(conn_state->connector,
  858. conn_state,
  859. CONNECTOR_PROP_SDE_INFO);
  860. if (ret) {
  861. SDE_ERROR_ENC(sde_enc,
  862. "connector failed to update info, rc: %d\n",
  863. ret);
  864. return ret;
  865. }
  866. }
  867. return ret;
  868. }
  869. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  870. u32 *qsync_fps, struct drm_connector_state *conn_state)
  871. {
  872. struct sde_encoder_virt *sde_enc;
  873. int rc = 0;
  874. struct sde_connector *sde_conn;
  875. if (!qsync_fps)
  876. return;
  877. *qsync_fps = 0;
  878. if (!drm_enc) {
  879. SDE_ERROR("invalid drm encoder\n");
  880. return;
  881. }
  882. sde_enc = to_sde_encoder_virt(drm_enc);
  883. if (!sde_enc->cur_master) {
  884. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  885. return;
  886. }
  887. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  888. if (sde_conn->ops.get_qsync_min_fps)
  889. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  890. if (rc < 0) {
  891. SDE_ERROR("invalid qsync min fps %d\n", rc);
  892. return;
  893. }
  894. *qsync_fps = rc;
  895. }
  896. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  897. struct sde_connector_state *sde_conn_state, u32 step)
  898. {
  899. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  900. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  901. u32 min_fps, req_fps = 0;
  902. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  903. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  904. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  905. CONNECTOR_PROP_QSYNC_MODE);
  906. if (has_panel_req) {
  907. if (!sde_conn->ops.get_avr_step_req) {
  908. SDE_ERROR("unable to retrieve required step rate\n");
  909. return -EINVAL;
  910. }
  911. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  912. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  913. if (qsync_mode && req_fps != step) {
  914. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  915. step, req_fps, nom_fps);
  916. return -EINVAL;
  917. }
  918. }
  919. if (!step)
  920. return 0;
  921. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  922. &sde_conn_state->base);
  923. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  924. (vtotal * nom_fps) % step) {
  925. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  926. min_fps, step, vtotal);
  927. return -EINVAL;
  928. }
  929. return 0;
  930. }
  931. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  932. struct sde_connector_state *sde_conn_state)
  933. {
  934. int rc = 0;
  935. u32 avr_step;
  936. bool qsync_dirty, has_modeset;
  937. struct drm_connector_state *conn_state = &sde_conn_state->base;
  938. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  939. CONNECTOR_PROP_QSYNC_MODE);
  940. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  941. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  942. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  943. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  944. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  945. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  946. sde_conn_state->msm_mode.private_flags);
  947. return -EINVAL;
  948. }
  949. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  950. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  951. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  952. return rc;
  953. }
  954. static int sde_encoder_virt_atomic_check(
  955. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  956. struct drm_connector_state *conn_state)
  957. {
  958. struct sde_encoder_virt *sde_enc;
  959. struct sde_kms *sde_kms;
  960. const struct drm_display_mode *mode;
  961. struct drm_display_mode *adj_mode;
  962. struct sde_connector *sde_conn = NULL;
  963. struct sde_connector_state *sde_conn_state = NULL;
  964. struct sde_crtc_state *sde_crtc_state = NULL;
  965. enum sde_rm_topology_name old_top;
  966. enum sde_rm_topology_name top_name;
  967. struct msm_display_info *disp_info;
  968. int ret = 0;
  969. if (!drm_enc || !crtc_state || !conn_state) {
  970. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  971. !drm_enc, !crtc_state, !conn_state);
  972. return -EINVAL;
  973. }
  974. sde_enc = to_sde_encoder_virt(drm_enc);
  975. disp_info = &sde_enc->disp_info;
  976. SDE_DEBUG_ENC(sde_enc, "\n");
  977. sde_kms = sde_encoder_get_kms(drm_enc);
  978. if (!sde_kms)
  979. return -EINVAL;
  980. mode = &crtc_state->mode;
  981. adj_mode = &crtc_state->adjusted_mode;
  982. sde_conn = to_sde_connector(conn_state->connector);
  983. sde_conn_state = to_sde_connector_state(conn_state);
  984. sde_crtc_state = to_sde_crtc_state(crtc_state);
  985. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  986. if (ret)
  987. return ret;
  988. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  989. crtc_state->active_changed, crtc_state->connectors_changed);
  990. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  991. conn_state);
  992. if (ret)
  993. return ret;
  994. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  995. conn_state, sde_conn_state, sde_crtc_state);
  996. if (ret)
  997. return ret;
  998. /**
  999. * record topology in previous atomic state to be able to handle
  1000. * topology transitions correctly.
  1001. */
  1002. old_top = sde_connector_get_property(conn_state,
  1003. CONNECTOR_PROP_TOPOLOGY_NAME);
  1004. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1005. if (ret)
  1006. return ret;
  1007. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1008. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1009. if (ret)
  1010. return ret;
  1011. top_name = sde_connector_get_property(conn_state,
  1012. CONNECTOR_PROP_TOPOLOGY_NAME);
  1013. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1014. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1015. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1016. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1017. top_name);
  1018. return -EINVAL;
  1019. }
  1020. }
  1021. ret = sde_connector_roi_v1_check_roi(conn_state);
  1022. if (ret) {
  1023. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1024. ret);
  1025. return ret;
  1026. }
  1027. drm_mode_set_crtcinfo(adj_mode, 0);
  1028. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1029. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1030. sde_conn_state->msm_mode.private_flags,
  1031. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1032. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1033. return ret;
  1034. }
  1035. static void _sde_encoder_get_connector_roi(
  1036. struct sde_encoder_virt *sde_enc,
  1037. struct sde_rect *merged_conn_roi)
  1038. {
  1039. struct drm_connector *drm_conn;
  1040. struct sde_connector_state *c_state;
  1041. if (!sde_enc || !merged_conn_roi)
  1042. return;
  1043. drm_conn = sde_enc->phys_encs[0]->connector;
  1044. if (!drm_conn || !drm_conn->state)
  1045. return;
  1046. c_state = to_sde_connector_state(drm_conn->state);
  1047. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1048. }
  1049. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1050. {
  1051. struct sde_encoder_virt *sde_enc;
  1052. struct drm_connector *drm_conn;
  1053. struct drm_display_mode *adj_mode;
  1054. struct sde_rect roi;
  1055. if (!drm_enc) {
  1056. SDE_ERROR("invalid encoder parameter\n");
  1057. return -EINVAL;
  1058. }
  1059. sde_enc = to_sde_encoder_virt(drm_enc);
  1060. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1061. SDE_ERROR("invalid crtc parameter\n");
  1062. return -EINVAL;
  1063. }
  1064. if (!sde_enc->cur_master) {
  1065. SDE_ERROR("invalid cur_master parameter\n");
  1066. return -EINVAL;
  1067. }
  1068. adj_mode = &sde_enc->cur_master->cached_mode;
  1069. drm_conn = sde_enc->cur_master->connector;
  1070. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1071. if (sde_kms_rect_is_null(&roi)) {
  1072. roi.w = adj_mode->hdisplay;
  1073. roi.h = adj_mode->vdisplay;
  1074. }
  1075. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1076. sizeof(sde_enc->prv_conn_roi));
  1077. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1078. return 0;
  1079. }
  1080. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1081. {
  1082. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1083. struct sde_kms *sde_kms;
  1084. struct sde_hw_mdp *hw_mdptop;
  1085. struct sde_encoder_virt *sde_enc;
  1086. int i;
  1087. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1088. if (!sde_enc) {
  1089. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1090. return;
  1091. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1092. SDE_ERROR("invalid num phys enc %d/%d\n",
  1093. sde_enc->num_phys_encs,
  1094. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1095. return;
  1096. }
  1097. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1098. if (!sde_kms) {
  1099. SDE_ERROR("invalid sde_kms\n");
  1100. return;
  1101. }
  1102. hw_mdptop = sde_kms->hw_mdp;
  1103. if (!hw_mdptop) {
  1104. SDE_ERROR("invalid mdptop\n");
  1105. return;
  1106. }
  1107. if (hw_mdptop->ops.setup_vsync_source) {
  1108. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1109. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1110. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1111. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1112. vsync_cfg.vsync_source = vsync_source;
  1113. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1114. }
  1115. }
  1116. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1117. struct msm_display_info *disp_info)
  1118. {
  1119. struct sde_encoder_phys *phys;
  1120. struct sde_connector *sde_conn;
  1121. int i;
  1122. u32 vsync_source;
  1123. if (!sde_enc || !disp_info) {
  1124. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1125. sde_enc != NULL, disp_info != NULL);
  1126. return;
  1127. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1128. SDE_ERROR("invalid num phys enc %d/%d\n",
  1129. sde_enc->num_phys_encs,
  1130. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1131. return;
  1132. }
  1133. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1134. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1135. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1136. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1137. else
  1138. vsync_source = sde_enc->te_source;
  1139. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1140. disp_info->is_te_using_watchdog_timer);
  1141. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1142. phys = sde_enc->phys_encs[i];
  1143. if (phys && phys->ops.setup_vsync_source)
  1144. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1145. }
  1146. }
  1147. }
  1148. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1149. bool watchdog_te)
  1150. {
  1151. struct sde_encoder_virt *sde_enc;
  1152. struct msm_display_info disp_info;
  1153. if (!drm_enc) {
  1154. pr_err("invalid drm encoder\n");
  1155. return -EINVAL;
  1156. }
  1157. sde_enc = to_sde_encoder_virt(drm_enc);
  1158. sde_encoder_control_te(drm_enc, false);
  1159. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1160. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1161. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1162. sde_encoder_control_te(drm_enc, true);
  1163. return 0;
  1164. }
  1165. static int _sde_encoder_rsc_client_update_vsync_wait(
  1166. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1167. int wait_vblank_crtc_id)
  1168. {
  1169. int wait_refcount = 0, ret = 0;
  1170. int pipe = -1;
  1171. int wait_count = 0;
  1172. struct drm_crtc *primary_crtc;
  1173. struct drm_crtc *crtc;
  1174. crtc = sde_enc->crtc;
  1175. if (wait_vblank_crtc_id)
  1176. wait_refcount =
  1177. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1178. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1179. SDE_EVTLOG_FUNC_ENTRY);
  1180. if (crtc->base.id != wait_vblank_crtc_id) {
  1181. primary_crtc = drm_crtc_find(drm_enc->dev,
  1182. NULL, wait_vblank_crtc_id);
  1183. if (!primary_crtc) {
  1184. SDE_ERROR_ENC(sde_enc,
  1185. "failed to find primary crtc id %d\n",
  1186. wait_vblank_crtc_id);
  1187. return -EINVAL;
  1188. }
  1189. pipe = drm_crtc_index(primary_crtc);
  1190. }
  1191. /**
  1192. * note: VBLANK is expected to be enabled at this point in
  1193. * resource control state machine if on primary CRTC
  1194. */
  1195. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1196. if (sde_rsc_client_is_state_update_complete(
  1197. sde_enc->rsc_client))
  1198. break;
  1199. if (crtc->base.id == wait_vblank_crtc_id)
  1200. ret = sde_encoder_wait_for_event(drm_enc,
  1201. MSM_ENC_VBLANK);
  1202. else
  1203. drm_wait_one_vblank(drm_enc->dev, pipe);
  1204. if (ret) {
  1205. SDE_ERROR_ENC(sde_enc,
  1206. "wait for vblank failed ret:%d\n", ret);
  1207. /**
  1208. * rsc hardware may hang without vsync. avoid rsc hang
  1209. * by generating the vsync from watchdog timer.
  1210. */
  1211. if (crtc->base.id == wait_vblank_crtc_id)
  1212. sde_encoder_helper_switch_vsync(drm_enc, true);
  1213. }
  1214. }
  1215. if (wait_count >= MAX_RSC_WAIT)
  1216. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1217. SDE_EVTLOG_ERROR);
  1218. if (wait_refcount)
  1219. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1220. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1221. SDE_EVTLOG_FUNC_EXIT);
  1222. return ret;
  1223. }
  1224. static int _sde_encoder_update_rsc_client(
  1225. struct drm_encoder *drm_enc, bool enable)
  1226. {
  1227. struct sde_encoder_virt *sde_enc;
  1228. struct drm_crtc *crtc;
  1229. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1230. struct sde_rsc_cmd_config *rsc_config;
  1231. int ret;
  1232. struct msm_display_info *disp_info;
  1233. struct msm_mode_info *mode_info;
  1234. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1235. u32 qsync_mode = 0, v_front_porch;
  1236. struct drm_display_mode *mode;
  1237. bool is_vid_mode;
  1238. struct drm_encoder *enc;
  1239. if (!drm_enc || !drm_enc->dev) {
  1240. SDE_ERROR("invalid encoder arguments\n");
  1241. return -EINVAL;
  1242. }
  1243. sde_enc = to_sde_encoder_virt(drm_enc);
  1244. mode_info = &sde_enc->mode_info;
  1245. crtc = sde_enc->crtc;
  1246. if (!sde_enc->crtc) {
  1247. SDE_ERROR("invalid crtc parameter\n");
  1248. return -EINVAL;
  1249. }
  1250. disp_info = &sde_enc->disp_info;
  1251. rsc_config = &sde_enc->rsc_config;
  1252. if (!sde_enc->rsc_client) {
  1253. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1254. return 0;
  1255. }
  1256. /**
  1257. * only primary command mode panel without Qsync can request CMD state.
  1258. * all other panels/displays can request for VID state including
  1259. * secondary command mode panel.
  1260. * Clone mode encoder can request CLK STATE only.
  1261. */
  1262. if (sde_enc->cur_master) {
  1263. qsync_mode = sde_connector_get_qsync_mode(
  1264. sde_enc->cur_master->connector);
  1265. sde_enc->autorefresh_solver_disable =
  1266. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1267. }
  1268. /* left primary encoder keep vote */
  1269. if (sde_encoder_in_clone_mode(drm_enc)) {
  1270. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1271. return 0;
  1272. }
  1273. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1274. (disp_info->display_type && qsync_mode) ||
  1275. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1276. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1277. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1278. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1279. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1280. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1281. drm_for_each_encoder(enc, drm_enc->dev) {
  1282. if (enc->base.id != drm_enc->base.id &&
  1283. sde_encoder_in_cont_splash(enc))
  1284. rsc_state = SDE_RSC_CLK_STATE;
  1285. }
  1286. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1287. MSM_DISPLAY_VIDEO_MODE);
  1288. mode = &sde_enc->crtc->state->mode;
  1289. v_front_porch = mode->vsync_start - mode->vdisplay;
  1290. /* compare specific items and reconfigure the rsc */
  1291. if ((rsc_config->fps != mode_info->frame_rate) ||
  1292. (rsc_config->vtotal != mode_info->vtotal) ||
  1293. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1294. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1295. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1296. rsc_config->fps = mode_info->frame_rate;
  1297. rsc_config->vtotal = mode_info->vtotal;
  1298. rsc_config->prefill_lines = mode_info->prefill_lines;
  1299. rsc_config->jitter_numer = mode_info->jitter_numer;
  1300. rsc_config->jitter_denom = mode_info->jitter_denom;
  1301. sde_enc->rsc_state_init = false;
  1302. }
  1303. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1304. rsc_config->fps, sde_enc->rsc_state_init);
  1305. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1306. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1307. /* update it only once */
  1308. sde_enc->rsc_state_init = true;
  1309. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1310. rsc_state, rsc_config, crtc->base.id,
  1311. &wait_vblank_crtc_id);
  1312. } else {
  1313. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1314. rsc_state, NULL, crtc->base.id,
  1315. &wait_vblank_crtc_id);
  1316. }
  1317. /**
  1318. * if RSC performed a state change that requires a VBLANK wait, it will
  1319. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1320. *
  1321. * if we are the primary display, we will need to enable and wait
  1322. * locally since we hold the commit thread
  1323. *
  1324. * if we are an external display, we must send a signal to the primary
  1325. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1326. * by the primary panel's VBLANK signals
  1327. */
  1328. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1329. if (ret) {
  1330. SDE_ERROR_ENC(sde_enc,
  1331. "sde rsc client update failed ret:%d\n", ret);
  1332. return ret;
  1333. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1334. return ret;
  1335. }
  1336. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1337. sde_enc, wait_vblank_crtc_id);
  1338. return ret;
  1339. }
  1340. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1341. {
  1342. struct sde_encoder_virt *sde_enc;
  1343. int i;
  1344. if (!drm_enc) {
  1345. SDE_ERROR("invalid encoder\n");
  1346. return;
  1347. }
  1348. sde_enc = to_sde_encoder_virt(drm_enc);
  1349. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1351. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1352. if (phys && phys->ops.irq_control)
  1353. phys->ops.irq_control(phys, enable);
  1354. }
  1355. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1356. }
  1357. /* keep track of the userspace vblank during modeset */
  1358. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1359. u32 sw_event)
  1360. {
  1361. struct sde_encoder_virt *sde_enc;
  1362. bool enable;
  1363. int i;
  1364. if (!drm_enc) {
  1365. SDE_ERROR("invalid encoder\n");
  1366. return;
  1367. }
  1368. sde_enc = to_sde_encoder_virt(drm_enc);
  1369. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1370. sw_event, sde_enc->vblank_enabled);
  1371. /* nothing to do if vblank not enabled by userspace */
  1372. if (!sde_enc->vblank_enabled)
  1373. return;
  1374. /* disable vblank on pre_modeset */
  1375. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1376. enable = false;
  1377. /* enable vblank on post_modeset */
  1378. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1379. enable = true;
  1380. else
  1381. return;
  1382. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1383. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1384. if (phys && phys->ops.control_vblank_irq)
  1385. phys->ops.control_vblank_irq(phys, enable);
  1386. }
  1387. }
  1388. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1389. {
  1390. struct sde_encoder_virt *sde_enc;
  1391. if (!drm_enc)
  1392. return NULL;
  1393. sde_enc = to_sde_encoder_virt(drm_enc);
  1394. return sde_enc->rsc_client;
  1395. }
  1396. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1397. bool enable)
  1398. {
  1399. struct sde_kms *sde_kms;
  1400. struct sde_encoder_virt *sde_enc;
  1401. int rc;
  1402. sde_enc = to_sde_encoder_virt(drm_enc);
  1403. sde_kms = sde_encoder_get_kms(drm_enc);
  1404. if (!sde_kms)
  1405. return -EINVAL;
  1406. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1407. SDE_EVT32(DRMID(drm_enc), enable);
  1408. if (!sde_enc->cur_master) {
  1409. SDE_ERROR("encoder master not set\n");
  1410. return -EINVAL;
  1411. }
  1412. if (enable) {
  1413. /* enable SDE core clks */
  1414. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1415. if (rc < 0) {
  1416. SDE_ERROR("failed to enable power resource %d\n", rc);
  1417. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1418. return rc;
  1419. }
  1420. sde_enc->elevated_ahb_vote = true;
  1421. /* enable DSI clks */
  1422. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1423. true);
  1424. if (rc) {
  1425. SDE_ERROR("failed to enable clk control %d\n", rc);
  1426. pm_runtime_put_sync(drm_enc->dev->dev);
  1427. return rc;
  1428. }
  1429. /* enable all the irq */
  1430. sde_encoder_irq_control(drm_enc, true);
  1431. _sde_encoder_pm_qos_add_request(drm_enc);
  1432. } else {
  1433. _sde_encoder_pm_qos_remove_request(drm_enc);
  1434. /* disable all the irq */
  1435. sde_encoder_irq_control(drm_enc, false);
  1436. /* disable DSI clks */
  1437. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1438. /* disable SDE core clks */
  1439. pm_runtime_put_sync(drm_enc->dev->dev);
  1440. }
  1441. return 0;
  1442. }
  1443. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1444. bool enable, u32 frame_count)
  1445. {
  1446. struct sde_encoder_virt *sde_enc;
  1447. int i;
  1448. if (!drm_enc) {
  1449. SDE_ERROR("invalid encoder\n");
  1450. return;
  1451. }
  1452. sde_enc = to_sde_encoder_virt(drm_enc);
  1453. if (!sde_enc->misr_reconfigure)
  1454. return;
  1455. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1456. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1457. if (!phys || !phys->ops.setup_misr)
  1458. continue;
  1459. phys->ops.setup_misr(phys, enable, frame_count);
  1460. }
  1461. sde_enc->misr_reconfigure = false;
  1462. }
  1463. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1464. unsigned int type, unsigned int code, int value)
  1465. {
  1466. struct drm_encoder *drm_enc = NULL;
  1467. struct sde_encoder_virt *sde_enc = NULL;
  1468. struct msm_drm_thread *disp_thread = NULL;
  1469. struct msm_drm_private *priv = NULL;
  1470. if (!handle || !handle->handler || !handle->handler->private) {
  1471. SDE_ERROR("invalid encoder for the input event\n");
  1472. return;
  1473. }
  1474. drm_enc = (struct drm_encoder *)handle->handler->private;
  1475. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1476. SDE_ERROR("invalid parameters\n");
  1477. return;
  1478. }
  1479. priv = drm_enc->dev->dev_private;
  1480. sde_enc = to_sde_encoder_virt(drm_enc);
  1481. if (!sde_enc->crtc || (sde_enc->crtc->index
  1482. >= ARRAY_SIZE(priv->disp_thread))) {
  1483. SDE_DEBUG_ENC(sde_enc,
  1484. "invalid cached CRTC: %d or crtc index: %d\n",
  1485. sde_enc->crtc == NULL,
  1486. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1487. return;
  1488. }
  1489. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1490. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1491. kthread_queue_work(&disp_thread->worker,
  1492. &sde_enc->input_event_work);
  1493. }
  1494. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1495. {
  1496. struct sde_encoder_virt *sde_enc;
  1497. if (!drm_enc) {
  1498. SDE_ERROR("invalid encoder\n");
  1499. return;
  1500. }
  1501. sde_enc = to_sde_encoder_virt(drm_enc);
  1502. /* return early if there is no state change */
  1503. if (sde_enc->idle_pc_enabled == enable)
  1504. return;
  1505. sde_enc->idle_pc_enabled = enable;
  1506. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1507. SDE_EVT32(sde_enc->idle_pc_enabled);
  1508. }
  1509. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1510. u32 sw_event)
  1511. {
  1512. struct drm_encoder *drm_enc = &sde_enc->base;
  1513. struct msm_drm_private *priv;
  1514. unsigned int lp, idle_pc_duration;
  1515. struct msm_drm_thread *disp_thread;
  1516. /* return early if called from esd thread */
  1517. if (sde_enc->delay_kickoff)
  1518. return;
  1519. /* set idle timeout based on master connector's lp value */
  1520. if (sde_enc->cur_master)
  1521. lp = sde_connector_get_lp(
  1522. sde_enc->cur_master->connector);
  1523. else
  1524. lp = SDE_MODE_DPMS_ON;
  1525. if (lp == SDE_MODE_DPMS_LP2)
  1526. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1527. else
  1528. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1529. priv = drm_enc->dev->dev_private;
  1530. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1531. kthread_mod_delayed_work(
  1532. &disp_thread->worker,
  1533. &sde_enc->delayed_off_work,
  1534. msecs_to_jiffies(idle_pc_duration));
  1535. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1536. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1537. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1538. sw_event);
  1539. }
  1540. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1541. u32 sw_event)
  1542. {
  1543. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1544. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1545. sw_event);
  1546. }
  1547. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1548. {
  1549. struct sde_encoder_virt *sde_enc;
  1550. if (!encoder)
  1551. return;
  1552. sde_enc = to_sde_encoder_virt(encoder);
  1553. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1554. }
  1555. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1556. u32 sw_event)
  1557. {
  1558. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1559. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1560. else
  1561. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1562. }
  1563. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1564. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1565. {
  1566. int ret = 0;
  1567. mutex_lock(&sde_enc->rc_lock);
  1568. /* return if the resource control is already in ON state */
  1569. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1570. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1571. sw_event);
  1572. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1573. SDE_EVTLOG_FUNC_CASE1);
  1574. goto end;
  1575. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1576. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1577. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1578. sw_event, sde_enc->rc_state);
  1579. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1580. SDE_EVTLOG_ERROR);
  1581. goto end;
  1582. }
  1583. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1584. sde_encoder_irq_control(drm_enc, true);
  1585. _sde_encoder_pm_qos_add_request(drm_enc);
  1586. } else {
  1587. /* enable all the clks and resources */
  1588. ret = _sde_encoder_resource_control_helper(drm_enc,
  1589. true);
  1590. if (ret) {
  1591. SDE_ERROR_ENC(sde_enc,
  1592. "sw_event:%d, rc in state %d\n",
  1593. sw_event, sde_enc->rc_state);
  1594. SDE_EVT32(DRMID(drm_enc), sw_event,
  1595. sde_enc->rc_state,
  1596. SDE_EVTLOG_ERROR);
  1597. goto end;
  1598. }
  1599. _sde_encoder_update_rsc_client(drm_enc, true);
  1600. }
  1601. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1602. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1603. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1604. end:
  1605. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1606. mutex_unlock(&sde_enc->rc_lock);
  1607. return ret;
  1608. }
  1609. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1610. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1611. {
  1612. /* cancel delayed off work, if any */
  1613. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1614. mutex_lock(&sde_enc->rc_lock);
  1615. if (is_vid_mode &&
  1616. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1617. sde_encoder_irq_control(drm_enc, true);
  1618. }
  1619. /* skip if is already OFF or IDLE, resources are off already */
  1620. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1621. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1622. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1623. sw_event, sde_enc->rc_state);
  1624. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1625. SDE_EVTLOG_FUNC_CASE3);
  1626. goto end;
  1627. }
  1628. /**
  1629. * IRQs are still enabled currently, which allows wait for
  1630. * VBLANK which RSC may require to correctly transition to OFF
  1631. */
  1632. _sde_encoder_update_rsc_client(drm_enc, false);
  1633. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1634. SDE_ENC_RC_STATE_PRE_OFF,
  1635. SDE_EVTLOG_FUNC_CASE3);
  1636. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1637. end:
  1638. mutex_unlock(&sde_enc->rc_lock);
  1639. return 0;
  1640. }
  1641. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1642. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1643. {
  1644. int ret = 0;
  1645. mutex_lock(&sde_enc->rc_lock);
  1646. /* return if the resource control is already in OFF state */
  1647. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1648. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1649. sw_event);
  1650. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1651. SDE_EVTLOG_FUNC_CASE4);
  1652. goto end;
  1653. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1654. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1655. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1656. sw_event, sde_enc->rc_state);
  1657. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1658. SDE_EVTLOG_ERROR);
  1659. ret = -EINVAL;
  1660. goto end;
  1661. }
  1662. /**
  1663. * expect to arrive here only if in either idle state or pre-off
  1664. * and in IDLE state the resources are already disabled
  1665. */
  1666. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1667. _sde_encoder_resource_control_helper(drm_enc, false);
  1668. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1669. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1670. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1671. end:
  1672. mutex_unlock(&sde_enc->rc_lock);
  1673. return ret;
  1674. }
  1675. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1676. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1677. {
  1678. int ret = 0;
  1679. mutex_lock(&sde_enc->rc_lock);
  1680. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1681. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1682. sw_event);
  1683. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1684. SDE_EVTLOG_FUNC_CASE5);
  1685. goto end;
  1686. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1687. /* enable all the clks and resources */
  1688. ret = _sde_encoder_resource_control_helper(drm_enc,
  1689. true);
  1690. if (ret) {
  1691. SDE_ERROR_ENC(sde_enc,
  1692. "sw_event:%d, rc in state %d\n",
  1693. sw_event, sde_enc->rc_state);
  1694. SDE_EVT32(DRMID(drm_enc), sw_event,
  1695. sde_enc->rc_state,
  1696. SDE_EVTLOG_ERROR);
  1697. goto end;
  1698. }
  1699. _sde_encoder_update_rsc_client(drm_enc, true);
  1700. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1701. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1702. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1703. }
  1704. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1705. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1706. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1707. _sde_encoder_pm_qos_remove_request(drm_enc);
  1708. end:
  1709. mutex_unlock(&sde_enc->rc_lock);
  1710. return ret;
  1711. }
  1712. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1713. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1714. {
  1715. int ret = 0;
  1716. mutex_lock(&sde_enc->rc_lock);
  1717. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1718. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1719. sw_event);
  1720. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1721. SDE_EVTLOG_FUNC_CASE5);
  1722. goto end;
  1723. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1724. SDE_ERROR_ENC(sde_enc,
  1725. "sw_event:%d, rc:%d !MODESET state\n",
  1726. sw_event, sde_enc->rc_state);
  1727. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1728. SDE_EVTLOG_ERROR);
  1729. ret = -EINVAL;
  1730. goto end;
  1731. }
  1732. _sde_encoder_update_rsc_client(drm_enc, true);
  1733. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1734. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1735. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1736. _sde_encoder_pm_qos_add_request(drm_enc);
  1737. end:
  1738. mutex_unlock(&sde_enc->rc_lock);
  1739. return ret;
  1740. }
  1741. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1742. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1743. {
  1744. struct msm_drm_private *priv;
  1745. struct sde_kms *sde_kms;
  1746. struct drm_crtc *crtc = drm_enc->crtc;
  1747. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1748. struct sde_connector *sde_conn;
  1749. priv = drm_enc->dev->dev_private;
  1750. sde_kms = to_sde_kms(priv->kms);
  1751. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1752. mutex_lock(&sde_enc->rc_lock);
  1753. if (sde_conn->panel_dead) {
  1754. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1755. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1756. goto end;
  1757. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1758. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1759. sw_event, sde_enc->rc_state);
  1760. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1761. goto end;
  1762. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1763. sde_crtc->kickoff_in_progress) {
  1764. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1765. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1766. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1767. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1768. goto end;
  1769. }
  1770. if (is_vid_mode) {
  1771. sde_encoder_irq_control(drm_enc, false);
  1772. _sde_encoder_pm_qos_remove_request(drm_enc);
  1773. } else {
  1774. /* disable all the clks and resources */
  1775. _sde_encoder_update_rsc_client(drm_enc, false);
  1776. _sde_encoder_resource_control_helper(drm_enc, false);
  1777. if (!sde_kms->perf.bw_vote_mode)
  1778. memset(&sde_crtc->cur_perf, 0,
  1779. sizeof(struct sde_core_perf_params));
  1780. }
  1781. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1782. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1783. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1784. end:
  1785. mutex_unlock(&sde_enc->rc_lock);
  1786. return 0;
  1787. }
  1788. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1789. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1790. struct msm_drm_private *priv, bool is_vid_mode)
  1791. {
  1792. bool autorefresh_enabled = false;
  1793. struct msm_drm_thread *disp_thread;
  1794. int ret = 0;
  1795. if (!sde_enc->crtc ||
  1796. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1797. SDE_DEBUG_ENC(sde_enc,
  1798. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1799. sde_enc->crtc == NULL,
  1800. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1801. sw_event);
  1802. return -EINVAL;
  1803. }
  1804. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1805. mutex_lock(&sde_enc->rc_lock);
  1806. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1807. if (sde_enc->cur_master &&
  1808. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1809. autorefresh_enabled =
  1810. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1811. sde_enc->cur_master);
  1812. if (autorefresh_enabled) {
  1813. SDE_DEBUG_ENC(sde_enc,
  1814. "not handling early wakeup since auto refresh is enabled\n");
  1815. goto end;
  1816. }
  1817. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1818. kthread_mod_delayed_work(&disp_thread->worker,
  1819. &sde_enc->delayed_off_work,
  1820. msecs_to_jiffies(
  1821. IDLE_POWERCOLLAPSE_DURATION));
  1822. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1823. /* enable all the clks and resources */
  1824. ret = _sde_encoder_resource_control_helper(drm_enc,
  1825. true);
  1826. if (ret) {
  1827. SDE_ERROR_ENC(sde_enc,
  1828. "sw_event:%d, rc in state %d\n",
  1829. sw_event, sde_enc->rc_state);
  1830. SDE_EVT32(DRMID(drm_enc), sw_event,
  1831. sde_enc->rc_state,
  1832. SDE_EVTLOG_ERROR);
  1833. goto end;
  1834. }
  1835. _sde_encoder_update_rsc_client(drm_enc, true);
  1836. /*
  1837. * In some cases, commit comes with slight delay
  1838. * (> 80 ms)after early wake up, prevent clock switch
  1839. * off to avoid jank in next update. So, increase the
  1840. * command mode idle timeout sufficiently to prevent
  1841. * such case.
  1842. */
  1843. kthread_mod_delayed_work(&disp_thread->worker,
  1844. &sde_enc->delayed_off_work,
  1845. msecs_to_jiffies(
  1846. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1847. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1848. }
  1849. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1850. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1851. end:
  1852. mutex_unlock(&sde_enc->rc_lock);
  1853. return ret;
  1854. }
  1855. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1856. u32 sw_event)
  1857. {
  1858. struct sde_encoder_virt *sde_enc;
  1859. struct msm_drm_private *priv;
  1860. int ret = 0;
  1861. bool is_vid_mode = false;
  1862. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1863. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1864. sw_event);
  1865. return -EINVAL;
  1866. }
  1867. sde_enc = to_sde_encoder_virt(drm_enc);
  1868. priv = drm_enc->dev->dev_private;
  1869. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1870. is_vid_mode = true;
  1871. /*
  1872. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1873. * events and return early for other events (ie wb display).
  1874. */
  1875. if (!sde_enc->idle_pc_enabled &&
  1876. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1877. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1878. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1879. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1880. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1881. return 0;
  1882. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1883. sw_event, sde_enc->idle_pc_enabled);
  1884. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1885. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1886. switch (sw_event) {
  1887. case SDE_ENC_RC_EVENT_KICKOFF:
  1888. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1889. is_vid_mode);
  1890. break;
  1891. case SDE_ENC_RC_EVENT_PRE_STOP:
  1892. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1893. is_vid_mode);
  1894. break;
  1895. case SDE_ENC_RC_EVENT_STOP:
  1896. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1897. break;
  1898. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1899. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1900. break;
  1901. case SDE_ENC_RC_EVENT_POST_MODESET:
  1902. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1903. break;
  1904. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1905. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1906. is_vid_mode);
  1907. break;
  1908. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1909. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1910. priv, is_vid_mode);
  1911. break;
  1912. default:
  1913. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1914. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1915. break;
  1916. }
  1917. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1918. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1919. return ret;
  1920. }
  1921. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1922. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1923. {
  1924. int i = 0;
  1925. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1926. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1927. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1928. if (poms_to_vid)
  1929. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1930. else if (poms_to_cmd)
  1931. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1932. _sde_encoder_update_rsc_client(drm_enc, true);
  1933. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1934. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1935. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1936. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1937. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1938. SDE_EVTLOG_FUNC_CASE1);
  1939. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1940. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1941. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1942. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1943. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1944. SDE_EVTLOG_FUNC_CASE2);
  1945. }
  1946. }
  1947. struct drm_connector *sde_encoder_get_connector(
  1948. struct drm_device *dev, struct drm_encoder *drm_enc)
  1949. {
  1950. struct drm_connector_list_iter conn_iter;
  1951. struct drm_connector *conn = NULL, *conn_search;
  1952. drm_connector_list_iter_begin(dev, &conn_iter);
  1953. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1954. if (conn_search->encoder == drm_enc) {
  1955. conn = conn_search;
  1956. break;
  1957. }
  1958. }
  1959. drm_connector_list_iter_end(&conn_iter);
  1960. return conn;
  1961. }
  1962. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1963. {
  1964. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1965. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1966. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1967. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1968. struct sde_rm_hw_request request_hw;
  1969. int i, j;
  1970. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1971. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1972. sde_enc->hw_pp[i] = NULL;
  1973. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1974. break;
  1975. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1976. }
  1977. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1978. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1979. if (phys) {
  1980. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1981. SDE_HW_BLK_QDSS);
  1982. for (j = 0; j < QDSS_MAX; j++) {
  1983. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1984. phys->hw_qdss =
  1985. (struct sde_hw_qdss *)qdss_iter.hw;
  1986. break;
  1987. }
  1988. }
  1989. }
  1990. }
  1991. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1992. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1993. sde_enc->hw_dsc[i] = NULL;
  1994. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1995. break;
  1996. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1997. }
  1998. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1999. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2000. sde_enc->hw_vdc[i] = NULL;
  2001. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2002. break;
  2003. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2004. }
  2005. /* Get PP for DSC configuration */
  2006. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2007. struct sde_hw_pingpong *pp = NULL;
  2008. unsigned long features = 0;
  2009. if (!sde_enc->hw_dsc[i])
  2010. continue;
  2011. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2012. request_hw.type = SDE_HW_BLK_PINGPONG;
  2013. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2014. break;
  2015. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2016. features = pp->ops.get_hw_caps(pp);
  2017. if (test_bit(SDE_PINGPONG_DSC, &features))
  2018. sde_enc->hw_dsc_pp[i] = pp;
  2019. else
  2020. sde_enc->hw_dsc_pp[i] = NULL;
  2021. }
  2022. }
  2023. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2024. struct msm_display_mode *msm_mode, bool pre_modeset)
  2025. {
  2026. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2027. enum sde_intf_mode intf_mode;
  2028. int ret;
  2029. bool is_cmd_mode = false;
  2030. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2031. is_cmd_mode = true;
  2032. if (pre_modeset) {
  2033. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2034. if (msm_is_mode_seamless_dms(msm_mode) ||
  2035. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2036. is_cmd_mode)) {
  2037. /* restore resource state before releasing them */
  2038. ret = sde_encoder_resource_control(drm_enc,
  2039. SDE_ENC_RC_EVENT_PRE_MODESET);
  2040. if (ret) {
  2041. SDE_ERROR_ENC(sde_enc,
  2042. "sde resource control failed: %d\n",
  2043. ret);
  2044. return ret;
  2045. }
  2046. /*
  2047. * Disable dce before switching the mode and after pre-
  2048. * modeset to guarantee previous kickoff has finished.
  2049. */
  2050. sde_encoder_dce_disable(sde_enc);
  2051. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2052. _sde_encoder_modeset_helper_locked(drm_enc,
  2053. SDE_ENC_RC_EVENT_PRE_MODESET);
  2054. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2055. msm_mode);
  2056. }
  2057. } else {
  2058. if (msm_is_mode_seamless_dms(msm_mode) ||
  2059. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2060. is_cmd_mode))
  2061. sde_encoder_resource_control(&sde_enc->base,
  2062. SDE_ENC_RC_EVENT_POST_MODESET);
  2063. else if (msm_is_mode_seamless_poms(msm_mode))
  2064. _sde_encoder_modeset_helper_locked(drm_enc,
  2065. SDE_ENC_RC_EVENT_POST_MODESET);
  2066. }
  2067. return 0;
  2068. }
  2069. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2070. struct drm_display_mode *mode,
  2071. struct drm_display_mode *adj_mode)
  2072. {
  2073. struct sde_encoder_virt *sde_enc;
  2074. struct sde_kms *sde_kms;
  2075. struct drm_connector *conn;
  2076. struct sde_connector_state *c_state;
  2077. struct msm_display_mode *msm_mode;
  2078. int i = 0, ret;
  2079. int num_lm, num_intf, num_pp_per_intf;
  2080. if (!drm_enc) {
  2081. SDE_ERROR("invalid encoder\n");
  2082. return;
  2083. }
  2084. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2085. SDE_ERROR("power resource is not enabled\n");
  2086. return;
  2087. }
  2088. sde_kms = sde_encoder_get_kms(drm_enc);
  2089. if (!sde_kms)
  2090. return;
  2091. sde_enc = to_sde_encoder_virt(drm_enc);
  2092. SDE_DEBUG_ENC(sde_enc, "\n");
  2093. SDE_EVT32(DRMID(drm_enc));
  2094. /*
  2095. * cache the crtc in sde_enc on enable for duration of use case
  2096. * for correctly servicing asynchronous irq events and timers
  2097. */
  2098. if (!drm_enc->crtc) {
  2099. SDE_ERROR("invalid crtc\n");
  2100. return;
  2101. }
  2102. sde_enc->crtc = drm_enc->crtc;
  2103. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2104. /* get and store the mode_info */
  2105. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2106. if (!conn) {
  2107. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2108. return;
  2109. } else if (!conn->state) {
  2110. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2111. return;
  2112. }
  2113. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2114. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2115. c_state = to_sde_connector_state(conn->state);
  2116. if (!c_state) {
  2117. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2118. return;
  2119. }
  2120. /* cancel delayed off work, if any */
  2121. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2122. /* release resources before seamless mode change */
  2123. msm_mode = &c_state->msm_mode;
  2124. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2125. if (ret)
  2126. return;
  2127. /* reserve dynamic resources now, indicating non test-only */
  2128. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2129. if (ret) {
  2130. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2131. return;
  2132. }
  2133. /* assign the reserved HW blocks to this encoder */
  2134. _sde_encoder_virt_populate_hw_res(drm_enc);
  2135. /* determine left HW PP block to map to INTF */
  2136. num_lm = sde_enc->mode_info.topology.num_lm;
  2137. num_intf = sde_enc->mode_info.topology.num_intf;
  2138. num_pp_per_intf = num_lm / num_intf;
  2139. if (!num_pp_per_intf)
  2140. num_pp_per_intf = 1;
  2141. /* perform mode_set on phys_encs */
  2142. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2143. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2144. if (phys) {
  2145. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2146. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2147. i, num_pp_per_intf);
  2148. return;
  2149. }
  2150. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2151. phys->connector = conn;
  2152. if (phys->ops.mode_set)
  2153. phys->ops.mode_set(phys, mode, adj_mode);
  2154. }
  2155. }
  2156. /* update resources after seamless mode change */
  2157. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2158. }
  2159. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2160. {
  2161. struct sde_encoder_virt *sde_enc;
  2162. struct sde_encoder_phys *phys;
  2163. int i;
  2164. if (!drm_enc) {
  2165. SDE_ERROR("invalid parameters\n");
  2166. return;
  2167. }
  2168. sde_enc = to_sde_encoder_virt(drm_enc);
  2169. if (!sde_enc) {
  2170. SDE_ERROR("invalid sde encoder\n");
  2171. return;
  2172. }
  2173. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2174. phys = sde_enc->phys_encs[i];
  2175. if (phys && phys->ops.control_te)
  2176. phys->ops.control_te(phys, enable);
  2177. }
  2178. }
  2179. static int _sde_encoder_input_connect(struct input_handler *handler,
  2180. struct input_dev *dev, const struct input_device_id *id)
  2181. {
  2182. struct input_handle *handle;
  2183. int rc = 0;
  2184. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2185. if (!handle)
  2186. return -ENOMEM;
  2187. handle->dev = dev;
  2188. handle->handler = handler;
  2189. handle->name = handler->name;
  2190. rc = input_register_handle(handle);
  2191. if (rc) {
  2192. pr_err("failed to register input handle\n");
  2193. goto error;
  2194. }
  2195. rc = input_open_device(handle);
  2196. if (rc) {
  2197. pr_err("failed to open input device\n");
  2198. goto error_unregister;
  2199. }
  2200. return 0;
  2201. error_unregister:
  2202. input_unregister_handle(handle);
  2203. error:
  2204. kfree(handle);
  2205. return rc;
  2206. }
  2207. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2208. {
  2209. input_close_device(handle);
  2210. input_unregister_handle(handle);
  2211. kfree(handle);
  2212. }
  2213. /**
  2214. * Structure for specifying event parameters on which to receive callbacks.
  2215. * This structure will trigger a callback in case of a touch event (specified by
  2216. * EV_ABS) where there is a change in X and Y coordinates,
  2217. */
  2218. static const struct input_device_id sde_input_ids[] = {
  2219. {
  2220. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2221. .evbit = { BIT_MASK(EV_ABS) },
  2222. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2223. BIT_MASK(ABS_MT_POSITION_X) |
  2224. BIT_MASK(ABS_MT_POSITION_Y) },
  2225. },
  2226. { },
  2227. };
  2228. static void _sde_encoder_input_handler_register(
  2229. struct drm_encoder *drm_enc)
  2230. {
  2231. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2232. int rc;
  2233. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2234. !sde_enc->input_event_enabled)
  2235. return;
  2236. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2237. sde_enc->input_handler->private = sde_enc;
  2238. /* register input handler if not already registered */
  2239. rc = input_register_handler(sde_enc->input_handler);
  2240. if (rc) {
  2241. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2242. rc);
  2243. kfree(sde_enc->input_handler);
  2244. }
  2245. }
  2246. }
  2247. static void _sde_encoder_input_handler_unregister(
  2248. struct drm_encoder *drm_enc)
  2249. {
  2250. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2251. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2252. !sde_enc->input_event_enabled)
  2253. return;
  2254. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2255. input_unregister_handler(sde_enc->input_handler);
  2256. sde_enc->input_handler->private = NULL;
  2257. }
  2258. }
  2259. static int _sde_encoder_input_handler(
  2260. struct sde_encoder_virt *sde_enc)
  2261. {
  2262. struct input_handler *input_handler = NULL;
  2263. int rc = 0;
  2264. if (sde_enc->input_handler) {
  2265. SDE_ERROR_ENC(sde_enc,
  2266. "input_handle is active. unexpected\n");
  2267. return -EINVAL;
  2268. }
  2269. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2270. if (!input_handler)
  2271. return -ENOMEM;
  2272. input_handler->event = sde_encoder_input_event_handler;
  2273. input_handler->connect = _sde_encoder_input_connect;
  2274. input_handler->disconnect = _sde_encoder_input_disconnect;
  2275. input_handler->name = "sde";
  2276. input_handler->id_table = sde_input_ids;
  2277. sde_enc->input_handler = input_handler;
  2278. return rc;
  2279. }
  2280. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2281. {
  2282. struct sde_encoder_virt *sde_enc = NULL;
  2283. struct sde_kms *sde_kms;
  2284. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2285. SDE_ERROR("invalid parameters\n");
  2286. return;
  2287. }
  2288. sde_kms = sde_encoder_get_kms(drm_enc);
  2289. if (!sde_kms)
  2290. return;
  2291. sde_enc = to_sde_encoder_virt(drm_enc);
  2292. if (!sde_enc || !sde_enc->cur_master) {
  2293. SDE_DEBUG("invalid sde encoder/master\n");
  2294. return;
  2295. }
  2296. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2297. sde_enc->cur_master->hw_mdptop &&
  2298. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2299. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2300. sde_enc->cur_master->hw_mdptop);
  2301. if (sde_enc->cur_master->hw_mdptop &&
  2302. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2303. !sde_in_trusted_vm(sde_kms))
  2304. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2305. sde_enc->cur_master->hw_mdptop,
  2306. sde_kms->catalog);
  2307. if (sde_enc->cur_master->hw_ctl &&
  2308. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2309. !sde_enc->cur_master->cont_splash_enabled)
  2310. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2311. sde_enc->cur_master->hw_ctl,
  2312. &sde_enc->cur_master->intf_cfg_v1);
  2313. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2314. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2315. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2316. }
  2317. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2318. {
  2319. struct sde_kms *sde_kms;
  2320. void *dither_cfg = NULL;
  2321. int ret = 0, i = 0;
  2322. size_t len = 0;
  2323. enum sde_rm_topology_name topology;
  2324. struct drm_encoder *drm_enc;
  2325. struct msm_display_dsc_info *dsc = NULL;
  2326. struct sde_encoder_virt *sde_enc;
  2327. struct sde_hw_pingpong *hw_pp;
  2328. u32 bpp, bpc;
  2329. int num_lm;
  2330. if (!phys || !phys->connector || !phys->hw_pp ||
  2331. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2332. return;
  2333. sde_kms = sde_encoder_get_kms(phys->parent);
  2334. if (!sde_kms)
  2335. return;
  2336. topology = sde_connector_get_topology_name(phys->connector);
  2337. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2338. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2339. (phys->split_role == ENC_ROLE_SLAVE)))
  2340. return;
  2341. drm_enc = phys->parent;
  2342. sde_enc = to_sde_encoder_virt(drm_enc);
  2343. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2344. bpc = dsc->config.bits_per_component;
  2345. bpp = dsc->config.bits_per_pixel;
  2346. /* disable dither for 10 bpp or 10bpc dsc config */
  2347. if (bpp == 10 || bpc == 10) {
  2348. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2349. return;
  2350. }
  2351. ret = sde_connector_get_dither_cfg(phys->connector,
  2352. phys->connector->state, &dither_cfg,
  2353. &len, sde_enc->idle_pc_restore);
  2354. /* skip reg writes when return values are invalid or no data */
  2355. if (ret && ret == -ENODATA)
  2356. return;
  2357. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2358. for (i = 0; i < num_lm; i++) {
  2359. hw_pp = sde_enc->hw_pp[i];
  2360. phys->hw_pp->ops.setup_dither(hw_pp,
  2361. dither_cfg, len);
  2362. }
  2363. }
  2364. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2365. {
  2366. struct sde_encoder_virt *sde_enc = NULL;
  2367. int i;
  2368. if (!drm_enc) {
  2369. SDE_ERROR("invalid encoder\n");
  2370. return;
  2371. }
  2372. sde_enc = to_sde_encoder_virt(drm_enc);
  2373. if (!sde_enc->cur_master) {
  2374. SDE_DEBUG("virt encoder has no master\n");
  2375. return;
  2376. }
  2377. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2378. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2379. sde_enc->idle_pc_restore = true;
  2380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2381. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2382. if (!phys)
  2383. continue;
  2384. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2385. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2386. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2387. phys->ops.restore(phys);
  2388. _sde_encoder_setup_dither(phys);
  2389. }
  2390. if (sde_enc->cur_master->ops.restore)
  2391. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2392. _sde_encoder_virt_enable_helper(drm_enc);
  2393. sde_encoder_control_te(drm_enc, true);
  2394. }
  2395. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2396. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2397. {
  2398. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2399. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2400. int i;
  2401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2402. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2403. if (!phys)
  2404. continue;
  2405. phys->comp_type = comp_info->comp_type;
  2406. phys->comp_ratio = comp_info->comp_ratio;
  2407. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2408. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2409. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2410. phys->dsc_extra_pclk_cycle_cnt =
  2411. comp_info->dsc_info.pclk_per_line;
  2412. phys->dsc_extra_disp_width =
  2413. comp_info->dsc_info.extra_width;
  2414. phys->dce_bytes_per_line =
  2415. comp_info->dsc_info.bytes_per_pkt *
  2416. comp_info->dsc_info.pkt_per_line;
  2417. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2418. phys->dce_bytes_per_line =
  2419. comp_info->vdc_info.bytes_per_pkt *
  2420. comp_info->vdc_info.pkt_per_line;
  2421. }
  2422. if (phys != sde_enc->cur_master) {
  2423. /**
  2424. * on DMS request, the encoder will be enabled
  2425. * already. Invoke restore to reconfigure the
  2426. * new mode.
  2427. */
  2428. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2429. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2430. phys->ops.restore)
  2431. phys->ops.restore(phys);
  2432. else if (phys->ops.enable)
  2433. phys->ops.enable(phys);
  2434. }
  2435. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2436. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2437. phys->ops.setup_misr(phys, true,
  2438. sde_enc->misr_frame_count);
  2439. }
  2440. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2441. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2442. sde_enc->cur_master->ops.restore)
  2443. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2444. else if (sde_enc->cur_master->ops.enable)
  2445. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2446. }
  2447. static void sde_encoder_off_work(struct kthread_work *work)
  2448. {
  2449. struct sde_encoder_virt *sde_enc = container_of(work,
  2450. struct sde_encoder_virt, delayed_off_work.work);
  2451. struct drm_encoder *drm_enc;
  2452. if (!sde_enc) {
  2453. SDE_ERROR("invalid sde encoder\n");
  2454. return;
  2455. }
  2456. drm_enc = &sde_enc->base;
  2457. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2458. sde_encoder_idle_request(drm_enc);
  2459. SDE_ATRACE_END("sde_encoder_off_work");
  2460. }
  2461. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2462. {
  2463. struct sde_encoder_virt *sde_enc = NULL;
  2464. bool has_master_enc = false;
  2465. int i, ret = 0;
  2466. struct sde_connector_state *c_state;
  2467. struct drm_display_mode *cur_mode = NULL;
  2468. struct msm_display_mode *msm_mode;
  2469. if (!drm_enc || !drm_enc->crtc) {
  2470. SDE_ERROR("invalid encoder\n");
  2471. return;
  2472. }
  2473. sde_enc = to_sde_encoder_virt(drm_enc);
  2474. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2475. SDE_ERROR("power resource is not enabled\n");
  2476. return;
  2477. }
  2478. if (!sde_enc->crtc)
  2479. sde_enc->crtc = drm_enc->crtc;
  2480. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2481. SDE_DEBUG_ENC(sde_enc, "\n");
  2482. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2483. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2484. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2485. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2486. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2487. sde_enc->cur_master = phys;
  2488. has_master_enc = true;
  2489. break;
  2490. }
  2491. }
  2492. if (!has_master_enc) {
  2493. sde_enc->cur_master = NULL;
  2494. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2495. return;
  2496. }
  2497. _sde_encoder_input_handler_register(drm_enc);
  2498. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2499. if (!c_state) {
  2500. SDE_ERROR("invalid connector state\n");
  2501. return;
  2502. }
  2503. msm_mode = &c_state->msm_mode;
  2504. if ((drm_enc->crtc->state->connectors_changed &&
  2505. sde_encoder_in_clone_mode(drm_enc)) ||
  2506. !(msm_is_mode_seamless_vrr(msm_mode)
  2507. || msm_is_mode_seamless_dms(msm_mode)
  2508. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2509. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2510. sde_encoder_off_work);
  2511. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2512. if (ret) {
  2513. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2514. ret);
  2515. return;
  2516. }
  2517. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2518. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2519. /* turn off vsync_in to update tear check configuration */
  2520. sde_encoder_control_te(drm_enc, false);
  2521. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2522. _sde_encoder_virt_enable_helper(drm_enc);
  2523. sde_encoder_control_te(drm_enc, true);
  2524. }
  2525. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2526. {
  2527. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2528. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2529. int i = 0;
  2530. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2531. if (sde_enc->phys_encs[i]) {
  2532. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2533. sde_enc->phys_encs[i]->connector = NULL;
  2534. }
  2535. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2536. }
  2537. sde_enc->cur_master = NULL;
  2538. /*
  2539. * clear the cached crtc in sde_enc on use case finish, after all the
  2540. * outstanding events and timers have been completed
  2541. */
  2542. sde_enc->crtc = NULL;
  2543. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2544. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2545. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2546. }
  2547. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2548. {
  2549. struct sde_encoder_virt *sde_enc = NULL;
  2550. struct sde_kms *sde_kms;
  2551. enum sde_intf_mode intf_mode;
  2552. int ret, i = 0;
  2553. if (!drm_enc) {
  2554. SDE_ERROR("invalid encoder\n");
  2555. return;
  2556. } else if (!drm_enc->dev) {
  2557. SDE_ERROR("invalid dev\n");
  2558. return;
  2559. } else if (!drm_enc->dev->dev_private) {
  2560. SDE_ERROR("invalid dev_private\n");
  2561. return;
  2562. }
  2563. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2564. SDE_ERROR("power resource is not enabled\n");
  2565. return;
  2566. }
  2567. sde_enc = to_sde_encoder_virt(drm_enc);
  2568. SDE_DEBUG_ENC(sde_enc, "\n");
  2569. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2570. if (!sde_kms)
  2571. return;
  2572. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2573. SDE_EVT32(DRMID(drm_enc));
  2574. /* wait for idle */
  2575. if (!sde_encoder_in_clone_mode(drm_enc))
  2576. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2577. _sde_encoder_input_handler_unregister(drm_enc);
  2578. /*
  2579. * For primary command mode and video mode encoders, execute the
  2580. * resource control pre-stop operations before the physical encoders
  2581. * are disabled, to allow the rsc to transition its states properly.
  2582. *
  2583. * For other encoder types, rsc should not be enabled until after
  2584. * they have been fully disabled, so delay the pre-stop operations
  2585. * until after the physical disable calls have returned.
  2586. */
  2587. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2588. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2589. sde_encoder_resource_control(drm_enc,
  2590. SDE_ENC_RC_EVENT_PRE_STOP);
  2591. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2592. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2593. if (phys && phys->ops.disable)
  2594. phys->ops.disable(phys);
  2595. }
  2596. } else {
  2597. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2598. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2599. if (phys && phys->ops.disable)
  2600. phys->ops.disable(phys);
  2601. }
  2602. sde_encoder_resource_control(drm_enc,
  2603. SDE_ENC_RC_EVENT_PRE_STOP);
  2604. }
  2605. /*
  2606. * disable dce after the transfer is complete (for command mode)
  2607. * and after physical encoder is disabled, to make sure timing
  2608. * engine is already disabled (for video mode).
  2609. */
  2610. if (!sde_in_trusted_vm(sde_kms))
  2611. sde_encoder_dce_disable(sde_enc);
  2612. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2613. /* reset connector topology name property */
  2614. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2615. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2616. ret = sde_rm_update_topology(&sde_kms->rm,
  2617. sde_enc->cur_master->connector->state, NULL);
  2618. if (ret) {
  2619. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2620. return;
  2621. }
  2622. }
  2623. if (!sde_encoder_in_clone_mode(drm_enc))
  2624. sde_encoder_virt_reset(drm_enc);
  2625. }
  2626. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2627. struct sde_encoder_phys_wb *wb_enc)
  2628. {
  2629. struct sde_encoder_virt *sde_enc;
  2630. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2631. struct sde_ctl_flush_cfg cfg;
  2632. struct sde_hw_dsc *hw_dsc = NULL;
  2633. int i;
  2634. ctl->ops.reset(ctl);
  2635. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2636. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2637. if (wb_enc) {
  2638. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2639. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2640. false, phys_enc->hw_pp->idx);
  2641. if (ctl->ops.update_bitmask)
  2642. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2643. wb_enc->hw_wb->idx, true);
  2644. }
  2645. } else {
  2646. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2647. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2648. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2649. sde_enc->phys_encs[i]->hw_intf, false,
  2650. sde_enc->phys_encs[i]->hw_pp->idx);
  2651. if (ctl->ops.update_bitmask)
  2652. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2653. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2654. }
  2655. }
  2656. }
  2657. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2658. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2659. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2660. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2661. phys_enc->hw_pp->merge_3d->idx, true);
  2662. }
  2663. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2664. phys_enc->hw_pp) {
  2665. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2666. false, phys_enc->hw_pp->idx);
  2667. if (ctl->ops.update_bitmask)
  2668. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2669. phys_enc->hw_cdm->idx, true);
  2670. }
  2671. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2672. ctl->ops.reset_post_disable)
  2673. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2674. phys_enc->hw_pp->merge_3d ?
  2675. phys_enc->hw_pp->merge_3d->idx : 0);
  2676. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2677. hw_dsc = sde_enc->hw_dsc[i];
  2678. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2679. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2680. if (ctl->ops.update_bitmask)
  2681. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2682. }
  2683. }
  2684. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2685. ctl->ops.get_pending_flush(ctl, &cfg);
  2686. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2687. ctl->ops.trigger_flush(ctl);
  2688. ctl->ops.trigger_start(ctl);
  2689. ctl->ops.clear_pending_flush(ctl);
  2690. }
  2691. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2692. {
  2693. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2694. struct sde_ctl_flush_cfg cfg;
  2695. ctl->ops.reset(ctl);
  2696. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2697. ctl->ops.get_pending_flush(ctl, &cfg);
  2698. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2699. ctl->ops.trigger_flush(ctl);
  2700. ctl->ops.trigger_start(ctl);
  2701. }
  2702. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2703. enum sde_intf_type type, u32 controller_id)
  2704. {
  2705. int i = 0;
  2706. for (i = 0; i < catalog->intf_count; i++) {
  2707. if (catalog->intf[i].type == type
  2708. && catalog->intf[i].controller_id == controller_id) {
  2709. return catalog->intf[i].id;
  2710. }
  2711. }
  2712. return INTF_MAX;
  2713. }
  2714. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2715. enum sde_intf_type type, u32 controller_id)
  2716. {
  2717. if (controller_id < catalog->wb_count)
  2718. return catalog->wb[controller_id].id;
  2719. return WB_MAX;
  2720. }
  2721. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2722. struct drm_crtc *crtc)
  2723. {
  2724. struct sde_hw_uidle *uidle;
  2725. struct sde_uidle_cntr cntr;
  2726. struct sde_uidle_status status;
  2727. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2728. pr_err("invalid params %d %d\n",
  2729. !sde_kms, !crtc);
  2730. return;
  2731. }
  2732. /* check if perf counters are enabled and setup */
  2733. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2734. return;
  2735. uidle = sde_kms->hw_uidle;
  2736. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2737. && uidle->ops.uidle_get_status) {
  2738. uidle->ops.uidle_get_status(uidle, &status);
  2739. trace_sde_perf_uidle_status(
  2740. crtc->base.id,
  2741. status.uidle_danger_status_0,
  2742. status.uidle_danger_status_1,
  2743. status.uidle_safe_status_0,
  2744. status.uidle_safe_status_1,
  2745. status.uidle_idle_status_0,
  2746. status.uidle_idle_status_1,
  2747. status.uidle_fal_status_0,
  2748. status.uidle_fal_status_1,
  2749. status.uidle_status,
  2750. status.uidle_en_fal10);
  2751. }
  2752. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2753. && uidle->ops.uidle_get_cntr) {
  2754. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2755. trace_sde_perf_uidle_cntr(
  2756. crtc->base.id,
  2757. cntr.fal1_gate_cntr,
  2758. cntr.fal10_gate_cntr,
  2759. cntr.fal_wait_gate_cntr,
  2760. cntr.fal1_num_transitions_cntr,
  2761. cntr.fal10_num_transitions_cntr,
  2762. cntr.min_gate_cntr,
  2763. cntr.max_gate_cntr);
  2764. }
  2765. }
  2766. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2767. struct sde_encoder_phys *phy_enc)
  2768. {
  2769. struct sde_encoder_virt *sde_enc = NULL;
  2770. unsigned long lock_flags;
  2771. ktime_t ts = 0;
  2772. if (!drm_enc || !phy_enc)
  2773. return;
  2774. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2775. sde_enc = to_sde_encoder_virt(drm_enc);
  2776. /*
  2777. * calculate accurate vsync timestamp when available
  2778. * set current time otherwise
  2779. */
  2780. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2781. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2782. if (!ts)
  2783. ts = ktime_get();
  2784. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2785. phy_enc->last_vsync_timestamp = ts;
  2786. atomic_inc(&phy_enc->vsync_cnt);
  2787. if (sde_enc->crtc_vblank_cb)
  2788. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2789. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2790. if (phy_enc->sde_kms &&
  2791. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2792. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2793. SDE_ATRACE_END("encoder_vblank_callback");
  2794. }
  2795. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2796. struct sde_encoder_phys *phy_enc)
  2797. {
  2798. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2799. if (!phy_enc)
  2800. return;
  2801. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2802. atomic_inc(&phy_enc->underrun_cnt);
  2803. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2804. if (sde_enc->cur_master &&
  2805. sde_enc->cur_master->ops.get_underrun_line_count)
  2806. sde_enc->cur_master->ops.get_underrun_line_count(
  2807. sde_enc->cur_master);
  2808. trace_sde_encoder_underrun(DRMID(drm_enc),
  2809. atomic_read(&phy_enc->underrun_cnt));
  2810. if (phy_enc->sde_kms &&
  2811. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2812. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2813. SDE_DBG_CTRL("stop_ftrace");
  2814. SDE_DBG_CTRL("panic_underrun");
  2815. SDE_ATRACE_END("encoder_underrun_callback");
  2816. }
  2817. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2818. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2819. {
  2820. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2821. unsigned long lock_flags;
  2822. bool enable;
  2823. int i;
  2824. enable = vbl_cb ? true : false;
  2825. if (!drm_enc) {
  2826. SDE_ERROR("invalid encoder\n");
  2827. return;
  2828. }
  2829. SDE_DEBUG_ENC(sde_enc, "\n");
  2830. SDE_EVT32(DRMID(drm_enc), enable);
  2831. if (sde_encoder_in_clone_mode(drm_enc)) {
  2832. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2833. return;
  2834. }
  2835. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2836. sde_enc->crtc_vblank_cb = vbl_cb;
  2837. sde_enc->crtc_vblank_cb_data = vbl_data;
  2838. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2839. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2840. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2841. if (phys && phys->ops.control_vblank_irq)
  2842. phys->ops.control_vblank_irq(phys, enable);
  2843. }
  2844. sde_enc->vblank_enabled = enable;
  2845. }
  2846. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2847. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2848. struct drm_crtc *crtc)
  2849. {
  2850. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2851. unsigned long lock_flags;
  2852. bool enable;
  2853. enable = frame_event_cb ? true : false;
  2854. if (!drm_enc) {
  2855. SDE_ERROR("invalid encoder\n");
  2856. return;
  2857. }
  2858. SDE_DEBUG_ENC(sde_enc, "\n");
  2859. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2860. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2861. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2862. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2863. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2864. }
  2865. static void sde_encoder_frame_done_callback(
  2866. struct drm_encoder *drm_enc,
  2867. struct sde_encoder_phys *ready_phys, u32 event)
  2868. {
  2869. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2870. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2871. unsigned int i;
  2872. bool trigger = true;
  2873. bool is_cmd_mode = false;
  2874. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2875. ktime_t ts = 0;
  2876. if (!sde_kms || !sde_enc->cur_master) {
  2877. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2878. sde_kms, sde_enc->cur_master);
  2879. return;
  2880. }
  2881. sde_enc->crtc_frame_event_cb_data.connector =
  2882. sde_enc->cur_master->connector;
  2883. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2884. is_cmd_mode = true;
  2885. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2886. if (sde_kms->catalog->has_precise_vsync_ts
  2887. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2888. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2889. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2890. /*
  2891. * get current ktime for other events and when precise timestamp is not
  2892. * available for retire-fence
  2893. */
  2894. if (!ts)
  2895. ts = ktime_get();
  2896. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2897. | SDE_ENCODER_FRAME_EVENT_ERROR
  2898. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2899. if (ready_phys->connector)
  2900. topology = sde_connector_get_topology_name(
  2901. ready_phys->connector);
  2902. /* One of the physical encoders has become idle */
  2903. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2904. if (sde_enc->phys_encs[i] == ready_phys) {
  2905. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2906. atomic_read(&sde_enc->frame_done_cnt[i]));
  2907. if (!atomic_add_unless(
  2908. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2909. SDE_EVT32(DRMID(drm_enc), event,
  2910. ready_phys->intf_idx,
  2911. SDE_EVTLOG_ERROR);
  2912. SDE_ERROR_ENC(sde_enc,
  2913. "intf idx:%d, event:%d\n",
  2914. ready_phys->intf_idx, event);
  2915. return;
  2916. }
  2917. }
  2918. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2919. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2920. trigger = false;
  2921. }
  2922. if (trigger) {
  2923. if (sde_enc->crtc_frame_event_cb)
  2924. sde_enc->crtc_frame_event_cb(
  2925. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2926. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2927. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2928. -1, 0);
  2929. }
  2930. } else if (sde_enc->crtc_frame_event_cb) {
  2931. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2932. }
  2933. }
  2934. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2935. {
  2936. struct sde_encoder_virt *sde_enc;
  2937. if (!drm_enc) {
  2938. SDE_ERROR("invalid drm encoder\n");
  2939. return -EINVAL;
  2940. }
  2941. sde_enc = to_sde_encoder_virt(drm_enc);
  2942. sde_encoder_resource_control(&sde_enc->base,
  2943. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2944. return 0;
  2945. }
  2946. /**
  2947. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2948. * drm_enc: Pointer to drm encoder structure
  2949. * phys: Pointer to physical encoder structure
  2950. * extra_flush: Additional bit mask to include in flush trigger
  2951. * config_changed: if true new config is applied, avoid increment of retire
  2952. * count if false
  2953. */
  2954. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2955. struct sde_encoder_phys *phys,
  2956. struct sde_ctl_flush_cfg *extra_flush,
  2957. bool config_changed)
  2958. {
  2959. struct sde_hw_ctl *ctl;
  2960. unsigned long lock_flags;
  2961. struct sde_encoder_virt *sde_enc;
  2962. int pend_ret_fence_cnt;
  2963. struct sde_connector *c_conn;
  2964. if (!drm_enc || !phys) {
  2965. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2966. !drm_enc, !phys);
  2967. return;
  2968. }
  2969. sde_enc = to_sde_encoder_virt(drm_enc);
  2970. c_conn = to_sde_connector(phys->connector);
  2971. if (!phys->hw_pp) {
  2972. SDE_ERROR("invalid pingpong hw\n");
  2973. return;
  2974. }
  2975. ctl = phys->hw_ctl;
  2976. if (!ctl || !phys->ops.trigger_flush) {
  2977. SDE_ERROR("missing ctl/trigger cb\n");
  2978. return;
  2979. }
  2980. if (phys->split_role == ENC_ROLE_SKIP) {
  2981. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2982. "skip flush pp%d ctl%d\n",
  2983. phys->hw_pp->idx - PINGPONG_0,
  2984. ctl->idx - CTL_0);
  2985. return;
  2986. }
  2987. /* update pending counts and trigger kickoff ctl flush atomically */
  2988. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2989. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2990. atomic_inc(&phys->pending_retire_fence_cnt);
  2991. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2992. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2993. ctl->ops.update_bitmask) {
  2994. /* perform peripheral flush on every frame update for dp dsc */
  2995. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2996. phys->comp_ratio && c_conn->ops.update_pps) {
  2997. c_conn->ops.update_pps(phys->connector, NULL,
  2998. c_conn->display);
  2999. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3000. phys->hw_intf->idx, 1);
  3001. }
  3002. if (sde_enc->dynamic_hdr_updated)
  3003. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3004. phys->hw_intf->idx, 1);
  3005. }
  3006. if ((extra_flush && extra_flush->pending_flush_mask)
  3007. && ctl->ops.update_pending_flush)
  3008. ctl->ops.update_pending_flush(ctl, extra_flush);
  3009. phys->ops.trigger_flush(phys);
  3010. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3011. if (ctl->ops.get_pending_flush) {
  3012. struct sde_ctl_flush_cfg pending_flush = {0,};
  3013. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3014. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3015. ctl->idx - CTL_0,
  3016. pending_flush.pending_flush_mask,
  3017. pend_ret_fence_cnt);
  3018. } else {
  3019. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3020. ctl->idx - CTL_0,
  3021. pend_ret_fence_cnt);
  3022. }
  3023. }
  3024. /**
  3025. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3026. * phys: Pointer to physical encoder structure
  3027. */
  3028. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3029. {
  3030. struct sde_hw_ctl *ctl;
  3031. struct sde_encoder_virt *sde_enc;
  3032. if (!phys) {
  3033. SDE_ERROR("invalid argument(s)\n");
  3034. return;
  3035. }
  3036. if (!phys->hw_pp) {
  3037. SDE_ERROR("invalid pingpong hw\n");
  3038. return;
  3039. }
  3040. if (!phys->parent) {
  3041. SDE_ERROR("invalid parent\n");
  3042. return;
  3043. }
  3044. /* avoid ctrl start for encoder in clone mode */
  3045. if (phys->in_clone_mode)
  3046. return;
  3047. ctl = phys->hw_ctl;
  3048. sde_enc = to_sde_encoder_virt(phys->parent);
  3049. if (phys->split_role == ENC_ROLE_SKIP) {
  3050. SDE_DEBUG_ENC(sde_enc,
  3051. "skip start pp%d ctl%d\n",
  3052. phys->hw_pp->idx - PINGPONG_0,
  3053. ctl->idx - CTL_0);
  3054. return;
  3055. }
  3056. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3057. phys->ops.trigger_start(phys);
  3058. }
  3059. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3060. {
  3061. struct sde_hw_ctl *ctl;
  3062. if (!phys_enc) {
  3063. SDE_ERROR("invalid encoder\n");
  3064. return;
  3065. }
  3066. ctl = phys_enc->hw_ctl;
  3067. if (ctl && ctl->ops.trigger_flush)
  3068. ctl->ops.trigger_flush(ctl);
  3069. }
  3070. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3071. {
  3072. struct sde_hw_ctl *ctl;
  3073. if (!phys_enc) {
  3074. SDE_ERROR("invalid encoder\n");
  3075. return;
  3076. }
  3077. ctl = phys_enc->hw_ctl;
  3078. if (ctl && ctl->ops.trigger_start) {
  3079. ctl->ops.trigger_start(ctl);
  3080. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3081. }
  3082. }
  3083. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3084. {
  3085. struct sde_encoder_virt *sde_enc;
  3086. struct sde_connector *sde_con;
  3087. void *sde_con_disp;
  3088. struct sde_hw_ctl *ctl;
  3089. int rc;
  3090. if (!phys_enc) {
  3091. SDE_ERROR("invalid encoder\n");
  3092. return;
  3093. }
  3094. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3095. ctl = phys_enc->hw_ctl;
  3096. if (!ctl || !ctl->ops.reset)
  3097. return;
  3098. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3099. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3100. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3101. phys_enc->connector) {
  3102. sde_con = to_sde_connector(phys_enc->connector);
  3103. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3104. if (sde_con->ops.soft_reset) {
  3105. rc = sde_con->ops.soft_reset(sde_con_disp);
  3106. if (rc) {
  3107. SDE_ERROR_ENC(sde_enc,
  3108. "connector soft reset failure\n");
  3109. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3110. }
  3111. }
  3112. }
  3113. phys_enc->enable_state = SDE_ENC_ENABLED;
  3114. }
  3115. /**
  3116. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3117. * Iterate through the physical encoders and perform consolidated flush
  3118. * and/or control start triggering as needed. This is done in the virtual
  3119. * encoder rather than the individual physical ones in order to handle
  3120. * use cases that require visibility into multiple physical encoders at
  3121. * a time.
  3122. * sde_enc: Pointer to virtual encoder structure
  3123. * config_changed: if true new config is applied. Avoid regdma_flush and
  3124. * incrementing the retire count if false.
  3125. */
  3126. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3127. bool config_changed)
  3128. {
  3129. struct sde_hw_ctl *ctl;
  3130. uint32_t i;
  3131. struct sde_ctl_flush_cfg pending_flush = {0,};
  3132. u32 pending_kickoff_cnt;
  3133. struct msm_drm_private *priv = NULL;
  3134. struct sde_kms *sde_kms = NULL;
  3135. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3136. bool is_regdma_blocking = false, is_vid_mode = false;
  3137. struct sde_crtc *sde_crtc;
  3138. if (!sde_enc) {
  3139. SDE_ERROR("invalid encoder\n");
  3140. return;
  3141. }
  3142. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3143. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3144. is_vid_mode = true;
  3145. is_regdma_blocking = (is_vid_mode ||
  3146. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3147. /* don't perform flush/start operations for slave encoders */
  3148. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3149. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3150. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3151. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3152. continue;
  3153. ctl = phys->hw_ctl;
  3154. if (!ctl)
  3155. continue;
  3156. if (phys->connector)
  3157. topology = sde_connector_get_topology_name(
  3158. phys->connector);
  3159. if (!phys->ops.needs_single_flush ||
  3160. !phys->ops.needs_single_flush(phys)) {
  3161. if (config_changed && ctl->ops.reg_dma_flush)
  3162. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3163. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3164. config_changed);
  3165. } else if (ctl->ops.get_pending_flush) {
  3166. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3167. }
  3168. }
  3169. /* for split flush, combine pending flush masks and send to master */
  3170. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3171. ctl = sde_enc->cur_master->hw_ctl;
  3172. if (config_changed && ctl->ops.reg_dma_flush)
  3173. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3174. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3175. &pending_flush,
  3176. config_changed);
  3177. }
  3178. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3179. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3180. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3181. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3182. continue;
  3183. if (!phys->ops.needs_single_flush ||
  3184. !phys->ops.needs_single_flush(phys)) {
  3185. pending_kickoff_cnt =
  3186. sde_encoder_phys_inc_pending(phys);
  3187. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3188. } else {
  3189. pending_kickoff_cnt =
  3190. sde_encoder_phys_inc_pending(phys);
  3191. SDE_EVT32(pending_kickoff_cnt,
  3192. pending_flush.pending_flush_mask,
  3193. SDE_EVTLOG_FUNC_CASE2);
  3194. }
  3195. }
  3196. if (sde_enc->misr_enable)
  3197. sde_encoder_misr_configure(&sde_enc->base, true,
  3198. sde_enc->misr_frame_count);
  3199. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3200. if (crtc_misr_info.misr_enable && sde_crtc &&
  3201. sde_crtc->misr_reconfigure) {
  3202. sde_crtc_misr_setup(sde_enc->crtc, true,
  3203. crtc_misr_info.misr_frame_count);
  3204. sde_crtc->misr_reconfigure = false;
  3205. }
  3206. _sde_encoder_trigger_start(sde_enc->cur_master);
  3207. if (sde_enc->elevated_ahb_vote) {
  3208. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3209. priv = sde_enc->base.dev->dev_private;
  3210. if (sde_kms != NULL) {
  3211. sde_power_scale_reg_bus(&priv->phandle,
  3212. VOTE_INDEX_LOW,
  3213. false);
  3214. }
  3215. sde_enc->elevated_ahb_vote = false;
  3216. }
  3217. }
  3218. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3219. struct drm_encoder *drm_enc,
  3220. unsigned long *affected_displays,
  3221. int num_active_phys)
  3222. {
  3223. struct sde_encoder_virt *sde_enc;
  3224. struct sde_encoder_phys *master;
  3225. enum sde_rm_topology_name topology;
  3226. bool is_right_only;
  3227. if (!drm_enc || !affected_displays)
  3228. return;
  3229. sde_enc = to_sde_encoder_virt(drm_enc);
  3230. master = sde_enc->cur_master;
  3231. if (!master || !master->connector)
  3232. return;
  3233. topology = sde_connector_get_topology_name(master->connector);
  3234. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3235. return;
  3236. /*
  3237. * For pingpong split, the slave pingpong won't generate IRQs. For
  3238. * right-only updates, we can't swap pingpongs, or simply swap the
  3239. * master/slave assignment, we actually have to swap the interfaces
  3240. * so that the master physical encoder will use a pingpong/interface
  3241. * that generates irqs on which to wait.
  3242. */
  3243. is_right_only = !test_bit(0, affected_displays) &&
  3244. test_bit(1, affected_displays);
  3245. if (is_right_only && !sde_enc->intfs_swapped) {
  3246. /* right-only update swap interfaces */
  3247. swap(sde_enc->phys_encs[0]->intf_idx,
  3248. sde_enc->phys_encs[1]->intf_idx);
  3249. sde_enc->intfs_swapped = true;
  3250. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3251. /* left-only or full update, swap back */
  3252. swap(sde_enc->phys_encs[0]->intf_idx,
  3253. sde_enc->phys_encs[1]->intf_idx);
  3254. sde_enc->intfs_swapped = false;
  3255. }
  3256. SDE_DEBUG_ENC(sde_enc,
  3257. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3258. is_right_only, sde_enc->intfs_swapped,
  3259. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3260. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3261. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3262. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3263. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3264. *affected_displays);
  3265. /* ppsplit always uses master since ppslave invalid for irqs*/
  3266. if (num_active_phys == 1)
  3267. *affected_displays = BIT(0);
  3268. }
  3269. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3270. struct sde_encoder_kickoff_params *params)
  3271. {
  3272. struct sde_encoder_virt *sde_enc;
  3273. struct sde_encoder_phys *phys;
  3274. int i, num_active_phys;
  3275. bool master_assigned = false;
  3276. if (!drm_enc || !params)
  3277. return;
  3278. sde_enc = to_sde_encoder_virt(drm_enc);
  3279. if (sde_enc->num_phys_encs <= 1)
  3280. return;
  3281. /* count bits set */
  3282. num_active_phys = hweight_long(params->affected_displays);
  3283. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3284. params->affected_displays, num_active_phys);
  3285. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3286. num_active_phys);
  3287. /* for left/right only update, ppsplit master switches interface */
  3288. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3289. &params->affected_displays, num_active_phys);
  3290. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3291. enum sde_enc_split_role prv_role, new_role;
  3292. bool active = false;
  3293. phys = sde_enc->phys_encs[i];
  3294. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3295. continue;
  3296. active = test_bit(i, &params->affected_displays);
  3297. prv_role = phys->split_role;
  3298. if (active && num_active_phys == 1)
  3299. new_role = ENC_ROLE_SOLO;
  3300. else if (active && !master_assigned)
  3301. new_role = ENC_ROLE_MASTER;
  3302. else if (active)
  3303. new_role = ENC_ROLE_SLAVE;
  3304. else
  3305. new_role = ENC_ROLE_SKIP;
  3306. phys->ops.update_split_role(phys, new_role);
  3307. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3308. sde_enc->cur_master = phys;
  3309. master_assigned = true;
  3310. }
  3311. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3312. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3313. phys->split_role, active);
  3314. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3315. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3316. phys->split_role, active, num_active_phys);
  3317. }
  3318. }
  3319. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3320. {
  3321. struct sde_encoder_virt *sde_enc;
  3322. struct msm_display_info *disp_info;
  3323. if (!drm_enc) {
  3324. SDE_ERROR("invalid encoder\n");
  3325. return false;
  3326. }
  3327. sde_enc = to_sde_encoder_virt(drm_enc);
  3328. disp_info = &sde_enc->disp_info;
  3329. return (disp_info->curr_panel_mode == mode);
  3330. }
  3331. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3332. {
  3333. struct sde_encoder_virt *sde_enc;
  3334. struct sde_encoder_phys *phys;
  3335. unsigned int i;
  3336. struct sde_hw_ctl *ctl;
  3337. if (!drm_enc) {
  3338. SDE_ERROR("invalid encoder\n");
  3339. return;
  3340. }
  3341. sde_enc = to_sde_encoder_virt(drm_enc);
  3342. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3343. phys = sde_enc->phys_encs[i];
  3344. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3345. sde_encoder_check_curr_mode(drm_enc,
  3346. MSM_DISPLAY_CMD_MODE)) {
  3347. ctl = phys->hw_ctl;
  3348. if (ctl->ops.trigger_pending)
  3349. /* update only for command mode primary ctl */
  3350. ctl->ops.trigger_pending(ctl);
  3351. }
  3352. }
  3353. sde_enc->idle_pc_restore = false;
  3354. }
  3355. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3356. {
  3357. struct sde_encoder_virt *sde_enc = container_of(work,
  3358. struct sde_encoder_virt, esd_trigger_work);
  3359. if (!sde_enc) {
  3360. SDE_ERROR("invalid sde encoder\n");
  3361. return;
  3362. }
  3363. sde_encoder_resource_control(&sde_enc->base,
  3364. SDE_ENC_RC_EVENT_KICKOFF);
  3365. }
  3366. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3367. {
  3368. struct sde_encoder_virt *sde_enc = container_of(work,
  3369. struct sde_encoder_virt, input_event_work);
  3370. if (!sde_enc) {
  3371. SDE_ERROR("invalid sde encoder\n");
  3372. return;
  3373. }
  3374. sde_encoder_resource_control(&sde_enc->base,
  3375. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3376. }
  3377. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3378. {
  3379. struct sde_encoder_virt *sde_enc = container_of(work,
  3380. struct sde_encoder_virt, early_wakeup_work);
  3381. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3382. sde_vm_lock(sde_kms);
  3383. if (!sde_vm_owns_hw(sde_kms)) {
  3384. sde_vm_unlock(sde_kms);
  3385. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3386. DRMID(&sde_enc->base));
  3387. return;
  3388. }
  3389. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3390. sde_encoder_resource_control(&sde_enc->base,
  3391. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3392. SDE_ATRACE_END("encoder_early_wakeup");
  3393. sde_vm_unlock(sde_kms);
  3394. }
  3395. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3396. {
  3397. struct sde_encoder_virt *sde_enc = NULL;
  3398. struct msm_drm_thread *disp_thread = NULL;
  3399. struct msm_drm_private *priv = NULL;
  3400. priv = drm_enc->dev->dev_private;
  3401. sde_enc = to_sde_encoder_virt(drm_enc);
  3402. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3403. SDE_DEBUG_ENC(sde_enc,
  3404. "should only early wake up command mode display\n");
  3405. return;
  3406. }
  3407. if (!sde_enc->crtc || (sde_enc->crtc->index
  3408. >= ARRAY_SIZE(priv->event_thread))) {
  3409. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3410. sde_enc->crtc == NULL,
  3411. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3412. return;
  3413. }
  3414. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3415. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3416. kthread_queue_work(&disp_thread->worker,
  3417. &sde_enc->early_wakeup_work);
  3418. SDE_ATRACE_END("queue_early_wakeup_work");
  3419. }
  3420. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3421. {
  3422. static const uint64_t timeout_us = 50000;
  3423. static const uint64_t sleep_us = 20;
  3424. struct sde_encoder_virt *sde_enc;
  3425. ktime_t cur_ktime, exp_ktime;
  3426. uint32_t line_count, tmp, i;
  3427. if (!drm_enc) {
  3428. SDE_ERROR("invalid encoder\n");
  3429. return -EINVAL;
  3430. }
  3431. sde_enc = to_sde_encoder_virt(drm_enc);
  3432. if (!sde_enc->cur_master ||
  3433. !sde_enc->cur_master->ops.get_line_count) {
  3434. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3435. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3436. return -EINVAL;
  3437. }
  3438. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3439. line_count = sde_enc->cur_master->ops.get_line_count(
  3440. sde_enc->cur_master);
  3441. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3442. tmp = line_count;
  3443. line_count = sde_enc->cur_master->ops.get_line_count(
  3444. sde_enc->cur_master);
  3445. if (line_count < tmp) {
  3446. SDE_EVT32(DRMID(drm_enc), line_count);
  3447. return 0;
  3448. }
  3449. cur_ktime = ktime_get();
  3450. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3451. break;
  3452. usleep_range(sleep_us / 2, sleep_us);
  3453. }
  3454. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3455. return -ETIMEDOUT;
  3456. }
  3457. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3458. {
  3459. struct drm_encoder *drm_enc;
  3460. struct sde_rm_hw_iter rm_iter;
  3461. bool lm_valid = false;
  3462. bool intf_valid = false;
  3463. if (!phys_enc || !phys_enc->parent) {
  3464. SDE_ERROR("invalid encoder\n");
  3465. return -EINVAL;
  3466. }
  3467. drm_enc = phys_enc->parent;
  3468. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3469. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3470. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3471. phys_enc->has_intf_te)) {
  3472. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3473. SDE_HW_BLK_INTF);
  3474. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3475. struct sde_hw_intf *hw_intf =
  3476. (struct sde_hw_intf *)rm_iter.hw;
  3477. if (!hw_intf)
  3478. continue;
  3479. if (phys_enc->hw_ctl->ops.update_bitmask)
  3480. phys_enc->hw_ctl->ops.update_bitmask(
  3481. phys_enc->hw_ctl,
  3482. SDE_HW_FLUSH_INTF,
  3483. hw_intf->idx, 1);
  3484. intf_valid = true;
  3485. }
  3486. if (!intf_valid) {
  3487. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3488. "intf not found to flush\n");
  3489. return -EFAULT;
  3490. }
  3491. } else {
  3492. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3493. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3494. struct sde_hw_mixer *hw_lm =
  3495. (struct sde_hw_mixer *)rm_iter.hw;
  3496. if (!hw_lm)
  3497. continue;
  3498. /* update LM flush for HW without INTF TE */
  3499. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3500. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3501. phys_enc->hw_ctl,
  3502. hw_lm->idx, 1);
  3503. lm_valid = true;
  3504. }
  3505. if (!lm_valid) {
  3506. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3507. "lm not found to flush\n");
  3508. return -EFAULT;
  3509. }
  3510. }
  3511. return 0;
  3512. }
  3513. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3514. struct sde_encoder_virt *sde_enc)
  3515. {
  3516. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3517. struct sde_hw_mdp *mdptop = NULL;
  3518. sde_enc->dynamic_hdr_updated = false;
  3519. if (sde_enc->cur_master) {
  3520. mdptop = sde_enc->cur_master->hw_mdptop;
  3521. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3522. sde_enc->cur_master->connector);
  3523. }
  3524. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3525. return;
  3526. if (mdptop->ops.set_hdr_plus_metadata) {
  3527. sde_enc->dynamic_hdr_updated = true;
  3528. mdptop->ops.set_hdr_plus_metadata(
  3529. mdptop, dhdr_meta->dynamic_hdr_payload,
  3530. dhdr_meta->dynamic_hdr_payload_size,
  3531. sde_enc->cur_master->intf_idx == INTF_0 ?
  3532. 0 : 1);
  3533. }
  3534. }
  3535. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3536. {
  3537. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3538. struct sde_encoder_phys *phys;
  3539. int i;
  3540. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3541. phys = sde_enc->phys_encs[i];
  3542. if (phys && phys->ops.hw_reset)
  3543. phys->ops.hw_reset(phys);
  3544. }
  3545. }
  3546. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3547. struct sde_encoder_kickoff_params *params)
  3548. {
  3549. struct sde_encoder_virt *sde_enc;
  3550. struct sde_encoder_phys *phys;
  3551. struct sde_kms *sde_kms = NULL;
  3552. struct sde_crtc *sde_crtc;
  3553. bool needs_hw_reset = false, is_cmd_mode;
  3554. int i, rc, ret = 0;
  3555. struct msm_display_info *disp_info;
  3556. if (!drm_enc || !params || !drm_enc->dev ||
  3557. !drm_enc->dev->dev_private) {
  3558. SDE_ERROR("invalid args\n");
  3559. return -EINVAL;
  3560. }
  3561. sde_enc = to_sde_encoder_virt(drm_enc);
  3562. sde_kms = sde_encoder_get_kms(drm_enc);
  3563. if (!sde_kms)
  3564. return -EINVAL;
  3565. disp_info = &sde_enc->disp_info;
  3566. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3567. SDE_DEBUG_ENC(sde_enc, "\n");
  3568. SDE_EVT32(DRMID(drm_enc));
  3569. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3570. MSM_DISPLAY_CMD_MODE);
  3571. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3572. && is_cmd_mode)
  3573. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3574. sde_enc->cur_master->connector->state,
  3575. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3576. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3577. /* prepare for next kickoff, may include waiting on previous kickoff */
  3578. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3579. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3580. phys = sde_enc->phys_encs[i];
  3581. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3582. params->recovery_events_enabled =
  3583. sde_enc->recovery_events_enabled;
  3584. if (phys) {
  3585. if (phys->ops.prepare_for_kickoff) {
  3586. rc = phys->ops.prepare_for_kickoff(
  3587. phys, params);
  3588. if (rc)
  3589. ret = rc;
  3590. }
  3591. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3592. needs_hw_reset = true;
  3593. _sde_encoder_setup_dither(phys);
  3594. if (sde_enc->cur_master &&
  3595. sde_connector_is_qsync_updated(
  3596. sde_enc->cur_master->connector))
  3597. _helper_flush_qsync(phys);
  3598. }
  3599. }
  3600. if (is_cmd_mode && sde_enc->cur_master &&
  3601. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3602. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3603. _sde_encoder_update_rsc_client(drm_enc, true);
  3604. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3605. if (rc) {
  3606. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3607. ret = rc;
  3608. goto end;
  3609. }
  3610. /* if any phys needs reset, reset all phys, in-order */
  3611. if (needs_hw_reset)
  3612. sde_encoder_needs_hw_reset(drm_enc);
  3613. _sde_encoder_update_master(drm_enc, params);
  3614. _sde_encoder_update_roi(drm_enc);
  3615. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3616. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3617. if (rc) {
  3618. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3619. sde_enc->cur_master->connector->base.id,
  3620. rc);
  3621. ret = rc;
  3622. }
  3623. }
  3624. if (sde_enc->cur_master &&
  3625. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3626. !sde_enc->cur_master->cont_splash_enabled)) {
  3627. rc = sde_encoder_dce_setup(sde_enc, params);
  3628. if (rc) {
  3629. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3630. ret = rc;
  3631. }
  3632. }
  3633. sde_encoder_dce_flush(sde_enc);
  3634. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3635. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3636. sde_enc->cur_master, sde_kms->qdss_enabled);
  3637. end:
  3638. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3639. return ret;
  3640. }
  3641. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3642. {
  3643. struct sde_encoder_virt *sde_enc;
  3644. struct sde_encoder_phys *phys;
  3645. unsigned int i;
  3646. if (!drm_enc) {
  3647. SDE_ERROR("invalid encoder\n");
  3648. return;
  3649. }
  3650. SDE_ATRACE_BEGIN("encoder_kickoff");
  3651. sde_enc = to_sde_encoder_virt(drm_enc);
  3652. SDE_DEBUG_ENC(sde_enc, "\n");
  3653. if (sde_enc->delay_kickoff) {
  3654. u32 loop_count = 20;
  3655. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3656. for (i = 0; i < loop_count; i++) {
  3657. usleep_range(sleep, sleep * 2);
  3658. if (!sde_enc->delay_kickoff)
  3659. break;
  3660. }
  3661. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3662. }
  3663. /* All phys encs are ready to go, trigger the kickoff */
  3664. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3665. /* allow phys encs to handle any post-kickoff business */
  3666. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3667. phys = sde_enc->phys_encs[i];
  3668. if (phys && phys->ops.handle_post_kickoff)
  3669. phys->ops.handle_post_kickoff(phys);
  3670. }
  3671. if (sde_enc->autorefresh_solver_disable &&
  3672. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3673. _sde_encoder_update_rsc_client(drm_enc, true);
  3674. SDE_ATRACE_END("encoder_kickoff");
  3675. }
  3676. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3677. struct sde_hw_pp_vsync_info *info)
  3678. {
  3679. struct sde_encoder_virt *sde_enc;
  3680. struct sde_encoder_phys *phys;
  3681. int i, ret;
  3682. if (!drm_enc || !info)
  3683. return;
  3684. sde_enc = to_sde_encoder_virt(drm_enc);
  3685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3686. phys = sde_enc->phys_encs[i];
  3687. if (phys && phys->hw_intf && phys->hw_pp
  3688. && phys->hw_intf->ops.get_vsync_info) {
  3689. ret = phys->hw_intf->ops.get_vsync_info(
  3690. phys->hw_intf, &info[i]);
  3691. if (!ret) {
  3692. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3693. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3694. }
  3695. }
  3696. }
  3697. }
  3698. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3699. u32 *transfer_time_us)
  3700. {
  3701. struct sde_encoder_virt *sde_enc;
  3702. struct msm_mode_info *info;
  3703. if (!drm_enc || !transfer_time_us) {
  3704. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3705. !transfer_time_us);
  3706. return;
  3707. }
  3708. sde_enc = to_sde_encoder_virt(drm_enc);
  3709. info = &sde_enc->mode_info;
  3710. *transfer_time_us = info->mdp_transfer_time_us;
  3711. }
  3712. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3713. {
  3714. struct drm_encoder *src_enc = drm_enc;
  3715. struct sde_encoder_virt *sde_enc;
  3716. u32 fps;
  3717. if (!drm_enc) {
  3718. SDE_ERROR("invalid encoder\n");
  3719. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3720. }
  3721. if (sde_encoder_in_clone_mode(drm_enc))
  3722. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3723. if (!src_enc)
  3724. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3725. sde_enc = to_sde_encoder_virt(src_enc);
  3726. fps = sde_enc->mode_info.frame_rate;
  3727. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3728. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3729. else
  3730. return (SEC_TO_MILLI_SEC / fps) * 2;
  3731. }
  3732. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3733. {
  3734. struct sde_encoder_virt *sde_enc;
  3735. struct sde_encoder_phys *master;
  3736. bool is_vid_mode;
  3737. if (!drm_enc)
  3738. return -EINVAL;
  3739. sde_enc = to_sde_encoder_virt(drm_enc);
  3740. master = sde_enc->cur_master;
  3741. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3742. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3743. return -ENODATA;
  3744. if (!master->hw_intf->ops.get_avr_status)
  3745. return -EOPNOTSUPP;
  3746. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3747. }
  3748. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3749. struct drm_framebuffer *fb)
  3750. {
  3751. struct drm_encoder *drm_enc;
  3752. struct sde_hw_mixer_cfg mixer;
  3753. struct sde_rm_hw_iter lm_iter;
  3754. bool lm_valid = false;
  3755. if (!phys_enc || !phys_enc->parent) {
  3756. SDE_ERROR("invalid encoder\n");
  3757. return -EINVAL;
  3758. }
  3759. drm_enc = phys_enc->parent;
  3760. memset(&mixer, 0, sizeof(mixer));
  3761. /* reset associated CTL/LMs */
  3762. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3763. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3764. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3765. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3766. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3767. if (!hw_lm)
  3768. continue;
  3769. /* need to flush LM to remove it */
  3770. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3771. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3772. phys_enc->hw_ctl,
  3773. hw_lm->idx, 1);
  3774. if (fb) {
  3775. /* assume a single LM if targeting a frame buffer */
  3776. if (lm_valid)
  3777. continue;
  3778. mixer.out_height = fb->height;
  3779. mixer.out_width = fb->width;
  3780. if (hw_lm->ops.setup_mixer_out)
  3781. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3782. }
  3783. lm_valid = true;
  3784. /* only enable border color on LM */
  3785. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3786. phys_enc->hw_ctl->ops.setup_blendstage(
  3787. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3788. }
  3789. if (!lm_valid) {
  3790. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3791. return -EFAULT;
  3792. }
  3793. return 0;
  3794. }
  3795. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3796. {
  3797. struct sde_encoder_virt *sde_enc;
  3798. struct sde_encoder_phys *phys;
  3799. int i, rc = 0, ret = 0;
  3800. struct sde_hw_ctl *ctl;
  3801. if (!drm_enc) {
  3802. SDE_ERROR("invalid encoder\n");
  3803. return -EINVAL;
  3804. }
  3805. sde_enc = to_sde_encoder_virt(drm_enc);
  3806. /* update the qsync parameters for the current frame */
  3807. if (sde_enc->cur_master)
  3808. sde_connector_set_qsync_params(
  3809. sde_enc->cur_master->connector);
  3810. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3811. phys = sde_enc->phys_encs[i];
  3812. if (phys && phys->ops.prepare_commit)
  3813. phys->ops.prepare_commit(phys);
  3814. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3815. ret = -ETIMEDOUT;
  3816. if (phys && phys->hw_ctl) {
  3817. ctl = phys->hw_ctl;
  3818. /*
  3819. * avoid clearing the pending flush during the first
  3820. * frame update after idle power collpase as the
  3821. * restore path would have updated the pending flush
  3822. */
  3823. if (!sde_enc->idle_pc_restore &&
  3824. ctl->ops.clear_pending_flush)
  3825. ctl->ops.clear_pending_flush(ctl);
  3826. }
  3827. }
  3828. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3829. rc = sde_connector_prepare_commit(
  3830. sde_enc->cur_master->connector);
  3831. if (rc)
  3832. SDE_ERROR_ENC(sde_enc,
  3833. "prepare commit failed conn %d rc %d\n",
  3834. sde_enc->cur_master->connector->base.id,
  3835. rc);
  3836. }
  3837. return ret;
  3838. }
  3839. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3840. bool enable, u32 frame_count)
  3841. {
  3842. if (!phys_enc)
  3843. return;
  3844. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3845. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3846. enable, frame_count);
  3847. }
  3848. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3849. bool nonblock, u32 *misr_value)
  3850. {
  3851. if (!phys_enc)
  3852. return -EINVAL;
  3853. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3854. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3855. nonblock, misr_value) : -ENOTSUPP;
  3856. }
  3857. #ifdef CONFIG_DEBUG_FS
  3858. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3859. {
  3860. struct sde_encoder_virt *sde_enc;
  3861. int i;
  3862. if (!s || !s->private)
  3863. return -EINVAL;
  3864. sde_enc = s->private;
  3865. mutex_lock(&sde_enc->enc_lock);
  3866. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3867. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3868. if (!phys)
  3869. continue;
  3870. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3871. phys->intf_idx - INTF_0,
  3872. atomic_read(&phys->vsync_cnt),
  3873. atomic_read(&phys->underrun_cnt));
  3874. switch (phys->intf_mode) {
  3875. case INTF_MODE_VIDEO:
  3876. seq_puts(s, "mode: video\n");
  3877. break;
  3878. case INTF_MODE_CMD:
  3879. seq_puts(s, "mode: command\n");
  3880. break;
  3881. case INTF_MODE_WB_BLOCK:
  3882. seq_puts(s, "mode: wb block\n");
  3883. break;
  3884. case INTF_MODE_WB_LINE:
  3885. seq_puts(s, "mode: wb line\n");
  3886. break;
  3887. default:
  3888. seq_puts(s, "mode: ???\n");
  3889. break;
  3890. }
  3891. }
  3892. mutex_unlock(&sde_enc->enc_lock);
  3893. return 0;
  3894. }
  3895. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3896. struct file *file)
  3897. {
  3898. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3899. }
  3900. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3901. const char __user *user_buf, size_t count, loff_t *ppos)
  3902. {
  3903. struct sde_encoder_virt *sde_enc;
  3904. char buf[MISR_BUFF_SIZE + 1];
  3905. size_t buff_copy;
  3906. u32 frame_count, enable;
  3907. struct sde_kms *sde_kms = NULL;
  3908. struct drm_encoder *drm_enc;
  3909. if (!file || !file->private_data)
  3910. return -EINVAL;
  3911. sde_enc = file->private_data;
  3912. if (!sde_enc)
  3913. return -EINVAL;
  3914. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3915. if (!sde_kms)
  3916. return -EINVAL;
  3917. drm_enc = &sde_enc->base;
  3918. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3919. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3920. return -ENOTSUPP;
  3921. }
  3922. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3923. if (copy_from_user(buf, user_buf, buff_copy))
  3924. return -EINVAL;
  3925. buf[buff_copy] = 0; /* end of string */
  3926. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3927. return -EINVAL;
  3928. sde_enc->misr_enable = enable;
  3929. sde_enc->misr_reconfigure = true;
  3930. sde_enc->misr_frame_count = frame_count;
  3931. return count;
  3932. }
  3933. static ssize_t _sde_encoder_misr_read(struct file *file,
  3934. char __user *user_buff, size_t count, loff_t *ppos)
  3935. {
  3936. struct sde_encoder_virt *sde_enc;
  3937. struct sde_kms *sde_kms = NULL;
  3938. struct drm_encoder *drm_enc;
  3939. int i = 0, len = 0;
  3940. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3941. int rc;
  3942. if (*ppos)
  3943. return 0;
  3944. if (!file || !file->private_data)
  3945. return -EINVAL;
  3946. sde_enc = file->private_data;
  3947. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3948. if (!sde_kms)
  3949. return -EINVAL;
  3950. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3951. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3952. return -ENOTSUPP;
  3953. }
  3954. drm_enc = &sde_enc->base;
  3955. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3956. if (rc < 0)
  3957. return rc;
  3958. sde_vm_lock(sde_kms);
  3959. if (!sde_vm_owns_hw(sde_kms)) {
  3960. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3961. rc = -EOPNOTSUPP;
  3962. goto end;
  3963. }
  3964. if (!sde_enc->misr_enable) {
  3965. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3966. "disabled\n");
  3967. goto buff_check;
  3968. }
  3969. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3970. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3971. u32 misr_value = 0;
  3972. if (!phys || !phys->ops.collect_misr) {
  3973. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3974. "invalid\n");
  3975. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3976. continue;
  3977. }
  3978. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3979. if (rc) {
  3980. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3981. "invalid\n");
  3982. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3983. rc);
  3984. continue;
  3985. } else {
  3986. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3987. "Intf idx:%d\n",
  3988. phys->intf_idx - INTF_0);
  3989. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3990. "0x%x\n", misr_value);
  3991. }
  3992. }
  3993. buff_check:
  3994. if (count <= len) {
  3995. len = 0;
  3996. goto end;
  3997. }
  3998. if (copy_to_user(user_buff, buf, len)) {
  3999. len = -EFAULT;
  4000. goto end;
  4001. }
  4002. *ppos += len; /* increase offset */
  4003. end:
  4004. sde_vm_unlock(sde_kms);
  4005. pm_runtime_put_sync(drm_enc->dev->dev);
  4006. return len;
  4007. }
  4008. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4009. {
  4010. struct sde_encoder_virt *sde_enc;
  4011. struct sde_kms *sde_kms;
  4012. int i;
  4013. static const struct file_operations debugfs_status_fops = {
  4014. .open = _sde_encoder_debugfs_status_open,
  4015. .read = seq_read,
  4016. .llseek = seq_lseek,
  4017. .release = single_release,
  4018. };
  4019. static const struct file_operations debugfs_misr_fops = {
  4020. .open = simple_open,
  4021. .read = _sde_encoder_misr_read,
  4022. .write = _sde_encoder_misr_setup,
  4023. };
  4024. char name[SDE_NAME_SIZE];
  4025. if (!drm_enc) {
  4026. SDE_ERROR("invalid encoder\n");
  4027. return -EINVAL;
  4028. }
  4029. sde_enc = to_sde_encoder_virt(drm_enc);
  4030. sde_kms = sde_encoder_get_kms(drm_enc);
  4031. if (!sde_kms) {
  4032. SDE_ERROR("invalid sde_kms\n");
  4033. return -EINVAL;
  4034. }
  4035. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4036. /* create overall sub-directory for the encoder */
  4037. sde_enc->debugfs_root = debugfs_create_dir(name,
  4038. drm_enc->dev->primary->debugfs_root);
  4039. if (!sde_enc->debugfs_root)
  4040. return -ENOMEM;
  4041. /* don't error check these */
  4042. debugfs_create_file("status", 0400,
  4043. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4044. debugfs_create_file("misr_data", 0600,
  4045. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4046. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4047. &sde_enc->idle_pc_enabled);
  4048. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4049. &sde_enc->frame_trigger_mode);
  4050. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4051. if (sde_enc->phys_encs[i] &&
  4052. sde_enc->phys_encs[i]->ops.late_register)
  4053. sde_enc->phys_encs[i]->ops.late_register(
  4054. sde_enc->phys_encs[i],
  4055. sde_enc->debugfs_root);
  4056. return 0;
  4057. }
  4058. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4059. {
  4060. struct sde_encoder_virt *sde_enc;
  4061. if (!drm_enc)
  4062. return;
  4063. sde_enc = to_sde_encoder_virt(drm_enc);
  4064. debugfs_remove_recursive(sde_enc->debugfs_root);
  4065. }
  4066. #else
  4067. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4068. {
  4069. return 0;
  4070. }
  4071. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4072. {
  4073. }
  4074. #endif
  4075. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4076. {
  4077. return _sde_encoder_init_debugfs(encoder);
  4078. }
  4079. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4080. {
  4081. _sde_encoder_destroy_debugfs(encoder);
  4082. }
  4083. static int sde_encoder_virt_add_phys_encs(
  4084. struct msm_display_info *disp_info,
  4085. struct sde_encoder_virt *sde_enc,
  4086. struct sde_enc_phys_init_params *params)
  4087. {
  4088. struct sde_encoder_phys *enc = NULL;
  4089. u32 display_caps = disp_info->capabilities;
  4090. SDE_DEBUG_ENC(sde_enc, "\n");
  4091. /*
  4092. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4093. * in this function, check up-front.
  4094. */
  4095. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4096. ARRAY_SIZE(sde_enc->phys_encs)) {
  4097. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4098. sde_enc->num_phys_encs);
  4099. return -EINVAL;
  4100. }
  4101. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4102. enc = sde_encoder_phys_vid_init(params);
  4103. if (IS_ERR_OR_NULL(enc)) {
  4104. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4105. PTR_ERR(enc));
  4106. return !enc ? -EINVAL : PTR_ERR(enc);
  4107. }
  4108. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4109. }
  4110. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4111. enc = sde_encoder_phys_cmd_init(params);
  4112. if (IS_ERR_OR_NULL(enc)) {
  4113. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4114. PTR_ERR(enc));
  4115. return !enc ? -EINVAL : PTR_ERR(enc);
  4116. }
  4117. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4118. }
  4119. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4120. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4121. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4122. else
  4123. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4124. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4125. ++sde_enc->num_phys_encs;
  4126. return 0;
  4127. }
  4128. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4129. struct sde_enc_phys_init_params *params)
  4130. {
  4131. struct sde_encoder_phys *enc = NULL;
  4132. if (!sde_enc) {
  4133. SDE_ERROR("invalid encoder\n");
  4134. return -EINVAL;
  4135. }
  4136. SDE_DEBUG_ENC(sde_enc, "\n");
  4137. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4138. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4139. sde_enc->num_phys_encs);
  4140. return -EINVAL;
  4141. }
  4142. enc = sde_encoder_phys_wb_init(params);
  4143. if (IS_ERR_OR_NULL(enc)) {
  4144. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4145. PTR_ERR(enc));
  4146. return !enc ? -EINVAL : PTR_ERR(enc);
  4147. }
  4148. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4149. ++sde_enc->num_phys_encs;
  4150. return 0;
  4151. }
  4152. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4153. struct sde_kms *sde_kms,
  4154. struct msm_display_info *disp_info,
  4155. int *drm_enc_mode)
  4156. {
  4157. int ret = 0;
  4158. int i = 0;
  4159. enum sde_intf_type intf_type;
  4160. struct sde_encoder_virt_ops parent_ops = {
  4161. sde_encoder_vblank_callback,
  4162. sde_encoder_underrun_callback,
  4163. sde_encoder_frame_done_callback,
  4164. _sde_encoder_get_qsync_fps_callback,
  4165. };
  4166. struct sde_enc_phys_init_params phys_params;
  4167. if (!sde_enc || !sde_kms) {
  4168. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4169. !sde_enc, !sde_kms);
  4170. return -EINVAL;
  4171. }
  4172. memset(&phys_params, 0, sizeof(phys_params));
  4173. phys_params.sde_kms = sde_kms;
  4174. phys_params.parent = &sde_enc->base;
  4175. phys_params.parent_ops = parent_ops;
  4176. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4177. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4178. SDE_DEBUG("\n");
  4179. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4180. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4181. intf_type = INTF_DSI;
  4182. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4183. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4184. intf_type = INTF_HDMI;
  4185. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4186. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4187. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4188. else
  4189. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4190. intf_type = INTF_DP;
  4191. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4192. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4193. intf_type = INTF_WB;
  4194. } else {
  4195. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4196. return -EINVAL;
  4197. }
  4198. WARN_ON(disp_info->num_of_h_tiles < 1);
  4199. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4200. sde_enc->te_source = disp_info->te_source;
  4201. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4202. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4203. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4204. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4205. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4206. mutex_lock(&sde_enc->enc_lock);
  4207. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4208. /*
  4209. * Left-most tile is at index 0, content is controller id
  4210. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4211. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4212. */
  4213. u32 controller_id = disp_info->h_tile_instance[i];
  4214. if (disp_info->num_of_h_tiles > 1) {
  4215. if (i == 0)
  4216. phys_params.split_role = ENC_ROLE_MASTER;
  4217. else
  4218. phys_params.split_role = ENC_ROLE_SLAVE;
  4219. } else {
  4220. phys_params.split_role = ENC_ROLE_SOLO;
  4221. }
  4222. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4223. i, controller_id, phys_params.split_role);
  4224. if (intf_type == INTF_WB) {
  4225. phys_params.intf_idx = INTF_MAX;
  4226. phys_params.wb_idx = sde_encoder_get_wb(
  4227. sde_kms->catalog,
  4228. intf_type, controller_id);
  4229. if (phys_params.wb_idx == WB_MAX) {
  4230. SDE_ERROR_ENC(sde_enc,
  4231. "could not get wb: type %d, id %d\n",
  4232. intf_type, controller_id);
  4233. ret = -EINVAL;
  4234. }
  4235. } else {
  4236. phys_params.wb_idx = WB_MAX;
  4237. phys_params.intf_idx = sde_encoder_get_intf(
  4238. sde_kms->catalog, intf_type,
  4239. controller_id);
  4240. if (phys_params.intf_idx == INTF_MAX) {
  4241. SDE_ERROR_ENC(sde_enc,
  4242. "could not get wb: type %d, id %d\n",
  4243. intf_type, controller_id);
  4244. ret = -EINVAL;
  4245. }
  4246. }
  4247. if (!ret) {
  4248. if (intf_type == INTF_WB)
  4249. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4250. &phys_params);
  4251. else
  4252. ret = sde_encoder_virt_add_phys_encs(
  4253. disp_info,
  4254. sde_enc,
  4255. &phys_params);
  4256. if (ret)
  4257. SDE_ERROR_ENC(sde_enc,
  4258. "failed to add phys encs\n");
  4259. }
  4260. }
  4261. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4262. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4263. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4264. if (vid_phys) {
  4265. atomic_set(&vid_phys->vsync_cnt, 0);
  4266. atomic_set(&vid_phys->underrun_cnt, 0);
  4267. }
  4268. if (cmd_phys) {
  4269. atomic_set(&cmd_phys->vsync_cnt, 0);
  4270. atomic_set(&cmd_phys->underrun_cnt, 0);
  4271. }
  4272. }
  4273. mutex_unlock(&sde_enc->enc_lock);
  4274. return ret;
  4275. }
  4276. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4277. .mode_set = sde_encoder_virt_mode_set,
  4278. .disable = sde_encoder_virt_disable,
  4279. .enable = sde_encoder_virt_enable,
  4280. .atomic_check = sde_encoder_virt_atomic_check,
  4281. };
  4282. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4283. .destroy = sde_encoder_destroy,
  4284. .late_register = sde_encoder_late_register,
  4285. .early_unregister = sde_encoder_early_unregister,
  4286. };
  4287. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4288. {
  4289. struct msm_drm_private *priv = dev->dev_private;
  4290. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4291. struct drm_encoder *drm_enc = NULL;
  4292. struct sde_encoder_virt *sde_enc = NULL;
  4293. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4294. char name[SDE_NAME_SIZE];
  4295. int ret = 0, i, intf_index = INTF_MAX;
  4296. struct sde_encoder_phys *phys = NULL;
  4297. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4298. if (!sde_enc) {
  4299. ret = -ENOMEM;
  4300. goto fail;
  4301. }
  4302. mutex_init(&sde_enc->enc_lock);
  4303. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4304. &drm_enc_mode);
  4305. if (ret)
  4306. goto fail;
  4307. sde_enc->cur_master = NULL;
  4308. spin_lock_init(&sde_enc->enc_spinlock);
  4309. mutex_init(&sde_enc->vblank_ctl_lock);
  4310. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4311. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4312. drm_enc = &sde_enc->base;
  4313. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4314. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4315. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4316. phys = sde_enc->phys_encs[i];
  4317. if (!phys)
  4318. continue;
  4319. if (phys->ops.is_master && phys->ops.is_master(phys))
  4320. intf_index = phys->intf_idx - INTF_0;
  4321. }
  4322. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4323. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4324. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4325. SDE_RSC_PRIMARY_DISP_CLIENT :
  4326. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4327. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4328. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4329. PTR_ERR(sde_enc->rsc_client));
  4330. sde_enc->rsc_client = NULL;
  4331. }
  4332. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4333. sde_enc->input_event_enabled) {
  4334. ret = _sde_encoder_input_handler(sde_enc);
  4335. if (ret)
  4336. SDE_ERROR(
  4337. "input handler registration failed, rc = %d\n", ret);
  4338. }
  4339. mutex_init(&sde_enc->rc_lock);
  4340. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4341. sde_encoder_off_work);
  4342. sde_enc->vblank_enabled = false;
  4343. sde_enc->qdss_status = false;
  4344. kthread_init_work(&sde_enc->input_event_work,
  4345. sde_encoder_input_event_work_handler);
  4346. kthread_init_work(&sde_enc->early_wakeup_work,
  4347. sde_encoder_early_wakeup_work_handler);
  4348. kthread_init_work(&sde_enc->esd_trigger_work,
  4349. sde_encoder_esd_trigger_work_handler);
  4350. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4351. SDE_DEBUG_ENC(sde_enc, "created\n");
  4352. return drm_enc;
  4353. fail:
  4354. SDE_ERROR("failed to create encoder\n");
  4355. if (drm_enc)
  4356. sde_encoder_destroy(drm_enc);
  4357. return ERR_PTR(ret);
  4358. }
  4359. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4360. enum msm_event_wait event)
  4361. {
  4362. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4363. struct sde_encoder_virt *sde_enc = NULL;
  4364. int i, ret = 0;
  4365. char atrace_buf[32];
  4366. if (!drm_enc) {
  4367. SDE_ERROR("invalid encoder\n");
  4368. return -EINVAL;
  4369. }
  4370. sde_enc = to_sde_encoder_virt(drm_enc);
  4371. SDE_DEBUG_ENC(sde_enc, "\n");
  4372. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4373. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4374. switch (event) {
  4375. case MSM_ENC_COMMIT_DONE:
  4376. fn_wait = phys->ops.wait_for_commit_done;
  4377. break;
  4378. case MSM_ENC_TX_COMPLETE:
  4379. fn_wait = phys->ops.wait_for_tx_complete;
  4380. break;
  4381. case MSM_ENC_VBLANK:
  4382. fn_wait = phys->ops.wait_for_vblank;
  4383. break;
  4384. case MSM_ENC_ACTIVE_REGION:
  4385. fn_wait = phys->ops.wait_for_active;
  4386. break;
  4387. default:
  4388. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4389. event);
  4390. return -EINVAL;
  4391. }
  4392. if (phys && fn_wait) {
  4393. snprintf(atrace_buf, sizeof(atrace_buf),
  4394. "wait_completion_event_%d", event);
  4395. SDE_ATRACE_BEGIN(atrace_buf);
  4396. ret = fn_wait(phys);
  4397. SDE_ATRACE_END(atrace_buf);
  4398. if (ret)
  4399. return ret;
  4400. }
  4401. }
  4402. return ret;
  4403. }
  4404. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4405. u64 *l_bound, u64 *u_bound)
  4406. {
  4407. struct sde_encoder_virt *sde_enc;
  4408. u64 jitter_ns, frametime_ns;
  4409. struct msm_mode_info *info;
  4410. if (!drm_enc) {
  4411. SDE_ERROR("invalid encoder\n");
  4412. return;
  4413. }
  4414. sde_enc = to_sde_encoder_virt(drm_enc);
  4415. info = &sde_enc->mode_info;
  4416. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4417. jitter_ns = info->jitter_numer * frametime_ns;
  4418. do_div(jitter_ns, info->jitter_denom * 100);
  4419. *l_bound = frametime_ns - jitter_ns;
  4420. *u_bound = frametime_ns + jitter_ns;
  4421. }
  4422. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4423. {
  4424. struct sde_encoder_virt *sde_enc;
  4425. if (!drm_enc) {
  4426. SDE_ERROR("invalid encoder\n");
  4427. return 0;
  4428. }
  4429. sde_enc = to_sde_encoder_virt(drm_enc);
  4430. return sde_enc->mode_info.frame_rate;
  4431. }
  4432. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4433. {
  4434. struct sde_encoder_virt *sde_enc = NULL;
  4435. int i;
  4436. if (!encoder) {
  4437. SDE_ERROR("invalid encoder\n");
  4438. return INTF_MODE_NONE;
  4439. }
  4440. sde_enc = to_sde_encoder_virt(encoder);
  4441. if (sde_enc->cur_master)
  4442. return sde_enc->cur_master->intf_mode;
  4443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4445. if (phys)
  4446. return phys->intf_mode;
  4447. }
  4448. return INTF_MODE_NONE;
  4449. }
  4450. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4451. {
  4452. struct sde_encoder_virt *sde_enc = NULL;
  4453. struct sde_encoder_phys *phys;
  4454. if (!encoder) {
  4455. SDE_ERROR("invalid encoder\n");
  4456. return 0;
  4457. }
  4458. sde_enc = to_sde_encoder_virt(encoder);
  4459. phys = sde_enc->cur_master;
  4460. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4461. }
  4462. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4463. ktime_t *tvblank)
  4464. {
  4465. struct sde_encoder_virt *sde_enc = NULL;
  4466. struct sde_encoder_phys *phys;
  4467. if (!encoder) {
  4468. SDE_ERROR("invalid encoder\n");
  4469. return false;
  4470. }
  4471. sde_enc = to_sde_encoder_virt(encoder);
  4472. phys = sde_enc->cur_master;
  4473. if (!phys)
  4474. return false;
  4475. *tvblank = phys->last_vsync_timestamp;
  4476. return *tvblank ? true : false;
  4477. }
  4478. static void _sde_encoder_cache_hw_res_cont_splash(
  4479. struct drm_encoder *encoder,
  4480. struct sde_kms *sde_kms)
  4481. {
  4482. int i, idx;
  4483. struct sde_encoder_virt *sde_enc;
  4484. struct sde_encoder_phys *phys_enc;
  4485. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4486. sde_enc = to_sde_encoder_virt(encoder);
  4487. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4488. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4489. sde_enc->hw_pp[i] = NULL;
  4490. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4491. break;
  4492. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4493. }
  4494. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4495. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4496. sde_enc->hw_dsc[i] = NULL;
  4497. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4498. break;
  4499. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4500. }
  4501. /*
  4502. * If we have multiple phys encoders with one controller, make
  4503. * sure to populate the controller pointer in both phys encoders.
  4504. */
  4505. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4506. phys_enc = sde_enc->phys_encs[idx];
  4507. phys_enc->hw_ctl = NULL;
  4508. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4509. SDE_HW_BLK_CTL);
  4510. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4511. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4512. phys_enc->hw_ctl =
  4513. (struct sde_hw_ctl *) ctl_iter.hw;
  4514. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4515. phys_enc->intf_idx, phys_enc->hw_ctl);
  4516. }
  4517. }
  4518. }
  4519. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4520. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4521. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4522. phys->hw_intf = NULL;
  4523. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4524. break;
  4525. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4526. }
  4527. }
  4528. /**
  4529. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4530. * device bootup when cont_splash is enabled
  4531. * @drm_enc: Pointer to drm encoder structure
  4532. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4533. * @enable: boolean indicates enable or displae state of splash
  4534. * @Return: true if successful in updating the encoder structure
  4535. */
  4536. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4537. struct sde_splash_display *splash_display, bool enable)
  4538. {
  4539. struct sde_encoder_virt *sde_enc;
  4540. struct msm_drm_private *priv;
  4541. struct sde_kms *sde_kms;
  4542. struct drm_connector *conn = NULL;
  4543. struct sde_connector *sde_conn = NULL;
  4544. struct sde_connector_state *sde_conn_state = NULL;
  4545. struct drm_display_mode *drm_mode = NULL;
  4546. struct sde_encoder_phys *phys_enc;
  4547. struct drm_bridge *bridge;
  4548. int ret = 0, i;
  4549. struct msm_sub_mode sub_mode;
  4550. if (!encoder) {
  4551. SDE_ERROR("invalid drm enc\n");
  4552. return -EINVAL;
  4553. }
  4554. sde_enc = to_sde_encoder_virt(encoder);
  4555. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4556. if (!sde_kms) {
  4557. SDE_ERROR("invalid sde_kms\n");
  4558. return -EINVAL;
  4559. }
  4560. priv = encoder->dev->dev_private;
  4561. if (!priv->num_connectors) {
  4562. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4563. return -EINVAL;
  4564. }
  4565. SDE_DEBUG_ENC(sde_enc,
  4566. "num of connectors: %d\n", priv->num_connectors);
  4567. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4568. if (!enable) {
  4569. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4570. phys_enc = sde_enc->phys_encs[i];
  4571. if (phys_enc)
  4572. phys_enc->cont_splash_enabled = false;
  4573. }
  4574. return ret;
  4575. }
  4576. if (!splash_display) {
  4577. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4578. return -EINVAL;
  4579. }
  4580. for (i = 0; i < priv->num_connectors; i++) {
  4581. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4582. priv->connectors[i]->base.id);
  4583. sde_conn = to_sde_connector(priv->connectors[i]);
  4584. if (!sde_conn->encoder) {
  4585. SDE_DEBUG_ENC(sde_enc,
  4586. "encoder not attached to connector\n");
  4587. continue;
  4588. }
  4589. if (sde_conn->encoder->base.id
  4590. == encoder->base.id) {
  4591. conn = (priv->connectors[i]);
  4592. break;
  4593. }
  4594. }
  4595. if (!conn || !conn->state) {
  4596. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4597. return -EINVAL;
  4598. }
  4599. sde_conn_state = to_sde_connector_state(conn->state);
  4600. if (!sde_conn->ops.get_mode_info) {
  4601. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4602. return -EINVAL;
  4603. }
  4604. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4605. MSM_DISPLAY_DSC_MODE_DISABLED;
  4606. drm_mode = &encoder->crtc->state->adjusted_mode;
  4607. ret = sde_connector_get_mode_info(&sde_conn->base,
  4608. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4609. if (ret) {
  4610. SDE_ERROR_ENC(sde_enc,
  4611. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4612. return ret;
  4613. }
  4614. if (sde_conn->encoder) {
  4615. conn->state->best_encoder = sde_conn->encoder;
  4616. SDE_DEBUG_ENC(sde_enc,
  4617. "configured cstate->best_encoder to ID = %d\n",
  4618. conn->state->best_encoder->base.id);
  4619. } else {
  4620. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4621. conn->base.id);
  4622. }
  4623. sde_enc->crtc = encoder->crtc;
  4624. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4625. conn->state, false);
  4626. if (ret) {
  4627. SDE_ERROR_ENC(sde_enc,
  4628. "failed to reserve hw resources, %d\n", ret);
  4629. return ret;
  4630. }
  4631. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4632. sde_connector_get_topology_name(conn));
  4633. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4634. drm_mode->hdisplay, drm_mode->vdisplay);
  4635. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4636. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4637. if (bridge) {
  4638. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4639. /*
  4640. * For cont-splash use case, we update the mode
  4641. * configurations manually. This will skip the
  4642. * usually mode set call when actual frame is
  4643. * pushed from framework. The bridge needs to
  4644. * be updated with the current drm mode by
  4645. * calling the bridge mode set ops.
  4646. */
  4647. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4648. } else {
  4649. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4650. }
  4651. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4652. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4653. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4654. if (!phys) {
  4655. SDE_ERROR_ENC(sde_enc,
  4656. "phys encoders not initialized\n");
  4657. return -EINVAL;
  4658. }
  4659. /* update connector for master and slave phys encoders */
  4660. phys->connector = conn;
  4661. phys->cont_splash_enabled = true;
  4662. phys->hw_pp = sde_enc->hw_pp[i];
  4663. if (phys->ops.cont_splash_mode_set)
  4664. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4665. if (phys->ops.is_master && phys->ops.is_master(phys))
  4666. sde_enc->cur_master = phys;
  4667. }
  4668. return ret;
  4669. }
  4670. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4671. bool skip_pre_kickoff)
  4672. {
  4673. struct msm_drm_thread *event_thread = NULL;
  4674. struct msm_drm_private *priv = NULL;
  4675. struct sde_encoder_virt *sde_enc = NULL;
  4676. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4677. SDE_ERROR("invalid parameters\n");
  4678. return -EINVAL;
  4679. }
  4680. priv = enc->dev->dev_private;
  4681. sde_enc = to_sde_encoder_virt(enc);
  4682. if (!sde_enc->crtc || (sde_enc->crtc->index
  4683. >= ARRAY_SIZE(priv->event_thread))) {
  4684. SDE_DEBUG_ENC(sde_enc,
  4685. "invalid cached CRTC: %d or crtc index: %d\n",
  4686. sde_enc->crtc == NULL,
  4687. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4688. return -EINVAL;
  4689. }
  4690. SDE_EVT32_VERBOSE(DRMID(enc));
  4691. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4692. if (!skip_pre_kickoff) {
  4693. sde_enc->delay_kickoff = true;
  4694. kthread_queue_work(&event_thread->worker,
  4695. &sde_enc->esd_trigger_work);
  4696. kthread_flush_work(&sde_enc->esd_trigger_work);
  4697. }
  4698. /*
  4699. * panel may stop generating te signal (vsync) during esd failure. rsc
  4700. * hardware may hang without vsync. Avoid rsc hang by generating the
  4701. * vsync from watchdog timer instead of panel.
  4702. */
  4703. sde_encoder_helper_switch_vsync(enc, true);
  4704. if (!skip_pre_kickoff) {
  4705. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4706. sde_enc->delay_kickoff = false;
  4707. }
  4708. return 0;
  4709. }
  4710. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4711. {
  4712. struct sde_encoder_virt *sde_enc;
  4713. if (!encoder) {
  4714. SDE_ERROR("invalid drm enc\n");
  4715. return false;
  4716. }
  4717. sde_enc = to_sde_encoder_virt(encoder);
  4718. return sde_enc->recovery_events_enabled;
  4719. }
  4720. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4721. {
  4722. struct sde_encoder_virt *sde_enc;
  4723. if (!encoder) {
  4724. SDE_ERROR("invalid drm enc\n");
  4725. return;
  4726. }
  4727. sde_enc = to_sde_encoder_virt(encoder);
  4728. sde_enc->recovery_events_enabled = true;
  4729. }
  4730. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4731. {
  4732. struct sde_kms *sde_kms;
  4733. struct drm_connector *conn;
  4734. struct sde_connector_state *conn_state;
  4735. if (!drm_enc)
  4736. return false;
  4737. sde_kms = sde_encoder_get_kms(drm_enc);
  4738. if (!sde_kms)
  4739. return false;
  4740. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4741. if (!conn || !conn->state)
  4742. return false;
  4743. conn_state = to_sde_connector_state(conn->state);
  4744. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4745. }
  4746. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4747. {
  4748. struct sde_encoder_virt *sde_enc;
  4749. struct sde_encoder_phys *phys_enc;
  4750. u32 i;
  4751. sde_enc = to_sde_encoder_virt(drm_enc);
  4752. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4753. {
  4754. phys_enc = sde_enc->phys_encs[i];
  4755. if(phys_enc && phys_enc->ops.add_to_minidump)
  4756. phys_enc->ops.add_to_minidump(phys_enc);
  4757. phys_enc = sde_enc->phys_cmd_encs[i];
  4758. if(phys_enc && phys_enc->ops.add_to_minidump)
  4759. phys_enc->ops.add_to_minidump(phys_enc);
  4760. phys_enc = sde_enc->phys_vid_encs[i];
  4761. if(phys_enc && phys_enc->ops.add_to_minidump)
  4762. phys_enc->ops.add_to_minidump(phys_enc);
  4763. }
  4764. }