sde_encoder_phys_vid.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include "sde_encoder_phys.h"
  7. #include "sde_hw_interrupts.h"
  8. #include "sde_core_irq.h"
  9. #include "sde_formats.h"
  10. #include "dsi_display.h"
  11. #include "sde_trace.h"
  12. #define SDE_DEBUG_VIDENC(e, fmt, ...) SDE_DEBUG("enc%d intf%d " fmt, \
  13. (e) && (e)->base.parent ? \
  14. (e)->base.parent->base.id : -1, \
  15. (e) && (e)->base.hw_intf ? \
  16. (e)->base.hw_intf->idx - INTF_0 : -1, ##__VA_ARGS__)
  17. #define SDE_ERROR_VIDENC(e, fmt, ...) SDE_ERROR("enc%d intf%d " fmt, \
  18. (e) && (e)->base.parent ? \
  19. (e)->base.parent->base.id : -1, \
  20. (e) && (e)->base.hw_intf ? \
  21. (e)->base.hw_intf->idx - INTF_0 : -1, ##__VA_ARGS__)
  22. #define to_sde_encoder_phys_vid(x) \
  23. container_of(x, struct sde_encoder_phys_vid, base)
  24. /* maximum number of consecutive kickoff errors */
  25. #define KICKOFF_MAX_ERRORS 2
  26. /* Poll time to do recovery during active region */
  27. #define POLL_TIME_USEC_FOR_LN_CNT 500
  28. #define MAX_POLL_CNT 10
  29. static bool sde_encoder_phys_vid_is_master(
  30. struct sde_encoder_phys *phys_enc)
  31. {
  32. bool ret = false;
  33. if (phys_enc->split_role != ENC_ROLE_SLAVE)
  34. ret = true;
  35. return ret;
  36. }
  37. static void drm_mode_to_intf_timing_params(
  38. const struct sde_encoder_phys_vid *vid_enc,
  39. const struct drm_display_mode *mode,
  40. struct intf_timing_params *timing)
  41. {
  42. const struct sde_encoder_phys *phys_enc = &vid_enc->base;
  43. memset(timing, 0, sizeof(*timing));
  44. if ((mode->htotal < mode->hsync_end)
  45. || (mode->hsync_start < mode->hdisplay)
  46. || (mode->vtotal < mode->vsync_end)
  47. || (mode->vsync_start < mode->vdisplay)
  48. || (mode->hsync_end < mode->hsync_start)
  49. || (mode->vsync_end < mode->vsync_start)) {
  50. SDE_ERROR(
  51. "invalid params - hstart:%d,hend:%d,htot:%d,hdisplay:%d\n",
  52. mode->hsync_start, mode->hsync_end,
  53. mode->htotal, mode->hdisplay);
  54. SDE_ERROR("vstart:%d,vend:%d,vtot:%d,vdisplay:%d\n",
  55. mode->vsync_start, mode->vsync_end,
  56. mode->vtotal, mode->vdisplay);
  57. return;
  58. }
  59. /*
  60. * https://www.kernel.org/doc/htmldocs/drm/ch02s05.html
  61. * Active Region Front Porch Sync Back Porch
  62. * <-----------------><------------><-----><----------->
  63. * <- [hv]display --->
  64. * <--------- [hv]sync_start ------>
  65. * <----------------- [hv]sync_end ------->
  66. * <---------------------------- [hv]total ------------->
  67. */
  68. timing->poms_align_vsync = phys_enc->poms_align_vsync;
  69. timing->width = mode->hdisplay; /* active width */
  70. timing->height = mode->vdisplay; /* active height */
  71. timing->xres = timing->width;
  72. timing->yres = timing->height;
  73. timing->h_back_porch = mode->htotal - mode->hsync_end;
  74. timing->h_front_porch = mode->hsync_start - mode->hdisplay;
  75. timing->v_back_porch = mode->vtotal - mode->vsync_end;
  76. timing->v_front_porch = mode->vsync_start - mode->vdisplay;
  77. timing->hsync_pulse_width = mode->hsync_end - mode->hsync_start;
  78. timing->vsync_pulse_width = mode->vsync_end - mode->vsync_start;
  79. timing->hsync_polarity = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0;
  80. timing->vsync_polarity = (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0;
  81. timing->border_clr = 0;
  82. timing->underflow_clr = 0xff;
  83. timing->hsync_skew = mode->hskew;
  84. timing->v_front_porch_fixed = vid_enc->base.vfp_cached;
  85. timing->vrefresh = mode->vrefresh;
  86. if (vid_enc->base.comp_type != MSM_DISPLAY_COMPRESSION_NONE) {
  87. timing->compression_en = true;
  88. timing->dce_bytes_per_line = vid_enc->base.dce_bytes_per_line;
  89. }
  90. /* DSI controller cannot handle active-low sync signals. */
  91. if (phys_enc->hw_intf->cap->type == INTF_DSI) {
  92. timing->hsync_polarity = 0;
  93. timing->vsync_polarity = 0;
  94. }
  95. /* for DP/EDP, Shift timings to align it to bottom right */
  96. if ((phys_enc->hw_intf->cap->type == INTF_DP) ||
  97. (phys_enc->hw_intf->cap->type == INTF_EDP)) {
  98. timing->h_back_porch += timing->h_front_porch;
  99. timing->h_front_porch = 0;
  100. timing->v_back_porch += timing->v_front_porch;
  101. timing->v_front_porch = 0;
  102. }
  103. timing->wide_bus_en = sde_encoder_is_widebus_enabled(phys_enc->parent);
  104. /*
  105. * for DP, divide the horizonal parameters by 2 when
  106. * widebus or compression is enabled, irrespective of
  107. * compression ratio
  108. */
  109. if (phys_enc->hw_intf->cap->type == INTF_DP &&
  110. (timing->wide_bus_en ||
  111. (vid_enc->base.comp_ratio > 1))) {
  112. timing->width = timing->width >> 1;
  113. timing->xres = timing->xres >> 1;
  114. timing->h_back_porch = timing->h_back_porch >> 1;
  115. timing->h_front_porch = timing->h_front_porch >> 1;
  116. timing->hsync_pulse_width = timing->hsync_pulse_width >> 1;
  117. if (vid_enc->base.comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  118. (vid_enc->base.comp_ratio > 1)) {
  119. timing->extra_dto_cycles =
  120. vid_enc->base.dsc_extra_pclk_cycle_cnt;
  121. timing->width += vid_enc->base.dsc_extra_disp_width;
  122. timing->h_back_porch +=
  123. vid_enc->base.dsc_extra_disp_width;
  124. }
  125. }
  126. /*
  127. * for DSI, if compression is enabled, then divide the horizonal active
  128. * timing parameters by compression ratio.
  129. */
  130. if ((phys_enc->hw_intf->cap->type != INTF_DP) &&
  131. ((vid_enc->base.comp_type ==
  132. MSM_DISPLAY_COMPRESSION_DSC) ||
  133. (vid_enc->base.comp_type ==
  134. MSM_DISPLAY_COMPRESSION_VDC))) {
  135. // adjust active dimensions
  136. timing->width = DIV_ROUND_UP(timing->width,
  137. vid_enc->base.comp_ratio);
  138. timing->xres = DIV_ROUND_UP(timing->xres,
  139. vid_enc->base.comp_ratio);
  140. }
  141. /*
  142. * For edp only:
  143. * DISPLAY_V_START = (VBP * HCYCLE) + HBP
  144. * DISPLAY_V_END = (VBP + VACTIVE) * HCYCLE - 1 - HFP
  145. */
  146. /*
  147. * if (vid_enc->hw->cap->type == INTF_EDP) {
  148. * display_v_start += mode->htotal - mode->hsync_start;
  149. * display_v_end -= mode->hsync_start - mode->hdisplay;
  150. * }
  151. */
  152. }
  153. static inline u32 get_horizontal_total(const struct intf_timing_params *timing)
  154. {
  155. u32 active = timing->xres;
  156. u32 inactive =
  157. timing->h_back_porch + timing->h_front_porch +
  158. timing->hsync_pulse_width;
  159. return active + inactive;
  160. }
  161. static inline u32 get_vertical_total(const struct intf_timing_params *timing)
  162. {
  163. u32 active = timing->yres;
  164. u32 inactive = timing->v_back_porch + timing->v_front_porch +
  165. timing->vsync_pulse_width;
  166. return active + inactive;
  167. }
  168. /*
  169. * programmable_fetch_get_num_lines:
  170. * Number of fetch lines in vertical front porch
  171. * @timing: Pointer to the intf timing information for the requested mode
  172. *
  173. * Returns the number of fetch lines in vertical front porch at which mdp
  174. * can start fetching the next frame.
  175. *
  176. * Number of needed prefetch lines is anything that cannot be absorbed in the
  177. * start of frame time (back porch + vsync pulse width).
  178. *
  179. * Some panels have very large VFP, however we only need a total number of
  180. * lines based on the chip worst case latencies.
  181. */
  182. static u32 programmable_fetch_get_num_lines(
  183. struct sde_encoder_phys_vid *vid_enc,
  184. const struct intf_timing_params *timing)
  185. {
  186. struct sde_encoder_phys *phys_enc = &vid_enc->base;
  187. u32 needed_prefill_lines, needed_vfp_lines, actual_vfp_lines;
  188. const u32 fixed_prefill_fps = DEFAULT_FPS;
  189. u32 default_prefill_lines =
  190. phys_enc->hw_intf->cap->prog_fetch_lines_worst_case;
  191. u32 start_of_frame_lines =
  192. timing->v_back_porch + timing->vsync_pulse_width;
  193. u32 v_front_porch = timing->v_front_porch;
  194. /* minimum prefill lines are defined based on 60fps */
  195. needed_prefill_lines = (timing->vrefresh > fixed_prefill_fps) ?
  196. ((default_prefill_lines * timing->vrefresh) /
  197. fixed_prefill_fps) : default_prefill_lines;
  198. needed_vfp_lines = needed_prefill_lines - start_of_frame_lines;
  199. /* Fetch must be outside active lines, otherwise undefined. */
  200. if (start_of_frame_lines >= needed_prefill_lines) {
  201. SDE_DEBUG_VIDENC(vid_enc,
  202. "prog fetch is not needed, large vbp+vsw\n");
  203. actual_vfp_lines = 0;
  204. } else if (v_front_porch < needed_vfp_lines) {
  205. /* Warn fetch needed, but not enough porch in panel config */
  206. pr_warn_once
  207. ("low vbp+vfp may lead to perf issues in some cases\n");
  208. SDE_DEBUG_VIDENC(vid_enc,
  209. "less vfp than fetch req, using entire vfp\n");
  210. actual_vfp_lines = v_front_porch;
  211. } else {
  212. SDE_DEBUG_VIDENC(vid_enc, "room in vfp for needed prefetch\n");
  213. actual_vfp_lines = needed_vfp_lines;
  214. }
  215. SDE_DEBUG_VIDENC(vid_enc,
  216. "vrefresh:%u v_front_porch:%u v_back_porch:%u vsync_pulse_width:%u\n",
  217. timing->vrefresh, v_front_porch, timing->v_back_porch,
  218. timing->vsync_pulse_width);
  219. SDE_DEBUG_VIDENC(vid_enc,
  220. "prefill_lines:%u needed_vfp_lines:%u actual_vfp_lines:%u\n",
  221. needed_prefill_lines, needed_vfp_lines, actual_vfp_lines);
  222. return actual_vfp_lines;
  223. }
  224. /*
  225. * programmable_fetch_config: Programs HW to prefetch lines by offsetting
  226. * the start of fetch into the vertical front porch for cases where the
  227. * vsync pulse width and vertical back porch time is insufficient
  228. *
  229. * Gets # of lines to pre-fetch, then calculate VSYNC counter value.
  230. * HW layer requires VSYNC counter of first pixel of tgt VFP line.
  231. *
  232. * @timing: Pointer to the intf timing information for the requested mode
  233. */
  234. static void programmable_fetch_config(struct sde_encoder_phys *phys_enc,
  235. const struct intf_timing_params *timing)
  236. {
  237. struct sde_encoder_phys_vid *vid_enc =
  238. to_sde_encoder_phys_vid(phys_enc);
  239. struct intf_prog_fetch f = { 0 };
  240. u32 vfp_fetch_lines = 0;
  241. u32 horiz_total = 0;
  242. u32 vert_total = 0;
  243. u32 vfp_fetch_start_vsync_counter = 0;
  244. unsigned long lock_flags;
  245. struct sde_mdss_cfg *m;
  246. if (WARN_ON_ONCE(!phys_enc->hw_intf->ops.setup_prg_fetch))
  247. return;
  248. m = phys_enc->sde_kms->catalog;
  249. vfp_fetch_lines = programmable_fetch_get_num_lines(vid_enc, timing);
  250. if (vfp_fetch_lines) {
  251. vert_total = get_vertical_total(timing);
  252. horiz_total = get_horizontal_total(timing);
  253. vfp_fetch_start_vsync_counter =
  254. (vert_total - vfp_fetch_lines) * horiz_total + 1;
  255. /**
  256. * Check if we need to throttle the fetch to start
  257. * from second line after the active region.
  258. */
  259. if (m->delay_prg_fetch_start)
  260. vfp_fetch_start_vsync_counter += horiz_total;
  261. f.enable = 1;
  262. f.fetch_start = vfp_fetch_start_vsync_counter;
  263. }
  264. SDE_DEBUG_VIDENC(vid_enc,
  265. "vfp_fetch_lines %u vfp_fetch_start_vsync_counter %u\n",
  266. vfp_fetch_lines, vfp_fetch_start_vsync_counter);
  267. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  268. phys_enc->hw_intf->ops.setup_prg_fetch(phys_enc->hw_intf, &f);
  269. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  270. }
  271. static bool sde_encoder_phys_vid_mode_fixup(
  272. struct sde_encoder_phys *phys_enc,
  273. const struct drm_display_mode *mode,
  274. struct drm_display_mode *adj_mode)
  275. {
  276. if (phys_enc)
  277. SDE_DEBUG_VIDENC(to_sde_encoder_phys_vid(phys_enc), "\n");
  278. /*
  279. * Modifying mode has consequences when the mode comes back to us
  280. */
  281. return true;
  282. }
  283. /* vid_enc timing_params must be configured before calling this function */
  284. static void _sde_encoder_phys_vid_setup_avr(
  285. struct sde_encoder_phys *phys_enc, u32 qsync_min_fps)
  286. {
  287. struct sde_encoder_phys_vid *vid_enc;
  288. struct drm_display_mode mode;
  289. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  290. mode = phys_enc->cached_mode;
  291. if (vid_enc->base.hw_intf->ops.avr_setup) {
  292. struct intf_avr_params avr_params = {0};
  293. u32 default_fps = mode.vrefresh;
  294. int ret;
  295. if (!default_fps) {
  296. SDE_ERROR_VIDENC(vid_enc,
  297. "invalid default fps %d\n",
  298. default_fps);
  299. return;
  300. }
  301. if (qsync_min_fps > default_fps) {
  302. SDE_ERROR_VIDENC(vid_enc,
  303. "qsync fps %d must be less than default %d\n",
  304. qsync_min_fps, default_fps);
  305. return;
  306. }
  307. avr_params.default_fps = default_fps;
  308. avr_params.min_fps = qsync_min_fps;
  309. ret = vid_enc->base.hw_intf->ops.avr_setup(
  310. vid_enc->base.hw_intf,
  311. &vid_enc->timing_params, &avr_params);
  312. if (ret)
  313. SDE_ERROR_VIDENC(vid_enc,
  314. "bad settings, can't configure AVR\n");
  315. SDE_EVT32(DRMID(phys_enc->parent), default_fps,
  316. qsync_min_fps, ret);
  317. }
  318. }
  319. static void _sde_encoder_phys_vid_avr_ctrl(struct sde_encoder_phys *phys_enc)
  320. {
  321. struct intf_avr_params avr_params;
  322. struct sde_encoder_phys_vid *vid_enc =
  323. to_sde_encoder_phys_vid(phys_enc);
  324. avr_params.avr_mode = sde_connector_get_qsync_mode(
  325. phys_enc->connector);
  326. if (vid_enc->base.hw_intf->ops.avr_ctrl) {
  327. vid_enc->base.hw_intf->ops.avr_ctrl(
  328. vid_enc->base.hw_intf,
  329. &avr_params);
  330. }
  331. SDE_EVT32(DRMID(phys_enc->parent),
  332. phys_enc->hw_intf->idx - INTF_0,
  333. avr_params.avr_mode);
  334. }
  335. static void sde_encoder_phys_vid_setup_timing_engine(
  336. struct sde_encoder_phys *phys_enc)
  337. {
  338. struct sde_encoder_phys_vid *vid_enc;
  339. struct drm_display_mode mode;
  340. struct intf_timing_params timing_params = { 0 };
  341. const struct sde_format *fmt = NULL;
  342. u32 fmt_fourcc = DRM_FORMAT_RGB888;
  343. u32 qsync_min_fps = 0;
  344. unsigned long lock_flags;
  345. struct sde_hw_intf_cfg intf_cfg = { 0 };
  346. bool is_split_link = false;
  347. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->hw_ctl ||
  348. !phys_enc->hw_intf) {
  349. SDE_ERROR("invalid encoder %d\n", !phys_enc);
  350. return;
  351. }
  352. mode = phys_enc->cached_mode;
  353. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  354. if (!phys_enc->hw_intf->ops.setup_timing_gen) {
  355. SDE_ERROR("timing engine setup is not supported\n");
  356. return;
  357. }
  358. SDE_DEBUG_VIDENC(vid_enc, "enabling mode:\n");
  359. drm_mode_debug_printmodeline(&mode);
  360. is_split_link = phys_enc->hw_intf->cfg.split_link_en;
  361. if (phys_enc->split_role != ENC_ROLE_SOLO || is_split_link) {
  362. mode.hdisplay >>= 1;
  363. mode.htotal >>= 1;
  364. mode.hsync_start >>= 1;
  365. mode.hsync_end >>= 1;
  366. SDE_DEBUG_VIDENC(vid_enc,
  367. "split_role %d, halve horizontal %d %d %d %d\n",
  368. phys_enc->split_role,
  369. mode.hdisplay, mode.htotal,
  370. mode.hsync_start, mode.hsync_end);
  371. }
  372. if (!phys_enc->vfp_cached) {
  373. phys_enc->vfp_cached =
  374. sde_connector_get_panel_vfp(phys_enc->connector, &mode);
  375. if (phys_enc->vfp_cached <= 0)
  376. phys_enc->vfp_cached = mode.vsync_start - mode.vdisplay;
  377. }
  378. drm_mode_to_intf_timing_params(vid_enc, &mode, &timing_params);
  379. vid_enc->timing_params = timing_params;
  380. if (phys_enc->cont_splash_enabled) {
  381. SDE_DEBUG_VIDENC(vid_enc,
  382. "skipping intf programming since cont splash is enabled\n");
  383. goto exit;
  384. }
  385. fmt = sde_get_sde_format(fmt_fourcc);
  386. SDE_DEBUG_VIDENC(vid_enc, "fmt_fourcc 0x%X\n", fmt_fourcc);
  387. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  388. phys_enc->hw_intf->ops.setup_timing_gen(phys_enc->hw_intf,
  389. &timing_params, fmt);
  390. if (test_bit(SDE_CTL_ACTIVE_CFG,
  391. &phys_enc->hw_ctl->caps->features)) {
  392. sde_encoder_helper_update_intf_cfg(phys_enc);
  393. } else if (phys_enc->hw_ctl->ops.setup_intf_cfg) {
  394. intf_cfg.intf = phys_enc->hw_intf->idx;
  395. intf_cfg.intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  396. intf_cfg.stream_sel = 0; /* Don't care value for video mode */
  397. intf_cfg.mode_3d =
  398. sde_encoder_helper_get_3d_blend_mode(phys_enc);
  399. phys_enc->hw_ctl->ops.setup_intf_cfg(phys_enc->hw_ctl,
  400. &intf_cfg);
  401. }
  402. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  403. if (phys_enc->hw_intf->cap->type == INTF_DSI)
  404. programmable_fetch_config(phys_enc, &timing_params);
  405. exit:
  406. if (phys_enc->parent_ops.get_qsync_fps)
  407. phys_enc->parent_ops.get_qsync_fps(
  408. phys_enc->parent, &qsync_min_fps);
  409. /* only panels which support qsync will have a non-zero min fps */
  410. if (qsync_min_fps) {
  411. _sde_encoder_phys_vid_setup_avr(phys_enc, qsync_min_fps);
  412. _sde_encoder_phys_vid_avr_ctrl(phys_enc);
  413. }
  414. }
  415. static void sde_encoder_phys_vid_vblank_irq(void *arg, int irq_idx)
  416. {
  417. struct sde_encoder_phys *phys_enc = arg;
  418. struct sde_hw_ctl *hw_ctl;
  419. struct intf_status intf_status = {0};
  420. unsigned long lock_flags;
  421. u32 flush_register = ~0;
  422. u32 reset_status = 0;
  423. int new_cnt = -1, old_cnt = -1;
  424. u32 event = 0;
  425. int pend_ret_fence_cnt = 0;
  426. if (!phys_enc)
  427. return;
  428. hw_ctl = phys_enc->hw_ctl;
  429. if (!hw_ctl)
  430. return;
  431. SDE_ATRACE_BEGIN("vblank_irq");
  432. /*
  433. * only decrement the pending flush count if we've actually flushed
  434. * hardware. due to sw irq latency, vblank may have already happened
  435. * so we need to double-check with hw that it accepted the flush bits
  436. */
  437. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  438. old_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  439. if (hw_ctl && hw_ctl->ops.get_flush_register)
  440. flush_register = hw_ctl->ops.get_flush_register(hw_ctl);
  441. if (flush_register)
  442. goto not_flushed;
  443. new_cnt = atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0);
  444. pend_ret_fence_cnt = atomic_read(&phys_enc->pending_retire_fence_cnt);
  445. /* signal only for master, where there is a pending kickoff */
  446. if (sde_encoder_phys_vid_is_master(phys_enc) &&
  447. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0)) {
  448. event = SDE_ENCODER_FRAME_EVENT_DONE |
  449. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE |
  450. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  451. }
  452. not_flushed:
  453. if (hw_ctl && hw_ctl->ops.get_reset)
  454. reset_status = hw_ctl->ops.get_reset(hw_ctl);
  455. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  456. if (event && phys_enc->parent_ops.handle_frame_done)
  457. phys_enc->parent_ops.handle_frame_done(phys_enc->parent,
  458. phys_enc, event);
  459. if (phys_enc->parent_ops.handle_vblank_virt)
  460. phys_enc->parent_ops.handle_vblank_virt(phys_enc->parent,
  461. phys_enc);
  462. if (phys_enc->hw_intf->ops.get_status)
  463. phys_enc->hw_intf->ops.get_status(phys_enc->hw_intf,
  464. &intf_status);
  465. SDE_EVT32_IRQ(DRMID(phys_enc->parent), phys_enc->hw_intf->idx - INTF_0,
  466. old_cnt, atomic_read(&phys_enc->pending_kickoff_cnt),
  467. reset_status ? SDE_EVTLOG_ERROR : 0,
  468. flush_register, event,
  469. atomic_read(&phys_enc->pending_retire_fence_cnt),
  470. intf_status.frame_count);
  471. /* Signal any waiting atomic commit thread */
  472. wake_up_all(&phys_enc->pending_kickoff_wq);
  473. SDE_ATRACE_END("vblank_irq");
  474. }
  475. static void sde_encoder_phys_vid_underrun_irq(void *arg, int irq_idx)
  476. {
  477. struct sde_encoder_phys *phys_enc = arg;
  478. if (!phys_enc)
  479. return;
  480. if (phys_enc->parent_ops.handle_underrun_virt)
  481. phys_enc->parent_ops.handle_underrun_virt(phys_enc->parent,
  482. phys_enc);
  483. }
  484. static void _sde_encoder_phys_vid_setup_irq_hw_idx(
  485. struct sde_encoder_phys *phys_enc)
  486. {
  487. struct sde_encoder_irq *irq;
  488. /*
  489. * Initialize irq->hw_idx only when irq is not registered.
  490. * Prevent invalidating irq->irq_idx as modeset may be
  491. * called many times during dfps.
  492. */
  493. irq = &phys_enc->irq[INTR_IDX_VSYNC];
  494. if (irq->irq_idx < 0)
  495. irq->hw_idx = phys_enc->intf_idx;
  496. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  497. if (irq->irq_idx < 0)
  498. irq->hw_idx = phys_enc->intf_idx;
  499. }
  500. static void sde_encoder_phys_vid_cont_splash_mode_set(
  501. struct sde_encoder_phys *phys_enc,
  502. struct drm_display_mode *adj_mode)
  503. {
  504. if (!phys_enc || !adj_mode) {
  505. SDE_ERROR("invalid args\n");
  506. return;
  507. }
  508. phys_enc->cached_mode = *adj_mode;
  509. phys_enc->enable_state = SDE_ENC_ENABLED;
  510. _sde_encoder_phys_vid_setup_irq_hw_idx(phys_enc);
  511. }
  512. static void sde_encoder_phys_vid_mode_set(
  513. struct sde_encoder_phys *phys_enc,
  514. struct drm_display_mode *mode,
  515. struct drm_display_mode *adj_mode)
  516. {
  517. struct sde_rm *rm;
  518. struct sde_rm_hw_iter iter;
  519. int i, instance;
  520. struct sde_encoder_phys_vid *vid_enc;
  521. if (!phys_enc || !phys_enc->sde_kms) {
  522. SDE_ERROR("invalid encoder/kms\n");
  523. return;
  524. }
  525. rm = &phys_enc->sde_kms->rm;
  526. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  527. if (adj_mode) {
  528. phys_enc->cached_mode = *adj_mode;
  529. drm_mode_debug_printmodeline(adj_mode);
  530. SDE_DEBUG_VIDENC(vid_enc, "caching mode:\n");
  531. }
  532. instance = phys_enc->split_role == ENC_ROLE_SLAVE ? 1 : 0;
  533. /* Retrieve previously allocated HW Resources. Shouldn't fail */
  534. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CTL);
  535. for (i = 0; i <= instance; i++) {
  536. if (sde_rm_get_hw(rm, &iter))
  537. phys_enc->hw_ctl = (struct sde_hw_ctl *)iter.hw;
  538. }
  539. if (IS_ERR_OR_NULL(phys_enc->hw_ctl)) {
  540. SDE_ERROR_VIDENC(vid_enc, "failed to init ctl, %ld\n",
  541. PTR_ERR(phys_enc->hw_ctl));
  542. phys_enc->hw_ctl = NULL;
  543. return;
  544. }
  545. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_INTF);
  546. for (i = 0; i <= instance; i++) {
  547. if (sde_rm_get_hw(rm, &iter))
  548. phys_enc->hw_intf = (struct sde_hw_intf *)iter.hw;
  549. }
  550. if (IS_ERR_OR_NULL(phys_enc->hw_intf)) {
  551. SDE_ERROR_VIDENC(vid_enc, "failed to init intf: %ld\n",
  552. PTR_ERR(phys_enc->hw_intf));
  553. phys_enc->hw_intf = NULL;
  554. return;
  555. }
  556. _sde_encoder_phys_vid_setup_irq_hw_idx(phys_enc);
  557. }
  558. static int sde_encoder_phys_vid_control_vblank_irq(
  559. struct sde_encoder_phys *phys_enc,
  560. bool enable)
  561. {
  562. int ret = 0;
  563. struct sde_encoder_phys_vid *vid_enc;
  564. int refcount;
  565. if (!phys_enc) {
  566. SDE_ERROR("invalid encoder\n");
  567. return -EINVAL;
  568. }
  569. mutex_lock(phys_enc->vblank_ctl_lock);
  570. refcount = atomic_read(&phys_enc->vblank_refcount);
  571. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  572. /* Slave encoders don't report vblank */
  573. if (!sde_encoder_phys_vid_is_master(phys_enc))
  574. goto end;
  575. /* protect against negative */
  576. if (!enable && refcount == 0) {
  577. ret = -EINVAL;
  578. goto end;
  579. }
  580. SDE_DEBUG_VIDENC(vid_enc, "[%pS] enable=%d/%d\n",
  581. __builtin_return_address(0),
  582. enable, atomic_read(&phys_enc->vblank_refcount));
  583. SDE_EVT32(DRMID(phys_enc->parent), enable,
  584. atomic_read(&phys_enc->vblank_refcount));
  585. if (enable && atomic_inc_return(&phys_enc->vblank_refcount) == 1) {
  586. ret = sde_encoder_helper_register_irq(phys_enc, INTR_IDX_VSYNC);
  587. if (ret)
  588. atomic_dec_return(&phys_enc->vblank_refcount);
  589. } else if (!enable &&
  590. atomic_dec_return(&phys_enc->vblank_refcount) == 0) {
  591. ret = sde_encoder_helper_unregister_irq(phys_enc,
  592. INTR_IDX_VSYNC);
  593. if (ret)
  594. atomic_inc_return(&phys_enc->vblank_refcount);
  595. }
  596. end:
  597. if (ret) {
  598. SDE_ERROR_VIDENC(vid_enc,
  599. "control vblank irq error %d, enable %d\n",
  600. ret, enable);
  601. SDE_EVT32(DRMID(phys_enc->parent),
  602. phys_enc->hw_intf->idx - INTF_0,
  603. enable, refcount, SDE_EVTLOG_ERROR);
  604. }
  605. mutex_unlock(phys_enc->vblank_ctl_lock);
  606. return ret;
  607. }
  608. static bool sde_encoder_phys_vid_wait_dma_trigger(
  609. struct sde_encoder_phys *phys_enc)
  610. {
  611. struct sde_encoder_phys_vid *vid_enc;
  612. struct sde_hw_intf *intf;
  613. struct sde_hw_ctl *ctl;
  614. struct intf_status status;
  615. if (!phys_enc) {
  616. SDE_ERROR("invalid encoder\n");
  617. return false;
  618. }
  619. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  620. intf = phys_enc->hw_intf;
  621. ctl = phys_enc->hw_ctl;
  622. if (!phys_enc->hw_intf || !phys_enc->hw_ctl) {
  623. SDE_ERROR("invalid hw_intf %d hw_ctl %d\n",
  624. phys_enc->hw_intf != NULL, phys_enc->hw_ctl != NULL);
  625. return false;
  626. }
  627. if (!intf->ops.get_status)
  628. return false;
  629. intf->ops.get_status(intf, &status);
  630. /* if interface is not enabled, return true to wait for dma trigger */
  631. return status.is_en ? false : true;
  632. }
  633. static void sde_encoder_phys_vid_enable(struct sde_encoder_phys *phys_enc)
  634. {
  635. struct msm_drm_private *priv;
  636. struct sde_encoder_phys_vid *vid_enc;
  637. struct sde_hw_intf *intf;
  638. struct sde_hw_ctl *ctl;
  639. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->dev ||
  640. !phys_enc->parent->dev->dev_private ||
  641. !phys_enc->sde_kms) {
  642. SDE_ERROR("invalid encoder/device\n");
  643. return;
  644. }
  645. priv = phys_enc->parent->dev->dev_private;
  646. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  647. intf = phys_enc->hw_intf;
  648. ctl = phys_enc->hw_ctl;
  649. if (!phys_enc->hw_intf || !phys_enc->hw_ctl || !phys_enc->hw_pp) {
  650. SDE_ERROR("invalid hw_intf %d hw_ctl %d hw_pp %d\n",
  651. !phys_enc->hw_intf, !phys_enc->hw_ctl,
  652. !phys_enc->hw_pp);
  653. return;
  654. }
  655. if (!ctl->ops.update_bitmask) {
  656. SDE_ERROR("invalid hw_ctl ops %d\n", ctl->idx);
  657. return;
  658. }
  659. SDE_DEBUG_VIDENC(vid_enc, "\n");
  660. if (WARN_ON(!phys_enc->hw_intf->ops.enable_timing))
  661. return;
  662. if (!phys_enc->cont_splash_enabled)
  663. sde_encoder_helper_split_config(phys_enc,
  664. phys_enc->hw_intf->idx);
  665. sde_encoder_phys_vid_setup_timing_engine(phys_enc);
  666. /*
  667. * For cases where both the interfaces are connected to same ctl,
  668. * set the flush bit for both master and slave.
  669. * For single flush cases (dual-ctl or pp-split), skip setting the
  670. * flush bit for the slave intf, since both intfs use same ctl
  671. * and HW will only flush the master.
  672. */
  673. if (!test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features) &&
  674. sde_encoder_phys_needs_single_flush(phys_enc) &&
  675. !sde_encoder_phys_vid_is_master(phys_enc))
  676. goto skip_flush;
  677. /**
  678. * skip flushing intf during cont. splash handoff since bootloader
  679. * has already enabled the hardware and is single buffered.
  680. */
  681. if (phys_enc->cont_splash_enabled) {
  682. SDE_DEBUG_VIDENC(vid_enc,
  683. "skipping intf flush bit set as cont. splash is enabled\n");
  684. goto skip_flush;
  685. }
  686. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF, intf->idx, 1);
  687. if (phys_enc->hw_pp->merge_3d)
  688. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  689. phys_enc->hw_pp->merge_3d->idx, 1);
  690. if (phys_enc->hw_intf->cap->type == INTF_DP &&
  691. phys_enc->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  692. phys_enc->comp_ratio)
  693. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, intf->idx, 1);
  694. skip_flush:
  695. SDE_DEBUG_VIDENC(vid_enc, "update pending flush ctl %d intf %d\n",
  696. ctl->idx - CTL_0, intf->idx);
  697. SDE_EVT32(DRMID(phys_enc->parent),
  698. atomic_read(&phys_enc->pending_retire_fence_cnt));
  699. /* ctl_flush & timing engine enable will be triggered by framework */
  700. if (phys_enc->enable_state == SDE_ENC_DISABLED)
  701. phys_enc->enable_state = SDE_ENC_ENABLING;
  702. }
  703. static void sde_encoder_phys_vid_destroy(struct sde_encoder_phys *phys_enc)
  704. {
  705. struct sde_encoder_phys_vid *vid_enc;
  706. if (!phys_enc) {
  707. SDE_ERROR("invalid encoder\n");
  708. return;
  709. }
  710. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  711. SDE_DEBUG_VIDENC(vid_enc, "\n");
  712. kfree(vid_enc);
  713. }
  714. static void sde_encoder_phys_vid_get_hw_resources(
  715. struct sde_encoder_phys *phys_enc,
  716. struct sde_encoder_hw_resources *hw_res,
  717. struct drm_connector_state *conn_state)
  718. {
  719. struct sde_encoder_phys_vid *vid_enc;
  720. if (!phys_enc || !hw_res) {
  721. SDE_ERROR("invalid arg(s), enc %d hw_res %d conn_state %d\n",
  722. !phys_enc, !hw_res, !conn_state);
  723. return;
  724. }
  725. if ((phys_enc->intf_idx - INTF_0) >= INTF_MAX) {
  726. SDE_ERROR("invalid intf idx:%d\n", phys_enc->intf_idx);
  727. return;
  728. }
  729. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  730. SDE_DEBUG_VIDENC(vid_enc, "\n");
  731. hw_res->intfs[phys_enc->intf_idx - INTF_0] = INTF_MODE_VIDEO;
  732. }
  733. static int _sde_encoder_phys_vid_wait_for_vblank(
  734. struct sde_encoder_phys *phys_enc, bool notify)
  735. {
  736. struct sde_encoder_wait_info wait_info = {0};
  737. int ret = 0;
  738. u32 event = SDE_ENCODER_FRAME_EVENT_ERROR |
  739. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE |
  740. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  741. if (!phys_enc) {
  742. pr_err("invalid encoder\n");
  743. return -EINVAL;
  744. }
  745. wait_info.wq = &phys_enc->pending_kickoff_wq;
  746. wait_info.atomic_cnt = &phys_enc->pending_kickoff_cnt;
  747. wait_info.timeout_ms = KICKOFF_TIMEOUT_MS;
  748. /* Wait for kickoff to complete */
  749. ret = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_VSYNC,
  750. &wait_info);
  751. if (notify && (ret == -ETIMEDOUT) &&
  752. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0) &&
  753. phys_enc->parent_ops.handle_frame_done)
  754. phys_enc->parent_ops.handle_frame_done(
  755. phys_enc->parent, phys_enc, event);
  756. SDE_EVT32(DRMID(phys_enc->parent), event, notify, ret,
  757. ret ? SDE_EVTLOG_FATAL : 0);
  758. return ret;
  759. }
  760. static int sde_encoder_phys_vid_wait_for_vblank(
  761. struct sde_encoder_phys *phys_enc)
  762. {
  763. return _sde_encoder_phys_vid_wait_for_vblank(phys_enc, true);
  764. }
  765. static int sde_encoder_phys_vid_wait_for_vblank_no_notify(
  766. struct sde_encoder_phys *phys_enc)
  767. {
  768. return _sde_encoder_phys_vid_wait_for_vblank(phys_enc, false);
  769. }
  770. static int sde_encoder_phys_vid_prepare_for_kickoff(
  771. struct sde_encoder_phys *phys_enc,
  772. struct sde_encoder_kickoff_params *params)
  773. {
  774. struct sde_encoder_phys_vid *vid_enc;
  775. struct sde_hw_ctl *ctl;
  776. bool recovery_events;
  777. struct drm_connector *conn;
  778. int event;
  779. int rc;
  780. if (!phys_enc || !params || !phys_enc->hw_ctl) {
  781. SDE_ERROR("invalid encoder/parameters\n");
  782. return -EINVAL;
  783. }
  784. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  785. ctl = phys_enc->hw_ctl;
  786. if (!ctl->ops.wait_reset_status)
  787. return 0;
  788. conn = phys_enc->connector;
  789. recovery_events = sde_encoder_recovery_events_enabled(
  790. phys_enc->parent);
  791. /*
  792. * hw supports hardware initiated ctl reset, so before we kickoff a new
  793. * frame, need to check and wait for hw initiated ctl reset completion
  794. */
  795. rc = ctl->ops.wait_reset_status(ctl);
  796. if (rc) {
  797. SDE_ERROR_VIDENC(vid_enc, "ctl %d reset failure: %d\n",
  798. ctl->idx, rc);
  799. ++vid_enc->error_count;
  800. /* to avoid flooding, only log first time, and "dead" time */
  801. if (vid_enc->error_count == 1) {
  802. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FATAL);
  803. sde_encoder_helper_unregister_irq(
  804. phys_enc, INTR_IDX_VSYNC);
  805. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus");
  806. sde_encoder_helper_register_irq(
  807. phys_enc, INTR_IDX_VSYNC);
  808. }
  809. /*
  810. * if the recovery event is registered by user, don't panic
  811. * trigger panic on first timeout if no listener registered
  812. */
  813. if (recovery_events) {
  814. event = vid_enc->error_count > KICKOFF_MAX_ERRORS ?
  815. SDE_RECOVERY_HARD_RESET : SDE_RECOVERY_CAPTURE;
  816. sde_connector_event_notify(conn,
  817. DRM_EVENT_SDE_HW_RECOVERY,
  818. sizeof(uint8_t), event);
  819. } else {
  820. SDE_DBG_DUMP("panic");
  821. }
  822. /* request a ctl reset before the next flush */
  823. phys_enc->enable_state = SDE_ENC_ERR_NEEDS_HW_RESET;
  824. } else {
  825. if (recovery_events && vid_enc->error_count)
  826. sde_connector_event_notify(conn,
  827. DRM_EVENT_SDE_HW_RECOVERY,
  828. sizeof(uint8_t),
  829. SDE_RECOVERY_SUCCESS);
  830. vid_enc->error_count = 0;
  831. }
  832. return rc;
  833. }
  834. static void sde_encoder_phys_vid_single_vblank_wait(
  835. struct sde_encoder_phys *phys_enc)
  836. {
  837. int ret;
  838. struct sde_encoder_phys_vid *vid_enc
  839. = to_sde_encoder_phys_vid(phys_enc);
  840. /*
  841. * Wait for a vsync so we know the ENABLE=0 latched before
  842. * the (connector) source of the vsync's gets disabled,
  843. * otherwise we end up in a funny state if we re-enable
  844. * before the disable latches, which results that some of
  845. * the settings changes for the new modeset (like new
  846. * scanout buffer) don't latch properly..
  847. */
  848. ret = sde_encoder_phys_vid_control_vblank_irq(phys_enc, true);
  849. if (ret) {
  850. SDE_ERROR_VIDENC(vid_enc,
  851. "failed to enable vblank irq: %d\n",
  852. ret);
  853. SDE_EVT32(DRMID(phys_enc->parent),
  854. phys_enc->hw_intf->idx - INTF_0, ret,
  855. SDE_EVTLOG_FUNC_CASE1,
  856. SDE_EVTLOG_ERROR);
  857. } else {
  858. ret = _sde_encoder_phys_vid_wait_for_vblank(phys_enc, false);
  859. if (ret) {
  860. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  861. SDE_ERROR_VIDENC(vid_enc,
  862. "failure waiting for disable: %d\n",
  863. ret);
  864. SDE_EVT32(DRMID(phys_enc->parent),
  865. phys_enc->hw_intf->idx - INTF_0, ret,
  866. SDE_EVTLOG_FUNC_CASE2,
  867. SDE_EVTLOG_ERROR);
  868. }
  869. sde_encoder_phys_vid_control_vblank_irq(phys_enc, false);
  870. }
  871. }
  872. static void sde_encoder_phys_vid_disable(struct sde_encoder_phys *phys_enc)
  873. {
  874. struct msm_drm_private *priv;
  875. struct sde_encoder_phys_vid *vid_enc;
  876. unsigned long lock_flags;
  877. struct intf_status intf_status = {0};
  878. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->dev ||
  879. !phys_enc->parent->dev->dev_private) {
  880. SDE_ERROR("invalid encoder/device\n");
  881. return;
  882. }
  883. priv = phys_enc->parent->dev->dev_private;
  884. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  885. if (!phys_enc->hw_intf || !phys_enc->hw_ctl) {
  886. SDE_ERROR("invalid hw_intf %d hw_ctl %d\n",
  887. !phys_enc->hw_intf, !phys_enc->hw_ctl);
  888. return;
  889. }
  890. SDE_DEBUG_VIDENC(vid_enc, "\n");
  891. if (WARN_ON(!phys_enc->hw_intf->ops.enable_timing))
  892. return;
  893. else if (!sde_encoder_phys_vid_is_master(phys_enc))
  894. goto exit;
  895. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  896. SDE_ERROR("already disabled\n");
  897. return;
  898. }
  899. if (sde_in_trusted_vm(phys_enc->sde_kms))
  900. goto exit;
  901. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  902. phys_enc->hw_intf->ops.enable_timing(phys_enc->hw_intf, 0);
  903. sde_encoder_phys_inc_pending(phys_enc);
  904. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  905. sde_encoder_phys_vid_single_vblank_wait(phys_enc);
  906. if (phys_enc->hw_intf->ops.get_status)
  907. phys_enc->hw_intf->ops.get_status(phys_enc->hw_intf,
  908. &intf_status);
  909. if (intf_status.is_en) {
  910. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  911. sde_encoder_phys_inc_pending(phys_enc);
  912. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  913. sde_encoder_phys_vid_single_vblank_wait(phys_enc);
  914. }
  915. sde_encoder_helper_phys_disable(phys_enc, NULL);
  916. exit:
  917. SDE_EVT32(DRMID(phys_enc->parent),
  918. atomic_read(&phys_enc->pending_retire_fence_cnt));
  919. phys_enc->vfp_cached = 0;
  920. phys_enc->enable_state = SDE_ENC_DISABLED;
  921. }
  922. static void sde_encoder_phys_vid_handle_post_kickoff(
  923. struct sde_encoder_phys *phys_enc)
  924. {
  925. unsigned long lock_flags;
  926. struct sde_encoder_phys_vid *vid_enc;
  927. u32 avr_mode;
  928. if (!phys_enc) {
  929. SDE_ERROR("invalid encoder\n");
  930. return;
  931. }
  932. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  933. SDE_DEBUG_VIDENC(vid_enc, "enable_state %d\n", phys_enc->enable_state);
  934. /*
  935. * Video mode must flush CTL before enabling timing engine
  936. * Video encoders need to turn on their interfaces now
  937. */
  938. if (phys_enc->enable_state == SDE_ENC_ENABLING) {
  939. if (sde_encoder_phys_vid_is_master(phys_enc)) {
  940. SDE_EVT32(DRMID(phys_enc->parent),
  941. phys_enc->hw_intf->idx - INTF_0);
  942. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  943. phys_enc->hw_intf->ops.enable_timing(phys_enc->hw_intf,
  944. 1);
  945. spin_unlock_irqrestore(phys_enc->enc_spinlock,
  946. lock_flags);
  947. }
  948. phys_enc->enable_state = SDE_ENC_ENABLED;
  949. }
  950. avr_mode = sde_connector_get_qsync_mode(phys_enc->connector);
  951. if (avr_mode && vid_enc->base.hw_intf->ops.avr_trigger) {
  952. vid_enc->base.hw_intf->ops.avr_trigger(vid_enc->base.hw_intf);
  953. SDE_EVT32(DRMID(phys_enc->parent),
  954. phys_enc->hw_intf->idx - INTF_0,
  955. SDE_EVTLOG_FUNC_CASE9);
  956. }
  957. }
  958. static void sde_encoder_phys_vid_prepare_for_commit(
  959. struct sde_encoder_phys *phys_enc)
  960. {
  961. struct drm_crtc *crtc;
  962. if (!phys_enc || !phys_enc->parent) {
  963. SDE_ERROR("invalid encoder parameters\n");
  964. return;
  965. }
  966. crtc = phys_enc->parent->crtc;
  967. if (!crtc || !crtc->state) {
  968. SDE_ERROR("invalid crtc state\n");
  969. return;
  970. }
  971. if (!msm_is_mode_seamless_vrr(&crtc->state->adjusted_mode)
  972. && sde_connector_is_qsync_updated(phys_enc->connector))
  973. _sde_encoder_phys_vid_avr_ctrl(phys_enc);
  974. }
  975. static void sde_encoder_phys_vid_irq_control(struct sde_encoder_phys *phys_enc,
  976. bool enable)
  977. {
  978. struct sde_encoder_phys_vid *vid_enc;
  979. int ret;
  980. if (!phys_enc)
  981. return;
  982. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  983. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_intf->idx - INTF_0,
  984. enable, atomic_read(&phys_enc->vblank_refcount));
  985. if (enable) {
  986. ret = sde_encoder_phys_vid_control_vblank_irq(phys_enc, true);
  987. if (ret)
  988. return;
  989. sde_encoder_helper_register_irq(phys_enc, INTR_IDX_UNDERRUN);
  990. } else {
  991. sde_encoder_phys_vid_control_vblank_irq(phys_enc, false);
  992. sde_encoder_helper_unregister_irq(phys_enc, INTR_IDX_UNDERRUN);
  993. }
  994. }
  995. static int sde_encoder_phys_vid_get_line_count(
  996. struct sde_encoder_phys *phys_enc)
  997. {
  998. if (!phys_enc)
  999. return -EINVAL;
  1000. if (!sde_encoder_phys_vid_is_master(phys_enc))
  1001. return -EINVAL;
  1002. if (!phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_line_count)
  1003. return -EINVAL;
  1004. return phys_enc->hw_intf->ops.get_line_count(phys_enc->hw_intf);
  1005. }
  1006. static u32 sde_encoder_phys_vid_get_underrun_line_count(
  1007. struct sde_encoder_phys *phys_enc)
  1008. {
  1009. u32 underrun_linecount = 0xebadebad;
  1010. u32 intf_intr_status = 0xebadebad;
  1011. struct intf_status intf_status = {0};
  1012. if (!phys_enc)
  1013. return -EINVAL;
  1014. if (!sde_encoder_phys_vid_is_master(phys_enc) || !phys_enc->hw_intf)
  1015. return -EINVAL;
  1016. if (phys_enc->hw_intf->ops.get_status)
  1017. phys_enc->hw_intf->ops.get_status(phys_enc->hw_intf,
  1018. &intf_status);
  1019. if (phys_enc->hw_intf->ops.get_underrun_line_count)
  1020. underrun_linecount =
  1021. phys_enc->hw_intf->ops.get_underrun_line_count(
  1022. phys_enc->hw_intf);
  1023. if (phys_enc->hw_intf->ops.get_intr_status)
  1024. intf_intr_status = phys_enc->hw_intf->ops.get_intr_status(
  1025. phys_enc->hw_intf);
  1026. SDE_EVT32(DRMID(phys_enc->parent), underrun_linecount,
  1027. intf_status.frame_count, intf_status.line_count,
  1028. intf_intr_status);
  1029. return underrun_linecount;
  1030. }
  1031. static int sde_encoder_phys_vid_wait_for_active(
  1032. struct sde_encoder_phys *phys_enc)
  1033. {
  1034. struct drm_display_mode mode;
  1035. struct sde_encoder_phys_vid *vid_enc;
  1036. u32 ln_cnt, min_ln_cnt, active_lns_cnt;
  1037. u32 clk_period, time_of_line;
  1038. u32 delay, retry = MAX_POLL_CNT;
  1039. vid_enc = to_sde_encoder_phys_vid(phys_enc);
  1040. if (!phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_line_count) {
  1041. SDE_ERROR_VIDENC(vid_enc, "invalid vid_enc params\n");
  1042. return -EINVAL;
  1043. }
  1044. mode = phys_enc->cached_mode;
  1045. /*
  1046. * calculate clk_period as pico second to maintain good
  1047. * accuracy with high pclk rate and this number is in 17 bit
  1048. * range.
  1049. */
  1050. clk_period = DIV_ROUND_UP_ULL(1000000000, mode.clock);
  1051. if (!clk_period) {
  1052. SDE_ERROR_VIDENC(vid_enc, "Unable to calculate clock period\n");
  1053. return -EINVAL;
  1054. }
  1055. min_ln_cnt = (mode.vtotal - mode.vsync_start) +
  1056. (mode.vsync_end - mode.vsync_start);
  1057. active_lns_cnt = mode.vdisplay;
  1058. time_of_line = mode.htotal * clk_period;
  1059. /* delay in micro seconds */
  1060. delay = (time_of_line * (min_ln_cnt +
  1061. (mode.vsync_start - mode.vdisplay))) / 1000000;
  1062. /*
  1063. * Wait for max delay before
  1064. * polling to check active region
  1065. */
  1066. if (delay > POLL_TIME_USEC_FOR_LN_CNT)
  1067. delay = POLL_TIME_USEC_FOR_LN_CNT;
  1068. while (retry) {
  1069. ln_cnt = phys_enc->hw_intf->ops.get_line_count(
  1070. phys_enc->hw_intf);
  1071. if ((ln_cnt >= min_ln_cnt) &&
  1072. (ln_cnt < (active_lns_cnt + min_ln_cnt))) {
  1073. SDE_DEBUG_VIDENC(vid_enc,
  1074. "Needed lines left line_cnt=%d\n",
  1075. ln_cnt);
  1076. return 0;
  1077. }
  1078. SDE_ERROR_VIDENC(vid_enc, "line count is less. line_cnt = %d\n",
  1079. ln_cnt);
  1080. /* Add delay so that line count is in active region */
  1081. udelay(delay);
  1082. retry--;
  1083. }
  1084. return -EINVAL;
  1085. }
  1086. static void sde_encoder_phys_vid_init_ops(struct sde_encoder_phys_ops *ops)
  1087. {
  1088. ops->is_master = sde_encoder_phys_vid_is_master;
  1089. ops->mode_set = sde_encoder_phys_vid_mode_set;
  1090. ops->cont_splash_mode_set = sde_encoder_phys_vid_cont_splash_mode_set;
  1091. ops->mode_fixup = sde_encoder_phys_vid_mode_fixup;
  1092. ops->enable = sde_encoder_phys_vid_enable;
  1093. ops->disable = sde_encoder_phys_vid_disable;
  1094. ops->destroy = sde_encoder_phys_vid_destroy;
  1095. ops->get_hw_resources = sde_encoder_phys_vid_get_hw_resources;
  1096. ops->control_vblank_irq = sde_encoder_phys_vid_control_vblank_irq;
  1097. ops->wait_for_commit_done = sde_encoder_phys_vid_wait_for_vblank;
  1098. ops->wait_for_vblank = sde_encoder_phys_vid_wait_for_vblank_no_notify;
  1099. ops->wait_for_tx_complete = sde_encoder_phys_vid_wait_for_vblank;
  1100. ops->irq_control = sde_encoder_phys_vid_irq_control;
  1101. ops->prepare_for_kickoff = sde_encoder_phys_vid_prepare_for_kickoff;
  1102. ops->handle_post_kickoff = sde_encoder_phys_vid_handle_post_kickoff;
  1103. ops->needs_single_flush = sde_encoder_phys_needs_single_flush;
  1104. ops->setup_misr = sde_encoder_helper_setup_misr;
  1105. ops->collect_misr = sde_encoder_helper_collect_misr;
  1106. ops->trigger_flush = sde_encoder_helper_trigger_flush;
  1107. ops->hw_reset = sde_encoder_helper_hw_reset;
  1108. ops->get_line_count = sde_encoder_phys_vid_get_line_count;
  1109. ops->get_wr_line_count = sde_encoder_phys_vid_get_line_count;
  1110. ops->wait_dma_trigger = sde_encoder_phys_vid_wait_dma_trigger;
  1111. ops->wait_for_active = sde_encoder_phys_vid_wait_for_active;
  1112. ops->prepare_commit = sde_encoder_phys_vid_prepare_for_commit;
  1113. ops->get_underrun_line_count =
  1114. sde_encoder_phys_vid_get_underrun_line_count;
  1115. }
  1116. struct sde_encoder_phys *sde_encoder_phys_vid_init(
  1117. struct sde_enc_phys_init_params *p)
  1118. {
  1119. struct sde_encoder_phys *phys_enc = NULL;
  1120. struct sde_encoder_phys_vid *vid_enc = NULL;
  1121. struct sde_hw_mdp *hw_mdp;
  1122. struct sde_encoder_irq *irq;
  1123. int i, ret = 0;
  1124. if (!p) {
  1125. ret = -EINVAL;
  1126. goto fail;
  1127. }
  1128. vid_enc = kzalloc(sizeof(*vid_enc), GFP_KERNEL);
  1129. if (!vid_enc) {
  1130. ret = -ENOMEM;
  1131. goto fail;
  1132. }
  1133. phys_enc = &vid_enc->base;
  1134. hw_mdp = sde_rm_get_mdp(&p->sde_kms->rm);
  1135. if (IS_ERR_OR_NULL(hw_mdp)) {
  1136. ret = PTR_ERR(hw_mdp);
  1137. SDE_ERROR("failed to get mdptop\n");
  1138. goto fail;
  1139. }
  1140. phys_enc->hw_mdptop = hw_mdp;
  1141. phys_enc->intf_idx = p->intf_idx;
  1142. SDE_DEBUG_VIDENC(vid_enc, "\n");
  1143. sde_encoder_phys_vid_init_ops(&phys_enc->ops);
  1144. phys_enc->parent = p->parent;
  1145. phys_enc->parent_ops = p->parent_ops;
  1146. phys_enc->sde_kms = p->sde_kms;
  1147. phys_enc->split_role = p->split_role;
  1148. phys_enc->intf_mode = INTF_MODE_VIDEO;
  1149. phys_enc->enc_spinlock = p->enc_spinlock;
  1150. phys_enc->vblank_ctl_lock = p->vblank_ctl_lock;
  1151. phys_enc->comp_type = p->comp_type;
  1152. for (i = 0; i < INTR_IDX_MAX; i++) {
  1153. irq = &phys_enc->irq[i];
  1154. INIT_LIST_HEAD(&irq->cb.list);
  1155. irq->irq_idx = -EINVAL;
  1156. irq->hw_idx = -EINVAL;
  1157. irq->cb.arg = phys_enc;
  1158. }
  1159. irq = &phys_enc->irq[INTR_IDX_VSYNC];
  1160. irq->name = "vsync_irq";
  1161. irq->intr_type = SDE_IRQ_TYPE_INTF_VSYNC;
  1162. irq->intr_idx = INTR_IDX_VSYNC;
  1163. irq->cb.func = sde_encoder_phys_vid_vblank_irq;
  1164. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  1165. irq->name = "underrun";
  1166. irq->intr_type = SDE_IRQ_TYPE_INTF_UNDER_RUN;
  1167. irq->intr_idx = INTR_IDX_UNDERRUN;
  1168. irq->cb.func = sde_encoder_phys_vid_underrun_irq;
  1169. atomic_set(&phys_enc->vblank_refcount, 0);
  1170. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1171. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  1172. init_waitqueue_head(&phys_enc->pending_kickoff_wq);
  1173. phys_enc->enable_state = SDE_ENC_DISABLED;
  1174. SDE_DEBUG_VIDENC(vid_enc, "created intf idx:%d\n", p->intf_idx);
  1175. return phys_enc;
  1176. fail:
  1177. SDE_ERROR("failed to create encoder\n");
  1178. if (vid_enc)
  1179. sde_encoder_phys_vid_destroy(phys_enc);
  1180. return ERR_PTR(ret);
  1181. }