swr-mstr-ctrl.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/clk.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/of.h>
  24. #include <linux/debugfs.h>
  25. #include <linux/uaccess.h>
  26. #include <soc/soundwire.h>
  27. #include <soc/swr-wcd.h>
  28. #include <linux/regmap.h>
  29. #include "swrm_registers.h"
  30. #include "swr-mstr-ctrl.h"
  31. #include "swrm_port_config.h"
  32. #define SWR_BROADCAST_CMD_ID 0x0F
  33. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  34. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  35. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  36. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  37. /* pm runtime auto suspend timer in msecs */
  38. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  39. module_param(auto_suspend_timer, int, 0664);
  40. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  41. enum {
  42. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  43. SWR_ATTACHED_OK, /* Device is attached */
  44. SWR_ALERT, /* Device alters master for any interrupts */
  45. SWR_RESERVED, /* Reserved */
  46. };
  47. enum {
  48. MASTER_ID_WSA = 1,
  49. MASTER_ID_RX,
  50. MASTER_ID_TX
  51. };
  52. #define MASTER_ID_MASK 0xF
  53. #define TRUE 1
  54. #define FALSE 0
  55. #define SWRM_MAX_PORT_REG 40
  56. #define SWRM_MAX_INIT_REG 8
  57. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  58. #define SWR_MSTR_START_REG_ADDR 0x00
  59. #define SWR_MSTR_MAX_BUF_LEN 32
  60. #define BYTES_PER_LINE 12
  61. #define SWR_MSTR_RD_BUF_LEN 8
  62. #define SWR_MSTR_WR_BUF_LEN 32
  63. #define MAX_FIFO_RD_FAIL_RETRY 3
  64. static struct swr_mstr_ctrl *dbgswrm;
  65. static struct dentry *debugfs_swrm_dent;
  66. static struct dentry *debugfs_peek;
  67. static struct dentry *debugfs_poke;
  68. static struct dentry *debugfs_reg_dump;
  69. static unsigned int read_data;
  70. static bool swrm_is_msm_variant(int val)
  71. {
  72. return (val == SWRM_VERSION_1_3);
  73. }
  74. static int swrm_debug_open(struct inode *inode, struct file *file)
  75. {
  76. file->private_data = inode->i_private;
  77. return 0;
  78. }
  79. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  80. {
  81. char *token;
  82. int base, cnt;
  83. token = strsep(&buf, " ");
  84. for (cnt = 0; cnt < num_of_par; cnt++) {
  85. if (token) {
  86. if ((token[1] == 'x') || (token[1] == 'X'))
  87. base = 16;
  88. else
  89. base = 10;
  90. if (kstrtou32(token, base, &param1[cnt]) != 0)
  91. return -EINVAL;
  92. token = strsep(&buf, " ");
  93. } else
  94. return -EINVAL;
  95. }
  96. return 0;
  97. }
  98. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  99. loff_t *ppos)
  100. {
  101. int i, reg_val, len;
  102. ssize_t total = 0;
  103. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  104. if (!ubuf || !ppos)
  105. return 0;
  106. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  107. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  108. reg_val = dbgswrm->read(dbgswrm->handle, i);
  109. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  110. if ((total + len) >= count - 1)
  111. break;
  112. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  113. pr_err("%s: fail to copy reg dump\n", __func__);
  114. total = -EFAULT;
  115. goto copy_err;
  116. }
  117. *ppos += len;
  118. total += len;
  119. }
  120. copy_err:
  121. return total;
  122. }
  123. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  124. size_t count, loff_t *ppos)
  125. {
  126. char lbuf[SWR_MSTR_RD_BUF_LEN];
  127. char *access_str;
  128. ssize_t ret_cnt;
  129. if (!count || !file || !ppos || !ubuf)
  130. return -EINVAL;
  131. access_str = file->private_data;
  132. if (*ppos < 0)
  133. return -EINVAL;
  134. if (!strcmp(access_str, "swrm_peek")) {
  135. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  136. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  137. strnlen(lbuf, 7));
  138. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  139. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  140. } else {
  141. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  142. ret_cnt = -EPERM;
  143. }
  144. return ret_cnt;
  145. }
  146. static ssize_t swrm_debug_write(struct file *filp,
  147. const char __user *ubuf, size_t cnt, loff_t *ppos)
  148. {
  149. char lbuf[SWR_MSTR_WR_BUF_LEN];
  150. int rc;
  151. u32 param[5];
  152. char *access_str;
  153. if (!filp || !ppos || !ubuf)
  154. return -EINVAL;
  155. access_str = filp->private_data;
  156. if (cnt > sizeof(lbuf) - 1)
  157. return -EINVAL;
  158. rc = copy_from_user(lbuf, ubuf, cnt);
  159. if (rc)
  160. return -EFAULT;
  161. lbuf[cnt] = '\0';
  162. if (!strcmp(access_str, "swrm_poke")) {
  163. /* write */
  164. rc = get_parameters(lbuf, param, 2);
  165. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  166. (param[1] <= 0xFFFFFFFF) &&
  167. (rc == 0))
  168. rc = dbgswrm->write(dbgswrm->handle, param[0],
  169. param[1]);
  170. else
  171. rc = -EINVAL;
  172. } else if (!strcmp(access_str, "swrm_peek")) {
  173. /* read */
  174. rc = get_parameters(lbuf, param, 1);
  175. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  176. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  177. else
  178. rc = -EINVAL;
  179. }
  180. if (rc == 0)
  181. rc = cnt;
  182. else
  183. pr_err("%s: rc = %d\n", __func__, rc);
  184. return rc;
  185. }
  186. static const struct file_operations swrm_debug_ops = {
  187. .open = swrm_debug_open,
  188. .write = swrm_debug_write,
  189. .read = swrm_debug_read,
  190. };
  191. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  192. {
  193. if (!swrm->clk || !swrm->handle)
  194. return -EINVAL;
  195. if (enable) {
  196. swrm->clk_ref_count++;
  197. if (swrm->clk_ref_count == 1) {
  198. swrm->clk(swrm->handle, true);
  199. swrm->state = SWR_MSTR_UP;
  200. }
  201. } else if (--swrm->clk_ref_count == 0) {
  202. swrm->clk(swrm->handle, false);
  203. swrm->state = SWR_MSTR_DOWN;
  204. } else if (swrm->clk_ref_count < 0) {
  205. pr_err("%s: swrm clk count mismatch\n", __func__);
  206. swrm->clk_ref_count = 0;
  207. }
  208. return 0;
  209. }
  210. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  211. u16 reg, u32 *value)
  212. {
  213. u32 temp = (u32)(*value);
  214. int ret;
  215. ret = swrm_clk_request(swrm, TRUE);
  216. if (ret)
  217. return -EINVAL;
  218. iowrite32(temp, swrm->swrm_dig_base + reg);
  219. swrm_clk_request(swrm, FALSE);
  220. return 0;
  221. }
  222. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  223. u16 reg, u32 *value)
  224. {
  225. u32 temp = 0;
  226. int ret;
  227. ret = swrm_clk_request(swrm, TRUE);
  228. if (ret)
  229. return -EINVAL;
  230. temp = ioread32(swrm->swrm_dig_base + reg);
  231. *value = temp;
  232. swrm_clk_request(swrm, FALSE);
  233. return 0;
  234. }
  235. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  236. {
  237. u32 val = 0;
  238. if (swrm->read)
  239. val = swrm->read(swrm->handle, reg_addr);
  240. else
  241. swrm_ahb_read(swrm, reg_addr, &val);
  242. return val;
  243. }
  244. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  245. {
  246. if (swrm->write)
  247. swrm->write(swrm->handle, reg_addr, val);
  248. else
  249. swrm_ahb_write(swrm, reg_addr, &val);
  250. }
  251. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  252. u32 *val, unsigned int length)
  253. {
  254. int i = 0;
  255. if (swrm->bulk_write)
  256. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  257. else {
  258. for (i = 0; i < length; i++) {
  259. /* wait for FIFO WR command to complete to avoid overflow */
  260. usleep_range(100, 105);
  261. swr_master_write(swrm, reg_addr[i], val[i]);
  262. }
  263. }
  264. return 0;
  265. }
  266. static bool swrm_is_port_en(struct swr_master *mstr)
  267. {
  268. return !!(mstr->num_port);
  269. }
  270. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  271. {
  272. u8 master_device_id;
  273. int i;
  274. /* update device_id for tx/rx */
  275. master_device_id = MASTER_ID_WSA;
  276. switch (master_device_id & MASTER_ID_MASK) {
  277. case MASTER_ID_WSA:
  278. /* get port params for wsa */
  279. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  280. /* wsa uses single frame structure for all configurations */
  281. if (!swrm->mport_cfg[i].port_en)
  282. continue;
  283. swrm->mport_cfg[i].sinterval = wsa_frame_superset[i].si;
  284. swrm->mport_cfg[i].offset1 = wsa_frame_superset[i].off1;
  285. swrm->mport_cfg[i].offset2 = wsa_frame_superset[i].off2;
  286. }
  287. break;
  288. case MASTER_ID_RX:
  289. /* get port params for rx */
  290. break;
  291. case MASTER_ID_TX:
  292. /* get port params for tx */
  293. break;
  294. default: /* MASTER_GENERIC*/
  295. /* computer generic frame parameters */
  296. return -EINVAL;
  297. }
  298. return 0;
  299. }
  300. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  301. u8 *mstr_ch_mask, u8 mstr_prt_type,
  302. u8 slv_port_id)
  303. {
  304. int i, j;
  305. *mstr_port_id = 0;
  306. for (i = 1; i <= swrm->num_ports; i++) {
  307. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  308. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  309. goto found;
  310. }
  311. }
  312. found:
  313. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  314. dev_err(swrm->dev, "%s: port type not supported by master\n",
  315. __func__);
  316. return -EINVAL;
  317. }
  318. /* id 0 corresponds to master port 1 */
  319. *mstr_port_id = i - 1;
  320. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  321. return 0;
  322. }
  323. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  324. u8 dev_addr, u16 reg_addr)
  325. {
  326. u32 val;
  327. u8 id = *cmd_id;
  328. if (id != SWR_BROADCAST_CMD_ID) {
  329. if (id < 14)
  330. id += 1;
  331. else
  332. id = 0;
  333. *cmd_id = id;
  334. }
  335. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  336. return val;
  337. }
  338. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  339. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  340. u32 len)
  341. {
  342. u32 val;
  343. u32 retry_attempt = 0;
  344. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  345. /* wait for FIFO RD to complete to avoid overflow */
  346. usleep_range(100, 105);
  347. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  348. /* wait for FIFO RD CMD complete to avoid overflow */
  349. usleep_range(250, 255);
  350. retry_read:
  351. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  352. dev_dbg(swrm->dev,
  353. "%s: reg: 0x%x, cmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  354. __func__, reg_addr, cmd_id, dev_addr, *cmd_data);
  355. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  356. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  357. /* wait 500 us before retry on fifo read failure */
  358. usleep_range(500, 505);
  359. retry_attempt++;
  360. goto retry_read;
  361. } else {
  362. dev_err_ratelimited(swrm->dev,
  363. "%s: failed to read fifo\n", __func__);
  364. }
  365. }
  366. return 0;
  367. }
  368. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  369. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  370. {
  371. u32 val;
  372. int ret = 0;
  373. if (!cmd_id)
  374. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  375. dev_addr, reg_addr);
  376. else
  377. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  378. dev_addr, reg_addr);
  379. dev_dbg(swrm->dev,
  380. "%s: reg: 0x%x, cmd_id: 0x%x, val:0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  381. __func__, reg_addr, cmd_id, val, dev_addr, cmd_data);
  382. /* wait for FIFO WR command to complete to avoid overflow */
  383. usleep_range(250, 255);
  384. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  385. if (cmd_id == 0xF) {
  386. /*
  387. * sleep for 10ms for MSM soundwire variant to allow broadcast
  388. * command to complete.
  389. */
  390. if (swrm_is_msm_variant(swrm->version))
  391. usleep_range(10000, 10100);
  392. else
  393. wait_for_completion_timeout(&swrm->broadcast,
  394. (2 * HZ/10));
  395. }
  396. return ret;
  397. }
  398. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  399. void *buf, u32 len)
  400. {
  401. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  402. int ret = 0;
  403. int val;
  404. u8 *reg_val = (u8 *)buf;
  405. if (!swrm) {
  406. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  407. return -EINVAL;
  408. }
  409. if (dev_num)
  410. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  411. len);
  412. else
  413. val = swr_master_read(swrm, reg_addr);
  414. if (!ret)
  415. *reg_val = (u8)val;
  416. pm_runtime_mark_last_busy(swrm->dev);
  417. return ret;
  418. }
  419. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  420. const void *buf)
  421. {
  422. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  423. int ret = 0;
  424. u8 reg_val = *(u8 *)buf;
  425. if (!swrm) {
  426. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  427. return -EINVAL;
  428. }
  429. if (dev_num)
  430. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  431. else
  432. swr_master_write(swrm, reg_addr, reg_val);
  433. pm_runtime_mark_last_busy(swrm->dev);
  434. return ret;
  435. }
  436. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  437. const void *buf, size_t len)
  438. {
  439. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  440. int ret = 0;
  441. int i;
  442. u32 *val;
  443. u32 *swr_fifo_reg;
  444. if (!swrm || !swrm->handle) {
  445. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  446. return -EINVAL;
  447. }
  448. if (len <= 0)
  449. return -EINVAL;
  450. if (dev_num) {
  451. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  452. if (!swr_fifo_reg) {
  453. ret = -ENOMEM;
  454. goto err;
  455. }
  456. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  457. if (!val) {
  458. ret = -ENOMEM;
  459. goto mem_fail;
  460. }
  461. for (i = 0; i < len; i++) {
  462. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  463. ((u8 *)buf)[i],
  464. dev_num,
  465. ((u16 *)reg)[i]);
  466. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  467. }
  468. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  469. if (ret) {
  470. dev_err(&master->dev, "%s: bulk write failed\n",
  471. __func__);
  472. ret = -EINVAL;
  473. }
  474. } else {
  475. dev_err(&master->dev,
  476. "%s: No support of Bulk write for master regs\n",
  477. __func__);
  478. ret = -EINVAL;
  479. goto err;
  480. }
  481. kfree(val);
  482. mem_fail:
  483. kfree(swr_fifo_reg);
  484. err:
  485. pm_runtime_mark_last_busy(swrm->dev);
  486. return ret;
  487. }
  488. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  489. {
  490. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  491. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  492. }
  493. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  494. u8 row, u8 col)
  495. {
  496. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  497. SWRS_SCP_FRAME_CTRL_BANK(bank));
  498. }
  499. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  500. u8 slv_port, u8 dev_num)
  501. {
  502. struct swr_port_info *port_req = NULL;
  503. list_for_each_entry(port_req, &mport->port_req_list, list) {
  504. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  505. if ((port_req->slave_port_id == slv_port)
  506. && (port_req->dev_num == dev_num))
  507. return port_req;
  508. }
  509. return NULL;
  510. }
  511. static bool swrm_remove_from_group(struct swr_master *master)
  512. {
  513. struct swr_device *swr_dev;
  514. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  515. bool is_removed = false;
  516. if (!swrm)
  517. goto end;
  518. mutex_lock(&swrm->mlock);
  519. if ((swrm->num_rx_chs > 1) &&
  520. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  521. list_for_each_entry(swr_dev, &master->devices,
  522. dev_list) {
  523. swr_dev->group_id = SWR_GROUP_NONE;
  524. master->gr_sid = 0;
  525. }
  526. is_removed = true;
  527. }
  528. mutex_unlock(&swrm->mlock);
  529. end:
  530. return is_removed;
  531. }
  532. static void swrm_disable_ports(struct swr_master *master,
  533. u8 bank)
  534. {
  535. u32 value;
  536. struct swr_port_info *port_req;
  537. int i;
  538. struct swrm_mports *mport;
  539. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  540. if (!swrm) {
  541. pr_err("%s: swrm is null\n", __func__);
  542. return;
  543. }
  544. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  545. master->num_port);
  546. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  547. mport = &(swrm->mport_cfg[i]);
  548. if (!mport->port_en)
  549. continue;
  550. list_for_each_entry(port_req, &mport->port_req_list, list) {
  551. /* skip ports with no change req's*/
  552. if (port_req->req_ch == port_req->ch_en)
  553. continue;
  554. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  555. port_req->dev_num, 0x00,
  556. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  557. bank));
  558. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  559. __func__, i,
  560. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  561. }
  562. value = ((mport->req_ch)
  563. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  564. value |= ((mport->offset2)
  565. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  566. value |= ((mport->offset1)
  567. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  568. value |= mport->sinterval;
  569. swr_master_write(swrm,
  570. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  571. value);
  572. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  573. __func__, i,
  574. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  575. }
  576. }
  577. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  578. {
  579. struct swr_port_info *port_req, *next;
  580. int i;
  581. struct swrm_mports *mport;
  582. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  583. if (!swrm) {
  584. pr_err("%s: swrm is null\n", __func__);
  585. return;
  586. }
  587. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  588. master->num_port);
  589. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  590. mport = &(swrm->mport_cfg[i]);
  591. list_for_each_entry_safe(port_req, next,
  592. &mport->port_req_list, list) {
  593. /* skip ports without new ch req */
  594. if (port_req->ch_en == port_req->req_ch)
  595. continue;
  596. /* remove new ch req's*/
  597. port_req->req_ch = port_req->ch_en;
  598. /* If no streams enabled on port, remove the port req */
  599. if (port_req->ch_en == 0) {
  600. list_del(&port_req->list);
  601. kfree(port_req);
  602. }
  603. }
  604. /* remove new ch req's on mport*/
  605. mport->req_ch = mport->ch_en;
  606. if (!(mport->ch_en)) {
  607. mport->port_en = false;
  608. master->port_en_mask &= ~i;
  609. }
  610. }
  611. }
  612. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  613. {
  614. u32 value, slv_id;
  615. struct swr_port_info *port_req;
  616. int i;
  617. struct swrm_mports *mport;
  618. u32 reg[SWRM_MAX_PORT_REG];
  619. u32 val[SWRM_MAX_PORT_REG];
  620. int len = 0;
  621. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  622. if (!swrm) {
  623. pr_err("%s: swrm is null\n", __func__);
  624. return;
  625. }
  626. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  627. master->num_port);
  628. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  629. mport = &(swrm->mport_cfg[i]);
  630. if (!mport->port_en)
  631. continue;
  632. list_for_each_entry(port_req, &mport->port_req_list, list) {
  633. slv_id = port_req->slave_port_id;
  634. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  635. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  636. port_req->dev_num, 0x00,
  637. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  638. bank));
  639. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  640. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  641. port_req->dev_num, 0x00,
  642. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  643. bank));
  644. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  645. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  646. port_req->dev_num, 0x00,
  647. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  648. bank));
  649. if (port_req->slave_port_id) {
  650. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  651. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  652. port_req->dev_num, 0x00,
  653. SWRS_DP_OFFSET_CONTROL_2_BANK(
  654. slv_id, bank));
  655. }
  656. port_req->ch_en = port_req->req_ch;
  657. }
  658. value = ((mport->req_ch)
  659. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  660. value |= ((mport->offset2)
  661. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  662. value |= ((mport->offset1)
  663. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  664. value |= mport->sinterval;
  665. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  666. val[len++] = value;
  667. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  668. __func__, i,
  669. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  670. mport->ch_en = mport->req_ch;
  671. }
  672. swr_master_bulk_write(swrm, reg, val, len);
  673. }
  674. static void swrm_apply_port_config(struct swr_master *master)
  675. {
  676. u8 bank;
  677. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  678. if (!swrm) {
  679. pr_err("%s: Invalid handle to swr controller\n",
  680. __func__);
  681. return;
  682. }
  683. bank = get_inactive_bank_num(swrm);
  684. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  685. __func__, bank, master->num_port);
  686. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  687. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  688. swrm_copy_data_port_config(master, bank);
  689. }
  690. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  691. {
  692. u8 bank;
  693. u32 value, n_col;
  694. int ret;
  695. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  696. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  697. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  698. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  699. u8 inactive_bank;
  700. if (!swrm) {
  701. pr_err("%s: swrm is null\n", __func__);
  702. return -EFAULT;
  703. }
  704. mutex_lock(&swrm->mlock);
  705. if (enable)
  706. pm_runtime_get_sync(swrm->dev);
  707. bank = get_inactive_bank_num(swrm);
  708. if (enable) {
  709. ret = swrm_get_port_config(swrm);
  710. if (ret) {
  711. /* cannot accommodate ports */
  712. swrm_cleanup_disabled_port_reqs(master);
  713. pm_runtime_mark_last_busy(swrm->dev);
  714. pm_runtime_put_autosuspend(swrm->dev);
  715. mutex_unlock(&swrm->mlock);
  716. return -EINVAL;
  717. }
  718. /* apply the new port config*/
  719. swrm_apply_port_config(master);
  720. } else {
  721. swrm_disable_ports(master, bank);
  722. }
  723. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  724. __func__, enable, swrm->num_cfg_devs);
  725. if (enable) {
  726. /* set Row = 48 and col = 16 */
  727. n_col = SWR_MAX_COL;
  728. } else {
  729. /*
  730. * Do not change to 48x2 if there are still active ports
  731. */
  732. if (!master->num_port)
  733. n_col = SWR_MIN_COL;
  734. else
  735. n_col = SWR_MAX_COL;
  736. }
  737. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  738. value &= (~mask);
  739. value |= ((0 << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  740. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  741. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  742. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  743. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  744. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  745. enable_bank_switch(swrm, bank, SWR_MAX_ROW, n_col);
  746. inactive_bank = bank ? 0 : 1;
  747. if (enable)
  748. swrm_copy_data_port_config(master, inactive_bank);
  749. else {
  750. swrm_disable_ports(master, inactive_bank);
  751. swrm_cleanup_disabled_port_reqs(master);
  752. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  753. __func__);
  754. pm_runtime_mark_last_busy(swrm->dev);
  755. pm_runtime_put_autosuspend(swrm->dev);
  756. }
  757. mutex_unlock(&swrm->mlock);
  758. return 0;
  759. }
  760. static int swrm_connect_port(struct swr_master *master,
  761. struct swr_params *portinfo)
  762. {
  763. int i;
  764. struct swr_port_info *port_req;
  765. int ret = 0;
  766. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  767. struct swrm_mports *mport;
  768. u8 mstr_port_id, mstr_ch_msk;
  769. dev_dbg(&master->dev, "%s: enter\n", __func__);
  770. if (!portinfo)
  771. return -EINVAL;
  772. if (!swrm) {
  773. dev_err(&master->dev,
  774. "%s: Invalid handle to swr controller\n",
  775. __func__);
  776. return -EINVAL;
  777. }
  778. mutex_lock(&swrm->mlock);
  779. for (i = 0; i < portinfo->num_port; i++) {
  780. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  781. portinfo->port_type[i],
  782. portinfo->port_id[i]);
  783. if (ret) {
  784. dev_err(&master->dev,
  785. "%s: mstr portid for slv port %d not found\n",
  786. __func__, portinfo->port_id[i]);
  787. goto port_fail;
  788. }
  789. mport = &(swrm->mport_cfg[mstr_port_id]);
  790. /* get port req */
  791. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  792. portinfo->dev_num);
  793. if (!port_req) {
  794. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  795. __func__, portinfo->port_id[i],
  796. portinfo->dev_num);
  797. port_req = kzalloc(sizeof(struct swr_port_info),
  798. GFP_KERNEL);
  799. if (!port_req) {
  800. ret = -ENOMEM;
  801. goto mem_fail;
  802. }
  803. port_req->dev_num = portinfo->dev_num;
  804. port_req->slave_port_id = portinfo->port_id[i];
  805. port_req->num_ch = portinfo->num_ch[i];
  806. port_req->ch_rate = portinfo->ch_rate[i];
  807. port_req->ch_en = 0;
  808. port_req->master_port_id = mstr_port_id;
  809. list_add(&port_req->list, &mport->port_req_list);
  810. }
  811. port_req->req_ch |= portinfo->ch_en[i];
  812. dev_dbg(&master->dev,
  813. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  814. __func__, port_req->master_port_id,
  815. port_req->slave_port_id, port_req->ch_rate,
  816. port_req->num_ch);
  817. /* Put the port req on master port */
  818. mport = &(swrm->mport_cfg[mstr_port_id]);
  819. mport->port_en = true;
  820. mport->req_ch |= mstr_ch_msk;
  821. master->port_en_mask |= (1 << mstr_port_id);
  822. }
  823. master->num_port += portinfo->num_port;
  824. swr_port_response(master, portinfo->tid);
  825. mutex_unlock(&swrm->mlock);
  826. return 0;
  827. port_fail:
  828. mem_fail:
  829. /* cleanup port reqs in error condition */
  830. swrm_cleanup_disabled_port_reqs(master);
  831. mutex_unlock(&swrm->mlock);
  832. return ret;
  833. }
  834. static int swrm_disconnect_port(struct swr_master *master,
  835. struct swr_params *portinfo)
  836. {
  837. int i, ret = 0;
  838. struct swr_port_info *port_req;
  839. struct swrm_mports *mport;
  840. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  841. u8 mstr_port_id, mstr_ch_mask;
  842. if (!swrm) {
  843. dev_err(&master->dev,
  844. "%s: Invalid handle to swr controller\n",
  845. __func__);
  846. return -EINVAL;
  847. }
  848. if (!portinfo) {
  849. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  850. return -EINVAL;
  851. }
  852. mutex_lock(&swrm->mlock);
  853. for (i = 0; i < portinfo->num_port; i++) {
  854. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  855. portinfo->port_type[i], portinfo->port_id[i]);
  856. if (ret) {
  857. dev_err(&master->dev,
  858. "%s: mstr portid for slv port %d not found\n",
  859. __func__, portinfo->port_id[i]);
  860. mutex_unlock(&swrm->mlock);
  861. return -EINVAL;
  862. }
  863. mport = &(swrm->mport_cfg[mstr_port_id]);
  864. /* get port req */
  865. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  866. portinfo->dev_num);
  867. if (!port_req) {
  868. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  869. __func__, portinfo->port_id[i]);
  870. return -EINVAL;
  871. }
  872. port_req->req_ch &= ~portinfo->ch_en[i];
  873. mport->req_ch &= ~mstr_ch_mask;
  874. }
  875. master->num_port -= portinfo->num_port;
  876. swr_port_response(master, portinfo->tid);
  877. mutex_unlock(&swrm->mlock);
  878. return 0;
  879. }
  880. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  881. int status, u8 *devnum)
  882. {
  883. int i;
  884. int new_sts = status;
  885. int ret = SWR_NOT_PRESENT;
  886. if (status != swrm->slave_status) {
  887. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  888. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  889. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  890. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  891. *devnum = i;
  892. break;
  893. }
  894. status >>= 2;
  895. swrm->slave_status >>= 2;
  896. }
  897. swrm->slave_status = new_sts;
  898. }
  899. return ret;
  900. }
  901. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  902. {
  903. struct swr_mstr_ctrl *swrm = dev;
  904. u32 value, intr_sts;
  905. int status, chg_sts, i;
  906. u8 devnum = 0;
  907. int ret = IRQ_HANDLED;
  908. struct swr_device *swr_dev;
  909. struct swr_master *mstr = &swrm->master;
  910. mutex_lock(&swrm->reslock);
  911. swrm_clk_request(swrm, true);
  912. mutex_unlock(&swrm->reslock);
  913. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  914. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  915. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  916. value = intr_sts & (1 << i);
  917. if (!value)
  918. continue;
  919. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, value);
  920. switch (value) {
  921. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  922. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  923. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  924. swrm_check_slave_change_status(swrm, status,
  925. &devnum);
  926. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  927. if (swr_dev->dev_num != devnum)
  928. continue;
  929. if (swr_dev->slave_irq)
  930. handle_nested_irq(
  931. irq_find_mapping(
  932. swr_dev->slave_irq, 0));
  933. }
  934. break;
  935. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  936. dev_dbg(swrm->dev, "SWR new slave attached\n");
  937. break;
  938. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  939. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  940. if (status == swrm->slave_status) {
  941. dev_dbg(swrm->dev,
  942. "%s: No change in slave status: %d\n",
  943. __func__, status);
  944. break;
  945. }
  946. chg_sts = swrm_check_slave_change_status(swrm, status,
  947. &devnum);
  948. switch (chg_sts) {
  949. case SWR_NOT_PRESENT:
  950. dev_dbg(swrm->dev, "device %d got detached\n",
  951. devnum);
  952. break;
  953. case SWR_ATTACHED_OK:
  954. dev_dbg(swrm->dev, "device %d got attached\n",
  955. devnum);
  956. break;
  957. case SWR_ALERT:
  958. dev_dbg(swrm->dev,
  959. "device %d has pending interrupt\n",
  960. devnum);
  961. break;
  962. }
  963. break;
  964. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  965. dev_err_ratelimited(swrm->dev,
  966. "SWR bus clsh detected\n");
  967. break;
  968. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  969. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  970. break;
  971. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  972. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  973. break;
  974. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  975. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  976. break;
  977. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  978. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  979. dev_err_ratelimited(swrm->dev,
  980. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  981. value);
  982. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  983. break;
  984. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  985. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  986. break;
  987. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  988. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  989. break;
  990. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  991. complete(&swrm->broadcast);
  992. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  993. break;
  994. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  995. break;
  996. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  997. break;
  998. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  999. break;
  1000. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1001. complete(&swrm->reset);
  1002. break;
  1003. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1004. break;
  1005. default:
  1006. dev_err_ratelimited(swrm->dev,
  1007. "SWR unknown interrupt\n");
  1008. ret = IRQ_NONE;
  1009. break;
  1010. }
  1011. }
  1012. mutex_lock(&swrm->reslock);
  1013. swrm_clk_request(swrm, false);
  1014. mutex_unlock(&swrm->reslock);
  1015. return ret;
  1016. }
  1017. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1018. {
  1019. u32 val;
  1020. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1021. val = (swrm->slave_status >> (devnum * 2));
  1022. val &= SWRM_MCP_SLV_STATUS_MASK;
  1023. return val;
  1024. }
  1025. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1026. u8 *dev_num)
  1027. {
  1028. int i;
  1029. u64 id = 0;
  1030. int ret = -EINVAL;
  1031. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1032. struct swr_device *swr_dev;
  1033. u32 num_dev = 0;
  1034. if (!swrm) {
  1035. pr_err("%s: Invalid handle to swr controller\n",
  1036. __func__);
  1037. return ret;
  1038. }
  1039. if (swrm->num_dev)
  1040. num_dev = swrm->num_dev;
  1041. else
  1042. num_dev = mstr->num_dev;
  1043. pm_runtime_get_sync(swrm->dev);
  1044. for (i = 1; i < (num_dev + 1); i++) {
  1045. id = ((u64)(swr_master_read(swrm,
  1046. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1047. id |= swr_master_read(swrm,
  1048. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1049. /*
  1050. * As pm_runtime_get_sync() brings all slaves out of reset
  1051. * update logical device number for all slaves.
  1052. */
  1053. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1054. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1055. u32 status = swrm_get_device_status(swrm, i);
  1056. if ((status == 0x01) || (status == 0x02)) {
  1057. swr_dev->dev_num = i;
  1058. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1059. *dev_num = i;
  1060. ret = 0;
  1061. }
  1062. dev_dbg(swrm->dev,
  1063. "%s: devnum %d is assigned for dev addr %lx\n",
  1064. __func__, i, swr_dev->addr);
  1065. }
  1066. }
  1067. }
  1068. }
  1069. if (ret)
  1070. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1071. __func__, dev_id);
  1072. pm_runtime_mark_last_busy(swrm->dev);
  1073. pm_runtime_put_autosuspend(swrm->dev);
  1074. return ret;
  1075. }
  1076. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1077. {
  1078. int ret = 0;
  1079. u32 val;
  1080. u8 row_ctrl = SWR_MAX_ROW;
  1081. u8 col_ctrl = SWR_MIN_COL;
  1082. u8 ssp_period = 1;
  1083. u8 retry_cmd_num = 3;
  1084. u32 reg[SWRM_MAX_INIT_REG];
  1085. u32 value[SWRM_MAX_INIT_REG];
  1086. int len = 0;
  1087. /* Clear Rows and Cols */
  1088. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1089. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1090. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1091. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1092. value[len++] = val;
  1093. /* Set Auto enumeration flag */
  1094. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1095. value[len++] = 1;
  1096. /* Mask soundwire interrupts */
  1097. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1098. value[len++] = 0x1FFFD;
  1099. /* Configure No pings */
  1100. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1101. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1102. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1103. reg[len] = SWRM_MCP_CFG_ADDR;
  1104. value[len++] = val;
  1105. /* Configure number of retries of a read/write cmd */
  1106. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1107. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1108. value[len++] = val;
  1109. /* Set IRQ to PULSE */
  1110. reg[len] = SWRM_COMP_CFG_ADDR;
  1111. value[len++] = 0x02;
  1112. reg[len] = SWRM_COMP_CFG_ADDR;
  1113. value[len++] = 0x03;
  1114. reg[len] = SWRM_INTERRUPT_CLEAR;
  1115. value[len++] = 0x08;
  1116. swr_master_bulk_write(swrm, reg, value, len);
  1117. return ret;
  1118. }
  1119. static int swrm_probe(struct platform_device *pdev)
  1120. {
  1121. struct swr_mstr_ctrl *swrm;
  1122. struct swr_ctrl_platform_data *pdata;
  1123. u32 i, num_ports, port_num, port_type, ch_mask;
  1124. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1125. int ret = 0;
  1126. /* Allocate soundwire master driver structure */
  1127. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1128. GFP_KERNEL);
  1129. if (!swrm) {
  1130. ret = -ENOMEM;
  1131. goto err_memory_fail;
  1132. }
  1133. swrm->dev = &pdev->dev;
  1134. platform_set_drvdata(pdev, swrm);
  1135. swr_set_ctrl_data(&swrm->master, swrm);
  1136. pdata = dev_get_platdata(&pdev->dev);
  1137. if (!pdata) {
  1138. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1139. __func__);
  1140. ret = -EINVAL;
  1141. goto err_pdata_fail;
  1142. }
  1143. swrm->handle = (void *)pdata->handle;
  1144. if (!swrm->handle) {
  1145. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1146. __func__);
  1147. ret = -EINVAL;
  1148. goto err_pdata_fail;
  1149. }
  1150. if (!(of_property_read_u32(pdev->dev.of_node,
  1151. "swrm-io-base", &swrm->swrm_base_reg)))
  1152. ret = of_property_read_u32(pdev->dev.of_node,
  1153. "swrm-io-base", &swrm->swrm_base_reg);
  1154. if (!swrm->swrm_base_reg) {
  1155. swrm->read = pdata->read;
  1156. if (!swrm->read) {
  1157. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1158. __func__);
  1159. ret = -EINVAL;
  1160. goto err_pdata_fail;
  1161. }
  1162. swrm->write = pdata->write;
  1163. if (!swrm->write) {
  1164. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1165. __func__);
  1166. ret = -EINVAL;
  1167. goto err_pdata_fail;
  1168. }
  1169. swrm->bulk_write = pdata->bulk_write;
  1170. if (!swrm->bulk_write) {
  1171. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1172. __func__);
  1173. ret = -EINVAL;
  1174. goto err_pdata_fail;
  1175. }
  1176. } else {
  1177. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1178. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1179. }
  1180. swrm->clk = pdata->clk;
  1181. if (!swrm->clk) {
  1182. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1183. __func__);
  1184. ret = -EINVAL;
  1185. goto err_pdata_fail;
  1186. }
  1187. /* Parse soundwire port mapping */
  1188. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1189. &num_ports);
  1190. if (ret) {
  1191. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1192. goto err_pdata_fail;
  1193. }
  1194. swrm->num_ports = num_ports;
  1195. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1196. &map_size)) {
  1197. dev_err(swrm->dev, "missing port mapping\n");
  1198. goto err_pdata_fail;
  1199. }
  1200. map_length = map_size / (3 * sizeof(u32));
  1201. if (num_ports > SWR_MSTR_PORT_LEN) {
  1202. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1203. __func__);
  1204. ret = -EINVAL;
  1205. goto err_pdata_fail;
  1206. }
  1207. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1208. if (!temp) {
  1209. ret = -ENOMEM;
  1210. goto err_pdata_fail;
  1211. }
  1212. ret = of_property_read_u32_array(pdev->dev.of_node,
  1213. "qcom,swr-port-mapping", temp, 3 * map_length);
  1214. if (ret) {
  1215. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1216. __func__);
  1217. goto err_pdata_fail;
  1218. }
  1219. for (i = 0; i < map_length; i++) {
  1220. port_num = temp[3 * i];
  1221. port_type = temp[3 * i + 1];
  1222. ch_mask = temp[3 * i + 2];
  1223. if (port_num != old_port_num)
  1224. ch_iter = 0;
  1225. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1226. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1227. old_port_num = port_num;
  1228. }
  1229. devm_kfree(&pdev->dev, temp);
  1230. swrm->reg_irq = pdata->reg_irq;
  1231. swrm->master.read = swrm_read;
  1232. swrm->master.write = swrm_write;
  1233. swrm->master.bulk_write = swrm_bulk_write;
  1234. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1235. swrm->master.connect_port = swrm_connect_port;
  1236. swrm->master.disconnect_port = swrm_disconnect_port;
  1237. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1238. swrm->master.remove_from_group = swrm_remove_from_group;
  1239. swrm->master.dev.parent = &pdev->dev;
  1240. swrm->master.dev.of_node = pdev->dev.of_node;
  1241. swrm->master.num_port = 0;
  1242. swrm->rcmd_id = 0;
  1243. swrm->wcmd_id = 0;
  1244. swrm->slave_status = 0;
  1245. swrm->num_rx_chs = 0;
  1246. swrm->clk_ref_count = 0;
  1247. swrm->state = SWR_MSTR_RESUME;
  1248. init_completion(&swrm->reset);
  1249. init_completion(&swrm->broadcast);
  1250. mutex_init(&swrm->mlock);
  1251. mutex_init(&swrm->reslock);
  1252. mutex_init(&swrm->force_down_lock);
  1253. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1254. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1255. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1256. &swrm->num_dev);
  1257. if (ret) {
  1258. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1259. __func__, "qcom,swr-num-dev");
  1260. } else {
  1261. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1262. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1263. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1264. ret = -EINVAL;
  1265. goto err_pdata_fail;
  1266. }
  1267. }
  1268. if (swrm->reg_irq) {
  1269. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1270. SWR_IRQ_REGISTER);
  1271. if (ret) {
  1272. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1273. __func__, ret);
  1274. goto err_irq_fail;
  1275. }
  1276. } else {
  1277. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1278. if (swrm->irq < 0) {
  1279. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1280. __func__, swrm->irq);
  1281. goto err_irq_fail;
  1282. }
  1283. ret = request_threaded_irq(swrm->irq, NULL,
  1284. swr_mstr_interrupt,
  1285. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1286. "swr_master_irq", swrm);
  1287. if (ret) {
  1288. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1289. __func__, ret);
  1290. goto err_irq_fail;
  1291. }
  1292. }
  1293. ret = swr_register_master(&swrm->master);
  1294. if (ret) {
  1295. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1296. goto err_mstr_fail;
  1297. }
  1298. /* Add devices registered with board-info as the
  1299. * controller will be up now
  1300. */
  1301. swr_master_add_boarddevices(&swrm->master);
  1302. mutex_lock(&swrm->mlock);
  1303. swrm_clk_request(swrm, true);
  1304. ret = swrm_master_init(swrm);
  1305. if (ret < 0) {
  1306. dev_err(&pdev->dev,
  1307. "%s: Error in master Initialization , err %d\n",
  1308. __func__, ret);
  1309. mutex_unlock(&swrm->mlock);
  1310. goto err_mstr_fail;
  1311. }
  1312. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1313. mutex_unlock(&swrm->mlock);
  1314. if (pdev->dev.of_node)
  1315. of_register_swr_devices(&swrm->master);
  1316. dbgswrm = swrm;
  1317. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1318. if (!IS_ERR(debugfs_swrm_dent)) {
  1319. debugfs_peek = debugfs_create_file("swrm_peek",
  1320. S_IFREG | 0444, debugfs_swrm_dent,
  1321. (void *) "swrm_peek", &swrm_debug_ops);
  1322. debugfs_poke = debugfs_create_file("swrm_poke",
  1323. S_IFREG | 0444, debugfs_swrm_dent,
  1324. (void *) "swrm_poke", &swrm_debug_ops);
  1325. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1326. S_IFREG | 0444, debugfs_swrm_dent,
  1327. (void *) "swrm_reg_dump",
  1328. &swrm_debug_ops);
  1329. }
  1330. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1331. pm_runtime_use_autosuspend(&pdev->dev);
  1332. pm_runtime_set_active(&pdev->dev);
  1333. pm_runtime_enable(&pdev->dev);
  1334. pm_runtime_mark_last_busy(&pdev->dev);
  1335. return 0;
  1336. err_mstr_fail:
  1337. if (swrm->reg_irq)
  1338. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1339. swrm, SWR_IRQ_FREE);
  1340. else if (swrm->irq)
  1341. free_irq(swrm->irq, swrm);
  1342. err_irq_fail:
  1343. mutex_destroy(&swrm->mlock);
  1344. mutex_destroy(&swrm->reslock);
  1345. mutex_destroy(&swrm->force_down_lock);
  1346. err_pdata_fail:
  1347. err_memory_fail:
  1348. return ret;
  1349. }
  1350. static int swrm_remove(struct platform_device *pdev)
  1351. {
  1352. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1353. if (swrm->reg_irq)
  1354. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1355. swrm, SWR_IRQ_FREE);
  1356. else if (swrm->irq)
  1357. free_irq(swrm->irq, swrm);
  1358. pm_runtime_disable(&pdev->dev);
  1359. pm_runtime_set_suspended(&pdev->dev);
  1360. swr_unregister_master(&swrm->master);
  1361. mutex_destroy(&swrm->mlock);
  1362. mutex_destroy(&swrm->reslock);
  1363. mutex_destroy(&swrm->force_down_lock);
  1364. devm_kfree(&pdev->dev, swrm);
  1365. return 0;
  1366. }
  1367. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1368. {
  1369. u32 val;
  1370. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1371. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1372. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1373. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1374. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1375. swrm->state = SWR_MSTR_PAUSE;
  1376. return 0;
  1377. }
  1378. #ifdef CONFIG_PM
  1379. static int swrm_runtime_resume(struct device *dev)
  1380. {
  1381. struct platform_device *pdev = to_platform_device(dev);
  1382. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1383. int ret = 0;
  1384. struct swr_master *mstr = &swrm->master;
  1385. struct swr_device *swr_dev;
  1386. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1387. __func__, swrm->state);
  1388. mutex_lock(&swrm->reslock);
  1389. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1390. (swrm->state == SWR_MSTR_DOWN)) {
  1391. if (swrm->state == SWR_MSTR_DOWN) {
  1392. if (swrm_clk_request(swrm, true))
  1393. goto exit;
  1394. }
  1395. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1396. ret = swr_device_up(swr_dev);
  1397. if (ret) {
  1398. dev_err(dev,
  1399. "%s: failed to wakeup swr dev %d\n",
  1400. __func__, swr_dev->dev_num);
  1401. swrm_clk_request(swrm, false);
  1402. goto exit;
  1403. }
  1404. }
  1405. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1406. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1407. swrm_master_init(swrm);
  1408. }
  1409. exit:
  1410. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1411. mutex_unlock(&swrm->reslock);
  1412. return ret;
  1413. }
  1414. static int swrm_runtime_suspend(struct device *dev)
  1415. {
  1416. struct platform_device *pdev = to_platform_device(dev);
  1417. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1418. int ret = 0;
  1419. struct swr_master *mstr = &swrm->master;
  1420. struct swr_device *swr_dev;
  1421. int current_state = 0;
  1422. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1423. __func__, swrm->state);
  1424. mutex_lock(&swrm->reslock);
  1425. mutex_lock(&swrm->force_down_lock);
  1426. current_state = swrm->state;
  1427. mutex_unlock(&swrm->force_down_lock);
  1428. if ((current_state == SWR_MSTR_RESUME) ||
  1429. (current_state == SWR_MSTR_UP) ||
  1430. (current_state == SWR_MSTR_SSR)) {
  1431. if ((current_state != SWR_MSTR_SSR) &&
  1432. swrm_is_port_en(&swrm->master)) {
  1433. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1434. ret = -EBUSY;
  1435. goto exit;
  1436. }
  1437. swrm_clk_pause(swrm);
  1438. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1439. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1440. ret = swr_device_down(swr_dev);
  1441. if (ret) {
  1442. dev_err(dev,
  1443. "%s: failed to shutdown swr dev %d\n",
  1444. __func__, swr_dev->dev_num);
  1445. goto exit;
  1446. }
  1447. }
  1448. swrm_clk_request(swrm, false);
  1449. }
  1450. exit:
  1451. mutex_unlock(&swrm->reslock);
  1452. return ret;
  1453. }
  1454. #endif /* CONFIG_PM */
  1455. static int swrm_device_down(struct device *dev)
  1456. {
  1457. struct platform_device *pdev = to_platform_device(dev);
  1458. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1459. int ret = 0;
  1460. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1461. mutex_lock(&swrm->force_down_lock);
  1462. swrm->state = SWR_MSTR_SSR;
  1463. mutex_unlock(&swrm->force_down_lock);
  1464. /* Use pm runtime function to tear down */
  1465. ret = pm_runtime_put_sync_suspend(dev);
  1466. pm_runtime_get_noresume(dev);
  1467. return ret;
  1468. }
  1469. /**
  1470. * swrm_wcd_notify - parent device can notify to soundwire master through
  1471. * this function
  1472. * @pdev: pointer to platform device structure
  1473. * @id: command id from parent to the soundwire master
  1474. * @data: data from parent device to soundwire master
  1475. */
  1476. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1477. {
  1478. struct swr_mstr_ctrl *swrm;
  1479. int ret = 0;
  1480. struct swr_master *mstr;
  1481. struct swr_device *swr_dev;
  1482. if (!pdev) {
  1483. pr_err("%s: pdev is NULL\n", __func__);
  1484. return -EINVAL;
  1485. }
  1486. swrm = platform_get_drvdata(pdev);
  1487. if (!swrm) {
  1488. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1489. return -EINVAL;
  1490. }
  1491. mstr = &swrm->master;
  1492. switch (id) {
  1493. case SWR_DEVICE_DOWN:
  1494. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1495. mutex_lock(&swrm->mlock);
  1496. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1497. (swrm->state == SWR_MSTR_DOWN))
  1498. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1499. __func__, swrm->state);
  1500. else
  1501. swrm_device_down(&pdev->dev);
  1502. mutex_unlock(&swrm->mlock);
  1503. break;
  1504. case SWR_DEVICE_UP:
  1505. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1506. mutex_lock(&swrm->mlock);
  1507. mutex_lock(&swrm->reslock);
  1508. if ((swrm->state == SWR_MSTR_RESUME) ||
  1509. (swrm->state == SWR_MSTR_UP)) {
  1510. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1511. __func__, swrm->state);
  1512. } else {
  1513. pm_runtime_mark_last_busy(&pdev->dev);
  1514. mutex_unlock(&swrm->reslock);
  1515. pm_runtime_get_sync(&pdev->dev);
  1516. mutex_lock(&swrm->reslock);
  1517. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1518. ret = swr_reset_device(swr_dev);
  1519. if (ret) {
  1520. dev_err(swrm->dev,
  1521. "%s: failed to reset swr device %d\n",
  1522. __func__, swr_dev->dev_num);
  1523. swrm_clk_request(swrm, false);
  1524. }
  1525. }
  1526. pm_runtime_mark_last_busy(&pdev->dev);
  1527. pm_runtime_put_autosuspend(&pdev->dev);
  1528. }
  1529. mutex_unlock(&swrm->reslock);
  1530. mutex_unlock(&swrm->mlock);
  1531. break;
  1532. case SWR_SET_NUM_RX_CH:
  1533. if (!data) {
  1534. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1535. ret = -EINVAL;
  1536. } else {
  1537. mutex_lock(&swrm->mlock);
  1538. swrm->num_rx_chs = *(int *)data;
  1539. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1540. list_for_each_entry(swr_dev, &mstr->devices,
  1541. dev_list) {
  1542. ret = swr_set_device_group(swr_dev,
  1543. SWR_BROADCAST);
  1544. if (ret)
  1545. dev_err(swrm->dev,
  1546. "%s: set num ch failed\n",
  1547. __func__);
  1548. }
  1549. } else {
  1550. list_for_each_entry(swr_dev, &mstr->devices,
  1551. dev_list) {
  1552. ret = swr_set_device_group(swr_dev,
  1553. SWR_GROUP_NONE);
  1554. if (ret)
  1555. dev_err(swrm->dev,
  1556. "%s: set num ch failed\n",
  1557. __func__);
  1558. }
  1559. }
  1560. mutex_unlock(&swrm->mlock);
  1561. }
  1562. break;
  1563. default:
  1564. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1565. __func__, id);
  1566. break;
  1567. }
  1568. return ret;
  1569. }
  1570. EXPORT_SYMBOL(swrm_wcd_notify);
  1571. #ifdef CONFIG_PM_SLEEP
  1572. static int swrm_suspend(struct device *dev)
  1573. {
  1574. int ret = -EBUSY;
  1575. struct platform_device *pdev = to_platform_device(dev);
  1576. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1577. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1578. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1579. ret = swrm_runtime_suspend(dev);
  1580. if (!ret) {
  1581. /*
  1582. * Synchronize runtime-pm and system-pm states:
  1583. * At this point, we are already suspended. If
  1584. * runtime-pm still thinks its active, then
  1585. * make sure its status is in sync with HW
  1586. * status. The three below calls let the
  1587. * runtime-pm know that we are suspended
  1588. * already without re-invoking the suspend
  1589. * callback
  1590. */
  1591. pm_runtime_disable(dev);
  1592. pm_runtime_set_suspended(dev);
  1593. pm_runtime_enable(dev);
  1594. }
  1595. }
  1596. if (ret == -EBUSY) {
  1597. /*
  1598. * There is a possibility that some audio stream is active
  1599. * during suspend. We dont want to return suspend failure in
  1600. * that case so that display and relevant components can still
  1601. * go to suspend.
  1602. * If there is some other error, then it should be passed-on
  1603. * to system level suspend
  1604. */
  1605. ret = 0;
  1606. }
  1607. return ret;
  1608. }
  1609. static int swrm_resume(struct device *dev)
  1610. {
  1611. int ret = 0;
  1612. struct platform_device *pdev = to_platform_device(dev);
  1613. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1614. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1615. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1616. ret = swrm_runtime_resume(dev);
  1617. if (!ret) {
  1618. pm_runtime_mark_last_busy(dev);
  1619. pm_request_autosuspend(dev);
  1620. }
  1621. }
  1622. return ret;
  1623. }
  1624. #endif /* CONFIG_PM_SLEEP */
  1625. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1626. SET_SYSTEM_SLEEP_PM_OPS(
  1627. swrm_suspend,
  1628. swrm_resume
  1629. )
  1630. SET_RUNTIME_PM_OPS(
  1631. swrm_runtime_suspend,
  1632. swrm_runtime_resume,
  1633. NULL
  1634. )
  1635. };
  1636. static const struct of_device_id swrm_dt_match[] = {
  1637. {
  1638. .compatible = "qcom,swr-mstr",
  1639. },
  1640. {}
  1641. };
  1642. static struct platform_driver swr_mstr_driver = {
  1643. .probe = swrm_probe,
  1644. .remove = swrm_remove,
  1645. .driver = {
  1646. .name = SWR_WCD_NAME,
  1647. .owner = THIS_MODULE,
  1648. .pm = &swrm_dev_pm_ops,
  1649. .of_match_table = swrm_dt_match,
  1650. },
  1651. };
  1652. static int __init swrm_init(void)
  1653. {
  1654. return platform_driver_register(&swr_mstr_driver);
  1655. }
  1656. module_init(swrm_init);
  1657. static void __exit swrm_exit(void)
  1658. {
  1659. platform_driver_unregister(&swr_mstr_driver);
  1660. }
  1661. module_exit(swrm_exit);
  1662. MODULE_LICENSE("GPL v2");
  1663. MODULE_DESCRIPTION("SoundWire Master Controller");
  1664. MODULE_ALIAS("platform:swr-mstr");