htt.h 634 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122
  1. /*
  2. * Copyright (c) 2011-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. /**
  27. * @file htt.h
  28. *
  29. * @details the public header file of HTT layer
  30. */
  31. #ifndef _HTT_H_
  32. #define _HTT_H_
  33. #include <htt_deps.h>
  34. #include <htt_common.h>
  35. /*
  36. * Unless explicitly specified to use 64 bits to represent physical addresses
  37. * (or more precisely, bus addresses), default to 32 bits.
  38. */
  39. #ifndef HTT_PADDR64
  40. #define HTT_PADDR64 0
  41. #endif
  42. #ifndef offsetof
  43. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  44. #endif
  45. /*
  46. * HTT version history:
  47. * 1.0 initial numbered version
  48. * 1.1 modifications to STATS messages.
  49. * These modifications are not backwards compatible, but since the
  50. * STATS messages themselves are non-essential (they are for debugging),
  51. * the 1.1 version of the HTT message library as a whole is compatible
  52. * with the 1.0 version.
  53. * 1.2 reset mask IE added to STATS_REQ message
  54. * 1.3 stat config IE added to STATS_REQ message
  55. *----
  56. * 2.0 FW rx PPDU desc added to RX_IND message
  57. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  58. *----
  59. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  60. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  61. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  62. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  63. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  64. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  65. * 3.5 Added flush and fail stats in rx_reorder stats structure
  66. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  67. * 3.7 Made changes to support EOS Mac_core 3.0
  68. * 3.8 Added txq_group information element definition;
  69. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  70. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  71. * Allow buffer addresses in bus-address format to be stored as
  72. * either 32 bits or 64 bits.
  73. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  74. * messages to specify which HTT options to use.
  75. * Initial TLV options cover:
  76. * - whether to use 32 or 64 bits to represent LL bus addresses
  77. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  78. * - how many tx queue groups to use
  79. * 3.11 Expand rx debug stats:
  80. * - Expand the rx_reorder_stats struct with stats about successful and
  81. * failed rx buffer allcoations.
  82. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  83. * the supply, allocation, use, and recycling of rx buffers for the
  84. * "remote ring" of rx buffers in host member in LL systems.
  85. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  86. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  87. * 3.13 Add constants + macros to support 64-bit address format for the
  88. * tx fragments descriptor, the rx ring buffer, and the rx ring
  89. * index shadow register.
  90. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  91. * - Add htt_tx_msdu_desc_ext_t struct def.
  92. * - Add TLV to specify whether the target supports the HTT tx MSDU
  93. * extension descriptor.
  94. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  95. * "extension" bit, to specify whether a HTT tx MSDU extension
  96. * descriptor is present.
  97. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  98. * (This allows the host to obtain key information about the MSDU
  99. * from a memory location already in the cache, rather than taking a
  100. * cache miss for each MSDU by reading the HW rx descs.)
  101. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  102. * whether a copy-engine classification result is appended to TX_FRM.
  103. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  104. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  105. * tx frames in the target after the peer has already been deleted.
  106. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  107. * 3.20 Expand rx_reorder_stats.
  108. * 3.21 Add optional rx channel spec to HL RX_IND.
  109. * 3.22 Expand rx_reorder_stats
  110. * (distinguish duplicates within vs. outside block ack window)
  111. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  112. * The justified rate is calculated by two steps. The first is to multiply
  113. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  114. * by a low pass filter.
  115. * This change allows HL download scheduling to consider the WLAN rate
  116. * that will be used for transmitting the downloaded frames.
  117. * 3.24 Expand rx_reorder_stats
  118. * (add counter for decrypt / MIC errors)
  119. * 3.25 Expand rx_reorder_stats
  120. * (add counter of frames received into both local + remote rings)
  121. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  122. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  123. * 3.27 Add a new interface for flow-control. The following t2h messages have
  124. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  125. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  126. * 3.28 Add a new interface for ring interface change. The following two h2t
  127. * and one t2h messages have been included:
  128. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  129. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  130. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  131. * information elements passed from the host to a Lithium target,
  132. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  133. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  134. * targets).
  135. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  136. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  137. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  138. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  139. * sharing stats
  140. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  141. * 3.34 Add HW_PEER_ID field to PEER_MAP
  142. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  143. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  144. * not yet in use)
  145. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  146. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  147. * 3.38 Add holes_no_filled field to rx_reorder_stats
  148. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  149. * 3.40 Add optional timestamps in the HTT tx completion
  150. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  151. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  152. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  153. * 3.44 Add htt_tx_wbm_completion_v2
  154. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  155. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  156. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  157. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  158. * HTT_T2H_MSG_TYPE_PKTLOG
  159. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  160. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  161. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  162. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  163. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  165. * 3.55 Add initiator / responder flags to RX_DELBA indication
  166. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  167. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  168. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  169. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  170. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  171. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  172. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  173. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  174. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  175. * array to the end of HTT_T2H TX_COMPL_IND msg
  176. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  177. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  178. * for a MSDU.
  179. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  180. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  181. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  182. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  183. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  184. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  185. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  186. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  187. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  188. * htt_tx_data_hdr_information
  189. * 3.73 Add channel pre-calibration data upload and download messages defs for
  190. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  191. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  192. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  193. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  194. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  195. * 3.78 Add htt_ppdu_id def.
  196. * 3.79 Add HTT_NUM_AC_WMM def.
  197. */
  198. #define HTT_CURRENT_VERSION_MAJOR 3
  199. #define HTT_CURRENT_VERSION_MINOR 79
  200. #define HTT_NUM_TX_FRAG_DESC 1024
  201. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  202. #define HTT_CHECK_SET_VAL(field, val) \
  203. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  204. /* macros to assist in sign-extending fields from HTT messages */
  205. #define HTT_SIGN_BIT_MASK(field) \
  206. ((field ## _M + (1 << field ## _S)) >> 1)
  207. #define HTT_SIGN_BIT(_val, field) \
  208. (_val & HTT_SIGN_BIT_MASK(field))
  209. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  210. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  211. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  212. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  213. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  214. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  215. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  216. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  217. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  218. /*
  219. * TEMPORARY:
  220. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  221. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  222. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  223. * updated.
  224. */
  225. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  226. /*
  227. * TEMPORARY:
  228. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  229. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  230. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  231. * updated.
  232. */
  233. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  234. /* HTT Access Category values */
  235. enum HTT_AC_WMM {
  236. /* WMM Access Categories */
  237. HTT_AC_WMM_BE = 0x0,
  238. HTT_AC_WMM_BK = 0x1,
  239. HTT_AC_WMM_VI = 0x2,
  240. HTT_AC_WMM_VO = 0x3,
  241. HTT_NUM_AC_WMM = 0x4,
  242. /* extension Access Categories */
  243. HTT_AC_EXT_NON_QOS = 0x4,
  244. HTT_AC_EXT_UCAST_MGMT = 0x5,
  245. HTT_AC_EXT_MCAST_DATA = 0x6,
  246. HTT_AC_EXT_MCAST_MGMT = 0x7,
  247. };
  248. enum HTT_AC_WMM_MASK {
  249. /* WMM Access Categories */
  250. HTT_AC_WMM_BE_MASK = (1 << HTT_AC_WMM_BE),
  251. HTT_AC_WMM_BK_MASK = (1 << HTT_AC_WMM_BK),
  252. HTT_AC_WMM_VI_MASK = (1 << HTT_AC_WMM_VI),
  253. HTT_AC_WMM_VO_MASK = (1 << HTT_AC_WMM_VO),
  254. /* extension Access Categories */
  255. HTT_AC_EXT_NON_QOS_MASK = (1 << HTT_AC_EXT_NON_QOS),
  256. HTT_AC_EXT_UCAST_MGMT_MASK = (1 << HTT_AC_EXT_UCAST_MGMT),
  257. HTT_AC_EXT_MCAST_DATA_MASK = (1 << HTT_AC_EXT_MCAST_DATA),
  258. HTT_AC_EXT_MCAST_MGMT_MASK = (1 << HTT_AC_EXT_MCAST_MGMT),
  259. };
  260. #define HTT_AC_MASK_WMM \
  261. (HTT_AC_WMM_BE_MASK | HTT_AC_WMM_BK_MASK | \
  262. HTT_AC_WMM_VI_MASK | HTT_AC_WMM_VO_MASK)
  263. #define HTT_AC_MASK_EXT \
  264. (HTT_AC_EXT_NON_QOS_MASK | HTT_AC_EXT_UCAST_MGMT_MASK | \
  265. HTT_AC_EXT_MCAST_DATA_MASK | HTT_AC_EXT_MCAST_MGMT_MASK)
  266. #define HTT_AC_MASK_ALL (HTT_AC_MASK_WMM | HTT_AC_MASK_EXT)
  267. /*
  268. * htt_dbg_stats_type -
  269. * bit positions for each stats type within a stats type bitmask
  270. * The bitmask contains 24 bits.
  271. */
  272. enum htt_dbg_stats_type {
  273. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  274. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  275. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  276. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  277. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  278. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  279. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  280. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  281. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  282. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  283. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  284. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  285. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  286. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  287. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  288. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  289. /* bits 16-23 currently reserved */
  290. /* keep this last */
  291. HTT_DBG_NUM_STATS
  292. };
  293. /*=== HTT option selection TLVs ===
  294. * Certain HTT messages have alternatives or options.
  295. * For such cases, the host and target need to agree on which option to use.
  296. * Option specification TLVs can be appended to the VERSION_REQ and
  297. * VERSION_CONF messages to select options other than the default.
  298. * These TLVs are entirely optional - if they are not provided, there is a
  299. * well-defined default for each option. If they are provided, they can be
  300. * provided in any order. Each TLV can be present or absent independent of
  301. * the presence / absence of other TLVs.
  302. *
  303. * The HTT option selection TLVs use the following format:
  304. * |31 16|15 8|7 0|
  305. * |---------------------------------+----------------+----------------|
  306. * | value (payload) | length | tag |
  307. * |-------------------------------------------------------------------|
  308. * The value portion need not be only 2 bytes; it can be extended by any
  309. * integer number of 4-byte units. The total length of the TLV, including
  310. * the tag and length fields, must be a multiple of 4 bytes. The length
  311. * field specifies the total TLV size in 4-byte units. Thus, the typical
  312. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  313. * field, would store 0x1 in its length field, to show that the TLV occupies
  314. * a single 4-byte unit.
  315. */
  316. /*--- TLV header format - applies to all HTT option TLVs ---*/
  317. enum HTT_OPTION_TLV_TAGS {
  318. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  319. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  320. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  321. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  322. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  323. };
  324. PREPACK struct htt_option_tlv_header_t {
  325. A_UINT8 tag;
  326. A_UINT8 length;
  327. } POSTPACK;
  328. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  329. #define HTT_OPTION_TLV_TAG_S 0
  330. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  331. #define HTT_OPTION_TLV_LENGTH_S 8
  332. /*
  333. * value0 - 16 bit value field stored in word0
  334. * The TLV's value field may be longer than 2 bytes, in which case
  335. * the remainder of the value is stored in word1, word2, etc.
  336. */
  337. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  338. #define HTT_OPTION_TLV_VALUE0_S 16
  339. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  340. do { \
  341. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  342. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  343. } while (0)
  344. #define HTT_OPTION_TLV_TAG_GET(word) \
  345. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  346. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  347. do { \
  348. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  349. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  350. } while (0)
  351. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  352. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  353. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  354. do { \
  355. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  356. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  357. } while (0)
  358. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  359. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  360. /*--- format of specific HTT option TLVs ---*/
  361. /*
  362. * HTT option TLV for specifying LL bus address size
  363. * Some chips require bus addresses used by the target to access buffers
  364. * within the host's memory to be 32 bits; others require bus addresses
  365. * used by the target to access buffers within the host's memory to be
  366. * 64 bits.
  367. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  368. * a suffix to the VERSION_CONF message to specify which bus address format
  369. * the target requires.
  370. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  371. * default to providing bus addresses to the target in 32-bit format.
  372. */
  373. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  374. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  375. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  376. };
  377. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  378. struct htt_option_tlv_header_t hdr;
  379. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  380. } POSTPACK;
  381. /*
  382. * HTT option TLV for specifying whether HL systems should indicate
  383. * over-the-air tx completion for individual frames, or should instead
  384. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  385. * requests an OTA tx completion for a particular tx frame.
  386. * This option does not apply to LL systems, where the TX_COMPL_IND
  387. * is mandatory.
  388. * This option is primarily intended for HL systems in which the tx frame
  389. * downloads over the host --> target bus are as slow as or slower than
  390. * the transmissions over the WLAN PHY. For cases where the bus is faster
  391. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  392. * and consquently will send one TX_COMPL_IND message that covers several
  393. * tx frames. For cases where the WLAN PHY is faster than the bus,
  394. * the target will end up transmitting very short A-MPDUs, and consequently
  395. * sending many TX_COMPL_IND messages, which each cover a very small number
  396. * of tx frames.
  397. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  398. * a suffix to the VERSION_REQ message to request whether the host desires to
  399. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  400. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  401. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  402. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  403. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  404. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  405. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  406. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  407. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  408. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  409. * TLV.
  410. */
  411. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  412. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  413. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  414. };
  415. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  416. struct htt_option_tlv_header_t hdr;
  417. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  418. } POSTPACK;
  419. /*
  420. * HTT option TLV for specifying how many tx queue groups the target
  421. * may establish.
  422. * This TLV specifies the maximum value the target may send in the
  423. * txq_group_id field of any TXQ_GROUP information elements sent by
  424. * the target to the host. This allows the host to pre-allocate an
  425. * appropriate number of tx queue group structs.
  426. *
  427. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  428. * a suffix to the VERSION_REQ message to specify whether the host supports
  429. * tx queue groups at all, and if so if there is any limit on the number of
  430. * tx queue groups that the host supports.
  431. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  432. * a suffix to the VERSION_CONF message. If the host has specified in the
  433. * VER_REQ message a limit on the number of tx queue groups the host can
  434. * supprt, the target shall limit its specification of the maximum tx groups
  435. * to be no larger than this host-specified limit.
  436. *
  437. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  438. * shall preallocate 4 tx queue group structs, and the target shall not
  439. * specify a txq_group_id larger than 3.
  440. */
  441. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  442. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  443. /*
  444. * values 1 through N specify the max number of tx queue groups
  445. * the sender supports
  446. */
  447. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  448. };
  449. /* TEMPORARY backwards-compatibility alias for a typo fix -
  450. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  451. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  452. * to support the old name (with the typo) until all references to the
  453. * old name are replaced with the new name.
  454. */
  455. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  456. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  457. struct htt_option_tlv_header_t hdr;
  458. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  459. } POSTPACK;
  460. /*
  461. * HTT option TLV for specifying whether the target supports an extended
  462. * version of the HTT tx descriptor. If the target provides this TLV
  463. * and specifies in the TLV that the target supports an extended version
  464. * of the HTT tx descriptor, the target must check the "extension" bit in
  465. * the HTT tx descriptor, and if the extension bit is set, to expect a
  466. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  467. * descriptor. Furthermore, the target must provide room for the HTT
  468. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  469. * This option is intended for systems where the host needs to explicitly
  470. * control the transmission parameters such as tx power for individual
  471. * tx frames.
  472. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  473. * as a suffix to the VERSION_CONF message to explicitly specify whether
  474. * the target supports the HTT tx MSDU extension descriptor.
  475. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  476. * by the host as lack of target support for the HTT tx MSDU extension
  477. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  478. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  479. * the HTT tx MSDU extension descriptor.
  480. * The host is not required to provide the HTT tx MSDU extension descriptor
  481. * just because the target supports it; the target must check the
  482. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  483. * extension descriptor is present.
  484. */
  485. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  486. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  487. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  488. };
  489. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  490. struct htt_option_tlv_header_t hdr;
  491. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  492. } POSTPACK;
  493. /*=== host -> target messages ===============================================*/
  494. enum htt_h2t_msg_type {
  495. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  496. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  497. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  498. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  499. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  500. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  501. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  502. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  503. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  504. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  505. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  506. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  507. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  508. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  509. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  510. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  511. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  512. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  513. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  514. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  515. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  516. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  517. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  518. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  519. /* keep this last */
  520. HTT_H2T_NUM_MSGS
  521. };
  522. /*
  523. * HTT host to target message type -
  524. * stored in bits 7:0 of the first word of the message
  525. */
  526. #define HTT_H2T_MSG_TYPE_M 0xff
  527. #define HTT_H2T_MSG_TYPE_S 0
  528. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  529. do { \
  530. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  531. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  532. } while (0)
  533. #define HTT_H2T_MSG_TYPE_GET(word) \
  534. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  535. /**
  536. * @brief host -> target version number request message definition
  537. *
  538. * |31 24|23 16|15 8|7 0|
  539. * |----------------+----------------+----------------+----------------|
  540. * | reserved | msg type |
  541. * |-------------------------------------------------------------------|
  542. * : option request TLV (optional) |
  543. * :...................................................................:
  544. *
  545. * The VER_REQ message may consist of a single 4-byte word, or may be
  546. * extended with TLVs that specify which HTT options the host is requesting
  547. * from the target.
  548. * The following option TLVs may be appended to the VER_REQ message:
  549. * - HL_SUPPRESS_TX_COMPL_IND
  550. * - HL_MAX_TX_QUEUE_GROUPS
  551. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  552. * may be appended to the VER_REQ message (but only one TLV of each type).
  553. *
  554. * Header fields:
  555. * - MSG_TYPE
  556. * Bits 7:0
  557. * Purpose: identifies this as a version number request message
  558. * Value: 0x0
  559. */
  560. #define HTT_VER_REQ_BYTES 4
  561. /* TBDXXX: figure out a reasonable number */
  562. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  563. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  564. /**
  565. * @brief HTT tx MSDU descriptor
  566. *
  567. * @details
  568. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  569. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  570. * the target firmware needs for the FW's tx processing, particularly
  571. * for creating the HW msdu descriptor.
  572. * The same HTT tx descriptor is used for HL and LL systems, though
  573. * a few fields within the tx descriptor are used only by LL or
  574. * only by HL.
  575. * The HTT tx descriptor is defined in two manners: by a struct with
  576. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  577. * definitions.
  578. * The target should use the struct def, for simplicitly and clarity,
  579. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  580. * neutral. Specifically, the host shall use the get/set macros built
  581. * around the mask + shift defs.
  582. */
  583. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  584. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  585. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  586. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  587. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  588. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  589. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  590. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  591. #define HTT_TX_VDEV_ID_WORD 0
  592. #define HTT_TX_VDEV_ID_MASK 0x3f
  593. #define HTT_TX_VDEV_ID_SHIFT 16
  594. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  595. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  596. #define HTT_TX_MSDU_LEN_DWORD 1
  597. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  598. /*
  599. * HTT_VAR_PADDR macros
  600. * Allow physical / bus addresses to be either a single 32-bit value,
  601. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  602. */
  603. #define HTT_VAR_PADDR32(var_name) \
  604. A_UINT32 var_name
  605. #define HTT_VAR_PADDR64_LE(var_name) \
  606. struct { \
  607. /* little-endian: lo precedes hi */ \
  608. A_UINT32 lo; \
  609. A_UINT32 hi; \
  610. } var_name
  611. /*
  612. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  613. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  614. * addresses are stored in a XXX-bit field.
  615. * This macro is used to define both htt_tx_msdu_desc32_t and
  616. * htt_tx_msdu_desc64_t structs.
  617. */
  618. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  619. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  620. { \
  621. /* DWORD 0: flags and meta-data */ \
  622. A_UINT32 \
  623. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  624. \
  625. /* pkt_subtype - \
  626. * Detailed specification of the tx frame contents, extending the \
  627. * general specification provided by pkt_type. \
  628. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  629. * pkt_type | pkt_subtype \
  630. * ============================================================== \
  631. * 802.3 | bit 0:3 - Reserved \
  632. * | bit 4: 0x0 - Copy-Engine Classification Results \
  633. * | not appended to the HTT message \
  634. * | 0x1 - Copy-Engine Classification Results \
  635. * | appended to the HTT message in the \
  636. * | format: \
  637. * | [HTT tx desc, frame header, \
  638. * | CE classification results] \
  639. * | The CE classification results begin \
  640. * | at the next 4-byte boundary after \
  641. * | the frame header. \
  642. * ------------+------------------------------------------------- \
  643. * Eth2 | bit 0:3 - Reserved \
  644. * | bit 4: 0x0 - Copy-Engine Classification Results \
  645. * | not appended to the HTT message \
  646. * | 0x1 - Copy-Engine Classification Results \
  647. * | appended to the HTT message. \
  648. * | See the above specification of the \
  649. * | CE classification results location. \
  650. * ------------+------------------------------------------------- \
  651. * native WiFi | bit 0:3 - Reserved \
  652. * | bit 4: 0x0 - Copy-Engine Classification Results \
  653. * | not appended to the HTT message \
  654. * | 0x1 - Copy-Engine Classification Results \
  655. * | appended to the HTT message. \
  656. * | See the above specification of the \
  657. * | CE classification results location. \
  658. * ------------+------------------------------------------------- \
  659. * mgmt | 0x0 - 802.11 MAC header absent \
  660. * | 0x1 - 802.11 MAC header present \
  661. * ------------+------------------------------------------------- \
  662. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  663. * | 0x1 - 802.11 MAC header present \
  664. * | bit 1: 0x0 - allow aggregation \
  665. * | 0x1 - don't allow aggregation \
  666. * | bit 2: 0x0 - perform encryption \
  667. * | 0x1 - don't perform encryption \
  668. * | bit 3: 0x0 - perform tx classification / queuing \
  669. * | 0x1 - don't perform tx classification; \
  670. * | insert the frame into the "misc" \
  671. * | tx queue \
  672. * | bit 4: 0x0 - Copy-Engine Classification Results \
  673. * | not appended to the HTT message \
  674. * | 0x1 - Copy-Engine Classification Results \
  675. * | appended to the HTT message. \
  676. * | See the above specification of the \
  677. * | CE classification results location. \
  678. */ \
  679. pkt_subtype: 5, \
  680. \
  681. /* pkt_type - \
  682. * General specification of the tx frame contents. \
  683. * The htt_pkt_type enum should be used to specify and check the \
  684. * value of this field. \
  685. */ \
  686. pkt_type: 3, \
  687. \
  688. /* vdev_id - \
  689. * ID for the vdev that is sending this tx frame. \
  690. * For certain non-standard packet types, e.g. pkt_type == raw \
  691. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  692. * This field is used primarily for determining where to queue \
  693. * broadcast and multicast frames. \
  694. */ \
  695. vdev_id: 6, \
  696. /* ext_tid - \
  697. * The extended traffic ID. \
  698. * If the TID is unknown, the extended TID is set to \
  699. * HTT_TX_EXT_TID_INVALID. \
  700. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  701. * value of the QoS TID. \
  702. * If the tx frame is non-QoS data, then the extended TID is set to \
  703. * HTT_TX_EXT_TID_NON_QOS. \
  704. * If the tx frame is multicast or broadcast, then the extended TID \
  705. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  706. */ \
  707. ext_tid: 5, \
  708. \
  709. /* postponed - \
  710. * This flag indicates whether the tx frame has been downloaded to \
  711. * the target before but discarded by the target, and now is being \
  712. * downloaded again; or if this is a new frame that is being \
  713. * downloaded for the first time. \
  714. * This flag allows the target to determine the correct order for \
  715. * transmitting new vs. old frames. \
  716. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  717. * This flag only applies to HL systems, since in LL systems, \
  718. * the tx flow control is handled entirely within the target. \
  719. */ \
  720. postponed: 1, \
  721. \
  722. /* extension - \
  723. * This flag indicates whether a HTT tx MSDU extension descriptor \
  724. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  725. * \
  726. * 0x0 - no extension MSDU descriptor is present \
  727. * 0x1 - an extension MSDU descriptor immediately follows the \
  728. * regular MSDU descriptor \
  729. */ \
  730. extension: 1, \
  731. \
  732. /* cksum_offload - \
  733. * This flag indicates whether checksum offload is enabled or not \
  734. * for this frame. Target FW use this flag to turn on HW checksumming \
  735. * 0x0 - No checksum offload \
  736. * 0x1 - L3 header checksum only \
  737. * 0x2 - L4 checksum only \
  738. * 0x3 - L3 header checksum + L4 checksum \
  739. */ \
  740. cksum_offload: 2, \
  741. \
  742. /* tx_comp_req - \
  743. * This flag indicates whether Tx Completion \
  744. * from fw is required or not. \
  745. * This flag is only relevant if tx completion is not \
  746. * universally enabled. \
  747. * For all LL systems, tx completion is mandatory, \
  748. * so this flag will be irrelevant. \
  749. * For HL systems tx completion is optional, but HL systems in which \
  750. * the bus throughput exceeds the WLAN throughput will \
  751. * probably want to always use tx completion, and thus \
  752. * would not check this flag. \
  753. * This flag is required when tx completions are not used universally, \
  754. * but are still required for certain tx frames for which \
  755. * an OTA delivery acknowledgment is needed by the host. \
  756. * In practice, this would be for HL systems in which the \
  757. * bus throughput is less than the WLAN throughput. \
  758. * \
  759. * 0x0 - Tx Completion Indication from Fw not required \
  760. * 0x1 - Tx Completion Indication from Fw is required \
  761. */ \
  762. tx_compl_req: 1; \
  763. \
  764. \
  765. /* DWORD 1: MSDU length and ID */ \
  766. A_UINT32 \
  767. len: 16, /* MSDU length, in bytes */ \
  768. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  769. * and this id is used to calculate fragmentation \
  770. * descriptor pointer inside the target based on \
  771. * the base address, configured inside the target. \
  772. */ \
  773. \
  774. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  775. /* frags_desc_ptr - \
  776. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  777. * where the tx frame's fragments reside in memory. \
  778. * This field only applies to LL systems, since in HL systems the \
  779. * (degenerate single-fragment) fragmentation descriptor is created \
  780. * within the target. \
  781. */ \
  782. _paddr__frags_desc_ptr_; \
  783. \
  784. /* DWORD 3 (or 4): peerid, chanfreq */ \
  785. /* \
  786. * Peer ID : Target can use this value to know which peer-id packet \
  787. * destined to. \
  788. * It's intended to be specified by host in case of NAWDS. \
  789. */ \
  790. A_UINT16 peerid; \
  791. \
  792. /* \
  793. * Channel frequency: This identifies the desired channel \
  794. * frequency (in mhz) for tx frames. This is used by FW to help \
  795. * determine when it is safe to transmit or drop frames for \
  796. * off-channel operation. \
  797. * The default value of zero indicates to FW that the corresponding \
  798. * VDEV's home channel (if there is one) is the desired channel \
  799. * frequency. \
  800. */ \
  801. A_UINT16 chanfreq; \
  802. \
  803. /* Reason reserved is commented is increasing the htt structure size \
  804. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  805. * A_UINT32 reserved_dword3_bits0_31; \
  806. */ \
  807. } POSTPACK
  808. /* define a htt_tx_msdu_desc32_t type */
  809. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  810. /* define a htt_tx_msdu_desc64_t type */
  811. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  812. /*
  813. * Make htt_tx_msdu_desc_t be an alias for either
  814. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  815. */
  816. #if HTT_PADDR64
  817. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  818. #else
  819. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  820. #endif
  821. /* decriptor information for Management frame*/
  822. /*
  823. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  824. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  825. */
  826. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  827. extern A_UINT32 mgmt_hdr_len;
  828. PREPACK struct htt_mgmt_tx_desc_t {
  829. A_UINT32 msg_type;
  830. #if HTT_PADDR64
  831. A_UINT64 frag_paddr; /* DMAble address of the data */
  832. #else
  833. A_UINT32 frag_paddr; /* DMAble address of the data */
  834. #endif
  835. A_UINT32 desc_id; /* returned to host during completion
  836. * to free the meory*/
  837. A_UINT32 len; /* Fragment length */
  838. A_UINT32 vdev_id; /* virtual device ID*/
  839. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  840. } POSTPACK;
  841. PREPACK struct htt_mgmt_tx_compl_ind {
  842. A_UINT32 desc_id;
  843. A_UINT32 status;
  844. } POSTPACK;
  845. /*
  846. * This SDU header size comes from the summation of the following:
  847. * 1. Max of:
  848. * a. Native WiFi header, for native WiFi frames: 24 bytes
  849. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  850. * b. 802.11 header, for raw frames: 36 bytes
  851. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  852. * QoS header, HT header)
  853. * c. 802.3 header, for ethernet frames: 14 bytes
  854. * (destination address, source address, ethertype / length)
  855. * 2. Max of:
  856. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  857. * b. IPv6 header, up through the Traffic Class: 2 bytes
  858. * 3. 802.1Q VLAN header: 4 bytes
  859. * 4. LLC/SNAP header: 8 bytes
  860. */
  861. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  862. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  863. #define HTT_TX_HDR_SIZE_ETHERNET 14
  864. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  865. A_COMPILE_TIME_ASSERT(
  866. htt_encap_hdr_size_max_check_nwifi,
  867. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  868. A_COMPILE_TIME_ASSERT(
  869. htt_encap_hdr_size_max_check_enet,
  870. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  871. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  872. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  873. #define HTT_TX_HDR_SIZE_802_1Q 4
  874. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  875. #define HTT_COMMON_TX_FRM_HDR_LEN \
  876. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  877. HTT_TX_HDR_SIZE_802_1Q + \
  878. HTT_TX_HDR_SIZE_LLC_SNAP)
  879. #define HTT_HL_TX_FRM_HDR_LEN \
  880. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  881. #define HTT_LL_TX_FRM_HDR_LEN \
  882. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  883. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  884. /* dword 0 */
  885. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  886. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  887. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  888. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  889. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  890. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  891. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  892. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  893. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  894. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  895. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  896. #define HTT_TX_DESC_PKT_TYPE_S 13
  897. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  898. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  899. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  900. #define HTT_TX_DESC_VDEV_ID_S 16
  901. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  902. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  903. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  904. #define HTT_TX_DESC_EXT_TID_S 22
  905. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  906. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  907. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  908. #define HTT_TX_DESC_POSTPONED_S 27
  909. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  910. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  911. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  912. #define HTT_TX_DESC_EXTENSION_S 28
  913. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  914. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  915. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  916. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  917. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  918. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  919. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  920. #define HTT_TX_DESC_TX_COMP_S 31
  921. /* dword 1 */
  922. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  923. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  924. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  925. #define HTT_TX_DESC_FRM_LEN_S 0
  926. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  927. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  928. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  929. #define HTT_TX_DESC_FRM_ID_S 16
  930. /* dword 2 */
  931. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  932. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  933. /* for systems using 64-bit format for bus addresses */
  934. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  935. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  936. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  937. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  938. /* for systems using 32-bit format for bus addresses */
  939. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  940. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  941. /* dword 3 */
  942. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  943. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  944. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  945. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  946. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  947. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  948. #if HTT_PADDR64
  949. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  950. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  951. #else
  952. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  953. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  954. #endif
  955. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  956. #define HTT_TX_DESC_PEER_ID_S 0
  957. /*
  958. * TEMPORARY:
  959. * The original definitions for the PEER_ID fields contained typos
  960. * (with _DESC_PADDR appended to this PEER_ID field name).
  961. * Retain deprecated original names for PEER_ID fields until all code that
  962. * refers to them has been updated.
  963. */
  964. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  965. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  966. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  967. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  968. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  969. HTT_TX_DESC_PEER_ID_M
  970. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  971. HTT_TX_DESC_PEER_ID_S
  972. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  973. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  974. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  975. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  976. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  977. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  978. #if HTT_PADDR64
  979. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  980. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  981. #else
  982. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  983. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  984. #endif
  985. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  986. #define HTT_TX_DESC_CHAN_FREQ_S 16
  987. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  988. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  989. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  990. do { \
  991. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  992. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  993. } while (0)
  994. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  995. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  996. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  997. do { \
  998. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  999. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1000. } while (0)
  1001. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1002. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1003. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1004. do { \
  1005. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1006. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1007. } while (0)
  1008. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1009. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1010. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1011. do { \
  1012. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1013. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1014. } while (0)
  1015. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1016. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1017. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1018. do { \
  1019. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1020. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1021. } while (0)
  1022. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1023. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1024. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1025. do { \
  1026. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1027. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1028. } while (0)
  1029. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1030. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1031. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1032. do { \
  1033. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1034. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1035. } while (0)
  1036. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1037. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1038. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1039. do { \
  1040. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1041. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1042. } while (0)
  1043. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1044. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1045. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1046. do { \
  1047. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1048. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1049. } while (0)
  1050. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1051. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1052. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1053. do { \
  1054. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1055. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1056. } while (0)
  1057. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1058. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1059. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1060. do { \
  1061. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1062. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1063. } while (0)
  1064. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1065. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1066. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1067. do { \
  1068. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1069. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1070. } while (0)
  1071. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1072. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1073. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1074. do { \
  1075. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1076. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1077. } while (0)
  1078. /* enums used in the HTT tx MSDU extension descriptor */
  1079. enum {
  1080. htt_tx_guard_interval_regular = 0,
  1081. htt_tx_guard_interval_short = 1,
  1082. };
  1083. enum {
  1084. htt_tx_preamble_type_ofdm = 0,
  1085. htt_tx_preamble_type_cck = 1,
  1086. htt_tx_preamble_type_ht = 2,
  1087. htt_tx_preamble_type_vht = 3,
  1088. };
  1089. enum {
  1090. htt_tx_bandwidth_5MHz = 0,
  1091. htt_tx_bandwidth_10MHz = 1,
  1092. htt_tx_bandwidth_20MHz = 2,
  1093. htt_tx_bandwidth_40MHz = 3,
  1094. htt_tx_bandwidth_80MHz = 4,
  1095. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1096. };
  1097. /**
  1098. * @brief HTT tx MSDU extension descriptor
  1099. * @details
  1100. * If the target supports HTT tx MSDU extension descriptors, the host has
  1101. * the option of appending the following struct following the regular
  1102. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1103. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1104. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1105. * tx specs for each frame.
  1106. */
  1107. PREPACK struct htt_tx_msdu_desc_ext_t {
  1108. /* DWORD 0: flags */
  1109. A_UINT32
  1110. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1111. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1112. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1113. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1114. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1115. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1116. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1117. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1118. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1119. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1120. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1121. /* DWORD 1: tx power, tx rate, tx BW */
  1122. A_UINT32
  1123. /* pwr -
  1124. * Specify what power the tx frame needs to be transmitted at.
  1125. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1126. * The value needs to be appropriately sign-extended when extracting
  1127. * the value from the message and storing it in a variable that is
  1128. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1129. * automatically handles this sign-extension.)
  1130. * If the transmission uses multiple tx chains, this power spec is
  1131. * the total transmit power, assuming incoherent combination of
  1132. * per-chain power to produce the total power.
  1133. */
  1134. pwr: 8,
  1135. /* mcs_mask -
  1136. * Specify the allowable values for MCS index (modulation and coding)
  1137. * to use for transmitting the frame.
  1138. *
  1139. * For HT / VHT preamble types, this mask directly corresponds to
  1140. * the HT or VHT MCS indices that are allowed. For each bit N set
  1141. * within the mask, MCS index N is allowed for transmitting the frame.
  1142. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1143. * rates versus OFDM rates, so the host has the option of specifying
  1144. * that the target must transmit the frame with CCK or OFDM rates
  1145. * (not HT or VHT), but leaving the decision to the target whether
  1146. * to use CCK or OFDM.
  1147. *
  1148. * For CCK and OFDM, the bits within this mask are interpreted as
  1149. * follows:
  1150. * bit 0 -> CCK 1 Mbps rate is allowed
  1151. * bit 1 -> CCK 2 Mbps rate is allowed
  1152. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1153. * bit 3 -> CCK 11 Mbps rate is allowed
  1154. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1155. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1156. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1157. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1158. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1159. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1160. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1161. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1162. *
  1163. * The MCS index specification needs to be compatible with the
  1164. * bandwidth mask specification. For example, a MCS index == 9
  1165. * specification is inconsistent with a preamble type == VHT,
  1166. * Nss == 1, and channel bandwidth == 20 MHz.
  1167. *
  1168. * Furthermore, the host has only a limited ability to specify to
  1169. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1170. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1171. */
  1172. mcs_mask: 12,
  1173. /* nss_mask -
  1174. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1175. * Each bit in this mask corresponds to a Nss value:
  1176. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1177. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1178. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1179. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1180. * The values in the Nss mask must be suitable for the recipient, e.g.
  1181. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1182. * recipient which only supports 2x2 MIMO.
  1183. */
  1184. nss_mask: 4,
  1185. /* guard_interval -
  1186. * Specify a htt_tx_guard_interval enum value to indicate whether
  1187. * the transmission should use a regular guard interval or a
  1188. * short guard interval.
  1189. */
  1190. guard_interval: 1,
  1191. /* preamble_type_mask -
  1192. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1193. * may choose from for transmitting this frame.
  1194. * The bits in this mask correspond to the values in the
  1195. * htt_tx_preamble_type enum. For example, to allow the target
  1196. * to transmit the frame as either CCK or OFDM, this field would
  1197. * be set to
  1198. * (1 << htt_tx_preamble_type_ofdm) |
  1199. * (1 << htt_tx_preamble_type_cck)
  1200. */
  1201. preamble_type_mask: 4,
  1202. reserved1_31_29: 3; /* unused, set to 0x0 */
  1203. /* DWORD 2: tx chain mask, tx retries */
  1204. A_UINT32
  1205. /* chain_mask - specify which chains to transmit from */
  1206. chain_mask: 4,
  1207. /* retry_limit -
  1208. * Specify the maximum number of transmissions, including the
  1209. * initial transmission, to attempt before giving up if no ack
  1210. * is received.
  1211. * If the tx rate is specified, then all retries shall use the
  1212. * same rate as the initial transmission.
  1213. * If no tx rate is specified, the target can choose whether to
  1214. * retain the original rate during the retransmissions, or to
  1215. * fall back to a more robust rate.
  1216. */
  1217. retry_limit: 4,
  1218. /* bandwidth_mask -
  1219. * Specify what channel widths may be used for the transmission.
  1220. * A value of zero indicates "don't care" - the target may choose
  1221. * the transmission bandwidth.
  1222. * The bits within this mask correspond to the htt_tx_bandwidth
  1223. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1224. * The bandwidth_mask must be consistent with the preamble_type_mask
  1225. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1226. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1227. */
  1228. bandwidth_mask: 6,
  1229. reserved2_31_14: 18; /* unused, set to 0x0 */
  1230. /* DWORD 3: tx expiry time (TSF) LSBs */
  1231. A_UINT32 expire_tsf_lo;
  1232. /* DWORD 4: tx expiry time (TSF) MSBs */
  1233. A_UINT32 expire_tsf_hi;
  1234. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1235. } POSTPACK;
  1236. /* DWORD 0 */
  1237. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1238. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1239. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1240. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1241. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1242. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1243. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1244. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1245. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1246. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1247. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1248. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1249. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1250. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1251. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1252. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1253. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1254. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1255. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1256. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1257. /* DWORD 1 */
  1258. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1259. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1260. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1261. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1262. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1263. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1264. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1265. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1266. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1267. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1268. /* DWORD 2 */
  1269. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1270. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1271. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1272. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1273. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1274. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1275. /* DWORD 0 */
  1276. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1277. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1278. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1279. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1280. do { \
  1281. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1282. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1283. } while (0)
  1284. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1285. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1286. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1287. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1288. do { \
  1289. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1290. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1291. } while (0)
  1292. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1293. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1294. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1295. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1296. do { \
  1297. HTT_CHECK_SET_VAL( \
  1298. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1299. ((_var) |= ((_val) \
  1300. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1301. } while (0)
  1302. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1303. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1304. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1305. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1306. do { \
  1307. HTT_CHECK_SET_VAL( \
  1308. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1309. ((_var) |= ((_val) \
  1310. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1311. } while (0)
  1312. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1313. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1314. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1315. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1316. do { \
  1317. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1318. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1319. } while (0)
  1320. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1321. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1322. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1323. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1324. do { \
  1325. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1326. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1327. } while (0)
  1328. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1329. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1330. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1331. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1332. do { \
  1333. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1334. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1335. } while (0)
  1336. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1337. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1338. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1339. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1340. do { \
  1341. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1342. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1343. } while (0)
  1344. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1345. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1346. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1347. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1348. do { \
  1349. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1350. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1351. } while (0)
  1352. /* DWORD 1 */
  1353. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1354. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1355. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1356. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1357. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1358. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1359. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1360. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1361. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1362. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1363. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1364. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1365. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1366. do { \
  1367. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1368. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1369. } while (0)
  1370. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1371. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1372. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1373. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1374. do { \
  1375. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1376. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1377. } while (0)
  1378. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1379. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1380. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1381. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1382. do { \
  1383. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1384. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1385. } while (0)
  1386. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1387. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1388. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1389. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1390. do { \
  1391. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1392. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1393. } while (0)
  1394. /* DWORD 2 */
  1395. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1396. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1397. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1398. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1399. do { \
  1400. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1401. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1402. } while (0)
  1403. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1404. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1405. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1406. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1407. do { \
  1408. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1409. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1410. } while (0)
  1411. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1412. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1413. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1414. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1415. do { \
  1416. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1417. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1418. } while (0)
  1419. typedef enum {
  1420. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1421. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1422. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1423. } htt_11ax_ltf_subtype_t;
  1424. typedef enum {
  1425. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1426. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1427. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1428. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1429. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1430. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1431. } htt_tx_ext2_preamble_type_t;
  1432. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1433. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1434. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1435. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1436. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1437. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1438. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1439. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1440. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1441. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1442. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1443. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1444. /**
  1445. * @brief HTT tx MSDU extension descriptor v2
  1446. * @details
  1447. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1448. * is received as tcl_exit_base->host_meta_info in firmware.
  1449. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1450. * are already part of tcl_exit_base.
  1451. */
  1452. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1453. /* DWORD 0: flags */
  1454. A_UINT32
  1455. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1456. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1457. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1458. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1459. valid_retries : 1, /* if set, tx retries spec is valid */
  1460. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1461. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1462. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1463. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1464. valid_key_flags : 1, /* if set, key flags is valid */
  1465. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1466. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1467. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1468. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1469. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1470. 1 = ENCRYPT,
  1471. 2 ~ 3 - Reserved */
  1472. /* retry_limit -
  1473. * Specify the maximum number of transmissions, including the
  1474. * initial transmission, to attempt before giving up if no ack
  1475. * is received.
  1476. * If the tx rate is specified, then all retries shall use the
  1477. * same rate as the initial transmission.
  1478. * If no tx rate is specified, the target can choose whether to
  1479. * retain the original rate during the retransmissions, or to
  1480. * fall back to a more robust rate.
  1481. */
  1482. retry_limit : 4,
  1483. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1484. * Valid only for 11ax preamble types HE_SU
  1485. * and HE_EXT_SU
  1486. */
  1487. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1488. * Valid only for 11ax preamble types HE_SU
  1489. * and HE_EXT_SU
  1490. */
  1491. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1492. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1493. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1494. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1495. */
  1496. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1497. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1498. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1499. * Use cases:
  1500. * Any time firmware uses TQM-BYPASS for Data
  1501. * TID, firmware expect host to set this bit.
  1502. */
  1503. /* DWORD 1: tx power, tx rate */
  1504. A_UINT32
  1505. power : 8, /* unit of the power field is 0.5 dbm
  1506. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1507. * signed value ranging from -64dbm to 63.5 dbm
  1508. */
  1509. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1510. * Setting more than one MCS isn't currently
  1511. * supported by the target (but is supported
  1512. * in the interface in case in the future
  1513. * the target supports specifications of
  1514. * a limited set of MCS values.
  1515. */
  1516. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1517. * Setting more than one Nss isn't currently
  1518. * supported by the target (but is supported
  1519. * in the interface in case in the future
  1520. * the target supports specifications of
  1521. * a limited set of Nss values.
  1522. */
  1523. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1524. update_peer_cache : 1; /* When set these custom values will be
  1525. * used for all packets, until the next
  1526. * update via this ext header.
  1527. * This is to make sure not all packets
  1528. * need to include this header.
  1529. */
  1530. /* DWORD 2: tx chain mask, tx retries */
  1531. A_UINT32
  1532. /* chain_mask - specify which chains to transmit from */
  1533. chain_mask : 8,
  1534. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1535. * TODO: Update Enum values for key_flags
  1536. */
  1537. /*
  1538. * Channel frequency: This identifies the desired channel
  1539. * frequency (in MHz) for tx frames. This is used by FW to help
  1540. * determine when it is safe to transmit or drop frames for
  1541. * off-channel operation.
  1542. * The default value of zero indicates to FW that the corresponding
  1543. * VDEV's home channel (if there is one) is the desired channel
  1544. * frequency.
  1545. */
  1546. chanfreq : 16;
  1547. /* DWORD 3: tx expiry time (TSF) LSBs */
  1548. A_UINT32 expire_tsf_lo;
  1549. /* DWORD 4: tx expiry time (TSF) MSBs */
  1550. A_UINT32 expire_tsf_hi;
  1551. /* DWORD 5: flags to control routing / processing of the MSDU */
  1552. A_UINT32
  1553. /* learning_frame
  1554. * When this flag is set, this frame will be dropped by FW
  1555. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1556. */
  1557. learning_frame : 1,
  1558. /* send_as_standalone
  1559. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1560. * i.e. with no A-MSDU or A-MPDU aggregation.
  1561. * The scope is extended to other use-cases.
  1562. */
  1563. send_as_standalone : 1,
  1564. /* is_host_opaque_valid
  1565. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1566. * with valid information.
  1567. */
  1568. is_host_opaque_valid : 1,
  1569. rsvd0 : 29;
  1570. /* DWORD 6 : Host opaque cookie for special frames */
  1571. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1572. rsvd1 : 16;
  1573. /*
  1574. * This structure can be expanded further up to 40 bytes
  1575. * by adding further DWORDs as needed.
  1576. */
  1577. } POSTPACK;
  1578. /* DWORD 0 */
  1579. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1580. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1581. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1582. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1583. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1584. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1585. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1586. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1587. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1588. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1589. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1590. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1591. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1592. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1593. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1594. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1595. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1596. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1597. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1598. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1599. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1600. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1601. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1602. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1603. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1604. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1605. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1606. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1607. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1608. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1609. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1610. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1611. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1612. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1613. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1614. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1615. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1616. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1617. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1618. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1619. /* DWORD 1 */
  1620. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1621. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1622. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1623. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1624. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1625. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1626. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1627. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1628. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1629. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1630. /* DWORD 2 */
  1631. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1632. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1633. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1634. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1635. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1636. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1637. /* DWORD 5 */
  1638. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1639. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1640. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1641. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1642. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1643. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1644. /* DWORD 6 */
  1645. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1646. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1647. /* DWORD 0 */
  1648. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1649. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1650. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1651. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1652. do { \
  1653. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1654. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1655. } while (0)
  1656. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1657. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1658. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1659. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1660. do { \
  1661. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1662. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1663. } while (0)
  1664. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1665. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1666. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1667. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1668. do { \
  1669. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1670. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1671. } while (0)
  1672. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1673. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1674. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1675. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1676. do { \
  1677. HTT_CHECK_SET_VAL( \
  1678. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1679. ((_var) |= ((_val) \
  1680. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1681. } while (0)
  1682. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1683. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1684. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1685. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1686. do { \
  1687. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1688. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1689. } while (0)
  1690. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1691. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1692. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1693. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1694. do { \
  1695. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1696. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1697. } while (0)
  1698. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1699. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1700. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1701. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1702. do { \
  1703. HTT_CHECK_SET_VAL( \
  1704. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1705. ((_var) |= ((_val) \
  1706. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1707. } while (0)
  1708. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1709. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1710. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1711. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1712. do { \
  1713. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1714. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1715. } while (0)
  1716. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1717. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1718. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1719. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1720. do { \
  1721. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1722. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1723. } while (0)
  1724. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1725. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1726. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1727. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1728. do { \
  1729. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1730. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1731. } while (0)
  1732. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1733. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1734. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1735. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1736. do { \
  1737. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1738. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1739. } while (0)
  1740. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1741. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1742. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1743. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1744. do { \
  1745. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1746. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1747. } while (0)
  1748. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1749. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1750. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1751. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1752. do { \
  1753. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1754. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  1755. } while (0)
  1756. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  1757. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  1758. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  1759. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1760. do { \
  1761. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  1762. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  1763. } while (0)
  1764. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  1765. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  1766. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  1767. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  1768. do { \
  1769. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  1770. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  1771. } while (0)
  1772. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  1773. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  1774. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  1775. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  1776. do { \
  1777. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  1778. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  1779. } while (0)
  1780. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  1781. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  1782. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  1783. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  1784. do { \
  1785. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  1786. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  1787. } while (0)
  1788. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  1789. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  1790. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  1791. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  1792. do { \
  1793. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  1794. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  1795. } while (0)
  1796. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  1797. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  1798. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  1799. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  1800. do { \
  1801. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  1802. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  1803. } while (0)
  1804. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  1805. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  1806. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  1807. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  1808. do { \
  1809. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  1810. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  1811. } while (0)
  1812. /* DWORD 1 */
  1813. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  1814. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  1815. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  1816. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  1817. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  1818. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  1819. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  1820. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  1821. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  1822. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  1823. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  1824. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  1825. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  1826. do { \
  1827. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  1828. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  1829. } while (0)
  1830. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  1831. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  1832. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  1833. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  1834. do { \
  1835. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  1836. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  1837. } while (0)
  1838. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  1839. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  1840. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  1841. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  1842. do { \
  1843. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  1844. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  1845. } while (0)
  1846. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  1847. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  1848. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  1849. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  1850. do { \
  1851. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  1852. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  1853. } while (0)
  1854. /* DWORD 2 */
  1855. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  1856. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  1857. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  1858. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  1859. do { \
  1860. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  1861. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  1862. } while (0)
  1863. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  1864. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  1865. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  1866. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  1867. do { \
  1868. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  1869. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  1870. } while (0)
  1871. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  1872. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  1873. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  1874. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  1875. do { \
  1876. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  1877. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  1878. } while (0)
  1879. /* DWORD 5 */
  1880. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  1881. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  1882. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  1883. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  1884. do { \
  1885. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  1886. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  1887. } while (0)
  1888. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  1889. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  1890. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  1891. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  1892. do { \
  1893. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  1894. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  1895. } while (0)
  1896. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  1897. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  1898. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  1899. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  1900. do { \
  1901. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  1902. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  1903. } while (0)
  1904. /* DWORD 6 */
  1905. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  1906. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  1907. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  1908. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  1909. do { \
  1910. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  1911. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  1912. } while (0)
  1913. typedef enum {
  1914. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  1915. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  1916. } htt_tcl_metadata_type;
  1917. /**
  1918. * @brief HTT TCL command number format
  1919. * @details
  1920. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  1921. * available to firmware as tcl_exit_base->tcl_status_number.
  1922. * For regular / multicast packets host will send vdev and mac id and for
  1923. * NAWDS packets, host will send peer id.
  1924. * A_UINT32 is used to avoid endianness conversion problems.
  1925. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  1926. */
  1927. typedef struct {
  1928. A_UINT32
  1929. type: 1, /* vdev_id based or peer_id based */
  1930. rsvd: 31;
  1931. } htt_tx_tcl_vdev_or_peer_t;
  1932. typedef struct {
  1933. A_UINT32
  1934. type: 1, /* vdev_id based or peer_id based */
  1935. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1936. vdev_id: 8,
  1937. pdev_id: 2,
  1938. host_inspected:1,
  1939. rsvd: 19;
  1940. } htt_tx_tcl_vdev_metadata;
  1941. typedef struct {
  1942. A_UINT32
  1943. type: 1, /* vdev_id based or peer_id based */
  1944. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1945. peer_id: 14,
  1946. rsvd: 16;
  1947. } htt_tx_tcl_peer_metadata;
  1948. PREPACK struct htt_tx_tcl_metadata {
  1949. union {
  1950. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  1951. htt_tx_tcl_vdev_metadata vdev_meta;
  1952. htt_tx_tcl_peer_metadata peer_meta;
  1953. };
  1954. } POSTPACK;
  1955. /* DWORD 0 */
  1956. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  1957. #define HTT_TX_TCL_METADATA_TYPE_S 0
  1958. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  1959. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  1960. /* VDEV metadata */
  1961. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  1962. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  1963. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  1964. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  1965. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  1966. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  1967. /* PEER metadata */
  1968. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  1969. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  1970. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  1971. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  1972. HTT_TX_TCL_METADATA_TYPE_S)
  1973. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  1974. do { \
  1975. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  1976. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  1977. } while (0)
  1978. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  1979. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  1980. HTT_TX_TCL_METADATA_VALID_HTT_S)
  1981. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  1982. do { \
  1983. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  1984. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  1985. } while (0)
  1986. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  1987. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  1988. HTT_TX_TCL_METADATA_VDEV_ID_S)
  1989. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  1990. do { \
  1991. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  1992. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  1993. } while (0)
  1994. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  1995. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  1996. HTT_TX_TCL_METADATA_PDEV_ID_S)
  1997. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  1998. do { \
  1999. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2000. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2001. } while (0)
  2002. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2003. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2004. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2005. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2006. do { \
  2007. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2008. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2009. } while (0)
  2010. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2011. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2012. HTT_TX_TCL_METADATA_PEER_ID_S)
  2013. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2014. do { \
  2015. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2016. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2017. } while (0)
  2018. typedef enum {
  2019. HTT_TX_FW2WBM_TX_STATUS_OK,
  2020. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2021. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2022. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2023. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2024. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2025. HTT_TX_FW2WBM_TX_STATUS_MAX
  2026. } htt_tx_fw2wbm_tx_status_t;
  2027. typedef enum {
  2028. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2029. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2030. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2031. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2032. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2033. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2034. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2035. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2036. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2037. } htt_tx_fw2wbm_reinject_reason_t;
  2038. /**
  2039. * @brief HTT TX WBM Completion from firmware to host
  2040. * @details
  2041. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2042. * DWORD 3 and 4 for software based completions (Exception frames and
  2043. * TQM bypass frames)
  2044. * For software based completions, wbm_release_ring->release_source_module will
  2045. * be set to release_source_fw
  2046. */
  2047. PREPACK struct htt_tx_wbm_completion {
  2048. A_UINT32
  2049. sch_cmd_id: 24,
  2050. exception_frame: 1, /* If set, this packet was queued via exception path */
  2051. rsvd0_31_25: 7;
  2052. A_UINT32
  2053. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2054. * reception of an ACK or BA, this field indicates
  2055. * the RSSI of the received ACK or BA frame.
  2056. * When the frame is removed as result of a direct
  2057. * remove command from the SW, this field is set
  2058. * to 0x0 (which is never a valid value when real
  2059. * RSSI is available).
  2060. * Units: dB w.r.t noise floor
  2061. */
  2062. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2063. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2064. rsvd1_31_16: 16;
  2065. } POSTPACK;
  2066. /* DWORD 0 */
  2067. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2068. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2069. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2070. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2071. /* DWORD 1 */
  2072. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2073. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2074. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2075. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2076. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2077. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2078. /* DWORD 0 */
  2079. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2080. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2081. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2082. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2083. do { \
  2084. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2085. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2086. } while (0)
  2087. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2088. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2089. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2090. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2091. do { \
  2092. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2093. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2094. } while (0)
  2095. /* DWORD 1 */
  2096. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2097. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2098. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2099. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2100. do { \
  2101. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2102. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2103. } while (0)
  2104. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2105. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2106. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2107. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2108. do { \
  2109. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2110. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2111. } while (0)
  2112. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2113. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2114. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2115. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2116. do { \
  2117. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2118. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2119. } while (0)
  2120. /**
  2121. * @brief HTT TX WBM Completion from firmware to host
  2122. * @details
  2123. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2124. * (WBM) offload HW.
  2125. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2126. * For software based completions, release_source_module will
  2127. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2128. * struct wbm_release_ring and then switch to this after looking at
  2129. * release_source_module.
  2130. */
  2131. PREPACK struct htt_tx_wbm_completion_v2 {
  2132. A_UINT32
  2133. used_by_hw0; /* Refer to struct wbm_release_ring */
  2134. A_UINT32
  2135. used_by_hw1; /* Refer to struct wbm_release_ring */
  2136. A_UINT32
  2137. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2138. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2139. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2140. exception_frame: 1,
  2141. rsvd0: 12, /* For future use */
  2142. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2143. rsvd1: 1; /* For future use */
  2144. A_UINT32
  2145. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2146. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2147. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2148. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2149. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2150. */
  2151. A_UINT32
  2152. data1: 32;
  2153. A_UINT32
  2154. data2: 32;
  2155. A_UINT32
  2156. used_by_hw3; /* Refer to struct wbm_release_ring */
  2157. } POSTPACK;
  2158. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2159. /* DWORD 3 */
  2160. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2161. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2162. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2163. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2164. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2165. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2166. /* DWORD 3 */
  2167. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2168. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2169. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2170. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2171. do { \
  2172. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2173. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2174. } while (0)
  2175. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2176. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2177. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2178. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2179. do { \
  2180. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2181. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2182. } while (0)
  2183. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2184. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2185. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2186. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2187. do { \
  2188. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2189. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2190. } while (0)
  2191. /**
  2192. * @brief HTT TX WBM transmit status from firmware to host
  2193. * @details
  2194. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2195. * (WBM) offload HW.
  2196. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2197. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2198. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2199. */
  2200. PREPACK struct htt_tx_wbm_transmit_status {
  2201. A_UINT32
  2202. sch_cmd_id: 24,
  2203. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2204. * reception of an ACK or BA, this field indicates
  2205. * the RSSI of the received ACK or BA frame.
  2206. * When the frame is removed as result of a direct
  2207. * remove command from the SW, this field is set
  2208. * to 0x0 (which is never a valid value when real
  2209. * RSSI is available).
  2210. * Units: dB w.r.t noise floor
  2211. */
  2212. A_UINT32
  2213. sw_peer_id: 16,
  2214. tid_num: 5,
  2215. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2216. * and tid_num fields contain valid data.
  2217. * If this "valid" flag is not set, the
  2218. * sw_peer_id and tid_num fields must be ignored.
  2219. */
  2220. mcast: 1,
  2221. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2222. * contains valid data.
  2223. */
  2224. reserved0: 8;
  2225. A_UINT32
  2226. reserved1: 32;
  2227. } POSTPACK;
  2228. /* DWORD 4 */
  2229. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2230. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2231. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2232. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2233. /* DWORD 5 */
  2234. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2235. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2236. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2237. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2238. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2239. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2240. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2241. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2242. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2243. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2244. /* DWORD 4 */
  2245. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2246. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2247. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2248. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2249. do { \
  2250. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2251. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2252. } while (0)
  2253. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2254. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2255. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2256. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2257. do { \
  2258. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2259. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2260. } while (0)
  2261. /* DWORD 5 */
  2262. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2263. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2264. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2265. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2266. do { \
  2267. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2268. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2269. } while (0)
  2270. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2271. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2272. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2273. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2274. do { \
  2275. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2276. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2277. } while (0)
  2278. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2279. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2280. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2281. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2282. do { \
  2283. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2284. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2285. } while (0)
  2286. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2287. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2288. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2289. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2290. do { \
  2291. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2292. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2293. } while (0)
  2294. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2295. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2296. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2297. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2298. do { \
  2299. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2300. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2301. } while (0)
  2302. /**
  2303. * @brief HTT TX WBM reinject status from firmware to host
  2304. * @details
  2305. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2306. * (WBM) offload HW.
  2307. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2308. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2309. */
  2310. PREPACK struct htt_tx_wbm_reinject_status {
  2311. A_UINT32
  2312. reserved0: 32;
  2313. A_UINT32
  2314. reserved1: 32;
  2315. A_UINT32
  2316. reserved2: 32;
  2317. } POSTPACK;
  2318. /**
  2319. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2320. * @details
  2321. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2322. * (WBM) offload HW.
  2323. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2324. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2325. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2326. * STA side.
  2327. */
  2328. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2329. A_UINT32
  2330. mec_sa_addr_31_0;
  2331. A_UINT32
  2332. mec_sa_addr_47_32: 16,
  2333. sa_ast_index: 16;
  2334. A_UINT32
  2335. vdev_id: 8,
  2336. reserved0: 24;
  2337. } POSTPACK;
  2338. /* DWORD 4 - mec_sa_addr_31_0 */
  2339. /* DWORD 5 */
  2340. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2341. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2342. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2343. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2344. /* DWORD 6 */
  2345. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2346. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2347. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2348. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2349. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2350. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2351. do { \
  2352. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2353. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2354. } while (0)
  2355. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2356. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2357. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2358. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2359. do { \
  2360. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2361. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2362. } while (0)
  2363. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2364. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2365. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2366. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2367. do { \
  2368. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2369. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2370. } while (0)
  2371. typedef enum {
  2372. TX_FLOW_PRIORITY_BE,
  2373. TX_FLOW_PRIORITY_HIGH,
  2374. TX_FLOW_PRIORITY_LOW,
  2375. } htt_tx_flow_priority_t;
  2376. typedef enum {
  2377. TX_FLOW_LATENCY_SENSITIVE,
  2378. TX_FLOW_LATENCY_INSENSITIVE,
  2379. } htt_tx_flow_latency_t;
  2380. typedef enum {
  2381. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2382. TX_FLOW_INTERACTIVE_TRAFFIC,
  2383. TX_FLOW_PERIODIC_TRAFFIC,
  2384. TX_FLOW_BURSTY_TRAFFIC,
  2385. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2386. } htt_tx_flow_traffic_pattern_t;
  2387. /**
  2388. * @brief HTT TX Flow search metadata format
  2389. * @details
  2390. * Host will set this metadata in flow table's flow search entry along with
  2391. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2392. * firmware and TQM ring if the flow search entry wins.
  2393. * This metadata is available to firmware in that first MSDU's
  2394. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2395. * to one of the available flows for specific tid and returns the tqm flow
  2396. * pointer as part of htt_tx_map_flow_info message.
  2397. */
  2398. PREPACK struct htt_tx_flow_metadata {
  2399. A_UINT32
  2400. rsvd0_1_0: 2,
  2401. tid: 4,
  2402. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2403. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2404. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2405. * Else choose final tid based on latency, priority.
  2406. */
  2407. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2408. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2409. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2410. } POSTPACK;
  2411. /* DWORD 0 */
  2412. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2413. #define HTT_TX_FLOW_METADATA_TID_S 2
  2414. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2415. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2416. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2417. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2418. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2419. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2420. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2421. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2422. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2423. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2424. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2425. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2426. /* DWORD 0 */
  2427. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2428. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2429. HTT_TX_FLOW_METADATA_TID_S)
  2430. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2431. do { \
  2432. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2433. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2434. } while (0)
  2435. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2436. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2437. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2438. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2439. do { \
  2440. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2441. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2442. } while (0)
  2443. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2444. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2445. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2446. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2447. do { \
  2448. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2449. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2450. } while (0)
  2451. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2452. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2453. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2454. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2455. do { \
  2456. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2457. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2458. } while (0)
  2459. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2460. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2461. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2462. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2463. do { \
  2464. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2465. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2466. } while (0)
  2467. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2468. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2469. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2470. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2471. do { \
  2472. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2473. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2474. } while (0)
  2475. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2476. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2477. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2478. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2479. do { \
  2480. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2481. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2482. } while (0)
  2483. /**
  2484. * @brief Used in HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY and HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY messages
  2485. *
  2486. * @details
  2487. * HTT wds entry from source port learning
  2488. * Host will learn wds entries from rx and send this message to firmware
  2489. * to enable firmware to configure/delete AST entries for wds clients.
  2490. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2491. * and when SA's entry is deleted, firmware removes this AST entry
  2492. *
  2493. * The message would appear as follows:
  2494. *
  2495. * |31 30|29 |17 16|15 8|7 0|
  2496. * |----------------+----------------+----------------+----------------|
  2497. * | rsvd0 |PDVID| vdev_id | msg_type |
  2498. * |-------------------------------------------------------------------|
  2499. * | sa_addr_31_0 |
  2500. * |-------------------------------------------------------------------|
  2501. * | | ta_peer_id | sa_addr_47_32 |
  2502. * |-------------------------------------------------------------------|
  2503. * Where PDVID = pdev_id
  2504. *
  2505. * The message is interpreted as follows:
  2506. *
  2507. * dword0 - b'0:7 - msg_type: This will be set to
  2508. * HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY or
  2509. * HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2510. *
  2511. * dword0 - b'8:15 - vdev_id
  2512. *
  2513. * dword0 - b'16:17 - pdev_id
  2514. *
  2515. * dword0 - b'18:31 - rsvd10: Reserved for future use
  2516. *
  2517. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  2518. *
  2519. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  2520. *
  2521. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  2522. */
  2523. PREPACK struct htt_wds_entry {
  2524. A_UINT32
  2525. msg_type: 8,
  2526. vdev_id: 8,
  2527. pdev_id: 2,
  2528. rsvd0: 14;
  2529. A_UINT32 sa_addr_31_0;
  2530. A_UINT32
  2531. sa_addr_47_32: 16,
  2532. ta_peer_id: 14,
  2533. rsvd2: 2;
  2534. } POSTPACK;
  2535. /* DWORD 0 */
  2536. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  2537. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  2538. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  2539. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  2540. /* DWORD 2 */
  2541. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  2542. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  2543. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  2544. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  2545. /* DWORD 0 */
  2546. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  2547. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  2548. HTT_WDS_ENTRY_VDEV_ID_S)
  2549. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  2550. do { \
  2551. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  2552. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  2553. } while (0)
  2554. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  2555. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  2556. HTT_WDS_ENTRY_PDEV_ID_S)
  2557. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  2558. do { \
  2559. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  2560. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  2561. } while (0)
  2562. /* DWORD 2 */
  2563. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  2564. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  2565. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  2566. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  2567. do { \
  2568. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  2569. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  2570. } while (0)
  2571. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  2572. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  2573. HTT_WDS_ENTRY_TA_PEER_ID_S)
  2574. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  2575. do { \
  2576. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  2577. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  2578. } while (0)
  2579. /**
  2580. * @brief MAC DMA rx ring setup specification
  2581. * @details
  2582. * To allow for dynamic rx ring reconfiguration and to avoid race
  2583. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  2584. * it uses. Instead, it sends this message to the target, indicating how
  2585. * the rx ring used by the host should be set up and maintained.
  2586. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  2587. * specifications.
  2588. *
  2589. * |31 16|15 8|7 0|
  2590. * |---------------------------------------------------------------|
  2591. * header: | reserved | num rings | msg type |
  2592. * |---------------------------------------------------------------|
  2593. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  2594. #if HTT_PADDR64
  2595. * | FW_IDX shadow register physical address (bits 63:32) |
  2596. #endif
  2597. * |---------------------------------------------------------------|
  2598. * | rx ring base physical address (bits 31:0) |
  2599. #if HTT_PADDR64
  2600. * | rx ring base physical address (bits 63:32) |
  2601. #endif
  2602. * |---------------------------------------------------------------|
  2603. * | rx ring buffer size | rx ring length |
  2604. * |---------------------------------------------------------------|
  2605. * | FW_IDX initial value | enabled flags |
  2606. * |---------------------------------------------------------------|
  2607. * | MSDU payload offset | 802.11 header offset |
  2608. * |---------------------------------------------------------------|
  2609. * | PPDU end offset | PPDU start offset |
  2610. * |---------------------------------------------------------------|
  2611. * | MPDU end offset | MPDU start offset |
  2612. * |---------------------------------------------------------------|
  2613. * | MSDU end offset | MSDU start offset |
  2614. * |---------------------------------------------------------------|
  2615. * | frag info offset | rx attention offset |
  2616. * |---------------------------------------------------------------|
  2617. * payload 2, if present, has the same format as payload 1
  2618. * Header fields:
  2619. * - MSG_TYPE
  2620. * Bits 7:0
  2621. * Purpose: identifies this as an rx ring configuration message
  2622. * Value: 0x2
  2623. * - NUM_RINGS
  2624. * Bits 15:8
  2625. * Purpose: indicates whether the host is setting up one rx ring or two
  2626. * Value: 1 or 2
  2627. * Payload:
  2628. * for systems using 64-bit format for bus addresses:
  2629. * - IDX_SHADOW_REG_PADDR_LO
  2630. * Bits 31:0
  2631. * Value: lower 4 bytes of physical address of the host's
  2632. * FW_IDX shadow register
  2633. * - IDX_SHADOW_REG_PADDR_HI
  2634. * Bits 31:0
  2635. * Value: upper 4 bytes of physical address of the host's
  2636. * FW_IDX shadow register
  2637. * - RING_BASE_PADDR_LO
  2638. * Bits 31:0
  2639. * Value: lower 4 bytes of physical address of the host's rx ring
  2640. * - RING_BASE_PADDR_HI
  2641. * Bits 31:0
  2642. * Value: uppper 4 bytes of physical address of the host's rx ring
  2643. * for systems using 32-bit format for bus addresses:
  2644. * - IDX_SHADOW_REG_PADDR
  2645. * Bits 31:0
  2646. * Value: physical address of the host's FW_IDX shadow register
  2647. * - RING_BASE_PADDR
  2648. * Bits 31:0
  2649. * Value: physical address of the host's rx ring
  2650. * - RING_LEN
  2651. * Bits 15:0
  2652. * Value: number of elements in the rx ring
  2653. * - RING_BUF_SZ
  2654. * Bits 31:16
  2655. * Value: size of the buffers referenced by the rx ring, in byte units
  2656. * - ENABLED_FLAGS
  2657. * Bits 15:0
  2658. * Value: 1-bit flags to show whether different rx fields are enabled
  2659. * bit 0: 802.11 header enabled (1) or disabled (0)
  2660. * bit 1: MSDU payload enabled (1) or disabled (0)
  2661. * bit 2: PPDU start enabled (1) or disabled (0)
  2662. * bit 3: PPDU end enabled (1) or disabled (0)
  2663. * bit 4: MPDU start enabled (1) or disabled (0)
  2664. * bit 5: MPDU end enabled (1) or disabled (0)
  2665. * bit 6: MSDU start enabled (1) or disabled (0)
  2666. * bit 7: MSDU end enabled (1) or disabled (0)
  2667. * bit 8: rx attention enabled (1) or disabled (0)
  2668. * bit 9: frag info enabled (1) or disabled (0)
  2669. * bit 10: unicast rx enabled (1) or disabled (0)
  2670. * bit 11: multicast rx enabled (1) or disabled (0)
  2671. * bit 12: ctrl rx enabled (1) or disabled (0)
  2672. * bit 13: mgmt rx enabled (1) or disabled (0)
  2673. * bit 14: null rx enabled (1) or disabled (0)
  2674. * bit 15: phy data rx enabled (1) or disabled (0)
  2675. * - IDX_INIT_VAL
  2676. * Bits 31:16
  2677. * Purpose: Specify the initial value for the FW_IDX.
  2678. * Value: the number of buffers initially present in the host's rx ring
  2679. * - OFFSET_802_11_HDR
  2680. * Bits 15:0
  2681. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  2682. * - OFFSET_MSDU_PAYLOAD
  2683. * Bits 31:16
  2684. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  2685. * - OFFSET_PPDU_START
  2686. * Bits 15:0
  2687. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  2688. * - OFFSET_PPDU_END
  2689. * Bits 31:16
  2690. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  2691. * - OFFSET_MPDU_START
  2692. * Bits 15:0
  2693. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  2694. * - OFFSET_MPDU_END
  2695. * Bits 31:16
  2696. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  2697. * - OFFSET_MSDU_START
  2698. * Bits 15:0
  2699. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  2700. * - OFFSET_MSDU_END
  2701. * Bits 31:16
  2702. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  2703. * - OFFSET_RX_ATTN
  2704. * Bits 15:0
  2705. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  2706. * - OFFSET_FRAG_INFO
  2707. * Bits 31:16
  2708. * Value: offset in QUAD-bytes of frag info table
  2709. */
  2710. /* header fields */
  2711. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  2712. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  2713. /* payload fields */
  2714. /* for systems using a 64-bit format for bus addresses */
  2715. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  2716. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  2717. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  2718. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  2719. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  2720. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  2721. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  2722. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  2723. /* for systems using a 32-bit format for bus addresses */
  2724. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  2725. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  2726. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  2727. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  2728. #define HTT_RX_RING_CFG_LEN_M 0xffff
  2729. #define HTT_RX_RING_CFG_LEN_S 0
  2730. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  2731. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  2732. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  2733. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  2734. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  2735. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  2736. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  2737. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  2738. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  2739. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  2740. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  2741. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  2742. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  2743. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  2744. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  2745. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  2746. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  2747. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  2748. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  2749. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  2750. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  2751. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  2752. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  2753. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  2754. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  2755. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  2756. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  2757. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  2758. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  2759. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  2760. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  2761. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  2762. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  2763. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  2764. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  2765. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  2766. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  2767. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  2768. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  2769. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  2770. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  2771. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  2772. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  2773. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  2774. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  2775. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  2776. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  2777. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  2778. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  2779. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  2780. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  2781. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  2782. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  2783. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  2784. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  2785. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  2786. #define HTT_RX_RING_CFG_HDR_BYTES 4
  2787. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  2788. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  2789. #if HTT_PADDR64
  2790. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  2791. #else
  2792. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  2793. #endif
  2794. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  2795. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  2796. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  2797. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  2798. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  2799. do { \
  2800. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  2801. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  2802. } while (0)
  2803. /* degenerate case for 32-bit fields */
  2804. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  2805. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  2806. ((_var) = (_val))
  2807. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  2808. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  2809. ((_var) = (_val))
  2810. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  2811. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  2812. ((_var) = (_val))
  2813. /* degenerate case for 32-bit fields */
  2814. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  2815. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  2816. ((_var) = (_val))
  2817. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  2818. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  2819. ((_var) = (_val))
  2820. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  2821. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  2822. ((_var) = (_val))
  2823. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  2824. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  2825. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  2826. do { \
  2827. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  2828. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  2829. } while (0)
  2830. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  2831. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  2832. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  2833. do { \
  2834. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  2835. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  2836. } while (0)
  2837. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  2838. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  2839. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  2840. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  2841. do { \
  2842. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  2843. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  2844. } while (0)
  2845. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  2846. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  2847. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  2848. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  2849. do { \
  2850. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  2851. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  2852. } while (0)
  2853. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  2854. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  2855. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  2856. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  2857. do { \
  2858. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  2859. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  2860. } while (0)
  2861. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  2862. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  2863. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  2864. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  2865. do { \
  2866. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  2867. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  2868. } while (0)
  2869. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  2870. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  2871. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  2872. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  2873. do { \
  2874. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  2875. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  2876. } while (0)
  2877. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  2878. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  2879. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  2880. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  2881. do { \
  2882. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  2883. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  2884. } while (0)
  2885. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  2886. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  2887. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  2888. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  2889. do { \
  2890. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  2891. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  2892. } while (0)
  2893. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  2894. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  2895. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  2896. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  2897. do { \
  2898. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  2899. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  2900. } while (0)
  2901. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  2902. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  2903. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  2904. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  2905. do { \
  2906. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  2907. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  2908. } while (0)
  2909. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  2910. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  2911. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  2912. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  2913. do { \
  2914. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  2915. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  2916. } while (0)
  2917. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  2918. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  2919. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  2920. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  2921. do { \
  2922. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  2923. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  2924. } while (0)
  2925. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  2926. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  2927. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  2928. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  2929. do { \
  2930. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  2931. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  2932. } while (0)
  2933. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  2934. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  2935. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  2936. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  2937. do { \
  2938. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  2939. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  2940. } while (0)
  2941. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  2942. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  2943. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  2944. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  2945. do { \
  2946. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  2947. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  2948. } while (0)
  2949. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  2950. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  2951. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  2952. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  2953. do { \
  2954. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  2955. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  2956. } while (0)
  2957. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  2958. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  2959. HTT_RX_RING_CFG_ENABLED_NULL_S)
  2960. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  2961. do { \
  2962. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  2963. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  2964. } while (0)
  2965. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  2966. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  2967. HTT_RX_RING_CFG_ENABLED_PHY_S)
  2968. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  2969. do { \
  2970. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  2971. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  2972. } while (0)
  2973. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  2974. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  2975. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  2976. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  2977. do { \
  2978. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  2979. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  2980. } while (0)
  2981. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  2982. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  2983. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  2984. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  2985. do { \
  2986. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  2987. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  2988. } while (0)
  2989. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  2990. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  2991. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  2992. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  2993. do { \
  2994. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  2995. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  2996. } while (0)
  2997. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  2998. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  2999. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3000. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3001. do { \
  3002. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3003. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3004. } while (0)
  3005. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3006. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3007. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3008. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3009. do { \
  3010. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3011. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3012. } while (0)
  3013. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3014. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3015. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3016. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3017. do { \
  3018. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3019. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3020. } while (0)
  3021. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3022. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3023. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3024. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3025. do { \
  3026. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3027. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3028. } while (0)
  3029. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3030. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3031. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3032. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3033. do { \
  3034. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3035. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3036. } while (0)
  3037. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3038. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3039. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3040. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3041. do { \
  3042. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3043. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3044. } while (0)
  3045. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3046. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3047. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3048. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3049. do { \
  3050. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3051. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3052. } while (0)
  3053. /**
  3054. * @brief host -> target FW statistics retrieve
  3055. *
  3056. * @details
  3057. * The following field definitions describe the format of the HTT host
  3058. * to target FW stats retrieve message. The message specifies the type of
  3059. * stats host wants to retrieve.
  3060. *
  3061. * |31 24|23 16|15 8|7 0|
  3062. * |-----------------------------------------------------------|
  3063. * | stats types request bitmask | msg type |
  3064. * |-----------------------------------------------------------|
  3065. * | stats types reset bitmask | reserved |
  3066. * |-----------------------------------------------------------|
  3067. * | stats type | config value |
  3068. * |-----------------------------------------------------------|
  3069. * | cookie LSBs |
  3070. * |-----------------------------------------------------------|
  3071. * | cookie MSBs |
  3072. * |-----------------------------------------------------------|
  3073. * Header fields:
  3074. * - MSG_TYPE
  3075. * Bits 7:0
  3076. * Purpose: identifies this is a stats upload request message
  3077. * Value: 0x3
  3078. * - UPLOAD_TYPES
  3079. * Bits 31:8
  3080. * Purpose: identifies which types of FW statistics to upload
  3081. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3082. * - RESET_TYPES
  3083. * Bits 31:8
  3084. * Purpose: identifies which types of FW statistics to reset
  3085. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3086. * - CFG_VAL
  3087. * Bits 23:0
  3088. * Purpose: give an opaque configuration value to the specified stats type
  3089. * Value: stats-type specific configuration value
  3090. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3091. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3092. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3093. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3094. * - CFG_STAT_TYPE
  3095. * Bits 31:24
  3096. * Purpose: specify which stats type (if any) the config value applies to
  3097. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3098. * a valid configuration specification
  3099. * - COOKIE_LSBS
  3100. * Bits 31:0
  3101. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3102. * message with its preceding host->target stats request message.
  3103. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3104. * - COOKIE_MSBS
  3105. * Bits 31:0
  3106. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3107. * message with its preceding host->target stats request message.
  3108. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3109. */
  3110. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3111. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3112. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3113. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3114. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3115. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3116. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3117. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3118. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3119. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3120. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3121. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3122. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3123. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3124. do { \
  3125. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3126. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3127. } while (0)
  3128. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3129. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3130. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3131. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3132. do { \
  3133. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3134. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3135. } while (0)
  3136. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3137. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3138. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3139. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3140. do { \
  3141. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3142. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3143. } while (0)
  3144. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3145. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3146. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3147. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3148. do { \
  3149. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3150. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3151. } while (0)
  3152. /**
  3153. * @brief host -> target HTT out-of-band sync request
  3154. *
  3155. * @details
  3156. * The HTT SYNC tells the target to suspend processing of subsequent
  3157. * HTT host-to-target messages until some other target agent locally
  3158. * informs the target HTT FW that the current sync counter is equal to
  3159. * or greater than (in a modulo sense) the sync counter specified in
  3160. * the SYNC message.
  3161. * This allows other host-target components to synchronize their operation
  3162. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3163. * security key has been downloaded to and activated by the target.
  3164. * In the absence of any explicit synchronization counter value
  3165. * specification, the target HTT FW will use zero as the default current
  3166. * sync value.
  3167. *
  3168. * |31 24|23 16|15 8|7 0|
  3169. * |-----------------------------------------------------------|
  3170. * | reserved | sync count | msg type |
  3171. * |-----------------------------------------------------------|
  3172. * Header fields:
  3173. * - MSG_TYPE
  3174. * Bits 7:0
  3175. * Purpose: identifies this as a sync message
  3176. * Value: 0x4
  3177. * - SYNC_COUNT
  3178. * Bits 15:8
  3179. * Purpose: specifies what sync value the HTT FW will wait for from
  3180. * an out-of-band specification to resume its operation
  3181. * Value: in-band sync counter value to compare against the out-of-band
  3182. * counter spec.
  3183. * The HTT target FW will suspend its host->target message processing
  3184. * as long as
  3185. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3186. */
  3187. #define HTT_H2T_SYNC_MSG_SZ 4
  3188. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3189. #define HTT_H2T_SYNC_COUNT_S 8
  3190. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3191. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3192. HTT_H2T_SYNC_COUNT_S)
  3193. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3194. do { \
  3195. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3196. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3197. } while (0)
  3198. /**
  3199. * @brief HTT aggregation configuration
  3200. */
  3201. #define HTT_AGGR_CFG_MSG_SZ 4
  3202. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3203. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3204. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3205. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3206. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3207. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3208. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3209. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3210. do { \
  3211. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3212. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3213. } while (0)
  3214. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3215. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3216. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3217. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3218. do { \
  3219. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3220. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3221. } while (0)
  3222. /**
  3223. * @brief host -> target HTT configure max amsdu info per vdev
  3224. *
  3225. * @details
  3226. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3227. *
  3228. * |31 21|20 16|15 8|7 0|
  3229. * |-----------------------------------------------------------|
  3230. * | reserved | vdev id | max amsdu | msg type |
  3231. * |-----------------------------------------------------------|
  3232. * Header fields:
  3233. * - MSG_TYPE
  3234. * Bits 7:0
  3235. * Purpose: identifies this as a aggr cfg ex message
  3236. * Value: 0xa
  3237. * - MAX_NUM_AMSDU_SUBFRM
  3238. * Bits 15:8
  3239. * Purpose: max MSDUs per A-MSDU
  3240. * - VDEV_ID
  3241. * Bits 20:16
  3242. * Purpose: ID of the vdev to which this limit is applied
  3243. */
  3244. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3245. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3246. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3247. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3248. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3249. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3250. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3251. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3252. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3253. do { \
  3254. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3255. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3256. } while (0)
  3257. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3258. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3259. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3260. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3261. do { \
  3262. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3263. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3264. } while (0)
  3265. /**
  3266. * @brief HTT WDI_IPA Config Message
  3267. *
  3268. * @details
  3269. * The HTT WDI_IPA config message is created/sent by host at driver
  3270. * init time. It contains information about data structures used on
  3271. * WDI_IPA TX and RX path.
  3272. * TX CE ring is used for pushing packet metadata from IPA uC
  3273. * to WLAN FW
  3274. * TX Completion ring is used for generating TX completions from
  3275. * WLAN FW to IPA uC
  3276. * RX Indication ring is used for indicating RX packets from FW
  3277. * to IPA uC
  3278. * RX Ring2 is used as either completion ring or as second
  3279. * indication ring. when Ring2 is used as completion ring, IPA uC
  3280. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3281. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3282. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3283. * indicated in RX Indication ring. Please see WDI_IPA specification
  3284. * for more details.
  3285. * |31 24|23 16|15 8|7 0|
  3286. * |----------------+----------------+----------------+----------------|
  3287. * | tx pkt pool size | Rsvd | msg_type |
  3288. * |-------------------------------------------------------------------|
  3289. * | tx comp ring base (bits 31:0) |
  3290. #if HTT_PADDR64
  3291. * | tx comp ring base (bits 63:32) |
  3292. #endif
  3293. * |-------------------------------------------------------------------|
  3294. * | tx comp ring size |
  3295. * |-------------------------------------------------------------------|
  3296. * | tx comp WR_IDX physical address (bits 31:0) |
  3297. #if HTT_PADDR64
  3298. * | tx comp WR_IDX physical address (bits 63:32) |
  3299. #endif
  3300. * |-------------------------------------------------------------------|
  3301. * | tx CE WR_IDX physical address (bits 31:0) |
  3302. #if HTT_PADDR64
  3303. * | tx CE WR_IDX physical address (bits 63:32) |
  3304. #endif
  3305. * |-------------------------------------------------------------------|
  3306. * | rx indication ring base (bits 31:0) |
  3307. #if HTT_PADDR64
  3308. * | rx indication ring base (bits 63:32) |
  3309. #endif
  3310. * |-------------------------------------------------------------------|
  3311. * | rx indication ring size |
  3312. * |-------------------------------------------------------------------|
  3313. * | rx ind RD_IDX physical address (bits 31:0) |
  3314. #if HTT_PADDR64
  3315. * | rx ind RD_IDX physical address (bits 63:32) |
  3316. #endif
  3317. * |-------------------------------------------------------------------|
  3318. * | rx ind WR_IDX physical address (bits 31:0) |
  3319. #if HTT_PADDR64
  3320. * | rx ind WR_IDX physical address (bits 63:32) |
  3321. #endif
  3322. * |-------------------------------------------------------------------|
  3323. * |-------------------------------------------------------------------|
  3324. * | rx ring2 base (bits 31:0) |
  3325. #if HTT_PADDR64
  3326. * | rx ring2 base (bits 63:32) |
  3327. #endif
  3328. * |-------------------------------------------------------------------|
  3329. * | rx ring2 size |
  3330. * |-------------------------------------------------------------------|
  3331. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3332. #if HTT_PADDR64
  3333. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3334. #endif
  3335. * |-------------------------------------------------------------------|
  3336. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3337. #if HTT_PADDR64
  3338. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3339. #endif
  3340. * |-------------------------------------------------------------------|
  3341. *
  3342. * Header fields:
  3343. * Header fields:
  3344. * - MSG_TYPE
  3345. * Bits 7:0
  3346. * Purpose: Identifies this as WDI_IPA config message
  3347. * value: = 0x8
  3348. * - TX_PKT_POOL_SIZE
  3349. * Bits 15:0
  3350. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3351. * WDI_IPA TX path
  3352. * For systems using 32-bit format for bus addresses:
  3353. * - TX_COMP_RING_BASE_ADDR
  3354. * Bits 31:0
  3355. * Purpose: TX Completion Ring base address in DDR
  3356. * - TX_COMP_RING_SIZE
  3357. * Bits 31:0
  3358. * Purpose: TX Completion Ring size (must be power of 2)
  3359. * - TX_COMP_WR_IDX_ADDR
  3360. * Bits 31:0
  3361. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3362. * updates the Write Index for WDI_IPA TX completion ring
  3363. * - TX_CE_WR_IDX_ADDR
  3364. * Bits 31:0
  3365. * Purpose: DDR address where IPA uC
  3366. * updates the WR Index for TX CE ring
  3367. * (needed for fusion platforms)
  3368. * - RX_IND_RING_BASE_ADDR
  3369. * Bits 31:0
  3370. * Purpose: RX Indication Ring base address in DDR
  3371. * - RX_IND_RING_SIZE
  3372. * Bits 31:0
  3373. * Purpose: RX Indication Ring size
  3374. * - RX_IND_RD_IDX_ADDR
  3375. * Bits 31:0
  3376. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3377. * RX indication ring
  3378. * - RX_IND_WR_IDX_ADDR
  3379. * Bits 31:0
  3380. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3381. * updates the Write Index for WDI_IPA RX indication ring
  3382. * - RX_RING2_BASE_ADDR
  3383. * Bits 31:0
  3384. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3385. * - RX_RING2_SIZE
  3386. * Bits 31:0
  3387. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3388. * - RX_RING2_RD_IDX_ADDR
  3389. * Bits 31:0
  3390. * Purpose: If Second RX ring is Indication ring, DDR address where
  3391. * IPA uC updates the Read Index for Ring2.
  3392. * If Second RX ring is completion ring, this is NOT used
  3393. * - RX_RING2_WR_IDX_ADDR
  3394. * Bits 31:0
  3395. * Purpose: If Second RX ring is Indication ring, DDR address where
  3396. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3397. * If second RX ring is completion ring, DDR address where
  3398. * IPA uC updates the Write Index for Ring 2.
  3399. * For systems using 64-bit format for bus addresses:
  3400. * - TX_COMP_RING_BASE_ADDR_LO
  3401. * Bits 31:0
  3402. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3403. * - TX_COMP_RING_BASE_ADDR_HI
  3404. * Bits 31:0
  3405. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3406. * - TX_COMP_RING_SIZE
  3407. * Bits 31:0
  3408. * Purpose: TX Completion Ring size (must be power of 2)
  3409. * - TX_COMP_WR_IDX_ADDR_LO
  3410. * Bits 31:0
  3411. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3412. * Lower 4 bytes of DDR address where WIFI FW
  3413. * updates the Write Index for WDI_IPA TX completion ring
  3414. * - TX_COMP_WR_IDX_ADDR_HI
  3415. * Bits 31:0
  3416. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3417. * Higher 4 bytes of DDR address where WIFI FW
  3418. * updates the Write Index for WDI_IPA TX completion ring
  3419. * - TX_CE_WR_IDX_ADDR_LO
  3420. * Bits 31:0
  3421. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3422. * updates the WR Index for TX CE ring
  3423. * (needed for fusion platforms)
  3424. * - TX_CE_WR_IDX_ADDR_HI
  3425. * Bits 31:0
  3426. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3427. * updates the WR Index for TX CE ring
  3428. * (needed for fusion platforms)
  3429. * - RX_IND_RING_BASE_ADDR_LO
  3430. * Bits 31:0
  3431. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3432. * - RX_IND_RING_BASE_ADDR_HI
  3433. * Bits 31:0
  3434. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3435. * - RX_IND_RING_SIZE
  3436. * Bits 31:0
  3437. * Purpose: RX Indication Ring size
  3438. * - RX_IND_RD_IDX_ADDR_LO
  3439. * Bits 31:0
  3440. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3441. * for WDI_IPA RX indication ring
  3442. * - RX_IND_RD_IDX_ADDR_HI
  3443. * Bits 31:0
  3444. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3445. * for WDI_IPA RX indication ring
  3446. * - RX_IND_WR_IDX_ADDR_LO
  3447. * Bits 31:0
  3448. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3449. * Lower 4 bytes of DDR address where WIFI FW
  3450. * updates the Write Index for WDI_IPA RX indication ring
  3451. * - RX_IND_WR_IDX_ADDR_HI
  3452. * Bits 31:0
  3453. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3454. * Higher 4 bytes of DDR address where WIFI FW
  3455. * updates the Write Index for WDI_IPA RX indication ring
  3456. * - RX_RING2_BASE_ADDR_LO
  3457. * Bits 31:0
  3458. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3459. * - RX_RING2_BASE_ADDR_HI
  3460. * Bits 31:0
  3461. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3462. * - RX_RING2_SIZE
  3463. * Bits 31:0
  3464. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3465. * - RX_RING2_RD_IDX_ADDR_LO
  3466. * Bits 31:0
  3467. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3468. * DDR address where IPA uC updates the Read Index for Ring2.
  3469. * If Second RX ring is completion ring, this is NOT used
  3470. * - RX_RING2_RD_IDX_ADDR_HI
  3471. * Bits 31:0
  3472. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3473. * DDR address where IPA uC updates the Read Index for Ring2.
  3474. * If Second RX ring is completion ring, this is NOT used
  3475. * - RX_RING2_WR_IDX_ADDR_LO
  3476. * Bits 31:0
  3477. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3478. * DDR address where WIFI FW updates the Write Index
  3479. * for WDI_IPA RX ring2
  3480. * If second RX ring is completion ring, lower 4 bytes of
  3481. * DDR address where IPA uC updates the Write Index for Ring 2.
  3482. * - RX_RING2_WR_IDX_ADDR_HI
  3483. * Bits 31:0
  3484. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3485. * DDR address where WIFI FW updates the Write Index
  3486. * for WDI_IPA RX ring2
  3487. * If second RX ring is completion ring, higher 4 bytes of
  3488. * DDR address where IPA uC updates the Write Index for Ring 2.
  3489. */
  3490. #if HTT_PADDR64
  3491. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  3492. #else
  3493. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  3494. #endif
  3495. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  3496. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  3497. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  3498. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  3499. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  3500. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  3501. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  3502. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  3503. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  3504. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  3505. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  3506. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  3507. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  3508. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  3509. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  3510. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  3511. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  3512. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  3513. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  3514. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  3515. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  3516. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  3517. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  3518. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  3519. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  3520. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  3521. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  3522. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  3523. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  3524. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  3525. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  3526. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  3527. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  3528. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  3529. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  3530. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  3531. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  3532. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  3533. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  3534. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  3535. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  3536. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  3537. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  3538. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  3539. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  3540. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  3541. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  3542. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  3543. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  3544. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  3545. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  3546. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  3547. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  3548. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  3549. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  3550. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  3551. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  3552. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  3553. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  3554. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  3555. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  3556. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  3557. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  3558. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  3559. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  3560. do { \
  3561. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  3562. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  3563. } while (0)
  3564. /* for systems using 32-bit format for bus addr */
  3565. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  3566. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  3567. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  3568. do { \
  3569. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  3570. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  3571. } while (0)
  3572. /* for systems using 64-bit format for bus addr */
  3573. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  3574. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  3575. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  3576. do { \
  3577. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  3578. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  3579. } while (0)
  3580. /* for systems using 64-bit format for bus addr */
  3581. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  3582. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  3583. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  3584. do { \
  3585. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  3586. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  3587. } while (0)
  3588. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  3589. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  3590. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  3591. do { \
  3592. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  3593. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  3594. } while (0)
  3595. /* for systems using 32-bit format for bus addr */
  3596. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  3597. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  3598. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  3599. do { \
  3600. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  3601. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  3602. } while (0)
  3603. /* for systems using 64-bit format for bus addr */
  3604. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  3605. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  3606. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  3607. do { \
  3608. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  3609. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  3610. } while (0)
  3611. /* for systems using 64-bit format for bus addr */
  3612. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  3613. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  3614. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  3615. do { \
  3616. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  3617. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  3618. } while (0)
  3619. /* for systems using 32-bit format for bus addr */
  3620. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  3621. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  3622. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  3623. do { \
  3624. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  3625. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  3626. } while (0)
  3627. /* for systems using 64-bit format for bus addr */
  3628. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  3629. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  3630. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  3631. do { \
  3632. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  3633. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  3634. } while (0)
  3635. /* for systems using 64-bit format for bus addr */
  3636. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  3637. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  3638. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  3639. do { \
  3640. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  3641. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  3642. } while (0)
  3643. /* for systems using 32-bit format for bus addr */
  3644. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  3645. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  3646. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  3647. do { \
  3648. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  3649. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  3650. } while (0)
  3651. /* for systems using 64-bit format for bus addr */
  3652. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  3653. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  3654. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  3655. do { \
  3656. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  3657. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  3658. } while (0)
  3659. /* for systems using 64-bit format for bus addr */
  3660. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  3661. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  3662. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  3663. do { \
  3664. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  3665. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  3666. } while (0)
  3667. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  3668. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  3669. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  3670. do { \
  3671. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  3672. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  3673. } while (0)
  3674. /* for systems using 32-bit format for bus addr */
  3675. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  3676. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  3677. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  3678. do { \
  3679. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  3680. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  3681. } while (0)
  3682. /* for systems using 64-bit format for bus addr */
  3683. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  3684. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  3685. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  3686. do { \
  3687. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  3688. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  3689. } while (0)
  3690. /* for systems using 64-bit format for bus addr */
  3691. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  3692. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  3693. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  3694. do { \
  3695. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  3696. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  3697. } while (0)
  3698. /* for systems using 32-bit format for bus addr */
  3699. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  3700. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  3701. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  3702. do { \
  3703. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  3704. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  3705. } while (0)
  3706. /* for systems using 64-bit format for bus addr */
  3707. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  3708. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  3709. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  3710. do { \
  3711. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  3712. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  3713. } while (0)
  3714. /* for systems using 64-bit format for bus addr */
  3715. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  3716. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  3717. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  3718. do { \
  3719. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  3720. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  3721. } while (0)
  3722. /* for systems using 32-bit format for bus addr */
  3723. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  3724. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  3725. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  3726. do { \
  3727. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  3728. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  3729. } while (0)
  3730. /* for systems using 64-bit format for bus addr */
  3731. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  3732. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  3733. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  3734. do { \
  3735. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  3736. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  3737. } while (0)
  3738. /* for systems using 64-bit format for bus addr */
  3739. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  3740. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  3741. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  3742. do { \
  3743. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  3744. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  3745. } while (0)
  3746. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  3747. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  3748. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  3749. do { \
  3750. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  3751. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  3752. } while (0)
  3753. /* for systems using 32-bit format for bus addr */
  3754. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  3755. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  3756. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  3757. do { \
  3758. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  3759. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  3760. } while (0)
  3761. /* for systems using 64-bit format for bus addr */
  3762. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  3763. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  3764. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  3765. do { \
  3766. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  3767. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  3768. } while (0)
  3769. /* for systems using 64-bit format for bus addr */
  3770. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  3771. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  3772. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  3773. do { \
  3774. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  3775. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  3776. } while (0)
  3777. /* for systems using 32-bit format for bus addr */
  3778. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  3779. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  3780. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  3781. do { \
  3782. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  3783. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  3784. } while (0)
  3785. /* for systems using 64-bit format for bus addr */
  3786. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  3787. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  3788. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  3789. do { \
  3790. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  3791. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  3792. } while (0)
  3793. /* for systems using 64-bit format for bus addr */
  3794. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  3795. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  3796. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  3797. do { \
  3798. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  3799. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  3800. } while (0)
  3801. /*
  3802. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  3803. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  3804. * addresses are stored in a XXX-bit field.
  3805. * This macro is used to define both htt_wdi_ipa_config32_t and
  3806. * htt_wdi_ipa_config64_t structs.
  3807. */
  3808. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  3809. _paddr__tx_comp_ring_base_addr_, \
  3810. _paddr__tx_comp_wr_idx_addr_, \
  3811. _paddr__tx_ce_wr_idx_addr_, \
  3812. _paddr__rx_ind_ring_base_addr_, \
  3813. _paddr__rx_ind_rd_idx_addr_, \
  3814. _paddr__rx_ind_wr_idx_addr_, \
  3815. _paddr__rx_ring2_base_addr_,\
  3816. _paddr__rx_ring2_rd_idx_addr_,\
  3817. _paddr__rx_ring2_wr_idx_addr_) \
  3818. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  3819. { \
  3820. /* DWORD 0: flags and meta-data */ \
  3821. A_UINT32 \
  3822. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  3823. reserved: 8, \
  3824. tx_pkt_pool_size: 16;\
  3825. /* DWORD 1 */\
  3826. _paddr__tx_comp_ring_base_addr_;\
  3827. /* DWORD 2 (or 3)*/\
  3828. A_UINT32 tx_comp_ring_size;\
  3829. /* DWORD 3 (or 4)*/\
  3830. _paddr__tx_comp_wr_idx_addr_;\
  3831. /* DWORD 4 (or 6)*/\
  3832. _paddr__tx_ce_wr_idx_addr_;\
  3833. /* DWORD 5 (or 8)*/\
  3834. _paddr__rx_ind_ring_base_addr_;\
  3835. /* DWORD 6 (or 10)*/\
  3836. A_UINT32 rx_ind_ring_size;\
  3837. /* DWORD 7 (or 11)*/\
  3838. _paddr__rx_ind_rd_idx_addr_;\
  3839. /* DWORD 8 (or 13)*/\
  3840. _paddr__rx_ind_wr_idx_addr_;\
  3841. /* DWORD 9 (or 15)*/\
  3842. _paddr__rx_ring2_base_addr_;\
  3843. /* DWORD 10 (or 17) */\
  3844. A_UINT32 rx_ring2_size;\
  3845. /* DWORD 11 (or 18) */\
  3846. _paddr__rx_ring2_rd_idx_addr_;\
  3847. /* DWORD 12 (or 20) */\
  3848. _paddr__rx_ring2_wr_idx_addr_;\
  3849. } POSTPACK
  3850. /* define a htt_wdi_ipa_config32_t type */
  3851. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  3852. /* define a htt_wdi_ipa_config64_t type */
  3853. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  3854. #if HTT_PADDR64
  3855. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  3856. #else
  3857. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  3858. #endif
  3859. enum htt_wdi_ipa_op_code {
  3860. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  3861. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  3862. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  3863. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  3864. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  3865. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  3866. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  3867. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  3868. /* keep this last */
  3869. HTT_WDI_IPA_OPCODE_MAX
  3870. };
  3871. /**
  3872. * @brief HTT WDI_IPA Operation Request Message
  3873. *
  3874. * @details
  3875. * HTT WDI_IPA Operation Request message is sent by host
  3876. * to either suspend or resume WDI_IPA TX or RX path.
  3877. * |31 24|23 16|15 8|7 0|
  3878. * |----------------+----------------+----------------+----------------|
  3879. * | op_code | Rsvd | msg_type |
  3880. * |-------------------------------------------------------------------|
  3881. *
  3882. * Header fields:
  3883. * - MSG_TYPE
  3884. * Bits 7:0
  3885. * Purpose: Identifies this as WDI_IPA Operation Request message
  3886. * value: = 0x9
  3887. * - OP_CODE
  3888. * Bits 31:16
  3889. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  3890. * value: = enum htt_wdi_ipa_op_code
  3891. */
  3892. PREPACK struct htt_wdi_ipa_op_request_t
  3893. {
  3894. /* DWORD 0: flags and meta-data */
  3895. A_UINT32
  3896. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  3897. reserved: 8,
  3898. op_code: 16;
  3899. } POSTPACK;
  3900. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  3901. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  3902. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  3903. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  3904. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  3905. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  3906. do { \
  3907. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  3908. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  3909. } while (0)
  3910. /*
  3911. * @brief host -> target HTT_SRING_SETUP message
  3912. *
  3913. * @details
  3914. * After target is booted up, Host can send SRING setup message for
  3915. * each host facing LMAC SRING. Target setups up HW registers based
  3916. * on setup message and confirms back to Host if response_required is set.
  3917. * Host should wait for confirmation message before sending new SRING
  3918. * setup message
  3919. *
  3920. * The message would appear as follows:
  3921. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  3922. * |--------------- +-----------------+-----------------+-----------------|
  3923. * | ring_type | ring_id | pdev_id | msg_type |
  3924. * |----------------------------------------------------------------------|
  3925. * | ring_base_addr_lo |
  3926. * |----------------------------------------------------------------------|
  3927. * | ring_base_addr_hi |
  3928. * |----------------------------------------------------------------------|
  3929. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  3930. * |----------------------------------------------------------------------|
  3931. * | ring_head_offset32_remote_addr_lo |
  3932. * |----------------------------------------------------------------------|
  3933. * | ring_head_offset32_remote_addr_hi |
  3934. * |----------------------------------------------------------------------|
  3935. * | ring_tail_offset32_remote_addr_lo |
  3936. * |----------------------------------------------------------------------|
  3937. * | ring_tail_offset32_remote_addr_hi |
  3938. * |----------------------------------------------------------------------|
  3939. * | ring_msi_addr_lo |
  3940. * |----------------------------------------------------------------------|
  3941. * | ring_msi_addr_hi |
  3942. * |----------------------------------------------------------------------|
  3943. * | ring_msi_data |
  3944. * |----------------------------------------------------------------------|
  3945. * | intr_timer_th |IM| intr_batch_counter_th |
  3946. * |----------------------------------------------------------------------|
  3947. * | reserved |ID|RR| PTCF| intr_low_threshold |
  3948. * |----------------------------------------------------------------------|
  3949. * | reserved |IPA drop thres hi|IPA drop thres lo|
  3950. * |----------------------------------------------------------------------|
  3951. * Where
  3952. * IM = sw_intr_mode
  3953. * RR = response_required
  3954. * PTCF = prefetch_timer_cfg
  3955. * IP = IPA drop flag
  3956. *
  3957. * The message is interpreted as follows:
  3958. * dword0 - b'0:7 - msg_type: This will be set to
  3959. * HTT_H2T_MSG_TYPE_SRING_SETUP
  3960. * b'8:15 - pdev_id:
  3961. * 0 (for rings at SOC/UMAC level),
  3962. * 1/2/3 mac id (for rings at LMAC level)
  3963. * b'16:23 - ring_id: identify which ring is to setup,
  3964. * more details can be got from enum htt_srng_ring_id
  3965. * b'24:31 - ring_type: identify type of host rings,
  3966. * more details can be got from enum htt_srng_ring_type
  3967. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  3968. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  3969. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  3970. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  3971. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  3972. * SW_TO_HW_RING.
  3973. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  3974. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  3975. * Lower 32 bits of memory address of the remote variable
  3976. * storing the 4-byte word offset that identifies the head
  3977. * element within the ring.
  3978. * (The head offset variable has type A_UINT32.)
  3979. * Valid for HW_TO_SW and SW_TO_SW rings.
  3980. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  3981. * Upper 32 bits of memory address of the remote variable
  3982. * storing the 4-byte word offset that identifies the head
  3983. * element within the ring.
  3984. * (The head offset variable has type A_UINT32.)
  3985. * Valid for HW_TO_SW and SW_TO_SW rings.
  3986. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  3987. * Lower 32 bits of memory address of the remote variable
  3988. * storing the 4-byte word offset that identifies the tail
  3989. * element within the ring.
  3990. * (The tail offset variable has type A_UINT32.)
  3991. * Valid for HW_TO_SW and SW_TO_SW rings.
  3992. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  3993. * Upper 32 bits of memory address of the remote variable
  3994. * storing the 4-byte word offset that identifies the tail
  3995. * element within the ring.
  3996. * (The tail offset variable has type A_UINT32.)
  3997. * Valid for HW_TO_SW and SW_TO_SW rings.
  3998. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  3999. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4000. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4001. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4002. * dword10 - b'0:31 - ring_msi_data: MSI data
  4003. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4004. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4005. * dword11 - b'0:14 - intr_batch_counter_th:
  4006. * batch counter threshold is in units of 4-byte words.
  4007. * HW internally maintains and increments batch count.
  4008. * (see SRING spec for detail description).
  4009. * When batch count reaches threshold value, an interrupt
  4010. * is generated by HW.
  4011. * b'15 - sw_intr_mode:
  4012. * This configuration shall be static.
  4013. * Only programmed at power up.
  4014. * 0: generate pulse style sw interrupts
  4015. * 1: generate level style sw interrupts
  4016. * b'16:31 - intr_timer_th:
  4017. * The timer init value when timer is idle or is
  4018. * initialized to start downcounting.
  4019. * In 8us units (to cover a range of 0 to 524 ms)
  4020. * dword12 - b'0:15 - intr_low_threshold:
  4021. * Used only by Consumer ring to generate ring_sw_int_p.
  4022. * Ring entries low threshold water mark, that is used
  4023. * in combination with the interrupt timer as well as
  4024. * the the clearing of the level interrupt.
  4025. * b'16:18 - prefetch_timer_cfg:
  4026. * Used only by Consumer ring to set timer mode to
  4027. * support Application prefetch handling.
  4028. * The external tail offset/pointer will be updated
  4029. * at following intervals:
  4030. * 3'b000: (Prefetch feature disabled; used only for debug)
  4031. * 3'b001: 1 usec
  4032. * 3'b010: 4 usec
  4033. * 3'b011: 8 usec (default)
  4034. * 3'b100: 16 usec
  4035. * Others: Reserverd
  4036. * b'19 - response_required:
  4037. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4038. * b'20 - ipa_drop_flag:
  4039. Indicates that host will config ipa drop threshold percentage
  4040. * b'21:31 - reserved: reserved for future use
  4041. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4042. * b'8:15 - ipa drop high threshold percentage:
  4043. * b'16:31 - Reserved
  4044. */
  4045. PREPACK struct htt_sring_setup_t {
  4046. A_UINT32 msg_type: 8,
  4047. pdev_id: 8,
  4048. ring_id: 8,
  4049. ring_type: 8;
  4050. A_UINT32 ring_base_addr_lo;
  4051. A_UINT32 ring_base_addr_hi;
  4052. A_UINT32 ring_size: 16,
  4053. ring_entry_size: 8,
  4054. ring_misc_cfg_flag: 8;
  4055. A_UINT32 ring_head_offset32_remote_addr_lo;
  4056. A_UINT32 ring_head_offset32_remote_addr_hi;
  4057. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4058. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4059. A_UINT32 ring_msi_addr_lo;
  4060. A_UINT32 ring_msi_addr_hi;
  4061. A_UINT32 ring_msi_data;
  4062. A_UINT32 intr_batch_counter_th: 15,
  4063. sw_intr_mode: 1,
  4064. intr_timer_th: 16;
  4065. A_UINT32 intr_low_threshold: 16,
  4066. prefetch_timer_cfg: 3,
  4067. response_required: 1,
  4068. ipa_drop_flag: 1,
  4069. reserved1: 11;
  4070. A_UINT32 ipa_drop_low_threshold: 8,
  4071. ipa_drop_high_threshold: 8,
  4072. reserved: 16;
  4073. } POSTPACK;
  4074. enum htt_srng_ring_type {
  4075. HTT_HW_TO_SW_RING = 0,
  4076. HTT_SW_TO_HW_RING,
  4077. HTT_SW_TO_SW_RING,
  4078. /* Insert new ring types above this line */
  4079. };
  4080. enum htt_srng_ring_id {
  4081. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4082. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4083. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4084. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4085. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4086. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4087. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4088. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4089. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4090. /* Add Other SRING which can't be directly configured by host software above this line */
  4091. };
  4092. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4093. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4094. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4095. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4096. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4097. HTT_SRING_SETUP_PDEV_ID_S)
  4098. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4099. do { \
  4100. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4101. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4102. } while (0)
  4103. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4104. #define HTT_SRING_SETUP_RING_ID_S 16
  4105. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4106. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4107. HTT_SRING_SETUP_RING_ID_S)
  4108. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4109. do { \
  4110. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4111. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4112. } while (0)
  4113. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4114. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4115. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4116. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4117. HTT_SRING_SETUP_RING_TYPE_S)
  4118. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4119. do { \
  4120. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4121. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4122. } while (0)
  4123. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4124. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4125. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4126. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4127. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4128. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4129. do { \
  4130. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4131. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4132. } while (0)
  4133. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4134. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4135. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4136. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4137. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4138. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4139. do { \
  4140. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4141. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4142. } while (0)
  4143. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4144. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4145. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4146. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4147. HTT_SRING_SETUP_RING_SIZE_S)
  4148. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4149. do { \
  4150. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4151. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4152. } while (0)
  4153. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4154. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4155. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4156. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4157. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4158. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4159. do { \
  4160. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4161. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4162. } while (0)
  4163. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4164. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4165. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4166. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4167. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4168. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4169. do { \
  4170. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4171. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4172. } while (0)
  4173. /* This control bit is applicable to only Producer, which updates Ring ID field
  4174. * of each descriptor before pushing into the ring.
  4175. * 0: updates ring_id(default)
  4176. * 1: ring_id updating disabled */
  4177. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4178. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4179. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4180. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4181. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4182. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4183. do { \
  4184. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4185. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4186. } while (0)
  4187. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4188. * of each descriptor before pushing into the ring.
  4189. * 0: updates Loopcnt(default)
  4190. * 1: Loopcnt updating disabled */
  4191. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4192. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4193. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4194. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4195. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4196. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4197. do { \
  4198. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4199. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4200. } while (0)
  4201. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4202. * into security_id port of GXI/AXI. */
  4203. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4204. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4205. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4206. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4207. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4208. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4209. do { \
  4210. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4211. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4212. } while (0)
  4213. /* During MSI write operation, SRNG drives value of this register bit into
  4214. * swap bit of GXI/AXI. */
  4215. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4216. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4217. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4218. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4219. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4220. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4221. do { \
  4222. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4223. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4224. } while (0)
  4225. /* During Pointer write operation, SRNG drives value of this register bit into
  4226. * swap bit of GXI/AXI. */
  4227. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4228. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4229. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4230. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4231. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4232. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4233. do { \
  4234. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4235. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4236. } while (0)
  4237. /* During any data or TLV write operation, SRNG drives value of this register
  4238. * bit into swap bit of GXI/AXI. */
  4239. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4240. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4241. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4242. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4243. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4244. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4245. do { \
  4246. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4247. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4248. } while (0)
  4249. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4250. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4251. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4252. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4253. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4254. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4255. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4256. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4257. do { \
  4258. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4259. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4260. } while (0)
  4261. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4262. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4263. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4264. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4265. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4266. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4267. do { \
  4268. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4269. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4270. } while (0)
  4271. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4272. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4273. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4274. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4275. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4276. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4277. do { \
  4278. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4279. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4280. } while (0)
  4281. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4282. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4283. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4284. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4285. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4286. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4287. do { \
  4288. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4289. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4290. } while (0)
  4291. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4292. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4293. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4294. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4295. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4296. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4297. do { \
  4298. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4299. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4300. } while (0)
  4301. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4302. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4303. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4304. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4305. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4306. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4307. do { \
  4308. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4309. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4310. } while (0)
  4311. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4312. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4313. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4314. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4315. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4316. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4317. do { \
  4318. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4319. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4320. } while (0)
  4321. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4322. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4323. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4324. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4325. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4326. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4327. do { \
  4328. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4329. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4330. } while (0)
  4331. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4332. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4333. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4334. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4335. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4336. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4337. do { \
  4338. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4339. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4340. } while (0)
  4341. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4342. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4343. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4344. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4345. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4346. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4347. do { \
  4348. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4349. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4350. } while (0)
  4351. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4352. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4353. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4354. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4355. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4356. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4357. do { \
  4358. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4359. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4360. } while (0)
  4361. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4362. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4363. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4364. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4365. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4366. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4367. do { \
  4368. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4369. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4370. } while (0)
  4371. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4372. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4373. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4374. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4375. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4376. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4377. do { \
  4378. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4379. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4380. } while (0)
  4381. /**
  4382. * @brief HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
  4383. *
  4384. * @details
  4385. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  4386. * configure RXDMA rings.
  4387. * The configuration is per ring based and includes both packet subtypes
  4388. * and PPDU/MPDU TLVs.
  4389. *
  4390. * The message would appear as follows:
  4391. *
  4392. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  4393. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  4394. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  4395. * |-------------------------------------------------------------------|
  4396. * | rsvd2 | ring_buffer_size |
  4397. * |-------------------------------------------------------------------|
  4398. * | packet_type_enable_flags_0 |
  4399. * |-------------------------------------------------------------------|
  4400. * | packet_type_enable_flags_1 |
  4401. * |-------------------------------------------------------------------|
  4402. * | packet_type_enable_flags_2 |
  4403. * |-------------------------------------------------------------------|
  4404. * | packet_type_enable_flags_3 |
  4405. * |-------------------------------------------------------------------|
  4406. * | tlv_filter_in_flags |
  4407. * |-------------------------------------------------------------------|
  4408. * | rx_header_offset | rx_packet_offset |
  4409. * |-------------------------------------------------------------------|
  4410. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  4411. * |-------------------------------------------------------------------|
  4412. * | rx_msdu_start_offset | rx_msdu_end_offset |
  4413. * |-------------------------------------------------------------------|
  4414. * | rsvd3 | rx_attention_offset |
  4415. * |-------------------------------------------------------------------|
  4416. * | rsvd4 | mo| fp| rx_drop_threshold |
  4417. * | |ndp|ndp| |
  4418. * |-------------------------------------------------------------------|
  4419. * Where:
  4420. * PS = pkt_swap
  4421. * SS = status_swap
  4422. * OV = rx_offsets_valid
  4423. * DT = drop_thresh_valid
  4424. * The message is interpreted as follows:
  4425. * dword0 - b'0:7 - msg_type: This will be set to
  4426. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4427. * b'8:15 - pdev_id:
  4428. * 0 (for rings at SOC/UMAC level),
  4429. * 1/2/3 mac id (for rings at LMAC level)
  4430. * b'16:23 - ring_id : Identify the ring to configure.
  4431. * More details can be got from enum htt_srng_ring_id
  4432. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  4433. * BUF_RING_CFG_0 defs within HW .h files,
  4434. * e.g. wmac_top_reg_seq_hwioreg.h
  4435. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  4436. * BUF_RING_CFG_0 defs within HW .h files,
  4437. * e.g. wmac_top_reg_seq_hwioreg.h
  4438. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  4439. * configuration fields are valid
  4440. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  4441. * rx_drop_threshold field is valid
  4442. * b'28:31 - rsvd1: reserved for future use
  4443. * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
  4444. * in byte units.
  4445. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4446. * - b'16:31 - rsvd2: Reserved for future use
  4447. * dword2 - b'0:31 - packet_type_enable_flags_0:
  4448. * Enable MGMT packet from 0b0000 to 0b1001
  4449. * bits from low to high: FP, MD, MO - 3 bits
  4450. * FP: Filter_Pass
  4451. * MD: Monitor_Direct
  4452. * MO: Monitor_Other
  4453. * 10 mgmt subtypes * 3 bits -> 30 bits
  4454. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  4455. * dword3 - b'0:31 - packet_type_enable_flags_1:
  4456. * Enable MGMT packet from 0b1010 to 0b1111
  4457. * bits from low to high: FP, MD, MO - 3 bits
  4458. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  4459. * dword4 - b'0:31 - packet_type_enable_flags_2:
  4460. * Enable CTRL packet from 0b0000 to 0b1001
  4461. * bits from low to high: FP, MD, MO - 3 bits
  4462. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  4463. * dword5 - b'0:31 - packet_type_enable_flags_3:
  4464. * Enable CTRL packet from 0b1010 to 0b1111,
  4465. * MCAST_DATA, UCAST_DATA, NULL_DATA
  4466. * bits from low to high: FP, MD, MO - 3 bits
  4467. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  4468. * dword6 - b'0:31 - tlv_filter_in_flags:
  4469. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  4470. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  4471. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  4472. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4473. * A value of 0 will be considered as ignore this config.
  4474. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4475. * e.g. wmac_top_reg_seq_hwioreg.h
  4476. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  4477. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4478. * A value of 0 will be considered as ignore this config.
  4479. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4480. * e.g. wmac_top_reg_seq_hwioreg.h
  4481. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  4482. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4483. * A value of 0 will be considered as ignore this config.
  4484. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4485. * e.g. wmac_top_reg_seq_hwioreg.h
  4486. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  4487. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4488. * A value of 0 will be considered as ignore this config.
  4489. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4490. * e.g. wmac_top_reg_seq_hwioreg.h
  4491. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  4492. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4493. * A value of 0 will be considered as ignore this config.
  4494. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4495. * e.g. wmac_top_reg_seq_hwioreg.h
  4496. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  4497. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4498. * A value of 0 will be considered as ignore this config.
  4499. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4500. * e.g. wmac_top_reg_seq_hwioreg.h
  4501. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  4502. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4503. * A value of 0 will be considered as ignore this config.
  4504. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  4505. * e.g. wmac_top_reg_seq_hwioreg.h
  4506. * - b'16:31 - rsvd3 for future use
  4507. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  4508. * to source rings. Consumer drops packets if the available
  4509. * words in the ring falls below the configured threshold
  4510. * value.
  4511. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  4512. * by host. 1 -> subscribed
  4513. * - b`11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  4514. * by host. 1 -> subscribed
  4515. */
  4516. PREPACK struct htt_rx_ring_selection_cfg_t {
  4517. A_UINT32 msg_type: 8,
  4518. pdev_id: 8,
  4519. ring_id: 8,
  4520. status_swap: 1,
  4521. pkt_swap: 1,
  4522. rx_offsets_valid: 1,
  4523. drop_thresh_valid: 1,
  4524. rsvd1: 4;
  4525. A_UINT32 ring_buffer_size: 16,
  4526. rsvd2: 16;
  4527. A_UINT32 packet_type_enable_flags_0;
  4528. A_UINT32 packet_type_enable_flags_1;
  4529. A_UINT32 packet_type_enable_flags_2;
  4530. A_UINT32 packet_type_enable_flags_3;
  4531. A_UINT32 tlv_filter_in_flags;
  4532. A_UINT32 rx_packet_offset: 16,
  4533. rx_header_offset: 16;
  4534. A_UINT32 rx_mpdu_end_offset: 16,
  4535. rx_mpdu_start_offset: 16;
  4536. A_UINT32 rx_msdu_end_offset: 16,
  4537. rx_msdu_start_offset: 16;
  4538. A_UINT32 rx_attn_offset: 16,
  4539. rsvd3: 16;
  4540. A_UINT32 rx_drop_threshold: 10,
  4541. fp_ndp: 1,
  4542. mo_ndp: 1,
  4543. rsvd4: 20;
  4544. } POSTPACK;
  4545. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  4546. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  4547. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  4548. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  4549. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  4550. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  4551. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  4552. do { \
  4553. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  4554. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  4555. } while (0)
  4556. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  4557. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  4558. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  4559. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  4560. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  4561. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  4562. do { \
  4563. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  4564. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  4565. } while (0)
  4566. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  4567. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  4568. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  4569. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  4570. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  4571. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  4572. do { \
  4573. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  4574. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  4575. } while (0)
  4576. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  4577. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  4578. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  4579. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  4580. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  4581. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  4582. do { \
  4583. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  4584. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  4585. } while (0)
  4586. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  4587. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  4588. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  4589. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  4590. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  4591. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  4592. do { \
  4593. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  4594. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  4595. } while (0)
  4596. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  4597. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  4598. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  4599. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  4600. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  4601. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  4602. do { \
  4603. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  4604. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  4605. } while (0)
  4606. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  4607. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  4608. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  4609. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  4610. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  4611. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  4612. do { \
  4613. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  4614. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  4615. } while (0)
  4616. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  4617. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  4618. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  4619. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  4620. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  4621. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  4622. do { \
  4623. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  4624. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  4625. } while (0)
  4626. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  4627. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  4628. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  4629. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  4630. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  4631. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  4632. do { \
  4633. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  4634. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  4635. } while (0)
  4636. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  4637. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  4638. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  4639. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  4640. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  4641. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  4642. do { \
  4643. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  4644. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  4645. } while (0)
  4646. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  4647. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  4648. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  4649. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  4650. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  4651. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  4652. do { \
  4653. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  4654. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  4655. } while (0)
  4656. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  4657. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  4658. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  4659. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  4660. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  4661. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  4662. do { \
  4663. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  4664. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  4665. } while (0)
  4666. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  4667. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  4668. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  4669. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  4670. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  4671. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  4672. do { \
  4673. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  4674. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  4675. } while (0)
  4676. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  4677. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  4678. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  4679. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  4680. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  4681. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  4682. do { \
  4683. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  4684. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  4685. } while (0)
  4686. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  4687. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  4688. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  4689. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  4690. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  4691. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  4692. do { \
  4693. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  4694. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  4695. } while (0)
  4696. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  4697. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  4698. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  4699. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  4700. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  4701. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  4702. do { \
  4703. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  4704. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  4705. } while (0)
  4706. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  4707. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  4708. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  4709. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  4710. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  4711. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  4712. do { \
  4713. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  4714. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  4715. } while (0)
  4716. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  4717. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  4718. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  4719. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  4720. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  4721. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  4722. do { \
  4723. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  4724. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  4725. } while (0)
  4726. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  4727. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  4728. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  4729. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  4730. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  4731. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  4732. do { \
  4733. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  4734. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  4735. } while (0)
  4736. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  4737. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  4738. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  4739. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  4740. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  4741. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  4742. do { \
  4743. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  4744. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  4745. } while (0)
  4746. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  4747. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  4748. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  4749. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  4750. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  4751. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  4752. do { \
  4753. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  4754. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  4755. } while (0)
  4756. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  4757. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  4758. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  4759. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  4760. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  4761. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  4762. do { \
  4763. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  4764. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  4765. } while (0)
  4766. /*
  4767. * Subtype based MGMT frames enable bits.
  4768. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  4769. */
  4770. /* association request */
  4771. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  4772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  4773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  4774. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  4775. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  4776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  4777. /* association response */
  4778. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  4779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  4780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  4781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  4782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  4783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  4784. /* Reassociation request */
  4785. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  4786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  4787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  4788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  4789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  4790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  4791. /* Reassociation response */
  4792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  4793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  4794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  4795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  4796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  4797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  4798. /* Probe request */
  4799. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  4800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  4801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  4802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  4803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  4804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  4805. /* Probe response */
  4806. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  4807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  4808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  4809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  4810. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  4811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  4812. /* Timing Advertisement */
  4813. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  4814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  4815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  4816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  4817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  4818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  4819. /* Reserved */
  4820. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  4821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  4822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  4823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  4824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  4825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  4826. /* Beacon */
  4827. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  4828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  4829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  4830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  4831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  4832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  4833. /* ATIM */
  4834. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  4835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  4836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  4837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  4838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  4839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  4840. /* Disassociation */
  4841. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  4842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  4843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  4844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  4845. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  4846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  4847. /* Authentication */
  4848. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  4849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  4850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  4851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  4852. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  4853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  4854. /* Deauthentication */
  4855. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  4856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  4857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  4858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  4859. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  4860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  4861. /* Action */
  4862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  4863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  4864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  4865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  4866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  4867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  4868. /* Action No Ack */
  4869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  4870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  4871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  4872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  4873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  4874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  4875. /* Reserved */
  4876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  4877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  4878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  4879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  4880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  4881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  4882. /*
  4883. * Subtype based CTRL frames enable bits.
  4884. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  4885. */
  4886. /* Reserved */
  4887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  4888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  4889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  4890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  4891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  4892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  4893. /* Reserved */
  4894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  4895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  4896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  4897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  4898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  4899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  4900. /* Reserved */
  4901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  4902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  4903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  4904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  4905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  4906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  4907. /* Reserved */
  4908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  4909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  4910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  4911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  4912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  4913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  4914. /* Reserved */
  4915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  4916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  4917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  4918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  4919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  4920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  4921. /* Reserved */
  4922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  4923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  4924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  4925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  4926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  4927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  4928. /* Reserved */
  4929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  4930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  4931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  4932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  4933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  4934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  4935. /* Control Wrapper */
  4936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  4937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  4938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  4939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  4940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  4941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  4942. /* Block Ack Request */
  4943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  4944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  4945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  4946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  4947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  4948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  4949. /* Block Ack*/
  4950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  4951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  4952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  4953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  4954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  4955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  4956. /* PS-POLL */
  4957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  4958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  4959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  4960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  4961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  4962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  4963. /* RTS */
  4964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  4965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  4966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  4967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  4968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  4969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  4970. /* CTS */
  4971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  4972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  4973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  4974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  4975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  4976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  4977. /* ACK */
  4978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  4979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  4980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  4981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  4982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  4983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  4984. /* CF-END */
  4985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  4986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  4987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  4988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  4989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  4990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  4991. /* CF-END + CF-ACK */
  4992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  4993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  4994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  4995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  4996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  4997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  4998. /* Multicast data */
  4999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  5000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  5001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  5002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  5003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  5004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  5005. /* Unicast data */
  5006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  5007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  5008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  5009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  5010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  5011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  5012. /* NULL data */
  5013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  5014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  5015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  5016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  5017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  5018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  5019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  5020. do { \
  5021. HTT_CHECK_SET_VAL(httsym, value); \
  5022. (word) |= (value) << httsym##_S; \
  5023. } while (0)
  5024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5025. (((word) & httsym##_M) >> httsym##_S)
  5026. #define htt_rx_ring_pkt_enable_subtype_set( \
  5027. word, flag, mode, type, subtype, val) \
  5028. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  5029. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  5030. #define htt_rx_ring_pkt_enable_subtype_get( \
  5031. word, flag, mode, type, subtype) \
  5032. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  5033. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  5034. /* Definition to filter in TLVs */
  5035. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  5036. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  5037. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  5038. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  5039. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  5040. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5041. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5042. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5043. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5044. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5045. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5046. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5047. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5048. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5049. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5050. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5051. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5052. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5053. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5054. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5055. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5056. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5057. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5058. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5059. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5060. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5061. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5062. do { \
  5063. HTT_CHECK_SET_VAL(httsym, enable); \
  5064. (word) |= (enable) << httsym##_S; \
  5065. } while (0)
  5066. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5067. (((word) & httsym##_M) >> httsym##_S)
  5068. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5069. HTT_RX_RING_TLV_ENABLE_SET( \
  5070. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5071. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5072. HTT_RX_RING_TLV_ENABLE_GET( \
  5073. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  5074. /**
  5075. * @brief HTT_H2T_MSG_TYPE_RFS_CONFIG
  5076. * host --> target Receive Flow Steering configuration message definition.
  5077. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5078. * The reason for this is we want RFS to be configured and ready before MAC
  5079. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5080. *
  5081. * |31 24|23 16|15 9|8|7 0|
  5082. * |----------------+----------------+----------------+----------------|
  5083. * | reserved |E| msg type |
  5084. * |-------------------------------------------------------------------|
  5085. * Where E = RFS enable flag
  5086. *
  5087. * The RFS_CONFIG message consists of a single 4-byte word.
  5088. *
  5089. * Header fields:
  5090. * - MSG_TYPE
  5091. * Bits 7:0
  5092. * Purpose: identifies this as a RFS config msg
  5093. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  5094. * - RFS_CONFIG
  5095. * Bit 8
  5096. * Purpose: Tells target whether to enable (1) or disable (0)
  5097. * flow steering feature when sending rx indication messages to host
  5098. */
  5099. #define HTT_H2T_RFS_CONFIG_M 0x100
  5100. #define HTT_H2T_RFS_CONFIG_S 8
  5101. #define HTT_RX_RFS_CONFIG_GET(_var) \
  5102. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  5103. HTT_H2T_RFS_CONFIG_S)
  5104. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  5105. do { \
  5106. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  5107. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  5108. } while (0)
  5109. #define HTT_RFS_CFG_REQ_BYTES 4
  5110. /**
  5111. * @brief host -> target FW extended statistics retrieve
  5112. *
  5113. * @details
  5114. * The following field definitions describe the format of the HTT host
  5115. * to target FW extended stats retrieve message.
  5116. * The message specifies the type of stats the host wants to retrieve.
  5117. *
  5118. * |31 24|23 16|15 8|7 0|
  5119. * |-----------------------------------------------------------|
  5120. * | reserved | stats type | pdev_mask | msg type |
  5121. * |-----------------------------------------------------------|
  5122. * | config param [0] |
  5123. * |-----------------------------------------------------------|
  5124. * | config param [1] |
  5125. * |-----------------------------------------------------------|
  5126. * | config param [2] |
  5127. * |-----------------------------------------------------------|
  5128. * | config param [3] |
  5129. * |-----------------------------------------------------------|
  5130. * | reserved |
  5131. * |-----------------------------------------------------------|
  5132. * | cookie LSBs |
  5133. * |-----------------------------------------------------------|
  5134. * | cookie MSBs |
  5135. * |-----------------------------------------------------------|
  5136. * Header fields:
  5137. * - MSG_TYPE
  5138. * Bits 7:0
  5139. * Purpose: identifies this is a extended stats upload request message
  5140. * Value: 0x10
  5141. * - PDEV_MASK
  5142. * Bits 8:15
  5143. * Purpose: identifies the mask of PDEVs to retrieve stats from
  5144. * Value: This is a overloaded field, refer to usage and interpretation of
  5145. * PDEV in interface document.
  5146. * Bit 8 : Reserved for SOC stats
  5147. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5148. * Indicates MACID_MASK in DBS
  5149. * - STATS_TYPE
  5150. * Bits 23:16
  5151. * Purpose: identifies which FW statistics to upload
  5152. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  5153. * - Reserved
  5154. * Bits 31:24
  5155. * - CONFIG_PARAM [0]
  5156. * Bits 31:0
  5157. * Purpose: give an opaque configuration value to the specified stats type
  5158. * Value: stats-type specific configuration value
  5159. * Refer to htt_stats.h for interpretation for each stats sub_type
  5160. * - CONFIG_PARAM [1]
  5161. * Bits 31:0
  5162. * Purpose: give an opaque configuration value to the specified stats type
  5163. * Value: stats-type specific configuration value
  5164. * Refer to htt_stats.h for interpretation for each stats sub_type
  5165. * - CONFIG_PARAM [2]
  5166. * Bits 31:0
  5167. * Purpose: give an opaque configuration value to the specified stats type
  5168. * Value: stats-type specific configuration value
  5169. * Refer to htt_stats.h for interpretation for each stats sub_type
  5170. * - CONFIG_PARAM [3]
  5171. * Bits 31:0
  5172. * Purpose: give an opaque configuration value to the specified stats type
  5173. * Value: stats-type specific configuration value
  5174. * Refer to htt_stats.h for interpretation for each stats sub_type
  5175. * - Reserved [31:0] for future use.
  5176. * - COOKIE_LSBS
  5177. * Bits 31:0
  5178. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5179. * message with its preceding host->target stats request message.
  5180. * Value: LSBs of the opaque cookie specified by the host-side requestor
  5181. * - COOKIE_MSBS
  5182. * Bits 31:0
  5183. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5184. * message with its preceding host->target stats request message.
  5185. * Value: MSBs of the opaque cookie specified by the host-side requestor
  5186. */
  5187. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  5188. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  5189. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  5190. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  5191. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  5192. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  5193. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  5194. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  5195. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  5196. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  5197. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  5198. do { \
  5199. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  5200. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  5201. } while (0)
  5202. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  5203. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  5204. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  5205. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  5206. do { \
  5207. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  5208. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  5209. } while (0)
  5210. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  5211. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  5212. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  5213. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  5214. do { \
  5215. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  5216. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  5217. } while (0)
  5218. /**
  5219. * @brief host -> target FW PPDU_STATS request message
  5220. *
  5221. * @details
  5222. * The following field definitions describe the format of the HTT host
  5223. * to target FW for PPDU_STATS_CFG msg.
  5224. * The message allows the host to configure the PPDU_STATS_IND messages
  5225. * produced by the target.
  5226. *
  5227. * |31 24|23 16|15 8|7 0|
  5228. * |-----------------------------------------------------------|
  5229. * | REQ bit mask | pdev_mask | msg type |
  5230. * |-----------------------------------------------------------|
  5231. * Header fields:
  5232. * - MSG_TYPE
  5233. * Bits 7:0
  5234. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  5235. * Value: 0x11
  5236. * - PDEV_MASK
  5237. * Bits 8:15
  5238. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  5239. * Value: This is a overloaded field, refer to usage and interpretation of
  5240. * PDEV in interface document.
  5241. * Bit 8 : Reserved for SOC stats
  5242. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5243. * Indicates MACID_MASK in DBS
  5244. * - REQ_TLV_BIT_MASK
  5245. * Bits 16:31
  5246. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  5247. * needs to be included in the target's PPDU_STATS_IND messages.
  5248. * Value: refer htt_ppdu_stats_tlv_tag_t
  5249. *
  5250. */
  5251. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  5252. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  5253. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  5254. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  5255. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  5256. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  5257. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  5258. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  5259. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  5260. do { \
  5261. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  5262. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  5263. } while (0)
  5264. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  5265. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  5266. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  5267. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  5268. do { \
  5269. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  5270. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  5271. } while (0)
  5272. /**
  5273. * @brief Host-->target HTT RX FSE setup message
  5274. * @details
  5275. * Through this message, the host will provide details of the flow tables
  5276. * in host DDR along with hash keys.
  5277. * This message can be sent per SOC or per PDEV, which is differentiated
  5278. * by pdev id values.
  5279. * The host will allocate flow search table and sends table size,
  5280. * physical DMA address of flow table, and hash keys to firmware to
  5281. * program into the RXOLE FSE HW block.
  5282. *
  5283. * The following field definitions describe the format of the RX FSE setup
  5284. * message sent from the host to target
  5285. *
  5286. * Header fields:
  5287. * dword0 - b'7:0 - msg_type: This will be set to
  5288. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  5289. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5290. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5291. * pdev's LMAC ring.
  5292. * b'31:16 - reserved : Reserved for future use
  5293. * dword1 - b'19:0 - number of records: This field indicates the number of
  5294. * entries in the flow table. For example: 8k number of
  5295. * records is equivalent to
  5296. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  5297. * b'27:20 - max search: This field specifies the skid length to FSE
  5298. * parser HW module whenever match is not found at the
  5299. * exact index pointed by hash.
  5300. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  5301. * Refer htt_ip_da_sa_prefix below for more details.
  5302. * b'31:30 - reserved: Reserved for future use
  5303. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  5304. * table allocated by host in DDR
  5305. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  5306. * table allocated by host in DDR
  5307. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  5308. * entry hashing
  5309. *
  5310. *
  5311. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  5312. * |---------------------------------------------------------------|
  5313. * | reserved | pdev_id | MSG_TYPE |
  5314. * |---------------------------------------------------------------|
  5315. * |resvd|IPDSA| max_search | Number of records |
  5316. * |---------------------------------------------------------------|
  5317. * | base address lo |
  5318. * |---------------------------------------------------------------|
  5319. * | base address high |
  5320. * |---------------------------------------------------------------|
  5321. * | toeplitz key 31_0 |
  5322. * |---------------------------------------------------------------|
  5323. * | toeplitz key 63_32 |
  5324. * |---------------------------------------------------------------|
  5325. * | toeplitz key 95_64 |
  5326. * |---------------------------------------------------------------|
  5327. * | toeplitz key 127_96 |
  5328. * |---------------------------------------------------------------|
  5329. * | toeplitz key 159_128 |
  5330. * |---------------------------------------------------------------|
  5331. * | toeplitz key 191_160 |
  5332. * |---------------------------------------------------------------|
  5333. * | toeplitz key 223_192 |
  5334. * |---------------------------------------------------------------|
  5335. * | toeplitz key 255_224 |
  5336. * |---------------------------------------------------------------|
  5337. * | toeplitz key 287_256 |
  5338. * |---------------------------------------------------------------|
  5339. * | reserved | toeplitz key 314_288(26:0 bits) |
  5340. * |---------------------------------------------------------------|
  5341. * where:
  5342. * IPDSA = ip_da_sa
  5343. */
  5344. /**
  5345. * @brief: htt_ip_da_sa_prefix
  5346. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  5347. * IPv6 addresses beginning with 0x20010db8 are reserved for
  5348. * documentation per RFC3849
  5349. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  5350. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  5351. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  5352. */
  5353. enum htt_ip_da_sa_prefix {
  5354. HTT_RX_IPV6_20010db8,
  5355. HTT_RX_IPV4_MAPPED_IPV6,
  5356. HTT_RX_IPV4_COMPATIBLE_IPV6,
  5357. HTT_RX_IPV6_64FF9B,
  5358. };
  5359. /**
  5360. * @brief Host-->target HTT RX FISA configure and enable
  5361. * @details
  5362. * The host will send this command down to configure and enable the FISA
  5363. * operational params.
  5364. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  5365. * register.
  5366. * Should configure both the MACs.
  5367. *
  5368. * dword0 - b'7:0 - msg_type: This will be set to HTT_H2T_MSG_TYPE_RX_FISA_CFG
  5369. *
  5370. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5371. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5372. * pdev's LMAC ring.
  5373. * b'31:16 - reserved : Reserved for future use
  5374. *
  5375. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  5376. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  5377. * packets. 1 flow search will be skipped
  5378. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  5379. * tcp,udp packets
  5380. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  5381. * calculation
  5382. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  5383. * calculation
  5384. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  5385. * calculation
  5386. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  5387. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  5388. * length
  5389. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  5390. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  5391. * length
  5392. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  5393. * num jump
  5394. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  5395. * num jump
  5396. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  5397. * data type switch has happend for MPDU Sequence num jump
  5398. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  5399. * for MPDU Sequence num jump
  5400. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  5401. * for decrypt errors
  5402. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  5403. * while aggregating a msdu
  5404. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  5405. * The aggregation is done until (number of MSDUs aggregated
  5406. * < LIMIT + 1)
  5407. * b'31:18 - Reserved
  5408. *
  5409. * fisa_control_value - 32bit value FW can write to register
  5410. *
  5411. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  5412. * Threshold value for FISA timeout (units are microseconds).
  5413. * When the global timestamp exceeds this threshold, FISA
  5414. * aggregation will be restarted.
  5415. * A value of 0 means timeout is disabled.
  5416. * Compare the threshold register with timestamp field in
  5417. * flow entry to generate timeout for the flow.
  5418. *
  5419. * |31 18 |17 16|15 8|7 0|
  5420. * |-------------------------------------------------------------|
  5421. * | reserved | pdev_mask | msg type |
  5422. * |-------------------------------------------------------------|
  5423. * | reserved | FISA_CTRL |
  5424. * |-------------------------------------------------------------|
  5425. * | FISA_TIMEOUT_THRESH |
  5426. * |-------------------------------------------------------------|
  5427. */
  5428. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  5429. A_UINT32 msg_type:8,
  5430. pdev_id:8,
  5431. reserved0:16;
  5432. /**
  5433. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  5434. * [17:0]
  5435. */
  5436. union {
  5437. struct {
  5438. A_UINT32 fisa_enable: 1,
  5439. ipsec_skip_search: 1,
  5440. nontcp_skip_search: 1,
  5441. add_ipv4_fixed_hdr_len: 1,
  5442. add_ipv6_fixed_hdr_len: 1,
  5443. add_tcp_fixed_hdr_len: 1,
  5444. add_udp_hdr_len: 1,
  5445. chksum_cum_ip_len_en: 1,
  5446. disable_tid_check: 1,
  5447. disable_ta_check: 1,
  5448. disable_qos_check: 1,
  5449. disable_raw_check: 1,
  5450. disable_decrypt_err_check: 1,
  5451. disable_msdu_drop_check: 1,
  5452. fisa_aggr_limit: 4,
  5453. reserved: 14;
  5454. } fisa_control_bits;
  5455. A_UINT32 fisa_control_value;
  5456. } u_fisa_control;
  5457. /**
  5458. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  5459. * timeout threshold for aggregation. Unit in usec.
  5460. * [31:0]
  5461. */
  5462. A_UINT32 fisa_timeout_threshold;
  5463. } POSTPACK;
  5464. /* DWord 0: pdev-ID */
  5465. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  5466. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  5467. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  5468. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  5469. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  5470. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  5471. do { \
  5472. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  5473. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  5474. } while (0)
  5475. /* Dword 1: fisa_control_value fisa config */
  5476. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  5477. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  5478. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  5479. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  5480. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  5481. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  5482. do { \
  5483. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  5484. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  5485. } while (0)
  5486. /* Dword 1: fisa_control_value ipsec_skip_search */
  5487. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  5488. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  5489. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  5490. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  5491. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  5492. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  5493. do { \
  5494. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  5495. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  5496. } while (0)
  5497. /* Dword 1: fisa_control_value non_tcp_skip_search */
  5498. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  5499. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  5500. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  5501. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  5502. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  5503. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  5504. do { \
  5505. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  5506. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  5507. } while (0)
  5508. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  5509. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  5510. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  5511. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  5512. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  5513. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  5514. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  5515. do { \
  5516. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  5517. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  5518. } while (0)
  5519. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  5520. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  5521. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  5522. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  5523. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  5524. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  5525. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  5526. do { \
  5527. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  5528. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  5529. } while (0)
  5530. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  5531. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  5532. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  5533. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  5534. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  5535. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  5536. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  5537. do { \
  5538. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  5539. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  5540. } while (0)
  5541. /* Dword 1: fisa_control_value add_udp_hdr_len */
  5542. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  5543. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  5544. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  5545. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  5546. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  5547. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  5548. do { \
  5549. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  5550. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  5551. } while (0)
  5552. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  5553. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  5554. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  5555. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  5556. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  5557. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  5558. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  5559. do { \
  5560. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  5561. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  5562. } while (0)
  5563. /* Dword 1: fisa_control_value disable_tid_check */
  5564. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  5565. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  5566. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  5567. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  5568. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  5569. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  5570. do { \
  5571. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  5572. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  5573. } while (0)
  5574. /* Dword 1: fisa_control_value disable_ta_check */
  5575. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  5576. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  5577. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  5578. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  5579. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  5580. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  5581. do { \
  5582. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  5583. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  5584. } while (0)
  5585. /* Dword 1: fisa_control_value disable_qos_check */
  5586. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  5587. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  5588. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  5589. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  5590. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  5591. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  5592. do { \
  5593. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  5594. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  5595. } while (0)
  5596. /* Dword 1: fisa_control_value disable_raw_check */
  5597. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  5598. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  5599. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  5600. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  5601. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  5602. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  5603. do { \
  5604. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  5605. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  5606. } while (0)
  5607. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  5608. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  5609. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  5610. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  5611. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  5612. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  5613. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  5614. do { \
  5615. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  5616. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  5617. } while (0)
  5618. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  5619. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  5620. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  5621. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  5622. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  5623. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  5624. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  5625. do { \
  5626. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  5627. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  5628. } while (0)
  5629. /* Dword 1: fisa_control_value fisa_aggr_limit */
  5630. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  5631. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  5632. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  5633. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  5634. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  5635. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  5636. do { \
  5637. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  5638. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  5639. } while (0)
  5640. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  5641. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  5642. pdev_id:8,
  5643. reserved0:16;
  5644. A_UINT32 num_records:20,
  5645. max_search:8,
  5646. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  5647. reserved1:2;
  5648. A_UINT32 base_addr_lo;
  5649. A_UINT32 base_addr_hi;
  5650. A_UINT32 toeplitz31_0;
  5651. A_UINT32 toeplitz63_32;
  5652. A_UINT32 toeplitz95_64;
  5653. A_UINT32 toeplitz127_96;
  5654. A_UINT32 toeplitz159_128;
  5655. A_UINT32 toeplitz191_160;
  5656. A_UINT32 toeplitz223_192;
  5657. A_UINT32 toeplitz255_224;
  5658. A_UINT32 toeplitz287_256;
  5659. A_UINT32 toeplitz314_288:27,
  5660. reserved2:5;
  5661. } POSTPACK;
  5662. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  5663. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  5664. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  5665. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  5666. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  5667. /* DWORD 0: Pdev ID */
  5668. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  5669. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  5670. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  5671. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  5672. HTT_RX_FSE_SETUP_PDEV_ID_S)
  5673. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  5674. do { \
  5675. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  5676. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  5677. } while (0)
  5678. /* DWORD 1:num of records */
  5679. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  5680. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  5681. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  5682. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  5683. HTT_RX_FSE_SETUP_NUM_REC_S)
  5684. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  5685. do { \
  5686. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  5687. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  5688. } while (0)
  5689. /* DWORD 1:max_search */
  5690. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  5691. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  5692. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  5693. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  5694. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  5695. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  5696. do { \
  5697. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  5698. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  5699. } while (0)
  5700. /* DWORD 1:ip_da_sa prefix */
  5701. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  5702. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  5703. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  5704. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  5705. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  5706. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  5707. do { \
  5708. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  5709. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  5710. } while (0)
  5711. /* DWORD 2: Base Address LO */
  5712. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  5713. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  5714. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  5715. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  5716. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  5717. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  5718. do { \
  5719. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  5720. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  5721. } while (0)
  5722. /* DWORD 3: Base Address High */
  5723. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  5724. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  5725. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  5726. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  5727. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  5728. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  5729. do { \
  5730. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  5731. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  5732. } while (0)
  5733. /* DWORD 4-12: Hash Value */
  5734. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  5735. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  5736. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  5737. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  5738. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  5739. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  5740. do { \
  5741. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  5742. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  5743. } while (0)
  5744. /* DWORD 13: Hash Value 314:288 bits */
  5745. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  5746. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  5747. HTT_RX_FSE_SETUP_HASH_314_288_S)
  5748. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  5749. do { \
  5750. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  5751. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  5752. } while (0)
  5753. /**
  5754. * @brief Host-->target HTT RX FSE operation message
  5755. * @details
  5756. * The host will send this Flow Search Engine (FSE) operation message for
  5757. * every flow add/delete operation.
  5758. * The FSE operation includes FSE full cache invalidation or individual entry
  5759. * invalidation.
  5760. * This message can be sent per SOC or per PDEV which is differentiated
  5761. * by pdev id values.
  5762. *
  5763. * |31 16|15 8|7 1|0|
  5764. * |-------------------------------------------------------------|
  5765. * | reserved | pdev_id | MSG_TYPE |
  5766. * |-------------------------------------------------------------|
  5767. * | reserved | operation |I|
  5768. * |-------------------------------------------------------------|
  5769. * | ip_src_addr_31_0 |
  5770. * |-------------------------------------------------------------|
  5771. * | ip_src_addr_63_32 |
  5772. * |-------------------------------------------------------------|
  5773. * | ip_src_addr_95_64 |
  5774. * |-------------------------------------------------------------|
  5775. * | ip_src_addr_127_96 |
  5776. * |-------------------------------------------------------------|
  5777. * | ip_dst_addr_31_0 |
  5778. * |-------------------------------------------------------------|
  5779. * | ip_dst_addr_63_32 |
  5780. * |-------------------------------------------------------------|
  5781. * | ip_dst_addr_95_64 |
  5782. * |-------------------------------------------------------------|
  5783. * | ip_dst_addr_127_96 |
  5784. * |-------------------------------------------------------------|
  5785. * | l4_dst_port | l4_src_port |
  5786. * | (32-bit SPI incase of IPsec) |
  5787. * |-------------------------------------------------------------|
  5788. * | reserved | l4_proto |
  5789. * |-------------------------------------------------------------|
  5790. *
  5791. * where I is 1-bit ipsec_valid.
  5792. *
  5793. * The following field definitions describe the format of the RX FSE operation
  5794. * message sent from the host to target for every add/delete flow entry to flow
  5795. * table.
  5796. *
  5797. * Header fields:
  5798. * dword0 - b'7:0 - msg_type: This will be set to
  5799. * HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  5800. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5801. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5802. * specified pdev's LMAC ring.
  5803. * b'31:16 - reserved : Reserved for future use
  5804. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  5805. * (Internet Protocol Security).
  5806. * IPsec describes the framework for providing security at
  5807. * IP layer. IPsec is defined for both versions of IP:
  5808. * IPV4 and IPV6.
  5809. * Please refer to htt_rx_flow_proto enumeration below for
  5810. * more info.
  5811. * ipsec_valid = 1 for IPSEC packets
  5812. * ipsec_valid = 0 for IP Packets
  5813. * b'7:1 - operation: This indicates types of FSE operation.
  5814. * Refer to htt_rx_fse_operation enumeration:
  5815. * 0 - No Cache Invalidation required
  5816. * 1 - Cache invalidate only one entry given by IP
  5817. * src/dest address at DWORD[2:9]
  5818. * 2 - Complete FSE Cache Invalidation
  5819. * 3 - FSE Disable
  5820. * 4 - FSE Enable
  5821. * b'31:8 - reserved: Reserved for future use
  5822. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  5823. * for per flow addition/deletion
  5824. * For IPV4 src/dest addresses, the first A_UINT32 is used
  5825. * and the subsequent 3 A_UINT32 will be padding bytes.
  5826. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  5827. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  5828. * from 0 to 65535 but only 0 to 1023 are designated as
  5829. * well-known ports. Refer to [RFC1700] for more details.
  5830. * This field is valid only if
  5831. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5832. * - L4 dest port (31:16): 16-bit Destination Port numbers
  5833. * range from 0 to 65535 but only 0 to 1023 are designated
  5834. * as well-known ports. Refer to [RFC1700] for more details.
  5835. * This field is valid only if
  5836. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5837. * - SPI (31:0): Security Parameters Index is an
  5838. * identification tag added to the header while using IPsec
  5839. * for tunneling the IP traffici.
  5840. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  5841. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  5842. * Assigned Internet Protocol Numbers.
  5843. * l4_proto numbers for standard protocol like UDP/TCP
  5844. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  5845. * l4_proto = 17 for UDP etc.
  5846. * b'31:8 - reserved: Reserved for future use.
  5847. *
  5848. */
  5849. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  5850. A_UINT32 msg_type:8,
  5851. pdev_id:8,
  5852. reserved0:16;
  5853. A_UINT32 ipsec_valid:1,
  5854. operation:7,
  5855. reserved1:24;
  5856. A_UINT32 ip_src_addr_31_0;
  5857. A_UINT32 ip_src_addr_63_32;
  5858. A_UINT32 ip_src_addr_95_64;
  5859. A_UINT32 ip_src_addr_127_96;
  5860. A_UINT32 ip_dest_addr_31_0;
  5861. A_UINT32 ip_dest_addr_63_32;
  5862. A_UINT32 ip_dest_addr_95_64;
  5863. A_UINT32 ip_dest_addr_127_96;
  5864. union {
  5865. A_UINT32 spi;
  5866. struct {
  5867. A_UINT32 l4_src_port:16,
  5868. l4_dest_port:16;
  5869. } ip;
  5870. } u;
  5871. A_UINT32 l4_proto:8,
  5872. reserved:24;
  5873. } POSTPACK;
  5874. /**
  5875. * @brief Host-->target HTT RX Full monitor mode register configuration message
  5876. * @details
  5877. * The host will send this Full monitor mode register configuration message.
  5878. * This message can be sent per SOC or per PDEV which is differentiated
  5879. * by pdev id values.
  5880. *
  5881. * |31 16|15 11|10 8|7 3|2|1|0|
  5882. * |-------------------------------------------------------------|
  5883. * | reserved | pdev_id | MSG_TYPE |
  5884. * |-------------------------------------------------------------|
  5885. * | reserved |Release Ring |N|Z|E|
  5886. * |-------------------------------------------------------------|
  5887. *
  5888. * where E is 1-bit full monitor mode enable/disable.
  5889. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  5890. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  5891. *
  5892. * The following field definitions describe the format of the full monitor
  5893. * mode configuration message sent from the host to target for each pdev.
  5894. *
  5895. * Header fields:
  5896. * dword0 - b'7:0 - msg_type: This will be set to
  5897. * HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE.
  5898. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5899. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5900. * specified pdev's LMAC ring.
  5901. * b'31:16 - reserved : Reserved for future use.
  5902. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  5903. * monitor mode rxdma register is to be enabled or disabled.
  5904. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  5905. * additional descriptors at ppdu end for zero mpdus
  5906. * enabled or disabled.
  5907. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  5908. * additional descriptors at ppdu end for non zero mpdus
  5909. * enabled or disabled.
  5910. * b'10:3 - release_ring: This indicates the destination ring
  5911. * selection for the descriptor at the end of PPDU
  5912. * 0 - REO ring select
  5913. * 1 - FW ring select
  5914. * 2 - SW ring select
  5915. * 3 - Release ring select
  5916. * Refer to htt_rx_full_mon_release_ring.
  5917. * b'31:11 - reserved for future use
  5918. */
  5919. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  5920. A_UINT32 msg_type:8,
  5921. pdev_id:8,
  5922. reserved0:16;
  5923. A_UINT32 full_monitor_mode_enable:1,
  5924. addnl_descs_zero_mpdus_end:1,
  5925. addnl_descs_non_zero_mpdus_end:1,
  5926. release_ring:8,
  5927. reserved1:21;
  5928. } POSTPACK;
  5929. /**
  5930. * Enumeration for full monitor mode destination ring select
  5931. * 0 - REO destination ring select
  5932. * 1 - FW destination ring select
  5933. * 2 - SW destination ring select
  5934. * 3 - Release destination ring select
  5935. */
  5936. enum htt_rx_full_mon_release_ring {
  5937. HTT_RX_MON_RING_REO,
  5938. HTT_RX_MON_RING_FW,
  5939. HTT_RX_MON_RING_SW,
  5940. HTT_RX_MON_RING_RELEASE,
  5941. };
  5942. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  5943. /* DWORD 0: Pdev ID */
  5944. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  5945. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  5946. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  5947. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  5948. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  5949. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  5950. do { \
  5951. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  5952. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  5953. } while (0)
  5954. /* DWORD 1:ENABLE */
  5955. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  5956. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  5957. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  5958. do { \
  5959. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  5960. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  5961. } while (0)
  5962. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  5963. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  5964. /* DWORD 1:ZERO_MPDU */
  5965. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  5966. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  5967. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  5968. do { \
  5969. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  5970. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  5971. } while (0)
  5972. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  5973. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  5974. /* DWORD 1:NON_ZERO_MPDU */
  5975. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  5976. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  5977. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  5978. do { \
  5979. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  5980. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  5981. } while (0)
  5982. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  5983. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  5984. /* DWORD 1:RELEASE_RINGS */
  5985. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  5986. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  5987. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  5988. do { \
  5989. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  5990. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  5991. } while (0)
  5992. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  5993. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  5994. /**
  5995. * Enumeration for IP Protocol or IPSEC Protocol
  5996. * IPsec describes the framework for providing security at IP layer.
  5997. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  5998. */
  5999. enum htt_rx_flow_proto {
  6000. HTT_RX_FLOW_IP_PROTO,
  6001. HTT_RX_FLOW_IPSEC_PROTO,
  6002. };
  6003. /**
  6004. * Enumeration for FSE Cache Invalidation
  6005. * 0 - No Cache Invalidation required
  6006. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  6007. * 2 - Complete FSE Cache Invalidation
  6008. * 3 - FSE Disable
  6009. * 4 - FSE Enable
  6010. */
  6011. enum htt_rx_fse_operation {
  6012. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  6013. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  6014. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  6015. HTT_RX_FSE_DISABLE,
  6016. HTT_RX_FSE_ENABLE,
  6017. };
  6018. /* DWORD 0: Pdev ID */
  6019. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  6020. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  6021. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  6022. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  6023. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  6024. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  6025. do { \
  6026. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  6027. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  6028. } while (0)
  6029. /* DWORD 1:IP PROTO or IPSEC */
  6030. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  6031. #define HTT_RX_FSE_IPSEC_VALID_S 0
  6032. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  6033. do { \
  6034. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  6035. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  6036. } while (0)
  6037. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  6038. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  6039. /* DWORD 1:FSE Operation */
  6040. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  6041. #define HTT_RX_FSE_OPERATION_S 1
  6042. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  6043. do { \
  6044. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  6045. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  6046. } while (0)
  6047. #define HTT_RX_FSE_OPERATION_GET(word) \
  6048. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  6049. /* DWORD 2-9:IP Address */
  6050. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  6051. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  6052. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  6053. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  6054. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  6055. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  6056. do { \
  6057. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  6058. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  6059. } while (0)
  6060. /* DWORD 10:Source Port Number */
  6061. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  6062. #define HTT_RX_FSE_SOURCEPORT_S 0
  6063. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  6064. do { \
  6065. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  6066. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  6067. } while (0)
  6068. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  6069. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  6070. /* DWORD 11:Destination Port Number */
  6071. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  6072. #define HTT_RX_FSE_DESTPORT_S 16
  6073. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  6074. do { \
  6075. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  6076. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  6077. } while (0)
  6078. #define HTT_RX_FSE_DESTPORT_GET(word) \
  6079. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  6080. /* DWORD 10-11:SPI (In case of IPSEC) */
  6081. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  6082. #define HTT_RX_FSE_OPERATION_SPI_S 0
  6083. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  6084. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  6085. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  6086. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  6087. do { \
  6088. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  6089. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  6090. } while (0)
  6091. /* DWORD 12:L4 PROTO */
  6092. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  6093. #define HTT_RX_FSE_L4_PROTO_S 0
  6094. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  6095. do { \
  6096. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  6097. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  6098. } while (0)
  6099. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  6100. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  6101. /**
  6102. * @brief HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6103. * host --> target Receive to configure the RxOLE 3-tuple Hash
  6104. *
  6105. * |31 24|23 |15 8|7 2|1|0|
  6106. * |----------------+----------------+----------------+----------------|
  6107. * | reserved | pdev_id | msg_type |
  6108. * |---------------------------------+----------------+----------------|
  6109. * | reserved |E|F|
  6110. * |---------------------------------+----------------+----------------|
  6111. * Where E = Configure the target to provide the 3-tuple hash value in
  6112. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  6113. * F = Configure the target to provide the 3-tuple hash value in
  6114. * flow_id_toeplitz field of rx_msdu_start tlv
  6115. *
  6116. * The following field definitions describe the format of the 3 tuple hash value
  6117. * message sent from the host to target as part of initialization sequence.
  6118. *
  6119. * Header fields:
  6120. * dword0 - b'7:0 - msg_type: This will be set to
  6121. * HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6122. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  6123. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  6124. * specified pdev's LMAC ring.
  6125. * b'31:16 - reserved : Reserved for future use
  6126. * dword1 - b'0 - flow_id_toeplitz_field_enable
  6127. * b'1 - toeplitz_hash_2_or_4_field_enable
  6128. * b'31:2 - reserved : Reserved for future use
  6129. * ---------+------+----------------------------------------------------------
  6130. * bit1 | bit0 | Functionality
  6131. * ---------+------+----------------------------------------------------------
  6132. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  6133. * | | in flow_id_toeplitz field
  6134. * ---------+------+----------------------------------------------------------
  6135. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  6136. * | | in toeplitz_hash_2_or_4 field
  6137. * ---------+------+----------------------------------------------------------
  6138. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  6139. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  6140. * ---------+------+----------------------------------------------------------
  6141. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  6142. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  6143. * | | toeplitz_hash_2_or_4 field
  6144. *----------------------------------------------------------------------------
  6145. */
  6146. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  6147. A_UINT32 msg_type :8,
  6148. pdev_id :8,
  6149. reserved0 :16;
  6150. A_UINT32 flow_id_toeplitz_field_enable :1,
  6151. toeplitz_hash_2_or_4_field_enable :1,
  6152. reserved1 :30;
  6153. } POSTPACK;
  6154. /* DWORD0 : pdev_id configuration Macros */
  6155. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  6156. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  6157. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  6158. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  6159. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  6160. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  6161. do { \
  6162. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  6163. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  6164. } while (0)
  6165. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  6166. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  6167. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  6168. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  6169. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  6170. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  6171. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  6172. do { \
  6173. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  6174. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  6175. } while (0)
  6176. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  6177. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  6178. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  6179. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  6180. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  6181. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  6182. do { \
  6183. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  6184. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  6185. } while (0)
  6186. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  6187. /*=== target -> host messages ===============================================*/
  6188. enum htt_t2h_msg_type {
  6189. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  6190. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  6191. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  6192. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  6193. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  6194. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  6195. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  6196. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  6197. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  6198. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  6199. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  6200. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  6201. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  6202. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  6203. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  6204. /* only used for HL, add HTT MSG for HTT CREDIT update */
  6205. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  6206. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  6207. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  6208. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  6209. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  6210. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  6211. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  6212. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  6213. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  6214. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  6215. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  6216. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  6217. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  6218. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  6219. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  6220. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  6221. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  6222. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  6223. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  6224. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  6225. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  6226. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  6227. /* TX_OFFLOAD_DELIVER_IND:
  6228. * Forward the target's locally-generated packets to the host,
  6229. * to provide to the monitor mode interface.
  6230. */
  6231. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  6232. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  6233. HTT_T2H_MSG_TYPE_TEST,
  6234. /* keep this last */
  6235. HTT_T2H_NUM_MSGS
  6236. };
  6237. /*
  6238. * HTT target to host message type -
  6239. * stored in bits 7:0 of the first word of the message
  6240. */
  6241. #define HTT_T2H_MSG_TYPE_M 0xff
  6242. #define HTT_T2H_MSG_TYPE_S 0
  6243. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  6244. do { \
  6245. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  6246. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  6247. } while (0)
  6248. #define HTT_T2H_MSG_TYPE_GET(word) \
  6249. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  6250. /**
  6251. * @brief target -> host version number confirmation message definition
  6252. *
  6253. * |31 24|23 16|15 8|7 0|
  6254. * |----------------+----------------+----------------+----------------|
  6255. * | reserved | major number | minor number | msg type |
  6256. * |-------------------------------------------------------------------|
  6257. * : option request TLV (optional) |
  6258. * :...................................................................:
  6259. *
  6260. * The VER_CONF message may consist of a single 4-byte word, or may be
  6261. * extended with TLVs that specify HTT options selected by the target.
  6262. * The following option TLVs may be appended to the VER_CONF message:
  6263. * - LL_BUS_ADDR_SIZE
  6264. * - HL_SUPPRESS_TX_COMPL_IND
  6265. * - MAX_TX_QUEUE_GROUPS
  6266. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  6267. * may be appended to the VER_CONF message (but only one TLV of each type).
  6268. *
  6269. * Header fields:
  6270. * - MSG_TYPE
  6271. * Bits 7:0
  6272. * Purpose: identifies this as a version number confirmation message
  6273. * Value: 0x0
  6274. * - VER_MINOR
  6275. * Bits 15:8
  6276. * Purpose: Specify the minor number of the HTT message library version
  6277. * in use by the target firmware.
  6278. * The minor number specifies the specific revision within a range
  6279. * of fundamentally compatible HTT message definition revisions.
  6280. * Compatible revisions involve adding new messages or perhaps
  6281. * adding new fields to existing messages, in a backwards-compatible
  6282. * manner.
  6283. * Incompatible revisions involve changing the message type values,
  6284. * or redefining existing messages.
  6285. * Value: minor number
  6286. * - VER_MAJOR
  6287. * Bits 15:8
  6288. * Purpose: Specify the major number of the HTT message library version
  6289. * in use by the target firmware.
  6290. * The major number specifies the family of minor revisions that are
  6291. * fundamentally compatible with each other, but not with prior or
  6292. * later families.
  6293. * Value: major number
  6294. */
  6295. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  6296. #define HTT_VER_CONF_MINOR_S 8
  6297. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  6298. #define HTT_VER_CONF_MAJOR_S 16
  6299. #define HTT_VER_CONF_MINOR_SET(word, value) \
  6300. do { \
  6301. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  6302. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  6303. } while (0)
  6304. #define HTT_VER_CONF_MINOR_GET(word) \
  6305. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  6306. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  6307. do { \
  6308. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  6309. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  6310. } while (0)
  6311. #define HTT_VER_CONF_MAJOR_GET(word) \
  6312. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  6313. #define HTT_VER_CONF_BYTES 4
  6314. /**
  6315. * @brief - target -> host HTT Rx In order indication message
  6316. *
  6317. * @details
  6318. *
  6319. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  6320. * |----------------+-------------------+---------------------+---------------|
  6321. * | peer ID | P| F| O| ext TID | msg type |
  6322. * |--------------------------------------------------------------------------|
  6323. * | MSDU count | Reserved | vdev id |
  6324. * |--------------------------------------------------------------------------|
  6325. * | MSDU 0 bus address (bits 31:0) |
  6326. #if HTT_PADDR64
  6327. * | MSDU 0 bus address (bits 63:32) |
  6328. #endif
  6329. * |--------------------------------------------------------------------------|
  6330. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  6331. * |--------------------------------------------------------------------------|
  6332. * | MSDU 1 bus address (bits 31:0) |
  6333. #if HTT_PADDR64
  6334. * | MSDU 1 bus address (bits 63:32) |
  6335. #endif
  6336. * |--------------------------------------------------------------------------|
  6337. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  6338. * |--------------------------------------------------------------------------|
  6339. */
  6340. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  6341. *
  6342. * @details
  6343. * bits
  6344. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  6345. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6346. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  6347. * | | frag | | | | fail |chksum fail|
  6348. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6349. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  6350. */
  6351. struct htt_rx_in_ord_paddr_ind_hdr_t
  6352. {
  6353. A_UINT32 /* word 0 */
  6354. msg_type: 8,
  6355. ext_tid: 5,
  6356. offload: 1,
  6357. frag: 1,
  6358. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  6359. peer_id: 16;
  6360. A_UINT32 /* word 1 */
  6361. vap_id: 8,
  6362. /* NOTE:
  6363. * This reserved_1 field is not truly reserved - certain targets use
  6364. * this field internally to store debug information, and do not zero
  6365. * out the contents of the field before uploading the message to the
  6366. * host. Thus, any host-target communication supported by this field
  6367. * is limited to using values that are never used by the debug
  6368. * information stored by certain targets in the reserved_1 field.
  6369. * In particular, the targets in question don't use the value 0x3
  6370. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  6371. * so this previously-unused value within these bits is available to
  6372. * use as the host / target PKT_CAPTURE_MODE flag.
  6373. */
  6374. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  6375. /* if pkt_capture_mode == 0x3, host should
  6376. * send rx frames to monitor mode interface
  6377. */
  6378. msdu_cnt: 16;
  6379. };
  6380. struct htt_rx_in_ord_paddr_ind_msdu32_t
  6381. {
  6382. A_UINT32 dma_addr;
  6383. A_UINT32
  6384. length: 16,
  6385. fw_desc: 8,
  6386. msdu_info:8;
  6387. };
  6388. struct htt_rx_in_ord_paddr_ind_msdu64_t
  6389. {
  6390. A_UINT32 dma_addr_lo;
  6391. A_UINT32 dma_addr_hi;
  6392. A_UINT32
  6393. length: 16,
  6394. fw_desc: 8,
  6395. msdu_info:8;
  6396. };
  6397. #if HTT_PADDR64
  6398. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  6399. #else
  6400. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  6401. #endif
  6402. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  6403. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  6404. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  6405. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  6406. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  6407. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  6408. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  6409. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  6410. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  6411. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  6412. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  6413. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  6414. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  6415. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  6416. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  6417. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  6418. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  6419. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  6420. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  6421. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  6422. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  6423. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  6424. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  6425. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  6426. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  6427. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  6428. /* for systems using 64-bit format for bus addresses */
  6429. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  6430. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  6431. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  6432. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  6433. /* for systems using 32-bit format for bus addresses */
  6434. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  6435. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  6436. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  6437. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  6438. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  6439. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  6440. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  6441. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  6442. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  6443. do { \
  6444. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  6445. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  6446. } while (0)
  6447. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  6448. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  6449. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  6450. do { \
  6451. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  6452. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  6453. } while (0)
  6454. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  6455. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  6456. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  6457. do { \
  6458. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  6459. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  6460. } while (0)
  6461. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  6462. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  6463. /*
  6464. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  6465. * deliver the rx frames to the monitor mode interface.
  6466. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  6467. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  6468. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  6469. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  6470. */
  6471. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  6472. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  6473. do { \
  6474. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  6475. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  6476. } while (0)
  6477. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  6478. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  6479. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  6480. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  6481. do { \
  6482. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  6483. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  6484. } while (0)
  6485. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  6486. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  6487. /* for systems using 64-bit format for bus addresses */
  6488. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  6489. do { \
  6490. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  6491. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  6492. } while (0)
  6493. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  6494. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  6495. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  6496. do { \
  6497. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  6498. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  6499. } while (0)
  6500. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  6501. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  6502. /* for systems using 32-bit format for bus addresses */
  6503. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  6504. do { \
  6505. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  6506. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  6507. } while (0)
  6508. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  6509. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  6510. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  6511. do { \
  6512. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  6513. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  6514. } while (0)
  6515. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  6516. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  6517. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  6518. do { \
  6519. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  6520. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  6521. } while (0)
  6522. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  6523. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  6524. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  6525. do { \
  6526. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  6527. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  6528. } while (0)
  6529. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  6530. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  6531. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  6532. do { \
  6533. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  6534. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  6535. } while (0)
  6536. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  6537. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  6538. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  6539. do { \
  6540. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  6541. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  6542. } while (0)
  6543. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  6544. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  6545. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  6546. do { \
  6547. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  6548. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  6549. } while (0)
  6550. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  6551. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  6552. /* definitions used within target -> host rx indication message */
  6553. PREPACK struct htt_rx_ind_hdr_prefix_t
  6554. {
  6555. A_UINT32 /* word 0 */
  6556. msg_type: 8,
  6557. ext_tid: 5,
  6558. release_valid: 1,
  6559. flush_valid: 1,
  6560. reserved0: 1,
  6561. peer_id: 16;
  6562. A_UINT32 /* word 1 */
  6563. flush_start_seq_num: 6,
  6564. flush_end_seq_num: 6,
  6565. release_start_seq_num: 6,
  6566. release_end_seq_num: 6,
  6567. num_mpdu_ranges: 8;
  6568. } POSTPACK;
  6569. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  6570. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  6571. #define HTT_TGT_RSSI_INVALID 0x80
  6572. PREPACK struct htt_rx_ppdu_desc_t
  6573. {
  6574. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  6575. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  6576. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  6577. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  6578. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  6579. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  6580. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  6581. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  6582. A_UINT32 /* word 0 */
  6583. rssi_cmb: 8,
  6584. timestamp_submicrosec: 8,
  6585. phy_err_code: 8,
  6586. phy_err: 1,
  6587. legacy_rate: 4,
  6588. legacy_rate_sel: 1,
  6589. end_valid: 1,
  6590. start_valid: 1;
  6591. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  6592. union {
  6593. A_UINT32 /* word 1 */
  6594. rssi0_pri20: 8,
  6595. rssi0_ext20: 8,
  6596. rssi0_ext40: 8,
  6597. rssi0_ext80: 8;
  6598. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  6599. } u0;
  6600. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  6601. union {
  6602. A_UINT32 /* word 2 */
  6603. rssi1_pri20: 8,
  6604. rssi1_ext20: 8,
  6605. rssi1_ext40: 8,
  6606. rssi1_ext80: 8;
  6607. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  6608. } u1;
  6609. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  6610. union {
  6611. A_UINT32 /* word 3 */
  6612. rssi2_pri20: 8,
  6613. rssi2_ext20: 8,
  6614. rssi2_ext40: 8,
  6615. rssi2_ext80: 8;
  6616. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  6617. } u2;
  6618. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  6619. union {
  6620. A_UINT32 /* word 4 */
  6621. rssi3_pri20: 8,
  6622. rssi3_ext20: 8,
  6623. rssi3_ext40: 8,
  6624. rssi3_ext80: 8;
  6625. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  6626. } u3;
  6627. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  6628. A_UINT32 tsf32; /* word 5 */
  6629. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  6630. A_UINT32 timestamp_microsec; /* word 6 */
  6631. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  6632. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  6633. A_UINT32 /* word 7 */
  6634. vht_sig_a1: 24,
  6635. preamble_type: 8;
  6636. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  6637. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  6638. A_UINT32 /* word 8 */
  6639. vht_sig_a2: 24,
  6640. /* sa_ant_matrix
  6641. * For cases where a single rx chain has options to be connected to
  6642. * different rx antennas, show which rx antennas were in use during
  6643. * receipt of a given PPDU.
  6644. * This sa_ant_matrix provides a bitmask of the antennas used while
  6645. * receiving this frame.
  6646. */
  6647. sa_ant_matrix: 8;
  6648. } POSTPACK;
  6649. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  6650. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  6651. PREPACK struct htt_rx_ind_hdr_suffix_t
  6652. {
  6653. A_UINT32 /* word 0 */
  6654. fw_rx_desc_bytes: 16,
  6655. reserved0: 16;
  6656. } POSTPACK;
  6657. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  6658. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  6659. PREPACK struct htt_rx_ind_hdr_t
  6660. {
  6661. struct htt_rx_ind_hdr_prefix_t prefix;
  6662. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  6663. struct htt_rx_ind_hdr_suffix_t suffix;
  6664. } POSTPACK;
  6665. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  6666. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  6667. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  6668. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  6669. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  6670. /*
  6671. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  6672. * the offset into the HTT rx indication message at which the
  6673. * FW rx PPDU descriptor resides
  6674. */
  6675. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  6676. /*
  6677. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  6678. * the offset into the HTT rx indication message at which the
  6679. * header suffix (FW rx MSDU byte count) resides
  6680. */
  6681. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  6682. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  6683. /*
  6684. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  6685. * the offset into the HTT rx indication message at which the per-MSDU
  6686. * information starts
  6687. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  6688. * per-MSDU information portion of the message. The per-MSDU info itself
  6689. * starts at byte 12.
  6690. */
  6691. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  6692. /**
  6693. * @brief target -> host rx indication message definition
  6694. *
  6695. * @details
  6696. * The following field definitions describe the format of the rx indication
  6697. * message sent from the target to the host.
  6698. * The message consists of three major sections:
  6699. * 1. a fixed-length header
  6700. * 2. a variable-length list of firmware rx MSDU descriptors
  6701. * 3. one or more 4-octet MPDU range information elements
  6702. * The fixed length header itself has two sub-sections
  6703. * 1. the message meta-information, including identification of the
  6704. * sender and type of the received data, and a 4-octet flush/release IE
  6705. * 2. the firmware rx PPDU descriptor
  6706. *
  6707. * The format of the message is depicted below.
  6708. * in this depiction, the following abbreviations are used for information
  6709. * elements within the message:
  6710. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  6711. * elements associated with the PPDU start are valid.
  6712. * Specifically, the following fields are valid only if SV is set:
  6713. * RSSI (all variants), L, legacy rate, preamble type, service,
  6714. * VHT-SIG-A
  6715. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  6716. * elements associated with the PPDU end are valid.
  6717. * Specifically, the following fields are valid only if EV is set:
  6718. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  6719. * - L - Legacy rate selector - if legacy rates are used, this flag
  6720. * indicates whether the rate is from a CCK (L == 1) or OFDM
  6721. * (L == 0) PHY.
  6722. * - P - PHY error flag - boolean indication of whether the rx frame had
  6723. * a PHY error
  6724. *
  6725. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  6726. * |----------------+-------------------+---------------------+---------------|
  6727. * | peer ID | |RV|FV| ext TID | msg type |
  6728. * |--------------------------------------------------------------------------|
  6729. * | num | release | release | flush | flush |
  6730. * | MPDU | end | start | end | start |
  6731. * | ranges | seq num | seq num | seq num | seq num |
  6732. * |==========================================================================|
  6733. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  6734. * |V|V| | rate | | | timestamp | RSSI |
  6735. * |--------------------------------------------------------------------------|
  6736. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  6737. * |--------------------------------------------------------------------------|
  6738. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  6739. * |--------------------------------------------------------------------------|
  6740. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  6741. * |--------------------------------------------------------------------------|
  6742. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  6743. * |--------------------------------------------------------------------------|
  6744. * | TSF LSBs |
  6745. * |--------------------------------------------------------------------------|
  6746. * | microsec timestamp |
  6747. * |--------------------------------------------------------------------------|
  6748. * | preamble type | HT-SIG / VHT-SIG-A1 |
  6749. * |--------------------------------------------------------------------------|
  6750. * | service | HT-SIG / VHT-SIG-A2 |
  6751. * |==========================================================================|
  6752. * | reserved | FW rx desc bytes |
  6753. * |--------------------------------------------------------------------------|
  6754. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  6755. * | desc B3 | desc B2 | desc B1 | desc B0 |
  6756. * |--------------------------------------------------------------------------|
  6757. * : : :
  6758. * |--------------------------------------------------------------------------|
  6759. * | alignment | MSDU Rx |
  6760. * | padding | desc Bn |
  6761. * |--------------------------------------------------------------------------|
  6762. * | reserved | MPDU range status | MPDU count |
  6763. * |--------------------------------------------------------------------------|
  6764. * : reserved : MPDU range status : MPDU count :
  6765. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  6766. *
  6767. * Header fields:
  6768. * - MSG_TYPE
  6769. * Bits 7:0
  6770. * Purpose: identifies this as an rx indication message
  6771. * Value: 0x1
  6772. * - EXT_TID
  6773. * Bits 12:8
  6774. * Purpose: identify the traffic ID of the rx data, including
  6775. * special "extended" TID values for multicast, broadcast, and
  6776. * non-QoS data frames
  6777. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  6778. * - FLUSH_VALID (FV)
  6779. * Bit 13
  6780. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  6781. * is valid
  6782. * Value:
  6783. * 1 -> flush IE is valid and needs to be processed
  6784. * 0 -> flush IE is not valid and should be ignored
  6785. * - REL_VALID (RV)
  6786. * Bit 13
  6787. * Purpose: indicate whether the release IE (start/end sequence numbers)
  6788. * is valid
  6789. * Value:
  6790. * 1 -> release IE is valid and needs to be processed
  6791. * 0 -> release IE is not valid and should be ignored
  6792. * - PEER_ID
  6793. * Bits 31:16
  6794. * Purpose: Identify, by ID, which peer sent the rx data
  6795. * Value: ID of the peer who sent the rx data
  6796. * - FLUSH_SEQ_NUM_START
  6797. * Bits 5:0
  6798. * Purpose: Indicate the start of a series of MPDUs to flush
  6799. * Not all MPDUs within this series are necessarily valid - the host
  6800. * must check each sequence number within this range to see if the
  6801. * corresponding MPDU is actually present.
  6802. * This field is only valid if the FV bit is set.
  6803. * Value:
  6804. * The sequence number for the first MPDUs to check to flush.
  6805. * The sequence number is masked by 0x3f.
  6806. * - FLUSH_SEQ_NUM_END
  6807. * Bits 11:6
  6808. * Purpose: Indicate the end of a series of MPDUs to flush
  6809. * Value:
  6810. * The sequence number one larger than the sequence number of the
  6811. * last MPDU to check to flush.
  6812. * The sequence number is masked by 0x3f.
  6813. * Not all MPDUs within this series are necessarily valid - the host
  6814. * must check each sequence number within this range to see if the
  6815. * corresponding MPDU is actually present.
  6816. * This field is only valid if the FV bit is set.
  6817. * - REL_SEQ_NUM_START
  6818. * Bits 17:12
  6819. * Purpose: Indicate the start of a series of MPDUs to release.
  6820. * All MPDUs within this series are present and valid - the host
  6821. * need not check each sequence number within this range to see if
  6822. * the corresponding MPDU is actually present.
  6823. * This field is only valid if the RV bit is set.
  6824. * Value:
  6825. * The sequence number for the first MPDUs to check to release.
  6826. * The sequence number is masked by 0x3f.
  6827. * - REL_SEQ_NUM_END
  6828. * Bits 23:18
  6829. * Purpose: Indicate the end of a series of MPDUs to release.
  6830. * Value:
  6831. * The sequence number one larger than the sequence number of the
  6832. * last MPDU to check to release.
  6833. * The sequence number is masked by 0x3f.
  6834. * All MPDUs within this series are present and valid - the host
  6835. * need not check each sequence number within this range to see if
  6836. * the corresponding MPDU is actually present.
  6837. * This field is only valid if the RV bit is set.
  6838. * - NUM_MPDU_RANGES
  6839. * Bits 31:24
  6840. * Purpose: Indicate how many ranges of MPDUs are present.
  6841. * Each MPDU range consists of a series of contiguous MPDUs within the
  6842. * rx frame sequence which all have the same MPDU status.
  6843. * Value: 1-63 (typically a small number, like 1-3)
  6844. *
  6845. * Rx PPDU descriptor fields:
  6846. * - RSSI_CMB
  6847. * Bits 7:0
  6848. * Purpose: Combined RSSI from all active rx chains, across the active
  6849. * bandwidth.
  6850. * Value: RSSI dB units w.r.t. noise floor
  6851. * - TIMESTAMP_SUBMICROSEC
  6852. * Bits 15:8
  6853. * Purpose: high-resolution timestamp
  6854. * Value:
  6855. * Sub-microsecond time of PPDU reception.
  6856. * This timestamp ranges from [0,MAC clock MHz).
  6857. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  6858. * to form a high-resolution, large range rx timestamp.
  6859. * - PHY_ERR_CODE
  6860. * Bits 23:16
  6861. * Purpose:
  6862. * If the rx frame processing resulted in a PHY error, indicate what
  6863. * type of rx PHY error occurred.
  6864. * Value:
  6865. * This field is valid if the "P" (PHY_ERR) flag is set.
  6866. * TBD: document/specify the values for this field
  6867. * - PHY_ERR
  6868. * Bit 24
  6869. * Purpose: indicate whether the rx PPDU had a PHY error
  6870. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  6871. * - LEGACY_RATE
  6872. * Bits 28:25
  6873. * Purpose:
  6874. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  6875. * specify which rate was used.
  6876. * Value:
  6877. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  6878. * flag.
  6879. * If LEGACY_RATE_SEL is 0:
  6880. * 0x8: OFDM 48 Mbps
  6881. * 0x9: OFDM 24 Mbps
  6882. * 0xA: OFDM 12 Mbps
  6883. * 0xB: OFDM 6 Mbps
  6884. * 0xC: OFDM 54 Mbps
  6885. * 0xD: OFDM 36 Mbps
  6886. * 0xE: OFDM 18 Mbps
  6887. * 0xF: OFDM 9 Mbps
  6888. * If LEGACY_RATE_SEL is 1:
  6889. * 0x8: CCK 11 Mbps long preamble
  6890. * 0x9: CCK 5.5 Mbps long preamble
  6891. * 0xA: CCK 2 Mbps long preamble
  6892. * 0xB: CCK 1 Mbps long preamble
  6893. * 0xC: CCK 11 Mbps short preamble
  6894. * 0xD: CCK 5.5 Mbps short preamble
  6895. * 0xE: CCK 2 Mbps short preamble
  6896. * - LEGACY_RATE_SEL
  6897. * Bit 29
  6898. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  6899. * Value:
  6900. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  6901. * used a legacy rate.
  6902. * 0 -> OFDM, 1 -> CCK
  6903. * - END_VALID
  6904. * Bit 30
  6905. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6906. * the start of the PPDU are valid. Specifically, the following
  6907. * fields are only valid if END_VALID is set:
  6908. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  6909. * TIMESTAMP_SUBMICROSEC
  6910. * Value:
  6911. * 0 -> rx PPDU desc end fields are not valid
  6912. * 1 -> rx PPDU desc end fields are valid
  6913. * - START_VALID
  6914. * Bit 31
  6915. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6916. * the end of the PPDU are valid. Specifically, the following
  6917. * fields are only valid if START_VALID is set:
  6918. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  6919. * VHT-SIG-A
  6920. * Value:
  6921. * 0 -> rx PPDU desc start fields are not valid
  6922. * 1 -> rx PPDU desc start fields are valid
  6923. * - RSSI0_PRI20
  6924. * Bits 7:0
  6925. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  6926. * Value: RSSI dB units w.r.t. noise floor
  6927. *
  6928. * - RSSI0_EXT20
  6929. * Bits 7:0
  6930. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  6931. * (if the rx bandwidth was >= 40 MHz)
  6932. * Value: RSSI dB units w.r.t. noise floor
  6933. * - RSSI0_EXT40
  6934. * Bits 7:0
  6935. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  6936. * (if the rx bandwidth was >= 80 MHz)
  6937. * Value: RSSI dB units w.r.t. noise floor
  6938. * - RSSI0_EXT80
  6939. * Bits 7:0
  6940. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  6941. * (if the rx bandwidth was >= 160 MHz)
  6942. * Value: RSSI dB units w.r.t. noise floor
  6943. *
  6944. * - RSSI1_PRI20
  6945. * Bits 7:0
  6946. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  6947. * Value: RSSI dB units w.r.t. noise floor
  6948. * - RSSI1_EXT20
  6949. * Bits 7:0
  6950. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  6951. * (if the rx bandwidth was >= 40 MHz)
  6952. * Value: RSSI dB units w.r.t. noise floor
  6953. * - RSSI1_EXT40
  6954. * Bits 7:0
  6955. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  6956. * (if the rx bandwidth was >= 80 MHz)
  6957. * Value: RSSI dB units w.r.t. noise floor
  6958. * - RSSI1_EXT80
  6959. * Bits 7:0
  6960. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  6961. * (if the rx bandwidth was >= 160 MHz)
  6962. * Value: RSSI dB units w.r.t. noise floor
  6963. *
  6964. * - RSSI2_PRI20
  6965. * Bits 7:0
  6966. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  6967. * Value: RSSI dB units w.r.t. noise floor
  6968. * - RSSI2_EXT20
  6969. * Bits 7:0
  6970. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  6971. * (if the rx bandwidth was >= 40 MHz)
  6972. * Value: RSSI dB units w.r.t. noise floor
  6973. * - RSSI2_EXT40
  6974. * Bits 7:0
  6975. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  6976. * (if the rx bandwidth was >= 80 MHz)
  6977. * Value: RSSI dB units w.r.t. noise floor
  6978. * - RSSI2_EXT80
  6979. * Bits 7:0
  6980. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  6981. * (if the rx bandwidth was >= 160 MHz)
  6982. * Value: RSSI dB units w.r.t. noise floor
  6983. *
  6984. * - RSSI3_PRI20
  6985. * Bits 7:0
  6986. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  6987. * Value: RSSI dB units w.r.t. noise floor
  6988. * - RSSI3_EXT20
  6989. * Bits 7:0
  6990. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  6991. * (if the rx bandwidth was >= 40 MHz)
  6992. * Value: RSSI dB units w.r.t. noise floor
  6993. * - RSSI3_EXT40
  6994. * Bits 7:0
  6995. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  6996. * (if the rx bandwidth was >= 80 MHz)
  6997. * Value: RSSI dB units w.r.t. noise floor
  6998. * - RSSI3_EXT80
  6999. * Bits 7:0
  7000. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  7001. * (if the rx bandwidth was >= 160 MHz)
  7002. * Value: RSSI dB units w.r.t. noise floor
  7003. *
  7004. * - TSF32
  7005. * Bits 31:0
  7006. * Purpose: specify the time the rx PPDU was received, in TSF units
  7007. * Value: 32 LSBs of the TSF
  7008. * - TIMESTAMP_MICROSEC
  7009. * Bits 31:0
  7010. * Purpose: specify the time the rx PPDU was received, in microsecond units
  7011. * Value: PPDU rx time, in microseconds
  7012. * - VHT_SIG_A1
  7013. * Bits 23:0
  7014. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  7015. * from the rx PPDU
  7016. * Value:
  7017. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7018. * VHT-SIG-A1 data.
  7019. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7020. * first 24 bits of the HT-SIG data.
  7021. * Otherwise, this field is invalid.
  7022. * Refer to the the 802.11 protocol for the definition of the
  7023. * HT-SIG and VHT-SIG-A1 fields
  7024. * - VHT_SIG_A2
  7025. * Bits 23:0
  7026. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  7027. * from the rx PPDU
  7028. * Value:
  7029. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7030. * VHT-SIG-A2 data.
  7031. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7032. * last 24 bits of the HT-SIG data.
  7033. * Otherwise, this field is invalid.
  7034. * Refer to the the 802.11 protocol for the definition of the
  7035. * HT-SIG and VHT-SIG-A2 fields
  7036. * - PREAMBLE_TYPE
  7037. * Bits 31:24
  7038. * Purpose: indicate the PHY format of the received burst
  7039. * Value:
  7040. * 0x4: Legacy (OFDM/CCK)
  7041. * 0x8: HT
  7042. * 0x9: HT with TxBF
  7043. * 0xC: VHT
  7044. * 0xD: VHT with TxBF
  7045. * - SERVICE
  7046. * Bits 31:24
  7047. * Purpose: TBD
  7048. * Value: TBD
  7049. *
  7050. * Rx MSDU descriptor fields:
  7051. * - FW_RX_DESC_BYTES
  7052. * Bits 15:0
  7053. * Purpose: Indicate how many bytes in the Rx indication are used for
  7054. * FW Rx descriptors
  7055. *
  7056. * Payload fields:
  7057. * - MPDU_COUNT
  7058. * Bits 7:0
  7059. * Purpose: Indicate how many sequential MPDUs share the same status.
  7060. * All MPDUs within the indicated list are from the same RA-TA-TID.
  7061. * - MPDU_STATUS
  7062. * Bits 15:8
  7063. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  7064. * received successfully.
  7065. * Value:
  7066. * 0x1: success
  7067. * 0x2: FCS error
  7068. * 0x3: duplicate error
  7069. * 0x4: replay error
  7070. * 0x5: invalid peer
  7071. */
  7072. /* header fields */
  7073. #define HTT_RX_IND_EXT_TID_M 0x1f00
  7074. #define HTT_RX_IND_EXT_TID_S 8
  7075. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  7076. #define HTT_RX_IND_FLUSH_VALID_S 13
  7077. #define HTT_RX_IND_REL_VALID_M 0x4000
  7078. #define HTT_RX_IND_REL_VALID_S 14
  7079. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  7080. #define HTT_RX_IND_PEER_ID_S 16
  7081. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  7082. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  7083. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  7084. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  7085. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  7086. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  7087. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  7088. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  7089. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  7090. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  7091. /* rx PPDU descriptor fields */
  7092. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  7093. #define HTT_RX_IND_RSSI_CMB_S 0
  7094. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  7095. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  7096. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  7097. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  7098. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  7099. #define HTT_RX_IND_PHY_ERR_S 24
  7100. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  7101. #define HTT_RX_IND_LEGACY_RATE_S 25
  7102. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  7103. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  7104. #define HTT_RX_IND_END_VALID_M 0x40000000
  7105. #define HTT_RX_IND_END_VALID_S 30
  7106. #define HTT_RX_IND_START_VALID_M 0x80000000
  7107. #define HTT_RX_IND_START_VALID_S 31
  7108. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  7109. #define HTT_RX_IND_RSSI_PRI20_S 0
  7110. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  7111. #define HTT_RX_IND_RSSI_EXT20_S 8
  7112. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  7113. #define HTT_RX_IND_RSSI_EXT40_S 16
  7114. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  7115. #define HTT_RX_IND_RSSI_EXT80_S 24
  7116. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  7117. #define HTT_RX_IND_VHT_SIG_A1_S 0
  7118. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  7119. #define HTT_RX_IND_VHT_SIG_A2_S 0
  7120. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  7121. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  7122. #define HTT_RX_IND_SERVICE_M 0xff000000
  7123. #define HTT_RX_IND_SERVICE_S 24
  7124. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  7125. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  7126. /* rx MSDU descriptor fields */
  7127. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  7128. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  7129. /* payload fields */
  7130. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  7131. #define HTT_RX_IND_MPDU_COUNT_S 0
  7132. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  7133. #define HTT_RX_IND_MPDU_STATUS_S 8
  7134. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  7135. do { \
  7136. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  7137. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  7138. } while (0)
  7139. #define HTT_RX_IND_EXT_TID_GET(word) \
  7140. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  7141. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  7142. do { \
  7143. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  7144. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  7145. } while (0)
  7146. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  7147. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  7148. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  7149. do { \
  7150. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  7151. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  7152. } while (0)
  7153. #define HTT_RX_IND_REL_VALID_GET(word) \
  7154. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  7155. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  7156. do { \
  7157. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  7158. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  7159. } while (0)
  7160. #define HTT_RX_IND_PEER_ID_GET(word) \
  7161. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  7162. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  7163. do { \
  7164. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  7165. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  7166. } while (0)
  7167. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  7168. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  7169. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  7170. do { \
  7171. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  7172. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  7173. } while (0)
  7174. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  7175. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  7176. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  7177. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  7178. do { \
  7179. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  7180. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  7181. } while (0)
  7182. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  7183. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  7184. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  7185. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  7186. do { \
  7187. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  7188. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  7189. } while (0)
  7190. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  7191. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  7192. HTT_RX_IND_REL_SEQ_NUM_START_S)
  7193. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  7194. do { \
  7195. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  7196. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  7197. } while (0)
  7198. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  7199. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  7200. HTT_RX_IND_REL_SEQ_NUM_END_S)
  7201. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  7202. do { \
  7203. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  7204. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  7205. } while (0)
  7206. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  7207. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  7208. HTT_RX_IND_NUM_MPDU_RANGES_S)
  7209. /* FW rx PPDU descriptor fields */
  7210. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  7211. do { \
  7212. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  7213. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  7214. } while (0)
  7215. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  7216. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  7217. HTT_RX_IND_RSSI_CMB_S)
  7218. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  7219. do { \
  7220. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  7221. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  7222. } while (0)
  7223. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  7224. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  7225. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  7226. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  7227. do { \
  7228. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  7229. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  7230. } while (0)
  7231. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  7232. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  7233. HTT_RX_IND_PHY_ERR_CODE_S)
  7234. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  7235. do { \
  7236. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  7237. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  7238. } while (0)
  7239. #define HTT_RX_IND_PHY_ERR_GET(word) \
  7240. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  7241. HTT_RX_IND_PHY_ERR_S)
  7242. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  7243. do { \
  7244. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  7245. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  7246. } while (0)
  7247. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  7248. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  7249. HTT_RX_IND_LEGACY_RATE_S)
  7250. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  7251. do { \
  7252. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  7253. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  7254. } while (0)
  7255. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  7256. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  7257. HTT_RX_IND_LEGACY_RATE_SEL_S)
  7258. #define HTT_RX_IND_END_VALID_SET(word, value) \
  7259. do { \
  7260. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  7261. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  7262. } while (0)
  7263. #define HTT_RX_IND_END_VALID_GET(word) \
  7264. (((word) & HTT_RX_IND_END_VALID_M) >> \
  7265. HTT_RX_IND_END_VALID_S)
  7266. #define HTT_RX_IND_START_VALID_SET(word, value) \
  7267. do { \
  7268. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  7269. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  7270. } while (0)
  7271. #define HTT_RX_IND_START_VALID_GET(word) \
  7272. (((word) & HTT_RX_IND_START_VALID_M) >> \
  7273. HTT_RX_IND_START_VALID_S)
  7274. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  7275. do { \
  7276. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  7277. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  7278. } while (0)
  7279. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  7280. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  7281. HTT_RX_IND_RSSI_PRI20_S)
  7282. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  7283. do { \
  7284. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  7285. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  7286. } while (0)
  7287. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  7288. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  7289. HTT_RX_IND_RSSI_EXT20_S)
  7290. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  7291. do { \
  7292. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  7293. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  7294. } while (0)
  7295. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  7296. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  7297. HTT_RX_IND_RSSI_EXT40_S)
  7298. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  7299. do { \
  7300. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  7301. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  7302. } while (0)
  7303. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  7304. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  7305. HTT_RX_IND_RSSI_EXT80_S)
  7306. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  7307. do { \
  7308. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  7309. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  7310. } while (0)
  7311. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  7312. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  7313. HTT_RX_IND_VHT_SIG_A1_S)
  7314. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  7315. do { \
  7316. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  7317. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  7318. } while (0)
  7319. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  7320. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  7321. HTT_RX_IND_VHT_SIG_A2_S)
  7322. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  7323. do { \
  7324. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  7325. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  7326. } while (0)
  7327. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  7328. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  7329. HTT_RX_IND_PREAMBLE_TYPE_S)
  7330. #define HTT_RX_IND_SERVICE_SET(word, value) \
  7331. do { \
  7332. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  7333. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  7334. } while (0)
  7335. #define HTT_RX_IND_SERVICE_GET(word) \
  7336. (((word) & HTT_RX_IND_SERVICE_M) >> \
  7337. HTT_RX_IND_SERVICE_S)
  7338. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  7339. do { \
  7340. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  7341. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  7342. } while (0)
  7343. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  7344. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  7345. HTT_RX_IND_SA_ANT_MATRIX_S)
  7346. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  7347. do { \
  7348. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  7349. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  7350. } while (0)
  7351. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  7352. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  7353. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  7354. do { \
  7355. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  7356. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  7357. } while (0)
  7358. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  7359. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  7360. #define HTT_RX_IND_HL_BYTES \
  7361. (HTT_RX_IND_HDR_BYTES + \
  7362. 4 /* single FW rx MSDU descriptor */ + \
  7363. 4 /* single MPDU range information element */)
  7364. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  7365. /* Could we use one macro entry? */
  7366. #define HTT_WORD_SET(word, field, value) \
  7367. do { \
  7368. HTT_CHECK_SET_VAL(field, value); \
  7369. (word) |= ((value) << field ## _S); \
  7370. } while (0)
  7371. #define HTT_WORD_GET(word, field) \
  7372. (((word) & field ## _M) >> field ## _S)
  7373. PREPACK struct hl_htt_rx_ind_base {
  7374. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  7375. } POSTPACK;
  7376. /*
  7377. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  7378. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  7379. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  7380. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  7381. * htt_rx_ind_hl_rx_desc_t.
  7382. */
  7383. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  7384. struct htt_rx_ind_hl_rx_desc_t {
  7385. A_UINT8 ver;
  7386. A_UINT8 len;
  7387. struct {
  7388. A_UINT8
  7389. first_msdu: 1,
  7390. last_msdu: 1,
  7391. c3_failed: 1,
  7392. c4_failed: 1,
  7393. ipv6: 1,
  7394. tcp: 1,
  7395. udp: 1,
  7396. reserved: 1;
  7397. } flags;
  7398. /* NOTE: no reserved space - don't append any new fields here */
  7399. };
  7400. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  7401. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7402. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  7403. #define HTT_RX_IND_HL_RX_DESC_VER 0
  7404. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  7405. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7406. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  7407. #define HTT_RX_IND_HL_FLAG_OFFSET \
  7408. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7409. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  7410. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  7411. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  7412. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  7413. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  7414. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  7415. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  7416. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  7417. /* This structure is used in HL, the basic descriptor information
  7418. * used by host. the structure is translated by FW from HW desc
  7419. * or generated by FW. But in HL monitor mode, the host would use
  7420. * the same structure with LL.
  7421. */
  7422. PREPACK struct hl_htt_rx_desc_base {
  7423. A_UINT32
  7424. seq_num:12,
  7425. encrypted:1,
  7426. chan_info_present:1,
  7427. resv0:2,
  7428. mcast_bcast:1,
  7429. fragment:1,
  7430. key_id_oct:8,
  7431. resv1:6;
  7432. A_UINT32
  7433. pn_31_0;
  7434. union {
  7435. struct {
  7436. A_UINT16 pn_47_32;
  7437. A_UINT16 pn_63_48;
  7438. } pn16;
  7439. A_UINT32 pn_63_32;
  7440. } u0;
  7441. A_UINT32
  7442. pn_95_64;
  7443. A_UINT32
  7444. pn_127_96;
  7445. } POSTPACK;
  7446. /*
  7447. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  7448. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  7449. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  7450. * Please see htt_chan_change_t for description of the fields.
  7451. */
  7452. PREPACK struct htt_chan_info_t
  7453. {
  7454. A_UINT32 primary_chan_center_freq_mhz: 16,
  7455. contig_chan1_center_freq_mhz: 16;
  7456. A_UINT32 contig_chan2_center_freq_mhz: 16,
  7457. phy_mode: 8,
  7458. reserved: 8;
  7459. } POSTPACK;
  7460. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  7461. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  7462. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  7463. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  7464. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  7465. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  7466. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  7467. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  7468. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  7469. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  7470. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  7471. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  7472. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  7473. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  7474. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  7475. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  7476. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  7477. /* Channel information */
  7478. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  7479. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  7480. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  7481. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  7482. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  7483. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  7484. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  7485. #define HTT_CHAN_INFO_PHY_MODE_S 16
  7486. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  7487. do { \
  7488. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  7489. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  7490. } while (0)
  7491. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  7492. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  7493. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  7494. do { \
  7495. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  7496. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  7497. } while (0)
  7498. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  7499. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  7500. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  7501. do { \
  7502. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  7503. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  7504. } while (0)
  7505. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  7506. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  7507. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  7508. do { \
  7509. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  7510. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  7511. } while (0)
  7512. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  7513. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  7514. /*
  7515. * HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  7516. * @brief target -> host message definition for FW offloaded pkts
  7517. *
  7518. * @details
  7519. * The following field definitions describe the format of the firmware
  7520. * offload deliver message sent from the target to the host.
  7521. *
  7522. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  7523. *
  7524. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  7525. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  7526. * | reserved_1 | msg type |
  7527. * |--------------------------------------------------------------------------|
  7528. * | phy_timestamp_l32 |
  7529. * |--------------------------------------------------------------------------|
  7530. * | WORD2 (see below) |
  7531. * |--------------------------------------------------------------------------|
  7532. * | seqno | framectrl |
  7533. * |--------------------------------------------------------------------------|
  7534. * | reserved_3 | vdev_id | tid_num|
  7535. * |--------------------------------------------------------------------------|
  7536. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  7537. * |--------------------------------------------------------------------------|
  7538. *
  7539. * where:
  7540. * STAT = status
  7541. * F = format (802.3 vs. 802.11)
  7542. *
  7543. * definition for word 2
  7544. *
  7545. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  7546. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  7547. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  7548. * |--------------------------------------------------------------------------|
  7549. *
  7550. * where:
  7551. * PR = preamble
  7552. * BF = beamformed
  7553. */
  7554. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  7555. {
  7556. A_UINT32 /* word 0 */
  7557. msg_type:8, /* [ 7: 0] */
  7558. reserved_1:24; /* [31: 8] */
  7559. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  7560. A_UINT32 /* word 2 */
  7561. /* preamble:
  7562. * 0-OFDM,
  7563. * 1-CCk,
  7564. * 2-HT,
  7565. * 3-VHT
  7566. */
  7567. preamble: 2, /* [1:0] */
  7568. /* mcs:
  7569. * In case of HT preamble interpret
  7570. * MCS along with NSS.
  7571. * Valid values for HT are 0 to 7.
  7572. * HT mcs 0 with NSS 2 is mcs 8.
  7573. * Valid values for VHT are 0 to 9.
  7574. */
  7575. mcs: 4, /* [5:2] */
  7576. /* rate:
  7577. * This is applicable only for
  7578. * CCK and OFDM preamble type
  7579. * rate 0: OFDM 48 Mbps,
  7580. * 1: OFDM 24 Mbps,
  7581. * 2: OFDM 12 Mbps
  7582. * 3: OFDM 6 Mbps
  7583. * 4: OFDM 54 Mbps
  7584. * 5: OFDM 36 Mbps
  7585. * 6: OFDM 18 Mbps
  7586. * 7: OFDM 9 Mbps
  7587. * rate 0: CCK 11 Mbps Long
  7588. * 1: CCK 5.5 Mbps Long
  7589. * 2: CCK 2 Mbps Long
  7590. * 3: CCK 1 Mbps Long
  7591. * 4: CCK 11 Mbps Short
  7592. * 5: CCK 5.5 Mbps Short
  7593. * 6: CCK 2 Mbps Short
  7594. */
  7595. rate : 3, /* [ 8: 6] */
  7596. rssi : 8, /* [16: 9] units=dBm */
  7597. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  7598. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  7599. stbc : 1, /* [22] */
  7600. sgi : 1, /* [23] */
  7601. ldpc : 1, /* [24] */
  7602. beamformed: 1, /* [25] */
  7603. reserved_2: 6; /* [31:26] */
  7604. A_UINT32 /* word 3 */
  7605. framectrl:16, /* [15: 0] */
  7606. seqno:16; /* [31:16] */
  7607. A_UINT32 /* word 4 */
  7608. tid_num:5, /* [ 4: 0] actual TID number */
  7609. vdev_id:8, /* [12: 5] */
  7610. reserved_3:19; /* [31:13] */
  7611. A_UINT32 /* word 5 */
  7612. /* status:
  7613. * 0: tx_ok
  7614. * 1: retry
  7615. * 2: drop
  7616. * 3: filtered
  7617. * 4: abort
  7618. * 5: tid delete
  7619. * 6: sw abort
  7620. * 7: dropped by peer migration
  7621. */
  7622. status:3, /* [2:0] */
  7623. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  7624. tx_mpdu_bytes:16, /* [19:4] */
  7625. /* Indicates retry count of offloaded/local generated Data tx frames */
  7626. tx_retry_cnt:6, /* [25:20] */
  7627. reserved_4:6; /* [31:26] */
  7628. } POSTPACK;
  7629. /* FW offload deliver ind message header fields */
  7630. /* DWORD one */
  7631. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  7632. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  7633. /* DWORD two */
  7634. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  7635. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  7636. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  7637. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  7638. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  7639. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  7640. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  7641. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  7642. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  7643. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  7644. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  7645. #define HTT_FW_OFFLOAD_IND_BW_S 19
  7646. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  7647. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  7648. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  7649. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  7650. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  7651. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  7652. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  7653. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  7654. /* DWORD three*/
  7655. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  7656. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  7657. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  7658. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  7659. /* DWORD four */
  7660. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  7661. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  7662. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  7663. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  7664. /* DWORD five */
  7665. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  7666. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  7667. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  7668. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  7669. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  7670. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  7671. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  7672. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  7673. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  7674. do { \
  7675. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  7676. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  7677. } while (0)
  7678. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  7679. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  7680. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  7681. do { \
  7682. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  7683. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  7684. } while (0)
  7685. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  7686. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  7687. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  7688. do { \
  7689. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  7690. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  7691. } while (0)
  7692. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  7693. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  7694. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  7695. do { \
  7696. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  7697. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  7698. } while (0)
  7699. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  7700. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  7701. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  7702. do { \
  7703. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  7704. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  7705. } while (0)
  7706. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  7707. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  7708. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  7709. do { \
  7710. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  7711. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  7712. } while (0)
  7713. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  7714. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  7715. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  7716. do { \
  7717. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  7718. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  7719. } while (0)
  7720. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  7721. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  7722. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  7723. do { \
  7724. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  7725. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  7726. } while (0)
  7727. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  7728. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  7729. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  7730. do { \
  7731. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  7732. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  7733. } while (0)
  7734. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  7735. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  7736. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  7737. do { \
  7738. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  7739. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  7740. } while (0)
  7741. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  7742. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  7743. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  7744. do { \
  7745. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  7746. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  7747. } while (0)
  7748. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  7749. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  7750. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  7751. do { \
  7752. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  7753. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  7754. } while (0)
  7755. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  7756. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  7757. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  7758. do { \
  7759. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  7760. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  7761. } while (0)
  7762. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  7763. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  7764. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  7765. do { \
  7766. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  7767. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  7768. } while (0)
  7769. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  7770. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  7771. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  7772. do { \
  7773. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  7774. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  7775. } while (0)
  7776. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  7777. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  7778. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  7779. do { \
  7780. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  7781. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  7782. } while (0)
  7783. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  7784. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  7785. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  7786. do { \
  7787. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  7788. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  7789. } while (0)
  7790. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  7791. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  7792. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  7793. do { \
  7794. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  7795. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  7796. } while (0)
  7797. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  7798. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  7799. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  7800. do { \
  7801. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  7802. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  7803. } while (0)
  7804. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  7805. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  7806. /*
  7807. * @brief target -> host rx reorder flush message definition
  7808. *
  7809. * @details
  7810. * The following field definitions describe the format of the rx flush
  7811. * message sent from the target to the host.
  7812. * The message consists of a 4-octet header, followed by one or more
  7813. * 4-octet payload information elements.
  7814. *
  7815. * |31 24|23 8|7 0|
  7816. * |--------------------------------------------------------------|
  7817. * | TID | peer ID | msg type |
  7818. * |--------------------------------------------------------------|
  7819. * | seq num end | seq num start | MPDU status | reserved |
  7820. * |--------------------------------------------------------------|
  7821. * First DWORD:
  7822. * - MSG_TYPE
  7823. * Bits 7:0
  7824. * Purpose: identifies this as an rx flush message
  7825. * Value: 0x2
  7826. * - PEER_ID
  7827. * Bits 23:8 (only bits 18:8 actually used)
  7828. * Purpose: identify which peer's rx data is being flushed
  7829. * Value: (rx) peer ID
  7830. * - TID
  7831. * Bits 31:24 (only bits 27:24 actually used)
  7832. * Purpose: Specifies which traffic identifier's rx data is being flushed
  7833. * Value: traffic identifier
  7834. * Second DWORD:
  7835. * - MPDU_STATUS
  7836. * Bits 15:8
  7837. * Purpose:
  7838. * Indicate whether the flushed MPDUs should be discarded or processed.
  7839. * Value:
  7840. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  7841. * stages of rx processing
  7842. * other: discard the MPDUs
  7843. * It is anticipated that flush messages will always have
  7844. * MPDU status == 1, but the status flag is included for
  7845. * flexibility.
  7846. * - SEQ_NUM_START
  7847. * Bits 23:16
  7848. * Purpose:
  7849. * Indicate the start of a series of consecutive MPDUs being flushed.
  7850. * Not all MPDUs within this range are necessarily valid - the host
  7851. * must check each sequence number within this range to see if the
  7852. * corresponding MPDU is actually present.
  7853. * Value:
  7854. * The sequence number for the first MPDU in the sequence.
  7855. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7856. * - SEQ_NUM_END
  7857. * Bits 30:24
  7858. * Purpose:
  7859. * Indicate the end of a series of consecutive MPDUs being flushed.
  7860. * Value:
  7861. * The sequence number one larger than the sequence number of the
  7862. * last MPDU being flushed.
  7863. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7864. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  7865. * are to be released for further rx processing.
  7866. * Not all MPDUs within this range are necessarily valid - the host
  7867. * must check each sequence number within this range to see if the
  7868. * corresponding MPDU is actually present.
  7869. */
  7870. /* first DWORD */
  7871. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  7872. #define HTT_RX_FLUSH_PEER_ID_S 8
  7873. #define HTT_RX_FLUSH_TID_M 0xff000000
  7874. #define HTT_RX_FLUSH_TID_S 24
  7875. /* second DWORD */
  7876. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  7877. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  7878. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  7879. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  7880. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  7881. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  7882. #define HTT_RX_FLUSH_BYTES 8
  7883. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  7884. do { \
  7885. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  7886. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  7887. } while (0)
  7888. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  7889. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  7890. #define HTT_RX_FLUSH_TID_SET(word, value) \
  7891. do { \
  7892. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  7893. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  7894. } while (0)
  7895. #define HTT_RX_FLUSH_TID_GET(word) \
  7896. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  7897. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  7898. do { \
  7899. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  7900. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  7901. } while (0)
  7902. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  7903. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  7904. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  7905. do { \
  7906. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  7907. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  7908. } while (0)
  7909. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  7910. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  7911. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  7912. do { \
  7913. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  7914. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  7915. } while (0)
  7916. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  7917. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  7918. /*
  7919. * @brief target -> host rx pn check indication message
  7920. *
  7921. * @details
  7922. * The following field definitions describe the format of the Rx PN check
  7923. * indication message sent from the target to the host.
  7924. * The message consists of a 4-octet header, followed by the start and
  7925. * end sequence numbers to be released, followed by the PN IEs. Each PN
  7926. * IE is one octet containing the sequence number that failed the PN
  7927. * check.
  7928. *
  7929. * |31 24|23 8|7 0|
  7930. * |--------------------------------------------------------------|
  7931. * | TID | peer ID | msg type |
  7932. * |--------------------------------------------------------------|
  7933. * | Reserved | PN IE count | seq num end | seq num start|
  7934. * |--------------------------------------------------------------|
  7935. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  7936. * |--------------------------------------------------------------|
  7937. * First DWORD:
  7938. * - MSG_TYPE
  7939. * Bits 7:0
  7940. * Purpose: Identifies this as an rx pn check indication message
  7941. * Value: 0x2
  7942. * - PEER_ID
  7943. * Bits 23:8 (only bits 18:8 actually used)
  7944. * Purpose: identify which peer
  7945. * Value: (rx) peer ID
  7946. * - TID
  7947. * Bits 31:24 (only bits 27:24 actually used)
  7948. * Purpose: identify traffic identifier
  7949. * Value: traffic identifier
  7950. * Second DWORD:
  7951. * - SEQ_NUM_START
  7952. * Bits 7:0
  7953. * Purpose:
  7954. * Indicates the starting sequence number of the MPDU in this
  7955. * series of MPDUs that went though PN check.
  7956. * Value:
  7957. * The sequence number for the first MPDU in the sequence.
  7958. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7959. * - SEQ_NUM_END
  7960. * Bits 15:8
  7961. * Purpose:
  7962. * Indicates the ending sequence number of the MPDU in this
  7963. * series of MPDUs that went though PN check.
  7964. * Value:
  7965. * The sequence number one larger then the sequence number of the last
  7966. * MPDU being flushed.
  7967. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7968. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  7969. * for invalid PN numbers and are ready to be released for further processing.
  7970. * Not all MPDUs within this range are necessarily valid - the host
  7971. * must check each sequence number within this range to see if the
  7972. * corresponding MPDU is actually present.
  7973. * - PN_IE_COUNT
  7974. * Bits 23:16
  7975. * Purpose:
  7976. * Used to determine the variable number of PN information elements in this
  7977. * message
  7978. *
  7979. * PN information elements:
  7980. * - PN_IE_x-
  7981. * Purpose:
  7982. * Each PN information element contains the sequence number of the MPDU that
  7983. * has failed the target PN check.
  7984. * Value:
  7985. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  7986. * that failed the PN check.
  7987. */
  7988. /* first DWORD */
  7989. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  7990. #define HTT_RX_PN_IND_PEER_ID_S 8
  7991. #define HTT_RX_PN_IND_TID_M 0xff000000
  7992. #define HTT_RX_PN_IND_TID_S 24
  7993. /* second DWORD */
  7994. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  7995. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  7996. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  7997. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  7998. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  7999. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  8000. #define HTT_RX_PN_IND_BYTES 8
  8001. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  8002. do { \
  8003. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  8004. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  8005. } while (0)
  8006. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  8007. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  8008. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  8009. do { \
  8010. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  8011. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  8012. } while (0)
  8013. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  8014. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  8015. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  8016. do { \
  8017. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  8018. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  8019. } while (0)
  8020. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  8021. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  8022. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  8023. do { \
  8024. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  8025. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  8026. } while (0)
  8027. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  8028. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  8029. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  8030. do { \
  8031. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  8032. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  8033. } while (0)
  8034. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  8035. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  8036. /*
  8037. * @brief target -> host rx offload deliver message for LL system
  8038. *
  8039. * @details
  8040. * In a low latency system this message is sent whenever the offload
  8041. * manager flushes out the packets it has coalesced in its coalescing buffer.
  8042. * The DMA of the actual packets into host memory is done before sending out
  8043. * this message. This message indicates only how many MSDUs to reap. The
  8044. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  8045. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  8046. * DMA'd by the MAC directly into host memory these packets do not contain
  8047. * the MAC descriptors in the header portion of the packet. Instead they contain
  8048. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  8049. * message, the packets are delivered directly to the NW stack without going
  8050. * through the regular reorder buffering and PN checking path since it has
  8051. * already been done in target.
  8052. *
  8053. * |31 24|23 16|15 8|7 0|
  8054. * |-----------------------------------------------------------------------|
  8055. * | Total MSDU count | reserved | msg type |
  8056. * |-----------------------------------------------------------------------|
  8057. *
  8058. * @brief target -> host rx offload deliver message for HL system
  8059. *
  8060. * @details
  8061. * In a high latency system this message is sent whenever the offload manager
  8062. * flushes out the packets it has coalesced in its coalescing buffer. The
  8063. * actual packets are also carried along with this message. When the host
  8064. * receives this message, it is expected to deliver these packets to the NW
  8065. * stack directly instead of routing them through the reorder buffering and
  8066. * PN checking path since it has already been done in target.
  8067. *
  8068. * |31 24|23 16|15 8|7 0|
  8069. * |-----------------------------------------------------------------------|
  8070. * | Total MSDU count | reserved | msg type |
  8071. * |-----------------------------------------------------------------------|
  8072. * | peer ID | MSDU length |
  8073. * |-----------------------------------------------------------------------|
  8074. * | MSDU payload | FW Desc | tid | vdev ID |
  8075. * |-----------------------------------------------------------------------|
  8076. * | MSDU payload contd. |
  8077. * |-----------------------------------------------------------------------|
  8078. * | peer ID | MSDU length |
  8079. * |-----------------------------------------------------------------------|
  8080. * | MSDU payload | FW Desc | tid | vdev ID |
  8081. * |-----------------------------------------------------------------------|
  8082. * | MSDU payload contd. |
  8083. * |-----------------------------------------------------------------------|
  8084. *
  8085. */
  8086. /* first DWORD */
  8087. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  8088. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  8089. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  8090. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  8091. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  8092. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  8093. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  8094. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  8095. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  8096. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  8097. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  8098. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  8099. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  8100. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  8101. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  8102. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  8103. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  8104. do { \
  8105. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  8106. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  8107. } while (0)
  8108. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  8109. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  8110. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  8111. do { \
  8112. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  8113. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  8114. } while (0)
  8115. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  8116. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  8117. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  8118. do { \
  8119. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  8120. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  8121. } while (0)
  8122. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  8123. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  8124. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  8125. do { \
  8126. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  8127. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  8128. } while (0)
  8129. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  8130. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  8131. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  8132. do { \
  8133. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  8134. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  8135. } while (0)
  8136. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  8137. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  8138. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  8139. do { \
  8140. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  8141. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  8142. } while (0)
  8143. /**
  8144. * @brief target -> host rx peer map/unmap message definition
  8145. *
  8146. * @details
  8147. * The following diagram shows the format of the rx peer map message sent
  8148. * from the target to the host. This layout assumes the target operates
  8149. * as little-endian.
  8150. *
  8151. * This message always contains a SW peer ID. The main purpose of the
  8152. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8153. * with, so that the host can use that peer ID to determine which peer
  8154. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8155. * other purposes, such as identifying during tx completions which peer
  8156. * the tx frames in question were transmitted to.
  8157. *
  8158. * In certain generations of chips, the peer map message also contains
  8159. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  8160. * to identify which peer the frame needs to be forwarded to (i.e. the
  8161. * peer assocated with the Destination MAC Address within the packet),
  8162. * and particularly which vdev needs to transmit the frame (for cases
  8163. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  8164. * meaning as AST_INDEX_0.
  8165. * This DA-based peer ID that is provided for certain rx frames
  8166. * (the rx frames that need to be re-transmitted as tx frames)
  8167. * is the ID that the HW uses for referring to the peer in question,
  8168. * rather than the peer ID that the SW+FW use to refer to the peer.
  8169. *
  8170. *
  8171. * |31 24|23 16|15 8|7 0|
  8172. * |-----------------------------------------------------------------------|
  8173. * | SW peer ID | VDEV ID | msg type |
  8174. * |-----------------------------------------------------------------------|
  8175. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8176. * |-----------------------------------------------------------------------|
  8177. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8178. * |-----------------------------------------------------------------------|
  8179. *
  8180. *
  8181. * The following diagram shows the format of the rx peer unmap message sent
  8182. * from the target to the host.
  8183. *
  8184. * |31 24|23 16|15 8|7 0|
  8185. * |-----------------------------------------------------------------------|
  8186. * | SW peer ID | VDEV ID | msg type |
  8187. * |-----------------------------------------------------------------------|
  8188. *
  8189. * The following field definitions describe the format of the rx peer map
  8190. * and peer unmap messages sent from the target to the host.
  8191. * - MSG_TYPE
  8192. * Bits 7:0
  8193. * Purpose: identifies this as an rx peer map or peer unmap message
  8194. * Value: peer map -> 0x3, peer unmap -> 0x4
  8195. * - VDEV_ID
  8196. * Bits 15:8
  8197. * Purpose: Indicates which virtual device the peer is associated
  8198. * with.
  8199. * Value: vdev ID (used in the host to look up the vdev object)
  8200. * - PEER_ID (a.k.a. SW_PEER_ID)
  8201. * Bits 31:16
  8202. * Purpose: The peer ID (index) that WAL is allocating (map) or
  8203. * freeing (unmap)
  8204. * Value: (rx) peer ID
  8205. * - MAC_ADDR_L32 (peer map only)
  8206. * Bits 31:0
  8207. * Purpose: Identifies which peer node the peer ID is for.
  8208. * Value: lower 4 bytes of peer node's MAC address
  8209. * - MAC_ADDR_U16 (peer map only)
  8210. * Bits 15:0
  8211. * Purpose: Identifies which peer node the peer ID is for.
  8212. * Value: upper 2 bytes of peer node's MAC address
  8213. * - HW_PEER_ID
  8214. * Bits 31:16
  8215. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8216. * address, so for rx frames marked for rx --> tx forwarding, the
  8217. * host can determine from the HW peer ID provided as meta-data with
  8218. * the rx frame which peer the frame is supposed to be forwarded to.
  8219. * Value: ID used by the MAC HW to identify the peer
  8220. */
  8221. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  8222. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  8223. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  8224. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  8225. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  8226. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  8227. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  8228. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  8229. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  8230. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  8231. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  8232. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  8233. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  8234. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  8235. do { \
  8236. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  8237. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  8238. } while (0)
  8239. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  8240. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  8241. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  8242. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  8243. do { \
  8244. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  8245. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  8246. } while (0)
  8247. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  8248. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  8249. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  8250. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  8251. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  8252. do { \
  8253. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  8254. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  8255. } while (0)
  8256. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  8257. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  8258. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  8259. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  8260. #define HTT_RX_PEER_MAP_BYTES 12
  8261. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  8262. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  8263. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  8264. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  8265. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  8266. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  8267. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  8268. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  8269. #define HTT_RX_PEER_UNMAP_BYTES 4
  8270. /**
  8271. * @brief target -> host rx peer map V2 message definition
  8272. *
  8273. * @details
  8274. * The following diagram shows the format of the rx peer map v2 message sent
  8275. * from the target to the host. This layout assumes the target operates
  8276. * as little-endian.
  8277. *
  8278. * This message always contains a SW peer ID. The main purpose of the
  8279. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8280. * with, so that the host can use that peer ID to determine which peer
  8281. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8282. * other purposes, such as identifying during tx completions which peer
  8283. * the tx frames in question were transmitted to.
  8284. *
  8285. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  8286. * is used during rx --> tx frame forwarding to identify which peer the
  8287. * frame needs to be forwarded to (i.e. the peer assocated with the
  8288. * Destination MAC Address within the packet), and particularly which vdev
  8289. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  8290. * This DA-based peer ID that is provided for certain rx frames
  8291. * (the rx frames that need to be re-transmitted as tx frames)
  8292. * is the ID that the HW uses for referring to the peer in question,
  8293. * rather than the peer ID that the SW+FW use to refer to the peer.
  8294. *
  8295. * The HW peer id here is the same meaning as AST_INDEX_0.
  8296. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  8297. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  8298. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  8299. * AST is valid.
  8300. *
  8301. * |31 28|27 24|23 20|19 17|16|15 8|7 0|
  8302. * |-----------------------------------------------------------------------|
  8303. * | SW peer ID | VDEV ID | msg type |
  8304. * |-----------------------------------------------------------------------|
  8305. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8306. * |-----------------------------------------------------------------------|
  8307. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8308. * |-----------------------------------------------------------------------|
  8309. * | Reserved_20_31 |ASTVM|NH| AST Hash Value |
  8310. * |-----------------------------------------------------------------------|
  8311. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  8312. * |-----------------------------------------------------------------------|
  8313. * |TID valid low pri| TID valid hi pri| AST index 2 |
  8314. * |-----------------------------------------------------------------------|
  8315. * | Reserved_1 | AST index 3 |
  8316. * |-----------------------------------------------------------------------|
  8317. * | Reserved_2 |
  8318. * |-----------------------------------------------------------------------|
  8319. * Where:
  8320. * NH = Next Hop
  8321. * ASTVM = AST valid mask
  8322. * ASTFM = AST flow mask
  8323. *
  8324. * The following field definitions describe the format of the rx peer map v2
  8325. * messages sent from the target to the host.
  8326. * - MSG_TYPE
  8327. * Bits 7:0
  8328. * Purpose: identifies this as an rx peer map v2 message
  8329. * Value: peer map v2 -> 0x1e
  8330. * - VDEV_ID
  8331. * Bits 15:8
  8332. * Purpose: Indicates which virtual device the peer is associated with.
  8333. * Value: vdev ID (used in the host to look up the vdev object)
  8334. * - SW_PEER_ID
  8335. * Bits 31:16
  8336. * Purpose: The peer ID (index) that WAL is allocating
  8337. * Value: (rx) peer ID
  8338. * - MAC_ADDR_L32
  8339. * Bits 31:0
  8340. * Purpose: Identifies which peer node the peer ID is for.
  8341. * Value: lower 4 bytes of peer node's MAC address
  8342. * - MAC_ADDR_U16
  8343. * Bits 15:0
  8344. * Purpose: Identifies which peer node the peer ID is for.
  8345. * Value: upper 2 bytes of peer node's MAC address
  8346. * - HW_PEER_ID / AST_INDEX_0
  8347. * Bits 31:16
  8348. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8349. * address, so for rx frames marked for rx --> tx forwarding, the
  8350. * host can determine from the HW peer ID provided as meta-data with
  8351. * the rx frame which peer the frame is supposed to be forwarded to.
  8352. * Value: ID used by the MAC HW to identify the peer
  8353. * - AST_HASH_VALUE
  8354. * Bits 15:0
  8355. * Purpose: Indicates AST Hash value is required for the TCL AST index
  8356. * override feature.
  8357. * - NEXT_HOP
  8358. * Bit 16
  8359. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  8360. * (Wireless Distribution System).
  8361. * - AST_VALID_MASK
  8362. * Bits 19:17
  8363. * Purpose: Indicate if the AST 1 through AST 3 are valid
  8364. * - AST_INDEX_1
  8365. * Bits 15:0
  8366. * Purpose: indicate the second AST index for this peer
  8367. * - AST_0_FLOW_MASK
  8368. * Bits 19:16
  8369. * Purpose: identify the which flow the AST 0 entry corresponds to.
  8370. * - AST_1_FLOW_MASK
  8371. * Bits 23:20
  8372. * Purpose: identify the which flow the AST 1 entry corresponds to.
  8373. * - AST_2_FLOW_MASK
  8374. * Bits 27:24
  8375. * Purpose: identify the which flow the AST 2 entry corresponds to.
  8376. * - AST_3_FLOW_MASK
  8377. * Bits 31:28
  8378. * Purpose: identify the which flow the AST 3 entry corresponds to.
  8379. * - AST_INDEX_2
  8380. * Bits 15:0
  8381. * Purpose: indicate the third AST index for this peer
  8382. * - TID_VALID_HI_PRI
  8383. * Bits 23:16
  8384. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  8385. * - TID_VALID_LOW_PRI
  8386. * Bits 31:24
  8387. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  8388. * - AST_INDEX_3
  8389. * Bits 15:0
  8390. * Purpose: indicate the fourth AST index for this peer
  8391. */
  8392. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  8393. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  8394. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  8395. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  8396. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  8397. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  8398. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  8399. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  8400. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  8401. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  8402. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  8403. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  8404. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  8405. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  8406. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  8407. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  8408. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  8409. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  8410. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  8411. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  8412. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  8413. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  8414. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  8415. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  8416. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  8417. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  8418. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  8419. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  8420. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  8421. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  8422. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  8423. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  8424. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  8425. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  8426. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  8427. do { \
  8428. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  8429. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  8430. } while (0)
  8431. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  8432. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  8433. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  8434. do { \
  8435. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  8436. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  8437. } while (0)
  8438. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  8439. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  8440. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  8441. do { \
  8442. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  8443. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  8444. } while (0)
  8445. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  8446. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  8447. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  8448. do { \
  8449. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  8450. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  8451. } while (0)
  8452. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  8453. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  8454. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  8455. do { \
  8456. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  8457. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  8458. } while (0)
  8459. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  8460. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  8461. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  8462. do { \
  8463. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  8464. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  8465. } while (0)
  8466. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  8467. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  8468. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  8469. do { \
  8470. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  8471. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  8472. } while (0)
  8473. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  8474. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  8475. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  8476. do { \
  8477. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  8478. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  8479. } while (0)
  8480. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  8481. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  8482. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  8483. do { \
  8484. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  8485. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  8486. } while (0)
  8487. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  8488. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  8489. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  8490. do { \
  8491. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  8492. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  8493. } while (0)
  8494. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  8495. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  8496. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  8497. do { \
  8498. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  8499. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  8500. } while (0)
  8501. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  8502. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  8503. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  8504. do { \
  8505. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  8506. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  8507. } while (0)
  8508. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  8509. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  8510. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  8511. do { \
  8512. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  8513. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  8514. } while (0)
  8515. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  8516. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  8517. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  8518. do { \
  8519. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  8520. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  8521. } while (0)
  8522. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  8523. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  8524. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  8525. do { \
  8526. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  8527. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  8528. } while (0)
  8529. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  8530. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  8531. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8532. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  8533. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  8534. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  8535. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  8536. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  8537. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  8538. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  8539. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  8540. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  8541. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  8542. #define HTT_RX_PEER_MAP_V2_BYTES 32
  8543. /**
  8544. * @brief target -> host rx peer unmap V2 message definition
  8545. *
  8546. *
  8547. * The following diagram shows the format of the rx peer unmap message sent
  8548. * from the target to the host.
  8549. *
  8550. * |31 24|23 16|15 8|7 0|
  8551. * |-----------------------------------------------------------------------|
  8552. * | SW peer ID | VDEV ID | msg type |
  8553. * |-----------------------------------------------------------------------|
  8554. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8555. * |-----------------------------------------------------------------------|
  8556. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  8557. * |-----------------------------------------------------------------------|
  8558. * | Peer Delete Duration |
  8559. * |-----------------------------------------------------------------------|
  8560. * | Reserved_0 |
  8561. * |-----------------------------------------------------------------------|
  8562. * | Reserved_1 |
  8563. * |-----------------------------------------------------------------------|
  8564. * | Reserved_2 |
  8565. * |-----------------------------------------------------------------------|
  8566. *
  8567. *
  8568. * The following field definitions describe the format of the rx peer unmap
  8569. * messages sent from the target to the host.
  8570. * - MSG_TYPE
  8571. * Bits 7:0
  8572. * Purpose: identifies this as an rx peer unmap v2 message
  8573. * Value: peer unmap v2 -> 0x1f
  8574. * - VDEV_ID
  8575. * Bits 15:8
  8576. * Purpose: Indicates which virtual device the peer is associated
  8577. * with.
  8578. * Value: vdev ID (used in the host to look up the vdev object)
  8579. * - SW_PEER_ID
  8580. * Bits 31:16
  8581. * Purpose: The peer ID (index) that WAL is freeing
  8582. * Value: (rx) peer ID
  8583. * - MAC_ADDR_L32
  8584. * Bits 31:0
  8585. * Purpose: Identifies which peer node the peer ID is for.
  8586. * Value: lower 4 bytes of peer node's MAC address
  8587. * - MAC_ADDR_U16
  8588. * Bits 15:0
  8589. * Purpose: Identifies which peer node the peer ID is for.
  8590. * Value: upper 2 bytes of peer node's MAC address
  8591. * - NEXT_HOP
  8592. * Bits 16
  8593. * Purpose: Bit indicates next_hop AST entry used for WDS
  8594. * (Wireless Distribution System).
  8595. * - PEER_DELETE_DURATION
  8596. * Bits 31:0
  8597. * Purpose: Time taken to delete peer, in msec,
  8598. * Used for monitoring / debugging PEER delete response delay
  8599. */
  8600. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  8601. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  8602. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  8603. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  8604. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  8605. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  8606. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  8607. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  8608. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  8609. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  8610. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  8611. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  8612. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  8613. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  8614. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  8615. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  8616. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  8617. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  8618. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  8619. do { \
  8620. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  8621. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  8622. } while (0)
  8623. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  8624. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  8625. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8626. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  8627. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  8628. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  8629. /**
  8630. * @brief target -> host message specifying security parameters
  8631. *
  8632. * @details
  8633. * The following diagram shows the format of the security specification
  8634. * message sent from the target to the host.
  8635. * This security specification message tells the host whether a PN check is
  8636. * necessary on rx data frames, and if so, how large the PN counter is.
  8637. * This message also tells the host about the security processing to apply
  8638. * to defragmented rx frames - specifically, whether a Message Integrity
  8639. * Check is required, and the Michael key to use.
  8640. *
  8641. * |31 24|23 16|15|14 8|7 0|
  8642. * |-----------------------------------------------------------------------|
  8643. * | peer ID | U| security type | msg type |
  8644. * |-----------------------------------------------------------------------|
  8645. * | Michael Key K0 |
  8646. * |-----------------------------------------------------------------------|
  8647. * | Michael Key K1 |
  8648. * |-----------------------------------------------------------------------|
  8649. * | WAPI RSC Low0 |
  8650. * |-----------------------------------------------------------------------|
  8651. * | WAPI RSC Low1 |
  8652. * |-----------------------------------------------------------------------|
  8653. * | WAPI RSC Hi0 |
  8654. * |-----------------------------------------------------------------------|
  8655. * | WAPI RSC Hi1 |
  8656. * |-----------------------------------------------------------------------|
  8657. *
  8658. * The following field definitions describe the format of the security
  8659. * indication message sent from the target to the host.
  8660. * - MSG_TYPE
  8661. * Bits 7:0
  8662. * Purpose: identifies this as a security specification message
  8663. * Value: 0xb
  8664. * - SEC_TYPE
  8665. * Bits 14:8
  8666. * Purpose: specifies which type of security applies to the peer
  8667. * Value: htt_sec_type enum value
  8668. * - UNICAST
  8669. * Bit 15
  8670. * Purpose: whether this security is applied to unicast or multicast data
  8671. * Value: 1 -> unicast, 0 -> multicast
  8672. * - PEER_ID
  8673. * Bits 31:16
  8674. * Purpose: The ID number for the peer the security specification is for
  8675. * Value: peer ID
  8676. * - MICHAEL_KEY_K0
  8677. * Bits 31:0
  8678. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  8679. * Value: Michael Key K0 (if security type is TKIP)
  8680. * - MICHAEL_KEY_K1
  8681. * Bits 31:0
  8682. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  8683. * Value: Michael Key K1 (if security type is TKIP)
  8684. * - WAPI_RSC_LOW0
  8685. * Bits 31:0
  8686. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  8687. * Value: WAPI RSC Low0 (if security type is WAPI)
  8688. * - WAPI_RSC_LOW1
  8689. * Bits 31:0
  8690. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  8691. * Value: WAPI RSC Low1 (if security type is WAPI)
  8692. * - WAPI_RSC_HI0
  8693. * Bits 31:0
  8694. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  8695. * Value: WAPI RSC Hi0 (if security type is WAPI)
  8696. * - WAPI_RSC_HI1
  8697. * Bits 31:0
  8698. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  8699. * Value: WAPI RSC Hi1 (if security type is WAPI)
  8700. */
  8701. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  8702. #define HTT_SEC_IND_SEC_TYPE_S 8
  8703. #define HTT_SEC_IND_UNICAST_M 0x00008000
  8704. #define HTT_SEC_IND_UNICAST_S 15
  8705. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  8706. #define HTT_SEC_IND_PEER_ID_S 16
  8707. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  8708. do { \
  8709. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  8710. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  8711. } while (0)
  8712. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  8713. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  8714. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  8715. do { \
  8716. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  8717. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  8718. } while (0)
  8719. #define HTT_SEC_IND_UNICAST_GET(word) \
  8720. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  8721. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  8722. do { \
  8723. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  8724. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  8725. } while (0)
  8726. #define HTT_SEC_IND_PEER_ID_GET(word) \
  8727. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  8728. #define HTT_SEC_IND_BYTES 28
  8729. /**
  8730. * @brief target -> host rx ADDBA / DELBA message definitions
  8731. *
  8732. * @details
  8733. * The following diagram shows the format of the rx ADDBA message sent
  8734. * from the target to the host:
  8735. *
  8736. * |31 20|19 16|15 8|7 0|
  8737. * |---------------------------------------------------------------------|
  8738. * | peer ID | TID | window size | msg type |
  8739. * |---------------------------------------------------------------------|
  8740. *
  8741. * The following diagram shows the format of the rx DELBA message sent
  8742. * from the target to the host:
  8743. *
  8744. * |31 20|19 16|15 10|9 8|7 0|
  8745. * |---------------------------------------------------------------------|
  8746. * | peer ID | TID | reserved | IR| msg type |
  8747. * |---------------------------------------------------------------------|
  8748. *
  8749. * The following field definitions describe the format of the rx ADDBA
  8750. * and DELBA messages sent from the target to the host.
  8751. * - MSG_TYPE
  8752. * Bits 7:0
  8753. * Purpose: identifies this as an rx ADDBA or DELBA message
  8754. * Value: ADDBA -> 0x5, DELBA -> 0x6
  8755. * - IR (initiator / recipient)
  8756. * Bits 9:8 (DELBA only)
  8757. * Purpose: specify whether the DELBA handshake was initiated by the
  8758. * local STA/AP, or by the peer STA/AP
  8759. * Value:
  8760. * 0 - unspecified
  8761. * 1 - initiator (a.k.a. originator)
  8762. * 2 - recipient (a.k.a. responder)
  8763. * 3 - unused / reserved
  8764. * - WIN_SIZE
  8765. * Bits 15:8 (ADDBA only)
  8766. * Purpose: Specifies the length of the block ack window (max = 64).
  8767. * Value:
  8768. * block ack window length specified by the received ADDBA
  8769. * management message.
  8770. * - TID
  8771. * Bits 19:16
  8772. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  8773. * Value:
  8774. * TID specified by the received ADDBA or DELBA management message.
  8775. * - PEER_ID
  8776. * Bits 31:20
  8777. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  8778. * Value:
  8779. * ID (hash value) used by the host for fast, direct lookup of
  8780. * host SW peer info, including rx reorder states.
  8781. */
  8782. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  8783. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  8784. #define HTT_RX_ADDBA_TID_M 0xf0000
  8785. #define HTT_RX_ADDBA_TID_S 16
  8786. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  8787. #define HTT_RX_ADDBA_PEER_ID_S 20
  8788. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  8789. do { \
  8790. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  8791. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  8792. } while (0)
  8793. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  8794. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  8795. #define HTT_RX_ADDBA_TID_SET(word, value) \
  8796. do { \
  8797. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  8798. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  8799. } while (0)
  8800. #define HTT_RX_ADDBA_TID_GET(word) \
  8801. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  8802. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  8803. do { \
  8804. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  8805. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  8806. } while (0)
  8807. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  8808. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  8809. #define HTT_RX_ADDBA_BYTES 4
  8810. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  8811. #define HTT_RX_DELBA_INITIATOR_S 8
  8812. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  8813. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  8814. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  8815. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  8816. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  8817. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  8818. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  8819. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  8820. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  8821. do { \
  8822. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  8823. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  8824. } while (0)
  8825. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  8826. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  8827. #define HTT_RX_DELBA_BYTES 4
  8828. /**
  8829. * @brief tx queue group information element definition
  8830. *
  8831. * @details
  8832. * The following diagram shows the format of the tx queue group
  8833. * information element, which can be included in target --> host
  8834. * messages to specify the number of tx "credits" (tx descriptors
  8835. * for LL, or tx buffers for HL) available to a particular group
  8836. * of host-side tx queues, and which host-side tx queues belong to
  8837. * the group.
  8838. *
  8839. * |31|30 24|23 16|15|14|13 0|
  8840. * |------------------------------------------------------------------------|
  8841. * | X| reserved | tx queue grp ID | A| S| credit count |
  8842. * |------------------------------------------------------------------------|
  8843. * | vdev ID mask | AC mask |
  8844. * |------------------------------------------------------------------------|
  8845. *
  8846. * The following definitions describe the fields within the tx queue group
  8847. * information element:
  8848. * - credit_count
  8849. * Bits 13:1
  8850. * Purpose: specify how many tx credits are available to the tx queue group
  8851. * Value: An absolute or relative, positive or negative credit value
  8852. * The 'A' bit specifies whether the value is absolute or relative.
  8853. * The 'S' bit specifies whether the value is positive or negative.
  8854. * A negative value can only be relative, not absolute.
  8855. * An absolute value replaces any prior credit value the host has for
  8856. * the tx queue group in question.
  8857. * A relative value is added to the prior credit value the host has for
  8858. * the tx queue group in question.
  8859. * - sign
  8860. * Bit 14
  8861. * Purpose: specify whether the credit count is positive or negative
  8862. * Value: 0 -> positive, 1 -> negative
  8863. * - absolute
  8864. * Bit 15
  8865. * Purpose: specify whether the credit count is absolute or relative
  8866. * Value: 0 -> relative, 1 -> absolute
  8867. * - txq_group_id
  8868. * Bits 23:16
  8869. * Purpose: indicate which tx queue group's credit and/or membership are
  8870. * being specified
  8871. * Value: 0 to max_tx_queue_groups-1
  8872. * - reserved
  8873. * Bits 30:16
  8874. * Value: 0x0
  8875. * - eXtension
  8876. * Bit 31
  8877. * Purpose: specify whether another tx queue group info element follows
  8878. * Value: 0 -> no more tx queue group information elements
  8879. * 1 -> another tx queue group information element immediately follows
  8880. * - ac_mask
  8881. * Bits 15:0
  8882. * Purpose: specify which Access Categories belong to the tx queue group
  8883. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  8884. * the tx queue group.
  8885. * The AC bit-mask values are obtained by left-shifting by the
  8886. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  8887. * - vdev_id_mask
  8888. * Bits 31:16
  8889. * Purpose: specify which vdev's tx queues belong to the tx queue group
  8890. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  8891. * belong to the tx queue group.
  8892. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  8893. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  8894. */
  8895. PREPACK struct htt_txq_group {
  8896. A_UINT32
  8897. credit_count: 14,
  8898. sign: 1,
  8899. absolute: 1,
  8900. tx_queue_group_id: 8,
  8901. reserved0: 7,
  8902. extension: 1;
  8903. A_UINT32
  8904. ac_mask: 16,
  8905. vdev_id_mask: 16;
  8906. } POSTPACK;
  8907. /* first word */
  8908. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  8909. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  8910. #define HTT_TXQ_GROUP_SIGN_S 14
  8911. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  8912. #define HTT_TXQ_GROUP_ABS_S 15
  8913. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  8914. #define HTT_TXQ_GROUP_ID_S 16
  8915. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  8916. #define HTT_TXQ_GROUP_EXT_S 31
  8917. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  8918. /* second word */
  8919. #define HTT_TXQ_GROUP_AC_MASK_S 0
  8920. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  8921. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  8922. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  8923. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  8924. do { \
  8925. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  8926. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  8927. } while (0)
  8928. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  8929. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  8930. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  8931. do { \
  8932. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  8933. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  8934. } while (0)
  8935. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  8936. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  8937. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  8938. do { \
  8939. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  8940. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  8941. } while (0)
  8942. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  8943. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  8944. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  8945. do { \
  8946. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  8947. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  8948. } while (0)
  8949. #define HTT_TXQ_GROUP_ID_GET(_info) \
  8950. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  8951. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  8952. do { \
  8953. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  8954. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  8955. } while (0)
  8956. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  8957. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  8958. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  8959. do { \
  8960. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  8961. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  8962. } while (0)
  8963. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  8964. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  8965. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  8966. do { \
  8967. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  8968. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  8969. } while (0)
  8970. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  8971. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  8972. /**
  8973. * @brief target -> host TX completion indication message definition
  8974. *
  8975. * @details
  8976. * The following diagram shows the format of the TX completion indication sent
  8977. * from the target to the host
  8978. *
  8979. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  8980. * |-------------------------------------------------------------------|
  8981. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  8982. * |-------------------------------------------------------------------|
  8983. * payload:| MSDU1 ID | MSDU0 ID |
  8984. * |-------------------------------------------------------------------|
  8985. * : MSDU3 ID | MSDU2 ID :
  8986. * |-------------------------------------------------------------------|
  8987. * | struct htt_tx_compl_ind_append_retries |
  8988. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8989. * | struct htt_tx_compl_ind_append_tx_tstamp |
  8990. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8991. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  8992. * |-------------------------------------------------------------------|
  8993. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  8994. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8995. * | MSDU0 tx_tsf64_low |
  8996. * |-------------------------------------------------------------------|
  8997. * | MSDU0 tx_tsf64_high |
  8998. * |-------------------------------------------------------------------|
  8999. * | MSDU1 tx_tsf64_low |
  9000. * |-------------------------------------------------------------------|
  9001. * | MSDU1 tx_tsf64_high |
  9002. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9003. * | phy_timestamp |
  9004. * |-------------------------------------------------------------------|
  9005. * | rate specs (see below) |
  9006. * |-------------------------------------------------------------------|
  9007. * | seqctrl | framectrl |
  9008. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9009. * Where:
  9010. * A0 = append (a.k.a. append0)
  9011. * A1 = append1
  9012. * TP = MSDU tx power presence
  9013. * A2 = append2
  9014. * A3 = append3
  9015. * A4 = append4
  9016. *
  9017. * The following field definitions describe the format of the TX completion
  9018. * indication sent from the target to the host
  9019. * Header fields:
  9020. * - msg_type
  9021. * Bits 7:0
  9022. * Purpose: identifies this as HTT TX completion indication
  9023. * Value: 0x7
  9024. * - status
  9025. * Bits 10:8
  9026. * Purpose: the TX completion status of payload fragmentations descriptors
  9027. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  9028. * - tid
  9029. * Bits 14:11
  9030. * Purpose: the tid associated with those fragmentation descriptors. It is
  9031. * valid or not, depending on the tid_invalid bit.
  9032. * Value: 0 to 15
  9033. * - tid_invalid
  9034. * Bits 15:15
  9035. * Purpose: this bit indicates whether the tid field is valid or not
  9036. * Value: 0 indicates valid; 1 indicates invalid
  9037. * - num
  9038. * Bits 23:16
  9039. * Purpose: the number of payload in this indication
  9040. * Value: 1 to 255
  9041. * - append (a.k.a. append0)
  9042. * Bits 24:24
  9043. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  9044. * the number of tx retries for one MSDU at the end of this message
  9045. * Value: 0 indicates no appending; 1 indicates appending
  9046. * - append1
  9047. * Bits 25:25
  9048. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  9049. * contains the timestamp info for each TX msdu id in payload.
  9050. * The order of the timestamps matches the order of the MSDU IDs.
  9051. * Note that a big-endian host needs to account for the reordering
  9052. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9053. * conversion) when determining which tx timestamp corresponds to
  9054. * which MSDU ID.
  9055. * Value: 0 indicates no appending; 1 indicates appending
  9056. * - msdu_tx_power_presence
  9057. * Bits 26:26
  9058. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  9059. * for each MSDU referenced by the TX_COMPL_IND message.
  9060. * The tx power is reported in 0.5 dBm units.
  9061. * The order of the per-MSDU tx power reports matches the order
  9062. * of the MSDU IDs.
  9063. * Note that a big-endian host needs to account for the reordering
  9064. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9065. * conversion) when determining which Tx Power corresponds to
  9066. * which MSDU ID.
  9067. * Value: 0 indicates MSDU tx power reports are not appended,
  9068. * 1 indicates MSDU tx power reports are appended
  9069. * - append2
  9070. * Bits 27:27
  9071. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  9072. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  9073. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  9074. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  9075. * for each MSDU, for convenience.
  9076. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  9077. * this append2 bit is set).
  9078. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  9079. * dB above the noise floor.
  9080. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  9081. * 1 indicates MSDU ACK RSSI values are appended.
  9082. * - append3
  9083. * Bits 28:28
  9084. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  9085. * contains the tx tsf info based on wlan global TSF for
  9086. * each TX msdu id in payload.
  9087. * The order of the tx tsf matches the order of the MSDU IDs.
  9088. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  9089. * values to indicate the the lower 32 bits and higher 32 bits of
  9090. * the tx tsf.
  9091. * The tx_tsf64 here represents the time MSDU was acked and the
  9092. * tx_tsf64 has microseconds units.
  9093. * Value: 0 indicates no appending; 1 indicates appending
  9094. * - append4
  9095. * Bits 29:29
  9096. * Purpose: Indicate whether data frame control fields and fields required
  9097. * for radio tap header are appended for each MSDU in TX_COMP_IND
  9098. * message. The order of the this message matches the order of
  9099. * the MSDU IDs.
  9100. * Value: 0 indicates frame control fields and fields required for
  9101. * radio tap header values are not appended,
  9102. * 1 indicates frame control fields and fields required for
  9103. * radio tap header values are appended.
  9104. * Payload fields:
  9105. * - hmsdu_id
  9106. * Bits 15:0
  9107. * Purpose: this ID is used to track the Tx buffer in host
  9108. * Value: 0 to "size of host MSDU descriptor pool - 1"
  9109. */
  9110. PREPACK struct htt_tx_data_hdr_information {
  9111. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  9112. A_UINT32 /* word 1 */
  9113. /* preamble:
  9114. * 0-OFDM,
  9115. * 1-CCk,
  9116. * 2-HT,
  9117. * 3-VHT
  9118. */
  9119. preamble: 2, /* [1:0] */
  9120. /* mcs:
  9121. * In case of HT preamble interpret
  9122. * MCS along with NSS.
  9123. * Valid values for HT are 0 to 7.
  9124. * HT mcs 0 with NSS 2 is mcs 8.
  9125. * Valid values for VHT are 0 to 9.
  9126. */
  9127. mcs: 4, /* [5:2] */
  9128. /* rate:
  9129. * This is applicable only for
  9130. * CCK and OFDM preamble type
  9131. * rate 0: OFDM 48 Mbps,
  9132. * 1: OFDM 24 Mbps,
  9133. * 2: OFDM 12 Mbps
  9134. * 3: OFDM 6 Mbps
  9135. * 4: OFDM 54 Mbps
  9136. * 5: OFDM 36 Mbps
  9137. * 6: OFDM 18 Mbps
  9138. * 7: OFDM 9 Mbps
  9139. * rate 0: CCK 11 Mbps Long
  9140. * 1: CCK 5.5 Mbps Long
  9141. * 2: CCK 2 Mbps Long
  9142. * 3: CCK 1 Mbps Long
  9143. * 4: CCK 11 Mbps Short
  9144. * 5: CCK 5.5 Mbps Short
  9145. * 6: CCK 2 Mbps Short
  9146. */
  9147. rate : 3, /* [ 8: 6] */
  9148. rssi : 8, /* [16: 9] units=dBm */
  9149. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  9150. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  9151. stbc : 1, /* [22] */
  9152. sgi : 1, /* [23] */
  9153. ldpc : 1, /* [24] */
  9154. beamformed: 1, /* [25] */
  9155. /* tx_retry_cnt:
  9156. * Indicates retry count of data tx frames provided by the host.
  9157. */
  9158. tx_retry_cnt: 6; /* [31:26] */
  9159. A_UINT32 /* word 2 */
  9160. framectrl:16, /* [15: 0] */
  9161. seqno:16; /* [31:16] */
  9162. } POSTPACK;
  9163. #define HTT_TX_COMPL_IND_STATUS_S 8
  9164. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  9165. #define HTT_TX_COMPL_IND_TID_S 11
  9166. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  9167. #define HTT_TX_COMPL_IND_TID_INV_S 15
  9168. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  9169. #define HTT_TX_COMPL_IND_NUM_S 16
  9170. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  9171. #define HTT_TX_COMPL_IND_APPEND_S 24
  9172. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  9173. #define HTT_TX_COMPL_IND_APPEND1_S 25
  9174. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  9175. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  9176. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  9177. #define HTT_TX_COMPL_IND_APPEND2_S 27
  9178. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  9179. #define HTT_TX_COMPL_IND_APPEND3_S 28
  9180. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  9181. #define HTT_TX_COMPL_IND_APPEND4_S 29
  9182. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  9183. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  9184. do { \
  9185. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  9186. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  9187. } while (0)
  9188. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  9189. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  9190. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  9191. do { \
  9192. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  9193. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  9194. } while (0)
  9195. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  9196. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  9197. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  9198. do { \
  9199. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  9200. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  9201. } while (0)
  9202. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  9203. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  9204. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  9205. do { \
  9206. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  9207. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  9208. } while (0)
  9209. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  9210. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  9211. HTT_TX_COMPL_IND_TID_INV_S)
  9212. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  9213. do { \
  9214. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  9215. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  9216. } while (0)
  9217. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  9218. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  9219. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  9220. do { \
  9221. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  9222. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  9223. } while (0)
  9224. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  9225. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  9226. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  9227. do { \
  9228. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  9229. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  9230. } while (0)
  9231. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  9232. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  9233. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  9234. do { \
  9235. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  9236. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  9237. } while (0)
  9238. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  9239. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  9240. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  9241. do { \
  9242. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  9243. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  9244. } while (0)
  9245. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  9246. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  9247. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  9248. do { \
  9249. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  9250. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  9251. } while (0)
  9252. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  9253. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  9254. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  9255. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  9256. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  9257. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  9258. #define HTT_TX_COMPL_IND_STAT_OK 0
  9259. /* DISCARD:
  9260. * current meaning:
  9261. * MSDUs were queued for transmission but filtered by HW or SW
  9262. * without any over the air attempts
  9263. * legacy meaning (HL Rome):
  9264. * MSDUs were discarded by the target FW without any over the air
  9265. * attempts due to lack of space
  9266. */
  9267. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  9268. /* NO_ACK:
  9269. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  9270. */
  9271. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  9272. /* POSTPONE:
  9273. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  9274. * be downloaded again later (in the appropriate order), when they are
  9275. * deliverable.
  9276. */
  9277. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  9278. /*
  9279. * The PEER_DEL tx completion status is used for HL cases
  9280. * where the peer the frame is for has been deleted.
  9281. * The host has already discarded its copy of the frame, but
  9282. * it still needs the tx completion to restore its credit.
  9283. */
  9284. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  9285. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  9286. #define HTT_TX_COMPL_IND_STAT_DROP 5
  9287. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  9288. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  9289. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  9290. PREPACK struct htt_tx_compl_ind_base {
  9291. A_UINT32 hdr;
  9292. A_UINT16 payload[1/*or more*/];
  9293. } POSTPACK;
  9294. PREPACK struct htt_tx_compl_ind_append_retries {
  9295. A_UINT16 msdu_id;
  9296. A_UINT8 tx_retries;
  9297. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  9298. 0: this is the last append_retries struct */
  9299. } POSTPACK;
  9300. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  9301. A_UINT32 timestamp[1/*or more*/];
  9302. } POSTPACK;
  9303. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  9304. A_UINT32 tx_tsf64_low;
  9305. A_UINT32 tx_tsf64_high;
  9306. } POSTPACK;
  9307. /* htt_tx_data_hdr_information payload extension fields: */
  9308. /* DWORD zero */
  9309. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  9310. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  9311. /* DWORD one */
  9312. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  9313. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  9314. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  9315. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  9316. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  9317. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  9318. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  9319. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  9320. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  9321. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  9322. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  9323. #define HTT_FW_TX_DATA_HDR_BW_S 19
  9324. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  9325. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  9326. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  9327. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  9328. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  9329. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  9330. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  9331. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  9332. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  9333. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  9334. /* DWORD two */
  9335. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  9336. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  9337. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  9338. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  9339. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  9340. do { \
  9341. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  9342. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  9343. } while (0)
  9344. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  9345. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  9346. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  9347. do { \
  9348. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  9349. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  9350. } while (0)
  9351. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  9352. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  9353. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  9354. do { \
  9355. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  9356. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  9357. } while (0)
  9358. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  9359. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  9360. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  9361. do { \
  9362. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  9363. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  9364. } while (0)
  9365. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  9366. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  9367. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  9368. do { \
  9369. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  9370. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  9371. } while (0)
  9372. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  9373. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  9374. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  9375. do { \
  9376. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  9377. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  9378. } while (0)
  9379. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  9380. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  9381. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  9382. do { \
  9383. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  9384. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  9385. } while (0)
  9386. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  9387. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  9388. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  9389. do { \
  9390. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  9391. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  9392. } while (0)
  9393. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  9394. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  9395. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  9396. do { \
  9397. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  9398. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  9399. } while (0)
  9400. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  9401. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  9402. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  9403. do { \
  9404. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  9405. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  9406. } while (0)
  9407. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  9408. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  9409. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  9410. do { \
  9411. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  9412. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  9413. } while (0)
  9414. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  9415. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  9416. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  9417. do { \
  9418. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  9419. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  9420. } while (0)
  9421. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  9422. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  9423. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  9424. do { \
  9425. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  9426. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  9427. } while (0)
  9428. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  9429. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  9430. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  9431. do { \
  9432. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  9433. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  9434. } while (0)
  9435. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  9436. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  9437. /**
  9438. * @brief target -> host rate-control update indication message
  9439. *
  9440. * @details
  9441. * The following diagram shows the format of the RC Update message
  9442. * sent from the target to the host, while processing the tx-completion
  9443. * of a transmitted PPDU.
  9444. *
  9445. * |31 24|23 16|15 8|7 0|
  9446. * |-------------------------------------------------------------|
  9447. * | peer ID | vdev ID | msg_type |
  9448. * |-------------------------------------------------------------|
  9449. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  9450. * |-------------------------------------------------------------|
  9451. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  9452. * |-------------------------------------------------------------|
  9453. * | : |
  9454. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9455. * | : |
  9456. * |-------------------------------------------------------------|
  9457. * | : |
  9458. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9459. * | : |
  9460. * |-------------------------------------------------------------|
  9461. * : :
  9462. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9463. *
  9464. */
  9465. typedef struct {
  9466. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  9467. A_UINT32 rate_code_flags;
  9468. A_UINT32 flags; /* Encodes information such as excessive
  9469. retransmission, aggregate, some info
  9470. from .11 frame control,
  9471. STBC, LDPC, (SGI and Tx Chain Mask
  9472. are encoded in ptx_rc->flags field),
  9473. AMPDU truncation (BT/time based etc.),
  9474. RTS/CTS attempt */
  9475. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  9476. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  9477. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  9478. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  9479. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  9480. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  9481. } HTT_RC_TX_DONE_PARAMS;
  9482. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  9483. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  9484. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  9485. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  9486. #define HTT_RC_UPDATE_VDEVID_S 8
  9487. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  9488. #define HTT_RC_UPDATE_PEERID_S 16
  9489. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  9490. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  9491. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  9492. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  9493. do { \
  9494. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  9495. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  9496. } while (0)
  9497. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  9498. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  9499. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  9500. do { \
  9501. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  9502. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  9503. } while (0)
  9504. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  9505. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  9506. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  9507. do { \
  9508. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  9509. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  9510. } while (0)
  9511. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  9512. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  9513. /**
  9514. * @brief target -> host rx fragment indication message definition
  9515. *
  9516. * @details
  9517. * The following field definitions describe the format of the rx fragment
  9518. * indication message sent from the target to the host.
  9519. * The rx fragment indication message shares the format of the
  9520. * rx indication message, but not all fields from the rx indication message
  9521. * are relevant to the rx fragment indication message.
  9522. *
  9523. *
  9524. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9525. * |-----------+-------------------+---------------------+-------------|
  9526. * | peer ID | |FV| ext TID | msg type |
  9527. * |-------------------------------------------------------------------|
  9528. * | | flush | flush |
  9529. * | | end | start |
  9530. * | | seq num | seq num |
  9531. * |-------------------------------------------------------------------|
  9532. * | reserved | FW rx desc bytes |
  9533. * |-------------------------------------------------------------------|
  9534. * | | FW MSDU Rx |
  9535. * | | desc B0 |
  9536. * |-------------------------------------------------------------------|
  9537. * Header fields:
  9538. * - MSG_TYPE
  9539. * Bits 7:0
  9540. * Purpose: identifies this as an rx fragment indication message
  9541. * Value: 0xa
  9542. * - EXT_TID
  9543. * Bits 12:8
  9544. * Purpose: identify the traffic ID of the rx data, including
  9545. * special "extended" TID values for multicast, broadcast, and
  9546. * non-QoS data frames
  9547. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9548. * - FLUSH_VALID (FV)
  9549. * Bit 13
  9550. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9551. * is valid
  9552. * Value:
  9553. * 1 -> flush IE is valid and needs to be processed
  9554. * 0 -> flush IE is not valid and should be ignored
  9555. * - PEER_ID
  9556. * Bits 31:16
  9557. * Purpose: Identify, by ID, which peer sent the rx data
  9558. * Value: ID of the peer who sent the rx data
  9559. * - FLUSH_SEQ_NUM_START
  9560. * Bits 5:0
  9561. * Purpose: Indicate the start of a series of MPDUs to flush
  9562. * Not all MPDUs within this series are necessarily valid - the host
  9563. * must check each sequence number within this range to see if the
  9564. * corresponding MPDU is actually present.
  9565. * This field is only valid if the FV bit is set.
  9566. * Value:
  9567. * The sequence number for the first MPDUs to check to flush.
  9568. * The sequence number is masked by 0x3f.
  9569. * - FLUSH_SEQ_NUM_END
  9570. * Bits 11:6
  9571. * Purpose: Indicate the end of a series of MPDUs to flush
  9572. * Value:
  9573. * The sequence number one larger than the sequence number of the
  9574. * last MPDU to check to flush.
  9575. * The sequence number is masked by 0x3f.
  9576. * Not all MPDUs within this series are necessarily valid - the host
  9577. * must check each sequence number within this range to see if the
  9578. * corresponding MPDU is actually present.
  9579. * This field is only valid if the FV bit is set.
  9580. * Rx descriptor fields:
  9581. * - FW_RX_DESC_BYTES
  9582. * Bits 15:0
  9583. * Purpose: Indicate how many bytes in the Rx indication are used for
  9584. * FW Rx descriptors
  9585. * Value: 1
  9586. */
  9587. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  9588. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  9589. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  9590. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  9591. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  9592. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  9593. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  9594. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  9595. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  9596. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  9597. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  9598. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  9599. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  9600. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  9601. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  9602. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  9603. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  9604. #define HTT_RX_FRAG_IND_BYTES \
  9605. (4 /* msg hdr */ + \
  9606. 4 /* flush spec */ + \
  9607. 4 /* (unused) FW rx desc bytes spec */ + \
  9608. 4 /* FW rx desc */)
  9609. /**
  9610. * @brief target -> host test message definition
  9611. *
  9612. * @details
  9613. * The following field definitions describe the format of the test
  9614. * message sent from the target to the host.
  9615. * The message consists of a 4-octet header, followed by a variable
  9616. * number of 32-bit integer values, followed by a variable number
  9617. * of 8-bit character values.
  9618. *
  9619. * |31 16|15 8|7 0|
  9620. * |-----------------------------------------------------------|
  9621. * | num chars | num ints | msg type |
  9622. * |-----------------------------------------------------------|
  9623. * | int 0 |
  9624. * |-----------------------------------------------------------|
  9625. * | int 1 |
  9626. * |-----------------------------------------------------------|
  9627. * | ... |
  9628. * |-----------------------------------------------------------|
  9629. * | char 3 | char 2 | char 1 | char 0 |
  9630. * |-----------------------------------------------------------|
  9631. * | | | ... | char 4 |
  9632. * |-----------------------------------------------------------|
  9633. * - MSG_TYPE
  9634. * Bits 7:0
  9635. * Purpose: identifies this as a test message
  9636. * Value: HTT_MSG_TYPE_TEST
  9637. * - NUM_INTS
  9638. * Bits 15:8
  9639. * Purpose: indicate how many 32-bit integers follow the message header
  9640. * - NUM_CHARS
  9641. * Bits 31:16
  9642. * Purpose: indicate how many 8-bit charaters follow the series of integers
  9643. */
  9644. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  9645. #define HTT_RX_TEST_NUM_INTS_S 8
  9646. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  9647. #define HTT_RX_TEST_NUM_CHARS_S 16
  9648. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  9649. do { \
  9650. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  9651. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  9652. } while (0)
  9653. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  9654. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  9655. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  9656. do { \
  9657. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  9658. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  9659. } while (0)
  9660. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  9661. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  9662. /**
  9663. * @brief target -> host packet log message
  9664. *
  9665. * @details
  9666. * The following field definitions describe the format of the packet log
  9667. * message sent from the target to the host.
  9668. * The message consists of a 4-octet header,followed by a variable number
  9669. * of 32-bit character values.
  9670. *
  9671. * |31 16|15 12|11 10|9 8|7 0|
  9672. * |------------------------------------------------------------------|
  9673. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  9674. * |------------------------------------------------------------------|
  9675. * | payload |
  9676. * |------------------------------------------------------------------|
  9677. * - MSG_TYPE
  9678. * Bits 7:0
  9679. * Purpose: identifies this as a pktlog message
  9680. * Value: HTT_T2H_MSG_TYPE_PKTLOG
  9681. * - mac_id
  9682. * Bits 9:8
  9683. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  9684. * Value: 0-3
  9685. * - pdev_id
  9686. * Bits 11:10
  9687. * Purpose: pdev_id
  9688. * Value: 0-3
  9689. * 0 (for rings at SOC level),
  9690. * 1/2/3 PDEV -> 0/1/2
  9691. * - payload_size
  9692. * Bits 31:16
  9693. * Purpose: explicitly specify the payload size
  9694. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  9695. */
  9696. PREPACK struct htt_pktlog_msg {
  9697. A_UINT32 header;
  9698. A_UINT32 payload[1/* or more */];
  9699. } POSTPACK;
  9700. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  9701. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  9702. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  9703. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  9704. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  9705. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  9706. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  9707. do { \
  9708. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  9709. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  9710. } while (0)
  9711. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  9712. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  9713. HTT_T2H_PKTLOG_MAC_ID_S)
  9714. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  9715. do { \
  9716. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  9717. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  9718. } while (0)
  9719. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  9720. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  9721. HTT_T2H_PKTLOG_PDEV_ID_S)
  9722. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  9723. do { \
  9724. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  9725. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  9726. } while (0)
  9727. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  9728. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  9729. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  9730. /*
  9731. * Rx reorder statistics
  9732. * NB: all the fields must be defined in 4 octets size.
  9733. */
  9734. struct rx_reorder_stats {
  9735. /* Non QoS MPDUs received */
  9736. A_UINT32 deliver_non_qos;
  9737. /* MPDUs received in-order */
  9738. A_UINT32 deliver_in_order;
  9739. /* Flush due to reorder timer expired */
  9740. A_UINT32 deliver_flush_timeout;
  9741. /* Flush due to move out of window */
  9742. A_UINT32 deliver_flush_oow;
  9743. /* Flush due to DELBA */
  9744. A_UINT32 deliver_flush_delba;
  9745. /* MPDUs dropped due to FCS error */
  9746. A_UINT32 fcs_error;
  9747. /* MPDUs dropped due to monitor mode non-data packet */
  9748. A_UINT32 mgmt_ctrl;
  9749. /* Unicast-data MPDUs dropped due to invalid peer */
  9750. A_UINT32 invalid_peer;
  9751. /* MPDUs dropped due to duplication (non aggregation) */
  9752. A_UINT32 dup_non_aggr;
  9753. /* MPDUs dropped due to processed before */
  9754. A_UINT32 dup_past;
  9755. /* MPDUs dropped due to duplicate in reorder queue */
  9756. A_UINT32 dup_in_reorder;
  9757. /* Reorder timeout happened */
  9758. A_UINT32 reorder_timeout;
  9759. /* invalid bar ssn */
  9760. A_UINT32 invalid_bar_ssn;
  9761. /* reorder reset due to bar ssn */
  9762. A_UINT32 ssn_reset;
  9763. /* Flush due to delete peer */
  9764. A_UINT32 deliver_flush_delpeer;
  9765. /* Flush due to offload*/
  9766. A_UINT32 deliver_flush_offload;
  9767. /* Flush due to out of buffer*/
  9768. A_UINT32 deliver_flush_oob;
  9769. /* MPDUs dropped due to PN check fail */
  9770. A_UINT32 pn_fail;
  9771. /* MPDUs dropped due to unable to allocate memory */
  9772. A_UINT32 store_fail;
  9773. /* Number of times the tid pool alloc succeeded */
  9774. A_UINT32 tid_pool_alloc_succ;
  9775. /* Number of times the MPDU pool alloc succeeded */
  9776. A_UINT32 mpdu_pool_alloc_succ;
  9777. /* Number of times the MSDU pool alloc succeeded */
  9778. A_UINT32 msdu_pool_alloc_succ;
  9779. /* Number of times the tid pool alloc failed */
  9780. A_UINT32 tid_pool_alloc_fail;
  9781. /* Number of times the MPDU pool alloc failed */
  9782. A_UINT32 mpdu_pool_alloc_fail;
  9783. /* Number of times the MSDU pool alloc failed */
  9784. A_UINT32 msdu_pool_alloc_fail;
  9785. /* Number of times the tid pool freed */
  9786. A_UINT32 tid_pool_free;
  9787. /* Number of times the MPDU pool freed */
  9788. A_UINT32 mpdu_pool_free;
  9789. /* Number of times the MSDU pool freed */
  9790. A_UINT32 msdu_pool_free;
  9791. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  9792. A_UINT32 msdu_queued;
  9793. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  9794. A_UINT32 msdu_recycled;
  9795. /* Number of MPDUs with invalid peer but A2 found in AST */
  9796. A_UINT32 invalid_peer_a2_in_ast;
  9797. /* Number of MPDUs with invalid peer but A3 found in AST */
  9798. A_UINT32 invalid_peer_a3_in_ast;
  9799. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  9800. A_UINT32 invalid_peer_bmc_mpdus;
  9801. /* Number of MSDUs with err attention word */
  9802. A_UINT32 rxdesc_err_att;
  9803. /* Number of MSDUs with flag of peer_idx_invalid */
  9804. A_UINT32 rxdesc_err_peer_idx_inv;
  9805. /* Number of MSDUs with flag of peer_idx_timeout */
  9806. A_UINT32 rxdesc_err_peer_idx_to;
  9807. /* Number of MSDUs with flag of overflow */
  9808. A_UINT32 rxdesc_err_ov;
  9809. /* Number of MSDUs with flag of msdu_length_err */
  9810. A_UINT32 rxdesc_err_msdu_len;
  9811. /* Number of MSDUs with flag of mpdu_length_err */
  9812. A_UINT32 rxdesc_err_mpdu_len;
  9813. /* Number of MSDUs with flag of tkip_mic_err */
  9814. A_UINT32 rxdesc_err_tkip_mic;
  9815. /* Number of MSDUs with flag of decrypt_err */
  9816. A_UINT32 rxdesc_err_decrypt;
  9817. /* Number of MSDUs with flag of fcs_err */
  9818. A_UINT32 rxdesc_err_fcs;
  9819. /* Number of Unicast (bc_mc bit is not set in attention word)
  9820. * frames with invalid peer handler
  9821. */
  9822. A_UINT32 rxdesc_uc_msdus_inv_peer;
  9823. /* Number of unicast frame directly (direct bit is set in attention word)
  9824. * to DUT with invalid peer handler
  9825. */
  9826. A_UINT32 rxdesc_direct_msdus_inv_peer;
  9827. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  9828. * frames with invalid peer handler
  9829. */
  9830. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  9831. /* Number of MSDUs dropped due to no first MSDU flag */
  9832. A_UINT32 rxdesc_no_1st_msdu;
  9833. /* Number of MSDUs droped due to ring overflow */
  9834. A_UINT32 msdu_drop_ring_ov;
  9835. /* Number of MSDUs dropped due to FC mismatch */
  9836. A_UINT32 msdu_drop_fc_mismatch;
  9837. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  9838. A_UINT32 msdu_drop_mgmt_remote_ring;
  9839. /* Number of MSDUs dropped due to errors not reported in attention word */
  9840. A_UINT32 msdu_drop_misc;
  9841. /* Number of MSDUs go to offload before reorder */
  9842. A_UINT32 offload_msdu_wal;
  9843. /* Number of data frame dropped by offload after reorder */
  9844. A_UINT32 offload_msdu_reorder;
  9845. /* Number of MPDUs with sequence number in the past and within the BA window */
  9846. A_UINT32 dup_past_within_window;
  9847. /* Number of MPDUs with sequence number in the past and outside the BA window */
  9848. A_UINT32 dup_past_outside_window;
  9849. /* Number of MSDUs with decrypt/MIC error */
  9850. A_UINT32 rxdesc_err_decrypt_mic;
  9851. /* Number of data MSDUs received on both local and remote rings */
  9852. A_UINT32 data_msdus_on_both_rings;
  9853. /* MPDUs never filled */
  9854. A_UINT32 holes_not_filled;
  9855. };
  9856. /*
  9857. * Rx Remote buffer statistics
  9858. * NB: all the fields must be defined in 4 octets size.
  9859. */
  9860. struct rx_remote_buffer_mgmt_stats {
  9861. /* Total number of MSDUs reaped for Rx processing */
  9862. A_UINT32 remote_reaped;
  9863. /* MSDUs recycled within firmware */
  9864. A_UINT32 remote_recycled;
  9865. /* MSDUs stored by Data Rx */
  9866. A_UINT32 data_rx_msdus_stored;
  9867. /* Number of HTT indications from WAL Rx MSDU */
  9868. A_UINT32 wal_rx_ind;
  9869. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  9870. A_UINT32 wal_rx_ind_unconsumed;
  9871. /* Number of HTT indications from Data Rx MSDU */
  9872. A_UINT32 data_rx_ind;
  9873. /* Number of unconsumed HTT indications from Data Rx MSDU */
  9874. A_UINT32 data_rx_ind_unconsumed;
  9875. /* Number of HTT indications from ATHBUF */
  9876. A_UINT32 athbuf_rx_ind;
  9877. /* Number of remote buffers requested for refill */
  9878. A_UINT32 refill_buf_req;
  9879. /* Number of remote buffers filled by the host */
  9880. A_UINT32 refill_buf_rsp;
  9881. /* Number of times MAC hw_index = f/w write_index */
  9882. A_INT32 mac_no_bufs;
  9883. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  9884. A_INT32 fw_indices_equal;
  9885. /* Number of times f/w finds no buffers to post */
  9886. A_INT32 host_no_bufs;
  9887. };
  9888. /*
  9889. * TXBF MU/SU packets and NDPA statistics
  9890. * NB: all the fields must be defined in 4 octets size.
  9891. */
  9892. struct rx_txbf_musu_ndpa_pkts_stats {
  9893. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  9894. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  9895. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  9896. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  9897. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  9898. A_UINT32 reserved[3]; /* must be set to 0x0 */
  9899. };
  9900. /*
  9901. * htt_dbg_stats_status -
  9902. * present - The requested stats have been delivered in full.
  9903. * This indicates that either the stats information was contained
  9904. * in its entirety within this message, or else this message
  9905. * completes the delivery of the requested stats info that was
  9906. * partially delivered through earlier STATS_CONF messages.
  9907. * partial - The requested stats have been delivered in part.
  9908. * One or more subsequent STATS_CONF messages with the same
  9909. * cookie value will be sent to deliver the remainder of the
  9910. * information.
  9911. * error - The requested stats could not be delivered, for example due
  9912. * to a shortage of memory to construct a message holding the
  9913. * requested stats.
  9914. * invalid - The requested stat type is either not recognized, or the
  9915. * target is configured to not gather the stats type in question.
  9916. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9917. * series_done - This special value indicates that no further stats info
  9918. * elements are present within a series of stats info elems
  9919. * (within a stats upload confirmation message).
  9920. */
  9921. enum htt_dbg_stats_status {
  9922. HTT_DBG_STATS_STATUS_PRESENT = 0,
  9923. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  9924. HTT_DBG_STATS_STATUS_ERROR = 2,
  9925. HTT_DBG_STATS_STATUS_INVALID = 3,
  9926. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  9927. };
  9928. /**
  9929. * @brief target -> host statistics upload
  9930. *
  9931. * @details
  9932. * The following field definitions describe the format of the HTT target
  9933. * to host stats upload confirmation message.
  9934. * The message contains a cookie echoed from the HTT host->target stats
  9935. * upload request, which identifies which request the confirmation is
  9936. * for, and a series of tag-length-value stats information elements.
  9937. * The tag-length header for each stats info element also includes a
  9938. * status field, to indicate whether the request for the stat type in
  9939. * question was fully met, partially met, unable to be met, or invalid
  9940. * (if the stat type in question is disabled in the target).
  9941. * A special value of all 1's in this status field is used to indicate
  9942. * the end of the series of stats info elements.
  9943. *
  9944. *
  9945. * |31 16|15 8|7 5|4 0|
  9946. * |------------------------------------------------------------|
  9947. * | reserved | msg type |
  9948. * |------------------------------------------------------------|
  9949. * | cookie LSBs |
  9950. * |------------------------------------------------------------|
  9951. * | cookie MSBs |
  9952. * |------------------------------------------------------------|
  9953. * | stats entry length | reserved | S |stat type|
  9954. * |------------------------------------------------------------|
  9955. * | |
  9956. * | type-specific stats info |
  9957. * | |
  9958. * |------------------------------------------------------------|
  9959. * | stats entry length | reserved | S |stat type|
  9960. * |------------------------------------------------------------|
  9961. * | |
  9962. * | type-specific stats info |
  9963. * | |
  9964. * |------------------------------------------------------------|
  9965. * | n/a | reserved | 111 | n/a |
  9966. * |------------------------------------------------------------|
  9967. * Header fields:
  9968. * - MSG_TYPE
  9969. * Bits 7:0
  9970. * Purpose: identifies this is a statistics upload confirmation message
  9971. * Value: 0x9
  9972. * - COOKIE_LSBS
  9973. * Bits 31:0
  9974. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9975. * message with its preceding host->target stats request message.
  9976. * Value: LSBs of the opaque cookie specified by the host-side requestor
  9977. * - COOKIE_MSBS
  9978. * Bits 31:0
  9979. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9980. * message with its preceding host->target stats request message.
  9981. * Value: MSBs of the opaque cookie specified by the host-side requestor
  9982. *
  9983. * Stats Information Element tag-length header fields:
  9984. * - STAT_TYPE
  9985. * Bits 4:0
  9986. * Purpose: identifies the type of statistics info held in the
  9987. * following information element
  9988. * Value: htt_dbg_stats_type
  9989. * - STATUS
  9990. * Bits 7:5
  9991. * Purpose: indicate whether the requested stats are present
  9992. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  9993. * the completion of the stats entry series
  9994. * - LENGTH
  9995. * Bits 31:16
  9996. * Purpose: indicate the stats information size
  9997. * Value: This field specifies the number of bytes of stats information
  9998. * that follows the element tag-length header.
  9999. * It is expected but not required that this length is a multiple of
  10000. * 4 bytes. Even if the length is not an integer multiple of 4, the
  10001. * subsequent stats entry header will begin on a 4-byte aligned
  10002. * boundary.
  10003. */
  10004. #define HTT_T2H_STATS_COOKIE_SIZE 8
  10005. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  10006. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  10007. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  10008. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  10009. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  10010. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  10011. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  10012. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  10013. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  10014. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  10015. do { \
  10016. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  10017. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  10018. } while (0)
  10019. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  10020. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  10021. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  10022. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  10023. do { \
  10024. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  10025. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  10026. } while (0)
  10027. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  10028. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  10029. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  10030. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  10031. do { \
  10032. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  10033. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  10034. } while (0)
  10035. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  10036. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  10037. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  10038. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  10039. #define HTT_MAX_AGGR 64
  10040. #define HTT_HL_MAX_AGGR 18
  10041. /**
  10042. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  10043. *
  10044. * @details
  10045. * The following field definitions describe the format of the HTT host
  10046. * to target frag_desc/msdu_ext bank configuration message.
  10047. * The message contains the based address and the min and max id of the
  10048. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  10049. * MSDU_EXT/FRAG_DESC.
  10050. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  10051. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  10052. * the hardware does the mapping/translation.
  10053. *
  10054. * Total banks that can be configured is configured to 16.
  10055. *
  10056. * This should be called before any TX has be initiated by the HTT
  10057. *
  10058. * |31 16|15 8|7 5|4 0|
  10059. * |------------------------------------------------------------|
  10060. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  10061. * |------------------------------------------------------------|
  10062. * | BANK0_BASE_ADDRESS (bits 31:0) |
  10063. #if HTT_PADDR64
  10064. * | BANK0_BASE_ADDRESS (bits 63:32) |
  10065. #endif
  10066. * |------------------------------------------------------------|
  10067. * | ... |
  10068. * |------------------------------------------------------------|
  10069. * | BANK15_BASE_ADDRESS (bits 31:0) |
  10070. #if HTT_PADDR64
  10071. * | BANK15_BASE_ADDRESS (bits 63:32) |
  10072. #endif
  10073. * |------------------------------------------------------------|
  10074. * | BANK0_MAX_ID | BANK0_MIN_ID |
  10075. * |------------------------------------------------------------|
  10076. * | ... |
  10077. * |------------------------------------------------------------|
  10078. * | BANK15_MAX_ID | BANK15_MIN_ID |
  10079. * |------------------------------------------------------------|
  10080. * Header fields:
  10081. * - MSG_TYPE
  10082. * Bits 7:0
  10083. * Value: 0x6
  10084. * for systems with 64-bit format for bus addresses:
  10085. * - BANKx_BASE_ADDRESS_LO
  10086. * Bits 31:0
  10087. * Purpose: Provide a mechanism to specify the base address of the
  10088. * MSDU_EXT bank physical/bus address.
  10089. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  10090. * - BANKx_BASE_ADDRESS_HI
  10091. * Bits 31:0
  10092. * Purpose: Provide a mechanism to specify the base address of the
  10093. * MSDU_EXT bank physical/bus address.
  10094. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  10095. * for systems with 32-bit format for bus addresses:
  10096. * - BANKx_BASE_ADDRESS
  10097. * Bits 31:0
  10098. * Purpose: Provide a mechanism to specify the base address of the
  10099. * MSDU_EXT bank physical/bus address.
  10100. * Value: MSDU_EXT bank physical / bus address
  10101. * - BANKx_MIN_ID
  10102. * Bits 15:0
  10103. * Purpose: Provide a mechanism to specify the min index that needs to
  10104. * mapped.
  10105. * - BANKx_MAX_ID
  10106. * Bits 31:16
  10107. * Purpose: Provide a mechanism to specify the max index that needs to
  10108. * mapped.
  10109. *
  10110. */
  10111. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  10112. * safe value.
  10113. * @note MAX supported banks is 16.
  10114. */
  10115. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  10116. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  10117. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  10118. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  10119. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  10120. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  10121. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  10122. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  10123. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  10124. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  10125. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  10126. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  10127. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  10128. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  10129. do { \
  10130. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  10131. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  10132. } while (0)
  10133. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  10134. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  10135. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  10136. do { \
  10137. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  10138. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  10139. } while (0)
  10140. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  10141. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  10142. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  10143. do { \
  10144. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  10145. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  10146. } while (0)
  10147. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  10148. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  10149. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  10150. do { \
  10151. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  10152. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  10153. } while (0)
  10154. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  10155. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  10156. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  10157. do { \
  10158. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  10159. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  10160. } while (0)
  10161. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  10162. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  10163. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  10164. do { \
  10165. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  10166. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  10167. } while (0)
  10168. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  10169. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  10170. /*
  10171. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  10172. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  10173. * addresses are stored in a XXX-bit field.
  10174. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  10175. * htt_tx_frag_desc64_bank_cfg_t structs.
  10176. */
  10177. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  10178. _paddr_bits_, \
  10179. _paddr__bank_base_address_) \
  10180. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  10181. /** word 0 \
  10182. * msg_type: 8, \
  10183. * pdev_id: 2, \
  10184. * swap: 1, \
  10185. * reserved0: 5, \
  10186. * num_banks: 8, \
  10187. * desc_size: 8; \
  10188. */ \
  10189. A_UINT32 word0; \
  10190. /* \
  10191. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  10192. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  10193. * the second A_UINT32). \
  10194. */ \
  10195. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10196. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10197. } POSTPACK
  10198. /* define htt_tx_frag_desc32_bank_cfg_t */
  10199. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  10200. /* define htt_tx_frag_desc64_bank_cfg_t */
  10201. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  10202. /*
  10203. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  10204. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  10205. */
  10206. #if HTT_PADDR64
  10207. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  10208. #else
  10209. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  10210. #endif
  10211. /**
  10212. * @brief target -> host HTT TX Credit total count update message definition
  10213. *
  10214. *|31 16|15|14 9| 8 |7 0 |
  10215. *|---------------------+--+----------+-------+----------|
  10216. *|cur htt credit delta | Q| reserved | sign | msg type |
  10217. *|------------------------------------------------------|
  10218. *
  10219. * Header fields:
  10220. * - MSG_TYPE
  10221. * Bits 7:0
  10222. * Purpose: identifies this as a htt tx credit delta update message
  10223. * Value: 0xe
  10224. * - SIGN
  10225. * Bits 8
  10226. * identifies whether credit delta is positive or negative
  10227. * Value:
  10228. * - 0x0: credit delta is positive, rebalance in some buffers
  10229. * - 0x1: credit delta is negative, rebalance out some buffers
  10230. * - reserved
  10231. * Bits 14:9
  10232. * Value: 0x0
  10233. * - TXQ_GRP
  10234. * Bit 15
  10235. * Purpose: indicates whether any tx queue group information elements
  10236. * are appended to the tx credit update message
  10237. * Value: 0 -> no tx queue group information element is present
  10238. * 1 -> a tx queue group information element immediately follows
  10239. * - DELTA_COUNT
  10240. * Bits 31:16
  10241. * Purpose: Specify current htt credit delta absolute count
  10242. */
  10243. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  10244. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  10245. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  10246. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  10247. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  10248. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  10249. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  10250. do { \
  10251. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  10252. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  10253. } while (0)
  10254. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  10255. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  10256. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  10257. do { \
  10258. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  10259. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  10260. } while (0)
  10261. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  10262. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  10263. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  10264. do { \
  10265. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  10266. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  10267. } while (0)
  10268. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  10269. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  10270. #define HTT_TX_CREDIT_MSG_BYTES 4
  10271. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  10272. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  10273. /**
  10274. * @brief HTT WDI_IPA Operation Response Message
  10275. *
  10276. * @details
  10277. * HTT WDI_IPA Operation Response message is sent by target
  10278. * to host confirming suspend or resume operation.
  10279. * |31 24|23 16|15 8|7 0|
  10280. * |----------------+----------------+----------------+----------------|
  10281. * | op_code | Rsvd | msg_type |
  10282. * |-------------------------------------------------------------------|
  10283. * | Rsvd | Response len |
  10284. * |-------------------------------------------------------------------|
  10285. * | |
  10286. * | Response-type specific info |
  10287. * | |
  10288. * | |
  10289. * |-------------------------------------------------------------------|
  10290. * Header fields:
  10291. * - MSG_TYPE
  10292. * Bits 7:0
  10293. * Purpose: Identifies this as WDI_IPA Operation Response message
  10294. * value: = 0x13
  10295. * - OP_CODE
  10296. * Bits 31:16
  10297. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  10298. * value: = enum htt_wdi_ipa_op_code
  10299. * - RSP_LEN
  10300. * Bits 16:0
  10301. * Purpose: length for the response-type specific info
  10302. * value: = length in bytes for response-type specific info
  10303. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  10304. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  10305. */
  10306. PREPACK struct htt_wdi_ipa_op_response_t
  10307. {
  10308. /* DWORD 0: flags and meta-data */
  10309. A_UINT32
  10310. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10311. reserved1: 8,
  10312. op_code: 16;
  10313. A_UINT32
  10314. rsp_len: 16,
  10315. reserved2: 16;
  10316. } POSTPACK;
  10317. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  10318. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  10319. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  10320. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  10321. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  10322. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  10323. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  10324. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  10325. do { \
  10326. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  10327. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  10328. } while (0)
  10329. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  10330. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  10331. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  10332. do { \
  10333. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  10334. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  10335. } while (0)
  10336. enum htt_phy_mode {
  10337. htt_phy_mode_11a = 0,
  10338. htt_phy_mode_11g = 1,
  10339. htt_phy_mode_11b = 2,
  10340. htt_phy_mode_11g_only = 3,
  10341. htt_phy_mode_11na_ht20 = 4,
  10342. htt_phy_mode_11ng_ht20 = 5,
  10343. htt_phy_mode_11na_ht40 = 6,
  10344. htt_phy_mode_11ng_ht40 = 7,
  10345. htt_phy_mode_11ac_vht20 = 8,
  10346. htt_phy_mode_11ac_vht40 = 9,
  10347. htt_phy_mode_11ac_vht80 = 10,
  10348. htt_phy_mode_11ac_vht20_2g = 11,
  10349. htt_phy_mode_11ac_vht40_2g = 12,
  10350. htt_phy_mode_11ac_vht80_2g = 13,
  10351. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  10352. htt_phy_mode_11ac_vht160 = 15,
  10353. htt_phy_mode_max,
  10354. };
  10355. /**
  10356. * @brief target -> host HTT channel change indication
  10357. * @details
  10358. * Specify when a channel change occurs.
  10359. * This allows the host to precisely determine which rx frames arrived
  10360. * on the old channel and which rx frames arrived on the new channel.
  10361. *
  10362. *|31 |7 0 |
  10363. *|-------------------------------------------+----------|
  10364. *| reserved | msg type |
  10365. *|------------------------------------------------------|
  10366. *| primary_chan_center_freq_mhz |
  10367. *|------------------------------------------------------|
  10368. *| contiguous_chan1_center_freq_mhz |
  10369. *|------------------------------------------------------|
  10370. *| contiguous_chan2_center_freq_mhz |
  10371. *|------------------------------------------------------|
  10372. *| phy_mode |
  10373. *|------------------------------------------------------|
  10374. *
  10375. * Header fields:
  10376. * - MSG_TYPE
  10377. * Bits 7:0
  10378. * Purpose: identifies this as a htt channel change indication message
  10379. * Value: 0x15
  10380. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  10381. * Bits 31:0
  10382. * Purpose: identify the (center of the) new 20 MHz primary channel
  10383. * Value: center frequency of the 20 MHz primary channel, in MHz units
  10384. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  10385. * Bits 31:0
  10386. * Purpose: identify the (center of the) contiguous frequency range
  10387. * comprising the new channel.
  10388. * For example, if the new channel is a 80 MHz channel extending
  10389. * 60 MHz beyond the primary channel, this field would be 30 larger
  10390. * than the primary channel center frequency field.
  10391. * Value: center frequency of the contiguous frequency range comprising
  10392. * the full channel in MHz units
  10393. * (80+80 channels also use the CONTIG_CHAN2 field)
  10394. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  10395. * Bits 31:0
  10396. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  10397. * within a VHT 80+80 channel.
  10398. * This field is only relevant for VHT 80+80 channels.
  10399. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  10400. * channel (arbitrary value for cases besides VHT 80+80)
  10401. * - PHY_MODE
  10402. * Bits 31:0
  10403. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  10404. * and band
  10405. * Value: htt_phy_mode enum value
  10406. */
  10407. PREPACK struct htt_chan_change_t
  10408. {
  10409. /* DWORD 0: flags and meta-data */
  10410. A_UINT32
  10411. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10412. reserved1: 24;
  10413. A_UINT32 primary_chan_center_freq_mhz;
  10414. A_UINT32 contig_chan1_center_freq_mhz;
  10415. A_UINT32 contig_chan2_center_freq_mhz;
  10416. A_UINT32 phy_mode;
  10417. } POSTPACK;
  10418. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  10419. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  10420. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  10421. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  10422. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  10423. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  10424. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  10425. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  10426. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  10427. do { \
  10428. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  10429. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  10430. } while (0)
  10431. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  10432. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  10433. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  10434. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  10435. do { \
  10436. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  10437. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  10438. } while (0)
  10439. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  10440. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  10441. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  10442. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  10443. do { \
  10444. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  10445. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  10446. } while (0)
  10447. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  10448. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  10449. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  10450. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  10451. do { \
  10452. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  10453. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  10454. } while (0)
  10455. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  10456. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  10457. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  10458. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  10459. /**
  10460. * @brief rx offload packet error message
  10461. *
  10462. * @details
  10463. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  10464. * of target payload like mic err.
  10465. *
  10466. * |31 24|23 16|15 8|7 0|
  10467. * |----------------+----------------+----------------+----------------|
  10468. * | tid | vdev_id | msg_sub_type | msg_type |
  10469. * |-------------------------------------------------------------------|
  10470. * : (sub-type dependent content) :
  10471. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10472. * Header fields:
  10473. * - msg_type
  10474. * Bits 7:0
  10475. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  10476. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  10477. * - msg_sub_type
  10478. * Bits 15:8
  10479. * Purpose: Identifies which type of rx error is reported by this message
  10480. * value: htt_rx_ofld_pkt_err_type
  10481. * - vdev_id
  10482. * Bits 23:16
  10483. * Purpose: Identifies which vdev received the erroneous rx frame
  10484. * value:
  10485. * - tid
  10486. * Bits 31:24
  10487. * Purpose: Identifies the traffic type of the rx frame
  10488. * value:
  10489. *
  10490. * - The payload fields used if the sub-type == MIC error are shown below.
  10491. * Note - MIC err is per MSDU, while PN is per MPDU.
  10492. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  10493. * with MIC err in A-MSDU case, so FW will send only one HTT message
  10494. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  10495. * instead of sending separate HTT messages for each wrong MSDU within
  10496. * the MPDU.
  10497. *
  10498. * |31 24|23 16|15 8|7 0|
  10499. * |----------------+----------------+----------------+----------------|
  10500. * | Rsvd | key_id | peer_id |
  10501. * |-------------------------------------------------------------------|
  10502. * | receiver MAC addr 31:0 |
  10503. * |-------------------------------------------------------------------|
  10504. * | Rsvd | receiver MAC addr 47:32 |
  10505. * |-------------------------------------------------------------------|
  10506. * | transmitter MAC addr 31:0 |
  10507. * |-------------------------------------------------------------------|
  10508. * | Rsvd | transmitter MAC addr 47:32 |
  10509. * |-------------------------------------------------------------------|
  10510. * | PN 31:0 |
  10511. * |-------------------------------------------------------------------|
  10512. * | Rsvd | PN 47:32 |
  10513. * |-------------------------------------------------------------------|
  10514. * - peer_id
  10515. * Bits 15:0
  10516. * Purpose: identifies which peer is frame is from
  10517. * value:
  10518. * - key_id
  10519. * Bits 23:16
  10520. * Purpose: identifies key_id of rx frame
  10521. * value:
  10522. * - RA_31_0 (receiver MAC addr 31:0)
  10523. * Bits 31:0
  10524. * Purpose: identifies by MAC address which vdev received the frame
  10525. * value: MAC address lower 4 bytes
  10526. * - RA_47_32 (receiver MAC addr 47:32)
  10527. * Bits 15:0
  10528. * Purpose: identifies by MAC address which vdev received the frame
  10529. * value: MAC address upper 2 bytes
  10530. * - TA_31_0 (transmitter MAC addr 31:0)
  10531. * Bits 31:0
  10532. * Purpose: identifies by MAC address which peer transmitted the frame
  10533. * value: MAC address lower 4 bytes
  10534. * - TA_47_32 (transmitter MAC addr 47:32)
  10535. * Bits 15:0
  10536. * Purpose: identifies by MAC address which peer transmitted the frame
  10537. * value: MAC address upper 2 bytes
  10538. * - PN_31_0
  10539. * Bits 31:0
  10540. * Purpose: Identifies pn of rx frame
  10541. * value: PN lower 4 bytes
  10542. * - PN_47_32
  10543. * Bits 15:0
  10544. * Purpose: Identifies pn of rx frame
  10545. * value:
  10546. * TKIP or CCMP: PN upper 2 bytes
  10547. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  10548. */
  10549. enum htt_rx_ofld_pkt_err_type {
  10550. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  10551. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  10552. };
  10553. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  10554. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  10555. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  10556. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  10557. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  10558. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  10559. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  10560. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  10561. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  10562. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  10563. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  10564. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  10565. do { \
  10566. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  10567. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  10568. } while (0)
  10569. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  10570. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  10571. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  10572. do { \
  10573. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  10574. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  10575. } while (0)
  10576. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  10577. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  10578. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  10579. do { \
  10580. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  10581. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  10582. } while (0)
  10583. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  10584. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  10585. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  10586. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  10587. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  10588. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  10589. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  10590. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  10591. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  10592. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  10593. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  10594. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  10595. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  10596. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  10597. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  10598. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  10599. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  10600. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  10601. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  10602. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  10603. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  10604. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  10605. do { \
  10606. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  10607. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  10608. } while (0)
  10609. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  10610. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  10611. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  10612. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  10613. do { \
  10614. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  10615. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  10616. } while (0)
  10617. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  10618. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  10619. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  10620. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  10621. do { \
  10622. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  10623. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  10624. } while (0)
  10625. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  10626. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  10627. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  10628. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  10629. do { \
  10630. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  10631. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  10632. } while (0)
  10633. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  10634. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  10635. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  10636. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  10637. do { \
  10638. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  10639. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  10640. } while (0)
  10641. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  10642. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  10643. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  10644. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  10645. do { \
  10646. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  10647. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  10648. } while (0)
  10649. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  10650. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  10651. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  10652. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  10653. do { \
  10654. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  10655. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  10656. } while (0)
  10657. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  10658. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  10659. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  10660. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  10661. do { \
  10662. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  10663. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  10664. } while (0)
  10665. /**
  10666. * @brief peer rate report message
  10667. *
  10668. * @details
  10669. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  10670. * justified rate of all the peers.
  10671. *
  10672. * |31 24|23 16|15 8|7 0|
  10673. * |----------------+----------------+----------------+----------------|
  10674. * | peer_count | | msg_type |
  10675. * |-------------------------------------------------------------------|
  10676. * : Payload (variant number of peer rate report) :
  10677. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10678. * Header fields:
  10679. * - msg_type
  10680. * Bits 7:0
  10681. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  10682. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  10683. * - reserved
  10684. * Bits 15:8
  10685. * Purpose:
  10686. * value:
  10687. * - peer_count
  10688. * Bits 31:16
  10689. * Purpose: Specify how many peer rate report elements are present in the payload.
  10690. * value:
  10691. *
  10692. * Payload:
  10693. * There are variant number of peer rate report follow the first 32 bits.
  10694. * The peer rate report is defined as follows.
  10695. *
  10696. * |31 20|19 16|15 0|
  10697. * |-----------------------+---------+---------------------------------|-
  10698. * | reserved | phy | peer_id | \
  10699. * |-------------------------------------------------------------------| -> report #0
  10700. * | rate | /
  10701. * |-----------------------+---------+---------------------------------|-
  10702. * | reserved | phy | peer_id | \
  10703. * |-------------------------------------------------------------------| -> report #1
  10704. * | rate | /
  10705. * |-----------------------+---------+---------------------------------|-
  10706. * | reserved | phy | peer_id | \
  10707. * |-------------------------------------------------------------------| -> report #2
  10708. * | rate | /
  10709. * |-------------------------------------------------------------------|-
  10710. * : :
  10711. * : :
  10712. * : :
  10713. * :-------------------------------------------------------------------:
  10714. *
  10715. * - peer_id
  10716. * Bits 15:0
  10717. * Purpose: identify the peer
  10718. * value:
  10719. * - phy
  10720. * Bits 19:16
  10721. * Purpose: identify which phy is in use
  10722. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  10723. * Please see enum htt_peer_report_phy_type for detail.
  10724. * - reserved
  10725. * Bits 31:20
  10726. * Purpose:
  10727. * value:
  10728. * - rate
  10729. * Bits 31:0
  10730. * Purpose: represent the justified rate of the peer specified by peer_id
  10731. * value:
  10732. */
  10733. enum htt_peer_rate_report_phy_type {
  10734. HTT_PEER_RATE_REPORT_11B = 0,
  10735. HTT_PEER_RATE_REPORT_11A_G,
  10736. HTT_PEER_RATE_REPORT_11N,
  10737. HTT_PEER_RATE_REPORT_11AC,
  10738. };
  10739. #define HTT_PEER_RATE_REPORT_SIZE 8
  10740. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  10741. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  10742. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  10743. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  10744. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  10745. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  10746. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  10747. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  10748. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  10749. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  10750. do { \
  10751. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  10752. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  10753. } while (0)
  10754. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  10755. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  10756. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  10757. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  10758. do { \
  10759. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  10760. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  10761. } while (0)
  10762. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  10763. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  10764. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  10765. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  10766. do { \
  10767. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  10768. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  10769. } while (0)
  10770. /**
  10771. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_MAP Message
  10772. *
  10773. * @details
  10774. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  10775. * a flow of descriptors.
  10776. *
  10777. * This message is in TLV format and indicates the parameters to be setup a
  10778. * flow in the host. Each entry indicates that a particular flow ID is ready to
  10779. * receive descriptors from a specified pool.
  10780. *
  10781. * The message would appear as follows:
  10782. *
  10783. * |31 24|23 16|15 8|7 0|
  10784. * |----------------+----------------+----------------+----------------|
  10785. * header | reserved | num_flows | msg_type |
  10786. * |-------------------------------------------------------------------|
  10787. * | |
  10788. * : payload :
  10789. * | |
  10790. * |-------------------------------------------------------------------|
  10791. *
  10792. * The header field is one DWORD long and is interpreted as follows:
  10793. * b'0:7 - msg_type: This will be set to HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  10794. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  10795. * this message
  10796. * b'16-31 - reserved: These bits are reserved for future use
  10797. *
  10798. * Payload:
  10799. * The payload would contain multiple objects of the following structure. Each
  10800. * object represents a flow.
  10801. *
  10802. * |31 24|23 16|15 8|7 0|
  10803. * |----------------+----------------+----------------+----------------|
  10804. * header | reserved | num_flows | msg_type |
  10805. * |-------------------------------------------------------------------|
  10806. * payload0| flow_type |
  10807. * |-------------------------------------------------------------------|
  10808. * | flow_id |
  10809. * |-------------------------------------------------------------------|
  10810. * | reserved0 | flow_pool_id |
  10811. * |-------------------------------------------------------------------|
  10812. * | reserved1 | flow_pool_size |
  10813. * |-------------------------------------------------------------------|
  10814. * | reserved2 |
  10815. * |-------------------------------------------------------------------|
  10816. * payload1| flow_type |
  10817. * |-------------------------------------------------------------------|
  10818. * | flow_id |
  10819. * |-------------------------------------------------------------------|
  10820. * | reserved0 | flow_pool_id |
  10821. * |-------------------------------------------------------------------|
  10822. * | reserved1 | flow_pool_size |
  10823. * |-------------------------------------------------------------------|
  10824. * | reserved2 |
  10825. * |-------------------------------------------------------------------|
  10826. * | . |
  10827. * | . |
  10828. * | . |
  10829. * |-------------------------------------------------------------------|
  10830. *
  10831. * Each payload is 5 DWORDS long and is interpreted as follows:
  10832. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  10833. * this flow is associated. It can be VDEV, peer,
  10834. * or tid (AC). Based on enum htt_flow_type.
  10835. *
  10836. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10837. * object. For flow_type vdev it is set to the
  10838. * vdevid, for peer it is peerid and for tid, it is
  10839. * tid_num.
  10840. *
  10841. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  10842. * in the host for this flow
  10843. * b'16:31 - reserved0: This field in reserved for the future. In case
  10844. * we have a hierarchical implementation (HCM) of
  10845. * pools, it can be used to indicate the ID of the
  10846. * parent-pool.
  10847. *
  10848. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  10849. * Descriptors for this flow will be
  10850. * allocated from this pool in the host.
  10851. * b'16:31 - reserved1: This field in reserved for the future. In case
  10852. * we have a hierarchical implementation of pools,
  10853. * it can be used to indicate the max number of
  10854. * descriptors in the pool. The b'0:15 can be used
  10855. * to indicate min number of descriptors in the
  10856. * HCM scheme.
  10857. *
  10858. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  10859. * we have a hierarchical implementation of pools,
  10860. * b'0:15 can be used to indicate the
  10861. * priority-based borrowing (PBB) threshold of
  10862. * the flow's pool. The b'16:31 are still left
  10863. * reserved.
  10864. */
  10865. enum htt_flow_type {
  10866. FLOW_TYPE_VDEV = 0,
  10867. /* Insert new flow types above this line */
  10868. };
  10869. PREPACK struct htt_flow_pool_map_payload_t {
  10870. A_UINT32 flow_type;
  10871. A_UINT32 flow_id;
  10872. A_UINT32 flow_pool_id:16,
  10873. reserved0:16;
  10874. A_UINT32 flow_pool_size:16,
  10875. reserved1:16;
  10876. A_UINT32 reserved2;
  10877. } POSTPACK;
  10878. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  10879. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  10880. (sizeof(struct htt_flow_pool_map_payload_t))
  10881. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  10882. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  10883. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  10884. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  10885. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  10886. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  10887. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  10888. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  10889. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  10890. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  10891. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  10892. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  10893. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  10894. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  10895. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  10896. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  10897. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  10898. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  10899. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  10900. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  10901. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  10902. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  10903. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  10904. do { \
  10905. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  10906. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  10907. } while (0)
  10908. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  10909. do { \
  10910. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  10911. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  10912. } while (0)
  10913. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  10914. do { \
  10915. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  10916. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  10917. } while (0)
  10918. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  10919. do { \
  10920. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  10921. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  10922. } while (0)
  10923. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  10924. do { \
  10925. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  10926. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  10927. } while (0)
  10928. /**
  10929. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP Message
  10930. *
  10931. * @details
  10932. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  10933. * down a flow of descriptors.
  10934. * This message indicates that for the flow (whose ID is provided) is wanting
  10935. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  10936. * pool of descriptors from where descriptors are being allocated for this
  10937. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  10938. * be unmapped by the host.
  10939. *
  10940. * The message would appear as follows:
  10941. *
  10942. * |31 24|23 16|15 8|7 0|
  10943. * |----------------+----------------+----------------+----------------|
  10944. * | reserved0 | msg_type |
  10945. * |-------------------------------------------------------------------|
  10946. * | flow_type |
  10947. * |-------------------------------------------------------------------|
  10948. * | flow_id |
  10949. * |-------------------------------------------------------------------|
  10950. * | reserved1 | flow_pool_id |
  10951. * |-------------------------------------------------------------------|
  10952. *
  10953. * The message is interpreted as follows:
  10954. * dword0 - b'0:7 - msg_type: This will be set to
  10955. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  10956. * b'8:31 - reserved0: Reserved for future use
  10957. *
  10958. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  10959. * this flow is associated. It can be VDEV, peer,
  10960. * or tid (AC). Based on enum htt_flow_type.
  10961. *
  10962. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10963. * object. For flow_type vdev it is set to the
  10964. * vdevid, for peer it is peerid and for tid, it is
  10965. * tid_num.
  10966. *
  10967. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  10968. * used in the host for this flow
  10969. * b'16:31 - reserved0: This field in reserved for the future.
  10970. *
  10971. */
  10972. PREPACK struct htt_flow_pool_unmap_t {
  10973. A_UINT32 msg_type:8,
  10974. reserved0:24;
  10975. A_UINT32 flow_type;
  10976. A_UINT32 flow_id;
  10977. A_UINT32 flow_pool_id:16,
  10978. reserved1:16;
  10979. } POSTPACK;
  10980. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  10981. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  10982. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  10983. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  10984. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  10985. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  10986. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  10987. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  10988. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  10989. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  10990. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  10991. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  10992. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  10993. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  10994. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  10995. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  10996. do { \
  10997. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  10998. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  10999. } while (0)
  11000. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  11001. do { \
  11002. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  11003. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  11004. } while (0)
  11005. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  11006. do { \
  11007. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  11008. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  11009. } while (0)
  11010. /**
  11011. * @brief HTT_T2H_MSG_TYPE_SRING_SETUP_DONE Message
  11012. *
  11013. * @details
  11014. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  11015. * SRNG ring setup is done
  11016. *
  11017. * This message indicates whether the last setup operation is successful.
  11018. * It will be sent to host when host set respose_required bit in
  11019. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  11020. * The message would appear as follows:
  11021. *
  11022. * |31 24|23 16|15 8|7 0|
  11023. * |--------------- +----------------+----------------+----------------|
  11024. * | setup_status | ring_id | pdev_id | msg_type |
  11025. * |-------------------------------------------------------------------|
  11026. *
  11027. * The message is interpreted as follows:
  11028. * dword0 - b'0:7 - msg_type: This will be set to
  11029. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  11030. * b'8:15 - pdev_id:
  11031. * 0 (for rings at SOC/UMAC level),
  11032. * 1/2/3 mac id (for rings at LMAC level)
  11033. * b'16:23 - ring_id: Identify the ring which is set up
  11034. * More details can be got from enum htt_srng_ring_id
  11035. * b'24:31 - setup_status: Indicate status of setup operation
  11036. * Refer to htt_ring_setup_status
  11037. */
  11038. PREPACK struct htt_sring_setup_done_t {
  11039. A_UINT32 msg_type: 8,
  11040. pdev_id: 8,
  11041. ring_id: 8,
  11042. setup_status: 8;
  11043. } POSTPACK;
  11044. enum htt_ring_setup_status {
  11045. htt_ring_setup_status_ok = 0,
  11046. htt_ring_setup_status_error,
  11047. };
  11048. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  11049. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  11050. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  11051. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  11052. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  11053. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  11054. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  11055. do { \
  11056. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  11057. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  11058. } while (0)
  11059. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  11060. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  11061. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  11062. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  11063. HTT_SRING_SETUP_DONE_RING_ID_S)
  11064. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  11065. do { \
  11066. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  11067. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  11068. } while (0)
  11069. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  11070. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  11071. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  11072. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  11073. HTT_SRING_SETUP_DONE_STATUS_S)
  11074. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  11075. do { \
  11076. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  11077. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  11078. } while (0)
  11079. /**
  11080. * @brief HTT_T2H_MSG_TYPE_MAP_FLOW_INFO Message
  11081. *
  11082. * @details
  11083. * HTT TX map flow entry with tqm flow pointer
  11084. * Sent from firmware to host to add tqm flow pointer in corresponding
  11085. * flow search entry. Flow metadata is replayed back to host as part of this
  11086. * struct to enable host to find the specific flow search entry
  11087. *
  11088. * The message would appear as follows:
  11089. *
  11090. * |31 28|27 18|17 14|13 8|7 0|
  11091. * |-------+------------------------------------------+----------------|
  11092. * | rsvd0 | fse_hsh_idx | msg_type |
  11093. * |-------------------------------------------------------------------|
  11094. * | rsvd1 | tid | peer_id |
  11095. * |-------------------------------------------------------------------|
  11096. * | tqm_flow_pntr_lo |
  11097. * |-------------------------------------------------------------------|
  11098. * | tqm_flow_pntr_hi |
  11099. * |-------------------------------------------------------------------|
  11100. * | fse_meta_data |
  11101. * |-------------------------------------------------------------------|
  11102. *
  11103. * The message is interpreted as follows:
  11104. *
  11105. * dword0 - b'0:7 - msg_type: This will be set to
  11106. * HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  11107. *
  11108. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  11109. * for this flow entry
  11110. *
  11111. * dword0 - b'28:31 - rsvd0: Reserved for future use
  11112. *
  11113. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  11114. *
  11115. * dword1 - b'14:17 - tid
  11116. *
  11117. * dword1 - b'18:31 - rsvd1: Reserved for future use
  11118. *
  11119. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  11120. *
  11121. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  11122. *
  11123. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  11124. * given by host
  11125. */
  11126. PREPACK struct htt_tx_map_flow_info {
  11127. A_UINT32
  11128. msg_type: 8,
  11129. fse_hsh_idx: 20,
  11130. rsvd0: 4;
  11131. A_UINT32
  11132. peer_id: 14,
  11133. tid: 4,
  11134. rsvd1: 14;
  11135. A_UINT32 tqm_flow_pntr_lo;
  11136. A_UINT32 tqm_flow_pntr_hi;
  11137. struct htt_tx_flow_metadata fse_meta_data;
  11138. } POSTPACK;
  11139. /* DWORD 0 */
  11140. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  11141. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  11142. /* DWORD 1 */
  11143. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  11144. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  11145. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  11146. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  11147. /* DWORD 0 */
  11148. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  11149. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  11150. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  11151. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  11152. do { \
  11153. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  11154. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  11155. } while (0)
  11156. /* DWORD 1 */
  11157. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  11158. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  11159. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  11160. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  11161. do { \
  11162. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  11163. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  11164. } while (0)
  11165. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  11166. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  11167. HTT_TX_MAP_FLOW_INFO_TID_S)
  11168. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  11169. do { \
  11170. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  11171. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  11172. } while (0)
  11173. /*
  11174. * htt_dbg_ext_stats_status -
  11175. * present - The requested stats have been delivered in full.
  11176. * This indicates that either the stats information was contained
  11177. * in its entirety within this message, or else this message
  11178. * completes the delivery of the requested stats info that was
  11179. * partially delivered through earlier STATS_CONF messages.
  11180. * partial - The requested stats have been delivered in part.
  11181. * One or more subsequent STATS_CONF messages with the same
  11182. * cookie value will be sent to deliver the remainder of the
  11183. * information.
  11184. * error - The requested stats could not be delivered, for example due
  11185. * to a shortage of memory to construct a message holding the
  11186. * requested stats.
  11187. * invalid - The requested stat type is either not recognized, or the
  11188. * target is configured to not gather the stats type in question.
  11189. */
  11190. enum htt_dbg_ext_stats_status {
  11191. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  11192. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  11193. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  11194. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  11195. };
  11196. /**
  11197. * @brief target -> host ppdu stats upload
  11198. *
  11199. * @details
  11200. * The following field definitions describe the format of the HTT target
  11201. * to host ppdu stats indication message.
  11202. *
  11203. *
  11204. * |31 16|15 12|11 10|9 8|7 0 |
  11205. * |----------------------------------------------------------------------|
  11206. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  11207. * |----------------------------------------------------------------------|
  11208. * | ppdu_id |
  11209. * |----------------------------------------------------------------------|
  11210. * | Timestamp in us |
  11211. * |----------------------------------------------------------------------|
  11212. * | reserved |
  11213. * |----------------------------------------------------------------------|
  11214. * | type-specific stats info |
  11215. * | (see htt_ppdu_stats.h) |
  11216. * |----------------------------------------------------------------------|
  11217. * Header fields:
  11218. * - MSG_TYPE
  11219. * Bits 7:0
  11220. * Purpose: Identifies this is a PPDU STATS indication
  11221. * message.
  11222. * Value: 0x1d
  11223. * - mac_id
  11224. * Bits 9:8
  11225. * Purpose: mac_id of this ppdu_id
  11226. * Value: 0-3
  11227. * - pdev_id
  11228. * Bits 11:10
  11229. * Purpose: pdev_id of this ppdu_id
  11230. * Value: 0-3
  11231. * 0 (for rings at SOC level),
  11232. * 1/2/3 PDEV -> 0/1/2
  11233. * - payload_size
  11234. * Bits 31:16
  11235. * Purpose: total tlv size
  11236. * Value: payload_size in bytes
  11237. */
  11238. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  11239. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  11240. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  11241. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  11242. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  11243. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  11244. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  11245. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  11246. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  11247. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  11248. do { \
  11249. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  11250. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  11251. } while (0)
  11252. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  11253. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  11254. HTT_T2H_PPDU_STATS_MAC_ID_S)
  11255. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  11256. do { \
  11257. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  11258. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  11259. } while (0)
  11260. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  11261. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  11262. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  11263. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  11264. do { \
  11265. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  11266. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  11267. } while (0)
  11268. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  11269. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  11270. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  11271. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  11272. do { \
  11273. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  11274. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  11275. } while (0)
  11276. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  11277. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  11278. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  11279. /* htt_t2h_ppdu_stats_ind_hdr_t
  11280. * This struct contains the fields within the header of the
  11281. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  11282. * stats info.
  11283. * This struct assumes little-endian layout, and thus is only
  11284. * suitable for use within processors known to be little-endian
  11285. * (such as the target).
  11286. * In contrast, the above macros provide endian-portable methods
  11287. * to get and set the bitfields within this PPDU_STATS_IND header.
  11288. */
  11289. typedef struct {
  11290. A_UINT32 msg_type: 8, /* bits 7:0 */
  11291. mac_id: 2, /* bits 9:8 */
  11292. pdev_id: 2, /* bits 11:10 */
  11293. reserved1: 4, /* bits 15:12 */
  11294. payload_size: 16; /* bits 31:16 */
  11295. A_UINT32 ppdu_id;
  11296. A_UINT32 timestamp_us;
  11297. A_UINT32 reserved2;
  11298. } htt_t2h_ppdu_stats_ind_hdr_t;
  11299. /**
  11300. * @brief target -> host extended statistics upload
  11301. *
  11302. * @details
  11303. * The following field definitions describe the format of the HTT target
  11304. * to host stats upload confirmation message.
  11305. * The message contains a cookie echoed from the HTT host->target stats
  11306. * upload request, which identifies which request the confirmation is
  11307. * for, and a single stats can span over multiple HTT stats indication
  11308. * due to the HTT message size limitation so every HTT ext stats indication
  11309. * will have tag-length-value stats information elements.
  11310. * The tag-length header for each HTT stats IND message also includes a
  11311. * status field, to indicate whether the request for the stat type in
  11312. * question was fully met, partially met, unable to be met, or invalid
  11313. * (if the stat type in question is disabled in the target).
  11314. * A Done bit 1's indicate the end of the of stats info elements.
  11315. *
  11316. *
  11317. * |31 16|15 12|11|10 8|7 5|4 0|
  11318. * |--------------------------------------------------------------|
  11319. * | reserved | msg type |
  11320. * |--------------------------------------------------------------|
  11321. * | cookie LSBs |
  11322. * |--------------------------------------------------------------|
  11323. * | cookie MSBs |
  11324. * |--------------------------------------------------------------|
  11325. * | stats entry length | rsvd | D| S | stat type |
  11326. * |--------------------------------------------------------------|
  11327. * | type-specific stats info |
  11328. * | (see htt_stats.h) |
  11329. * |--------------------------------------------------------------|
  11330. * Header fields:
  11331. * - MSG_TYPE
  11332. * Bits 7:0
  11333. * Purpose: Identifies this is a extended statistics upload confirmation
  11334. * message.
  11335. * Value: 0x1c
  11336. * - COOKIE_LSBS
  11337. * Bits 31:0
  11338. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11339. * message with its preceding host->target stats request message.
  11340. * Value: LSBs of the opaque cookie specified by the host-side requestor
  11341. * - COOKIE_MSBS
  11342. * Bits 31:0
  11343. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11344. * message with its preceding host->target stats request message.
  11345. * Value: MSBs of the opaque cookie specified by the host-side requestor
  11346. *
  11347. * Stats Information Element tag-length header fields:
  11348. * - STAT_TYPE
  11349. * Bits 7:0
  11350. * Purpose: identifies the type of statistics info held in the
  11351. * following information element
  11352. * Value: htt_dbg_ext_stats_type
  11353. * - STATUS
  11354. * Bits 10:8
  11355. * Purpose: indicate whether the requested stats are present
  11356. * Value: htt_dbg_ext_stats_status
  11357. * - DONE
  11358. * Bits 11
  11359. * Purpose:
  11360. * Indicates the completion of the stats entry, this will be the last
  11361. * stats conf HTT segment for the requested stats type.
  11362. * Value:
  11363. * 0 -> the stats retrieval is ongoing
  11364. * 1 -> the stats retrieval is complete
  11365. * - LENGTH
  11366. * Bits 31:16
  11367. * Purpose: indicate the stats information size
  11368. * Value: This field specifies the number of bytes of stats information
  11369. * that follows the element tag-length header.
  11370. * It is expected but not required that this length is a multiple of
  11371. * 4 bytes.
  11372. */
  11373. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  11374. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  11375. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  11376. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  11377. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  11378. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  11379. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  11380. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  11381. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  11382. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  11383. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  11384. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  11385. do { \
  11386. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  11387. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  11388. } while (0)
  11389. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  11390. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  11391. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  11392. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  11393. do { \
  11394. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  11395. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  11396. } while (0)
  11397. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  11398. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  11399. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  11400. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  11401. do { \
  11402. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  11403. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  11404. } while (0)
  11405. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  11406. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  11407. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  11408. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  11409. do { \
  11410. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  11411. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  11412. } while (0)
  11413. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  11414. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  11415. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  11416. typedef enum {
  11417. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  11418. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  11419. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  11420. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  11421. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  11422. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  11423. /* Reserved from 128 - 255 for target internal use.*/
  11424. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  11425. } HTT_PEER_TYPE;
  11426. /** 2 word representation of MAC addr */
  11427. typedef struct {
  11428. /** upper 4 bytes of MAC address */
  11429. A_UINT32 mac_addr31to0;
  11430. /** lower 2 bytes of MAC address */
  11431. A_UINT32 mac_addr47to32;
  11432. } htt_mac_addr;
  11433. /** macro to convert MAC address from char array to HTT word format */
  11434. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  11435. (phtt_mac_addr)->mac_addr31to0 = \
  11436. (((c_macaddr)[0] << 0) | \
  11437. ((c_macaddr)[1] << 8) | \
  11438. ((c_macaddr)[2] << 16) | \
  11439. ((c_macaddr)[3] << 24)); \
  11440. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  11441. } while (0)
  11442. /**
  11443. * @brief target -> host monitor mac header indication message
  11444. *
  11445. * @details
  11446. * The following diagram shows the format of the monitor mac header message
  11447. * sent from the target to the host.
  11448. * This message is primarily sent when promiscuous rx mode is enabled.
  11449. * One message is sent per rx PPDU.
  11450. *
  11451. * |31 24|23 16|15 8|7 0|
  11452. * |-------------------------------------------------------------|
  11453. * | peer_id | reserved0 | msg_type |
  11454. * |-------------------------------------------------------------|
  11455. * | reserved1 | num_mpdu |
  11456. * |-------------------------------------------------------------|
  11457. * | struct hw_rx_desc |
  11458. * | (see wal_rx_desc.h) |
  11459. * |-------------------------------------------------------------|
  11460. * | struct ieee80211_frame_addr4 |
  11461. * | (see ieee80211_defs.h) |
  11462. * |-------------------------------------------------------------|
  11463. * | struct ieee80211_frame_addr4 |
  11464. * | (see ieee80211_defs.h) |
  11465. * |-------------------------------------------------------------|
  11466. * | ...... |
  11467. * |-------------------------------------------------------------|
  11468. *
  11469. * Header fields:
  11470. * - msg_type
  11471. * Bits 7:0
  11472. * Purpose: Identifies this is a monitor mac header indication message.
  11473. * Value: 0x20
  11474. * - peer_id
  11475. * Bits 31:16
  11476. * Purpose: Software peer id given by host during association,
  11477. * During promiscuous mode, the peer ID will be invalid (0xFF)
  11478. * for rx PPDUs received from unassociated peers.
  11479. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  11480. * - num_mpdu
  11481. * Bits 15:0
  11482. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  11483. * delivered within the message.
  11484. * Value: 1 to 32
  11485. * num_mpdu is limited to a maximum value of 32, due to buffer
  11486. * size limits. For PPDUs with more than 32 MPDUs, only the
  11487. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  11488. * the PPDU will be provided.
  11489. */
  11490. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  11491. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  11492. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  11493. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  11494. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  11495. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  11496. do { \
  11497. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  11498. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  11499. } while (0)
  11500. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  11501. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  11502. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  11503. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  11504. do { \
  11505. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  11506. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  11507. } while (0)
  11508. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  11509. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  11510. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  11511. /**
  11512. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE Message
  11513. *
  11514. * @details
  11515. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  11516. * the flow pool associated with the specified ID is resized
  11517. *
  11518. * The message would appear as follows:
  11519. *
  11520. * |31 16|15 8|7 0|
  11521. * |---------------------------------+----------------+----------------|
  11522. * | reserved0 | Msg type |
  11523. * |-------------------------------------------------------------------|
  11524. * | flow pool new size | flow pool ID |
  11525. * |-------------------------------------------------------------------|
  11526. *
  11527. * The message is interpreted as follows:
  11528. * b'0:7 - msg_type: This will be set to
  11529. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  11530. *
  11531. * b'0:15 - flow pool ID: Existing flow pool ID
  11532. *
  11533. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  11534. *
  11535. */
  11536. PREPACK struct htt_flow_pool_resize_t {
  11537. A_UINT32 msg_type:8,
  11538. reserved0:24;
  11539. A_UINT32 flow_pool_id:16,
  11540. flow_pool_new_size:16;
  11541. } POSTPACK;
  11542. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  11543. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  11544. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  11545. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  11546. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  11547. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  11548. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  11549. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  11550. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  11551. do { \
  11552. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  11553. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  11554. } while (0)
  11555. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  11556. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  11557. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  11558. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  11559. do { \
  11560. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  11561. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  11562. } while (0)
  11563. /**
  11564. * @brief host -> target channel change message
  11565. *
  11566. * @details
  11567. * the meesage is generated by FW every time FW changes channel. This will be used by host mainly
  11568. * to associate RX frames to correct channel they were received on.
  11569. * The following field definitions describe the format of the HTT target
  11570. * to host channel change message.
  11571. * |31 16|15 8|7 5|4 0|
  11572. * |------------------------------------------------------------|
  11573. * | reserved | MSG_TYPE |
  11574. * |------------------------------------------------------------|
  11575. * | CHAN_MHZ |
  11576. * |------------------------------------------------------------|
  11577. * | BAND_CENTER_FREQ1 |
  11578. * |------------------------------------------------------------|
  11579. * | BAND_CENTER_FREQ2 |
  11580. * |------------------------------------------------------------|
  11581. * | CHAN_PHY_MODE |
  11582. * |------------------------------------------------------------|
  11583. * Header fields:
  11584. * - MSG_TYPE
  11585. * Bits 7:0
  11586. * Value: 0xf
  11587. * - CHAN_MHZ
  11588. * Bits 31:0
  11589. * Purpose: frequency of the primary 20mhz channel.
  11590. * - BAND_CENTER_FREQ1
  11591. * Bits 31:0
  11592. * Purpose: centre frequency of the full channel.
  11593. * - BAND_CENTER_FREQ2
  11594. * Bits 31:0
  11595. * Purpose: centre frequency2 of the channel. is only valid for 11acvht 80plus80.
  11596. * - CHAN_PHY_MODE
  11597. * Bits 31:0
  11598. * Purpose: phy mode of the channel.
  11599. */
  11600. PREPACK struct htt_chan_change_msg {
  11601. A_UINT32 chan_mhz; /* frequency in mhz */
  11602. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz*/
  11603. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  11604. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  11605. } POSTPACK;
  11606. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  11607. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  11608. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  11609. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  11610. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  11611. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  11612. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  11613. /*
  11614. * The read and write indices point to the data within the host buffer.
  11615. * Because the first 4 bytes of the host buffer is used for the read index and
  11616. * the next 4 bytes for the write index, the data itself starts at offset 8.
  11617. * The read index and write index are the byte offsets from the base of the
  11618. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  11619. * Refer the ASCII text picture below.
  11620. */
  11621. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  11622. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  11623. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  11624. /*
  11625. ***************************************************************************
  11626. *
  11627. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11628. *
  11629. ***************************************************************************
  11630. *
  11631. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  11632. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  11633. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  11634. * written into the Host memory region mentioned below.
  11635. *
  11636. * Read index is updated by the Host. At any point of time, the read index will
  11637. * indicate the index that will next be read by the Host. The read index is
  11638. * in units of bytes offset from the base of the meta-data buffer.
  11639. *
  11640. * Write index is updated by the FW. At any point of time, the write index will
  11641. * indicate from where the FW can start writing any new data. The write index is
  11642. * in units of bytes offset from the base of the meta-data buffer.
  11643. *
  11644. * If the Host is not fast enough in reading the CFR data, any new capture data
  11645. * would be dropped if there is no space left to write the new captures.
  11646. *
  11647. * The last 4 bytes of the memory region will have the magic pattern
  11648. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  11649. * not overrun the host buffer.
  11650. *
  11651. * ,--------------------. read and write indices store the
  11652. * | | byte offset from the base of the
  11653. * | ,--------+--------. meta-data buffer to the next
  11654. * | | | | location within the data buffer
  11655. * | | v v that will be read / written
  11656. * ************************************************************************
  11657. * * Read * Write * * Magic *
  11658. * * index * index * CFR data1 ...... CFR data N * pattern *
  11659. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  11660. * ************************************************************************
  11661. * |<---------- data buffer ---------->|
  11662. *
  11663. * |<----------------- meta-data buffer allocated in Host ----------------|
  11664. *
  11665. * Note:
  11666. * - Considering the 4 bytes needed to store the Read index (R) and the
  11667. * Write index (W), the initial value is as follows:
  11668. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  11669. * - Buffer empty condition:
  11670. * R = W
  11671. *
  11672. * Regarding CFR data format:
  11673. * --------------------------
  11674. *
  11675. * Each CFR tone is stored in HW as 16-bits with the following format:
  11676. * {bits[15:12], bits[11:6], bits[5:0]} =
  11677. * {unsigned exponent (4 bits),
  11678. * signed mantissa_real (6 bits),
  11679. * signed mantissa_imag (6 bits)}
  11680. *
  11681. * CFR_real = mantissa_real * 2^(exponent-5)
  11682. * CFR_imag = mantissa_imag * 2^(exponent-5)
  11683. *
  11684. *
  11685. * The CFR data is written to the 16-bit unsigned output array (buff) in
  11686. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  11687. *
  11688. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  11689. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  11690. * .
  11691. * .
  11692. * .
  11693. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  11694. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  11695. */
  11696. /* Bandwidth of peer CFR captures */
  11697. typedef enum {
  11698. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  11699. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  11700. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  11701. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  11702. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  11703. HTT_PEER_CFR_CAPTURE_BW_MAX,
  11704. } HTT_PEER_CFR_CAPTURE_BW;
  11705. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  11706. * was captured
  11707. */
  11708. typedef enum {
  11709. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  11710. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  11711. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  11712. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  11713. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  11714. } HTT_PEER_CFR_CAPTURE_MODE;
  11715. typedef enum {
  11716. /* This message type is currently used for the below purpose:
  11717. *
  11718. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  11719. * wmi_peer_cfr_capture_cmd.
  11720. * If payload_present bit is set to 0 then the associated memory region
  11721. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  11722. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  11723. * message; the CFR dump will be present at the end of the message,
  11724. * after the chan_phy_mode.
  11725. */
  11726. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  11727. /* Always keep this last */
  11728. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  11729. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  11730. /**
  11731. * @brief target -> host CFR dump completion indication message definition
  11732. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  11733. *
  11734. * @details
  11735. * The following diagram shows the format of the Channel Frequency Response
  11736. * (CFR) dump completion indication. This inidcation is sent to the Host when
  11737. * the channel capture of a peer is copied by Firmware into the Host memory
  11738. *
  11739. * **************************************************************************
  11740. *
  11741. * Message format when the CFR capture message type is
  11742. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11743. *
  11744. * **************************************************************************
  11745. *
  11746. * |31 16|15 |8|7 0|
  11747. * |----------------------------------------------------------------|
  11748. * header: | reserved |P| msg_type |
  11749. * word 0 | | | |
  11750. * |----------------------------------------------------------------|
  11751. * payload: | cfr_capture_msg_type |
  11752. * word 1 | |
  11753. * |----------------------------------------------------------------|
  11754. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  11755. * word 2 | | | | | | | | |
  11756. * |----------------------------------------------------------------|
  11757. * | mac_addr31to0 |
  11758. * word 3 | |
  11759. * |----------------------------------------------------------------|
  11760. * | unused / reserved | mac_addr47to32 |
  11761. * word 4 | | |
  11762. * |----------------------------------------------------------------|
  11763. * | index |
  11764. * word 5 | |
  11765. * |----------------------------------------------------------------|
  11766. * | length |
  11767. * word 6 | |
  11768. * |----------------------------------------------------------------|
  11769. * | timestamp |
  11770. * word 7 | |
  11771. * |----------------------------------------------------------------|
  11772. * | counter |
  11773. * word 8 | |
  11774. * |----------------------------------------------------------------|
  11775. * | chan_mhz |
  11776. * word 9 | |
  11777. * |----------------------------------------------------------------|
  11778. * | band_center_freq1 |
  11779. * word 10 | |
  11780. * |----------------------------------------------------------------|
  11781. * | band_center_freq2 |
  11782. * word 11 | |
  11783. * |----------------------------------------------------------------|
  11784. * | chan_phy_mode |
  11785. * word 12 | |
  11786. * |----------------------------------------------------------------|
  11787. * where,
  11788. * P - payload present bit (payload_present explained below)
  11789. * req_id - memory request id (mem_req_id explained below)
  11790. * S - status field (status explained below)
  11791. * capbw - capture bandwidth (capture_bw explained below)
  11792. * mode - mode of capture (mode explained below)
  11793. * sts - space time streams (sts_count explained below)
  11794. * chbw - channel bandwidth (channel_bw explained below)
  11795. * captype - capture type (cap_type explained below)
  11796. *
  11797. * The following field definitions describe the format of the CFR dump
  11798. * completion indication sent from the target to the host
  11799. *
  11800. * Header fields:
  11801. *
  11802. * Word 0
  11803. * - msg_type
  11804. * Bits 7:0
  11805. * Purpose: Identifies this as CFR TX completion indication
  11806. * Value: HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  11807. * - payload_present
  11808. * Bit 8
  11809. * Purpose: Identifies how CFR data is sent to host
  11810. * Value: 0 - If CFR Payload is written to host memory
  11811. * 1 - If CFR Payload is sent as part of HTT message
  11812. * (This is the requirement for SDIO/USB where it is
  11813. * not possible to write CFR data to host memory)
  11814. * - reserved
  11815. * Bits 31:9
  11816. * Purpose: Reserved
  11817. * Value: 0
  11818. *
  11819. * Payload fields:
  11820. *
  11821. * Word 1
  11822. * - cfr_capture_msg_type
  11823. * Bits 31:0
  11824. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  11825. * to specify the format used for the remainder of the message
  11826. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11827. * (currently only MSG_TYPE_1 is defined)
  11828. *
  11829. * Word 2
  11830. * - mem_req_id
  11831. * Bits 6:0
  11832. * Purpose: Contain the mem request id of the region where the CFR capture
  11833. * has been stored - of type WMI_HOST_MEM_REQ_ID
  11834. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  11835. this value is invalid)
  11836. * - status
  11837. * Bit 7
  11838. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  11839. * Value: 1 (True) - Successful; 0 (False) - Not successful
  11840. * - capture_bw
  11841. * Bits 10:8
  11842. * Purpose: Carry the bandwidth of the CFR capture
  11843. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  11844. * - mode
  11845. * Bits 13:11
  11846. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  11847. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  11848. * - sts_count
  11849. * Bits 16:14
  11850. * Purpose: Carry the number of space time streams
  11851. * Value: Number of space time streams
  11852. * - channel_bw
  11853. * Bits 19:17
  11854. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  11855. * measurement
  11856. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  11857. * - cap_type
  11858. * Bits 23:20
  11859. * Purpose: Carry the type of the capture
  11860. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  11861. * - vdev_id
  11862. * Bits 31:24
  11863. * Purpose: Carry the virtual device id
  11864. * Value: vdev ID
  11865. *
  11866. * Word 3
  11867. * - mac_addr31to0
  11868. * Bits 31:0
  11869. * Purpose: Contain the bits 31:0 of the peer MAC address
  11870. * Value: Bits 31:0 of the peer MAC address
  11871. *
  11872. * Word 4
  11873. * - mac_addr47to32
  11874. * Bits 15:0
  11875. * Purpose: Contain the bits 47:32 of the peer MAC address
  11876. * Value: Bits 47:32 of the peer MAC address
  11877. *
  11878. * Word 5
  11879. * - index
  11880. * Bits 31:0
  11881. * Purpose: Contain the index at which this CFR dump was written in the Host
  11882. * allocated memory. This index is the number of bytes from the base address.
  11883. * Value: Index position
  11884. *
  11885. * Word 6
  11886. * - length
  11887. * Bits 31:0
  11888. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  11889. * Value: Length of the CFR capture of the peer
  11890. *
  11891. * Word 7
  11892. * - timestamp
  11893. * Bits 31:0
  11894. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  11895. * clock used for this timestamp is private to the target and not visible to
  11896. * the host i.e., Host can interpret only the relative timestamp deltas from
  11897. * one message to the next, but can't interpret the absolute timestamp from a
  11898. * single message.
  11899. * Value: Timestamp in microseconds
  11900. *
  11901. * Word 8
  11902. * - counter
  11903. * Bits 31:0
  11904. * Purpose: Carry the count of the current CFR capture from FW. This is
  11905. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  11906. * in host memory)
  11907. * Value: Count of the current CFR capture
  11908. *
  11909. * Word 9
  11910. * - chan_mhz
  11911. * Bits 31:0
  11912. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  11913. * Value: Primary 20 channel frequency
  11914. *
  11915. * Word 10
  11916. * - band_center_freq1
  11917. * Bits 31:0
  11918. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  11919. * Value: Center frequency 1 in MHz
  11920. *
  11921. * Word 11
  11922. * - band_center_freq2
  11923. * Bits 31:0
  11924. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  11925. * the VDEV
  11926. * 80plus80 mode
  11927. * Value: Center frequency 2 in MHz
  11928. *
  11929. * Word 12
  11930. * - chan_phy_mode
  11931. * Bits 31:0
  11932. * Purpose: Carry the phy mode of the channel, of the VDEV
  11933. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  11934. */
  11935. PREPACK struct htt_cfr_dump_ind_type_1 {
  11936. A_UINT32 mem_req_id:7,
  11937. status:1,
  11938. capture_bw:3,
  11939. mode:3,
  11940. sts_count:3,
  11941. channel_bw:3,
  11942. cap_type:4,
  11943. vdev_id:8;
  11944. htt_mac_addr addr;
  11945. A_UINT32 index;
  11946. A_UINT32 length;
  11947. A_UINT32 timestamp;
  11948. A_UINT32 counter;
  11949. struct htt_chan_change_msg chan;
  11950. } POSTPACK;
  11951. PREPACK struct htt_cfr_dump_compl_ind {
  11952. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  11953. union {
  11954. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  11955. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  11956. /* If there is a need to change the memory layout and its associated
  11957. * HTT indication format, a new CFR capture message type can be
  11958. * introduced and added into this union.
  11959. */
  11960. };
  11961. } POSTPACK;
  11962. /*
  11963. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  11964. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11965. */
  11966. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  11967. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  11968. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  11969. do { \
  11970. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  11971. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  11972. } while(0)
  11973. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  11974. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  11975. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  11976. /*
  11977. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  11978. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11979. */
  11980. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  11981. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  11982. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  11983. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  11984. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  11985. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  11986. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  11987. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  11988. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  11989. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  11990. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  11991. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  11992. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  11993. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  11994. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  11995. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  11996. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  11997. do { \
  11998. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  11999. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  12000. } while (0)
  12001. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  12002. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  12003. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  12004. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  12005. do { \
  12006. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  12007. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  12008. } while (0)
  12009. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  12010. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  12011. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  12012. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  12013. do { \
  12014. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  12015. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  12016. } while (0)
  12017. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  12018. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  12019. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  12020. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  12021. do { \
  12022. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  12023. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  12024. } while (0)
  12025. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  12026. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  12027. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  12028. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  12029. do { \
  12030. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  12031. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  12032. } while (0)
  12033. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  12034. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  12035. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  12036. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  12037. do { \
  12038. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  12039. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  12040. } while (0)
  12041. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  12042. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  12043. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  12044. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  12045. do { \
  12046. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  12047. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  12048. } while (0)
  12049. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  12050. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  12051. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  12052. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  12053. do { \
  12054. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  12055. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  12056. } while (0)
  12057. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  12058. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  12059. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  12060. /**
  12061. * @brief target -> host peer (PPDU) stats message
  12062. * HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12063. * @details
  12064. * This message is generated by FW when FW is sending stats to host
  12065. * about one or more PPDUs that the FW has transmitted to one or more peers.
  12066. * This message is sent autonomously by the target rather than upon request
  12067. * by the host.
  12068. * The following field definitions describe the format of the HTT target
  12069. * to host peer stats indication message.
  12070. *
  12071. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  12072. * or more PPDU stats records.
  12073. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  12074. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  12075. * then the message would start with the
  12076. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  12077. * below.
  12078. *
  12079. * |31 16|15|14|13 11|10 9|8|7 0|
  12080. * |-------------------------------------------------------------|
  12081. * | reserved |MSG_TYPE |
  12082. * |-------------------------------------------------------------|
  12083. * rec 0 | TLV header |
  12084. * rec 0 |-------------------------------------------------------------|
  12085. * rec 0 | ppdu successful bytes |
  12086. * rec 0 |-------------------------------------------------------------|
  12087. * rec 0 | ppdu retry bytes |
  12088. * rec 0 |-------------------------------------------------------------|
  12089. * rec 0 | ppdu failed bytes |
  12090. * rec 0 |-------------------------------------------------------------|
  12091. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  12092. * rec 0 |-------------------------------------------------------------|
  12093. * rec 0 | retried MSDUs | successful MSDUs |
  12094. * rec 0 |-------------------------------------------------------------|
  12095. * rec 0 | TX duration | failed MSDUs |
  12096. * rec 0 |-------------------------------------------------------------|
  12097. * ...
  12098. * |-------------------------------------------------------------|
  12099. * rec N | TLV header |
  12100. * rec N |-------------------------------------------------------------|
  12101. * rec N | ppdu successful bytes |
  12102. * rec N |-------------------------------------------------------------|
  12103. * rec N | ppdu retry bytes |
  12104. * rec N |-------------------------------------------------------------|
  12105. * rec N | ppdu failed bytes |
  12106. * rec N |-------------------------------------------------------------|
  12107. * rec N | peer id | S|SG| BW | BA |A|rate code|
  12108. * rec N |-------------------------------------------------------------|
  12109. * rec N | retried MSDUs | successful MSDUs |
  12110. * rec N |-------------------------------------------------------------|
  12111. * rec N | TX duration | failed MSDUs |
  12112. * rec N |-------------------------------------------------------------|
  12113. *
  12114. * where:
  12115. * A = is A-MPDU flag
  12116. * BA = block-ack failure flags
  12117. * BW = bandwidth spec
  12118. * SG = SGI enabled spec
  12119. * S = skipped rate ctrl
  12120. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  12121. *
  12122. * Header
  12123. * ------
  12124. * dword0 - b'0:7 - msg_type : HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12125. * dword0 - b'8:31 - reserved : Reserved for future use
  12126. *
  12127. * payload include below peer_stats information
  12128. * --------------------------------------------
  12129. * @TLV : HTT_PPDU_STATS_INFO_TLV
  12130. * @tx_success_bytes : total successful bytes in the PPDU.
  12131. * @tx_retry_bytes : total retried bytes in the PPDU.
  12132. * @tx_failed_bytes : total failed bytes in the PPDU.
  12133. * @tx_ratecode : rate code used for the PPDU.
  12134. * @is_ampdu : Indicates PPDU is AMPDU or not.
  12135. * @ba_ack_failed : BA/ACK failed for this PPDU
  12136. * b00 -> BA received
  12137. * b01 -> BA failed once
  12138. * b10 -> BA failed twice, when HW retry is enabled.
  12139. * @bw : BW
  12140. * b00 -> 20 MHz
  12141. * b01 -> 40 MHz
  12142. * b10 -> 80 MHz
  12143. * b11 -> 160 MHz (or 80+80)
  12144. * @sg : SGI enabled
  12145. * @s : skipped ratectrl
  12146. * @peer_id : peer id
  12147. * @tx_success_msdus : successful MSDUs
  12148. * @tx_retry_msdus : retried MSDUs
  12149. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  12150. * @tx_duration : Tx duration for the PPDU (microsecond units)
  12151. */
  12152. /**
  12153. * @brief HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID Message
  12154. *
  12155. * @details
  12156. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  12157. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  12158. * This message will only be sent if the backpressure condition has existed
  12159. * continuously for an initial period (100 ms).
  12160. * Repeat messages with updated information will be sent after each
  12161. * subsequent period (100 ms) as long as the backpressure remains unabated.
  12162. * This message indicates the ring id along with current head and tail index
  12163. * locations (i.e. write and read indices).
  12164. * The backpressure time indicates the time in ms for which continous
  12165. * backpressure has been observed in the ring.
  12166. *
  12167. * The message format is as follows:
  12168. *
  12169. * |31 24|23 16|15 8|7 0|
  12170. * |----------------+----------------+----------------+----------------|
  12171. * | ring_id | ring_type | pdev_id | msg_type |
  12172. * |-------------------------------------------------------------------|
  12173. * | tail_idx | head_idx |
  12174. * |-------------------------------------------------------------------|
  12175. * | backpressure_time_ms |
  12176. * |-------------------------------------------------------------------|
  12177. *
  12178. * The message is interpreted as follows:
  12179. * dword0 - b'0:7 - msg_type: This will be set to
  12180. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  12181. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  12182. * 1, 2, 3 indicates pdev_id 0,1,2 and
  12183. the msg is for LMAC ring.
  12184. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  12185. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  12186. * htt_backpressure_lmac_ring_id. This represents
  12187. * the ring id for which continous backpressure is seen
  12188. *
  12189. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  12190. * the ring indicated by the ring_id
  12191. *
  12192. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  12193. * the ring indicated by the ring id
  12194. *
  12195. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  12196. * backpressure has been seen in the ring
  12197. * indicated by the ring_id.
  12198. * Units = milliseconds
  12199. */
  12200. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  12201. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  12202. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  12203. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  12204. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  12205. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  12206. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  12207. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  12208. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  12209. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  12210. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  12211. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  12212. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  12213. do { \
  12214. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  12215. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  12216. } while (0)
  12217. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  12218. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  12219. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  12220. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  12221. do { \
  12222. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  12223. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  12224. } while (0)
  12225. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  12226. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  12227. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  12228. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  12229. do { \
  12230. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  12231. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  12232. } while (0)
  12233. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  12234. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  12235. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  12236. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  12237. do { \
  12238. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  12239. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  12240. } while (0)
  12241. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  12242. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  12243. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  12244. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  12245. do { \
  12246. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  12247. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  12248. } while (0)
  12249. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  12250. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  12251. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  12252. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  12253. do { \
  12254. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  12255. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  12256. } while (0)
  12257. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  12258. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  12259. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  12260. enum htt_backpressure_ring_type {
  12261. HTT_SW_RING_TYPE_UMAC,
  12262. HTT_SW_RING_TYPE_LMAC,
  12263. HTT_SW_RING_TYPE_MAX,
  12264. };
  12265. /* Ring id for which the message is sent to host */
  12266. enum htt_backpressure_umac_ringid {
  12267. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  12268. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  12269. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  12270. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  12271. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  12272. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  12273. HTT_SW_RING_IDX_REO_REO2FW_RING,
  12274. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  12275. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  12276. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  12277. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  12278. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  12279. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  12280. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  12281. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  12282. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  12283. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  12284. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  12285. HTT_SW_UMAC_RING_IDX_MAX,
  12286. };
  12287. enum htt_backpressure_lmac_ringid {
  12288. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  12289. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  12290. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  12291. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  12292. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  12293. HTT_SW_RING_IDX_RXDMA2FW_RING,
  12294. HTT_SW_RING_IDX_RXDMA2SW_RING,
  12295. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  12296. HTT_SW_RING_IDX_RXDMA2REO_RING,
  12297. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  12298. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  12299. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  12300. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  12301. HTT_SW_LMAC_RING_IDX_MAX,
  12302. };
  12303. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  12304. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  12305. pdev_id: 8,
  12306. ring_type: 8, /* htt_backpressure_ring_type */
  12307. /*
  12308. * ring_id holds an enum value from either
  12309. * htt_backpressure_umac_ringid or
  12310. * htt_backpressure_lmac_ringid, based on
  12311. * the ring_type setting.
  12312. */
  12313. ring_id: 8;
  12314. A_UINT16 head_idx;
  12315. A_UINT16 tail_idx;
  12316. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  12317. } POSTPACK;
  12318. /*
  12319. * Defines two 32 bit words that can be used by the target to indicate a per
  12320. * user RU allocation and rate information.
  12321. *
  12322. * This information is currently provided in the "sw_response_reference_ptr"
  12323. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  12324. * "rx_ppdu_end_user_stats" TLV.
  12325. *
  12326. * VALID:
  12327. * The consumer of these words must explicitly check the valid bit,
  12328. * and only attempt interpretation of any of the remaining fields if
  12329. * the valid bit is set to 1.
  12330. *
  12331. * VERSION:
  12332. * The consumer of these words must also explicitly check the version bit,
  12333. * and only use the V0 definition if the VERSION field is set to 0.
  12334. *
  12335. * Version 1 is currently undefined, with the exception of the VALID and
  12336. * VERSION fields.
  12337. *
  12338. * Version 0:
  12339. *
  12340. * The fields below are duplicated per BW.
  12341. *
  12342. * The consumer must determine which BW field to use, based on the UL OFDMA
  12343. * PPDU BW indicated by HW.
  12344. *
  12345. * RU_START: RU26 start index for the user.
  12346. * Note that this is always using the RU26 index, regardless
  12347. * of the actual RU assigned to the user
  12348. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  12349. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  12350. *
  12351. * For example, 20MHz (the value in the top row is RU_START)
  12352. *
  12353. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  12354. * RU Size 1 (52): | | | | | |
  12355. * RU Size 2 (106): | | | |
  12356. * RU Size 3 (242): | |
  12357. *
  12358. * RU_SIZE: Indicates the RU size, as defined by enum
  12359. * htt_ul_ofdma_user_info_ru_size.
  12360. *
  12361. * LDPC: LDPC enabled (if 0, BCC is used)
  12362. *
  12363. * DCM: DCM enabled
  12364. *
  12365. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  12366. * |---------------------------------+--------------------------------|
  12367. * |Ver|Valid| FW internal |
  12368. * |---------------------------------+--------------------------------|
  12369. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  12370. * |---------------------------------+--------------------------------|
  12371. */
  12372. enum htt_ul_ofdma_user_info_ru_size {
  12373. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  12374. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  12375. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  12376. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  12377. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  12378. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  12379. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  12380. };
  12381. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  12382. struct htt_ul_ofdma_user_info_v0 {
  12383. A_UINT32 word0;
  12384. A_UINT32 word1;
  12385. };
  12386. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  12387. A_UINT32 w0_fw_rsvd:30; \
  12388. A_UINT32 w0_valid:1; \
  12389. A_UINT32 w0_version:1;
  12390. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  12391. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12392. };
  12393. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  12394. A_UINT32 w1_nss:3; \
  12395. A_UINT32 w1_mcs:4; \
  12396. A_UINT32 w1_ldpc:1; \
  12397. A_UINT32 w1_dcm:1; \
  12398. A_UINT32 w1_ru_start:7; \
  12399. A_UINT32 w1_ru_size:3; \
  12400. A_UINT32 w1_trig_type:4; \
  12401. A_UINT32 w1_unused:9;
  12402. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  12403. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12404. };
  12405. /* htt_up_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  12406. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  12407. union {
  12408. A_UINT32 word0;
  12409. struct {
  12410. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12411. };
  12412. };
  12413. union {
  12414. A_UINT32 word1;
  12415. struct {
  12416. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12417. };
  12418. };
  12419. } POSTPACK;
  12420. enum HTT_UL_OFDMA_TRIG_TYPE {
  12421. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  12422. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  12423. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  12424. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  12425. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  12426. };
  12427. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  12428. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  12429. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  12430. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  12431. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  12432. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  12433. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  12434. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  12435. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  12436. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  12437. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  12438. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  12439. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  12440. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  12441. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  12442. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  12443. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  12444. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  12445. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  12446. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  12447. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  12448. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  12449. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  12450. /*--- word 0 ---*/
  12451. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  12452. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  12453. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  12454. do { \
  12455. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  12456. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  12457. } while (0)
  12458. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  12459. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  12460. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  12461. do { \
  12462. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  12463. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  12464. } while (0)
  12465. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  12466. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  12467. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  12468. do { \
  12469. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  12470. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  12471. } while (0)
  12472. /*--- word 1 ---*/
  12473. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  12474. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  12475. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  12476. do { \
  12477. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  12478. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  12479. } while (0)
  12480. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  12481. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  12482. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  12483. do { \
  12484. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  12485. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  12486. } while (0)
  12487. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  12488. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  12489. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  12490. do { \
  12491. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  12492. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  12493. } while (0)
  12494. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  12495. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  12496. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  12497. do { \
  12498. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  12499. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  12500. } while (0)
  12501. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  12502. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  12503. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  12504. do { \
  12505. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  12506. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  12507. } while (0)
  12508. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  12509. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  12510. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  12511. do { \
  12512. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  12513. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  12514. } while (0)
  12515. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  12516. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  12517. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  12518. do { \
  12519. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  12520. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  12521. } while (0)
  12522. /**
  12523. * @brief target -> host channel calibration data message
  12524. * @brief host -> target channel calibration data message
  12525. *
  12526. * @details
  12527. * The following field definitions describe the format of the channel
  12528. * calibration data message sent from the target to the host when
  12529. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  12530. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  12531. * The message is defined as htt_chan_caldata_msg followed by a variable
  12532. * number of 32-bit character values.
  12533. *
  12534. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  12535. * |------------------------------------------------------------------|
  12536. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  12537. * |------------------------------------------------------------------|
  12538. * | payload size | mhz |
  12539. * |------------------------------------------------------------------|
  12540. * | center frequency 2 | center frequency 1 |
  12541. * |------------------------------------------------------------------|
  12542. * | check sum |
  12543. * |------------------------------------------------------------------|
  12544. * | payload |
  12545. * |------------------------------------------------------------------|
  12546. * message info field:
  12547. * - MSG_TYPE
  12548. * Bits 7:0
  12549. * Purpose: identifies this as a channel calibration data message
  12550. * Value: HTT_T2H_MSG_TYPE_CHAN_CALDATA (0x15) or
  12551. * HTT_H2T_MSG_TYPE_CHAN_CALDATA (0xb)
  12552. * - SUB_TYPE
  12553. * Bits 11:8
  12554. * Purpose: T2H: indicates whether target is providing chan cal data
  12555. * to the host to store, or requesting that the host
  12556. * download previously-stored data.
  12557. * H2T: indicates whether the host is providing the requested
  12558. * channel cal data, or if it is rejecting the data
  12559. * request because it does not have the requested data.
  12560. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  12561. * - CHKSUM_VALID
  12562. * Bit 12
  12563. * Purpose: indicates if the checksum field is valid
  12564. * value:
  12565. * - FRAG
  12566. * Bit 19:16
  12567. * Purpose: indicates the fragment index for message
  12568. * value: 0 for first fragment, 1 for second fragment, ...
  12569. * - APPEND
  12570. * Bit 20
  12571. * Purpose: indicates if this is the last fragment
  12572. * value: 0 = final fragment, 1 = more fragments will be appended
  12573. *
  12574. * channel and payload size field
  12575. * - MHZ
  12576. * Bits 15:0
  12577. * Purpose: indicates the channel primary frequency
  12578. * Value:
  12579. * - PAYLOAD_SIZE
  12580. * Bits 31:16
  12581. * Purpose: indicates the bytes of calibration data in payload
  12582. * Value:
  12583. *
  12584. * center frequency field
  12585. * - CENTER FREQUENCY 1
  12586. * Bits 15:0
  12587. * Purpose: indicates the channel center frequency
  12588. * Value: channel center frequency, in MHz units
  12589. * - CENTER FREQUENCY 2
  12590. * Bits 31:16
  12591. * Purpose: indicates the secondary channel center frequency,
  12592. * only for 11acvht 80plus80 mode
  12593. * Value: secondary channel center frequeny, in MHz units, if applicable
  12594. *
  12595. * checksum field
  12596. * - CHECK_SUM
  12597. * Bits 31:0
  12598. * Purpose: check the payload data, it is just for this fragment.
  12599. * This is intended for the target to check that the channel
  12600. * calibration data returned by the host is the unmodified data
  12601. * that was previously provided to the host by the target.
  12602. * value: checksum of fragment payload
  12603. */
  12604. PREPACK struct htt_chan_caldata_msg {
  12605. /* DWORD 0: message info */
  12606. A_UINT32
  12607. msg_type: 8,
  12608. sub_type: 4 ,
  12609. chksum_valid: 1, /** 1:valid, 0:invalid */
  12610. reserved1: 3,
  12611. frag_idx: 4, /** fragment index for calibration data */
  12612. appending: 1, /** 0: no fragment appending,
  12613. * 1: extra fragment appending */
  12614. reserved2: 11;
  12615. /* DWORD 1: channel and payload size */
  12616. A_UINT32
  12617. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  12618. payload_size: 16; /** unit: bytes */
  12619. /* DWORD 2: center frequency */
  12620. A_UINT32
  12621. band_center_freq1: 16, /** Center frequency 1 in MHz */
  12622. band_center_freq2: 16; /** Center frequency 2 in MHz,
  12623. * valid only for 11acvht 80plus80 mode */
  12624. /* DWORD 3: check sum */
  12625. A_UINT32 chksum;
  12626. /* variable length for calibration data */
  12627. A_UINT32 payload[1/* or more */];
  12628. } POSTPACK;
  12629. /* T2H SUBTYPE */
  12630. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  12631. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  12632. /* H2T SUBTYPE */
  12633. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  12634. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  12635. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  12636. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  12637. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  12638. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  12639. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  12640. do { \
  12641. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  12642. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  12643. } while (0)
  12644. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  12645. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  12646. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  12647. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  12648. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  12649. do { \
  12650. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  12651. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  12652. } while (0)
  12653. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  12654. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  12655. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  12656. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  12657. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  12658. do { \
  12659. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  12660. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  12661. } while (0)
  12662. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  12663. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  12664. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  12665. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  12666. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  12667. do { \
  12668. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  12669. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  12670. } while (0)
  12671. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  12672. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  12673. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  12674. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  12675. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  12676. do { \
  12677. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  12678. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  12679. } while (0)
  12680. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  12681. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  12682. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  12683. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  12684. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  12685. do { \
  12686. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  12687. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  12688. } while (0)
  12689. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  12690. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  12691. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  12692. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  12693. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  12694. do { \
  12695. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  12696. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  12697. } while (0)
  12698. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  12699. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  12700. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  12701. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  12702. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  12703. do { \
  12704. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  12705. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  12706. } while (0)
  12707. /**
  12708. * @brief - HTT PPDU ID format
  12709. *
  12710. * @details
  12711. * The following field definitions describe the format of the PPDU ID.
  12712. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  12713. *
  12714. * |31 30|29 24| 23| 22|21 19|18 17|16 12|11 0|
  12715. * +---------------------------------------------------------------------------
  12716. * |rsvd |seq_cmd_type|tqm_cmd| rsvd |seq_idx|mac_id| hwq_ id | sch id |
  12717. * +---------------------------------------------------------------------------
  12718. *
  12719. * sch id :Schedule command id
  12720. * Bits [11 : 0] : monotonically increasing counter to track the
  12721. * PPDU posted to a specific transmit queue.
  12722. *
  12723. * hwq_id: Hardware Queue ID.
  12724. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  12725. *
  12726. * mac_id: MAC ID
  12727. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  12728. *
  12729. * seq_idx: Sequence index.
  12730. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  12731. * a particular TXOP.
  12732. *
  12733. * tqm_cmd: HWSCH/TQM flag.
  12734. * Bit [23] : Always set to 0.
  12735. *
  12736. * seq_cmd_type: Sequence command type.
  12737. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  12738. * Refer to enum HTT_STATS_FTYPE for values.
  12739. */
  12740. PREPACK struct htt_ppdu_id {
  12741. A_UINT32
  12742. sch_id: 12,
  12743. hwq_id: 5,
  12744. mac_id: 2,
  12745. seq_idx: 3,
  12746. reserved1: 1,
  12747. tqm_cmd: 1,
  12748. seq_cmd_type: 6,
  12749. reserved2: 2;
  12750. } POSTPACK;
  12751. #define HTT_PPDU_ID_SCH_ID_S 0
  12752. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  12753. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  12754. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  12755. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  12756. do { \
  12757. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  12758. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  12759. } while (0)
  12760. #define HTT_PPDU_ID_HWQ_ID_S 12
  12761. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  12762. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  12763. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  12764. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  12765. do { \
  12766. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  12767. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  12768. } while (0)
  12769. #define HTT_PPDU_ID_MAC_ID_S 17
  12770. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  12771. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  12772. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  12773. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  12774. do { \
  12775. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  12776. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  12777. } while (0)
  12778. #define HTT_PPDU_ID_SEQ_IDX_S 19
  12779. #define HTT_PPDU_ID_SEQ_IDX_M 0x00380000
  12780. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  12781. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  12782. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  12783. do { \
  12784. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  12785. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  12786. } while (0)
  12787. #define HTT_PPDU_ID_TQM_CMD_S 23
  12788. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  12789. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  12790. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  12791. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  12792. do { \
  12793. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  12794. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  12795. } while (0)
  12796. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  12797. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  12798. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  12799. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  12800. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  12801. do { \
  12802. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  12803. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  12804. } while (0)
  12805. #endif