wlan_firmware_service_v01.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  18. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  19. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  20. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  21. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  22. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  23. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  24. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  25. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  26. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  27. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  28. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  29. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  30. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  31. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  32. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  33. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  34. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  35. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  36. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  37. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  38. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  39. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  40. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  41. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  42. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  43. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  44. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  45. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  46. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  47. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  48. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  49. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  50. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  51. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  52. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  53. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  54. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  55. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  56. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  57. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  58. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  59. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  60. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  61. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  62. #define QMI_WLFW_INI_RESP_V01 0x002F
  63. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  64. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  65. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  66. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  67. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  68. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  69. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  70. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  71. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  72. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  73. #define QMI_WLFW_INI_REQ_V01 0x002F
  74. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  75. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  76. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  77. #define QMI_WLFW_CAP_RESP_V01 0x0024
  78. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  79. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  80. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  81. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  82. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  83. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  84. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  85. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  86. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  87. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  88. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  89. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  90. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  91. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  92. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  93. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  94. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  95. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  96. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  97. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  98. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  99. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  100. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  101. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  102. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  103. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  104. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  105. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  106. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  107. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  108. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  109. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  110. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  111. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  112. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  113. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  114. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  115. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  116. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  117. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  118. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  119. #define QMI_WLFW_MAX_NUM_CE_V01 12
  120. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  121. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  122. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  123. #define QMI_WLFW_MAX_STR_LEN_V01 16
  124. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  125. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  126. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  127. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  128. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  129. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  130. enum wlfw_driver_mode_enum_v01 {
  131. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  132. QMI_WLFW_MISSION_V01 = 0,
  133. QMI_WLFW_FTM_V01 = 1,
  134. QMI_WLFW_EPPING_V01 = 2,
  135. QMI_WLFW_WALTEST_V01 = 3,
  136. QMI_WLFW_OFF_V01 = 4,
  137. QMI_WLFW_CCPM_V01 = 5,
  138. QMI_WLFW_QVIT_V01 = 6,
  139. QMI_WLFW_CALIBRATION_V01 = 7,
  140. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  141. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  142. };
  143. enum wlfw_cal_temp_id_enum_v01 {
  144. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  145. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  146. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  147. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  148. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  149. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  150. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  151. };
  152. enum wlfw_pipedir_enum_v01 {
  153. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  154. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  155. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  156. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  157. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  158. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  159. };
  160. enum wlfw_mem_type_enum_v01 {
  161. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  162. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  163. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  164. QMI_WLFW_MEM_BDF_V01 = 2,
  165. QMI_WLFW_MEM_M3_V01 = 3,
  166. QMI_WLFW_MEM_CAL_V01 = 4,
  167. QMI_WLFW_MEM_DPD_V01 = 5,
  168. QMI_WLFW_MEM_QDSS_V01 = 6,
  169. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  170. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  171. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  172. QMI_WLFW_AFC_MEM_V01 = 10,
  173. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  174. };
  175. enum wlfw_qdss_trace_mode_enum_v01 {
  176. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  177. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  178. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  179. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  180. };
  181. enum wlfw_wfc_media_quality_v01 {
  182. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  183. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  184. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  185. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  186. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  187. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  188. };
  189. enum wlfw_soc_wake_enum_v01 {
  190. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  191. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  192. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  193. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  194. };
  195. enum wlfw_host_build_type_v01 {
  196. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  197. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  198. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  199. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  200. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  201. };
  202. enum wlfw_qmi_param_value_v01 {
  203. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  204. QMI_PARAM_INVALID_V01 = 0,
  205. QMI_PARAM_ENABLE_V01 = 1,
  206. QMI_PARAM_DISABLE_V01 = 2,
  207. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  208. };
  209. enum wlfw_rd_card_chain_cap_v01 {
  210. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  211. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  212. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  213. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  214. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  215. };
  216. enum wlfw_pcie_gen_speed_v01 {
  217. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  218. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  219. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  220. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  221. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  222. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  223. };
  224. enum wlfw_power_save_mode_v01 {
  225. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  226. WLFW_POWER_SAVE_ENTER_V01 = 0,
  227. WLFW_POWER_SAVE_EXIT_V01 = 1,
  228. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  229. };
  230. enum wlfw_m3_segment_type_v01 {
  231. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  232. QMI_M3_SEGMENT_INVALID_V01 = 0,
  233. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  234. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  235. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  236. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  237. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  238. QMI_M3_SEGMENT_MAX_V01 = 6,
  239. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  240. };
  241. enum cnss_feature_v01 {
  242. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  243. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  244. CNSS_DRV_SUPPORT_V01 = 1,
  245. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  246. CNSS_QDSS_CFG_MISS_V01 = 3,
  247. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  248. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  249. CNSS_MAX_FEATURE_V01 = 64,
  250. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  251. };
  252. enum wlfw_bdf_dnld_method_v01 {
  253. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  254. WLFW_DIRECT_BDF_COPY_V01 = 0,
  255. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  256. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  257. };
  258. enum wlfw_gpio_info_type_v01 {
  259. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  260. WLAN_EN_GPIO_V01 = 0,
  261. BT_EN_GPIO_V01 = 1,
  262. HOST_SOL_GPIO_V01 = 2,
  263. TARGET_SOL_GPIO_V01 = 3,
  264. GPIO_TYPE_MAX_V01 = 4,
  265. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  266. };
  267. enum wlfw_ini_file_type_v01 {
  268. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  269. WLFW_INI_CFG_FILE_V01 = 0,
  270. WLFW_CONN_ROAM_INI_V01 = 1,
  271. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  272. };
  273. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  274. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  275. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  276. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  277. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  278. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  279. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  280. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  281. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  282. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  283. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  284. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  285. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  286. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  287. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  288. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  289. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  290. u32 pipe_num;
  291. enum wlfw_pipedir_enum_v01 pipe_dir;
  292. u32 nentries;
  293. u32 nbytes_max;
  294. u32 flags;
  295. };
  296. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  297. u32 service_id;
  298. enum wlfw_pipedir_enum_v01 pipe_dir;
  299. u32 pipe_num;
  300. };
  301. struct wlfw_shadow_reg_cfg_s_v01 {
  302. u16 id;
  303. u16 offset;
  304. };
  305. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  306. u32 addr;
  307. };
  308. struct wlfw_rri_over_ddr_cfg_s_v01 {
  309. u32 base_addr_low;
  310. u32 base_addr_high;
  311. };
  312. struct wlfw_msi_cfg_s_v01 {
  313. u16 ce_id;
  314. u16 msi_vector;
  315. };
  316. struct wlfw_memory_region_info_s_v01 {
  317. u64 region_addr;
  318. u32 size;
  319. u8 secure_flag;
  320. };
  321. struct wlfw_mem_cfg_s_v01 {
  322. u64 offset;
  323. u32 size;
  324. u8 secure_flag;
  325. };
  326. struct wlfw_mem_seg_s_v01 {
  327. u32 size;
  328. enum wlfw_mem_type_enum_v01 type;
  329. u32 mem_cfg_len;
  330. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  331. };
  332. struct wlfw_mem_seg_resp_s_v01 {
  333. u64 addr;
  334. u32 size;
  335. enum wlfw_mem_type_enum_v01 type;
  336. u8 restore;
  337. };
  338. struct wlfw_rf_chip_info_s_v01 {
  339. u32 chip_id;
  340. u32 chip_family;
  341. };
  342. struct wlfw_rf_board_info_s_v01 {
  343. u32 board_id;
  344. };
  345. struct wlfw_soc_info_s_v01 {
  346. u32 soc_id;
  347. };
  348. struct wlfw_fw_version_info_s_v01 {
  349. u32 fw_version;
  350. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  351. };
  352. struct wlfw_host_ddr_range_s_v01 {
  353. u64 start;
  354. u64 size;
  355. };
  356. struct wlfw_m3_segment_info_s_v01 {
  357. enum wlfw_m3_segment_type_v01 type;
  358. u64 addr;
  359. u64 size;
  360. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  361. };
  362. struct wlfw_dev_mem_info_s_v01 {
  363. u64 start;
  364. u64 size;
  365. };
  366. struct wlfw_host_mlo_chip_info_s_v01 {
  367. u8 chip_id;
  368. u8 num_local_links;
  369. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  370. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  371. };
  372. struct wlfw_pmu_param_v01 {
  373. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  374. u32 wake_volt_valid;
  375. u32 wake_volt;
  376. u32 sleep_volt_valid;
  377. u32 sleep_volt;
  378. };
  379. struct wlfw_pmu_cfg_v01 {
  380. u32 pmu_param_len;
  381. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  382. };
  383. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  384. u32 addr;
  385. };
  386. struct wlfw_ind_register_req_msg_v01 {
  387. u8 fw_ready_enable_valid;
  388. u8 fw_ready_enable;
  389. u8 initiate_cal_download_enable_valid;
  390. u8 initiate_cal_download_enable;
  391. u8 initiate_cal_update_enable_valid;
  392. u8 initiate_cal_update_enable;
  393. u8 msa_ready_enable_valid;
  394. u8 msa_ready_enable;
  395. u8 pin_connect_result_enable_valid;
  396. u8 pin_connect_result_enable;
  397. u8 client_id_valid;
  398. u32 client_id;
  399. u8 request_mem_enable_valid;
  400. u8 request_mem_enable;
  401. u8 fw_mem_ready_enable_valid;
  402. u8 fw_mem_ready_enable;
  403. u8 fw_init_done_enable_valid;
  404. u8 fw_init_done_enable;
  405. u8 rejuvenate_enable_valid;
  406. u32 rejuvenate_enable;
  407. u8 xo_cal_enable_valid;
  408. u8 xo_cal_enable;
  409. u8 cal_done_enable_valid;
  410. u8 cal_done_enable;
  411. u8 qdss_trace_req_mem_enable_valid;
  412. u8 qdss_trace_req_mem_enable;
  413. u8 qdss_trace_save_enable_valid;
  414. u8 qdss_trace_save_enable;
  415. u8 qdss_trace_free_enable_valid;
  416. u8 qdss_trace_free_enable;
  417. u8 respond_get_info_enable_valid;
  418. u8 respond_get_info_enable;
  419. u8 m3_dump_upload_req_enable_valid;
  420. u8 m3_dump_upload_req_enable;
  421. u8 wfc_call_twt_config_enable_valid;
  422. u8 wfc_call_twt_config_enable;
  423. u8 qdss_mem_ready_enable_valid;
  424. u8 qdss_mem_ready_enable;
  425. u8 m3_dump_upload_segments_req_enable_valid;
  426. u8 m3_dump_upload_segments_req_enable;
  427. };
  428. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 86
  429. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  430. struct wlfw_ind_register_resp_msg_v01 {
  431. struct qmi_response_type_v01 resp;
  432. u8 fw_status_valid;
  433. u64 fw_status;
  434. };
  435. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  436. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  437. struct wlfw_fw_ready_ind_msg_v01 {
  438. char placeholder;
  439. };
  440. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  441. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  442. struct wlfw_msa_ready_ind_msg_v01 {
  443. u8 hang_data_addr_offset_valid;
  444. u32 hang_data_addr_offset;
  445. u8 hang_data_length_valid;
  446. u16 hang_data_length;
  447. };
  448. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  449. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  450. struct wlfw_pin_connect_result_ind_msg_v01 {
  451. u8 pwr_pin_result_valid;
  452. u32 pwr_pin_result;
  453. u8 phy_io_pin_result_valid;
  454. u32 phy_io_pin_result;
  455. u8 rf_pin_result_valid;
  456. u32 rf_pin_result;
  457. };
  458. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  459. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  460. struct wlfw_wlan_mode_req_msg_v01 {
  461. enum wlfw_driver_mode_enum_v01 mode;
  462. u8 hw_debug_valid;
  463. u8 hw_debug;
  464. u8 xo_cal_data_valid;
  465. u8 xo_cal_data;
  466. u8 wlan_en_delay_valid;
  467. u32 wlan_en_delay;
  468. };
  469. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  470. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  471. struct wlfw_wlan_mode_resp_msg_v01 {
  472. struct qmi_response_type_v01 resp;
  473. };
  474. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  475. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  476. struct wlfw_wlan_cfg_req_msg_v01 {
  477. u8 host_version_valid;
  478. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  479. u8 tgt_cfg_valid;
  480. u32 tgt_cfg_len;
  481. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  482. u8 svc_cfg_valid;
  483. u32 svc_cfg_len;
  484. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  485. u8 shadow_reg_valid;
  486. u32 shadow_reg_len;
  487. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  488. u8 shadow_reg_v2_valid;
  489. u32 shadow_reg_v2_len;
  490. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  491. u8 rri_over_ddr_cfg_valid;
  492. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  493. u8 msi_cfg_valid;
  494. u32 msi_cfg_len;
  495. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  496. u8 shadow_reg_v3_valid;
  497. u32 shadow_reg_v3_len;
  498. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  499. };
  500. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  501. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  502. struct wlfw_wlan_cfg_resp_msg_v01 {
  503. struct qmi_response_type_v01 resp;
  504. };
  505. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  506. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  507. struct wlfw_cap_req_msg_v01 {
  508. char placeholder;
  509. };
  510. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  511. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  512. struct wlfw_cap_resp_msg_v01 {
  513. struct qmi_response_type_v01 resp;
  514. u8 chip_info_valid;
  515. struct wlfw_rf_chip_info_s_v01 chip_info;
  516. u8 board_info_valid;
  517. struct wlfw_rf_board_info_s_v01 board_info;
  518. u8 soc_info_valid;
  519. struct wlfw_soc_info_s_v01 soc_info;
  520. u8 fw_version_info_valid;
  521. struct wlfw_fw_version_info_s_v01 fw_version_info;
  522. u8 fw_build_id_valid;
  523. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  524. u8 num_macs_valid;
  525. u8 num_macs;
  526. u8 voltage_mv_valid;
  527. u32 voltage_mv;
  528. u8 time_freq_hz_valid;
  529. u32 time_freq_hz;
  530. u8 otp_version_valid;
  531. u32 otp_version;
  532. u8 eeprom_caldata_read_timeout_valid;
  533. u32 eeprom_caldata_read_timeout;
  534. u8 fw_caps_valid;
  535. u64 fw_caps;
  536. u8 rd_card_chain_cap_valid;
  537. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  538. u8 dev_mem_info_valid;
  539. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  540. u8 foundry_name_valid;
  541. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  542. u8 hang_data_addr_offset_valid;
  543. u32 hang_data_addr_offset;
  544. u8 hang_data_length_valid;
  545. u16 hang_data_length;
  546. u8 bdf_dnld_method_valid;
  547. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  548. u8 hwid_bitmap_valid;
  549. u8 hwid_bitmap;
  550. u8 ol_cpr_cfg_valid;
  551. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  552. u8 regdb_mandatory_valid;
  553. u8 regdb_mandatory;
  554. u8 regdb_support_valid;
  555. u8 regdb_support;
  556. u8 rxgainlut_support_valid;
  557. u8 rxgainlut_support;
  558. };
  559. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1146
  560. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  561. struct wlfw_bdf_download_req_msg_v01 {
  562. u8 valid;
  563. u8 file_id_valid;
  564. enum wlfw_cal_temp_id_enum_v01 file_id;
  565. u8 total_size_valid;
  566. u32 total_size;
  567. u8 seg_id_valid;
  568. u32 seg_id;
  569. u8 data_valid;
  570. u32 data_len;
  571. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  572. u8 end_valid;
  573. u8 end;
  574. u8 bdf_type_valid;
  575. u8 bdf_type;
  576. };
  577. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  578. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  579. struct wlfw_bdf_download_resp_msg_v01 {
  580. struct qmi_response_type_v01 resp;
  581. u8 host_bdf_data_valid;
  582. u64 host_bdf_data;
  583. };
  584. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  585. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  586. struct wlfw_cal_report_req_msg_v01 {
  587. u32 meta_data_len;
  588. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  589. u8 xo_cal_data_valid;
  590. u8 xo_cal_data;
  591. u8 cal_remove_supported_valid;
  592. u8 cal_remove_supported;
  593. u8 cal_file_download_size_valid;
  594. u64 cal_file_download_size;
  595. };
  596. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  597. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  598. struct wlfw_cal_report_resp_msg_v01 {
  599. struct qmi_response_type_v01 resp;
  600. };
  601. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  602. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  603. struct wlfw_initiate_cal_download_ind_msg_v01 {
  604. enum wlfw_cal_temp_id_enum_v01 cal_id;
  605. u8 total_size_valid;
  606. u32 total_size;
  607. u8 cal_data_location_valid;
  608. u32 cal_data_location;
  609. };
  610. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  611. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  612. struct wlfw_cal_download_req_msg_v01 {
  613. u8 valid;
  614. u8 file_id_valid;
  615. enum wlfw_cal_temp_id_enum_v01 file_id;
  616. u8 total_size_valid;
  617. u32 total_size;
  618. u8 seg_id_valid;
  619. u32 seg_id;
  620. u8 data_valid;
  621. u32 data_len;
  622. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  623. u8 end_valid;
  624. u8 end;
  625. u8 cal_data_location_valid;
  626. u32 cal_data_location;
  627. };
  628. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  629. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  630. struct wlfw_cal_download_resp_msg_v01 {
  631. struct qmi_response_type_v01 resp;
  632. };
  633. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  634. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  635. struct wlfw_initiate_cal_update_ind_msg_v01 {
  636. enum wlfw_cal_temp_id_enum_v01 cal_id;
  637. u32 total_size;
  638. u8 cal_data_location_valid;
  639. u32 cal_data_location;
  640. };
  641. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  642. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  643. struct wlfw_cal_update_req_msg_v01 {
  644. enum wlfw_cal_temp_id_enum_v01 cal_id;
  645. u32 seg_id;
  646. };
  647. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  648. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  649. struct wlfw_cal_update_resp_msg_v01 {
  650. struct qmi_response_type_v01 resp;
  651. u8 file_id_valid;
  652. enum wlfw_cal_temp_id_enum_v01 file_id;
  653. u8 total_size_valid;
  654. u32 total_size;
  655. u8 seg_id_valid;
  656. u32 seg_id;
  657. u8 data_valid;
  658. u32 data_len;
  659. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  660. u8 end_valid;
  661. u8 end;
  662. u8 cal_data_location_valid;
  663. u32 cal_data_location;
  664. };
  665. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  666. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  667. struct wlfw_msa_info_req_msg_v01 {
  668. u64 msa_addr;
  669. u32 size;
  670. };
  671. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  672. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  673. struct wlfw_msa_info_resp_msg_v01 {
  674. struct qmi_response_type_v01 resp;
  675. u32 mem_region_info_len;
  676. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  677. };
  678. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  679. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  680. struct wlfw_msa_ready_req_msg_v01 {
  681. char placeholder;
  682. };
  683. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  684. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  685. struct wlfw_msa_ready_resp_msg_v01 {
  686. struct qmi_response_type_v01 resp;
  687. };
  688. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  689. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  690. struct wlfw_ini_req_msg_v01 {
  691. u8 enablefwlog_valid;
  692. u8 enablefwlog;
  693. };
  694. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  695. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  696. struct wlfw_ini_resp_msg_v01 {
  697. struct qmi_response_type_v01 resp;
  698. };
  699. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  700. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  701. struct wlfw_athdiag_read_req_msg_v01 {
  702. u32 offset;
  703. u32 mem_type;
  704. u32 data_len;
  705. };
  706. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  707. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  708. struct wlfw_athdiag_read_resp_msg_v01 {
  709. struct qmi_response_type_v01 resp;
  710. u8 data_valid;
  711. u32 data_len;
  712. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  713. };
  714. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  715. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  716. struct wlfw_athdiag_write_req_msg_v01 {
  717. u32 offset;
  718. u32 mem_type;
  719. u32 data_len;
  720. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  721. };
  722. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  723. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  724. struct wlfw_athdiag_write_resp_msg_v01 {
  725. struct qmi_response_type_v01 resp;
  726. };
  727. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  728. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  729. struct wlfw_vbatt_req_msg_v01 {
  730. u64 voltage_uv;
  731. };
  732. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  733. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  734. struct wlfw_vbatt_resp_msg_v01 {
  735. struct qmi_response_type_v01 resp;
  736. };
  737. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  738. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  739. struct wlfw_mac_addr_req_msg_v01 {
  740. u8 mac_addr_valid;
  741. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  742. };
  743. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  744. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  745. struct wlfw_mac_addr_resp_msg_v01 {
  746. struct qmi_response_type_v01 resp;
  747. };
  748. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  749. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  750. struct wlfw_host_cap_req_msg_v01 {
  751. u8 num_clients_valid;
  752. u32 num_clients;
  753. u8 wake_msi_valid;
  754. u32 wake_msi;
  755. u8 gpios_valid;
  756. u32 gpios_len;
  757. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  758. u8 nm_modem_valid;
  759. u8 nm_modem;
  760. u8 bdf_support_valid;
  761. u8 bdf_support;
  762. u8 bdf_cache_support_valid;
  763. u8 bdf_cache_support;
  764. u8 m3_support_valid;
  765. u8 m3_support;
  766. u8 m3_cache_support_valid;
  767. u8 m3_cache_support;
  768. u8 cal_filesys_support_valid;
  769. u8 cal_filesys_support;
  770. u8 cal_cache_support_valid;
  771. u8 cal_cache_support;
  772. u8 cal_done_valid;
  773. u8 cal_done;
  774. u8 mem_bucket_valid;
  775. u32 mem_bucket;
  776. u8 mem_cfg_mode_valid;
  777. u8 mem_cfg_mode;
  778. u8 cal_duration_valid;
  779. u16 cal_duration;
  780. u8 platform_name_valid;
  781. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  782. u8 ddr_range_valid;
  783. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  784. u8 host_build_type_valid;
  785. enum wlfw_host_build_type_v01 host_build_type;
  786. u8 mlo_capable_valid;
  787. u8 mlo_capable;
  788. u8 mlo_chip_id_valid;
  789. u16 mlo_chip_id;
  790. u8 mlo_group_id_valid;
  791. u8 mlo_group_id;
  792. u8 max_mlo_peer_valid;
  793. u16 max_mlo_peer;
  794. u8 mlo_num_chips_valid;
  795. u8 mlo_num_chips;
  796. u8 mlo_chip_info_valid;
  797. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  798. u8 feature_list_valid;
  799. u64 feature_list;
  800. u8 num_wlan_clients_valid;
  801. u16 num_wlan_clients;
  802. u8 num_wlan_vaps_valid;
  803. u8 num_wlan_vaps;
  804. u8 wake_msi_addr_valid;
  805. u32 wake_msi_addr;
  806. u8 wlan_enable_delay_valid;
  807. u32 wlan_enable_delay;
  808. u8 ddr_type_valid;
  809. u32 ddr_type;
  810. u8 gpio_info_valid;
  811. u32 gpio_info_len;
  812. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  813. u8 fw_ini_cfg_support_valid;
  814. u8 fw_ini_cfg_support;
  815. };
  816. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 491
  817. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  818. struct wlfw_host_cap_resp_msg_v01 {
  819. struct qmi_response_type_v01 resp;
  820. };
  821. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  822. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  823. struct wlfw_request_mem_ind_msg_v01 {
  824. u32 mem_seg_len;
  825. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  826. };
  827. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  828. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  829. struct wlfw_respond_mem_req_msg_v01 {
  830. u32 mem_seg_len;
  831. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  832. };
  833. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  834. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  835. struct wlfw_respond_mem_resp_msg_v01 {
  836. struct qmi_response_type_v01 resp;
  837. };
  838. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 7
  839. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  840. struct wlfw_fw_mem_ready_ind_msg_v01 {
  841. char placeholder;
  842. };
  843. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  844. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  845. struct wlfw_fw_init_done_ind_msg_v01 {
  846. u8 hang_data_addr_offset_valid;
  847. u32 hang_data_addr_offset;
  848. u8 hang_data_length_valid;
  849. u16 hang_data_length;
  850. };
  851. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  852. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  853. struct wlfw_rejuvenate_ind_msg_v01 {
  854. u8 cause_for_rejuvenation_valid;
  855. u8 cause_for_rejuvenation;
  856. u8 requesting_sub_system_valid;
  857. u8 requesting_sub_system;
  858. u8 line_number_valid;
  859. u16 line_number;
  860. u8 function_name_valid;
  861. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  862. };
  863. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  864. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  865. struct wlfw_rejuvenate_ack_req_msg_v01 {
  866. char placeholder;
  867. };
  868. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  869. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  870. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  871. struct qmi_response_type_v01 resp;
  872. };
  873. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  874. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  875. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  876. u8 mask_valid;
  877. u64 mask;
  878. };
  879. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  880. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  881. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  882. struct qmi_response_type_v01 resp;
  883. u8 prev_mask_valid;
  884. u64 prev_mask;
  885. u8 curr_mask_valid;
  886. u64 curr_mask;
  887. };
  888. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  889. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  890. struct wlfw_m3_info_req_msg_v01 {
  891. u64 addr;
  892. u32 size;
  893. };
  894. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  895. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  896. struct wlfw_m3_info_resp_msg_v01 {
  897. struct qmi_response_type_v01 resp;
  898. };
  899. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  900. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  901. struct wlfw_xo_cal_ind_msg_v01 {
  902. u8 xo_cal_data;
  903. };
  904. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  905. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  906. struct wlfw_cal_done_ind_msg_v01 {
  907. u8 cal_file_upload_size_valid;
  908. u64 cal_file_upload_size;
  909. };
  910. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  911. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  912. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  913. u32 mem_seg_len;
  914. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  915. };
  916. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  917. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  918. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  919. u32 mem_seg_len;
  920. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  921. u8 end_valid;
  922. u8 end;
  923. };
  924. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  925. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  926. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  927. struct qmi_response_type_v01 resp;
  928. };
  929. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  930. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  931. struct wlfw_qdss_trace_save_ind_msg_v01 {
  932. u32 source;
  933. u32 total_size;
  934. u8 mem_seg_valid;
  935. u32 mem_seg_len;
  936. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  937. u8 file_name_valid;
  938. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  939. };
  940. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  941. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  942. struct wlfw_qdss_trace_data_req_msg_v01 {
  943. u32 seg_id;
  944. };
  945. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  946. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  947. struct wlfw_qdss_trace_data_resp_msg_v01 {
  948. struct qmi_response_type_v01 resp;
  949. u8 total_size_valid;
  950. u32 total_size;
  951. u8 seg_id_valid;
  952. u32 seg_id;
  953. u8 data_valid;
  954. u32 data_len;
  955. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  956. u8 end_valid;
  957. u8 end;
  958. };
  959. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  960. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  961. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  962. u8 total_size_valid;
  963. u32 total_size;
  964. u8 seg_id_valid;
  965. u32 seg_id;
  966. u8 data_valid;
  967. u32 data_len;
  968. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  969. u8 end_valid;
  970. u8 end;
  971. };
  972. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  973. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  974. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  975. struct qmi_response_type_v01 resp;
  976. };
  977. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  978. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  979. struct wlfw_qdss_trace_mode_req_msg_v01 {
  980. u8 mode_valid;
  981. enum wlfw_qdss_trace_mode_enum_v01 mode;
  982. u8 option_valid;
  983. u64 option;
  984. u8 hw_trc_disable_override_valid;
  985. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  986. };
  987. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  988. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  989. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  990. struct qmi_response_type_v01 resp;
  991. };
  992. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  993. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  994. struct wlfw_qdss_trace_free_ind_msg_v01 {
  995. u8 mem_seg_valid;
  996. u32 mem_seg_len;
  997. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  998. };
  999. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1000. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1001. struct wlfw_shutdown_req_msg_v01 {
  1002. u8 shutdown_valid;
  1003. u8 shutdown;
  1004. };
  1005. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1006. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1007. struct wlfw_shutdown_resp_msg_v01 {
  1008. struct qmi_response_type_v01 resp;
  1009. };
  1010. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1011. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1012. struct wlfw_antenna_switch_req_msg_v01 {
  1013. char placeholder;
  1014. };
  1015. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1016. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1017. struct wlfw_antenna_switch_resp_msg_v01 {
  1018. struct qmi_response_type_v01 resp;
  1019. u8 antenna_valid;
  1020. u64 antenna;
  1021. };
  1022. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1023. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1024. struct wlfw_antenna_grant_req_msg_v01 {
  1025. u8 grant_valid;
  1026. u64 grant;
  1027. };
  1028. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1029. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1030. struct wlfw_antenna_grant_resp_msg_v01 {
  1031. struct qmi_response_type_v01 resp;
  1032. };
  1033. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1034. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1035. struct wlfw_wfc_call_status_req_msg_v01 {
  1036. u32 wfc_call_status_len;
  1037. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1038. u8 wfc_call_active_valid;
  1039. u8 wfc_call_active;
  1040. u8 all_wfc_calls_held_valid;
  1041. u8 all_wfc_calls_held;
  1042. u8 is_wfc_emergency_valid;
  1043. u8 is_wfc_emergency;
  1044. u8 twt_ims_start_valid;
  1045. u64 twt_ims_start;
  1046. u8 twt_ims_int_valid;
  1047. u16 twt_ims_int;
  1048. u8 media_quality_valid;
  1049. enum wlfw_wfc_media_quality_v01 media_quality;
  1050. };
  1051. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1052. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1053. struct wlfw_wfc_call_status_resp_msg_v01 {
  1054. struct qmi_response_type_v01 resp;
  1055. };
  1056. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1057. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1058. struct wlfw_get_info_req_msg_v01 {
  1059. u8 type;
  1060. u32 data_len;
  1061. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1062. };
  1063. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1064. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1065. struct wlfw_get_info_resp_msg_v01 {
  1066. struct qmi_response_type_v01 resp;
  1067. };
  1068. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1069. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1070. struct wlfw_respond_get_info_ind_msg_v01 {
  1071. u32 data_len;
  1072. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1073. u8 type_valid;
  1074. u8 type;
  1075. u8 is_last_valid;
  1076. u8 is_last;
  1077. u8 seq_no_valid;
  1078. u32 seq_no;
  1079. };
  1080. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1081. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1082. struct wlfw_device_info_req_msg_v01 {
  1083. char placeholder;
  1084. };
  1085. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1086. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1087. struct wlfw_device_info_resp_msg_v01 {
  1088. struct qmi_response_type_v01 resp;
  1089. u8 bar_addr_valid;
  1090. u64 bar_addr;
  1091. u8 bar_size_valid;
  1092. u32 bar_size;
  1093. u8 mhi_state_info_addr_valid;
  1094. u64 mhi_state_info_addr;
  1095. u8 mhi_state_info_size_valid;
  1096. u32 mhi_state_info_size;
  1097. };
  1098. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1099. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1100. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1101. u32 pdev_id;
  1102. u64 addr;
  1103. u64 size;
  1104. };
  1105. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1106. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1107. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1108. u32 pdev_id;
  1109. u32 status;
  1110. };
  1111. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1112. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1113. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1114. struct qmi_response_type_v01 resp;
  1115. };
  1116. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1117. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1118. struct wlfw_soc_wake_req_msg_v01 {
  1119. u8 wake_valid;
  1120. enum wlfw_soc_wake_enum_v01 wake;
  1121. };
  1122. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1123. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1124. struct wlfw_soc_wake_resp_msg_v01 {
  1125. struct qmi_response_type_v01 resp;
  1126. };
  1127. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1128. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1129. struct wlfw_power_save_req_msg_v01 {
  1130. u8 power_save_mode_valid;
  1131. enum wlfw_power_save_mode_v01 power_save_mode;
  1132. };
  1133. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1134. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1135. struct wlfw_power_save_resp_msg_v01 {
  1136. struct qmi_response_type_v01 resp;
  1137. };
  1138. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1139. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1140. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1141. u8 twt_sta_start_valid;
  1142. u64 twt_sta_start;
  1143. u8 twt_sta_int_valid;
  1144. u16 twt_sta_int;
  1145. u8 twt_sta_upo_valid;
  1146. u16 twt_sta_upo;
  1147. u8 twt_sta_sp_valid;
  1148. u16 twt_sta_sp;
  1149. u8 twt_sta_dl_valid;
  1150. u16 twt_sta_dl;
  1151. u8 twt_sta_config_changed_valid;
  1152. u8 twt_sta_config_changed;
  1153. };
  1154. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1155. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1156. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1157. char placeholder;
  1158. };
  1159. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1160. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1161. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1162. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1163. };
  1164. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1165. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1166. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1167. struct qmi_response_type_v01 resp;
  1168. };
  1169. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1170. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1171. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1172. u32 pdev_id;
  1173. u32 no_of_valid_segments;
  1174. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1175. };
  1176. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1177. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1178. struct wlfw_subsys_restart_level_req_msg_v01 {
  1179. u8 restart_level_type_valid;
  1180. u8 restart_level_type;
  1181. };
  1182. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1183. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1184. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1185. struct qmi_response_type_v01 resp;
  1186. };
  1187. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1188. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1189. struct wlfw_ini_file_download_req_msg_v01 {
  1190. u8 file_type_valid;
  1191. enum wlfw_ini_file_type_v01 file_type;
  1192. u8 total_size_valid;
  1193. u32 total_size;
  1194. u8 seg_id_valid;
  1195. u32 seg_id;
  1196. u8 data_valid;
  1197. u32 data_len;
  1198. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1199. u8 end_valid;
  1200. u8 end;
  1201. };
  1202. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1203. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1204. struct wlfw_ini_file_download_resp_msg_v01 {
  1205. struct qmi_response_type_v01 resp;
  1206. };
  1207. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1208. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1209. struct wlfw_phy_cap_req_msg_v01 {
  1210. char placeholder;
  1211. };
  1212. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1213. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1214. struct wlfw_phy_cap_resp_msg_v01 {
  1215. struct qmi_response_type_v01 resp;
  1216. u8 num_phy_valid;
  1217. u8 num_phy;
  1218. u8 board_id_valid;
  1219. u32 board_id;
  1220. };
  1221. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 18
  1222. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1223. #endif