pci.c 169 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define MANGO_PATH_PREFIX "mango/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  45. #define DEVICE_MAJOR_VERSION_MASK 0xF
  46. #define WAKE_MSI_NAME "WAKE"
  47. #define DEV_RDDM_TIMEOUT 5000
  48. #define WAKE_EVENT_TIMEOUT 5000
  49. #ifdef CONFIG_CNSS_EMULATION
  50. #define EMULATION_HW 1
  51. #else
  52. #define EMULATION_HW 0
  53. #endif
  54. #define RAMDUMP_SIZE_DEFAULT 0x420000
  55. #define CNSS_256KB_SIZE 0x40000
  56. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  57. static DEFINE_SPINLOCK(pci_link_down_lock);
  58. static DEFINE_SPINLOCK(pci_reg_window_lock);
  59. static DEFINE_SPINLOCK(time_sync_lock);
  60. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  61. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  63. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  64. #define FORCE_WAKE_DELAY_MIN_US 4000
  65. #define FORCE_WAKE_DELAY_MAX_US 6000
  66. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. #define AFC_SLOT_SIZE 0x1000
  74. #define AFC_MAX_SLOT 2
  75. #define AFC_MEM_SIZE (AFC_SLOT_SIZE * AFC_MAX_SLOT)
  76. #define AFC_AUTH_STATUS_OFFSET 1
  77. #define AFC_AUTH_SUCCESS 1
  78. #define AFC_AUTH_ERROR 0
  79. static const struct mhi_channel_config cnss_mhi_channels[] = {
  80. {
  81. .num = 0,
  82. .name = "LOOPBACK",
  83. .num_elements = 32,
  84. .event_ring = 1,
  85. .dir = DMA_TO_DEVICE,
  86. .ee_mask = 0x4,
  87. .pollcfg = 0,
  88. .doorbell = MHI_DB_BRST_DISABLE,
  89. .lpm_notify = false,
  90. .offload_channel = false,
  91. .doorbell_mode_switch = false,
  92. .auto_queue = false,
  93. },
  94. {
  95. .num = 1,
  96. .name = "LOOPBACK",
  97. .num_elements = 32,
  98. .event_ring = 1,
  99. .dir = DMA_FROM_DEVICE,
  100. .ee_mask = 0x4,
  101. .pollcfg = 0,
  102. .doorbell = MHI_DB_BRST_DISABLE,
  103. .lpm_notify = false,
  104. .offload_channel = false,
  105. .doorbell_mode_switch = false,
  106. .auto_queue = false,
  107. },
  108. {
  109. .num = 4,
  110. .name = "DIAG",
  111. .num_elements = 64,
  112. .event_ring = 1,
  113. .dir = DMA_TO_DEVICE,
  114. .ee_mask = 0x4,
  115. .pollcfg = 0,
  116. .doorbell = MHI_DB_BRST_DISABLE,
  117. .lpm_notify = false,
  118. .offload_channel = false,
  119. .doorbell_mode_switch = false,
  120. .auto_queue = false,
  121. },
  122. {
  123. .num = 5,
  124. .name = "DIAG",
  125. .num_elements = 64,
  126. .event_ring = 1,
  127. .dir = DMA_FROM_DEVICE,
  128. .ee_mask = 0x4,
  129. .pollcfg = 0,
  130. .doorbell = MHI_DB_BRST_DISABLE,
  131. .lpm_notify = false,
  132. .offload_channel = false,
  133. .doorbell_mode_switch = false,
  134. .auto_queue = false,
  135. },
  136. {
  137. .num = 20,
  138. .name = "IPCR",
  139. .num_elements = 64,
  140. .event_ring = 1,
  141. .dir = DMA_TO_DEVICE,
  142. .ee_mask = 0x4,
  143. .pollcfg = 0,
  144. .doorbell = MHI_DB_BRST_DISABLE,
  145. .lpm_notify = false,
  146. .offload_channel = false,
  147. .doorbell_mode_switch = false,
  148. .auto_queue = false,
  149. },
  150. {
  151. .num = 21,
  152. .name = "IPCR",
  153. .num_elements = 64,
  154. .event_ring = 1,
  155. .dir = DMA_FROM_DEVICE,
  156. .ee_mask = 0x4,
  157. .pollcfg = 0,
  158. .doorbell = MHI_DB_BRST_DISABLE,
  159. .lpm_notify = false,
  160. .offload_channel = false,
  161. .doorbell_mode_switch = false,
  162. .auto_queue = true,
  163. },
  164. /* All MHI satellite config to be at the end of data struct */
  165. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  166. {
  167. .num = 50,
  168. .name = "ADSP_0",
  169. .num_elements = 64,
  170. .event_ring = 3,
  171. .dir = DMA_BIDIRECTIONAL,
  172. .ee_mask = 0x4,
  173. .pollcfg = 0,
  174. .doorbell = MHI_DB_BRST_DISABLE,
  175. .lpm_notify = false,
  176. .offload_channel = true,
  177. .doorbell_mode_switch = false,
  178. .auto_queue = false,
  179. },
  180. {
  181. .num = 51,
  182. .name = "ADSP_1",
  183. .num_elements = 64,
  184. .event_ring = 3,
  185. .dir = DMA_BIDIRECTIONAL,
  186. .ee_mask = 0x4,
  187. .pollcfg = 0,
  188. .doorbell = MHI_DB_BRST_DISABLE,
  189. .lpm_notify = false,
  190. .offload_channel = true,
  191. .doorbell_mode_switch = false,
  192. .auto_queue = false,
  193. },
  194. {
  195. .num = 70,
  196. .name = "ADSP_2",
  197. .num_elements = 64,
  198. .event_ring = 3,
  199. .dir = DMA_BIDIRECTIONAL,
  200. .ee_mask = 0x4,
  201. .pollcfg = 0,
  202. .doorbell = MHI_DB_BRST_DISABLE,
  203. .lpm_notify = false,
  204. .offload_channel = true,
  205. .doorbell_mode_switch = false,
  206. .auto_queue = false,
  207. },
  208. {
  209. .num = 71,
  210. .name = "ADSP_3",
  211. .num_elements = 64,
  212. .event_ring = 3,
  213. .dir = DMA_BIDIRECTIONAL,
  214. .ee_mask = 0x4,
  215. .pollcfg = 0,
  216. .doorbell = MHI_DB_BRST_DISABLE,
  217. .lpm_notify = false,
  218. .offload_channel = true,
  219. .doorbell_mode_switch = false,
  220. .auto_queue = false,
  221. },
  222. #endif
  223. };
  224. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  225. static struct mhi_event_config cnss_mhi_events[] = {
  226. #else
  227. static const struct mhi_event_config cnss_mhi_events[] = {
  228. #endif
  229. {
  230. .num_elements = 32,
  231. .irq_moderation_ms = 0,
  232. .irq = 1,
  233. .mode = MHI_DB_BRST_DISABLE,
  234. .data_type = MHI_ER_CTRL,
  235. .priority = 0,
  236. .hardware_event = false,
  237. .client_managed = false,
  238. .offload_channel = false,
  239. },
  240. {
  241. .num_elements = 256,
  242. .irq_moderation_ms = 0,
  243. .irq = 2,
  244. .mode = MHI_DB_BRST_DISABLE,
  245. .priority = 1,
  246. .hardware_event = false,
  247. .client_managed = false,
  248. .offload_channel = false,
  249. },
  250. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  251. {
  252. .num_elements = 32,
  253. .irq_moderation_ms = 0,
  254. .irq = 1,
  255. .mode = MHI_DB_BRST_DISABLE,
  256. .data_type = MHI_ER_BW_SCALE,
  257. .priority = 2,
  258. .hardware_event = false,
  259. .client_managed = false,
  260. .offload_channel = false,
  261. },
  262. #endif
  263. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  264. {
  265. .num_elements = 256,
  266. .irq_moderation_ms = 0,
  267. .irq = 2,
  268. .mode = MHI_DB_BRST_DISABLE,
  269. .data_type = MHI_ER_DATA,
  270. .priority = 1,
  271. .hardware_event = false,
  272. .client_managed = true,
  273. .offload_channel = true,
  274. },
  275. #endif
  276. };
  277. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  278. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  279. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  280. #else
  281. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  282. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  283. #endif
  284. static const struct mhi_controller_config cnss_mhi_config_default = {
  285. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  286. .max_channels = 72,
  287. #else
  288. .max_channels = 32,
  289. #endif
  290. .timeout_ms = 10000,
  291. .use_bounce_buf = false,
  292. .buf_len = 0x8000,
  293. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  294. .ch_cfg = cnss_mhi_channels,
  295. .num_events = ARRAY_SIZE(cnss_mhi_events),
  296. .event_cfg = cnss_mhi_events,
  297. .m2_no_db = true,
  298. };
  299. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  300. .max_channels = 32,
  301. .timeout_ms = 10000,
  302. .use_bounce_buf = false,
  303. .buf_len = 0x8000,
  304. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  305. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  306. .ch_cfg = cnss_mhi_channels,
  307. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  308. CNSS_MHI_SATELLITE_EVT_COUNT,
  309. .event_cfg = cnss_mhi_events,
  310. .m2_no_db = true,
  311. };
  312. static struct cnss_pci_reg ce_src[] = {
  313. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  314. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  315. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  316. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  317. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  318. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  319. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  320. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  321. { NULL },
  322. };
  323. static struct cnss_pci_reg ce_dst[] = {
  324. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  325. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  326. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  327. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  328. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  329. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  330. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  331. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  332. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  333. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  334. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  335. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  336. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  337. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  338. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  339. { NULL },
  340. };
  341. static struct cnss_pci_reg ce_cmn[] = {
  342. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  343. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  344. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  345. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  346. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  347. { NULL },
  348. };
  349. static struct cnss_pci_reg qdss_csr[] = {
  350. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  351. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  352. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  353. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  354. { NULL },
  355. };
  356. static struct cnss_pci_reg pci_scratch[] = {
  357. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  358. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  359. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  360. { NULL },
  361. };
  362. /* First field of the structure is the device bit mask. Use
  363. * enum cnss_pci_reg_mask as reference for the value.
  364. */
  365. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  366. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  367. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  368. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  369. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  370. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  371. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  372. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  373. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  374. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  375. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  376. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  377. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  378. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  380. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  381. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  382. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  401. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  402. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  403. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  406. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  407. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  408. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  416. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  417. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  418. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  419. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  420. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  421. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  422. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  423. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  424. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  425. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  426. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  427. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  428. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  429. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  430. };
  431. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  432. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  433. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  434. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  435. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  436. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  437. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  438. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  439. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  440. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  441. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  442. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  443. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  444. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  463. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  464. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  465. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  466. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  467. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  468. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  469. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  470. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  471. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  472. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  473. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  474. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  475. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  476. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  477. };
  478. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  479. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  480. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  481. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  482. {3, 0, WLAON_SW_COLD_RESET, 0},
  483. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  484. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  485. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  486. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  487. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  488. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  489. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  500. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  501. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  502. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  503. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  504. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  505. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  506. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  507. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  508. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  509. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  510. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  511. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  512. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  513. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  514. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  515. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  518. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  519. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  520. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  521. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  522. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  523. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  524. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  527. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  528. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  529. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  530. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  531. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  532. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  533. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  534. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  535. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  536. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  537. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  538. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  539. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  540. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  541. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  542. {3, 0, WLAON_DLY_CONFIG, 0},
  543. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  544. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  545. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  546. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  547. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  548. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  549. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  550. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  551. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  552. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  553. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  554. {3, 0, WLAON_DEBUG, 0},
  555. {3, 0, WLAON_SOC_PARAMETERS, 0},
  556. {3, 0, WLAON_WLPM_SIGNAL, 0},
  557. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  558. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  559. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  560. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  562. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  563. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  564. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  565. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  566. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  567. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  568. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  570. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  571. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  572. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  573. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  574. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  575. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  576. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  577. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  578. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  579. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  580. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  581. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  582. {3, 0, WLAON_WL_AON_SPARE2, 0},
  583. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  584. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  585. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  586. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  587. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  588. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  589. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  590. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  591. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  592. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  593. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  594. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  595. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  596. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  597. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  598. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  599. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  600. {3, 0, WLAON_INTR_STATUS, 0},
  601. {2, 0, WLAON_INTR_ENABLE, 0},
  602. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  603. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  604. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  605. {2, 0, WLAON_DBG_STATUS0, 0},
  606. {2, 0, WLAON_DBG_STATUS1, 0},
  607. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  608. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  609. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  610. };
  611. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  612. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  614. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  619. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  620. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  621. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  622. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  623. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  624. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  625. };
  626. static struct cnss_print_optimize print_optimize;
  627. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  628. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  629. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  630. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  631. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  632. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  633. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  634. {
  635. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  636. }
  637. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  638. {
  639. mhi_dump_sfr(pci_priv->mhi_ctrl);
  640. }
  641. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  642. u32 cookie)
  643. {
  644. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  645. }
  646. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  647. bool notify_clients)
  648. {
  649. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  650. }
  651. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  652. bool notify_clients)
  653. {
  654. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  655. }
  656. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  657. u32 timeout)
  658. {
  659. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  660. }
  661. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  662. int timeout_us, bool in_panic)
  663. {
  664. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  665. timeout_us, in_panic);
  666. }
  667. static void
  668. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  669. int (*cb)(struct mhi_controller *mhi_ctrl,
  670. struct mhi_link_info *link_info))
  671. {
  672. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  673. }
  674. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  675. {
  676. return mhi_force_reset(pci_priv->mhi_ctrl);
  677. }
  678. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  679. phys_addr_t base)
  680. {
  681. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  682. }
  683. #else
  684. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  685. {
  686. }
  687. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  688. {
  689. }
  690. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  691. u32 cookie)
  692. {
  693. return false;
  694. }
  695. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  696. bool notify_clients)
  697. {
  698. return -EOPNOTSUPP;
  699. }
  700. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  701. bool notify_clients)
  702. {
  703. return -EOPNOTSUPP;
  704. }
  705. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  706. u32 timeout)
  707. {
  708. }
  709. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  710. int timeout_us, bool in_panic)
  711. {
  712. return -EOPNOTSUPP;
  713. }
  714. static void
  715. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  716. int (*cb)(struct mhi_controller *mhi_ctrl,
  717. struct mhi_link_info *link_info))
  718. {
  719. }
  720. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  721. {
  722. return -EOPNOTSUPP;
  723. }
  724. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  725. phys_addr_t base)
  726. {
  727. }
  728. #endif /* CONFIG_MHI_BUS_MISC */
  729. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  730. {
  731. u16 device_id;
  732. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  733. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  734. (void *)_RET_IP_);
  735. return -EACCES;
  736. }
  737. if (pci_priv->pci_link_down_ind) {
  738. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  739. return -EIO;
  740. }
  741. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  742. if (device_id != pci_priv->device_id) {
  743. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  744. (void *)_RET_IP_, device_id,
  745. pci_priv->device_id);
  746. return -EIO;
  747. }
  748. return 0;
  749. }
  750. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  751. {
  752. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  753. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  754. u32 window_enable = WINDOW_ENABLE_BIT | window;
  755. u32 val;
  756. writel_relaxed(window_enable, pci_priv->bar +
  757. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  758. if (window != pci_priv->remap_window) {
  759. pci_priv->remap_window = window;
  760. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  761. window_enable);
  762. }
  763. /* Read it back to make sure the write has taken effect */
  764. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  765. if (val != window_enable) {
  766. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  767. window_enable, val);
  768. if (!cnss_pci_check_link_status(pci_priv) &&
  769. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  770. CNSS_ASSERT(0);
  771. }
  772. }
  773. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  774. u32 offset, u32 *val)
  775. {
  776. int ret;
  777. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  778. if (!in_interrupt() && !irqs_disabled()) {
  779. ret = cnss_pci_check_link_status(pci_priv);
  780. if (ret)
  781. return ret;
  782. }
  783. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  784. offset < MAX_UNWINDOWED_ADDRESS) {
  785. *val = readl_relaxed(pci_priv->bar + offset);
  786. return 0;
  787. }
  788. /* If in panic, assumption is kernel panic handler will hold all threads
  789. * and interrupts. Further pci_reg_window_lock could be held before
  790. * panic. So only lock during normal operation.
  791. */
  792. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  793. cnss_pci_select_window(pci_priv, offset);
  794. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  795. (offset & WINDOW_RANGE_MASK));
  796. } else {
  797. spin_lock_bh(&pci_reg_window_lock);
  798. cnss_pci_select_window(pci_priv, offset);
  799. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  800. (offset & WINDOW_RANGE_MASK));
  801. spin_unlock_bh(&pci_reg_window_lock);
  802. }
  803. return 0;
  804. }
  805. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  806. u32 val)
  807. {
  808. int ret;
  809. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  810. if (!in_interrupt() && !irqs_disabled()) {
  811. ret = cnss_pci_check_link_status(pci_priv);
  812. if (ret)
  813. return ret;
  814. }
  815. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  816. offset < MAX_UNWINDOWED_ADDRESS) {
  817. writel_relaxed(val, pci_priv->bar + offset);
  818. return 0;
  819. }
  820. /* Same constraint as PCI register read in panic */
  821. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  822. cnss_pci_select_window(pci_priv, offset);
  823. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  824. (offset & WINDOW_RANGE_MASK));
  825. } else {
  826. spin_lock_bh(&pci_reg_window_lock);
  827. cnss_pci_select_window(pci_priv, offset);
  828. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  829. (offset & WINDOW_RANGE_MASK));
  830. spin_unlock_bh(&pci_reg_window_lock);
  831. }
  832. return 0;
  833. }
  834. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  835. {
  836. struct device *dev = &pci_priv->pci_dev->dev;
  837. int ret;
  838. ret = cnss_pci_force_wake_request_sync(dev,
  839. FORCE_WAKE_DELAY_TIMEOUT_US);
  840. if (ret) {
  841. if (ret != -EAGAIN)
  842. cnss_pr_err("Failed to request force wake\n");
  843. return ret;
  844. }
  845. /* If device's M1 state-change event races here, it can be ignored,
  846. * as the device is expected to immediately move from M2 to M0
  847. * without entering low power state.
  848. */
  849. if (cnss_pci_is_device_awake(dev) != true)
  850. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  851. return 0;
  852. }
  853. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  854. {
  855. struct device *dev = &pci_priv->pci_dev->dev;
  856. int ret;
  857. ret = cnss_pci_force_wake_release(dev);
  858. if (ret && ret != -EAGAIN)
  859. cnss_pr_err("Failed to release force wake\n");
  860. return ret;
  861. }
  862. #if IS_ENABLED(CONFIG_INTERCONNECT)
  863. /**
  864. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  865. * @plat_priv: Platform private data struct
  866. * @bw: bandwidth
  867. * @save: toggle flag to save bandwidth to current_bw_vote
  868. *
  869. * Setup bandwidth votes for configured interconnect paths
  870. *
  871. * Return: 0 for success
  872. */
  873. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  874. u32 bw, bool save)
  875. {
  876. int ret = 0;
  877. struct cnss_bus_bw_info *bus_bw_info;
  878. if (!plat_priv->icc.path_count)
  879. return -EOPNOTSUPP;
  880. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  881. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  882. return -EINVAL;
  883. }
  884. cnss_pr_buf("Bandwidth vote to %d, save %d\n", bw, save);
  885. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  886. ret = icc_set_bw(bus_bw_info->icc_path,
  887. bus_bw_info->cfg_table[bw].avg_bw,
  888. bus_bw_info->cfg_table[bw].peak_bw);
  889. if (ret) {
  890. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  891. bw, ret, bus_bw_info->icc_name,
  892. bus_bw_info->cfg_table[bw].avg_bw,
  893. bus_bw_info->cfg_table[bw].peak_bw);
  894. break;
  895. }
  896. }
  897. if (ret == 0 && save)
  898. plat_priv->icc.current_bw_vote = bw;
  899. return ret;
  900. }
  901. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  902. {
  903. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  904. if (!plat_priv)
  905. return -ENODEV;
  906. if (bandwidth < 0)
  907. return -EINVAL;
  908. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  909. }
  910. #else
  911. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  912. u32 bw, bool save)
  913. {
  914. return 0;
  915. }
  916. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  917. {
  918. return 0;
  919. }
  920. #endif
  921. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  922. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  923. u32 *val, bool raw_access)
  924. {
  925. int ret = 0;
  926. bool do_force_wake_put = true;
  927. if (raw_access) {
  928. ret = cnss_pci_reg_read(pci_priv, offset, val);
  929. goto out;
  930. }
  931. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  932. if (ret)
  933. goto out;
  934. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  935. if (ret < 0)
  936. goto runtime_pm_put;
  937. ret = cnss_pci_force_wake_get(pci_priv);
  938. if (ret)
  939. do_force_wake_put = false;
  940. ret = cnss_pci_reg_read(pci_priv, offset, val);
  941. if (ret) {
  942. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  943. offset, ret);
  944. goto force_wake_put;
  945. }
  946. force_wake_put:
  947. if (do_force_wake_put)
  948. cnss_pci_force_wake_put(pci_priv);
  949. runtime_pm_put:
  950. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  951. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  952. out:
  953. return ret;
  954. }
  955. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  956. u32 val, bool raw_access)
  957. {
  958. int ret = 0;
  959. bool do_force_wake_put = true;
  960. if (raw_access) {
  961. ret = cnss_pci_reg_write(pci_priv, offset, val);
  962. goto out;
  963. }
  964. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  965. if (ret)
  966. goto out;
  967. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  968. if (ret < 0)
  969. goto runtime_pm_put;
  970. ret = cnss_pci_force_wake_get(pci_priv);
  971. if (ret)
  972. do_force_wake_put = false;
  973. ret = cnss_pci_reg_write(pci_priv, offset, val);
  974. if (ret) {
  975. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  976. val, offset, ret);
  977. goto force_wake_put;
  978. }
  979. force_wake_put:
  980. if (do_force_wake_put)
  981. cnss_pci_force_wake_put(pci_priv);
  982. runtime_pm_put:
  983. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  984. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  985. out:
  986. return ret;
  987. }
  988. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  989. {
  990. struct pci_dev *pci_dev = pci_priv->pci_dev;
  991. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  992. bool link_down_or_recovery;
  993. if (!plat_priv)
  994. return -ENODEV;
  995. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  996. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  997. if (save) {
  998. if (link_down_or_recovery) {
  999. pci_priv->saved_state = NULL;
  1000. } else {
  1001. pci_save_state(pci_dev);
  1002. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1003. }
  1004. } else {
  1005. if (link_down_or_recovery) {
  1006. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1007. pci_restore_state(pci_dev);
  1008. } else if (pci_priv->saved_state) {
  1009. pci_load_and_free_saved_state(pci_dev,
  1010. &pci_priv->saved_state);
  1011. pci_restore_state(pci_dev);
  1012. }
  1013. }
  1014. return 0;
  1015. }
  1016. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1017. {
  1018. u16 link_status;
  1019. int ret;
  1020. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1021. &link_status);
  1022. if (ret)
  1023. return ret;
  1024. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1025. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1026. pci_priv->def_link_width =
  1027. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1028. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1029. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1030. pci_priv->def_link_speed, pci_priv->def_link_width);
  1031. return 0;
  1032. }
  1033. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1034. {
  1035. u32 reg_offset, val;
  1036. int i;
  1037. switch (pci_priv->device_id) {
  1038. case QCA6390_DEVICE_ID:
  1039. case QCA6490_DEVICE_ID:
  1040. case KIWI_DEVICE_ID:
  1041. case MANGO_DEVICE_ID:
  1042. break;
  1043. default:
  1044. return;
  1045. }
  1046. if (in_interrupt() || irqs_disabled())
  1047. return;
  1048. if (cnss_pci_check_link_status(pci_priv))
  1049. return;
  1050. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1051. for (i = 0; pci_scratch[i].name; i++) {
  1052. reg_offset = pci_scratch[i].offset;
  1053. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1054. return;
  1055. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1056. pci_scratch[i].name, val);
  1057. }
  1058. }
  1059. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1060. {
  1061. int ret = 0;
  1062. if (!pci_priv)
  1063. return -ENODEV;
  1064. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1065. cnss_pr_info("PCI link is already suspended\n");
  1066. goto out;
  1067. }
  1068. pci_clear_master(pci_priv->pci_dev);
  1069. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1070. if (ret)
  1071. goto out;
  1072. pci_disable_device(pci_priv->pci_dev);
  1073. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1074. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1075. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1076. }
  1077. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1078. pci_priv->drv_connected_last = 0;
  1079. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1080. if (ret)
  1081. goto out;
  1082. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1083. return 0;
  1084. out:
  1085. return ret;
  1086. }
  1087. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1088. {
  1089. int ret = 0;
  1090. if (!pci_priv)
  1091. return -ENODEV;
  1092. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1093. cnss_pr_info("PCI link is already resumed\n");
  1094. goto out;
  1095. }
  1096. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1097. if (ret) {
  1098. ret = -EAGAIN;
  1099. goto out;
  1100. }
  1101. pci_priv->pci_link_state = PCI_LINK_UP;
  1102. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1103. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1104. if (ret) {
  1105. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1106. goto out;
  1107. }
  1108. }
  1109. ret = pci_enable_device(pci_priv->pci_dev);
  1110. if (ret) {
  1111. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1112. goto out;
  1113. }
  1114. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1115. if (ret)
  1116. goto out;
  1117. pci_set_master(pci_priv->pci_dev);
  1118. if (pci_priv->pci_link_down_ind)
  1119. pci_priv->pci_link_down_ind = false;
  1120. return 0;
  1121. out:
  1122. return ret;
  1123. }
  1124. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1125. {
  1126. int ret;
  1127. switch (pci_priv->device_id) {
  1128. case QCA6390_DEVICE_ID:
  1129. case QCA6490_DEVICE_ID:
  1130. case KIWI_DEVICE_ID:
  1131. case MANGO_DEVICE_ID:
  1132. break;
  1133. default:
  1134. return -EOPNOTSUPP;
  1135. }
  1136. /* Always wait here to avoid missing WAKE assert for RDDM
  1137. * before link recovery
  1138. */
  1139. msleep(WAKE_EVENT_TIMEOUT);
  1140. ret = cnss_suspend_pci_link(pci_priv);
  1141. if (ret)
  1142. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1143. ret = cnss_resume_pci_link(pci_priv);
  1144. if (ret) {
  1145. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1146. del_timer(&pci_priv->dev_rddm_timer);
  1147. return ret;
  1148. }
  1149. mod_timer(&pci_priv->dev_rddm_timer,
  1150. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1151. cnss_mhi_debug_reg_dump(pci_priv);
  1152. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1153. return 0;
  1154. }
  1155. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1156. enum cnss_bus_event_type type,
  1157. void *data)
  1158. {
  1159. struct cnss_bus_event bus_event;
  1160. bus_event.etype = type;
  1161. bus_event.event_data = data;
  1162. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1163. }
  1164. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1165. {
  1166. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1167. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1168. unsigned long flags;
  1169. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1170. &plat_priv->ctrl_params.quirks))
  1171. panic("cnss: PCI link is down\n");
  1172. spin_lock_irqsave(&pci_link_down_lock, flags);
  1173. if (pci_priv->pci_link_down_ind) {
  1174. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1175. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1176. return;
  1177. }
  1178. pci_priv->pci_link_down_ind = true;
  1179. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1180. /* Notify MHI about link down*/
  1181. mhi_report_error(pci_priv->mhi_ctrl);
  1182. if (pci_dev->device == QCA6174_DEVICE_ID)
  1183. disable_irq(pci_dev->irq);
  1184. /* Notify bus related event. Now for all supported chips.
  1185. * Here PCIe LINK_DOWN notification taken care.
  1186. * uevent buffer can be extended later, to cover more bus info.
  1187. */
  1188. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1189. cnss_fatal_err("PCI link down, schedule recovery\n");
  1190. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1191. }
  1192. int cnss_pci_link_down(struct device *dev)
  1193. {
  1194. struct pci_dev *pci_dev = to_pci_dev(dev);
  1195. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1196. struct cnss_plat_data *plat_priv = NULL;
  1197. int ret;
  1198. if (!pci_priv) {
  1199. cnss_pr_err("pci_priv is NULL\n");
  1200. return -EINVAL;
  1201. }
  1202. plat_priv = pci_priv->plat_priv;
  1203. if (!plat_priv) {
  1204. cnss_pr_err("plat_priv is NULL\n");
  1205. return -ENODEV;
  1206. }
  1207. if (pci_priv->pci_link_down_ind) {
  1208. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1209. return -EBUSY;
  1210. }
  1211. if (pci_priv->drv_connected_last &&
  1212. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1213. "cnss-enable-self-recovery"))
  1214. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1215. cnss_pr_err("PCI link down is detected by drivers\n");
  1216. ret = cnss_pci_assert_perst(pci_priv);
  1217. if (ret)
  1218. cnss_pci_handle_linkdown(pci_priv);
  1219. return ret;
  1220. }
  1221. EXPORT_SYMBOL(cnss_pci_link_down);
  1222. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1223. {
  1224. struct pci_dev *pci_dev = to_pci_dev(dev);
  1225. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1226. if (!pci_priv) {
  1227. cnss_pr_err("pci_priv is NULL\n");
  1228. return -ENODEV;
  1229. }
  1230. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1231. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1232. return -EACCES;
  1233. }
  1234. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1235. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1236. }
  1237. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1238. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1239. {
  1240. struct cnss_plat_data *plat_priv;
  1241. if (!pci_priv) {
  1242. cnss_pr_err("pci_priv is NULL\n");
  1243. return -ENODEV;
  1244. }
  1245. plat_priv = pci_priv->plat_priv;
  1246. if (!plat_priv) {
  1247. cnss_pr_err("plat_priv is NULL\n");
  1248. return -ENODEV;
  1249. }
  1250. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1251. pci_priv->pci_link_down_ind;
  1252. }
  1253. int cnss_pci_is_device_down(struct device *dev)
  1254. {
  1255. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1256. return cnss_pcie_is_device_down(pci_priv);
  1257. }
  1258. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1259. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1260. {
  1261. spin_lock_bh(&pci_reg_window_lock);
  1262. }
  1263. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1264. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1265. {
  1266. spin_unlock_bh(&pci_reg_window_lock);
  1267. }
  1268. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1269. int cnss_get_pci_slot(struct device *dev)
  1270. {
  1271. struct pci_dev *pci_dev = to_pci_dev(dev);
  1272. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1273. struct cnss_plat_data *plat_priv = NULL;
  1274. if (!pci_priv) {
  1275. cnss_pr_err("pci_priv is NULL\n");
  1276. return -EINVAL;
  1277. }
  1278. plat_priv = pci_priv->plat_priv;
  1279. if (!plat_priv) {
  1280. cnss_pr_err("plat_priv is NULL\n");
  1281. return -ENODEV;
  1282. }
  1283. return plat_priv->rc_num;
  1284. }
  1285. EXPORT_SYMBOL(cnss_get_pci_slot);
  1286. /**
  1287. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1288. * @pci_priv: driver PCI bus context pointer
  1289. *
  1290. * Dump primary and secondary bootloader debug log data. For SBL check the
  1291. * log struct address and size for validity.
  1292. *
  1293. * Return: None
  1294. */
  1295. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1296. {
  1297. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1298. u32 pbl_log_sram_start;
  1299. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1300. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1301. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1302. u32 sbl_log_def_start = SRAM_START;
  1303. u32 sbl_log_def_end = SRAM_END;
  1304. int i;
  1305. switch (pci_priv->device_id) {
  1306. case QCA6390_DEVICE_ID:
  1307. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1308. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1309. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1310. break;
  1311. case QCA6490_DEVICE_ID:
  1312. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1313. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1314. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1315. break;
  1316. case KIWI_DEVICE_ID:
  1317. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1318. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1319. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1320. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1321. break;
  1322. case MANGO_DEVICE_ID:
  1323. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1324. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1325. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1326. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1327. break;
  1328. default:
  1329. return;
  1330. }
  1331. if (cnss_pci_check_link_status(pci_priv))
  1332. return;
  1333. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1334. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1335. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1336. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1337. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1338. &pbl_bootstrap_status);
  1339. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1340. pbl_stage, sbl_log_start, sbl_log_size);
  1341. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1342. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1343. cnss_pr_dbg("Dumping PBL log data\n");
  1344. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1345. mem_addr = pbl_log_sram_start + i;
  1346. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1347. break;
  1348. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1349. }
  1350. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1351. sbl_log_max_size : sbl_log_size);
  1352. if (sbl_log_start < sbl_log_def_start ||
  1353. sbl_log_start > sbl_log_def_end ||
  1354. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1355. cnss_pr_err("Invalid SBL log data\n");
  1356. return;
  1357. }
  1358. cnss_pr_dbg("Dumping SBL log data\n");
  1359. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1360. mem_addr = sbl_log_start + i;
  1361. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1362. break;
  1363. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1364. }
  1365. }
  1366. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1367. {
  1368. struct cnss_plat_data *plat_priv;
  1369. u32 i, mem_addr;
  1370. u32 *dump_ptr;
  1371. plat_priv = pci_priv->plat_priv;
  1372. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1373. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1374. return;
  1375. if (!plat_priv->sram_dump) {
  1376. cnss_pr_err("SRAM dump memory is not allocated\n");
  1377. return;
  1378. }
  1379. if (cnss_pci_check_link_status(pci_priv))
  1380. return;
  1381. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1382. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1383. mem_addr = SRAM_START + i;
  1384. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1385. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1386. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1387. break;
  1388. }
  1389. /* Relinquish CPU after dumping 256KB chunks*/
  1390. if (!(i % CNSS_256KB_SIZE))
  1391. cond_resched();
  1392. }
  1393. }
  1394. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1395. {
  1396. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1397. cnss_fatal_err("MHI power up returns timeout\n");
  1398. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1399. cnss_get_dev_sol_value(plat_priv) > 0) {
  1400. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1401. * high. If RDDM times out, PBL/SBL error region may have been
  1402. * erased so no need to dump them either.
  1403. */
  1404. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1405. !pci_priv->pci_link_down_ind) {
  1406. mod_timer(&pci_priv->dev_rddm_timer,
  1407. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1408. }
  1409. } else {
  1410. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1411. cnss_mhi_debug_reg_dump(pci_priv);
  1412. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1413. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1414. cnss_pci_dump_bl_sram_mem(pci_priv);
  1415. cnss_pci_dump_sram(pci_priv);
  1416. return -ETIMEDOUT;
  1417. }
  1418. return 0;
  1419. }
  1420. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1421. {
  1422. switch (mhi_state) {
  1423. case CNSS_MHI_INIT:
  1424. return "INIT";
  1425. case CNSS_MHI_DEINIT:
  1426. return "DEINIT";
  1427. case CNSS_MHI_POWER_ON:
  1428. return "POWER_ON";
  1429. case CNSS_MHI_POWERING_OFF:
  1430. return "POWERING_OFF";
  1431. case CNSS_MHI_POWER_OFF:
  1432. return "POWER_OFF";
  1433. case CNSS_MHI_FORCE_POWER_OFF:
  1434. return "FORCE_POWER_OFF";
  1435. case CNSS_MHI_SUSPEND:
  1436. return "SUSPEND";
  1437. case CNSS_MHI_RESUME:
  1438. return "RESUME";
  1439. case CNSS_MHI_TRIGGER_RDDM:
  1440. return "TRIGGER_RDDM";
  1441. case CNSS_MHI_RDDM_DONE:
  1442. return "RDDM_DONE";
  1443. default:
  1444. return "UNKNOWN";
  1445. }
  1446. };
  1447. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1448. enum cnss_mhi_state mhi_state)
  1449. {
  1450. switch (mhi_state) {
  1451. case CNSS_MHI_INIT:
  1452. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1453. return 0;
  1454. break;
  1455. case CNSS_MHI_DEINIT:
  1456. case CNSS_MHI_POWER_ON:
  1457. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1458. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1459. return 0;
  1460. break;
  1461. case CNSS_MHI_FORCE_POWER_OFF:
  1462. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1463. return 0;
  1464. break;
  1465. case CNSS_MHI_POWER_OFF:
  1466. case CNSS_MHI_SUSPEND:
  1467. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1468. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1469. return 0;
  1470. break;
  1471. case CNSS_MHI_RESUME:
  1472. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1473. return 0;
  1474. break;
  1475. case CNSS_MHI_TRIGGER_RDDM:
  1476. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1477. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1478. return 0;
  1479. break;
  1480. case CNSS_MHI_RDDM_DONE:
  1481. return 0;
  1482. default:
  1483. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1484. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1485. }
  1486. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1487. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1488. pci_priv->mhi_state);
  1489. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1490. CNSS_ASSERT(0);
  1491. return -EINVAL;
  1492. }
  1493. static int cnss_rddm_trigger_debug(struct cnss_pci_data *pci_priv)
  1494. {
  1495. int read_val, ret;
  1496. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1497. return -EOPNOTSUPP;
  1498. cnss_pr_err("Write GCC Spare with ACE55 Pattern");
  1499. cnss_pci_reg_write(pci_priv, GCC_GCC_SPARE_REG_1, 0xACE55);
  1500. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1501. cnss_pr_err("Read back GCC Spare: 0x%x, ret: %d", read_val, ret);
  1502. ret = cnss_pci_reg_read(pci_priv, GCC_PRE_ARES_DEBUG_TIMER_VAL,
  1503. &read_val);
  1504. cnss_pr_err("Warm reset allowed check: 0x%x, ret: %d", read_val, ret);
  1505. return ret;
  1506. }
  1507. static int cnss_rddm_trigger_check(struct cnss_pci_data *pci_priv)
  1508. {
  1509. int read_val, ret;
  1510. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1511. return -EOPNOTSUPP;
  1512. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1513. cnss_pr_err("Read GCC spare to check reset status: 0x%x, ret: %d",
  1514. read_val, ret);
  1515. return ret;
  1516. }
  1517. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1518. enum cnss_mhi_state mhi_state)
  1519. {
  1520. switch (mhi_state) {
  1521. case CNSS_MHI_INIT:
  1522. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1523. break;
  1524. case CNSS_MHI_DEINIT:
  1525. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1526. break;
  1527. case CNSS_MHI_POWER_ON:
  1528. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1529. break;
  1530. case CNSS_MHI_POWERING_OFF:
  1531. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1532. break;
  1533. case CNSS_MHI_POWER_OFF:
  1534. case CNSS_MHI_FORCE_POWER_OFF:
  1535. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1536. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1537. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1538. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1539. break;
  1540. case CNSS_MHI_SUSPEND:
  1541. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1542. break;
  1543. case CNSS_MHI_RESUME:
  1544. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1545. break;
  1546. case CNSS_MHI_TRIGGER_RDDM:
  1547. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1548. break;
  1549. case CNSS_MHI_RDDM_DONE:
  1550. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1551. break;
  1552. default:
  1553. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1554. }
  1555. }
  1556. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1557. enum cnss_mhi_state mhi_state)
  1558. {
  1559. int ret = 0, retry = 0;
  1560. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1561. return 0;
  1562. if (mhi_state < 0) {
  1563. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1564. return -EINVAL;
  1565. }
  1566. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1567. if (ret)
  1568. goto out;
  1569. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1570. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1571. switch (mhi_state) {
  1572. case CNSS_MHI_INIT:
  1573. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1574. break;
  1575. case CNSS_MHI_DEINIT:
  1576. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1577. ret = 0;
  1578. break;
  1579. case CNSS_MHI_POWER_ON:
  1580. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1581. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1582. /* Only set img_pre_alloc when power up succeeds */
  1583. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1584. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1585. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1586. }
  1587. #endif
  1588. break;
  1589. case CNSS_MHI_POWER_OFF:
  1590. mhi_power_down(pci_priv->mhi_ctrl, true);
  1591. ret = 0;
  1592. break;
  1593. case CNSS_MHI_FORCE_POWER_OFF:
  1594. mhi_power_down(pci_priv->mhi_ctrl, false);
  1595. ret = 0;
  1596. break;
  1597. case CNSS_MHI_SUSPEND:
  1598. retry_mhi_suspend:
  1599. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1600. if (pci_priv->drv_connected_last)
  1601. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1602. else
  1603. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1604. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1605. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1606. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1607. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1608. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1609. goto retry_mhi_suspend;
  1610. }
  1611. break;
  1612. case CNSS_MHI_RESUME:
  1613. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1614. if (pci_priv->drv_connected_last) {
  1615. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1616. if (ret) {
  1617. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1618. break;
  1619. }
  1620. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1621. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1622. } else {
  1623. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1624. }
  1625. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1626. break;
  1627. case CNSS_MHI_TRIGGER_RDDM:
  1628. cnss_rddm_trigger_debug(pci_priv);
  1629. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1630. if (ret) {
  1631. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1632. cnss_pr_dbg("Sending host reset req\n");
  1633. ret = cnss_mhi_force_reset(pci_priv);
  1634. cnss_rddm_trigger_check(pci_priv);
  1635. }
  1636. break;
  1637. case CNSS_MHI_RDDM_DONE:
  1638. break;
  1639. default:
  1640. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1641. ret = -EINVAL;
  1642. }
  1643. if (ret)
  1644. goto out;
  1645. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1646. return 0;
  1647. out:
  1648. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1649. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1650. return ret;
  1651. }
  1652. static int cnss_pci_config_msi_data(struct cnss_pci_data *pci_priv)
  1653. {
  1654. struct msi_desc *msi_desc;
  1655. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1656. msi_desc = irq_get_msi_desc(pci_dev->irq);
  1657. if (!msi_desc) {
  1658. cnss_pr_err("msi_desc is NULL!\n");
  1659. return -EINVAL;
  1660. }
  1661. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  1662. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  1663. return 0;
  1664. }
  1665. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1666. {
  1667. int ret = 0;
  1668. struct cnss_plat_data *plat_priv;
  1669. unsigned int timeout = 0;
  1670. if (!pci_priv) {
  1671. cnss_pr_err("pci_priv is NULL\n");
  1672. return -ENODEV;
  1673. }
  1674. plat_priv = pci_priv->plat_priv;
  1675. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1676. return 0;
  1677. if (MHI_TIMEOUT_OVERWRITE_MS)
  1678. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1679. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1680. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1681. if (ret)
  1682. return ret;
  1683. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1684. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1685. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1686. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1687. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1688. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1689. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1690. mod_timer(&pci_priv->boot_debug_timer,
  1691. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1692. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1693. del_timer_sync(&pci_priv->boot_debug_timer);
  1694. if (ret == 0)
  1695. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1696. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1697. if (ret == -ETIMEDOUT) {
  1698. /* This is a special case needs to be handled that if MHI
  1699. * power on returns -ETIMEDOUT, controller needs to take care
  1700. * the cleanup by calling MHI power down. Force to set the bit
  1701. * for driver internal MHI state to make sure it can be handled
  1702. * properly later.
  1703. */
  1704. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1705. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1706. } else if (!ret) {
  1707. /* kernel may allocate a dummy vector before request_irq and
  1708. * then allocate a real vector when request_irq is called.
  1709. * So get msi_data here again to avoid spurious interrupt
  1710. * as msi_data will configured to srngs.
  1711. */
  1712. if (cnss_pci_is_one_msi(pci_priv))
  1713. ret = cnss_pci_config_msi_data(pci_priv);
  1714. }
  1715. return ret;
  1716. }
  1717. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1718. {
  1719. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1720. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1721. return;
  1722. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1723. cnss_pr_dbg("MHI is already powered off\n");
  1724. return;
  1725. }
  1726. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1727. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1728. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1729. if (!pci_priv->pci_link_down_ind)
  1730. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1731. else
  1732. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1733. }
  1734. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1735. {
  1736. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1737. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1738. return;
  1739. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1740. cnss_pr_dbg("MHI is already deinited\n");
  1741. return;
  1742. }
  1743. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1744. }
  1745. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1746. bool set_vddd4blow, bool set_shutdown,
  1747. bool do_force_wake)
  1748. {
  1749. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1750. int ret;
  1751. u32 val;
  1752. if (!plat_priv->set_wlaon_pwr_ctrl)
  1753. return;
  1754. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1755. pci_priv->pci_link_down_ind)
  1756. return;
  1757. if (do_force_wake)
  1758. if (cnss_pci_force_wake_get(pci_priv))
  1759. return;
  1760. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1761. if (ret) {
  1762. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1763. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1764. goto force_wake_put;
  1765. }
  1766. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1767. WLAON_QFPROM_PWR_CTRL_REG, val);
  1768. if (set_vddd4blow)
  1769. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1770. else
  1771. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1772. if (set_shutdown)
  1773. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1774. else
  1775. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1776. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1777. if (ret) {
  1778. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1779. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1780. goto force_wake_put;
  1781. }
  1782. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1783. WLAON_QFPROM_PWR_CTRL_REG);
  1784. if (set_shutdown)
  1785. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1786. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1787. force_wake_put:
  1788. if (do_force_wake)
  1789. cnss_pci_force_wake_put(pci_priv);
  1790. }
  1791. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1792. u64 *time_us)
  1793. {
  1794. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1795. u32 low, high;
  1796. u64 device_ticks;
  1797. if (!plat_priv->device_freq_hz) {
  1798. cnss_pr_err("Device time clock frequency is not valid\n");
  1799. return -EINVAL;
  1800. }
  1801. switch (pci_priv->device_id) {
  1802. case KIWI_DEVICE_ID:
  1803. case MANGO_DEVICE_ID:
  1804. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1805. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1806. break;
  1807. default:
  1808. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1809. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1810. break;
  1811. }
  1812. device_ticks = (u64)high << 32 | low;
  1813. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1814. *time_us = device_ticks * 10;
  1815. return 0;
  1816. }
  1817. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1818. {
  1819. switch (pci_priv->device_id) {
  1820. case KIWI_DEVICE_ID:
  1821. case MANGO_DEVICE_ID:
  1822. return;
  1823. default:
  1824. break;
  1825. }
  1826. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1827. TIME_SYNC_ENABLE);
  1828. }
  1829. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1830. {
  1831. switch (pci_priv->device_id) {
  1832. case KIWI_DEVICE_ID:
  1833. case MANGO_DEVICE_ID:
  1834. return;
  1835. default:
  1836. break;
  1837. }
  1838. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1839. TIME_SYNC_CLEAR);
  1840. }
  1841. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1842. u32 low, u32 high)
  1843. {
  1844. u32 time_reg_low;
  1845. u32 time_reg_high;
  1846. switch (pci_priv->device_id) {
  1847. case KIWI_DEVICE_ID:
  1848. case MANGO_DEVICE_ID:
  1849. /* Use the next two shadow registers after host's usage */
  1850. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1851. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1852. SHADOW_REG_LEN_BYTES);
  1853. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1854. break;
  1855. default:
  1856. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1857. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1858. break;
  1859. }
  1860. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1861. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1862. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1863. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1864. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1865. time_reg_low, low, time_reg_high, high);
  1866. }
  1867. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1868. {
  1869. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1870. struct device *dev = &pci_priv->pci_dev->dev;
  1871. unsigned long flags = 0;
  1872. u64 host_time_us, device_time_us, offset;
  1873. u32 low, high;
  1874. int ret;
  1875. ret = cnss_pci_prevent_l1(dev);
  1876. if (ret)
  1877. goto out;
  1878. ret = cnss_pci_force_wake_get(pci_priv);
  1879. if (ret)
  1880. goto allow_l1;
  1881. spin_lock_irqsave(&time_sync_lock, flags);
  1882. cnss_pci_clear_time_sync_counter(pci_priv);
  1883. cnss_pci_enable_time_sync_counter(pci_priv);
  1884. host_time_us = cnss_get_host_timestamp(plat_priv);
  1885. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1886. cnss_pci_clear_time_sync_counter(pci_priv);
  1887. spin_unlock_irqrestore(&time_sync_lock, flags);
  1888. if (ret)
  1889. goto force_wake_put;
  1890. if (host_time_us < device_time_us) {
  1891. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1892. host_time_us, device_time_us);
  1893. ret = -EINVAL;
  1894. goto force_wake_put;
  1895. }
  1896. offset = host_time_us - device_time_us;
  1897. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1898. host_time_us, device_time_us, offset);
  1899. low = offset & 0xFFFFFFFF;
  1900. high = offset >> 32;
  1901. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1902. force_wake_put:
  1903. cnss_pci_force_wake_put(pci_priv);
  1904. allow_l1:
  1905. cnss_pci_allow_l1(dev);
  1906. out:
  1907. return ret;
  1908. }
  1909. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1910. {
  1911. struct cnss_pci_data *pci_priv =
  1912. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1913. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1914. unsigned int time_sync_period_ms =
  1915. plat_priv->ctrl_params.time_sync_period;
  1916. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1917. cnss_pr_dbg("Time sync is disabled\n");
  1918. return;
  1919. }
  1920. if (!time_sync_period_ms) {
  1921. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1922. return;
  1923. }
  1924. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1925. return;
  1926. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1927. goto runtime_pm_put;
  1928. mutex_lock(&pci_priv->bus_lock);
  1929. cnss_pci_update_timestamp(pci_priv);
  1930. mutex_unlock(&pci_priv->bus_lock);
  1931. schedule_delayed_work(&pci_priv->time_sync_work,
  1932. msecs_to_jiffies(time_sync_period_ms));
  1933. runtime_pm_put:
  1934. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1935. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1936. }
  1937. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1938. {
  1939. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1940. switch (pci_priv->device_id) {
  1941. case QCA6390_DEVICE_ID:
  1942. case QCA6490_DEVICE_ID:
  1943. case KIWI_DEVICE_ID:
  1944. case MANGO_DEVICE_ID:
  1945. break;
  1946. default:
  1947. return -EOPNOTSUPP;
  1948. }
  1949. if (!plat_priv->device_freq_hz) {
  1950. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1951. return -EINVAL;
  1952. }
  1953. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1954. return 0;
  1955. }
  1956. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1957. {
  1958. switch (pci_priv->device_id) {
  1959. case QCA6390_DEVICE_ID:
  1960. case QCA6490_DEVICE_ID:
  1961. case KIWI_DEVICE_ID:
  1962. case MANGO_DEVICE_ID:
  1963. break;
  1964. default:
  1965. return;
  1966. }
  1967. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1968. }
  1969. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  1970. unsigned int time_sync_period)
  1971. {
  1972. struct cnss_plat_data *plat_priv;
  1973. if (!pci_priv)
  1974. return -ENODEV;
  1975. plat_priv = pci_priv->plat_priv;
  1976. cnss_pci_stop_time_sync_update(pci_priv);
  1977. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  1978. cnss_pci_start_time_sync_update(pci_priv);
  1979. cnss_pr_dbg("WLAN time sync period %u ms\n",
  1980. plat_priv->ctrl_params.time_sync_period);
  1981. return 0;
  1982. }
  1983. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1984. {
  1985. int ret = 0;
  1986. struct cnss_plat_data *plat_priv;
  1987. if (!pci_priv)
  1988. return -ENODEV;
  1989. plat_priv = pci_priv->plat_priv;
  1990. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  1991. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  1992. return -EINVAL;
  1993. }
  1994. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1995. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1996. cnss_pr_dbg("Skip driver probe\n");
  1997. goto out;
  1998. }
  1999. if (!pci_priv->driver_ops) {
  2000. cnss_pr_err("driver_ops is NULL\n");
  2001. ret = -EINVAL;
  2002. goto out;
  2003. }
  2004. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2005. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2006. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2007. pci_priv->pci_device_id);
  2008. if (ret) {
  2009. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2010. ret);
  2011. goto out;
  2012. }
  2013. complete(&plat_priv->recovery_complete);
  2014. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2015. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2016. pci_priv->pci_device_id);
  2017. if (ret) {
  2018. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2019. ret);
  2020. goto out;
  2021. }
  2022. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2023. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2024. complete_all(&plat_priv->power_up_complete);
  2025. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2026. &plat_priv->driver_state)) {
  2027. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2028. pci_priv->pci_device_id);
  2029. if (ret) {
  2030. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2031. ret);
  2032. plat_priv->power_up_error = ret;
  2033. complete_all(&plat_priv->power_up_complete);
  2034. goto out;
  2035. }
  2036. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2037. complete_all(&plat_priv->power_up_complete);
  2038. } else {
  2039. complete(&plat_priv->power_up_complete);
  2040. }
  2041. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2042. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2043. __pm_relax(plat_priv->recovery_ws);
  2044. }
  2045. cnss_pci_start_time_sync_update(pci_priv);
  2046. return 0;
  2047. out:
  2048. return ret;
  2049. }
  2050. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2051. {
  2052. struct cnss_plat_data *plat_priv;
  2053. int ret;
  2054. if (!pci_priv)
  2055. return -ENODEV;
  2056. plat_priv = pci_priv->plat_priv;
  2057. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2058. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2059. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2060. cnss_pr_dbg("Skip driver remove\n");
  2061. return 0;
  2062. }
  2063. if (!pci_priv->driver_ops) {
  2064. cnss_pr_err("driver_ops is NULL\n");
  2065. return -EINVAL;
  2066. }
  2067. cnss_pci_stop_time_sync_update(pci_priv);
  2068. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2069. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2070. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2071. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2072. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2073. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2074. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2075. &plat_priv->driver_state)) {
  2076. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2077. if (ret == -EAGAIN) {
  2078. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2079. &plat_priv->driver_state);
  2080. return ret;
  2081. }
  2082. }
  2083. plat_priv->get_info_cb_ctx = NULL;
  2084. plat_priv->get_info_cb = NULL;
  2085. return 0;
  2086. }
  2087. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2088. int modem_current_status)
  2089. {
  2090. struct cnss_wlan_driver *driver_ops;
  2091. if (!pci_priv)
  2092. return -ENODEV;
  2093. driver_ops = pci_priv->driver_ops;
  2094. if (!driver_ops || !driver_ops->modem_status)
  2095. return -EINVAL;
  2096. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2097. return 0;
  2098. }
  2099. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2100. enum cnss_driver_status status)
  2101. {
  2102. struct cnss_wlan_driver *driver_ops;
  2103. if (!pci_priv)
  2104. return -ENODEV;
  2105. driver_ops = pci_priv->driver_ops;
  2106. if (!driver_ops || !driver_ops->update_status)
  2107. return -EINVAL;
  2108. cnss_pr_dbg("Update driver status: %d\n", status);
  2109. driver_ops->update_status(pci_priv->pci_dev, status);
  2110. return 0;
  2111. }
  2112. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2113. struct cnss_misc_reg *misc_reg,
  2114. u32 misc_reg_size,
  2115. char *reg_name)
  2116. {
  2117. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2118. bool do_force_wake_put = true;
  2119. int i;
  2120. if (!misc_reg)
  2121. return;
  2122. if (in_interrupt() || irqs_disabled())
  2123. return;
  2124. if (cnss_pci_check_link_status(pci_priv))
  2125. return;
  2126. if (cnss_pci_force_wake_get(pci_priv)) {
  2127. /* Continue to dump when device has entered RDDM already */
  2128. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2129. return;
  2130. do_force_wake_put = false;
  2131. }
  2132. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2133. for (i = 0; i < misc_reg_size; i++) {
  2134. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2135. &misc_reg[i].dev_mask))
  2136. continue;
  2137. if (misc_reg[i].wr) {
  2138. if (misc_reg[i].offset ==
  2139. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2140. i >= 1)
  2141. misc_reg[i].val =
  2142. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2143. misc_reg[i - 1].val;
  2144. if (cnss_pci_reg_write(pci_priv,
  2145. misc_reg[i].offset,
  2146. misc_reg[i].val))
  2147. goto force_wake_put;
  2148. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2149. misc_reg[i].val,
  2150. misc_reg[i].offset);
  2151. } else {
  2152. if (cnss_pci_reg_read(pci_priv,
  2153. misc_reg[i].offset,
  2154. &misc_reg[i].val))
  2155. goto force_wake_put;
  2156. }
  2157. }
  2158. force_wake_put:
  2159. if (do_force_wake_put)
  2160. cnss_pci_force_wake_put(pci_priv);
  2161. }
  2162. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2163. {
  2164. if (in_interrupt() || irqs_disabled())
  2165. return;
  2166. if (cnss_pci_check_link_status(pci_priv))
  2167. return;
  2168. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2169. WCSS_REG_SIZE, "wcss");
  2170. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2171. PCIE_REG_SIZE, "pcie");
  2172. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2173. WLAON_REG_SIZE, "wlaon");
  2174. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2175. SYSPM_REG_SIZE, "syspm");
  2176. }
  2177. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2178. {
  2179. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2180. u32 reg_offset;
  2181. bool do_force_wake_put = true;
  2182. if (in_interrupt() || irqs_disabled())
  2183. return;
  2184. if (cnss_pci_check_link_status(pci_priv))
  2185. return;
  2186. if (!pci_priv->debug_reg) {
  2187. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2188. sizeof(*pci_priv->debug_reg)
  2189. * array_size, GFP_KERNEL);
  2190. if (!pci_priv->debug_reg)
  2191. return;
  2192. }
  2193. if (cnss_pci_force_wake_get(pci_priv))
  2194. do_force_wake_put = false;
  2195. cnss_pr_dbg("Start to dump shadow registers\n");
  2196. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2197. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2198. pci_priv->debug_reg[j].offset = reg_offset;
  2199. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2200. &pci_priv->debug_reg[j].val))
  2201. goto force_wake_put;
  2202. }
  2203. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2204. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2205. pci_priv->debug_reg[j].offset = reg_offset;
  2206. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2207. &pci_priv->debug_reg[j].val))
  2208. goto force_wake_put;
  2209. }
  2210. force_wake_put:
  2211. if (do_force_wake_put)
  2212. cnss_pci_force_wake_put(pci_priv);
  2213. }
  2214. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2215. {
  2216. int ret = 0;
  2217. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2218. ret = cnss_power_on_device(plat_priv);
  2219. if (ret) {
  2220. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2221. goto out;
  2222. }
  2223. ret = cnss_resume_pci_link(pci_priv);
  2224. if (ret) {
  2225. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2226. goto power_off;
  2227. }
  2228. ret = cnss_pci_call_driver_probe(pci_priv);
  2229. if (ret)
  2230. goto suspend_link;
  2231. return 0;
  2232. suspend_link:
  2233. cnss_suspend_pci_link(pci_priv);
  2234. power_off:
  2235. cnss_power_off_device(plat_priv);
  2236. out:
  2237. return ret;
  2238. }
  2239. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2240. {
  2241. int ret = 0;
  2242. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2243. cnss_pci_pm_runtime_resume(pci_priv);
  2244. ret = cnss_pci_call_driver_remove(pci_priv);
  2245. if (ret == -EAGAIN)
  2246. goto out;
  2247. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2248. CNSS_BUS_WIDTH_NONE);
  2249. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2250. cnss_pci_set_auto_suspended(pci_priv, 0);
  2251. ret = cnss_suspend_pci_link(pci_priv);
  2252. if (ret)
  2253. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2254. cnss_power_off_device(plat_priv);
  2255. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2256. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2257. out:
  2258. return ret;
  2259. }
  2260. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2261. {
  2262. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2263. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2264. }
  2265. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2266. {
  2267. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2268. struct cnss_ramdump_info *ramdump_info;
  2269. ramdump_info = &plat_priv->ramdump_info;
  2270. if (!ramdump_info->ramdump_size)
  2271. return -EINVAL;
  2272. return cnss_do_ramdump(plat_priv);
  2273. }
  2274. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2275. {
  2276. struct cnss_pci_data *pci_priv;
  2277. struct cnss_wlan_driver *driver_ops;
  2278. pci_priv = plat_priv->bus_priv;
  2279. driver_ops = pci_priv->driver_ops;
  2280. if (driver_ops && driver_ops->get_driver_mode) {
  2281. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2282. cnss_pci_update_fw_name(pci_priv);
  2283. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2284. }
  2285. }
  2286. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2287. {
  2288. int ret = 0;
  2289. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2290. unsigned int timeout;
  2291. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2292. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2293. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2294. cnss_pci_clear_dump_info(pci_priv);
  2295. cnss_pci_power_off_mhi(pci_priv);
  2296. cnss_suspend_pci_link(pci_priv);
  2297. cnss_pci_deinit_mhi(pci_priv);
  2298. cnss_power_off_device(plat_priv);
  2299. }
  2300. /* Clear QMI send usage count during every power up */
  2301. pci_priv->qmi_send_usage_count = 0;
  2302. plat_priv->power_up_error = 0;
  2303. cnss_get_driver_mode_update_fw_name(plat_priv);
  2304. retry:
  2305. ret = cnss_power_on_device(plat_priv);
  2306. if (ret) {
  2307. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2308. goto out;
  2309. }
  2310. ret = cnss_resume_pci_link(pci_priv);
  2311. if (ret) {
  2312. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2313. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2314. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2315. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2316. &plat_priv->ctrl_params.quirks)) {
  2317. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2318. ret = 0;
  2319. goto out;
  2320. }
  2321. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2322. cnss_power_off_device(plat_priv);
  2323. /* Force toggle BT_EN GPIO low */
  2324. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2325. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2326. retry, bt_en_gpio);
  2327. if (bt_en_gpio >= 0)
  2328. gpio_direction_output(bt_en_gpio, 0);
  2329. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2330. gpio_get_value(bt_en_gpio));
  2331. }
  2332. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2333. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2334. cnss_get_input_gpio_value(plat_priv,
  2335. sw_ctrl_gpio));
  2336. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2337. goto retry;
  2338. }
  2339. /* Assert when it reaches maximum retries */
  2340. CNSS_ASSERT(0);
  2341. goto power_off;
  2342. }
  2343. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2344. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2345. ret = cnss_pci_start_mhi(pci_priv);
  2346. if (ret) {
  2347. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2348. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2349. !pci_priv->pci_link_down_ind && timeout) {
  2350. /* Start recovery directly for MHI start failures */
  2351. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2352. CNSS_REASON_DEFAULT);
  2353. }
  2354. return 0;
  2355. }
  2356. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2357. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2358. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2359. return 0;
  2360. }
  2361. cnss_set_pin_connect_status(plat_priv);
  2362. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2363. ret = cnss_pci_call_driver_probe(pci_priv);
  2364. if (ret)
  2365. goto stop_mhi;
  2366. } else if (timeout) {
  2367. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2368. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2369. else
  2370. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2371. mod_timer(&plat_priv->fw_boot_timer,
  2372. jiffies + msecs_to_jiffies(timeout));
  2373. }
  2374. return 0;
  2375. stop_mhi:
  2376. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2377. cnss_pci_power_off_mhi(pci_priv);
  2378. cnss_suspend_pci_link(pci_priv);
  2379. cnss_pci_deinit_mhi(pci_priv);
  2380. power_off:
  2381. cnss_power_off_device(plat_priv);
  2382. out:
  2383. return ret;
  2384. }
  2385. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2386. {
  2387. int ret = 0;
  2388. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2389. int do_force_wake = true;
  2390. cnss_pci_pm_runtime_resume(pci_priv);
  2391. ret = cnss_pci_call_driver_remove(pci_priv);
  2392. if (ret == -EAGAIN)
  2393. goto out;
  2394. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2395. CNSS_BUS_WIDTH_NONE);
  2396. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2397. cnss_pci_set_auto_suspended(pci_priv, 0);
  2398. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2399. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2400. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2401. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2402. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2403. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2404. del_timer(&pci_priv->dev_rddm_timer);
  2405. cnss_pci_collect_dump_info(pci_priv, false);
  2406. CNSS_ASSERT(0);
  2407. }
  2408. if (!cnss_is_device_powered_on(plat_priv)) {
  2409. cnss_pr_dbg("Device is already powered off, ignore\n");
  2410. goto skip_power_off;
  2411. }
  2412. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2413. do_force_wake = false;
  2414. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2415. /* FBC image will be freed after powering off MHI, so skip
  2416. * if RAM dump data is still valid.
  2417. */
  2418. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2419. goto skip_power_off;
  2420. cnss_pci_power_off_mhi(pci_priv);
  2421. ret = cnss_suspend_pci_link(pci_priv);
  2422. if (ret)
  2423. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2424. cnss_pci_deinit_mhi(pci_priv);
  2425. cnss_power_off_device(plat_priv);
  2426. skip_power_off:
  2427. pci_priv->remap_window = 0;
  2428. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2429. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2430. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2431. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2432. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2433. pci_priv->pci_link_down_ind = false;
  2434. }
  2435. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2436. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2437. memset(&print_optimize, 0, sizeof(print_optimize));
  2438. out:
  2439. return ret;
  2440. }
  2441. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2442. {
  2443. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2444. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2445. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2446. plat_priv->driver_state);
  2447. cnss_pci_collect_dump_info(pci_priv, true);
  2448. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2449. }
  2450. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2451. {
  2452. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2453. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2454. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2455. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2456. int ret = 0;
  2457. if (!info_v2->dump_data_valid || !dump_seg ||
  2458. dump_data->nentries == 0)
  2459. return 0;
  2460. ret = cnss_do_elf_ramdump(plat_priv);
  2461. cnss_pci_clear_dump_info(pci_priv);
  2462. cnss_pci_power_off_mhi(pci_priv);
  2463. cnss_suspend_pci_link(pci_priv);
  2464. cnss_pci_deinit_mhi(pci_priv);
  2465. cnss_power_off_device(plat_priv);
  2466. return ret;
  2467. }
  2468. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2469. {
  2470. int ret = 0;
  2471. if (!pci_priv) {
  2472. cnss_pr_err("pci_priv is NULL\n");
  2473. return -ENODEV;
  2474. }
  2475. switch (pci_priv->device_id) {
  2476. case QCA6174_DEVICE_ID:
  2477. ret = cnss_qca6174_powerup(pci_priv);
  2478. break;
  2479. case QCA6290_DEVICE_ID:
  2480. case QCA6390_DEVICE_ID:
  2481. case QCA6490_DEVICE_ID:
  2482. case KIWI_DEVICE_ID:
  2483. case MANGO_DEVICE_ID:
  2484. ret = cnss_qca6290_powerup(pci_priv);
  2485. break;
  2486. default:
  2487. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2488. pci_priv->device_id);
  2489. ret = -ENODEV;
  2490. }
  2491. return ret;
  2492. }
  2493. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2494. {
  2495. int ret = 0;
  2496. if (!pci_priv) {
  2497. cnss_pr_err("pci_priv is NULL\n");
  2498. return -ENODEV;
  2499. }
  2500. switch (pci_priv->device_id) {
  2501. case QCA6174_DEVICE_ID:
  2502. ret = cnss_qca6174_shutdown(pci_priv);
  2503. break;
  2504. case QCA6290_DEVICE_ID:
  2505. case QCA6390_DEVICE_ID:
  2506. case QCA6490_DEVICE_ID:
  2507. case KIWI_DEVICE_ID:
  2508. case MANGO_DEVICE_ID:
  2509. ret = cnss_qca6290_shutdown(pci_priv);
  2510. break;
  2511. default:
  2512. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2513. pci_priv->device_id);
  2514. ret = -ENODEV;
  2515. }
  2516. return ret;
  2517. }
  2518. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2519. {
  2520. int ret = 0;
  2521. if (!pci_priv) {
  2522. cnss_pr_err("pci_priv is NULL\n");
  2523. return -ENODEV;
  2524. }
  2525. switch (pci_priv->device_id) {
  2526. case QCA6174_DEVICE_ID:
  2527. cnss_qca6174_crash_shutdown(pci_priv);
  2528. break;
  2529. case QCA6290_DEVICE_ID:
  2530. case QCA6390_DEVICE_ID:
  2531. case QCA6490_DEVICE_ID:
  2532. case KIWI_DEVICE_ID:
  2533. case MANGO_DEVICE_ID:
  2534. cnss_qca6290_crash_shutdown(pci_priv);
  2535. break;
  2536. default:
  2537. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2538. pci_priv->device_id);
  2539. ret = -ENODEV;
  2540. }
  2541. return ret;
  2542. }
  2543. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2544. {
  2545. int ret = 0;
  2546. if (!pci_priv) {
  2547. cnss_pr_err("pci_priv is NULL\n");
  2548. return -ENODEV;
  2549. }
  2550. switch (pci_priv->device_id) {
  2551. case QCA6174_DEVICE_ID:
  2552. ret = cnss_qca6174_ramdump(pci_priv);
  2553. break;
  2554. case QCA6290_DEVICE_ID:
  2555. case QCA6390_DEVICE_ID:
  2556. case QCA6490_DEVICE_ID:
  2557. case KIWI_DEVICE_ID:
  2558. case MANGO_DEVICE_ID:
  2559. ret = cnss_qca6290_ramdump(pci_priv);
  2560. break;
  2561. default:
  2562. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2563. pci_priv->device_id);
  2564. ret = -ENODEV;
  2565. }
  2566. return ret;
  2567. }
  2568. int cnss_pci_is_drv_connected(struct device *dev)
  2569. {
  2570. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2571. if (!pci_priv)
  2572. return -ENODEV;
  2573. return pci_priv->drv_connected_last;
  2574. }
  2575. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2576. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2577. {
  2578. struct cnss_plat_data *plat_priv =
  2579. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2580. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2581. struct cnss_cal_info *cal_info;
  2582. unsigned int timeout;
  2583. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  2584. return;
  2585. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2586. goto reg_driver;
  2587. } else {
  2588. if (plat_priv->charger_mode) {
  2589. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2590. return;
  2591. }
  2592. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2593. &plat_priv->driver_state)) {
  2594. timeout = cnss_get_timeout(plat_priv,
  2595. CNSS_TIMEOUT_CALIBRATION);
  2596. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2597. timeout / 1000);
  2598. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2599. msecs_to_jiffies(timeout));
  2600. return;
  2601. }
  2602. del_timer(&plat_priv->fw_boot_timer);
  2603. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2604. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2605. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2606. CNSS_ASSERT(0);
  2607. }
  2608. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2609. if (!cal_info)
  2610. return;
  2611. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2612. cnss_driver_event_post(plat_priv,
  2613. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2614. 0, cal_info);
  2615. }
  2616. reg_driver:
  2617. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2618. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2619. return;
  2620. }
  2621. reinit_completion(&plat_priv->power_up_complete);
  2622. cnss_driver_event_post(plat_priv,
  2623. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2624. CNSS_EVENT_SYNC_UNKILLABLE,
  2625. pci_priv->driver_ops);
  2626. }
  2627. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2628. {
  2629. int ret = 0;
  2630. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2631. struct cnss_pci_data *pci_priv;
  2632. const struct pci_device_id *id_table = driver_ops->id_table;
  2633. unsigned int timeout;
  2634. if (!cnss_check_driver_loading_allowed()) {
  2635. cnss_pr_info("No cnss2 dtsi entry present");
  2636. return -ENODEV;
  2637. }
  2638. if (!plat_priv) {
  2639. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2640. return -EAGAIN;
  2641. }
  2642. pci_priv = plat_priv->bus_priv;
  2643. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2644. while (id_table && id_table->device) {
  2645. if (plat_priv->device_id == id_table->device) {
  2646. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2647. driver_ops->chip_version != 2) {
  2648. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2649. return -ENODEV;
  2650. }
  2651. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2652. id_table->device);
  2653. plat_priv->driver_ops = driver_ops;
  2654. return 0;
  2655. }
  2656. id_table++;
  2657. }
  2658. return -ENODEV;
  2659. }
  2660. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2661. cnss_pr_info("pci probe not yet done for register driver\n");
  2662. return -EAGAIN;
  2663. }
  2664. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  2665. cnss_pr_err("Driver has already registered\n");
  2666. return -EEXIST;
  2667. }
  2668. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2669. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2670. return -EINVAL;
  2671. }
  2672. if (!id_table || !pci_dev_present(id_table)) {
  2673. /* id_table pointer will move from pci_dev_present(),
  2674. * so check again using local pointer.
  2675. */
  2676. id_table = driver_ops->id_table;
  2677. while (id_table && id_table->vendor) {
  2678. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2679. id_table->device);
  2680. id_table++;
  2681. }
  2682. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2683. pci_priv->device_id);
  2684. return -ENODEV;
  2685. }
  2686. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2687. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2688. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2689. driver_ops->chip_version,
  2690. plat_priv->device_version.major_version);
  2691. return -ENODEV;
  2692. }
  2693. cnss_get_driver_mode_update_fw_name(plat_priv);
  2694. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2695. if (!plat_priv->cbc_enabled ||
  2696. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2697. goto register_driver;
  2698. pci_priv->driver_ops = driver_ops;
  2699. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2700. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2701. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2702. * until CBC is complete
  2703. */
  2704. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2705. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2706. cnss_wlan_reg_driver_work);
  2707. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2708. msecs_to_jiffies(timeout));
  2709. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2710. return 0;
  2711. register_driver:
  2712. reinit_completion(&plat_priv->power_up_complete);
  2713. ret = cnss_driver_event_post(plat_priv,
  2714. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2715. CNSS_EVENT_SYNC_UNKILLABLE,
  2716. driver_ops);
  2717. return ret;
  2718. }
  2719. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2720. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2721. {
  2722. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2723. int ret = 0;
  2724. unsigned int timeout;
  2725. if (!plat_priv) {
  2726. cnss_pr_err("plat_priv is NULL\n");
  2727. return;
  2728. }
  2729. mutex_lock(&plat_priv->driver_ops_lock);
  2730. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2731. goto skip_wait_power_up;
  2732. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2733. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2734. msecs_to_jiffies(timeout));
  2735. if (!ret) {
  2736. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2737. timeout);
  2738. CNSS_ASSERT(0);
  2739. }
  2740. skip_wait_power_up:
  2741. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2742. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2743. goto skip_wait_recovery;
  2744. reinit_completion(&plat_priv->recovery_complete);
  2745. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2746. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2747. msecs_to_jiffies(timeout));
  2748. if (!ret) {
  2749. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2750. timeout);
  2751. CNSS_ASSERT(0);
  2752. }
  2753. skip_wait_recovery:
  2754. cnss_driver_event_post(plat_priv,
  2755. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2756. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2757. mutex_unlock(&plat_priv->driver_ops_lock);
  2758. }
  2759. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2760. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2761. void *data)
  2762. {
  2763. int ret = 0;
  2764. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2765. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2766. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2767. return -EINVAL;
  2768. }
  2769. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2770. pci_priv->driver_ops = data;
  2771. ret = cnss_pci_dev_powerup(pci_priv);
  2772. if (ret) {
  2773. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2774. pci_priv->driver_ops = NULL;
  2775. } else {
  2776. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2777. }
  2778. return ret;
  2779. }
  2780. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2781. {
  2782. struct cnss_plat_data *plat_priv;
  2783. if (!pci_priv)
  2784. return -EINVAL;
  2785. plat_priv = pci_priv->plat_priv;
  2786. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2787. cnss_pci_dev_shutdown(pci_priv);
  2788. pci_priv->driver_ops = NULL;
  2789. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2790. return 0;
  2791. }
  2792. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2793. {
  2794. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2795. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2796. int ret = 0;
  2797. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2798. if (driver_ops && driver_ops->suspend) {
  2799. ret = driver_ops->suspend(pci_dev, state);
  2800. if (ret) {
  2801. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2802. ret);
  2803. ret = -EAGAIN;
  2804. }
  2805. }
  2806. return ret;
  2807. }
  2808. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2809. {
  2810. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2811. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2812. int ret = 0;
  2813. if (driver_ops && driver_ops->resume) {
  2814. ret = driver_ops->resume(pci_dev);
  2815. if (ret)
  2816. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2817. ret);
  2818. }
  2819. return ret;
  2820. }
  2821. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2822. {
  2823. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2824. int ret = 0;
  2825. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2826. goto out;
  2827. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2828. ret = -EAGAIN;
  2829. goto out;
  2830. }
  2831. if (pci_priv->drv_connected_last)
  2832. goto skip_disable_pci;
  2833. pci_clear_master(pci_dev);
  2834. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2835. pci_disable_device(pci_dev);
  2836. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2837. if (ret)
  2838. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2839. skip_disable_pci:
  2840. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2841. ret = -EAGAIN;
  2842. goto resume_mhi;
  2843. }
  2844. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2845. return 0;
  2846. resume_mhi:
  2847. if (!pci_is_enabled(pci_dev))
  2848. if (pci_enable_device(pci_dev))
  2849. cnss_pr_err("Failed to enable PCI device\n");
  2850. if (pci_priv->saved_state)
  2851. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2852. pci_set_master(pci_dev);
  2853. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2854. out:
  2855. return ret;
  2856. }
  2857. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2858. {
  2859. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2860. int ret = 0;
  2861. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2862. goto out;
  2863. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2864. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2865. cnss_pci_link_down(&pci_dev->dev);
  2866. ret = -EAGAIN;
  2867. goto out;
  2868. }
  2869. pci_priv->pci_link_state = PCI_LINK_UP;
  2870. if (pci_priv->drv_connected_last)
  2871. goto skip_enable_pci;
  2872. ret = pci_enable_device(pci_dev);
  2873. if (ret) {
  2874. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2875. ret);
  2876. goto out;
  2877. }
  2878. if (pci_priv->saved_state)
  2879. cnss_set_pci_config_space(pci_priv,
  2880. RESTORE_PCI_CONFIG_SPACE);
  2881. pci_set_master(pci_dev);
  2882. skip_enable_pci:
  2883. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2884. out:
  2885. return ret;
  2886. }
  2887. static int cnss_pci_suspend(struct device *dev)
  2888. {
  2889. int ret = 0;
  2890. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2891. struct cnss_plat_data *plat_priv;
  2892. if (!pci_priv)
  2893. goto out;
  2894. plat_priv = pci_priv->plat_priv;
  2895. if (!plat_priv)
  2896. goto out;
  2897. if (!cnss_is_device_powered_on(plat_priv))
  2898. goto out;
  2899. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2900. pci_priv->drv_supported) {
  2901. pci_priv->drv_connected_last =
  2902. cnss_pci_get_drv_connected(pci_priv);
  2903. if (!pci_priv->drv_connected_last) {
  2904. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2905. ret = -EAGAIN;
  2906. goto out;
  2907. }
  2908. }
  2909. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2910. ret = cnss_pci_suspend_driver(pci_priv);
  2911. if (ret)
  2912. goto clear_flag;
  2913. if (!pci_priv->disable_pc) {
  2914. mutex_lock(&pci_priv->bus_lock);
  2915. ret = cnss_pci_suspend_bus(pci_priv);
  2916. mutex_unlock(&pci_priv->bus_lock);
  2917. if (ret)
  2918. goto resume_driver;
  2919. }
  2920. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2921. return 0;
  2922. resume_driver:
  2923. cnss_pci_resume_driver(pci_priv);
  2924. clear_flag:
  2925. pci_priv->drv_connected_last = 0;
  2926. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2927. out:
  2928. return ret;
  2929. }
  2930. static int cnss_pci_resume(struct device *dev)
  2931. {
  2932. int ret = 0;
  2933. struct pci_dev *pci_dev = to_pci_dev(dev);
  2934. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2935. struct cnss_plat_data *plat_priv;
  2936. if (!pci_priv)
  2937. goto out;
  2938. plat_priv = pci_priv->plat_priv;
  2939. if (!plat_priv)
  2940. goto out;
  2941. if (pci_priv->pci_link_down_ind)
  2942. goto out;
  2943. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2944. goto out;
  2945. if (!pci_priv->disable_pc) {
  2946. ret = cnss_pci_resume_bus(pci_priv);
  2947. if (ret)
  2948. goto out;
  2949. }
  2950. ret = cnss_pci_resume_driver(pci_priv);
  2951. pci_priv->drv_connected_last = 0;
  2952. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2953. out:
  2954. return ret;
  2955. }
  2956. static int cnss_pci_suspend_noirq(struct device *dev)
  2957. {
  2958. int ret = 0;
  2959. struct pci_dev *pci_dev = to_pci_dev(dev);
  2960. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2961. struct cnss_wlan_driver *driver_ops;
  2962. if (!pci_priv)
  2963. goto out;
  2964. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2965. goto out;
  2966. driver_ops = pci_priv->driver_ops;
  2967. if (driver_ops && driver_ops->suspend_noirq)
  2968. ret = driver_ops->suspend_noirq(pci_dev);
  2969. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2970. !pci_priv->plat_priv->use_pm_domain)
  2971. pci_save_state(pci_dev);
  2972. out:
  2973. return ret;
  2974. }
  2975. static int cnss_pci_resume_noirq(struct device *dev)
  2976. {
  2977. int ret = 0;
  2978. struct pci_dev *pci_dev = to_pci_dev(dev);
  2979. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2980. struct cnss_wlan_driver *driver_ops;
  2981. if (!pci_priv)
  2982. goto out;
  2983. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2984. goto out;
  2985. driver_ops = pci_priv->driver_ops;
  2986. if (driver_ops && driver_ops->resume_noirq &&
  2987. !pci_priv->pci_link_down_ind)
  2988. ret = driver_ops->resume_noirq(pci_dev);
  2989. out:
  2990. return ret;
  2991. }
  2992. static int cnss_pci_runtime_suspend(struct device *dev)
  2993. {
  2994. int ret = 0;
  2995. struct pci_dev *pci_dev = to_pci_dev(dev);
  2996. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2997. struct cnss_plat_data *plat_priv;
  2998. struct cnss_wlan_driver *driver_ops;
  2999. if (!pci_priv)
  3000. return -EAGAIN;
  3001. plat_priv = pci_priv->plat_priv;
  3002. if (!plat_priv)
  3003. return -EAGAIN;
  3004. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3005. return -EAGAIN;
  3006. if (pci_priv->pci_link_down_ind) {
  3007. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3008. return -EAGAIN;
  3009. }
  3010. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3011. pci_priv->drv_supported) {
  3012. pci_priv->drv_connected_last =
  3013. cnss_pci_get_drv_connected(pci_priv);
  3014. if (!pci_priv->drv_connected_last) {
  3015. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3016. return -EAGAIN;
  3017. }
  3018. }
  3019. cnss_pr_vdbg("Runtime suspend start\n");
  3020. driver_ops = pci_priv->driver_ops;
  3021. if (driver_ops && driver_ops->runtime_ops &&
  3022. driver_ops->runtime_ops->runtime_suspend)
  3023. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3024. else
  3025. ret = cnss_auto_suspend(dev);
  3026. if (ret)
  3027. pci_priv->drv_connected_last = 0;
  3028. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3029. return ret;
  3030. }
  3031. static int cnss_pci_runtime_resume(struct device *dev)
  3032. {
  3033. int ret = 0;
  3034. struct pci_dev *pci_dev = to_pci_dev(dev);
  3035. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3036. struct cnss_wlan_driver *driver_ops;
  3037. if (!pci_priv)
  3038. return -EAGAIN;
  3039. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3040. return -EAGAIN;
  3041. if (pci_priv->pci_link_down_ind) {
  3042. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3043. return -EAGAIN;
  3044. }
  3045. cnss_pr_vdbg("Runtime resume start\n");
  3046. driver_ops = pci_priv->driver_ops;
  3047. if (driver_ops && driver_ops->runtime_ops &&
  3048. driver_ops->runtime_ops->runtime_resume)
  3049. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3050. else
  3051. ret = cnss_auto_resume(dev);
  3052. if (!ret)
  3053. pci_priv->drv_connected_last = 0;
  3054. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3055. return ret;
  3056. }
  3057. static int cnss_pci_runtime_idle(struct device *dev)
  3058. {
  3059. cnss_pr_vdbg("Runtime idle\n");
  3060. pm_request_autosuspend(dev);
  3061. return -EBUSY;
  3062. }
  3063. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3064. {
  3065. struct pci_dev *pci_dev = to_pci_dev(dev);
  3066. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3067. int ret = 0;
  3068. if (!pci_priv)
  3069. return -ENODEV;
  3070. ret = cnss_pci_disable_pc(pci_priv, vote);
  3071. if (ret)
  3072. return ret;
  3073. pci_priv->disable_pc = vote;
  3074. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3075. return 0;
  3076. }
  3077. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3078. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3079. enum cnss_rtpm_id id)
  3080. {
  3081. if (id >= RTPM_ID_MAX)
  3082. return;
  3083. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3084. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3085. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3086. cnss_get_host_timestamp(pci_priv->plat_priv);
  3087. }
  3088. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3089. enum cnss_rtpm_id id)
  3090. {
  3091. if (id >= RTPM_ID_MAX)
  3092. return;
  3093. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3094. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3095. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3096. cnss_get_host_timestamp(pci_priv->plat_priv);
  3097. }
  3098. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3099. {
  3100. struct device *dev;
  3101. if (!pci_priv)
  3102. return;
  3103. dev = &pci_priv->pci_dev->dev;
  3104. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3105. atomic_read(&dev->power.usage_count));
  3106. }
  3107. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3108. {
  3109. struct device *dev;
  3110. enum rpm_status status;
  3111. if (!pci_priv)
  3112. return -ENODEV;
  3113. dev = &pci_priv->pci_dev->dev;
  3114. status = dev->power.runtime_status;
  3115. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3116. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3117. (void *)_RET_IP_);
  3118. return pm_request_resume(dev);
  3119. }
  3120. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3121. {
  3122. struct device *dev;
  3123. enum rpm_status status;
  3124. if (!pci_priv)
  3125. return -ENODEV;
  3126. dev = &pci_priv->pci_dev->dev;
  3127. status = dev->power.runtime_status;
  3128. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3129. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3130. (void *)_RET_IP_);
  3131. return pm_runtime_resume(dev);
  3132. }
  3133. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3134. enum cnss_rtpm_id id)
  3135. {
  3136. struct device *dev;
  3137. enum rpm_status status;
  3138. if (!pci_priv)
  3139. return -ENODEV;
  3140. dev = &pci_priv->pci_dev->dev;
  3141. status = dev->power.runtime_status;
  3142. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3143. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3144. (void *)_RET_IP_);
  3145. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3146. return pm_runtime_get(dev);
  3147. }
  3148. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3149. enum cnss_rtpm_id id)
  3150. {
  3151. struct device *dev;
  3152. enum rpm_status status;
  3153. if (!pci_priv)
  3154. return -ENODEV;
  3155. dev = &pci_priv->pci_dev->dev;
  3156. status = dev->power.runtime_status;
  3157. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3158. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3159. (void *)_RET_IP_);
  3160. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3161. return pm_runtime_get_sync(dev);
  3162. }
  3163. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3164. enum cnss_rtpm_id id)
  3165. {
  3166. if (!pci_priv)
  3167. return;
  3168. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3169. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3170. }
  3171. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3172. enum cnss_rtpm_id id)
  3173. {
  3174. struct device *dev;
  3175. if (!pci_priv)
  3176. return -ENODEV;
  3177. dev = &pci_priv->pci_dev->dev;
  3178. if (atomic_read(&dev->power.usage_count) == 0) {
  3179. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3180. return -EINVAL;
  3181. }
  3182. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3183. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3184. }
  3185. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3186. enum cnss_rtpm_id id)
  3187. {
  3188. struct device *dev;
  3189. if (!pci_priv)
  3190. return;
  3191. dev = &pci_priv->pci_dev->dev;
  3192. if (atomic_read(&dev->power.usage_count) == 0) {
  3193. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3194. return;
  3195. }
  3196. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3197. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3198. }
  3199. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3200. {
  3201. if (!pci_priv)
  3202. return;
  3203. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3204. }
  3205. int cnss_auto_suspend(struct device *dev)
  3206. {
  3207. int ret = 0;
  3208. struct pci_dev *pci_dev = to_pci_dev(dev);
  3209. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3210. struct cnss_plat_data *plat_priv;
  3211. if (!pci_priv)
  3212. return -ENODEV;
  3213. plat_priv = pci_priv->plat_priv;
  3214. if (!plat_priv)
  3215. return -ENODEV;
  3216. mutex_lock(&pci_priv->bus_lock);
  3217. if (!pci_priv->qmi_send_usage_count) {
  3218. ret = cnss_pci_suspend_bus(pci_priv);
  3219. if (ret) {
  3220. mutex_unlock(&pci_priv->bus_lock);
  3221. return ret;
  3222. }
  3223. }
  3224. cnss_pci_set_auto_suspended(pci_priv, 1);
  3225. mutex_unlock(&pci_priv->bus_lock);
  3226. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3227. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3228. * current_bw_vote as in resume path we should vote for last used
  3229. * bandwidth vote. Also ignore error if bw voting is not setup.
  3230. */
  3231. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3232. return 0;
  3233. }
  3234. EXPORT_SYMBOL(cnss_auto_suspend);
  3235. int cnss_auto_resume(struct device *dev)
  3236. {
  3237. int ret = 0;
  3238. struct pci_dev *pci_dev = to_pci_dev(dev);
  3239. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3240. struct cnss_plat_data *plat_priv;
  3241. if (!pci_priv)
  3242. return -ENODEV;
  3243. plat_priv = pci_priv->plat_priv;
  3244. if (!plat_priv)
  3245. return -ENODEV;
  3246. mutex_lock(&pci_priv->bus_lock);
  3247. ret = cnss_pci_resume_bus(pci_priv);
  3248. if (ret) {
  3249. mutex_unlock(&pci_priv->bus_lock);
  3250. return ret;
  3251. }
  3252. cnss_pci_set_auto_suspended(pci_priv, 0);
  3253. mutex_unlock(&pci_priv->bus_lock);
  3254. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3255. return 0;
  3256. }
  3257. EXPORT_SYMBOL(cnss_auto_resume);
  3258. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3259. {
  3260. struct pci_dev *pci_dev = to_pci_dev(dev);
  3261. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3262. struct cnss_plat_data *plat_priv;
  3263. struct mhi_controller *mhi_ctrl;
  3264. if (!pci_priv)
  3265. return -ENODEV;
  3266. switch (pci_priv->device_id) {
  3267. case QCA6390_DEVICE_ID:
  3268. case QCA6490_DEVICE_ID:
  3269. case KIWI_DEVICE_ID:
  3270. case MANGO_DEVICE_ID:
  3271. break;
  3272. default:
  3273. return 0;
  3274. }
  3275. mhi_ctrl = pci_priv->mhi_ctrl;
  3276. if (!mhi_ctrl)
  3277. return -EINVAL;
  3278. plat_priv = pci_priv->plat_priv;
  3279. if (!plat_priv)
  3280. return -ENODEV;
  3281. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3282. return -EAGAIN;
  3283. if (timeout_us) {
  3284. /* Busy wait for timeout_us */
  3285. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3286. timeout_us, false);
  3287. } else {
  3288. /* Sleep wait for mhi_ctrl->timeout_ms */
  3289. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3290. }
  3291. }
  3292. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3293. int cnss_pci_force_wake_request(struct device *dev)
  3294. {
  3295. struct pci_dev *pci_dev = to_pci_dev(dev);
  3296. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3297. struct cnss_plat_data *plat_priv;
  3298. struct mhi_controller *mhi_ctrl;
  3299. if (!pci_priv)
  3300. return -ENODEV;
  3301. switch (pci_priv->device_id) {
  3302. case QCA6390_DEVICE_ID:
  3303. case QCA6490_DEVICE_ID:
  3304. case KIWI_DEVICE_ID:
  3305. case MANGO_DEVICE_ID:
  3306. break;
  3307. default:
  3308. return 0;
  3309. }
  3310. mhi_ctrl = pci_priv->mhi_ctrl;
  3311. if (!mhi_ctrl)
  3312. return -EINVAL;
  3313. plat_priv = pci_priv->plat_priv;
  3314. if (!plat_priv)
  3315. return -ENODEV;
  3316. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3317. return -EAGAIN;
  3318. mhi_device_get(mhi_ctrl->mhi_dev);
  3319. return 0;
  3320. }
  3321. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3322. int cnss_pci_is_device_awake(struct device *dev)
  3323. {
  3324. struct pci_dev *pci_dev = to_pci_dev(dev);
  3325. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3326. struct mhi_controller *mhi_ctrl;
  3327. if (!pci_priv)
  3328. return -ENODEV;
  3329. switch (pci_priv->device_id) {
  3330. case QCA6390_DEVICE_ID:
  3331. case QCA6490_DEVICE_ID:
  3332. case KIWI_DEVICE_ID:
  3333. case MANGO_DEVICE_ID:
  3334. break;
  3335. default:
  3336. return 0;
  3337. }
  3338. mhi_ctrl = pci_priv->mhi_ctrl;
  3339. if (!mhi_ctrl)
  3340. return -EINVAL;
  3341. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3342. }
  3343. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3344. int cnss_pci_force_wake_release(struct device *dev)
  3345. {
  3346. struct pci_dev *pci_dev = to_pci_dev(dev);
  3347. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3348. struct cnss_plat_data *plat_priv;
  3349. struct mhi_controller *mhi_ctrl;
  3350. if (!pci_priv)
  3351. return -ENODEV;
  3352. switch (pci_priv->device_id) {
  3353. case QCA6390_DEVICE_ID:
  3354. case QCA6490_DEVICE_ID:
  3355. case KIWI_DEVICE_ID:
  3356. case MANGO_DEVICE_ID:
  3357. break;
  3358. default:
  3359. return 0;
  3360. }
  3361. mhi_ctrl = pci_priv->mhi_ctrl;
  3362. if (!mhi_ctrl)
  3363. return -EINVAL;
  3364. plat_priv = pci_priv->plat_priv;
  3365. if (!plat_priv)
  3366. return -ENODEV;
  3367. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3368. return -EAGAIN;
  3369. mhi_device_put(mhi_ctrl->mhi_dev);
  3370. return 0;
  3371. }
  3372. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3373. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3374. {
  3375. int ret = 0;
  3376. if (!pci_priv)
  3377. return -ENODEV;
  3378. mutex_lock(&pci_priv->bus_lock);
  3379. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3380. !pci_priv->qmi_send_usage_count)
  3381. ret = cnss_pci_resume_bus(pci_priv);
  3382. pci_priv->qmi_send_usage_count++;
  3383. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3384. pci_priv->qmi_send_usage_count);
  3385. mutex_unlock(&pci_priv->bus_lock);
  3386. return ret;
  3387. }
  3388. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3389. {
  3390. int ret = 0;
  3391. if (!pci_priv)
  3392. return -ENODEV;
  3393. mutex_lock(&pci_priv->bus_lock);
  3394. if (pci_priv->qmi_send_usage_count)
  3395. pci_priv->qmi_send_usage_count--;
  3396. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3397. pci_priv->qmi_send_usage_count);
  3398. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3399. !pci_priv->qmi_send_usage_count &&
  3400. !cnss_pcie_is_device_down(pci_priv))
  3401. ret = cnss_pci_suspend_bus(pci_priv);
  3402. mutex_unlock(&pci_priv->bus_lock);
  3403. return ret;
  3404. }
  3405. int cnss_send_buffer_to_afcmem(struct device *dev, char *afcdb, uint32_t len,
  3406. uint8_t slotid)
  3407. {
  3408. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  3409. struct cnss_fw_mem *fw_mem;
  3410. void *mem = NULL;
  3411. int i, ret;
  3412. u32 *status;
  3413. if (!plat_priv)
  3414. return -EINVAL;
  3415. fw_mem = plat_priv->fw_mem;
  3416. if (slotid >= AFC_MAX_SLOT) {
  3417. cnss_pr_err("Invalid slot id %d\n", slotid);
  3418. ret = -EINVAL;
  3419. goto err;
  3420. }
  3421. if (len > AFC_SLOT_SIZE) {
  3422. cnss_pr_err("len %d greater than slot size", len);
  3423. ret = -EINVAL;
  3424. goto err;
  3425. }
  3426. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3427. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  3428. mem = fw_mem[i].va;
  3429. status = mem + (slotid * AFC_SLOT_SIZE);
  3430. break;
  3431. }
  3432. }
  3433. if (!mem) {
  3434. cnss_pr_err("AFC mem is not available\n");
  3435. ret = -ENOMEM;
  3436. goto err;
  3437. }
  3438. memcpy(mem + (slotid * AFC_SLOT_SIZE), afcdb, len);
  3439. if (len < AFC_SLOT_SIZE)
  3440. memset(mem + (slotid * AFC_SLOT_SIZE) + len,
  3441. 0, AFC_SLOT_SIZE - len);
  3442. status[AFC_AUTH_STATUS_OFFSET] = cpu_to_le32(AFC_AUTH_SUCCESS);
  3443. return 0;
  3444. err:
  3445. return ret;
  3446. }
  3447. EXPORT_SYMBOL(cnss_send_buffer_to_afcmem);
  3448. int cnss_reset_afcmem(struct device *dev, uint8_t slotid)
  3449. {
  3450. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  3451. struct cnss_fw_mem *fw_mem;
  3452. void *mem = NULL;
  3453. int i, ret;
  3454. if (!plat_priv)
  3455. return -EINVAL;
  3456. fw_mem = plat_priv->fw_mem;
  3457. if (slotid >= AFC_MAX_SLOT) {
  3458. cnss_pr_err("Invalid slot id %d\n", slotid);
  3459. ret = -EINVAL;
  3460. goto err;
  3461. }
  3462. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3463. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  3464. mem = fw_mem[i].va;
  3465. break;
  3466. }
  3467. }
  3468. if (!mem) {
  3469. cnss_pr_err("AFC mem is not available\n");
  3470. ret = -ENOMEM;
  3471. goto err;
  3472. }
  3473. memset(mem + (slotid * AFC_SLOT_SIZE), 0, AFC_SLOT_SIZE);
  3474. return 0;
  3475. err:
  3476. return ret;
  3477. }
  3478. EXPORT_SYMBOL(cnss_reset_afcmem);
  3479. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3480. {
  3481. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3482. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3483. struct device *dev = &pci_priv->pci_dev->dev;
  3484. int i;
  3485. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3486. if (!fw_mem[i].va && fw_mem[i].size) {
  3487. retry:
  3488. fw_mem[i].va =
  3489. dma_alloc_attrs(dev, fw_mem[i].size,
  3490. &fw_mem[i].pa, GFP_KERNEL,
  3491. fw_mem[i].attrs);
  3492. if (!fw_mem[i].va) {
  3493. if ((fw_mem[i].attrs &
  3494. DMA_ATTR_FORCE_CONTIGUOUS)) {
  3495. fw_mem[i].attrs &=
  3496. ~DMA_ATTR_FORCE_CONTIGUOUS;
  3497. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  3498. fw_mem[i].type);
  3499. goto retry;
  3500. }
  3501. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3502. fw_mem[i].size, fw_mem[i].type);
  3503. CNSS_ASSERT(0);
  3504. return -ENOMEM;
  3505. }
  3506. }
  3507. }
  3508. return 0;
  3509. }
  3510. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3511. {
  3512. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3513. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3514. struct device *dev = &pci_priv->pci_dev->dev;
  3515. int i;
  3516. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3517. if (fw_mem[i].va && fw_mem[i].size) {
  3518. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3519. fw_mem[i].va, &fw_mem[i].pa,
  3520. fw_mem[i].size, fw_mem[i].type);
  3521. dma_free_attrs(dev, fw_mem[i].size,
  3522. fw_mem[i].va, fw_mem[i].pa,
  3523. fw_mem[i].attrs);
  3524. fw_mem[i].va = NULL;
  3525. fw_mem[i].pa = 0;
  3526. fw_mem[i].size = 0;
  3527. fw_mem[i].type = 0;
  3528. }
  3529. }
  3530. plat_priv->fw_mem_seg_len = 0;
  3531. }
  3532. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3533. {
  3534. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3535. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3536. int i, j;
  3537. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3538. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3539. qdss_mem[i].va =
  3540. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3541. qdss_mem[i].size,
  3542. &qdss_mem[i].pa,
  3543. GFP_KERNEL);
  3544. if (!qdss_mem[i].va) {
  3545. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3546. qdss_mem[i].size,
  3547. qdss_mem[i].type, i);
  3548. break;
  3549. }
  3550. }
  3551. }
  3552. /* Best-effort allocation for QDSS trace */
  3553. if (i < plat_priv->qdss_mem_seg_len) {
  3554. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3555. qdss_mem[j].type = 0;
  3556. qdss_mem[j].size = 0;
  3557. }
  3558. plat_priv->qdss_mem_seg_len = i;
  3559. }
  3560. return 0;
  3561. }
  3562. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3563. {
  3564. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3565. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3566. int i;
  3567. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3568. if (qdss_mem[i].va && qdss_mem[i].size) {
  3569. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3570. &qdss_mem[i].pa, qdss_mem[i].size,
  3571. qdss_mem[i].type);
  3572. dma_free_coherent(&pci_priv->pci_dev->dev,
  3573. qdss_mem[i].size, qdss_mem[i].va,
  3574. qdss_mem[i].pa);
  3575. qdss_mem[i].va = NULL;
  3576. qdss_mem[i].pa = 0;
  3577. qdss_mem[i].size = 0;
  3578. qdss_mem[i].type = 0;
  3579. }
  3580. }
  3581. plat_priv->qdss_mem_seg_len = 0;
  3582. }
  3583. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3584. {
  3585. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3586. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3587. char filename[MAX_FIRMWARE_NAME_LEN];
  3588. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3589. const struct firmware *fw_entry;
  3590. int ret = 0;
  3591. /* Use forward compatibility here since for any recent device
  3592. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3593. */
  3594. switch (pci_priv->device_id) {
  3595. case QCA6174_DEVICE_ID:
  3596. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3597. pci_priv->device_id);
  3598. return -EINVAL;
  3599. case QCA6290_DEVICE_ID:
  3600. case QCA6390_DEVICE_ID:
  3601. case QCA6490_DEVICE_ID:
  3602. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3603. break;
  3604. case KIWI_DEVICE_ID:
  3605. case MANGO_DEVICE_ID:
  3606. switch (plat_priv->device_version.major_version) {
  3607. case FW_V2_NUMBER:
  3608. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3609. break;
  3610. default:
  3611. break;
  3612. }
  3613. break;
  3614. default:
  3615. break;
  3616. }
  3617. if (!m3_mem->va && !m3_mem->size) {
  3618. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3619. phy_filename);
  3620. ret = firmware_request_nowarn(&fw_entry, filename,
  3621. &pci_priv->pci_dev->dev);
  3622. if (ret) {
  3623. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3624. return ret;
  3625. }
  3626. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3627. fw_entry->size, &m3_mem->pa,
  3628. GFP_KERNEL);
  3629. if (!m3_mem->va) {
  3630. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3631. fw_entry->size);
  3632. release_firmware(fw_entry);
  3633. return -ENOMEM;
  3634. }
  3635. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3636. m3_mem->size = fw_entry->size;
  3637. release_firmware(fw_entry);
  3638. }
  3639. return 0;
  3640. }
  3641. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3642. {
  3643. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3644. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3645. if (m3_mem->va && m3_mem->size) {
  3646. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3647. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3648. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3649. m3_mem->va, m3_mem->pa);
  3650. }
  3651. m3_mem->va = NULL;
  3652. m3_mem->pa = 0;
  3653. m3_mem->size = 0;
  3654. }
  3655. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3656. {
  3657. struct cnss_plat_data *plat_priv;
  3658. if (!pci_priv)
  3659. return;
  3660. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3661. plat_priv = pci_priv->plat_priv;
  3662. if (!plat_priv)
  3663. return;
  3664. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3665. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3666. return;
  3667. }
  3668. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3669. CNSS_REASON_TIMEOUT);
  3670. }
  3671. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3672. {
  3673. pci_priv->iommu_domain = NULL;
  3674. }
  3675. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3676. {
  3677. if (!pci_priv)
  3678. return -ENODEV;
  3679. if (!pci_priv->smmu_iova_len)
  3680. return -EINVAL;
  3681. *addr = pci_priv->smmu_iova_start;
  3682. *size = pci_priv->smmu_iova_len;
  3683. return 0;
  3684. }
  3685. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3686. {
  3687. if (!pci_priv)
  3688. return -ENODEV;
  3689. if (!pci_priv->smmu_iova_ipa_len)
  3690. return -EINVAL;
  3691. *addr = pci_priv->smmu_iova_ipa_start;
  3692. *size = pci_priv->smmu_iova_ipa_len;
  3693. return 0;
  3694. }
  3695. bool cnss_pci_is_smmu_s1_enabled(struct cnss_pci_data *pci_priv)
  3696. {
  3697. if (pci_priv)
  3698. return pci_priv->smmu_s1_enable;
  3699. return false;
  3700. }
  3701. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3702. {
  3703. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3704. if (!pci_priv)
  3705. return NULL;
  3706. return pci_priv->iommu_domain;
  3707. }
  3708. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3709. int cnss_smmu_map(struct device *dev,
  3710. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3711. {
  3712. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3713. struct cnss_plat_data *plat_priv;
  3714. unsigned long iova;
  3715. size_t len;
  3716. int ret = 0;
  3717. int flag = IOMMU_READ | IOMMU_WRITE;
  3718. struct pci_dev *root_port;
  3719. struct device_node *root_of_node;
  3720. bool dma_coherent = false;
  3721. if (!pci_priv)
  3722. return -ENODEV;
  3723. if (!iova_addr) {
  3724. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3725. &paddr, size);
  3726. return -EINVAL;
  3727. }
  3728. plat_priv = pci_priv->plat_priv;
  3729. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3730. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3731. if (pci_priv->iommu_geometry &&
  3732. iova >= pci_priv->smmu_iova_ipa_start +
  3733. pci_priv->smmu_iova_ipa_len) {
  3734. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3735. iova,
  3736. &pci_priv->smmu_iova_ipa_start,
  3737. pci_priv->smmu_iova_ipa_len);
  3738. return -ENOMEM;
  3739. }
  3740. if (!test_bit(DISABLE_IO_COHERENCY,
  3741. &plat_priv->ctrl_params.quirks)) {
  3742. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3743. if (!root_port) {
  3744. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3745. } else {
  3746. root_of_node = root_port->dev.of_node;
  3747. if (root_of_node && root_of_node->parent) {
  3748. dma_coherent =
  3749. of_property_read_bool(root_of_node->parent,
  3750. "dma-coherent");
  3751. cnss_pr_dbg("dma-coherent is %s\n",
  3752. dma_coherent ? "enabled" : "disabled");
  3753. if (dma_coherent)
  3754. flag |= IOMMU_CACHE;
  3755. }
  3756. }
  3757. }
  3758. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3759. ret = iommu_map(pci_priv->iommu_domain, iova,
  3760. rounddown(paddr, PAGE_SIZE), len, flag);
  3761. if (ret) {
  3762. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3763. return ret;
  3764. }
  3765. pci_priv->smmu_iova_ipa_current = iova + len;
  3766. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3767. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3768. return 0;
  3769. }
  3770. EXPORT_SYMBOL(cnss_smmu_map);
  3771. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3772. {
  3773. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3774. unsigned long iova;
  3775. size_t unmapped;
  3776. size_t len;
  3777. if (!pci_priv)
  3778. return -ENODEV;
  3779. iova = rounddown(iova_addr, PAGE_SIZE);
  3780. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3781. if (iova >= pci_priv->smmu_iova_ipa_start +
  3782. pci_priv->smmu_iova_ipa_len) {
  3783. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3784. iova,
  3785. &pci_priv->smmu_iova_ipa_start,
  3786. pci_priv->smmu_iova_ipa_len);
  3787. return -ENOMEM;
  3788. }
  3789. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3790. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3791. if (unmapped != len) {
  3792. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3793. unmapped, len);
  3794. return -EINVAL;
  3795. }
  3796. pci_priv->smmu_iova_ipa_current = iova;
  3797. return 0;
  3798. }
  3799. EXPORT_SYMBOL(cnss_smmu_unmap);
  3800. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3801. {
  3802. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3803. struct cnss_plat_data *plat_priv;
  3804. if (!pci_priv)
  3805. return -ENODEV;
  3806. plat_priv = pci_priv->plat_priv;
  3807. if (!plat_priv)
  3808. return -ENODEV;
  3809. info->va = pci_priv->bar;
  3810. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3811. info->chip_id = plat_priv->chip_info.chip_id;
  3812. info->chip_family = plat_priv->chip_info.chip_family;
  3813. info->board_id = plat_priv->board_info.board_id;
  3814. info->soc_id = plat_priv->soc_info.soc_id;
  3815. info->fw_version = plat_priv->fw_version_info.fw_version;
  3816. strlcpy(info->fw_build_timestamp,
  3817. plat_priv->fw_version_info.fw_build_timestamp,
  3818. sizeof(info->fw_build_timestamp));
  3819. memcpy(&info->device_version, &plat_priv->device_version,
  3820. sizeof(info->device_version));
  3821. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3822. sizeof(info->dev_mem_info));
  3823. memcpy(&info->fw_build_id, &plat_priv->fw_build_id,
  3824. sizeof(info->fw_build_id));
  3825. return 0;
  3826. }
  3827. EXPORT_SYMBOL(cnss_get_soc_info);
  3828. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3829. {
  3830. int ret = 0;
  3831. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3832. int num_vectors;
  3833. struct cnss_msi_config *msi_config;
  3834. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3835. return 0;
  3836. if (cnss_pci_is_force_one_msi(pci_priv)) {
  3837. ret = cnss_pci_get_one_msi_assignment(pci_priv);
  3838. cnss_pr_dbg("force one msi\n");
  3839. } else {
  3840. ret = cnss_pci_get_msi_assignment(pci_priv);
  3841. }
  3842. if (ret) {
  3843. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3844. goto out;
  3845. }
  3846. msi_config = pci_priv->msi_config;
  3847. if (!msi_config) {
  3848. cnss_pr_err("msi_config is NULL!\n");
  3849. ret = -EINVAL;
  3850. goto out;
  3851. }
  3852. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3853. msi_config->total_vectors,
  3854. msi_config->total_vectors,
  3855. PCI_IRQ_MSI);
  3856. if ((num_vectors != msi_config->total_vectors) &&
  3857. !cnss_pci_fallback_one_msi(pci_priv, &num_vectors)) {
  3858. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3859. msi_config->total_vectors, num_vectors);
  3860. if (num_vectors >= 0)
  3861. ret = -EINVAL;
  3862. goto reset_msi_config;
  3863. }
  3864. if (cnss_pci_config_msi_data(pci_priv)) {
  3865. ret = -EINVAL;
  3866. goto free_msi_vector;
  3867. }
  3868. return 0;
  3869. free_msi_vector:
  3870. pci_free_irq_vectors(pci_priv->pci_dev);
  3871. reset_msi_config:
  3872. pci_priv->msi_config = NULL;
  3873. out:
  3874. return ret;
  3875. }
  3876. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3877. {
  3878. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3879. return;
  3880. pci_free_irq_vectors(pci_priv->pci_dev);
  3881. }
  3882. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3883. int *num_vectors, u32 *user_base_data,
  3884. u32 *base_vector)
  3885. {
  3886. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3887. struct cnss_msi_config *msi_config;
  3888. int idx;
  3889. if (!pci_priv)
  3890. return -ENODEV;
  3891. msi_config = pci_priv->msi_config;
  3892. if (!msi_config) {
  3893. cnss_pr_err("MSI is not supported.\n");
  3894. return -EINVAL;
  3895. }
  3896. for (idx = 0; idx < msi_config->total_users; idx++) {
  3897. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3898. *num_vectors = msi_config->users[idx].num_vectors;
  3899. *user_base_data = msi_config->users[idx].base_vector
  3900. + pci_priv->msi_ep_base_data;
  3901. *base_vector = msi_config->users[idx].base_vector;
  3902. /*Add only single print for each user*/
  3903. if (print_optimize.msi_log_chk[idx]++)
  3904. goto skip_print;
  3905. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3906. user_name, *num_vectors, *user_base_data,
  3907. *base_vector);
  3908. skip_print:
  3909. return 0;
  3910. }
  3911. }
  3912. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3913. return -EINVAL;
  3914. }
  3915. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3916. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3917. {
  3918. struct pci_dev *pci_dev = to_pci_dev(dev);
  3919. int irq_num;
  3920. irq_num = pci_irq_vector(pci_dev, vector);
  3921. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3922. return irq_num;
  3923. }
  3924. EXPORT_SYMBOL(cnss_get_msi_irq);
  3925. bool cnss_is_one_msi(struct device *dev)
  3926. {
  3927. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3928. if (!pci_priv)
  3929. return false;
  3930. return cnss_pci_is_one_msi(pci_priv);
  3931. }
  3932. EXPORT_SYMBOL(cnss_is_one_msi);
  3933. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3934. u32 *msi_addr_high)
  3935. {
  3936. struct pci_dev *pci_dev = to_pci_dev(dev);
  3937. u16 control;
  3938. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3939. &control);
  3940. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3941. msi_addr_low);
  3942. /* Return MSI high address only when device supports 64-bit MSI */
  3943. if (control & PCI_MSI_FLAGS_64BIT)
  3944. pci_read_config_dword(pci_dev,
  3945. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3946. msi_addr_high);
  3947. else
  3948. *msi_addr_high = 0;
  3949. /*Add only single print as the address is constant*/
  3950. if (!print_optimize.msi_addr_chk++)
  3951. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3952. *msi_addr_low, *msi_addr_high);
  3953. }
  3954. EXPORT_SYMBOL(cnss_get_msi_address);
  3955. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3956. {
  3957. int ret, num_vectors;
  3958. u32 user_base_data, base_vector;
  3959. if (!pci_priv)
  3960. return -ENODEV;
  3961. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3962. WAKE_MSI_NAME, &num_vectors,
  3963. &user_base_data, &base_vector);
  3964. if (ret) {
  3965. cnss_pr_err("WAKE MSI is not valid\n");
  3966. return 0;
  3967. }
  3968. return user_base_data;
  3969. }
  3970. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0))
  3971. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  3972. {
  3973. return dma_set_mask(&pci_dev->dev, mask);
  3974. }
  3975. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  3976. u64 mask)
  3977. {
  3978. return dma_set_coherent_mask(&pci_dev->dev, mask);
  3979. }
  3980. #else /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  3981. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  3982. {
  3983. return pci_set_dma_mask(pci_dev, mask);
  3984. }
  3985. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  3986. u64 mask)
  3987. {
  3988. return pci_set_consistent_dma_mask(pci_dev, mask);
  3989. }
  3990. #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  3991. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3992. {
  3993. int ret = 0;
  3994. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3995. u16 device_id;
  3996. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3997. if (device_id != pci_priv->pci_device_id->device) {
  3998. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3999. device_id, pci_priv->pci_device_id->device);
  4000. ret = -EIO;
  4001. goto out;
  4002. }
  4003. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4004. if (ret) {
  4005. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4006. goto out;
  4007. }
  4008. ret = pci_enable_device(pci_dev);
  4009. if (ret) {
  4010. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4011. goto out;
  4012. }
  4013. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4014. if (ret) {
  4015. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4016. goto disable_device;
  4017. }
  4018. switch (device_id) {
  4019. case QCA6174_DEVICE_ID:
  4020. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4021. break;
  4022. case QCA6390_DEVICE_ID:
  4023. case QCA6490_DEVICE_ID:
  4024. case KIWI_DEVICE_ID:
  4025. case MANGO_DEVICE_ID:
  4026. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4027. break;
  4028. default:
  4029. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4030. break;
  4031. }
  4032. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4033. ret = cnss_pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4034. if (ret) {
  4035. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4036. goto release_region;
  4037. }
  4038. ret = cnss_pci_set_coherent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4039. if (ret) {
  4040. cnss_pr_err("Failed to set PCI coherent DMA mask, err = %d\n",
  4041. ret);
  4042. goto release_region;
  4043. }
  4044. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4045. if (!pci_priv->bar) {
  4046. cnss_pr_err("Failed to do PCI IO map!\n");
  4047. ret = -EIO;
  4048. goto release_region;
  4049. }
  4050. /* Save default config space without BME enabled */
  4051. pci_save_state(pci_dev);
  4052. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4053. pci_set_master(pci_dev);
  4054. return 0;
  4055. release_region:
  4056. pci_release_region(pci_dev, PCI_BAR_NUM);
  4057. disable_device:
  4058. pci_disable_device(pci_dev);
  4059. out:
  4060. return ret;
  4061. }
  4062. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4063. {
  4064. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4065. pci_clear_master(pci_dev);
  4066. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4067. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4068. if (pci_priv->bar) {
  4069. pci_iounmap(pci_dev, pci_priv->bar);
  4070. pci_priv->bar = NULL;
  4071. }
  4072. pci_release_region(pci_dev, PCI_BAR_NUM);
  4073. if (pci_is_enabled(pci_dev))
  4074. pci_disable_device(pci_dev);
  4075. }
  4076. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4077. {
  4078. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4079. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4080. gfp_t gfp = GFP_KERNEL;
  4081. u32 reg_offset;
  4082. if (in_interrupt() || irqs_disabled())
  4083. gfp = GFP_ATOMIC;
  4084. if (!plat_priv->qdss_reg) {
  4085. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4086. sizeof(*plat_priv->qdss_reg)
  4087. * array_size, gfp);
  4088. if (!plat_priv->qdss_reg)
  4089. return;
  4090. }
  4091. cnss_pr_dbg("Start to dump qdss registers\n");
  4092. for (i = 0; qdss_csr[i].name; i++) {
  4093. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4094. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4095. &plat_priv->qdss_reg[i]))
  4096. return;
  4097. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4098. plat_priv->qdss_reg[i]);
  4099. }
  4100. }
  4101. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4102. enum cnss_ce_index ce)
  4103. {
  4104. int i;
  4105. u32 ce_base = ce * CE_REG_INTERVAL;
  4106. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4107. switch (pci_priv->device_id) {
  4108. case QCA6390_DEVICE_ID:
  4109. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4110. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4111. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4112. break;
  4113. case QCA6490_DEVICE_ID:
  4114. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4115. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4116. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4117. break;
  4118. default:
  4119. return;
  4120. }
  4121. switch (ce) {
  4122. case CNSS_CE_09:
  4123. case CNSS_CE_10:
  4124. for (i = 0; ce_src[i].name; i++) {
  4125. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4126. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4127. return;
  4128. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4129. ce, ce_src[i].name, reg_offset, val);
  4130. }
  4131. for (i = 0; ce_dst[i].name; i++) {
  4132. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4133. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4134. return;
  4135. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4136. ce, ce_dst[i].name, reg_offset, val);
  4137. }
  4138. break;
  4139. case CNSS_CE_COMMON:
  4140. for (i = 0; ce_cmn[i].name; i++) {
  4141. reg_offset = cmn_base + ce_cmn[i].offset;
  4142. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4143. return;
  4144. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4145. ce_cmn[i].name, reg_offset, val);
  4146. }
  4147. break;
  4148. default:
  4149. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4150. }
  4151. }
  4152. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4153. {
  4154. if (cnss_pci_check_link_status(pci_priv))
  4155. return;
  4156. cnss_pr_dbg("Start to dump debug registers\n");
  4157. cnss_mhi_debug_reg_dump(pci_priv);
  4158. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4159. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4160. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4161. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4162. }
  4163. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  4164. {
  4165. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  4166. return -EINVAL;
  4167. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  4168. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  4169. return 0;
  4170. }
  4171. static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
  4172. {
  4173. if (!cnss_pci_check_link_status(pci_priv))
  4174. cnss_mhi_debug_reg_dump(pci_priv);
  4175. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4176. cnss_pci_dump_misc_reg(pci_priv);
  4177. cnss_pci_dump_shadow_reg(pci_priv);
  4178. }
  4179. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4180. {
  4181. int ret;
  4182. struct cnss_plat_data *plat_priv;
  4183. if (!pci_priv)
  4184. return -ENODEV;
  4185. plat_priv = pci_priv->plat_priv;
  4186. if (!plat_priv)
  4187. return -ENODEV;
  4188. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4189. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4190. return -EINVAL;
  4191. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4192. if (!pci_priv->is_smmu_fault)
  4193. cnss_pci_mhi_reg_dump(pci_priv);
  4194. /* If link is still down here, directly trigger link down recovery */
  4195. ret = cnss_pci_check_link_status(pci_priv);
  4196. if (ret) {
  4197. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4198. return 0;
  4199. }
  4200. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4201. if (ret) {
  4202. if (pci_priv->is_smmu_fault) {
  4203. cnss_pci_mhi_reg_dump(pci_priv);
  4204. pci_priv->is_smmu_fault = false;
  4205. }
  4206. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4207. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4208. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4209. return 0;
  4210. }
  4211. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4212. if (!cnss_pci_assert_host_sol(pci_priv))
  4213. return 0;
  4214. cnss_pci_dump_debug_reg(pci_priv);
  4215. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4216. CNSS_REASON_DEFAULT);
  4217. return ret;
  4218. }
  4219. if (pci_priv->is_smmu_fault) {
  4220. cnss_pci_mhi_reg_dump(pci_priv);
  4221. pci_priv->is_smmu_fault = false;
  4222. }
  4223. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4224. mod_timer(&pci_priv->dev_rddm_timer,
  4225. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4226. }
  4227. return 0;
  4228. }
  4229. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4230. struct cnss_dump_seg *dump_seg,
  4231. enum cnss_fw_dump_type type, int seg_no,
  4232. void *va, dma_addr_t dma, size_t size)
  4233. {
  4234. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4235. struct device *dev = &pci_priv->pci_dev->dev;
  4236. phys_addr_t pa;
  4237. dump_seg->address = dma;
  4238. dump_seg->v_address = va;
  4239. dump_seg->size = size;
  4240. dump_seg->type = type;
  4241. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4242. seg_no, va, &dma, size);
  4243. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4244. return;
  4245. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4246. }
  4247. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4248. struct cnss_dump_seg *dump_seg,
  4249. enum cnss_fw_dump_type type, int seg_no,
  4250. void *va, dma_addr_t dma, size_t size)
  4251. {
  4252. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4253. struct device *dev = &pci_priv->pci_dev->dev;
  4254. phys_addr_t pa;
  4255. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4256. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4257. }
  4258. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4259. enum cnss_driver_status status, void *data)
  4260. {
  4261. struct cnss_uevent_data uevent_data;
  4262. struct cnss_wlan_driver *driver_ops;
  4263. driver_ops = pci_priv->driver_ops;
  4264. if (!driver_ops || !driver_ops->update_event) {
  4265. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4266. return -EINVAL;
  4267. }
  4268. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4269. uevent_data.status = status;
  4270. uevent_data.data = data;
  4271. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4272. }
  4273. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4274. {
  4275. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4276. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4277. struct cnss_hang_event hang_event;
  4278. void *hang_data_va = NULL;
  4279. u64 offset = 0;
  4280. u16 length = 0;
  4281. int i = 0;
  4282. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4283. return;
  4284. memset(&hang_event, 0, sizeof(hang_event));
  4285. switch (pci_priv->device_id) {
  4286. case QCA6390_DEVICE_ID:
  4287. offset = HST_HANG_DATA_OFFSET;
  4288. length = HANG_DATA_LENGTH;
  4289. break;
  4290. case QCA6490_DEVICE_ID:
  4291. /* Fallback to hard-coded values if hang event params not
  4292. * present in QMI. Once all the firmware branches have the
  4293. * fix to send params over QMI, this can be removed.
  4294. */
  4295. if (plat_priv->hang_event_data_len) {
  4296. offset = plat_priv->hang_data_addr_offset;
  4297. length = plat_priv->hang_event_data_len;
  4298. } else {
  4299. offset = HSP_HANG_DATA_OFFSET;
  4300. length = HANG_DATA_LENGTH;
  4301. }
  4302. break;
  4303. case KIWI_DEVICE_ID:
  4304. case MANGO_DEVICE_ID:
  4305. offset = plat_priv->hang_data_addr_offset;
  4306. length = plat_priv->hang_event_data_len;
  4307. break;
  4308. default:
  4309. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4310. pci_priv->device_id);
  4311. return;
  4312. }
  4313. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4314. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4315. fw_mem[i].va) {
  4316. /* The offset must be < (fw_mem size- hangdata length) */
  4317. if (!(offset <= fw_mem[i].size - length))
  4318. goto exit;
  4319. hang_data_va = fw_mem[i].va + offset;
  4320. hang_event.hang_event_data = kmemdup(hang_data_va,
  4321. length,
  4322. GFP_ATOMIC);
  4323. if (!hang_event.hang_event_data) {
  4324. cnss_pr_dbg("Hang data memory alloc failed\n");
  4325. return;
  4326. }
  4327. hang_event.hang_event_data_len = length;
  4328. break;
  4329. }
  4330. }
  4331. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4332. kfree(hang_event.hang_event_data);
  4333. hang_event.hang_event_data = NULL;
  4334. return;
  4335. exit:
  4336. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4337. plat_priv->hang_data_addr_offset,
  4338. plat_priv->hang_event_data_len);
  4339. }
  4340. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4341. {
  4342. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4343. struct cnss_dump_data *dump_data =
  4344. &plat_priv->ramdump_info_v2.dump_data;
  4345. struct cnss_dump_seg *dump_seg =
  4346. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4347. struct image_info *fw_image, *rddm_image;
  4348. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4349. int ret, i, j;
  4350. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4351. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4352. cnss_pci_send_hang_event(pci_priv);
  4353. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4354. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4355. return;
  4356. }
  4357. if (!cnss_is_device_powered_on(plat_priv)) {
  4358. cnss_pr_dbg("Device is already powered off, skip\n");
  4359. return;
  4360. }
  4361. if (!in_panic) {
  4362. mutex_lock(&pci_priv->bus_lock);
  4363. ret = cnss_pci_check_link_status(pci_priv);
  4364. if (ret) {
  4365. if (ret != -EACCES) {
  4366. mutex_unlock(&pci_priv->bus_lock);
  4367. return;
  4368. }
  4369. if (cnss_pci_resume_bus(pci_priv)) {
  4370. mutex_unlock(&pci_priv->bus_lock);
  4371. return;
  4372. }
  4373. }
  4374. mutex_unlock(&pci_priv->bus_lock);
  4375. } else {
  4376. if (cnss_pci_check_link_status(pci_priv))
  4377. return;
  4378. /* Inside panic handler, reduce timeout for RDDM to avoid
  4379. * unnecessary hypervisor watchdog bite.
  4380. */
  4381. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4382. }
  4383. cnss_mhi_debug_reg_dump(pci_priv);
  4384. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4385. cnss_pci_dump_misc_reg(pci_priv);
  4386. cnss_pci_dump_shadow_reg(pci_priv);
  4387. cnss_rddm_trigger_debug(pci_priv);
  4388. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4389. if (ret) {
  4390. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4391. ret);
  4392. if (!cnss_pci_assert_host_sol(pci_priv))
  4393. return;
  4394. cnss_rddm_trigger_check(pci_priv);
  4395. cnss_pci_dump_debug_reg(pci_priv);
  4396. return;
  4397. }
  4398. cnss_rddm_trigger_check(pci_priv);
  4399. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4400. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4401. dump_data->nentries = 0;
  4402. if (plat_priv->qdss_mem_seg_len)
  4403. cnss_pci_dump_qdss_reg(pci_priv);
  4404. cnss_mhi_dump_sfr(pci_priv);
  4405. if (!dump_seg) {
  4406. cnss_pr_warn("FW image dump collection not setup");
  4407. goto skip_dump;
  4408. }
  4409. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4410. fw_image->entries);
  4411. for (i = 0; i < fw_image->entries; i++) {
  4412. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4413. fw_image->mhi_buf[i].buf,
  4414. fw_image->mhi_buf[i].dma_addr,
  4415. fw_image->mhi_buf[i].len);
  4416. dump_seg++;
  4417. }
  4418. dump_data->nentries += fw_image->entries;
  4419. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4420. rddm_image->entries);
  4421. for (i = 0; i < rddm_image->entries; i++) {
  4422. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4423. rddm_image->mhi_buf[i].buf,
  4424. rddm_image->mhi_buf[i].dma_addr,
  4425. rddm_image->mhi_buf[i].len);
  4426. dump_seg++;
  4427. }
  4428. dump_data->nentries += rddm_image->entries;
  4429. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4430. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4431. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  4432. cnss_pr_dbg("Collect remote heap dump segment\n");
  4433. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4434. CNSS_FW_REMOTE_HEAP, j,
  4435. fw_mem[i].va,
  4436. fw_mem[i].pa,
  4437. fw_mem[i].size);
  4438. dump_seg++;
  4439. dump_data->nentries++;
  4440. j++;
  4441. } else {
  4442. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  4443. }
  4444. }
  4445. }
  4446. if (dump_data->nentries > 0)
  4447. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4448. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4449. skip_dump:
  4450. complete(&plat_priv->rddm_complete);
  4451. }
  4452. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4453. {
  4454. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4455. struct cnss_dump_seg *dump_seg =
  4456. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4457. struct image_info *fw_image, *rddm_image;
  4458. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4459. int i, j;
  4460. if (!dump_seg)
  4461. return;
  4462. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4463. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4464. for (i = 0; i < fw_image->entries; i++) {
  4465. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4466. fw_image->mhi_buf[i].buf,
  4467. fw_image->mhi_buf[i].dma_addr,
  4468. fw_image->mhi_buf[i].len);
  4469. dump_seg++;
  4470. }
  4471. for (i = 0; i < rddm_image->entries; i++) {
  4472. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4473. rddm_image->mhi_buf[i].buf,
  4474. rddm_image->mhi_buf[i].dma_addr,
  4475. rddm_image->mhi_buf[i].len);
  4476. dump_seg++;
  4477. }
  4478. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4479. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  4480. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  4481. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4482. CNSS_FW_REMOTE_HEAP, j,
  4483. fw_mem[i].va, fw_mem[i].pa,
  4484. fw_mem[i].size);
  4485. dump_seg++;
  4486. j++;
  4487. }
  4488. }
  4489. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4490. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4491. }
  4492. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4493. {
  4494. if (!pci_priv)
  4495. return;
  4496. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4497. }
  4498. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4499. {
  4500. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4501. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4502. }
  4503. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4504. {
  4505. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4506. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4507. }
  4508. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4509. char *prefix_name, char *name)
  4510. {
  4511. struct cnss_plat_data *plat_priv;
  4512. if (!pci_priv)
  4513. return;
  4514. plat_priv = pci_priv->plat_priv;
  4515. if (!plat_priv->use_fw_path_with_prefix) {
  4516. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4517. return;
  4518. }
  4519. switch (pci_priv->device_id) {
  4520. case QCA6390_DEVICE_ID:
  4521. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4522. QCA6390_PATH_PREFIX "%s", name);
  4523. break;
  4524. case QCA6490_DEVICE_ID:
  4525. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4526. QCA6490_PATH_PREFIX "%s", name);
  4527. break;
  4528. case KIWI_DEVICE_ID:
  4529. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4530. KIWI_PATH_PREFIX "%s", name);
  4531. break;
  4532. case MANGO_DEVICE_ID:
  4533. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4534. MANGO_PATH_PREFIX "%s", name);
  4535. break;
  4536. default:
  4537. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4538. break;
  4539. }
  4540. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4541. }
  4542. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4543. {
  4544. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4545. switch (pci_priv->device_id) {
  4546. case QCA6390_DEVICE_ID:
  4547. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4548. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4549. pci_priv->device_id,
  4550. plat_priv->device_version.major_version);
  4551. return -EINVAL;
  4552. }
  4553. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4554. FW_V2_FILE_NAME);
  4555. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4556. FW_V2_FILE_NAME);
  4557. break;
  4558. case QCA6490_DEVICE_ID:
  4559. switch (plat_priv->device_version.major_version) {
  4560. case FW_V2_NUMBER:
  4561. cnss_pci_add_fw_prefix_name(pci_priv,
  4562. plat_priv->firmware_name,
  4563. FW_V2_FILE_NAME);
  4564. snprintf(plat_priv->fw_fallback_name,
  4565. MAX_FIRMWARE_NAME_LEN,
  4566. FW_V2_FILE_NAME);
  4567. break;
  4568. default:
  4569. cnss_pci_add_fw_prefix_name(pci_priv,
  4570. plat_priv->firmware_name,
  4571. DEFAULT_FW_FILE_NAME);
  4572. snprintf(plat_priv->fw_fallback_name,
  4573. MAX_FIRMWARE_NAME_LEN,
  4574. DEFAULT_FW_FILE_NAME);
  4575. break;
  4576. }
  4577. break;
  4578. case KIWI_DEVICE_ID:
  4579. case MANGO_DEVICE_ID:
  4580. switch (plat_priv->device_version.major_version) {
  4581. case FW_V2_NUMBER:
  4582. /*
  4583. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4584. * platform driver loads corresponding binary according
  4585. * to current mode indicated by wlan driver. Otherwise
  4586. * use default binary.
  4587. * Mission mode using same binary name as before,
  4588. * if seprate binary is not there, fall back to default.
  4589. */
  4590. if (plat_priv->driver_mode == CNSS_MISSION) {
  4591. cnss_pci_add_fw_prefix_name(pci_priv,
  4592. plat_priv->firmware_name,
  4593. FW_V2_FILE_NAME);
  4594. cnss_pci_add_fw_prefix_name(pci_priv,
  4595. plat_priv->fw_fallback_name,
  4596. FW_V2_FILE_NAME);
  4597. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4598. cnss_pci_add_fw_prefix_name(pci_priv,
  4599. plat_priv->firmware_name,
  4600. FW_V2_FTM_FILE_NAME);
  4601. cnss_pci_add_fw_prefix_name(pci_priv,
  4602. plat_priv->fw_fallback_name,
  4603. FW_V2_FILE_NAME);
  4604. } else {
  4605. /*
  4606. * Since during cold boot calibration phase,
  4607. * wlan driver has not registered, so default
  4608. * fw binary will be used.
  4609. */
  4610. cnss_pci_add_fw_prefix_name(pci_priv,
  4611. plat_priv->firmware_name,
  4612. FW_V2_FILE_NAME);
  4613. snprintf(plat_priv->fw_fallback_name,
  4614. MAX_FIRMWARE_NAME_LEN,
  4615. FW_V2_FILE_NAME);
  4616. }
  4617. break;
  4618. default:
  4619. cnss_pci_add_fw_prefix_name(pci_priv,
  4620. plat_priv->firmware_name,
  4621. DEFAULT_FW_FILE_NAME);
  4622. snprintf(plat_priv->fw_fallback_name,
  4623. MAX_FIRMWARE_NAME_LEN,
  4624. DEFAULT_FW_FILE_NAME);
  4625. break;
  4626. }
  4627. break;
  4628. default:
  4629. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4630. DEFAULT_FW_FILE_NAME);
  4631. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4632. DEFAULT_FW_FILE_NAME);
  4633. break;
  4634. }
  4635. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4636. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4637. return 0;
  4638. }
  4639. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4640. {
  4641. switch (status) {
  4642. case MHI_CB_IDLE:
  4643. return "IDLE";
  4644. case MHI_CB_EE_RDDM:
  4645. return "RDDM";
  4646. case MHI_CB_SYS_ERROR:
  4647. return "SYS_ERROR";
  4648. case MHI_CB_FATAL_ERROR:
  4649. return "FATAL_ERROR";
  4650. case MHI_CB_EE_MISSION_MODE:
  4651. return "MISSION_MODE";
  4652. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4653. case MHI_CB_FALLBACK_IMG:
  4654. return "FW_FALLBACK";
  4655. #endif
  4656. default:
  4657. return "UNKNOWN";
  4658. }
  4659. };
  4660. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4661. {
  4662. struct cnss_pci_data *pci_priv =
  4663. from_timer(pci_priv, t, dev_rddm_timer);
  4664. enum mhi_ee_type mhi_ee;
  4665. if (!pci_priv)
  4666. return;
  4667. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4668. if (!cnss_pci_assert_host_sol(pci_priv))
  4669. return;
  4670. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4671. if (mhi_ee == MHI_EE_PBL)
  4672. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4673. if (mhi_ee == MHI_EE_RDDM) {
  4674. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4675. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4676. CNSS_REASON_RDDM);
  4677. } else {
  4678. cnss_mhi_debug_reg_dump(pci_priv);
  4679. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4680. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4681. CNSS_REASON_TIMEOUT);
  4682. }
  4683. }
  4684. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4685. {
  4686. struct cnss_pci_data *pci_priv =
  4687. from_timer(pci_priv, t, boot_debug_timer);
  4688. if (!pci_priv)
  4689. return;
  4690. if (cnss_pci_check_link_status(pci_priv))
  4691. return;
  4692. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4693. return;
  4694. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4695. return;
  4696. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4697. return;
  4698. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4699. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4700. cnss_mhi_debug_reg_dump(pci_priv);
  4701. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4702. cnss_pci_dump_bl_sram_mem(pci_priv);
  4703. mod_timer(&pci_priv->boot_debug_timer,
  4704. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4705. }
  4706. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4707. {
  4708. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4709. cnss_ignore_qmi_failure(true);
  4710. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4711. del_timer(&plat_priv->fw_boot_timer);
  4712. mod_timer(&pci_priv->dev_rddm_timer,
  4713. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4714. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4715. return 0;
  4716. }
  4717. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4718. {
  4719. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4720. }
  4721. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4722. enum mhi_callback reason)
  4723. {
  4724. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4725. struct cnss_plat_data *plat_priv;
  4726. enum cnss_recovery_reason cnss_reason;
  4727. if (!pci_priv) {
  4728. cnss_pr_err("pci_priv is NULL");
  4729. return;
  4730. }
  4731. plat_priv = pci_priv->plat_priv;
  4732. if (reason != MHI_CB_IDLE)
  4733. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4734. cnss_mhi_notify_status_to_str(reason), reason);
  4735. switch (reason) {
  4736. case MHI_CB_IDLE:
  4737. case MHI_CB_EE_MISSION_MODE:
  4738. return;
  4739. case MHI_CB_FATAL_ERROR:
  4740. cnss_ignore_qmi_failure(true);
  4741. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4742. del_timer(&plat_priv->fw_boot_timer);
  4743. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4744. cnss_reason = CNSS_REASON_DEFAULT;
  4745. break;
  4746. case MHI_CB_SYS_ERROR:
  4747. cnss_pci_handle_mhi_sys_err(pci_priv);
  4748. return;
  4749. case MHI_CB_EE_RDDM:
  4750. cnss_ignore_qmi_failure(true);
  4751. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4752. del_timer(&plat_priv->fw_boot_timer);
  4753. del_timer(&pci_priv->dev_rddm_timer);
  4754. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4755. cnss_reason = CNSS_REASON_RDDM;
  4756. break;
  4757. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4758. case MHI_CB_FALLBACK_IMG:
  4759. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4760. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4761. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4762. plat_priv->use_fw_path_with_prefix = false;
  4763. cnss_pci_update_fw_name(pci_priv);
  4764. }
  4765. return;
  4766. #endif
  4767. default:
  4768. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4769. return;
  4770. }
  4771. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4772. }
  4773. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4774. {
  4775. int ret, num_vectors, i;
  4776. u32 user_base_data, base_vector;
  4777. int *irq;
  4778. unsigned int msi_data;
  4779. bool is_one_msi = false;
  4780. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4781. MHI_MSI_NAME, &num_vectors,
  4782. &user_base_data, &base_vector);
  4783. if (ret)
  4784. return ret;
  4785. if (cnss_pci_is_one_msi(pci_priv)) {
  4786. is_one_msi = true;
  4787. num_vectors = cnss_pci_get_one_msi_mhi_irq_array_size(pci_priv);
  4788. }
  4789. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4790. num_vectors, base_vector);
  4791. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4792. if (!irq)
  4793. return -ENOMEM;
  4794. for (i = 0; i < num_vectors; i++) {
  4795. msi_data = base_vector;
  4796. if (!is_one_msi)
  4797. msi_data += i;
  4798. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev, msi_data);
  4799. }
  4800. pci_priv->mhi_ctrl->irq = irq;
  4801. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4802. return 0;
  4803. }
  4804. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4805. struct mhi_link_info *link_info)
  4806. {
  4807. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4808. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4809. int ret = 0;
  4810. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4811. link_info->target_link_speed,
  4812. link_info->target_link_width);
  4813. /* It has to set target link speed here before setting link bandwidth
  4814. * when device requests link speed change. This can avoid setting link
  4815. * bandwidth getting rejected if requested link speed is higher than
  4816. * current one.
  4817. */
  4818. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4819. link_info->target_link_speed);
  4820. if (ret)
  4821. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4822. link_info->target_link_speed, ret);
  4823. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4824. link_info->target_link_speed,
  4825. link_info->target_link_width);
  4826. if (ret) {
  4827. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4828. return ret;
  4829. }
  4830. pci_priv->def_link_speed = link_info->target_link_speed;
  4831. pci_priv->def_link_width = link_info->target_link_width;
  4832. return 0;
  4833. }
  4834. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4835. void __iomem *addr, u32 *out)
  4836. {
  4837. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4838. u32 tmp = readl_relaxed(addr);
  4839. /* Unexpected value, query the link status */
  4840. if (PCI_INVALID_READ(tmp) &&
  4841. cnss_pci_check_link_status(pci_priv))
  4842. return -EIO;
  4843. *out = tmp;
  4844. return 0;
  4845. }
  4846. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4847. void __iomem *addr, u32 val)
  4848. {
  4849. writel_relaxed(val, addr);
  4850. }
  4851. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4852. struct mhi_controller *mhi_ctrl)
  4853. {
  4854. int ret = 0;
  4855. ret = mhi_get_soc_info(mhi_ctrl);
  4856. if (ret)
  4857. goto exit;
  4858. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4859. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4860. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4861. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4862. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4863. plat_priv->device_version.family_number,
  4864. plat_priv->device_version.device_number,
  4865. plat_priv->device_version.major_version,
  4866. plat_priv->device_version.minor_version);
  4867. /* Only keep lower 4 bits as real device major version */
  4868. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4869. exit:
  4870. return ret;
  4871. }
  4872. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4873. {
  4874. int ret = 0;
  4875. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4876. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4877. struct mhi_controller *mhi_ctrl;
  4878. phys_addr_t bar_start;
  4879. const struct mhi_controller_config *cnss_mhi_config =
  4880. &cnss_mhi_config_default;
  4881. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4882. return 0;
  4883. mhi_ctrl = mhi_alloc_controller();
  4884. if (!mhi_ctrl) {
  4885. cnss_pr_err("Invalid MHI controller context\n");
  4886. return -EINVAL;
  4887. }
  4888. pci_priv->mhi_ctrl = mhi_ctrl;
  4889. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4890. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4891. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4892. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4893. #endif
  4894. mhi_ctrl->regs = pci_priv->bar;
  4895. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4896. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4897. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4898. &bar_start, mhi_ctrl->reg_len);
  4899. ret = cnss_pci_get_mhi_msi(pci_priv);
  4900. if (ret) {
  4901. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4902. goto free_mhi_ctrl;
  4903. }
  4904. if (cnss_pci_is_one_msi(pci_priv))
  4905. mhi_ctrl->irq_flags = IRQF_SHARED | IRQF_NOBALANCING;
  4906. if (pci_priv->smmu_s1_enable) {
  4907. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4908. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4909. pci_priv->smmu_iova_len;
  4910. } else {
  4911. mhi_ctrl->iova_start = 0;
  4912. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4913. }
  4914. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4915. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4916. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4917. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4918. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4919. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4920. if (!mhi_ctrl->rddm_size)
  4921. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4922. mhi_ctrl->sbl_size = SZ_512K;
  4923. mhi_ctrl->seg_len = SZ_512K;
  4924. mhi_ctrl->fbc_download = true;
  4925. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4926. if (ret)
  4927. goto free_mhi_irq;
  4928. /* Satellite config only supported on KIWI V2 and later chipset */
  4929. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4930. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4931. plat_priv->device_version.major_version == 1))
  4932. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4933. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4934. if (ret) {
  4935. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4936. goto free_mhi_irq;
  4937. }
  4938. /* MHI satellite driver only needs to connect when DRV is supported */
  4939. if (cnss_pci_is_drv_supported(pci_priv))
  4940. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4941. /* BW scale CB needs to be set after registering MHI per requirement */
  4942. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4943. ret = cnss_pci_update_fw_name(pci_priv);
  4944. if (ret)
  4945. goto unreg_mhi;
  4946. return 0;
  4947. unreg_mhi:
  4948. mhi_unregister_controller(mhi_ctrl);
  4949. free_mhi_irq:
  4950. kfree(mhi_ctrl->irq);
  4951. free_mhi_ctrl:
  4952. mhi_free_controller(mhi_ctrl);
  4953. return ret;
  4954. }
  4955. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4956. {
  4957. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4958. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4959. return;
  4960. mhi_unregister_controller(mhi_ctrl);
  4961. kfree(mhi_ctrl->irq);
  4962. mhi_ctrl->irq = NULL;
  4963. mhi_free_controller(mhi_ctrl);
  4964. pci_priv->mhi_ctrl = NULL;
  4965. }
  4966. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4967. {
  4968. switch (pci_priv->device_id) {
  4969. case QCA6390_DEVICE_ID:
  4970. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4971. pci_priv->wcss_reg = wcss_reg_access_seq;
  4972. pci_priv->pcie_reg = pcie_reg_access_seq;
  4973. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4974. pci_priv->syspm_reg = syspm_reg_access_seq;
  4975. /* Configure WDOG register with specific value so that we can
  4976. * know if HW is in the process of WDOG reset recovery or not
  4977. * when reading the registers.
  4978. */
  4979. cnss_pci_reg_write
  4980. (pci_priv,
  4981. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4982. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4983. break;
  4984. case QCA6490_DEVICE_ID:
  4985. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4986. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4987. break;
  4988. default:
  4989. return;
  4990. }
  4991. }
  4992. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4993. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4994. {
  4995. return 0;
  4996. }
  4997. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4998. {
  4999. struct cnss_pci_data *pci_priv = data;
  5000. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5001. enum rpm_status status;
  5002. struct device *dev;
  5003. pci_priv->wake_counter++;
  5004. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  5005. pci_priv->wake_irq, pci_priv->wake_counter);
  5006. /* Make sure abort current suspend */
  5007. cnss_pm_stay_awake(plat_priv);
  5008. cnss_pm_relax(plat_priv);
  5009. /* Above two pm* API calls will abort system suspend only when
  5010. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  5011. * calling pm_system_wakeup() is just to guarantee system suspend
  5012. * can be aborted if it is not initiated in any case.
  5013. */
  5014. pm_system_wakeup();
  5015. dev = &pci_priv->pci_dev->dev;
  5016. status = dev->power.runtime_status;
  5017. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  5018. cnss_pci_get_auto_suspended(pci_priv)) ||
  5019. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  5020. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  5021. cnss_pci_pm_request_resume(pci_priv);
  5022. }
  5023. return IRQ_HANDLED;
  5024. }
  5025. /**
  5026. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  5027. * @pci_priv: driver PCI bus context pointer
  5028. *
  5029. * This function initializes WLAN PCI wake GPIO and corresponding
  5030. * interrupt. It should be used in non-MSM platforms whose PCIe
  5031. * root complex driver doesn't handle the GPIO.
  5032. *
  5033. * Return: 0 for success or skip, negative value for error
  5034. */
  5035. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  5036. {
  5037. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5038. struct device *dev = &plat_priv->plat_dev->dev;
  5039. int ret = 0;
  5040. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  5041. "wlan-pci-wake-gpio", 0);
  5042. if (pci_priv->wake_gpio < 0)
  5043. goto out;
  5044. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  5045. pci_priv->wake_gpio);
  5046. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  5047. if (ret) {
  5048. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  5049. ret);
  5050. goto out;
  5051. }
  5052. gpio_direction_input(pci_priv->wake_gpio);
  5053. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  5054. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  5055. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  5056. if (ret) {
  5057. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  5058. goto free_gpio;
  5059. }
  5060. ret = enable_irq_wake(pci_priv->wake_irq);
  5061. if (ret) {
  5062. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  5063. goto free_irq;
  5064. }
  5065. return 0;
  5066. free_irq:
  5067. free_irq(pci_priv->wake_irq, pci_priv);
  5068. free_gpio:
  5069. gpio_free(pci_priv->wake_gpio);
  5070. out:
  5071. return ret;
  5072. }
  5073. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  5074. {
  5075. if (pci_priv->wake_gpio < 0)
  5076. return;
  5077. disable_irq_wake(pci_priv->wake_irq);
  5078. free_irq(pci_priv->wake_irq, pci_priv);
  5079. gpio_free(pci_priv->wake_gpio);
  5080. }
  5081. #endif
  5082. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  5083. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  5084. * has to take care everything device driver needed which is currently done
  5085. * from pci_dev_pm_ops.
  5086. */
  5087. static struct dev_pm_domain cnss_pm_domain = {
  5088. .ops = {
  5089. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5090. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5091. cnss_pci_resume_noirq)
  5092. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  5093. cnss_pci_runtime_resume,
  5094. cnss_pci_runtime_idle)
  5095. }
  5096. };
  5097. static int cnss_pci_get_dev_cfg_node(struct cnss_plat_data *plat_priv)
  5098. {
  5099. struct device_node *child;
  5100. u32 id, i;
  5101. int id_n, ret;
  5102. if (plat_priv->dt_type != CNSS_DTT_MULTIEXCHG)
  5103. return 0;
  5104. if (!plat_priv->device_id) {
  5105. cnss_pr_err("Invalid device id\n");
  5106. return -EINVAL;
  5107. }
  5108. for_each_available_child_of_node(plat_priv->plat_dev->dev.of_node,
  5109. child) {
  5110. if (strcmp(child->name, "chip_cfg"))
  5111. continue;
  5112. id_n = of_property_count_u32_elems(child, "supported-ids");
  5113. if (id_n <= 0) {
  5114. cnss_pr_err("Device id is NOT set\n");
  5115. return -EINVAL;
  5116. }
  5117. for (i = 0; i < id_n; i++) {
  5118. ret = of_property_read_u32_index(child,
  5119. "supported-ids",
  5120. i, &id);
  5121. if (ret) {
  5122. cnss_pr_err("Failed to read supported ids\n");
  5123. return -EINVAL;
  5124. }
  5125. if (id == plat_priv->device_id) {
  5126. plat_priv->dev_node = child;
  5127. cnss_pr_dbg("got node[%s@%d] for device[0x%x]\n",
  5128. child->name, i, id);
  5129. return 0;
  5130. }
  5131. }
  5132. }
  5133. return -EINVAL;
  5134. }
  5135. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  5136. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5137. {
  5138. bool suspend_pwroff;
  5139. switch (pci_dev->device) {
  5140. case QCA6390_DEVICE_ID:
  5141. case QCA6490_DEVICE_ID:
  5142. suspend_pwroff = false;
  5143. break;
  5144. default:
  5145. suspend_pwroff = true;
  5146. }
  5147. return suspend_pwroff;
  5148. }
  5149. #else
  5150. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5151. {
  5152. return true;
  5153. }
  5154. #endif
  5155. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  5156. {
  5157. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5158. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5159. int ret = 0;
  5160. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  5161. if (suspend_pwroff) {
  5162. ret = cnss_suspend_pci_link(pci_priv);
  5163. if (ret)
  5164. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  5165. ret);
  5166. cnss_power_off_device(plat_priv);
  5167. } else {
  5168. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  5169. pci_dev->device);
  5170. }
  5171. }
  5172. static int cnss_pci_probe(struct pci_dev *pci_dev,
  5173. const struct pci_device_id *id)
  5174. {
  5175. int ret = 0;
  5176. struct cnss_pci_data *pci_priv;
  5177. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5178. struct device *dev = &pci_dev->dev;
  5179. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  5180. id->vendor, pci_dev->device);
  5181. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  5182. if (!pci_priv) {
  5183. ret = -ENOMEM;
  5184. goto out;
  5185. }
  5186. pci_priv->pci_link_state = PCI_LINK_UP;
  5187. pci_priv->plat_priv = plat_priv;
  5188. pci_priv->pci_dev = pci_dev;
  5189. pci_priv->pci_device_id = id;
  5190. pci_priv->device_id = pci_dev->device;
  5191. cnss_set_pci_priv(pci_dev, pci_priv);
  5192. plat_priv->device_id = pci_dev->device;
  5193. plat_priv->bus_priv = pci_priv;
  5194. mutex_init(&pci_priv->bus_lock);
  5195. if (plat_priv->use_pm_domain)
  5196. dev->pm_domain = &cnss_pm_domain;
  5197. ret = cnss_pci_get_dev_cfg_node(plat_priv);
  5198. if (ret) {
  5199. cnss_pr_err("Failed to get device cfg node, err = %d\n", ret);
  5200. goto reset_ctx;
  5201. }
  5202. ret = cnss_dev_specific_power_on(plat_priv);
  5203. if (ret)
  5204. goto reset_ctx;
  5205. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5206. ret = cnss_register_subsys(plat_priv);
  5207. if (ret)
  5208. goto reset_ctx;
  5209. ret = cnss_register_ramdump(plat_priv);
  5210. if (ret)
  5211. goto unregister_subsys;
  5212. ret = cnss_pci_init_smmu(pci_priv);
  5213. if (ret)
  5214. goto unregister_ramdump;
  5215. ret = cnss_reg_pci_event(pci_priv);
  5216. if (ret) {
  5217. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5218. goto deinit_smmu;
  5219. }
  5220. ret = cnss_pci_enable_bus(pci_priv);
  5221. if (ret)
  5222. goto dereg_pci_event;
  5223. ret = cnss_pci_enable_msi(pci_priv);
  5224. if (ret)
  5225. goto disable_bus;
  5226. ret = cnss_pci_register_mhi(pci_priv);
  5227. if (ret)
  5228. goto disable_msi;
  5229. switch (pci_dev->device) {
  5230. case QCA6174_DEVICE_ID:
  5231. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5232. &pci_priv->revision_id);
  5233. break;
  5234. case QCA6290_DEVICE_ID:
  5235. case QCA6390_DEVICE_ID:
  5236. case QCA6490_DEVICE_ID:
  5237. case KIWI_DEVICE_ID:
  5238. case MANGO_DEVICE_ID:
  5239. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5240. timer_setup(&pci_priv->dev_rddm_timer,
  5241. cnss_dev_rddm_timeout_hdlr, 0);
  5242. timer_setup(&pci_priv->boot_debug_timer,
  5243. cnss_boot_debug_timeout_hdlr, 0);
  5244. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5245. cnss_pci_time_sync_work_hdlr);
  5246. cnss_pci_get_link_status(pci_priv);
  5247. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5248. cnss_pci_wake_gpio_init(pci_priv);
  5249. break;
  5250. default:
  5251. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5252. pci_dev->device);
  5253. ret = -ENODEV;
  5254. goto unreg_mhi;
  5255. }
  5256. cnss_pci_config_regs(pci_priv);
  5257. if (EMULATION_HW)
  5258. goto out;
  5259. cnss_pci_suspend_pwroff(pci_dev);
  5260. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5261. return 0;
  5262. unreg_mhi:
  5263. cnss_pci_unregister_mhi(pci_priv);
  5264. disable_msi:
  5265. cnss_pci_disable_msi(pci_priv);
  5266. disable_bus:
  5267. cnss_pci_disable_bus(pci_priv);
  5268. dereg_pci_event:
  5269. cnss_dereg_pci_event(pci_priv);
  5270. deinit_smmu:
  5271. cnss_pci_deinit_smmu(pci_priv);
  5272. unregister_ramdump:
  5273. cnss_unregister_ramdump(plat_priv);
  5274. unregister_subsys:
  5275. cnss_unregister_subsys(plat_priv);
  5276. reset_ctx:
  5277. plat_priv->bus_priv = NULL;
  5278. out:
  5279. return ret;
  5280. }
  5281. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5282. {
  5283. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5284. struct cnss_plat_data *plat_priv =
  5285. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5286. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5287. cnss_pci_unregister_driver_hdlr(pci_priv);
  5288. cnss_pci_free_m3_mem(pci_priv);
  5289. cnss_pci_free_fw_mem(pci_priv);
  5290. cnss_pci_free_qdss_mem(pci_priv);
  5291. switch (pci_dev->device) {
  5292. case QCA6290_DEVICE_ID:
  5293. case QCA6390_DEVICE_ID:
  5294. case QCA6490_DEVICE_ID:
  5295. case KIWI_DEVICE_ID:
  5296. case MANGO_DEVICE_ID:
  5297. cnss_pci_wake_gpio_deinit(pci_priv);
  5298. del_timer(&pci_priv->boot_debug_timer);
  5299. del_timer(&pci_priv->dev_rddm_timer);
  5300. break;
  5301. default:
  5302. break;
  5303. }
  5304. cnss_pci_unregister_mhi(pci_priv);
  5305. cnss_pci_disable_msi(pci_priv);
  5306. cnss_pci_disable_bus(pci_priv);
  5307. cnss_dereg_pci_event(pci_priv);
  5308. cnss_pci_deinit_smmu(pci_priv);
  5309. if (plat_priv) {
  5310. cnss_unregister_ramdump(plat_priv);
  5311. cnss_unregister_subsys(plat_priv);
  5312. plat_priv->bus_priv = NULL;
  5313. } else {
  5314. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5315. }
  5316. }
  5317. static const struct pci_device_id cnss_pci_id_table[] = {
  5318. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5319. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5320. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5321. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5322. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5323. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5324. { 0 }
  5325. };
  5326. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5327. static const struct dev_pm_ops cnss_pm_ops = {
  5328. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5329. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5330. cnss_pci_resume_noirq)
  5331. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5332. cnss_pci_runtime_idle)
  5333. };
  5334. struct pci_driver cnss_pci_driver = {
  5335. .name = "cnss_pci",
  5336. .id_table = cnss_pci_id_table,
  5337. .probe = cnss_pci_probe,
  5338. .remove = cnss_pci_remove,
  5339. .driver = {
  5340. .pm = &cnss_pm_ops,
  5341. },
  5342. };
  5343. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5344. {
  5345. int ret, retry = 0;
  5346. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5347. * since there may be link issues if it boots up with Gen3 link speed.
  5348. * Device is able to change it later at any time. It will be rejected
  5349. * if requested speed is higher than the one specified in PCIe DT.
  5350. */
  5351. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5352. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5353. PCI_EXP_LNKSTA_CLS_5_0GB);
  5354. if (ret && ret != -EPROBE_DEFER)
  5355. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5356. rc_num, ret);
  5357. }
  5358. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5359. retry:
  5360. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5361. if (ret) {
  5362. if (ret == -EPROBE_DEFER) {
  5363. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5364. goto out;
  5365. }
  5366. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5367. rc_num, ret);
  5368. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5369. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5370. goto retry;
  5371. } else {
  5372. goto out;
  5373. }
  5374. }
  5375. plat_priv->rc_num = rc_num;
  5376. out:
  5377. return ret;
  5378. }
  5379. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5380. {
  5381. struct device *dev = &plat_priv->plat_dev->dev;
  5382. const __be32 *prop;
  5383. int ret = 0, prop_len = 0, rc_count, i;
  5384. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5385. if (!prop || !prop_len) {
  5386. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5387. goto out;
  5388. }
  5389. rc_count = prop_len / sizeof(__be32);
  5390. for (i = 0; i < rc_count; i++) {
  5391. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5392. if (!ret)
  5393. break;
  5394. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5395. goto out;
  5396. }
  5397. ret = pci_register_driver(&cnss_pci_driver);
  5398. if (ret) {
  5399. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5400. ret);
  5401. goto out;
  5402. }
  5403. if (!plat_priv->bus_priv) {
  5404. cnss_pr_err("Failed to probe PCI driver\n");
  5405. ret = -ENODEV;
  5406. goto unreg_pci;
  5407. }
  5408. return 0;
  5409. unreg_pci:
  5410. pci_unregister_driver(&cnss_pci_driver);
  5411. out:
  5412. return ret;
  5413. }
  5414. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5415. {
  5416. pci_unregister_driver(&cnss_pci_driver);
  5417. }