sde_rotator_r3.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "%s:%d: " fmt, __func__, __LINE__
  6. #include <linux/platform_device.h>
  7. #include <linux/module.h>
  8. #include <linux/fs.h>
  9. #include <linux/file.h>
  10. #include <linux/delay.h>
  11. #include <linux/debugfs.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/dma-buf.h>
  15. #include <linux/clk.h>
  16. #include <linux/clk/qcom.h>
  17. #include "sde_rotator_core.h"
  18. #include "sde_rotator_util.h"
  19. #include "sde_rotator_smmu.h"
  20. #include "sde_rotator_r3.h"
  21. #include "sde_rotator_r3_internal.h"
  22. #include "sde_rotator_r3_hwio.h"
  23. #include "sde_rotator_r3_debug.h"
  24. #include "sde_rotator_trace.h"
  25. #include "sde_rotator_debug.h"
  26. #define RES_UHD (3840*2160)
  27. #define MS_TO_US(t) ((t) * USEC_PER_MSEC)
  28. /* traffic shaping clock ticks = finish_time x 19.2MHz */
  29. #define TRAFFIC_SHAPE_CLKTICK_14MS 268800
  30. #define TRAFFIC_SHAPE_CLKTICK_12MS 230400
  31. #define TRAFFIC_SHAPE_VSYNC_CLK 19200000
  32. /* XIN mapping */
  33. #define XIN_SSPP 0
  34. #define XIN_WRITEBACK 1
  35. /* wait for at most 2 vsync for lowest refresh rate (24hz) */
  36. #define KOFF_TIMEOUT (42 * 8)
  37. /*
  38. * When in sbuf mode, select a much longer wait, to allow the other driver
  39. * to detect timeouts and abort if necessary.
  40. */
  41. #define KOFF_TIMEOUT_SBUF (10000)
  42. /* default stream buffer headroom in lines */
  43. #define DEFAULT_SBUF_HEADROOM 20
  44. #define DEFAULT_UBWC_MALSIZE 0
  45. #define DEFAULT_UBWC_SWIZZLE 0
  46. #define DEFAULT_MAXLINEWIDTH 4096
  47. /* stride alignment requirement for avoiding partial writes */
  48. #define PARTIAL_WRITE_ALIGNMENT 0x1F
  49. /* Macro for constructing the REGDMA command */
  50. #define SDE_REGDMA_WRITE(p, off, data) \
  51. do { \
  52. SDEROT_DBG("SDEREG.W:[%s:0x%X] <= 0x%X\n", #off, (off),\
  53. (u32)(data));\
  54. writel_relaxed_no_log( \
  55. (REGDMA_OP_REGWRITE | \
  56. ((off) & REGDMA_ADDR_OFFSET_MASK)), \
  57. p); \
  58. p += sizeof(u32); \
  59. writel_relaxed_no_log(data, p); \
  60. p += sizeof(u32); \
  61. } while (0)
  62. #define SDE_REGDMA_MODIFY(p, off, mask, data) \
  63. do { \
  64. SDEROT_DBG("SDEREG.M:[%s:0x%X] <= 0x%X\n", #off, (off),\
  65. (u32)(data));\
  66. writel_relaxed_no_log( \
  67. (REGDMA_OP_REGMODIFY | \
  68. ((off) & REGDMA_ADDR_OFFSET_MASK)), \
  69. p); \
  70. p += sizeof(u32); \
  71. writel_relaxed_no_log(mask, p); \
  72. p += sizeof(u32); \
  73. writel_relaxed_no_log(data, p); \
  74. p += sizeof(u32); \
  75. } while (0)
  76. #define SDE_REGDMA_BLKWRITE_INC(p, off, len) \
  77. do { \
  78. SDEROT_DBG("SDEREG.B:[%s:0x%X:0x%X]\n", #off, (off),\
  79. (u32)(len));\
  80. writel_relaxed_no_log( \
  81. (REGDMA_OP_BLKWRITE_INC | \
  82. ((off) & REGDMA_ADDR_OFFSET_MASK)), \
  83. p); \
  84. p += sizeof(u32); \
  85. writel_relaxed_no_log(len, p); \
  86. p += sizeof(u32); \
  87. } while (0)
  88. #define SDE_REGDMA_BLKWRITE_DATA(p, data) \
  89. do { \
  90. SDEROT_DBG("SDEREG.I:[:] <= 0x%X\n", (u32)(data));\
  91. writel_relaxed_no_log(data, p); \
  92. p += sizeof(u32); \
  93. } while (0)
  94. #define SDE_REGDMA_READ(p, data) \
  95. do { \
  96. data = readl_relaxed_no_log(p); \
  97. p += sizeof(u32); \
  98. } while (0)
  99. /* Macro for directly accessing mapped registers */
  100. #define SDE_ROTREG_WRITE(base, off, data) \
  101. do { \
  102. SDEROT_DBG("SDEREG.D:[%s:0x%X] <= 0x%X\n", #off, (off)\
  103. , (u32)(data));\
  104. writel_relaxed(data, (base + (off))); \
  105. } while (0)
  106. #define SDE_ROTREG_READ(base, off) \
  107. readl_relaxed(base + (off))
  108. #define SDE_ROTTOP_IN_OFFLINE_MODE(_rottop_op_mode_) \
  109. (((_rottop_op_mode_) & ROTTOP_OP_MODE_ROT_OUT_MASK) == 0)
  110. static const u32 sde_hw_rotator_v3_inpixfmts[] = {
  111. SDE_PIX_FMT_XRGB_8888,
  112. SDE_PIX_FMT_ARGB_8888,
  113. SDE_PIX_FMT_ABGR_8888,
  114. SDE_PIX_FMT_RGBA_8888,
  115. SDE_PIX_FMT_BGRA_8888,
  116. SDE_PIX_FMT_RGBX_8888,
  117. SDE_PIX_FMT_BGRX_8888,
  118. SDE_PIX_FMT_XBGR_8888,
  119. SDE_PIX_FMT_RGBA_5551,
  120. SDE_PIX_FMT_ARGB_1555,
  121. SDE_PIX_FMT_ABGR_1555,
  122. SDE_PIX_FMT_BGRA_5551,
  123. SDE_PIX_FMT_BGRX_5551,
  124. SDE_PIX_FMT_RGBX_5551,
  125. SDE_PIX_FMT_XBGR_1555,
  126. SDE_PIX_FMT_XRGB_1555,
  127. SDE_PIX_FMT_ARGB_4444,
  128. SDE_PIX_FMT_RGBA_4444,
  129. SDE_PIX_FMT_BGRA_4444,
  130. SDE_PIX_FMT_ABGR_4444,
  131. SDE_PIX_FMT_RGBX_4444,
  132. SDE_PIX_FMT_XRGB_4444,
  133. SDE_PIX_FMT_BGRX_4444,
  134. SDE_PIX_FMT_XBGR_4444,
  135. SDE_PIX_FMT_RGB_888,
  136. SDE_PIX_FMT_BGR_888,
  137. SDE_PIX_FMT_RGB_565,
  138. SDE_PIX_FMT_BGR_565,
  139. SDE_PIX_FMT_Y_CB_CR_H2V2,
  140. SDE_PIX_FMT_Y_CR_CB_H2V2,
  141. SDE_PIX_FMT_Y_CR_CB_GH2V2,
  142. SDE_PIX_FMT_Y_CBCR_H2V2,
  143. SDE_PIX_FMT_Y_CRCB_H2V2,
  144. SDE_PIX_FMT_Y_CBCR_H1V2,
  145. SDE_PIX_FMT_Y_CRCB_H1V2,
  146. SDE_PIX_FMT_Y_CBCR_H2V1,
  147. SDE_PIX_FMT_Y_CRCB_H2V1,
  148. SDE_PIX_FMT_YCBYCR_H2V1,
  149. SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
  150. SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
  151. SDE_PIX_FMT_RGBA_8888_UBWC,
  152. SDE_PIX_FMT_RGBX_8888_UBWC,
  153. SDE_PIX_FMT_RGB_565_UBWC,
  154. SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
  155. SDE_PIX_FMT_RGBA_1010102,
  156. SDE_PIX_FMT_RGBX_1010102,
  157. SDE_PIX_FMT_ARGB_2101010,
  158. SDE_PIX_FMT_XRGB_2101010,
  159. SDE_PIX_FMT_BGRA_1010102,
  160. SDE_PIX_FMT_BGRX_1010102,
  161. SDE_PIX_FMT_ABGR_2101010,
  162. SDE_PIX_FMT_XBGR_2101010,
  163. SDE_PIX_FMT_RGBA_1010102_UBWC,
  164. SDE_PIX_FMT_RGBX_1010102_UBWC,
  165. SDE_PIX_FMT_Y_CBCR_H2V2_P010,
  166. SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
  167. SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
  168. };
  169. static const u32 sde_hw_rotator_v3_outpixfmts[] = {
  170. SDE_PIX_FMT_XRGB_8888,
  171. SDE_PIX_FMT_ARGB_8888,
  172. SDE_PIX_FMT_ABGR_8888,
  173. SDE_PIX_FMT_RGBA_8888,
  174. SDE_PIX_FMT_BGRA_8888,
  175. SDE_PIX_FMT_RGBX_8888,
  176. SDE_PIX_FMT_BGRX_8888,
  177. SDE_PIX_FMT_XBGR_8888,
  178. SDE_PIX_FMT_RGBA_5551,
  179. SDE_PIX_FMT_ARGB_1555,
  180. SDE_PIX_FMT_ABGR_1555,
  181. SDE_PIX_FMT_BGRA_5551,
  182. SDE_PIX_FMT_BGRX_5551,
  183. SDE_PIX_FMT_RGBX_5551,
  184. SDE_PIX_FMT_XBGR_1555,
  185. SDE_PIX_FMT_XRGB_1555,
  186. SDE_PIX_FMT_ARGB_4444,
  187. SDE_PIX_FMT_RGBA_4444,
  188. SDE_PIX_FMT_BGRA_4444,
  189. SDE_PIX_FMT_ABGR_4444,
  190. SDE_PIX_FMT_RGBX_4444,
  191. SDE_PIX_FMT_XRGB_4444,
  192. SDE_PIX_FMT_BGRX_4444,
  193. SDE_PIX_FMT_XBGR_4444,
  194. SDE_PIX_FMT_RGB_888,
  195. SDE_PIX_FMT_BGR_888,
  196. SDE_PIX_FMT_RGB_565,
  197. SDE_PIX_FMT_BGR_565,
  198. /* SDE_PIX_FMT_Y_CB_CR_H2V2 */
  199. /* SDE_PIX_FMT_Y_CR_CB_H2V2 */
  200. /* SDE_PIX_FMT_Y_CR_CB_GH2V2 */
  201. SDE_PIX_FMT_Y_CBCR_H2V2,
  202. SDE_PIX_FMT_Y_CRCB_H2V2,
  203. SDE_PIX_FMT_Y_CBCR_H1V2,
  204. SDE_PIX_FMT_Y_CRCB_H1V2,
  205. SDE_PIX_FMT_Y_CBCR_H2V1,
  206. SDE_PIX_FMT_Y_CRCB_H2V1,
  207. /* SDE_PIX_FMT_YCBYCR_H2V1 */
  208. SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
  209. SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
  210. SDE_PIX_FMT_RGBA_8888_UBWC,
  211. SDE_PIX_FMT_RGBX_8888_UBWC,
  212. SDE_PIX_FMT_RGB_565_UBWC,
  213. SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
  214. SDE_PIX_FMT_RGBA_1010102,
  215. SDE_PIX_FMT_RGBX_1010102,
  216. /* SDE_PIX_FMT_ARGB_2101010 */
  217. /* SDE_PIX_FMT_XRGB_2101010 */
  218. SDE_PIX_FMT_BGRA_1010102,
  219. SDE_PIX_FMT_BGRX_1010102,
  220. /* SDE_PIX_FMT_ABGR_2101010 */
  221. /* SDE_PIX_FMT_XBGR_2101010 */
  222. SDE_PIX_FMT_RGBA_1010102_UBWC,
  223. SDE_PIX_FMT_RGBX_1010102_UBWC,
  224. SDE_PIX_FMT_Y_CBCR_H2V2_P010,
  225. SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
  226. SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
  227. };
  228. static const u32 sde_hw_rotator_v4_inpixfmts[] = {
  229. SDE_PIX_FMT_XRGB_8888,
  230. SDE_PIX_FMT_ARGB_8888,
  231. SDE_PIX_FMT_ABGR_8888,
  232. SDE_PIX_FMT_RGBA_8888,
  233. SDE_PIX_FMT_BGRA_8888,
  234. SDE_PIX_FMT_RGBX_8888,
  235. SDE_PIX_FMT_BGRX_8888,
  236. SDE_PIX_FMT_XBGR_8888,
  237. SDE_PIX_FMT_RGBA_5551,
  238. SDE_PIX_FMT_ARGB_1555,
  239. SDE_PIX_FMT_ABGR_1555,
  240. SDE_PIX_FMT_BGRA_5551,
  241. SDE_PIX_FMT_BGRX_5551,
  242. SDE_PIX_FMT_RGBX_5551,
  243. SDE_PIX_FMT_XBGR_1555,
  244. SDE_PIX_FMT_XRGB_1555,
  245. SDE_PIX_FMT_ARGB_4444,
  246. SDE_PIX_FMT_RGBA_4444,
  247. SDE_PIX_FMT_BGRA_4444,
  248. SDE_PIX_FMT_ABGR_4444,
  249. SDE_PIX_FMT_RGBX_4444,
  250. SDE_PIX_FMT_XRGB_4444,
  251. SDE_PIX_FMT_BGRX_4444,
  252. SDE_PIX_FMT_XBGR_4444,
  253. SDE_PIX_FMT_RGB_888,
  254. SDE_PIX_FMT_BGR_888,
  255. SDE_PIX_FMT_RGB_565,
  256. SDE_PIX_FMT_BGR_565,
  257. SDE_PIX_FMT_Y_CB_CR_H2V2,
  258. SDE_PIX_FMT_Y_CR_CB_H2V2,
  259. SDE_PIX_FMT_Y_CR_CB_GH2V2,
  260. SDE_PIX_FMT_Y_CBCR_H2V2,
  261. SDE_PIX_FMT_Y_CRCB_H2V2,
  262. SDE_PIX_FMT_Y_CBCR_H1V2,
  263. SDE_PIX_FMT_Y_CRCB_H1V2,
  264. SDE_PIX_FMT_Y_CBCR_H2V1,
  265. SDE_PIX_FMT_Y_CRCB_H2V1,
  266. SDE_PIX_FMT_YCBYCR_H2V1,
  267. SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
  268. SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
  269. SDE_PIX_FMT_RGBA_8888_UBWC,
  270. SDE_PIX_FMT_RGBX_8888_UBWC,
  271. SDE_PIX_FMT_RGB_565_UBWC,
  272. SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
  273. SDE_PIX_FMT_RGBA_1010102,
  274. SDE_PIX_FMT_RGBX_1010102,
  275. SDE_PIX_FMT_ARGB_2101010,
  276. SDE_PIX_FMT_XRGB_2101010,
  277. SDE_PIX_FMT_BGRA_1010102,
  278. SDE_PIX_FMT_BGRX_1010102,
  279. SDE_PIX_FMT_ABGR_2101010,
  280. SDE_PIX_FMT_XBGR_2101010,
  281. SDE_PIX_FMT_RGBA_1010102_UBWC,
  282. SDE_PIX_FMT_RGBX_1010102_UBWC,
  283. SDE_PIX_FMT_Y_CBCR_H2V2_P010,
  284. SDE_PIX_FMT_Y_CBCR_H2V2_P010_VENUS,
  285. SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
  286. SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
  287. SDE_PIX_FMT_Y_CBCR_H2V2_P010_UBWC,
  288. SDE_PIX_FMT_Y_CBCR_H2V2_P010_TILE,
  289. SDE_PIX_FMT_Y_CBCR_H2V2_TILE,
  290. SDE_PIX_FMT_Y_CRCB_H2V2_TILE,
  291. SDE_PIX_FMT_XRGB_8888_TILE,
  292. SDE_PIX_FMT_ARGB_8888_TILE,
  293. SDE_PIX_FMT_ABGR_8888_TILE,
  294. SDE_PIX_FMT_XBGR_8888_TILE,
  295. SDE_PIX_FMT_RGBA_8888_TILE,
  296. SDE_PIX_FMT_BGRA_8888_TILE,
  297. SDE_PIX_FMT_RGBX_8888_TILE,
  298. SDE_PIX_FMT_BGRX_8888_TILE,
  299. SDE_PIX_FMT_RGBA_1010102_TILE,
  300. SDE_PIX_FMT_RGBX_1010102_TILE,
  301. SDE_PIX_FMT_ARGB_2101010_TILE,
  302. SDE_PIX_FMT_XRGB_2101010_TILE,
  303. SDE_PIX_FMT_BGRA_1010102_TILE,
  304. SDE_PIX_FMT_BGRX_1010102_TILE,
  305. SDE_PIX_FMT_ABGR_2101010_TILE,
  306. SDE_PIX_FMT_XBGR_2101010_TILE,
  307. };
  308. static const u32 sde_hw_rotator_v4_outpixfmts[] = {
  309. SDE_PIX_FMT_XRGB_8888,
  310. SDE_PIX_FMT_ARGB_8888,
  311. SDE_PIX_FMT_ABGR_8888,
  312. SDE_PIX_FMT_RGBA_8888,
  313. SDE_PIX_FMT_BGRA_8888,
  314. SDE_PIX_FMT_RGBX_8888,
  315. SDE_PIX_FMT_BGRX_8888,
  316. SDE_PIX_FMT_XBGR_8888,
  317. SDE_PIX_FMT_RGBA_5551,
  318. SDE_PIX_FMT_ARGB_1555,
  319. SDE_PIX_FMT_ABGR_1555,
  320. SDE_PIX_FMT_BGRA_5551,
  321. SDE_PIX_FMT_BGRX_5551,
  322. SDE_PIX_FMT_RGBX_5551,
  323. SDE_PIX_FMT_XBGR_1555,
  324. SDE_PIX_FMT_XRGB_1555,
  325. SDE_PIX_FMT_ARGB_4444,
  326. SDE_PIX_FMT_RGBA_4444,
  327. SDE_PIX_FMT_BGRA_4444,
  328. SDE_PIX_FMT_ABGR_4444,
  329. SDE_PIX_FMT_RGBX_4444,
  330. SDE_PIX_FMT_XRGB_4444,
  331. SDE_PIX_FMT_BGRX_4444,
  332. SDE_PIX_FMT_XBGR_4444,
  333. SDE_PIX_FMT_RGB_888,
  334. SDE_PIX_FMT_BGR_888,
  335. SDE_PIX_FMT_RGB_565,
  336. SDE_PIX_FMT_BGR_565,
  337. /* SDE_PIX_FMT_Y_CB_CR_H2V2 */
  338. /* SDE_PIX_FMT_Y_CR_CB_H2V2 */
  339. /* SDE_PIX_FMT_Y_CR_CB_GH2V2 */
  340. SDE_PIX_FMT_Y_CBCR_H2V2,
  341. SDE_PIX_FMT_Y_CRCB_H2V2,
  342. SDE_PIX_FMT_Y_CBCR_H1V2,
  343. SDE_PIX_FMT_Y_CRCB_H1V2,
  344. SDE_PIX_FMT_Y_CBCR_H2V1,
  345. SDE_PIX_FMT_Y_CRCB_H2V1,
  346. /* SDE_PIX_FMT_YCBYCR_H2V1 */
  347. SDE_PIX_FMT_Y_CBCR_H2V2_VENUS,
  348. SDE_PIX_FMT_Y_CRCB_H2V2_VENUS,
  349. SDE_PIX_FMT_RGBA_8888_UBWC,
  350. SDE_PIX_FMT_RGBX_8888_UBWC,
  351. SDE_PIX_FMT_RGB_565_UBWC,
  352. SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
  353. SDE_PIX_FMT_RGBA_1010102,
  354. SDE_PIX_FMT_RGBX_1010102,
  355. SDE_PIX_FMT_ARGB_2101010,
  356. SDE_PIX_FMT_XRGB_2101010,
  357. SDE_PIX_FMT_BGRA_1010102,
  358. SDE_PIX_FMT_BGRX_1010102,
  359. SDE_PIX_FMT_ABGR_2101010,
  360. SDE_PIX_FMT_XBGR_2101010,
  361. SDE_PIX_FMT_RGBA_1010102_UBWC,
  362. SDE_PIX_FMT_RGBX_1010102_UBWC,
  363. SDE_PIX_FMT_Y_CBCR_H2V2_P010,
  364. SDE_PIX_FMT_Y_CBCR_H2V2_P010_VENUS,
  365. SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
  366. SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
  367. SDE_PIX_FMT_Y_CBCR_H2V2_P010_UBWC,
  368. SDE_PIX_FMT_Y_CBCR_H2V2_P010_TILE,
  369. SDE_PIX_FMT_Y_CBCR_H2V2_TILE,
  370. SDE_PIX_FMT_Y_CRCB_H2V2_TILE,
  371. SDE_PIX_FMT_XRGB_8888_TILE,
  372. SDE_PIX_FMT_ARGB_8888_TILE,
  373. SDE_PIX_FMT_ABGR_8888_TILE,
  374. SDE_PIX_FMT_XBGR_8888_TILE,
  375. SDE_PIX_FMT_RGBA_8888_TILE,
  376. SDE_PIX_FMT_BGRA_8888_TILE,
  377. SDE_PIX_FMT_RGBX_8888_TILE,
  378. SDE_PIX_FMT_BGRX_8888_TILE,
  379. SDE_PIX_FMT_RGBA_1010102_TILE,
  380. SDE_PIX_FMT_RGBX_1010102_TILE,
  381. SDE_PIX_FMT_ARGB_2101010_TILE,
  382. SDE_PIX_FMT_XRGB_2101010_TILE,
  383. SDE_PIX_FMT_BGRA_1010102_TILE,
  384. SDE_PIX_FMT_BGRX_1010102_TILE,
  385. SDE_PIX_FMT_ABGR_2101010_TILE,
  386. SDE_PIX_FMT_XBGR_2101010_TILE,
  387. };
  388. static const u32 sde_hw_rotator_v4_inpixfmts_sbuf[] = {
  389. SDE_PIX_FMT_Y_CBCR_H2V2_P010,
  390. SDE_PIX_FMT_Y_CBCR_H2V2,
  391. SDE_PIX_FMT_Y_CRCB_H2V2,
  392. SDE_PIX_FMT_Y_CBCR_H2V2_TP10_UBWC,
  393. SDE_PIX_FMT_Y_CBCR_H2V2_P010_UBWC,
  394. SDE_PIX_FMT_Y_CBCR_H2V2_UBWC,
  395. SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
  396. SDE_PIX_FMT_Y_CBCR_H2V2_P010_TILE,
  397. SDE_PIX_FMT_Y_CBCR_H2V2_TILE,
  398. };
  399. static const u32 sde_hw_rotator_v4_outpixfmts_sbuf[] = {
  400. SDE_PIX_FMT_Y_CBCR_H2V2_TP10,
  401. SDE_PIX_FMT_Y_CBCR_H2V2_P010_TILE,
  402. SDE_PIX_FMT_Y_CBCR_H2V2_TILE,
  403. };
  404. static struct sde_rot_vbif_debug_bus nrt_vbif_dbg_bus_r3[] = {
  405. {0x214, 0x21c, 16, 1, 0x200}, /* arb clients main */
  406. {0x214, 0x21c, 0, 12, 0x13}, /* xin blocks - axi side */
  407. {0x21c, 0x214, 0, 12, 0xc}, /* xin blocks - clock side */
  408. };
  409. static struct sde_rot_debug_bus rot_dbgbus_r3[] = {
  410. /*
  411. * rottop - 0xA8850
  412. */
  413. /* REGDMA */
  414. { 0XA8850, 0, 0 },
  415. { 0XA8850, 0, 1 },
  416. { 0XA8850, 0, 2 },
  417. { 0XA8850, 0, 3 },
  418. { 0XA8850, 0, 4 },
  419. /* ROT_WB */
  420. { 0XA8850, 1, 0 },
  421. { 0XA8850, 1, 1 },
  422. { 0XA8850, 1, 2 },
  423. { 0XA8850, 1, 3 },
  424. { 0XA8850, 1, 4 },
  425. { 0XA8850, 1, 5 },
  426. { 0XA8850, 1, 6 },
  427. { 0XA8850, 1, 7 },
  428. /* UBWC_DEC */
  429. { 0XA8850, 2, 0 },
  430. /* UBWC_ENC */
  431. { 0XA8850, 3, 0 },
  432. /* ROT_FETCH_0 */
  433. { 0XA8850, 4, 0 },
  434. { 0XA8850, 4, 1 },
  435. { 0XA8850, 4, 2 },
  436. { 0XA8850, 4, 3 },
  437. { 0XA8850, 4, 4 },
  438. { 0XA8850, 4, 5 },
  439. { 0XA8850, 4, 6 },
  440. { 0XA8850, 4, 7 },
  441. /* ROT_FETCH_1 */
  442. { 0XA8850, 5, 0 },
  443. { 0XA8850, 5, 1 },
  444. { 0XA8850, 5, 2 },
  445. { 0XA8850, 5, 3 },
  446. { 0XA8850, 5, 4 },
  447. { 0XA8850, 5, 5 },
  448. { 0XA8850, 5, 6 },
  449. { 0XA8850, 5, 7 },
  450. /* ROT_FETCH_2 */
  451. { 0XA8850, 6, 0 },
  452. { 0XA8850, 6, 1 },
  453. { 0XA8850, 6, 2 },
  454. { 0XA8850, 6, 3 },
  455. { 0XA8850, 6, 4 },
  456. { 0XA8850, 6, 5 },
  457. { 0XA8850, 6, 6 },
  458. { 0XA8850, 6, 7 },
  459. /* ROT_FETCH_3 */
  460. { 0XA8850, 7, 0 },
  461. { 0XA8850, 7, 1 },
  462. { 0XA8850, 7, 2 },
  463. { 0XA8850, 7, 3 },
  464. { 0XA8850, 7, 4 },
  465. { 0XA8850, 7, 5 },
  466. { 0XA8850, 7, 6 },
  467. { 0XA8850, 7, 7 },
  468. /* ROT_FETCH_4 */
  469. { 0XA8850, 8, 0 },
  470. { 0XA8850, 8, 1 },
  471. { 0XA8850, 8, 2 },
  472. { 0XA8850, 8, 3 },
  473. { 0XA8850, 8, 4 },
  474. { 0XA8850, 8, 5 },
  475. { 0XA8850, 8, 6 },
  476. { 0XA8850, 8, 7 },
  477. /* ROT_UNPACK_0*/
  478. { 0XA8850, 9, 0 },
  479. { 0XA8850, 9, 1 },
  480. { 0XA8850, 9, 2 },
  481. { 0XA8850, 9, 3 },
  482. };
  483. static struct sde_rot_regdump sde_rot_r3_regdump[] = {
  484. { "SDEROT_ROTTOP", SDE_ROT_ROTTOP_OFFSET, 0x100, SDE_ROT_REGDUMP_READ },
  485. { "SDEROT_SSPP", SDE_ROT_SSPP_OFFSET, 0x200, SDE_ROT_REGDUMP_READ },
  486. { "SDEROT_WB", SDE_ROT_WB_OFFSET, 0x300, SDE_ROT_REGDUMP_READ },
  487. { "SDEROT_REGDMA_CSR", SDE_ROT_REGDMA_OFFSET, 0x100,
  488. SDE_ROT_REGDUMP_READ },
  489. /*
  490. * Need to perform a SW reset to REGDMA in order to access the
  491. * REGDMA RAM especially if REGDMA is waiting for Rotator IDLE.
  492. * REGDMA RAM should be dump at last.
  493. */
  494. { "SDEROT_REGDMA_RESET", ROTTOP_SW_RESET_OVERRIDE, 1,
  495. SDE_ROT_REGDUMP_WRITE, 1 },
  496. { "SDEROT_REGDMA_RAM", SDE_ROT_REGDMA_RAM_OFFSET, 0x2000,
  497. SDE_ROT_REGDUMP_READ },
  498. { "SDEROT_VBIF_NRT", SDE_ROT_VBIF_NRT_OFFSET, 0x590,
  499. SDE_ROT_REGDUMP_VBIF },
  500. { "SDEROT_REGDMA_RESET", ROTTOP_SW_RESET_OVERRIDE, 1,
  501. SDE_ROT_REGDUMP_WRITE, 0 },
  502. };
  503. struct sde_rot_cdp_params {
  504. bool enable;
  505. struct sde_mdp_format_params *fmt;
  506. u32 offset;
  507. };
  508. /* Invalid software timestamp value for initialization */
  509. #define SDE_REGDMA_SWTS_INVALID (~0)
  510. /**
  511. * __sde_hw_rotator_get_timestamp - obtain rotator current timestamp
  512. * @rot: rotator context
  513. * @q_id: regdma queue id (low/high)
  514. * @return: current timestmap
  515. */
  516. static u32 __sde_hw_rotator_get_timestamp(struct sde_hw_rotator *rot, u32 q_id)
  517. {
  518. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  519. u32 ts;
  520. if (test_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map)) {
  521. if (q_id == ROT_QUEUE_HIGH_PRIORITY)
  522. ts = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_ROT_CNTR_0);
  523. else
  524. ts = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_ROT_CNTR_1);
  525. } else {
  526. ts = SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG);
  527. if (q_id == ROT_QUEUE_LOW_PRIORITY)
  528. ts >>= SDE_REGDMA_SWTS_SHIFT;
  529. }
  530. return ts & SDE_REGDMA_SWTS_MASK;
  531. }
  532. /**
  533. * sde_hw_rotator_elapsed_swts - Find difference of 2 software timestamps
  534. * @ts_curr: current software timestamp
  535. * @ts_prev: previous software timestamp
  536. * @return: the amount ts_curr is ahead of ts_prev
  537. */
  538. static int sde_hw_rotator_elapsed_swts(u32 ts_curr, u32 ts_prev)
  539. {
  540. u32 diff = (ts_curr - ts_prev) & SDE_REGDMA_SWTS_MASK;
  541. return sign_extend32(diff, (SDE_REGDMA_SWTS_SHIFT - 1));
  542. }
  543. /**
  544. * sde_hw_rotator_pending_hwts - Check if the given context is still pending
  545. * @rot: Pointer to hw rotator
  546. * @ctx: Pointer to rotator context
  547. * @phwts: Pointer to returned reference hw timestamp, optional
  548. * @return: true if context has pending requests
  549. */
  550. static int sde_hw_rotator_pending_hwts(struct sde_hw_rotator *rot,
  551. struct sde_hw_rotator_context *ctx, u32 *phwts)
  552. {
  553. u32 hwts;
  554. int ts_diff;
  555. bool pending;
  556. if (ctx->last_regdma_timestamp == SDE_REGDMA_SWTS_INVALID) {
  557. if (ctx->q_id == ROT_QUEUE_LOW_PRIORITY)
  558. hwts = SDE_ROTREG_READ(rot->mdss_base,
  559. ROTTOP_ROT_CNTR_1);
  560. else
  561. hwts = SDE_ROTREG_READ(rot->mdss_base,
  562. ROTTOP_ROT_CNTR_0);
  563. } else {
  564. hwts = ctx->last_regdma_timestamp;
  565. }
  566. hwts &= SDE_REGDMA_SWTS_MASK;
  567. ts_diff = sde_hw_rotator_elapsed_swts(ctx->timestamp, hwts);
  568. if (phwts)
  569. *phwts = hwts;
  570. pending = (ts_diff > 0) ? true : false;
  571. SDEROT_DBG("ts:0x%x, queue_id:%d, hwts:0x%x, pending:%d\n",
  572. ctx->timestamp, ctx->q_id, hwts, pending);
  573. SDEROT_EVTLOG(ctx->timestamp, hwts, ctx->q_id, ts_diff);
  574. return pending;
  575. }
  576. /**
  577. * sde_hw_rotator_update_hwts - update hw timestamp with given value
  578. * @rot: Pointer to hw rotator
  579. * @q_id: rotator queue id
  580. * @hwts: new hw timestamp
  581. */
  582. static void sde_hw_rotator_update_hwts(struct sde_hw_rotator *rot,
  583. u32 q_id, u32 hwts)
  584. {
  585. if (q_id == ROT_QUEUE_LOW_PRIORITY)
  586. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_ROT_CNTR_1, hwts);
  587. else
  588. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_ROT_CNTR_0, hwts);
  589. }
  590. /**
  591. * sde_hw_rotator_pending_swts - Check if the given context is still pending
  592. * @rot: Pointer to hw rotator
  593. * @ctx: Pointer to rotator context
  594. * @pswts: Pointer to returned reference software timestamp, optional
  595. * @return: true if context has pending requests
  596. */
  597. static int sde_hw_rotator_pending_swts(struct sde_hw_rotator *rot,
  598. struct sde_hw_rotator_context *ctx, u32 *pswts)
  599. {
  600. u32 swts;
  601. int ts_diff;
  602. bool pending;
  603. if (ctx->last_regdma_timestamp == SDE_REGDMA_SWTS_INVALID)
  604. swts = SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG);
  605. else
  606. swts = ctx->last_regdma_timestamp;
  607. if (ctx->q_id == ROT_QUEUE_LOW_PRIORITY)
  608. swts >>= SDE_REGDMA_SWTS_SHIFT;
  609. swts &= SDE_REGDMA_SWTS_MASK;
  610. ts_diff = sde_hw_rotator_elapsed_swts(ctx->timestamp, swts);
  611. if (pswts)
  612. *pswts = swts;
  613. pending = (ts_diff > 0) ? true : false;
  614. SDEROT_DBG("ts:0x%x, queue_id:%d, swts:0x%x, pending:%d\n",
  615. ctx->timestamp, ctx->q_id, swts, pending);
  616. SDEROT_EVTLOG(ctx->timestamp, swts, ctx->q_id, ts_diff);
  617. return pending;
  618. }
  619. /**
  620. * sde_hw_rotator_update_swts - update software timestamp with given value
  621. * @rot: Pointer to hw rotator
  622. * @q_id: rotator queue id
  623. * @swts: new software timestamp
  624. */
  625. static void sde_hw_rotator_update_swts(struct sde_hw_rotator *rot,
  626. u32 q_id, u32 swts)
  627. {
  628. u32 mask = SDE_REGDMA_SWTS_MASK;
  629. swts &= SDE_REGDMA_SWTS_MASK;
  630. if (q_id == ROT_QUEUE_LOW_PRIORITY) {
  631. swts <<= SDE_REGDMA_SWTS_SHIFT;
  632. mask <<= SDE_REGDMA_SWTS_SHIFT;
  633. }
  634. swts |= (SDE_ROTREG_READ(rot->mdss_base, REGDMA_TIMESTAMP_REG) & ~mask);
  635. SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_TIMESTAMP_REG, swts);
  636. }
  637. /**
  638. * sde_hw_rotator_enable_irq - Enable hw rotator interrupt with ref. count
  639. * Also, clear rotator/regdma irq status.
  640. * @rot: Pointer to hw rotator
  641. */
  642. static void sde_hw_rotator_enable_irq(struct sde_hw_rotator *rot)
  643. {
  644. SDEROT_DBG("irq_num:%d enabled:%d\n", rot->irq_num,
  645. atomic_read(&rot->irq_enabled));
  646. if (!atomic_read(&rot->irq_enabled)) {
  647. if (rot->mode == ROT_REGDMA_OFF)
  648. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_CLEAR,
  649. ROT_DONE_MASK);
  650. else
  651. SDE_ROTREG_WRITE(rot->mdss_base,
  652. REGDMA_CSR_REGDMA_INT_CLEAR, REGDMA_INT_MASK);
  653. enable_irq(rot->irq_num);
  654. }
  655. atomic_inc(&rot->irq_enabled);
  656. }
  657. /**
  658. * sde_hw_rotator_disable_irq - Disable hw rotator interrupt with ref. count
  659. * Also, clear rotator/regdma irq enable masks.
  660. * @rot: Pointer to hw rotator
  661. */
  662. static void sde_hw_rotator_disable_irq(struct sde_hw_rotator *rot)
  663. {
  664. SDEROT_DBG("irq_num:%d enabled:%d\n", rot->irq_num,
  665. atomic_read(&rot->irq_enabled));
  666. if (!atomic_read(&rot->irq_enabled)) {
  667. SDEROT_ERR("irq %d is already disabled\n", rot->irq_num);
  668. return;
  669. }
  670. if (!atomic_dec_return(&rot->irq_enabled)) {
  671. if (rot->mode == ROT_REGDMA_OFF)
  672. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_EN, 0);
  673. else
  674. SDE_ROTREG_WRITE(rot->mdss_base,
  675. REGDMA_CSR_REGDMA_INT_EN, 0);
  676. /* disable irq after last pending irq is handled, if any */
  677. synchronize_irq(rot->irq_num);
  678. disable_irq_nosync(rot->irq_num);
  679. }
  680. }
  681. static void sde_hw_rotator_halt_vbif_xin_client(void)
  682. {
  683. struct sde_mdp_vbif_halt_params halt_params;
  684. memset(&halt_params, 0, sizeof(struct sde_mdp_vbif_halt_params));
  685. halt_params.xin_id = XIN_SSPP;
  686. halt_params.reg_off_mdp_clk_ctrl = MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0;
  687. halt_params.bit_off_mdp_clk_ctrl =
  688. MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0_XIN0;
  689. sde_mdp_halt_vbif_xin(&halt_params);
  690. memset(&halt_params, 0, sizeof(struct sde_mdp_vbif_halt_params));
  691. halt_params.xin_id = XIN_WRITEBACK;
  692. halt_params.reg_off_mdp_clk_ctrl = MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0;
  693. halt_params.bit_off_mdp_clk_ctrl =
  694. MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0_XIN1;
  695. sde_mdp_halt_vbif_xin(&halt_params);
  696. }
  697. /**
  698. * sde_hw_rotator_reset - Reset rotator hardware
  699. * @rot: pointer to hw rotator
  700. * @ctx: pointer to current rotator context during the hw hang (optional)
  701. */
  702. static int sde_hw_rotator_reset(struct sde_hw_rotator *rot,
  703. struct sde_hw_rotator_context *ctx)
  704. {
  705. struct sde_hw_rotator_context *rctx = NULL;
  706. u32 int_mask = (REGDMA_INT_0_MASK | REGDMA_INT_1_MASK |
  707. REGDMA_INT_2_MASK);
  708. u32 last_ts[ROT_QUEUE_MAX] = {0,};
  709. u32 latest_ts, opmode;
  710. int elapsed_time, t;
  711. int i, j;
  712. unsigned long flags;
  713. if (!rot) {
  714. SDEROT_ERR("NULL rotator\n");
  715. return -EINVAL;
  716. }
  717. /* sw reset the hw rotator */
  718. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_SW_RESET_OVERRIDE, 1);
  719. /* ensure write is issued to the rotator HW */
  720. wmb();
  721. usleep_range(MS_TO_US(10), MS_TO_US(20));
  722. /* force rotator into offline mode */
  723. opmode = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_OP_MODE);
  724. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_OP_MODE,
  725. opmode & ~(BIT(5) | BIT(4) | BIT(1) | BIT(0)));
  726. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_SW_RESET_OVERRIDE, 0);
  727. /* halt vbif xin client to ensure no pending transaction */
  728. sde_hw_rotator_halt_vbif_xin_client();
  729. /* if no ctx is specified, skip ctx wake up */
  730. if (!ctx)
  731. return 0;
  732. if (ctx->q_id >= ROT_QUEUE_MAX) {
  733. SDEROT_ERR("context q_id out of range: %d\n", ctx->q_id);
  734. return -EINVAL;
  735. }
  736. spin_lock_irqsave(&rot->rotisr_lock, flags);
  737. /* update timestamp register with current context */
  738. last_ts[ctx->q_id] = ctx->timestamp;
  739. rot->ops.update_ts(rot, ctx->q_id, ctx->timestamp);
  740. SDEROT_EVTLOG(ctx->timestamp);
  741. /*
  742. * Search for any pending rot session, and look for last timestamp
  743. * per hw queue.
  744. */
  745. for (i = 0; i < ROT_QUEUE_MAX; i++) {
  746. latest_ts = atomic_read(&rot->timestamp[i]);
  747. latest_ts &= SDE_REGDMA_SWTS_MASK;
  748. elapsed_time = sde_hw_rotator_elapsed_swts(latest_ts,
  749. last_ts[i]);
  750. for (j = 0; j < SDE_HW_ROT_REGDMA_TOTAL_CTX; j++) {
  751. rctx = rot->rotCtx[i][j];
  752. if (rctx && rctx != ctx) {
  753. rctx->last_regdma_isr_status = int_mask;
  754. rctx->last_regdma_timestamp = rctx->timestamp;
  755. t = sde_hw_rotator_elapsed_swts(latest_ts,
  756. rctx->timestamp);
  757. if (t < elapsed_time) {
  758. elapsed_time = t;
  759. last_ts[i] = rctx->timestamp;
  760. rot->ops.update_ts(rot, i, last_ts[i]);
  761. }
  762. SDEROT_DBG("rotctx[%d][%d], ts:%d\n",
  763. i, j, rctx->timestamp);
  764. SDEROT_EVTLOG(i, j, rctx->timestamp,
  765. last_ts[i]);
  766. }
  767. }
  768. }
  769. /* Finally wakeup all pending rotator context in queue */
  770. for (i = 0; i < ROT_QUEUE_MAX; i++) {
  771. for (j = 0; j < SDE_HW_ROT_REGDMA_TOTAL_CTX; j++) {
  772. rctx = rot->rotCtx[i][j];
  773. if (rctx && rctx != ctx)
  774. wake_up_all(&rctx->regdma_waitq);
  775. }
  776. }
  777. spin_unlock_irqrestore(&rot->rotisr_lock, flags);
  778. return 0;
  779. }
  780. /**
  781. * _sde_hw_rotator_dump_status - Dump hw rotator status on error
  782. * @rot: Pointer to hw rotator
  783. */
  784. static void _sde_hw_rotator_dump_status(struct sde_hw_rotator *rot,
  785. u32 *ubwcerr)
  786. {
  787. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  788. u32 reg = 0;
  789. SDEROT_ERR(
  790. "op_mode = %x, int_en = %x, int_status = %x\n",
  791. SDE_ROTREG_READ(rot->mdss_base,
  792. REGDMA_CSR_REGDMA_OP_MODE),
  793. SDE_ROTREG_READ(rot->mdss_base,
  794. REGDMA_CSR_REGDMA_INT_EN),
  795. SDE_ROTREG_READ(rot->mdss_base,
  796. REGDMA_CSR_REGDMA_INT_STATUS));
  797. SDEROT_ERR(
  798. "ts0/ts1 = %x/%x, q0_status = %x, q1_status = %x, block_status = %x\n",
  799. __sde_hw_rotator_get_timestamp(rot, ROT_QUEUE_HIGH_PRIORITY),
  800. __sde_hw_rotator_get_timestamp(rot, ROT_QUEUE_LOW_PRIORITY),
  801. SDE_ROTREG_READ(rot->mdss_base,
  802. REGDMA_CSR_REGDMA_QUEUE_0_STATUS),
  803. SDE_ROTREG_READ(rot->mdss_base,
  804. REGDMA_CSR_REGDMA_QUEUE_1_STATUS),
  805. SDE_ROTREG_READ(rot->mdss_base,
  806. REGDMA_CSR_REGDMA_BLOCK_STATUS));
  807. SDEROT_ERR(
  808. "invalid_cmd_offset = %x, fsm_state = %x\n",
  809. SDE_ROTREG_READ(rot->mdss_base,
  810. REGDMA_CSR_REGDMA_INVALID_CMD_RAM_OFFSET),
  811. SDE_ROTREG_READ(rot->mdss_base,
  812. REGDMA_CSR_REGDMA_FSM_STATE));
  813. SDEROT_ERR("rottop: op_mode = %x, status = %x, clk_status = %x\n",
  814. SDE_ROTREG_READ(rot->mdss_base, ROTTOP_OP_MODE),
  815. SDE_ROTREG_READ(rot->mdss_base, ROTTOP_STATUS),
  816. SDE_ROTREG_READ(rot->mdss_base, ROTTOP_CLK_STATUS));
  817. reg = SDE_ROTREG_READ(rot->mdss_base, ROT_SSPP_UBWC_ERROR_STATUS);
  818. if (ubwcerr)
  819. *ubwcerr = reg;
  820. SDEROT_ERR(
  821. "UBWC decode status = %x, UBWC encode status = %x\n", reg,
  822. SDE_ROTREG_READ(rot->mdss_base, ROT_WB_UBWC_ERROR_STATUS));
  823. SDEROT_ERR("VBIF XIN HALT status = %x VBIF AXI HALT status = %x\n",
  824. SDE_VBIF_READ(mdata, MMSS_VBIF_XIN_HALT_CTRL1),
  825. SDE_VBIF_READ(mdata, MMSS_VBIF_AXI_HALT_CTRL1));
  826. SDEROT_ERR("sspp unpack wr: plane0 = %x, plane1 = %x, plane2 = %x\n",
  827. SDE_ROTREG_READ(rot->mdss_base,
  828. ROT_SSPP_FETCH_SMP_WR_PLANE0),
  829. SDE_ROTREG_READ(rot->mdss_base,
  830. ROT_SSPP_FETCH_SMP_WR_PLANE1),
  831. SDE_ROTREG_READ(rot->mdss_base,
  832. ROT_SSPP_FETCH_SMP_WR_PLANE2));
  833. SDEROT_ERR("sspp unpack rd: plane0 = %x, plane1 = %x, plane2 = %x\n",
  834. SDE_ROTREG_READ(rot->mdss_base,
  835. ROT_SSPP_SMP_UNPACK_RD_PLANE0),
  836. SDE_ROTREG_READ(rot->mdss_base,
  837. ROT_SSPP_SMP_UNPACK_RD_PLANE1),
  838. SDE_ROTREG_READ(rot->mdss_base,
  839. ROT_SSPP_SMP_UNPACK_RD_PLANE2));
  840. SDEROT_ERR("sspp: unpack_ln = %x, unpack_blk = %x, fill_lvl = %x\n",
  841. SDE_ROTREG_READ(rot->mdss_base,
  842. ROT_SSPP_UNPACK_LINE_COUNT),
  843. SDE_ROTREG_READ(rot->mdss_base,
  844. ROT_SSPP_UNPACK_BLK_COUNT),
  845. SDE_ROTREG_READ(rot->mdss_base,
  846. ROT_SSPP_FILL_LEVELS));
  847. SDEROT_ERR("wb: sbuf0 = %x, sbuf1 = %x, sys_cache = %x\n",
  848. SDE_ROTREG_READ(rot->mdss_base,
  849. ROT_WB_SBUF_STATUS_PLANE0),
  850. SDE_ROTREG_READ(rot->mdss_base,
  851. ROT_WB_SBUF_STATUS_PLANE1),
  852. SDE_ROTREG_READ(rot->mdss_base,
  853. ROT_WB_SYS_CACHE_MODE));
  854. }
  855. /**
  856. * sde_hw_rotator_get_ctx(): Retrieve rotator context from rotator HW based
  857. * on provided session_id. Each rotator has a different session_id.
  858. * @rot: Pointer to rotator hw
  859. * @session_id: Identifier for rotator session
  860. * @sequence_id: Identifier for rotation request within the session
  861. * @q_id: Rotator queue identifier
  862. */
  863. static struct sde_hw_rotator_context *sde_hw_rotator_get_ctx(
  864. struct sde_hw_rotator *rot, u32 session_id, u32 sequence_id,
  865. enum sde_rot_queue_prio q_id)
  866. {
  867. int i;
  868. struct sde_hw_rotator_context *ctx = NULL;
  869. for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++) {
  870. ctx = rot->rotCtx[q_id][i];
  871. if (ctx && (ctx->session_id == session_id) &&
  872. (ctx->sequence_id == sequence_id)) {
  873. SDEROT_DBG(
  874. "rotCtx sloti[%d][%d] ==> ctx:%pK | session-id:%d | sequence-id:%d\n",
  875. q_id, i, ctx, ctx->session_id,
  876. ctx->sequence_id);
  877. return ctx;
  878. }
  879. }
  880. return NULL;
  881. }
  882. /*
  883. * sde_hw_rotator_map_vaddr - map the debug buffer to kernel space
  884. * @dbgbuf: Pointer to debug buffer
  885. * @buf: Pointer to layer buffer structure
  886. * @data: Pointer to h/w mapped buffer structure
  887. */
  888. static void sde_hw_rotator_map_vaddr(struct sde_dbg_buf *dbgbuf,
  889. struct sde_layer_buffer *buf, struct sde_mdp_data *data)
  890. {
  891. dbgbuf->dmabuf = data->p[0].srcp_dma_buf;
  892. dbgbuf->buflen = data->p[0].srcp_dma_buf->size;
  893. dbgbuf->vaddr = NULL;
  894. dbgbuf->width = buf->width;
  895. dbgbuf->height = buf->height;
  896. if (dbgbuf->dmabuf && (dbgbuf->buflen > 0)) {
  897. dma_buf_begin_cpu_access(dbgbuf->dmabuf, DMA_FROM_DEVICE);
  898. dbgbuf->vaddr = dma_buf_kmap(dbgbuf->dmabuf, 0);
  899. SDEROT_DBG("vaddr mapping: 0x%pK/%ld w:%d/h:%d\n",
  900. dbgbuf->vaddr, dbgbuf->buflen,
  901. dbgbuf->width, dbgbuf->height);
  902. }
  903. }
  904. /*
  905. * sde_hw_rotator_unmap_vaddr - unmap the debug buffer from kernel space
  906. * @dbgbuf: Pointer to debug buffer
  907. */
  908. static void sde_hw_rotator_unmap_vaddr(struct sde_dbg_buf *dbgbuf)
  909. {
  910. if (dbgbuf->vaddr) {
  911. dma_buf_kunmap(dbgbuf->dmabuf, 0, dbgbuf->vaddr);
  912. dma_buf_end_cpu_access(dbgbuf->dmabuf, DMA_FROM_DEVICE);
  913. }
  914. dbgbuf->vaddr = NULL;
  915. dbgbuf->dmabuf = NULL;
  916. dbgbuf->buflen = 0;
  917. dbgbuf->width = 0;
  918. dbgbuf->height = 0;
  919. }
  920. /*
  921. * sde_hw_rotator_vbif_setting - helper function to set vbif QoS remapper
  922. * levels, enable write gather enable and avoid clk gating setting for
  923. * debug purpose.
  924. *
  925. * @rot: Pointer to rotator hw
  926. */
  927. static void sde_hw_rotator_vbif_setting(struct sde_hw_rotator *rot)
  928. {
  929. u32 i, mask, vbif_qos, reg_val = 0;
  930. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  931. /* VBIF_ROT QoS remapper setting */
  932. switch (mdata->npriority_lvl) {
  933. case SDE_MDP_VBIF_4_LEVEL_REMAPPER:
  934. for (i = 0; i < mdata->npriority_lvl; i++) {
  935. reg_val = SDE_VBIF_READ(mdata,
  936. MMSS_VBIF_NRT_VBIF_QOS_REMAP_00 + i*4);
  937. mask = 0x3 << (XIN_SSPP * 2);
  938. vbif_qos = mdata->vbif_nrt_qos[i];
  939. reg_val |= vbif_qos << (XIN_SSPP * 2);
  940. /* ensure write is issued after the read operation */
  941. mb();
  942. SDE_VBIF_WRITE(mdata,
  943. MMSS_VBIF_NRT_VBIF_QOS_REMAP_00 + i*4,
  944. reg_val);
  945. }
  946. break;
  947. case SDE_MDP_VBIF_8_LEVEL_REMAPPER:
  948. mask = mdata->npriority_lvl - 1;
  949. for (i = 0; i < mdata->npriority_lvl; i++) {
  950. /* RD and WR client */
  951. reg_val |= (mdata->vbif_nrt_qos[i] & mask)
  952. << (XIN_SSPP * 4);
  953. reg_val |= (mdata->vbif_nrt_qos[i] & mask)
  954. << (XIN_WRITEBACK * 4);
  955. SDE_VBIF_WRITE(mdata,
  956. MMSS_VBIF_NRT_VBIF_QOS_RP_REMAP_000 + i*8,
  957. reg_val);
  958. SDE_VBIF_WRITE(mdata,
  959. MMSS_VBIF_NRT_VBIF_QOS_LVL_REMAP_000 + i*8,
  960. reg_val);
  961. }
  962. break;
  963. default:
  964. SDEROT_DBG("invalid vbif remapper levels\n");
  965. }
  966. /* Enable write gather for writeback to remove write gaps, which
  967. * may hang AXI/BIMC/SDE.
  968. */
  969. SDE_VBIF_WRITE(mdata, MMSS_VBIF_NRT_VBIF_WRITE_GATHTER_EN,
  970. BIT(XIN_WRITEBACK));
  971. /*
  972. * For debug purpose, disable clock gating, i.e. Clocks always on
  973. */
  974. if (mdata->clk_always_on) {
  975. SDE_VBIF_WRITE(mdata, MMSS_VBIF_CLKON, 0x3);
  976. SDE_VBIF_WRITE(mdata, MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0, 0x3);
  977. SDE_VBIF_WRITE(mdata, MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL1,
  978. 0xFFFF);
  979. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_CLK_CTRL, 1);
  980. }
  981. }
  982. /*
  983. * sde_hw_rotator_setup_timestamp_packet - setup timestamp writeback command
  984. * @ctx: Pointer to rotator context
  985. * @mask: Bit mask location of the timestamp
  986. * @swts: Software timestamp
  987. */
  988. static void sde_hw_rotator_setup_timestamp_packet(
  989. struct sde_hw_rotator_context *ctx, u32 mask, u32 swts)
  990. {
  991. char __iomem *wrptr;
  992. wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  993. /*
  994. * Create a dummy packet write out to 1 location for timestamp
  995. * generation.
  996. */
  997. SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_SSPP_SRC_SIZE, 6);
  998. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x00010001);
  999. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
  1000. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
  1001. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x00010001);
  1002. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
  1003. SDE_REGDMA_BLKWRITE_DATA(wrptr, ctx->ts_addr);
  1004. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_YSTRIDE0, 4);
  1005. SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_SSPP_SRC_FORMAT, 4);
  1006. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x004037FF);
  1007. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x03020100);
  1008. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x80000000);
  1009. SDE_REGDMA_BLKWRITE_DATA(wrptr, ctx->timestamp);
  1010. /*
  1011. * Must clear secure buffer setting for SW timestamp because
  1012. * SW timstamp buffer allocation is always non-secure region.
  1013. */
  1014. if (ctx->is_secure) {
  1015. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_ADDR_SW_STATUS, 0);
  1016. SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ADDR_SW_STATUS, 0);
  1017. }
  1018. SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_WB_DST_FORMAT, 4);
  1019. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x000037FF);
  1020. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
  1021. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0x03020100);
  1022. SDE_REGDMA_BLKWRITE_DATA(wrptr, ctx->ts_addr);
  1023. SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_YSTRIDE0, 4);
  1024. SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_SIZE, 0x00010001);
  1025. SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_IMG_SIZE, 0x00010001);
  1026. SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_XY, 0);
  1027. SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_WRITE_CONFIG,
  1028. (ctx->rot->highest_bank & 0x3) << 8);
  1029. SDE_REGDMA_WRITE(wrptr, ROTTOP_DNSC, 0);
  1030. SDE_REGDMA_WRITE(wrptr, ROTTOP_OP_MODE, 1);
  1031. SDE_REGDMA_MODIFY(wrptr, REGDMA_TIMESTAMP_REG, mask, swts);
  1032. SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, 1);
  1033. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1034. }
  1035. /*
  1036. * sde_hw_rotator_cdp_configs - configures the CDP registers
  1037. * @ctx: Pointer to rotator context
  1038. * @params: Pointer to parameters needed for CDP configs
  1039. */
  1040. static void sde_hw_rotator_cdp_configs(struct sde_hw_rotator_context *ctx,
  1041. struct sde_rot_cdp_params *params)
  1042. {
  1043. int reg_val;
  1044. char __iomem *wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1045. if (!params->enable) {
  1046. SDE_REGDMA_WRITE(wrptr, params->offset, 0x0);
  1047. goto end;
  1048. }
  1049. reg_val = BIT(0); /* enable cdp */
  1050. if (sde_mdp_is_ubwc_format(params->fmt))
  1051. reg_val |= BIT(1); /* enable UBWC meta cdp */
  1052. if (sde_mdp_is_ubwc_format(params->fmt)
  1053. || sde_mdp_is_tilea4x_format(params->fmt)
  1054. || sde_mdp_is_tilea5x_format(params->fmt))
  1055. reg_val |= BIT(2); /* enable tile amortize */
  1056. reg_val |= BIT(3); /* enable preload addr ahead cnt 64 */
  1057. SDE_REGDMA_WRITE(wrptr, params->offset, reg_val);
  1058. end:
  1059. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1060. }
  1061. /*
  1062. * sde_hw_rotator_setup_qos_lut_wr - Set QoS LUT/Danger LUT/Safe LUT configs
  1063. * for the WRITEBACK rotator for inline and offline rotation.
  1064. *
  1065. * @ctx: Pointer to rotator context
  1066. */
  1067. static void sde_hw_rotator_setup_qos_lut_wr(struct sde_hw_rotator_context *ctx)
  1068. {
  1069. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  1070. char __iomem *wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1071. /* Offline rotation setting */
  1072. if (!ctx->sbuf_mode) {
  1073. /* QOS LUT WR setting */
  1074. if (test_bit(SDE_QOS_LUT, mdata->sde_qos_map)) {
  1075. SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_0,
  1076. mdata->lut_cfg[SDE_ROT_WR].creq_lut_0);
  1077. SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_1,
  1078. mdata->lut_cfg[SDE_ROT_WR].creq_lut_1);
  1079. }
  1080. /* Danger LUT WR setting */
  1081. if (test_bit(SDE_QOS_DANGER_LUT, mdata->sde_qos_map))
  1082. SDE_REGDMA_WRITE(wrptr, ROT_WB_DANGER_LUT,
  1083. mdata->lut_cfg[SDE_ROT_WR].danger_lut);
  1084. /* Safe LUT WR setting */
  1085. if (test_bit(SDE_QOS_SAFE_LUT, mdata->sde_qos_map))
  1086. SDE_REGDMA_WRITE(wrptr, ROT_WB_SAFE_LUT,
  1087. mdata->lut_cfg[SDE_ROT_WR].safe_lut);
  1088. /* Inline rotation setting */
  1089. } else {
  1090. /* QOS LUT WR setting */
  1091. if (test_bit(SDE_INLINE_QOS_LUT, mdata->sde_inline_qos_map)) {
  1092. SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_0,
  1093. mdata->inline_lut_cfg[SDE_ROT_WR].creq_lut_0);
  1094. SDE_REGDMA_WRITE(wrptr, ROT_WB_CREQ_LUT_1,
  1095. mdata->inline_lut_cfg[SDE_ROT_WR].creq_lut_1);
  1096. }
  1097. /* Danger LUT WR setting */
  1098. if (test_bit(SDE_INLINE_QOS_DANGER_LUT,
  1099. mdata->sde_inline_qos_map))
  1100. SDE_REGDMA_WRITE(wrptr, ROT_WB_DANGER_LUT,
  1101. mdata->inline_lut_cfg[SDE_ROT_WR].danger_lut);
  1102. /* Safe LUT WR setting */
  1103. if (test_bit(SDE_INLINE_QOS_SAFE_LUT,
  1104. mdata->sde_inline_qos_map))
  1105. SDE_REGDMA_WRITE(wrptr, ROT_WB_SAFE_LUT,
  1106. mdata->inline_lut_cfg[SDE_ROT_WR].safe_lut);
  1107. }
  1108. /* Update command queue write ptr */
  1109. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1110. }
  1111. /*
  1112. * sde_hw_rotator_setup_qos_lut_rd - Set QoS LUT/Danger LUT/Safe LUT configs
  1113. * for the SSPP rotator for inline and offline rotation.
  1114. *
  1115. * @ctx: Pointer to rotator context
  1116. */
  1117. static void sde_hw_rotator_setup_qos_lut_rd(struct sde_hw_rotator_context *ctx)
  1118. {
  1119. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  1120. char __iomem *wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1121. /* Offline rotation setting */
  1122. if (!ctx->sbuf_mode) {
  1123. /* QOS LUT RD setting */
  1124. if (test_bit(SDE_QOS_LUT, mdata->sde_qos_map)) {
  1125. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_0,
  1126. mdata->lut_cfg[SDE_ROT_RD].creq_lut_0);
  1127. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_1,
  1128. mdata->lut_cfg[SDE_ROT_RD].creq_lut_1);
  1129. }
  1130. /* Danger LUT RD setting */
  1131. if (test_bit(SDE_QOS_DANGER_LUT, mdata->sde_qos_map))
  1132. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_DANGER_LUT,
  1133. mdata->lut_cfg[SDE_ROT_RD].danger_lut);
  1134. /* Safe LUT RD setting */
  1135. if (test_bit(SDE_QOS_SAFE_LUT, mdata->sde_qos_map))
  1136. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SAFE_LUT,
  1137. mdata->lut_cfg[SDE_ROT_RD].safe_lut);
  1138. /* inline rotation setting */
  1139. } else {
  1140. /* QOS LUT RD setting */
  1141. if (test_bit(SDE_INLINE_QOS_LUT, mdata->sde_inline_qos_map)) {
  1142. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_0,
  1143. mdata->inline_lut_cfg[SDE_ROT_RD].creq_lut_0);
  1144. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_CREQ_LUT_1,
  1145. mdata->inline_lut_cfg[SDE_ROT_RD].creq_lut_1);
  1146. }
  1147. /* Danger LUT RD setting */
  1148. if (test_bit(SDE_INLINE_QOS_DANGER_LUT,
  1149. mdata->sde_inline_qos_map))
  1150. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_DANGER_LUT,
  1151. mdata->inline_lut_cfg[SDE_ROT_RD].danger_lut);
  1152. /* Safe LUT RD setting */
  1153. if (test_bit(SDE_INLINE_QOS_SAFE_LUT,
  1154. mdata->sde_inline_qos_map))
  1155. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SAFE_LUT,
  1156. mdata->inline_lut_cfg[SDE_ROT_RD].safe_lut);
  1157. }
  1158. /* Update command queue write ptr */
  1159. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1160. }
  1161. static void sde_hw_rotator_setup_fetchengine_helper(
  1162. struct sde_hw_rot_sspp_cfg *cfg,
  1163. struct sde_rot_data_type *mdata,
  1164. struct sde_hw_rotator_context *ctx, char __iomem *wrptr,
  1165. u32 flags, u32 *width, u32 *height)
  1166. {
  1167. int i;
  1168. /*
  1169. * initialize start control trigger selection first
  1170. */
  1171. if (test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map)) {
  1172. if (ctx->sbuf_mode)
  1173. SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL,
  1174. ctx->start_ctrl);
  1175. else
  1176. SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, 0);
  1177. }
  1178. /* source image setup */
  1179. if ((flags & SDE_ROT_FLAG_DEINTERLACE)
  1180. && !(flags & SDE_ROT_FLAG_SOURCE_ROTATED_90)) {
  1181. for (i = 0; i < cfg->src_plane.num_planes; i++)
  1182. cfg->src_plane.ystride[i] *= 2;
  1183. *width *= 2;
  1184. *height /= 2;
  1185. }
  1186. }
  1187. /*
  1188. * sde_hw_rotator_setup_fetchengine - setup fetch engine
  1189. * @ctx: Pointer to rotator context
  1190. * @queue_id: Priority queue identifier
  1191. * @cfg: Fetch configuration
  1192. * @danger_lut: real-time QoS LUT for danger setting (not used)
  1193. * @safe_lut: real-time QoS LUT for safe setting (not used)
  1194. * @dnsc_factor_w: downscale factor for width
  1195. * @dnsc_factor_h: downscale factor for height
  1196. * @flags: Control flag
  1197. */
  1198. static void sde_hw_rotator_setup_fetchengine(struct sde_hw_rotator_context *ctx,
  1199. enum sde_rot_queue_prio queue_id,
  1200. struct sde_hw_rot_sspp_cfg *cfg, u32 danger_lut, u32 safe_lut,
  1201. u32 dnsc_factor_w, u32 dnsc_factor_h, u32 flags)
  1202. {
  1203. struct sde_hw_rotator *rot = ctx->rot;
  1204. struct sde_mdp_format_params *fmt;
  1205. struct sde_mdp_data *data;
  1206. struct sde_rot_cdp_params cdp_params = {0};
  1207. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  1208. char __iomem *wrptr;
  1209. u32 opmode = 0;
  1210. u32 chroma_samp = 0;
  1211. u32 src_format = 0;
  1212. u32 unpack = 0;
  1213. u32 width = cfg->img_width;
  1214. u32 height = cfg->img_height;
  1215. u32 fetch_blocksize = 0;
  1216. int i;
  1217. if (ctx->rot->mode == ROT_REGDMA_ON) {
  1218. if (rot->irq_num >= 0)
  1219. SDE_ROTREG_WRITE(rot->mdss_base,
  1220. REGDMA_CSR_REGDMA_INT_EN,
  1221. REGDMA_INT_MASK);
  1222. SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_CSR_REGDMA_OP_MODE,
  1223. REGDMA_EN);
  1224. }
  1225. wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1226. sde_hw_rotator_setup_fetchengine_helper(cfg, mdata, ctx, wrptr,
  1227. flags, &width, &height);
  1228. /*
  1229. * REGDMA BLK write from SRC_SIZE to OP_MODE, total 15 registers
  1230. */
  1231. SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_SSPP_SRC_SIZE, 15);
  1232. /* SRC_SIZE, SRC_IMG_SIZE, SRC_XY, OUT_SIZE, OUT_XY */
  1233. SDE_REGDMA_BLKWRITE_DATA(wrptr,
  1234. cfg->src_rect->w | (cfg->src_rect->h << 16));
  1235. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0); /* SRC_IMG_SIZE unused */
  1236. SDE_REGDMA_BLKWRITE_DATA(wrptr,
  1237. cfg->src_rect->x | (cfg->src_rect->y << 16));
  1238. SDE_REGDMA_BLKWRITE_DATA(wrptr,
  1239. cfg->src_rect->w | (cfg->src_rect->h << 16));
  1240. SDE_REGDMA_BLKWRITE_DATA(wrptr,
  1241. cfg->src_rect->x | (cfg->src_rect->y << 16));
  1242. /* SRC_ADDR [0-3], SRC_YSTRIDE [0-1] */
  1243. data = cfg->data;
  1244. for (i = 0; i < SDE_ROT_MAX_PLANES; i++)
  1245. SDE_REGDMA_BLKWRITE_DATA(wrptr, data->p[i].addr);
  1246. SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->src_plane.ystride[0] |
  1247. (cfg->src_plane.ystride[1] << 16));
  1248. SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->src_plane.ystride[2] |
  1249. (cfg->src_plane.ystride[3] << 16));
  1250. /* UNUSED, write 0 */
  1251. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
  1252. /* setup source format */
  1253. fmt = cfg->fmt;
  1254. chroma_samp = fmt->chroma_sample;
  1255. if (flags & SDE_ROT_FLAG_SOURCE_ROTATED_90) {
  1256. if (chroma_samp == SDE_MDP_CHROMA_H2V1)
  1257. chroma_samp = SDE_MDP_CHROMA_H1V2;
  1258. else if (chroma_samp == SDE_MDP_CHROMA_H1V2)
  1259. chroma_samp = SDE_MDP_CHROMA_H2V1;
  1260. }
  1261. src_format = (chroma_samp << 23) |
  1262. (fmt->fetch_planes << 19) |
  1263. (fmt->bits[C3_ALPHA] << 6) |
  1264. (fmt->bits[C2_R_Cr] << 4) |
  1265. (fmt->bits[C1_B_Cb] << 2) |
  1266. (fmt->bits[C0_G_Y] << 0);
  1267. if (fmt->alpha_enable &&
  1268. (fmt->fetch_planes == SDE_MDP_PLANE_INTERLEAVED))
  1269. src_format |= BIT(8); /* SRCC3_EN */
  1270. src_format |= ((fmt->unpack_count - 1) << 12) |
  1271. (fmt->unpack_tight << 17) |
  1272. (fmt->unpack_align_msb << 18) |
  1273. ((fmt->bpp - 1) << 9) |
  1274. ((fmt->frame_format & 3) << 30);
  1275. if (flags & SDE_ROT_FLAG_ROT_90)
  1276. src_format |= BIT(11); /* ROT90 */
  1277. if (sde_mdp_is_ubwc_format(fmt))
  1278. opmode |= BIT(0); /* BWC_DEC_EN */
  1279. /* if this is YUV pixel format, enable CSC */
  1280. if (sde_mdp_is_yuv_format(fmt))
  1281. src_format |= BIT(15); /* SRC_COLOR_SPACE */
  1282. if (fmt->pixel_mode == SDE_MDP_PIXEL_10BIT)
  1283. src_format |= BIT(14); /* UNPACK_DX_FORMAT */
  1284. if (rot->solid_fill)
  1285. src_format |= BIT(22); /* SOLID_FILL */
  1286. /* SRC_FORMAT */
  1287. SDE_REGDMA_BLKWRITE_DATA(wrptr, src_format);
  1288. /* setup source unpack pattern */
  1289. unpack = (fmt->element[3] << 24) | (fmt->element[2] << 16) |
  1290. (fmt->element[1] << 8) | (fmt->element[0] << 0);
  1291. /* SRC_UNPACK_PATTERN */
  1292. SDE_REGDMA_BLKWRITE_DATA(wrptr, unpack);
  1293. /* setup source op mode */
  1294. if (flags & SDE_ROT_FLAG_FLIP_LR)
  1295. opmode |= BIT(13); /* FLIP_MODE L/R horizontal flip */
  1296. if (flags & SDE_ROT_FLAG_FLIP_UD)
  1297. opmode |= BIT(14); /* FLIP_MODE U/D vertical flip */
  1298. opmode |= BIT(31); /* MDSS_MDP_OP_PE_OVERRIDE */
  1299. /* SRC_OP_MODE */
  1300. SDE_REGDMA_BLKWRITE_DATA(wrptr, opmode);
  1301. /* setup source fetch config, TP10 uses different block size */
  1302. if (test_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map) &&
  1303. (dnsc_factor_w == 1) && (dnsc_factor_h == 1)) {
  1304. if (sde_mdp_is_tp10_format(fmt))
  1305. fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_144_EXT;
  1306. else
  1307. fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_192_EXT;
  1308. } else {
  1309. if (sde_mdp_is_tp10_format(fmt))
  1310. fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_96;
  1311. else
  1312. fetch_blocksize = SDE_ROT_SSPP_FETCH_BLOCKSIZE_128;
  1313. }
  1314. if (rot->solid_fill)
  1315. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_CONSTANT_COLOR,
  1316. rot->constant_color);
  1317. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_FETCH_CONFIG,
  1318. fetch_blocksize |
  1319. SDE_ROT_SSPP_FETCH_CONFIG_RESET_VALUE |
  1320. ((rot->highest_bank & 0x3) << 18));
  1321. if (test_bit(SDE_CAPS_UBWC_2, mdata->sde_caps_map))
  1322. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_UBWC_STATIC_CTRL,
  1323. ((ctx->rot->ubwc_malsize & 0x3) << 8) |
  1324. ((ctx->rot->highest_bank & 0x3) << 4) |
  1325. ((ctx->rot->ubwc_swizzle & 0x1) << 0));
  1326. else if (test_bit(SDE_CAPS_UBWC_3, mdata->sde_caps_map) ||
  1327. test_bit(SDE_CAPS_UBWC_4, mdata->sde_caps_map))
  1328. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_UBWC_STATIC_CTRL, BIT(30));
  1329. /* setup source buffer plane security status */
  1330. if (flags & (SDE_ROT_FLAG_SECURE_OVERLAY_SESSION |
  1331. SDE_ROT_FLAG_SECURE_CAMERA_SESSION)) {
  1332. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_ADDR_SW_STATUS, 0xF);
  1333. ctx->is_secure = true;
  1334. } else {
  1335. SDE_REGDMA_WRITE(wrptr, ROT_SSPP_SRC_ADDR_SW_STATUS, 0);
  1336. ctx->is_secure = false;
  1337. }
  1338. /* Update command queue write ptr */
  1339. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1340. /* CDP register RD setting */
  1341. cdp_params.enable = test_bit(SDE_QOS_CDP, mdata->sde_qos_map) ?
  1342. mdata->enable_cdp[SDE_ROT_RD] : false;
  1343. cdp_params.fmt = fmt;
  1344. cdp_params.offset = ROT_SSPP_CDP_CNTL;
  1345. sde_hw_rotator_cdp_configs(ctx, &cdp_params);
  1346. /* QOS LUT/ Danger LUT/ Safe Lut WR setting */
  1347. sde_hw_rotator_setup_qos_lut_rd(ctx);
  1348. wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1349. /*
  1350. * Determine if traffic shaping is required. Only enable traffic
  1351. * shaping when content is 4k@30fps. The actual traffic shaping
  1352. * bandwidth calculation is done in output setup.
  1353. */
  1354. if (((!ctx->sbuf_mode)
  1355. && (cfg->src_rect->w * cfg->src_rect->h) >= RES_UHD)
  1356. && (cfg->fps <= 30)) {
  1357. SDEROT_DBG("Enable Traffic Shaper\n");
  1358. ctx->is_traffic_shaping = true;
  1359. } else {
  1360. SDEROT_DBG("Disable Traffic Shaper\n");
  1361. ctx->is_traffic_shaping = false;
  1362. }
  1363. /* Update command queue write ptr */
  1364. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1365. }
  1366. /*
  1367. * sde_hw_rotator_setup_wbengine - setup writeback engine
  1368. * @ctx: Pointer to rotator context
  1369. * @queue_id: Priority queue identifier
  1370. * @cfg: Writeback configuration
  1371. * @flags: Control flag
  1372. */
  1373. static void sde_hw_rotator_setup_wbengine(struct sde_hw_rotator_context *ctx,
  1374. enum sde_rot_queue_prio queue_id,
  1375. struct sde_hw_rot_wb_cfg *cfg,
  1376. u32 flags)
  1377. {
  1378. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  1379. struct sde_mdp_format_params *fmt;
  1380. struct sde_rot_cdp_params cdp_params = {0};
  1381. char __iomem *wrptr;
  1382. u32 pack = 0;
  1383. u32 dst_format = 0;
  1384. u32 no_partial_writes = 0;
  1385. int i;
  1386. wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1387. fmt = cfg->fmt;
  1388. /* setup WB DST format */
  1389. dst_format |= (fmt->chroma_sample << 23) |
  1390. (fmt->fetch_planes << 19) |
  1391. (fmt->bits[C3_ALPHA] << 6) |
  1392. (fmt->bits[C2_R_Cr] << 4) |
  1393. (fmt->bits[C1_B_Cb] << 2) |
  1394. (fmt->bits[C0_G_Y] << 0);
  1395. /* alpha control */
  1396. if (fmt->alpha_enable || (!fmt->is_yuv && (fmt->unpack_count == 4))) {
  1397. dst_format |= BIT(8);
  1398. if (!fmt->alpha_enable) {
  1399. dst_format |= BIT(14);
  1400. SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ALPHA_X_VALUE, 0);
  1401. }
  1402. }
  1403. dst_format |= ((fmt->unpack_count - 1) << 12) |
  1404. (fmt->unpack_tight << 17) |
  1405. (fmt->unpack_align_msb << 18) |
  1406. ((fmt->bpp - 1) << 9) |
  1407. ((fmt->frame_format & 3) << 30);
  1408. if (sde_mdp_is_yuv_format(fmt))
  1409. dst_format |= BIT(15);
  1410. if (fmt->pixel_mode == SDE_MDP_PIXEL_10BIT)
  1411. dst_format |= BIT(21); /* PACK_DX_FORMAT */
  1412. /*
  1413. * REGDMA BLK write, from DST_FORMAT to DST_YSTRIDE 1, total 9 regs
  1414. */
  1415. SDE_REGDMA_BLKWRITE_INC(wrptr, ROT_WB_DST_FORMAT, 9);
  1416. /* DST_FORMAT */
  1417. SDE_REGDMA_BLKWRITE_DATA(wrptr, dst_format);
  1418. /* DST_OP_MODE */
  1419. if (sde_mdp_is_ubwc_format(fmt))
  1420. SDE_REGDMA_BLKWRITE_DATA(wrptr, BIT(0));
  1421. else
  1422. SDE_REGDMA_BLKWRITE_DATA(wrptr, 0);
  1423. /* DST_PACK_PATTERN */
  1424. pack = (fmt->element[3] << 24) | (fmt->element[2] << 16) |
  1425. (fmt->element[1] << 8) | (fmt->element[0] << 0);
  1426. SDE_REGDMA_BLKWRITE_DATA(wrptr, pack);
  1427. /* DST_ADDR [0-3], DST_YSTRIDE [0-1] */
  1428. for (i = 0; i < SDE_ROT_MAX_PLANES; i++)
  1429. SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->data->p[i].addr);
  1430. SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->dst_plane.ystride[0] |
  1431. (cfg->dst_plane.ystride[1] << 16));
  1432. SDE_REGDMA_BLKWRITE_DATA(wrptr, cfg->dst_plane.ystride[2] |
  1433. (cfg->dst_plane.ystride[3] << 16));
  1434. /* setup WB out image size and ROI */
  1435. SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_IMG_SIZE,
  1436. cfg->img_width | (cfg->img_height << 16));
  1437. SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_SIZE,
  1438. cfg->dst_rect->w | (cfg->dst_rect->h << 16));
  1439. SDE_REGDMA_WRITE(wrptr, ROT_WB_OUT_XY,
  1440. cfg->dst_rect->x | (cfg->dst_rect->y << 16));
  1441. if (flags & (SDE_ROT_FLAG_SECURE_OVERLAY_SESSION |
  1442. SDE_ROT_FLAG_SECURE_CAMERA_SESSION))
  1443. SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ADDR_SW_STATUS, 0x1);
  1444. else
  1445. SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_ADDR_SW_STATUS, 0);
  1446. /*
  1447. * setup Downscale factor
  1448. */
  1449. SDE_REGDMA_WRITE(wrptr, ROTTOP_DNSC,
  1450. cfg->v_downscale_factor |
  1451. (cfg->h_downscale_factor << 16));
  1452. /* partial write check */
  1453. if (test_bit(SDE_CAPS_PARTIALWR, mdata->sde_caps_map)) {
  1454. no_partial_writes = BIT(10);
  1455. /*
  1456. * For simplicity, don't disable partial writes if
  1457. * the ROI does not span the entire width of the
  1458. * output image, and require the total stride to
  1459. * also be properly aligned.
  1460. *
  1461. * This avoids having to determine the memory access
  1462. * alignment of the actual horizontal ROI on a per
  1463. * color format basis.
  1464. */
  1465. if (sde_mdp_is_ubwc_format(fmt)) {
  1466. no_partial_writes = 0x0;
  1467. } else if (cfg->dst_rect->x ||
  1468. cfg->dst_rect->w != cfg->img_width) {
  1469. no_partial_writes = 0x0;
  1470. } else {
  1471. for (i = 0; i < SDE_ROT_MAX_PLANES; i++)
  1472. if (cfg->dst_plane.ystride[i] &
  1473. PARTIAL_WRITE_ALIGNMENT)
  1474. no_partial_writes = 0x0;
  1475. }
  1476. }
  1477. /* write config setup for bank configuration */
  1478. SDE_REGDMA_WRITE(wrptr, ROT_WB_DST_WRITE_CONFIG, no_partial_writes |
  1479. (ctx->rot->highest_bank & 0x3) << 8);
  1480. if (test_bit(SDE_CAPS_UBWC_2, mdata->sde_caps_map))
  1481. SDE_REGDMA_WRITE(wrptr, ROT_WB_UBWC_STATIC_CTRL,
  1482. ((ctx->rot->ubwc_malsize & 0x3) << 8) |
  1483. ((ctx->rot->highest_bank & 0x3) << 4) |
  1484. ((ctx->rot->ubwc_swizzle & 0x1) << 0));
  1485. if (test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map))
  1486. SDE_REGDMA_WRITE(wrptr, ROT_WB_SYS_CACHE_MODE,
  1487. ctx->sys_cache_mode);
  1488. SDE_REGDMA_WRITE(wrptr, ROTTOP_OP_MODE, ctx->op_mode |
  1489. (flags & SDE_ROT_FLAG_ROT_90 ? BIT(1) : 0) | BIT(0));
  1490. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1491. /* CDP register WR setting */
  1492. cdp_params.enable = test_bit(SDE_QOS_CDP, mdata->sde_qos_map) ?
  1493. mdata->enable_cdp[SDE_ROT_WR] : false;
  1494. cdp_params.fmt = fmt;
  1495. cdp_params.offset = ROT_WB_CDP_CNTL;
  1496. sde_hw_rotator_cdp_configs(ctx, &cdp_params);
  1497. /* QOS LUT/ Danger LUT/ Safe LUT WR setting */
  1498. sde_hw_rotator_setup_qos_lut_wr(ctx);
  1499. wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1500. /* setup traffic shaper for 4k 30fps content or if prefill_bw is set */
  1501. if (ctx->is_traffic_shaping || cfg->prefill_bw) {
  1502. u32 bw;
  1503. /*
  1504. * Target to finish in 12ms, and we need to set number of bytes
  1505. * per clock tick for traffic shaping.
  1506. * Each clock tick run @ 19.2MHz, so we need we know total of
  1507. * clock ticks in 14ms, i.e. 12ms/(1/19.2MHz) ==> 23040
  1508. * Finally, calcualte the byte count per clock tick based on
  1509. * resolution, bpp and compression ratio.
  1510. */
  1511. bw = cfg->dst_rect->w * cfg->dst_rect->h;
  1512. if (fmt->chroma_sample == SDE_MDP_CHROMA_420)
  1513. bw = (bw * 3) / 2;
  1514. else
  1515. bw *= fmt->bpp;
  1516. bw /= TRAFFIC_SHAPE_CLKTICK_12MS;
  1517. /* use prefill bandwidth instead if specified */
  1518. if (cfg->prefill_bw)
  1519. bw = DIV_ROUND_UP_SECTOR_T(cfg->prefill_bw,
  1520. TRAFFIC_SHAPE_VSYNC_CLK);
  1521. if (bw > 0xFF)
  1522. bw = 0xFF;
  1523. else if (bw == 0)
  1524. bw = 1;
  1525. SDE_REGDMA_WRITE(wrptr, ROT_WB_TRAFFIC_SHAPER_WR_CLIENT,
  1526. BIT(31) | (cfg->prefill_bw ? BIT(27) : 0) | bw);
  1527. SDEROT_DBG("Enable ROT_WB Traffic Shaper:%d\n", bw);
  1528. } else {
  1529. SDE_REGDMA_WRITE(wrptr, ROT_WB_TRAFFIC_SHAPER_WR_CLIENT, 0);
  1530. SDEROT_DBG("Disable ROT_WB Traffic Shaper\n");
  1531. }
  1532. /* Update command queue write ptr */
  1533. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1534. }
  1535. /*
  1536. * sde_hw_rotator_start_no_regdma - start non-regdma operation
  1537. * @ctx: Pointer to rotator context
  1538. * @queue_id: Priority queue identifier
  1539. */
  1540. static u32 sde_hw_rotator_start_no_regdma(struct sde_hw_rotator_context *ctx,
  1541. enum sde_rot_queue_prio queue_id)
  1542. {
  1543. struct sde_hw_rotator *rot = ctx->rot;
  1544. char __iomem *wrptr;
  1545. char __iomem *mem_rdptr;
  1546. char __iomem *addr;
  1547. u32 mask;
  1548. u32 cmd0, cmd1, cmd2;
  1549. u32 blksize;
  1550. /*
  1551. * when regdma is not using, the regdma segment is just a normal
  1552. * DRAM, and not an iomem.
  1553. */
  1554. mem_rdptr = sde_hw_rotator_get_regdma_segment_base(ctx);
  1555. wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1556. if (rot->irq_num >= 0) {
  1557. SDE_REGDMA_WRITE(wrptr, ROTTOP_INTR_EN, 1);
  1558. SDE_REGDMA_WRITE(wrptr, ROTTOP_INTR_CLEAR, 1);
  1559. reinit_completion(&ctx->rot_comp);
  1560. sde_hw_rotator_enable_irq(rot);
  1561. }
  1562. SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, ctx->start_ctrl);
  1563. /* Update command queue write ptr */
  1564. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1565. SDEROT_DBG("BEGIN %d\n", ctx->timestamp);
  1566. /* Write all command stream to Rotator blocks */
  1567. /* Rotator will start right away after command stream finish writing */
  1568. while (mem_rdptr < wrptr) {
  1569. u32 op = REGDMA_OP_MASK & readl_relaxed_no_log(mem_rdptr);
  1570. switch (op) {
  1571. case REGDMA_OP_NOP:
  1572. SDEROT_DBG("NOP\n");
  1573. mem_rdptr += sizeof(u32);
  1574. break;
  1575. case REGDMA_OP_REGWRITE:
  1576. SDE_REGDMA_READ(mem_rdptr, cmd0);
  1577. SDE_REGDMA_READ(mem_rdptr, cmd1);
  1578. SDEROT_DBG("REGW %6.6x %8.8x\n",
  1579. cmd0 & REGDMA_ADDR_OFFSET_MASK,
  1580. cmd1);
  1581. addr = rot->mdss_base +
  1582. (cmd0 & REGDMA_ADDR_OFFSET_MASK);
  1583. writel_relaxed(cmd1, addr);
  1584. break;
  1585. case REGDMA_OP_REGMODIFY:
  1586. SDE_REGDMA_READ(mem_rdptr, cmd0);
  1587. SDE_REGDMA_READ(mem_rdptr, cmd1);
  1588. SDE_REGDMA_READ(mem_rdptr, cmd2);
  1589. SDEROT_DBG("REGM %6.6x %8.8x %8.8x\n",
  1590. cmd0 & REGDMA_ADDR_OFFSET_MASK,
  1591. cmd1, cmd2);
  1592. addr = rot->mdss_base +
  1593. (cmd0 & REGDMA_ADDR_OFFSET_MASK);
  1594. mask = cmd1;
  1595. writel_relaxed((readl_relaxed(addr) & mask) | cmd2,
  1596. addr);
  1597. break;
  1598. case REGDMA_OP_BLKWRITE_SINGLE:
  1599. SDE_REGDMA_READ(mem_rdptr, cmd0);
  1600. SDE_REGDMA_READ(mem_rdptr, cmd1);
  1601. SDEROT_DBG("BLKWS %6.6x %6.6x\n",
  1602. cmd0 & REGDMA_ADDR_OFFSET_MASK,
  1603. cmd1);
  1604. addr = rot->mdss_base +
  1605. (cmd0 & REGDMA_ADDR_OFFSET_MASK);
  1606. blksize = cmd1;
  1607. while (blksize--) {
  1608. SDE_REGDMA_READ(mem_rdptr, cmd0);
  1609. SDEROT_DBG("DATA %8.8x\n", cmd0);
  1610. writel_relaxed(cmd0, addr);
  1611. }
  1612. break;
  1613. case REGDMA_OP_BLKWRITE_INC:
  1614. SDE_REGDMA_READ(mem_rdptr, cmd0);
  1615. SDE_REGDMA_READ(mem_rdptr, cmd1);
  1616. SDEROT_DBG("BLKWI %6.6x %6.6x\n",
  1617. cmd0 & REGDMA_ADDR_OFFSET_MASK,
  1618. cmd1);
  1619. addr = rot->mdss_base +
  1620. (cmd0 & REGDMA_ADDR_OFFSET_MASK);
  1621. blksize = cmd1;
  1622. while (blksize--) {
  1623. SDE_REGDMA_READ(mem_rdptr, cmd0);
  1624. SDEROT_DBG("DATA %8.8x\n", cmd0);
  1625. writel_relaxed(cmd0, addr);
  1626. addr += 4;
  1627. }
  1628. break;
  1629. default:
  1630. /* Other not supported OP mode
  1631. * Skip data for now for unregonized OP mode
  1632. */
  1633. SDEROT_DBG("UNDEFINED\n");
  1634. mem_rdptr += sizeof(u32);
  1635. break;
  1636. }
  1637. }
  1638. SDEROT_DBG("END %d\n", ctx->timestamp);
  1639. return ctx->timestamp;
  1640. }
  1641. /*
  1642. * sde_hw_rotator_start_regdma - start regdma operation
  1643. * @ctx: Pointer to rotator context
  1644. * @queue_id: Priority queue identifier
  1645. */
  1646. static u32 sde_hw_rotator_start_regdma(struct sde_hw_rotator_context *ctx,
  1647. enum sde_rot_queue_prio queue_id)
  1648. {
  1649. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  1650. struct sde_hw_rotator *rot = ctx->rot;
  1651. char __iomem *wrptr;
  1652. u32 regdmaSlot;
  1653. u32 offset;
  1654. u32 length;
  1655. u32 ts_length;
  1656. u32 enableInt;
  1657. u32 swts = 0;
  1658. u32 mask = 0;
  1659. u32 trig_sel;
  1660. bool int_trigger = false;
  1661. wrptr = sde_hw_rotator_get_regdma_segment(ctx);
  1662. /* Enable HW timestamp if supported in rotator */
  1663. if (test_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map)) {
  1664. SDE_REGDMA_MODIFY(wrptr, ROTTOP_ROT_CNTR_CTRL,
  1665. ~BIT(queue_id), BIT(queue_id));
  1666. int_trigger = true;
  1667. } else if (ctx->sbuf_mode) {
  1668. int_trigger = true;
  1669. }
  1670. /*
  1671. * Last ROT command must be ROT_START before REGDMA start
  1672. */
  1673. SDE_REGDMA_WRITE(wrptr, ROTTOP_START_CTRL, ctx->start_ctrl);
  1674. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1675. /*
  1676. * Start REGDMA with command offset and size
  1677. */
  1678. regdmaSlot = sde_hw_rotator_get_regdma_ctxidx(ctx);
  1679. length = (wrptr - ctx->regdma_base) / 4;
  1680. offset = (ctx->regdma_base - (rot->mdss_base +
  1681. REGDMA_RAM_REGDMA_CMD_RAM)) / sizeof(u32);
  1682. enableInt = ((ctx->timestamp & 1) + 1) << 30;
  1683. trig_sel = ctx->sbuf_mode ? REGDMA_CMD_TRIG_SEL_MDP_FLUSH :
  1684. REGDMA_CMD_TRIG_SEL_SW_START;
  1685. SDEROT_DBG(
  1686. "regdma(%d)[%d] <== INT:0x%X|length:%d|offset:0x%X, ts:%X\n",
  1687. queue_id, regdmaSlot, enableInt, length, offset,
  1688. ctx->timestamp);
  1689. /* ensure the command packet is issued before the submit command */
  1690. wmb();
  1691. /* REGDMA submission for current context */
  1692. if (queue_id == ROT_QUEUE_HIGH_PRIORITY) {
  1693. SDE_ROTREG_WRITE(rot->mdss_base,
  1694. REGDMA_CSR_REGDMA_QUEUE_0_SUBMIT,
  1695. (int_trigger ? enableInt : 0) | trig_sel |
  1696. ((length & 0x3ff) << 14) | offset);
  1697. swts = ctx->timestamp;
  1698. mask = ~SDE_REGDMA_SWTS_MASK;
  1699. } else {
  1700. SDE_ROTREG_WRITE(rot->mdss_base,
  1701. REGDMA_CSR_REGDMA_QUEUE_1_SUBMIT,
  1702. (int_trigger ? enableInt : 0) | trig_sel |
  1703. ((length & 0x3ff) << 14) | offset);
  1704. swts = ctx->timestamp << SDE_REGDMA_SWTS_SHIFT;
  1705. mask = ~(SDE_REGDMA_SWTS_MASK << SDE_REGDMA_SWTS_SHIFT);
  1706. }
  1707. SDEROT_EVTLOG(ctx->timestamp, queue_id, length, offset, ctx->sbuf_mode);
  1708. /* sw timestamp update can only be used in offline multi-context mode */
  1709. if (!int_trigger) {
  1710. /* Write timestamp after previous rotator job finished */
  1711. sde_hw_rotator_setup_timestamp_packet(ctx, mask, swts);
  1712. offset += length;
  1713. ts_length = sde_hw_rotator_get_regdma_segment(ctx) - wrptr;
  1714. ts_length /= sizeof(u32);
  1715. WARN_ON((length + ts_length) > SDE_HW_ROT_REGDMA_SEG_SIZE);
  1716. /* ensure command packet is issue before the submit command */
  1717. wmb();
  1718. SDEROT_EVTLOG(queue_id, enableInt, ts_length, offset);
  1719. if (queue_id == ROT_QUEUE_HIGH_PRIORITY) {
  1720. SDE_ROTREG_WRITE(rot->mdss_base,
  1721. REGDMA_CSR_REGDMA_QUEUE_0_SUBMIT,
  1722. enableInt | (ts_length << 14) | offset);
  1723. } else {
  1724. SDE_ROTREG_WRITE(rot->mdss_base,
  1725. REGDMA_CSR_REGDMA_QUEUE_1_SUBMIT,
  1726. enableInt | (ts_length << 14) | offset);
  1727. }
  1728. }
  1729. /* Update command queue write ptr */
  1730. sde_hw_rotator_put_regdma_segment(ctx, wrptr);
  1731. return ctx->timestamp;
  1732. }
  1733. /*
  1734. * sde_hw_rotator_wait_done_no_regdma - wait for non-regdma completion
  1735. * @ctx: Pointer to rotator context
  1736. * @queue_id: Priority queue identifier
  1737. * @flags: Option flag
  1738. */
  1739. static u32 sde_hw_rotator_wait_done_no_regdma(
  1740. struct sde_hw_rotator_context *ctx,
  1741. enum sde_rot_queue_prio queue_id, u32 flag)
  1742. {
  1743. struct sde_hw_rotator *rot = ctx->rot;
  1744. int rc = 0;
  1745. u32 sts = 0;
  1746. u32 status;
  1747. unsigned long flags;
  1748. if (rot->irq_num >= 0) {
  1749. SDEROT_DBG("Wait for Rotator completion\n");
  1750. rc = wait_for_completion_timeout(&ctx->rot_comp,
  1751. ctx->sbuf_mode ?
  1752. msecs_to_jiffies(KOFF_TIMEOUT_SBUF) :
  1753. msecs_to_jiffies(rot->koff_timeout));
  1754. spin_lock_irqsave(&rot->rotisr_lock, flags);
  1755. status = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_STATUS);
  1756. if (rc == 0) {
  1757. /*
  1758. * Timeout, there might be error,
  1759. * or rotator still busy
  1760. */
  1761. if (status & ROT_BUSY_BIT)
  1762. SDEROT_ERR(
  1763. "Timeout waiting for rotator done\n");
  1764. else if (status & ROT_ERROR_BIT)
  1765. SDEROT_ERR(
  1766. "Rotator report error status\n");
  1767. else
  1768. SDEROT_WARN(
  1769. "Timeout waiting, but rotator job is done!!\n");
  1770. sde_hw_rotator_disable_irq(rot);
  1771. }
  1772. spin_unlock_irqrestore(&rot->rotisr_lock, flags);
  1773. } else {
  1774. int cnt = 200;
  1775. do {
  1776. udelay(500);
  1777. status = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_STATUS);
  1778. cnt--;
  1779. } while ((cnt > 0) && (status & ROT_BUSY_BIT)
  1780. && ((status & ROT_ERROR_BIT) == 0));
  1781. if (status & ROT_ERROR_BIT)
  1782. SDEROT_ERR("Rotator error\n");
  1783. else if (status & ROT_BUSY_BIT)
  1784. SDEROT_ERR("Rotator busy\n");
  1785. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_CLEAR,
  1786. ROT_DONE_CLEAR);
  1787. }
  1788. sts = (status & ROT_ERROR_BIT) ? -ENODEV : 0;
  1789. return sts;
  1790. }
  1791. /*
  1792. * sde_hw_rotator_wait_done_regdma - wait for regdma completion
  1793. * @ctx: Pointer to rotator context
  1794. * @queue_id: Priority queue identifier
  1795. * @flags: Option flag
  1796. */
  1797. static u32 sde_hw_rotator_wait_done_regdma(
  1798. struct sde_hw_rotator_context *ctx,
  1799. enum sde_rot_queue_prio queue_id, u32 flag)
  1800. {
  1801. struct sde_hw_rotator *rot = ctx->rot;
  1802. int rc = 0;
  1803. bool timeout = false;
  1804. bool pending;
  1805. bool abort;
  1806. u32 status;
  1807. u32 last_isr;
  1808. u32 last_ts;
  1809. u32 int_id;
  1810. u32 swts;
  1811. u32 sts = 0;
  1812. u32 ubwcerr;
  1813. u32 hwts[ROT_QUEUE_MAX];
  1814. unsigned long flags;
  1815. if (rot->irq_num >= 0) {
  1816. SDEROT_DBG("Wait for REGDMA completion, ctx:%pK, ts:%X\n",
  1817. ctx, ctx->timestamp);
  1818. rc = wait_event_timeout(ctx->regdma_waitq,
  1819. !rot->ops.get_pending_ts(rot, ctx, &swts),
  1820. ctx->sbuf_mode ?
  1821. msecs_to_jiffies(KOFF_TIMEOUT_SBUF) :
  1822. msecs_to_jiffies(rot->koff_timeout));
  1823. ATRACE_INT("sde_rot_done", 0);
  1824. spin_lock_irqsave(&rot->rotisr_lock, flags);
  1825. last_isr = ctx->last_regdma_isr_status;
  1826. last_ts = ctx->last_regdma_timestamp;
  1827. abort = ctx->abort;
  1828. status = last_isr & REGDMA_INT_MASK;
  1829. int_id = last_ts & 1;
  1830. SDEROT_DBG("INT status:0x%X, INT id:%d, timestamp:0x%X\n",
  1831. status, int_id, last_ts);
  1832. if (rc == 0 || (status & REGDMA_INT_ERR_MASK) || abort) {
  1833. timeout = true;
  1834. pending = rot->ops.get_pending_ts(rot, ctx, &swts);
  1835. /* cache ubwcerr and hw timestamps while locked */
  1836. ubwcerr = SDE_ROTREG_READ(rot->mdss_base,
  1837. ROT_SSPP_UBWC_ERROR_STATUS);
  1838. hwts[ROT_QUEUE_HIGH_PRIORITY] =
  1839. __sde_hw_rotator_get_timestamp(rot,
  1840. ROT_QUEUE_HIGH_PRIORITY);
  1841. hwts[ROT_QUEUE_LOW_PRIORITY] =
  1842. __sde_hw_rotator_get_timestamp(rot,
  1843. ROT_QUEUE_LOW_PRIORITY);
  1844. if (ubwcerr || abort) {
  1845. /*
  1846. * Perform recovery for ROT SSPP UBWC decode
  1847. * error.
  1848. * - SW reset rotator hw block
  1849. * - reset TS logic so all pending rotation
  1850. * in hw queue got done signalled
  1851. */
  1852. spin_unlock_irqrestore(&rot->rotisr_lock,
  1853. flags);
  1854. if (!sde_hw_rotator_reset(rot, ctx))
  1855. status = REGDMA_INCOMPLETE_CMD;
  1856. else
  1857. status = ROT_ERROR_BIT;
  1858. spin_lock_irqsave(&rot->rotisr_lock, flags);
  1859. } else {
  1860. status = ROT_ERROR_BIT;
  1861. }
  1862. } else {
  1863. if (rc == 1)
  1864. SDEROT_WARN(
  1865. "REGDMA done but no irq, ts:0x%X/0x%X\n",
  1866. ctx->timestamp, swts);
  1867. status = 0;
  1868. }
  1869. spin_unlock_irqrestore(&rot->rotisr_lock, flags);
  1870. /* dump rot status after releasing lock if timeout occurred */
  1871. if (timeout) {
  1872. SDEROT_ERR(
  1873. "TIMEOUT, ts:0x%X/0x%X, pending:%d, abort:%d\n",
  1874. ctx->timestamp, swts, pending, abort);
  1875. SDEROT_ERR(
  1876. "Cached: HW ts0/ts1 = %x/%x, ubwcerr = %x\n",
  1877. hwts[ROT_QUEUE_HIGH_PRIORITY],
  1878. hwts[ROT_QUEUE_LOW_PRIORITY], ubwcerr);
  1879. if (status & REGDMA_WATCHDOG_INT)
  1880. SDEROT_ERR("REGDMA watchdog interrupt\n");
  1881. else if (status & REGDMA_INVALID_DESCRIPTOR)
  1882. SDEROT_ERR("REGDMA invalid descriptor\n");
  1883. else if (status & REGDMA_INCOMPLETE_CMD)
  1884. SDEROT_ERR("REGDMA incomplete command\n");
  1885. else if (status & REGDMA_INVALID_CMD)
  1886. SDEROT_ERR("REGDMA invalid command\n");
  1887. _sde_hw_rotator_dump_status(rot, &ubwcerr);
  1888. }
  1889. } else {
  1890. int cnt = 200;
  1891. bool pending;
  1892. do {
  1893. udelay(500);
  1894. last_isr = SDE_ROTREG_READ(rot->mdss_base,
  1895. REGDMA_CSR_REGDMA_INT_STATUS);
  1896. pending = rot->ops.get_pending_ts(rot, ctx, &swts);
  1897. cnt--;
  1898. } while ((cnt > 0) && pending &&
  1899. ((last_isr & REGDMA_INT_ERR_MASK) == 0));
  1900. if (last_isr & REGDMA_INT_ERR_MASK) {
  1901. SDEROT_ERR("Rotator error, ts:0x%X/0x%X status:%x\n",
  1902. ctx->timestamp, swts, last_isr);
  1903. _sde_hw_rotator_dump_status(rot, NULL);
  1904. status = ROT_ERROR_BIT;
  1905. } else if (pending) {
  1906. SDEROT_ERR("Rotator timeout, ts:0x%X/0x%X status:%x\n",
  1907. ctx->timestamp, swts, last_isr);
  1908. _sde_hw_rotator_dump_status(rot, NULL);
  1909. status = ROT_ERROR_BIT;
  1910. } else {
  1911. status = 0;
  1912. }
  1913. SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_CSR_REGDMA_INT_CLEAR,
  1914. last_isr);
  1915. }
  1916. sts = (status & (ROT_ERROR_BIT | REGDMA_INCOMPLETE_CMD)) ? -ENODEV : 0;
  1917. if (status & ROT_ERROR_BIT)
  1918. SDEROT_EVTLOG_TOUT_HANDLER("rot", "rot_dbg_bus",
  1919. "vbif_dbg_bus", "panic");
  1920. return sts;
  1921. }
  1922. /*
  1923. * setup_rotator_ops - setup callback functions for the low-level HAL
  1924. * @ops: Pointer to low-level ops callback
  1925. * @mode: Operation mode (non-regdma or regdma)
  1926. * @use_hwts: HW timestamp support mode
  1927. */
  1928. static void setup_rotator_ops(struct sde_hw_rotator_ops *ops,
  1929. enum sde_rotator_regdma_mode mode,
  1930. bool use_hwts)
  1931. {
  1932. ops->setup_rotator_fetchengine = sde_hw_rotator_setup_fetchengine;
  1933. ops->setup_rotator_wbengine = sde_hw_rotator_setup_wbengine;
  1934. if (mode == ROT_REGDMA_ON) {
  1935. ops->start_rotator = sde_hw_rotator_start_regdma;
  1936. ops->wait_rotator_done = sde_hw_rotator_wait_done_regdma;
  1937. } else {
  1938. ops->start_rotator = sde_hw_rotator_start_no_regdma;
  1939. ops->wait_rotator_done = sde_hw_rotator_wait_done_no_regdma;
  1940. }
  1941. if (use_hwts) {
  1942. ops->get_pending_ts = sde_hw_rotator_pending_hwts;
  1943. ops->update_ts = sde_hw_rotator_update_hwts;
  1944. } else {
  1945. ops->get_pending_ts = sde_hw_rotator_pending_swts;
  1946. ops->update_ts = sde_hw_rotator_update_swts;
  1947. }
  1948. }
  1949. /*
  1950. * sde_hw_rotator_swts_create - create software timestamp buffer
  1951. * @rot: Pointer to rotator hw
  1952. *
  1953. * This buffer is used by regdma to keep track of last completed command.
  1954. */
  1955. static int sde_hw_rotator_swts_create(struct sde_hw_rotator *rot)
  1956. {
  1957. int rc = 0;
  1958. struct sde_mdp_img_data *data;
  1959. u32 bufsize = sizeof(int) * SDE_HW_ROT_REGDMA_TOTAL_CTX * 2;
  1960. if (bufsize < SZ_4K)
  1961. bufsize = SZ_4K;
  1962. data = &rot->swts_buf;
  1963. data->len = bufsize;
  1964. data->srcp_dma_buf = sde_rot_get_dmabuf(data);
  1965. if (!data->srcp_dma_buf) {
  1966. SDEROT_ERR("Fail dmabuf create\n");
  1967. return -ENOMEM;
  1968. }
  1969. sde_smmu_ctrl(1);
  1970. data->srcp_attachment = sde_smmu_dma_buf_attach(data->srcp_dma_buf,
  1971. &rot->pdev->dev, SDE_IOMMU_DOMAIN_ROT_UNSECURE);
  1972. if (IS_ERR_OR_NULL(data->srcp_attachment)) {
  1973. SDEROT_ERR("sde_smmu_dma_buf_attach error\n");
  1974. rc = -ENOMEM;
  1975. goto err_put;
  1976. }
  1977. data->srcp_table = dma_buf_map_attachment(data->srcp_attachment,
  1978. DMA_BIDIRECTIONAL);
  1979. if (IS_ERR_OR_NULL(data->srcp_table)) {
  1980. SDEROT_ERR("dma_buf_map_attachment error\n");
  1981. rc = -ENOMEM;
  1982. goto err_detach;
  1983. }
  1984. rc = sde_smmu_map_dma_buf(data->srcp_dma_buf, data->srcp_table,
  1985. SDE_IOMMU_DOMAIN_ROT_UNSECURE, &data->addr,
  1986. &data->len, DMA_BIDIRECTIONAL);
  1987. if (rc < 0) {
  1988. SDEROT_ERR("smmu_map_dma_buf failed: (%d)\n", rc);
  1989. goto err_unmap;
  1990. }
  1991. data->mapped = true;
  1992. SDEROT_DBG("swts buffer mapped: %pad/%lx va:%pK\n", &data->addr,
  1993. data->len, rot->swts_buffer);
  1994. sde_smmu_ctrl(0);
  1995. return rc;
  1996. err_unmap:
  1997. dma_buf_unmap_attachment(data->srcp_attachment, data->srcp_table,
  1998. DMA_FROM_DEVICE);
  1999. err_detach:
  2000. dma_buf_detach(data->srcp_dma_buf, data->srcp_attachment);
  2001. err_put:
  2002. data->srcp_dma_buf = NULL;
  2003. sde_smmu_ctrl(0);
  2004. return rc;
  2005. }
  2006. /*
  2007. * sde_hw_rotator_swts_destroy - destroy software timestamp buffer
  2008. * @rot: Pointer to rotator hw
  2009. */
  2010. static void sde_hw_rotator_swts_destroy(struct sde_hw_rotator *rot)
  2011. {
  2012. struct sde_mdp_img_data *data;
  2013. data = &rot->swts_buf;
  2014. sde_smmu_unmap_dma_buf(data->srcp_table, SDE_IOMMU_DOMAIN_ROT_UNSECURE,
  2015. DMA_FROM_DEVICE, data->srcp_dma_buf);
  2016. dma_buf_unmap_attachment(data->srcp_attachment, data->srcp_table,
  2017. DMA_FROM_DEVICE);
  2018. dma_buf_detach(data->srcp_dma_buf, data->srcp_attachment);
  2019. dma_buf_put(data->srcp_dma_buf);
  2020. data->addr = 0;
  2021. data->srcp_dma_buf = NULL;
  2022. data->srcp_attachment = NULL;
  2023. data->mapped = false;
  2024. }
  2025. /*
  2026. * sde_hw_rotator_pre_pmevent - SDE rotator core will call this before a
  2027. * PM event occurs
  2028. * @mgr: Pointer to rotator manager
  2029. * @pmon: Boolean indicate an on/off power event
  2030. */
  2031. void sde_hw_rotator_pre_pmevent(struct sde_rot_mgr *mgr, bool pmon)
  2032. {
  2033. struct sde_hw_rotator *rot;
  2034. u32 l_ts, h_ts, l_hwts, h_hwts;
  2035. u32 rotsts, regdmasts, rotopmode;
  2036. /*
  2037. * Check last HW timestamp with SW timestamp before power off event.
  2038. * If there is a mismatch, that will be quite possible the rotator HW
  2039. * is either hang or not finishing last submitted job. In that case,
  2040. * it is best to do a timeout eventlog to capture some good events
  2041. * log data for analysis.
  2042. */
  2043. if (!pmon && mgr && mgr->hw_data) {
  2044. rot = mgr->hw_data;
  2045. h_ts = atomic_read(&rot->timestamp[ROT_QUEUE_HIGH_PRIORITY]) &
  2046. SDE_REGDMA_SWTS_MASK;
  2047. l_ts = atomic_read(&rot->timestamp[ROT_QUEUE_LOW_PRIORITY]) &
  2048. SDE_REGDMA_SWTS_MASK;
  2049. /* Need to turn on clock to access rotator register */
  2050. sde_rotator_clk_ctrl(mgr, true);
  2051. l_hwts = __sde_hw_rotator_get_timestamp(rot,
  2052. ROT_QUEUE_LOW_PRIORITY);
  2053. h_hwts = __sde_hw_rotator_get_timestamp(rot,
  2054. ROT_QUEUE_HIGH_PRIORITY);
  2055. regdmasts = SDE_ROTREG_READ(rot->mdss_base,
  2056. REGDMA_CSR_REGDMA_BLOCK_STATUS);
  2057. rotsts = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_STATUS);
  2058. rotopmode = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_OP_MODE);
  2059. SDEROT_DBG(
  2060. "swts(l/h):0x%x/0x%x, hwts(l/h):0x%x/0x%x, regdma-sts:0x%x, rottop-sts:0x%x\n",
  2061. l_ts, h_ts, l_hwts, h_hwts,
  2062. regdmasts, rotsts);
  2063. SDEROT_EVTLOG(l_ts, h_ts, l_hwts, h_hwts, regdmasts, rotsts);
  2064. if (((l_ts != l_hwts) || (h_ts != h_hwts)) &&
  2065. ((regdmasts & REGDMA_BUSY) ||
  2066. (rotsts & ROT_STATUS_MASK))) {
  2067. SDEROT_ERR(
  2068. "Mismatch SWTS with HWTS: swts(l/h):0x%x/0x%x, hwts(l/h):0x%x/0x%x, regdma-sts:0x%x, rottop-sts:0x%x\n",
  2069. l_ts, h_ts, l_hwts, h_hwts,
  2070. regdmasts, rotsts);
  2071. _sde_hw_rotator_dump_status(rot, NULL);
  2072. SDEROT_EVTLOG_TOUT_HANDLER("rot", "rot_dbg_bus",
  2073. "vbif_dbg_bus", "panic");
  2074. } else if (!SDE_ROTTOP_IN_OFFLINE_MODE(rotopmode) &&
  2075. ((regdmasts & REGDMA_BUSY) ||
  2076. (rotsts & ROT_BUSY_BIT))) {
  2077. /*
  2078. * rotator can stuck in inline while mdp is detached
  2079. */
  2080. SDEROT_WARN(
  2081. "Inline Rot busy: regdma-sts:0x%x, rottop-sts:0x%x, rottop-opmode:0x%x\n",
  2082. regdmasts, rotsts, rotopmode);
  2083. sde_hw_rotator_reset(rot, NULL);
  2084. } else if ((regdmasts & REGDMA_BUSY) ||
  2085. (rotsts & ROT_BUSY_BIT)) {
  2086. _sde_hw_rotator_dump_status(rot, NULL);
  2087. SDEROT_EVTLOG_TOUT_HANDLER("rot", "rot_dbg_bus",
  2088. "vbif_dbg_bus", "panic");
  2089. sde_hw_rotator_reset(rot, NULL);
  2090. }
  2091. /* Turn off rotator clock after checking rotator registers */
  2092. sde_rotator_clk_ctrl(mgr, false);
  2093. }
  2094. }
  2095. /*
  2096. * sde_hw_rotator_post_pmevent - SDE rotator core will call this after a
  2097. * PM event occurs
  2098. * @mgr: Pointer to rotator manager
  2099. * @pmon: Boolean indicate an on/off power event
  2100. */
  2101. void sde_hw_rotator_post_pmevent(struct sde_rot_mgr *mgr, bool pmon)
  2102. {
  2103. struct sde_hw_rotator *rot;
  2104. u32 l_ts, h_ts;
  2105. /*
  2106. * After a power on event, the rotator HW is reset to default setting.
  2107. * It is necessary to synchronize the SW timestamp with the HW.
  2108. */
  2109. if (pmon && mgr && mgr->hw_data) {
  2110. rot = mgr->hw_data;
  2111. h_ts = atomic_read(&rot->timestamp[ROT_QUEUE_HIGH_PRIORITY]);
  2112. l_ts = atomic_read(&rot->timestamp[ROT_QUEUE_LOW_PRIORITY]);
  2113. SDEROT_DBG("h_ts:0x%x, l_ts;0x%x\n", h_ts, l_ts);
  2114. SDEROT_EVTLOG(h_ts, l_ts);
  2115. rot->reset_hw_ts = true;
  2116. rot->last_hwts[ROT_QUEUE_LOW_PRIORITY] =
  2117. l_ts & SDE_REGDMA_SWTS_MASK;
  2118. rot->last_hwts[ROT_QUEUE_HIGH_PRIORITY] =
  2119. h_ts & SDE_REGDMA_SWTS_MASK;
  2120. }
  2121. }
  2122. /*
  2123. * sde_hw_rotator_destroy - Destroy hw rotator and free allocated resources
  2124. * @mgr: Pointer to rotator manager
  2125. */
  2126. static void sde_hw_rotator_destroy(struct sde_rot_mgr *mgr)
  2127. {
  2128. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  2129. struct sde_hw_rotator *rot;
  2130. if (!mgr || !mgr->pdev || !mgr->hw_data) {
  2131. SDEROT_ERR("null parameters\n");
  2132. return;
  2133. }
  2134. rot = mgr->hw_data;
  2135. if (rot->irq_num >= 0)
  2136. devm_free_irq(&mgr->pdev->dev, rot->irq_num, mdata);
  2137. if (!test_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map) &&
  2138. rot->mode == ROT_REGDMA_ON)
  2139. sde_hw_rotator_swts_destroy(rot);
  2140. devm_kfree(&mgr->pdev->dev, mgr->hw_data);
  2141. mgr->hw_data = NULL;
  2142. }
  2143. /*
  2144. * sde_hw_rotator_alloc_ext - allocate rotator resource from rotator hw
  2145. * @mgr: Pointer to rotator manager
  2146. * @pipe_id: pipe identifier (not used)
  2147. * @wb_id: writeback identifier/priority queue identifier
  2148. *
  2149. * This function allocates a new hw rotator resource for the given priority.
  2150. */
  2151. static struct sde_rot_hw_resource *sde_hw_rotator_alloc_ext(
  2152. struct sde_rot_mgr *mgr, u32 pipe_id, u32 wb_id)
  2153. {
  2154. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  2155. struct sde_hw_rotator_resource_info *resinfo;
  2156. if (!mgr || !mgr->hw_data) {
  2157. SDEROT_ERR("null parameters\n");
  2158. return NULL;
  2159. }
  2160. /*
  2161. * Allocate rotator resource info. Each allocation is per
  2162. * HW priority queue
  2163. */
  2164. resinfo = devm_kzalloc(&mgr->pdev->dev, sizeof(*resinfo), GFP_KERNEL);
  2165. if (!resinfo) {
  2166. SDEROT_ERR("Failed allocation HW rotator resource info\n");
  2167. return NULL;
  2168. }
  2169. resinfo->rot = mgr->hw_data;
  2170. resinfo->hw.wb_id = wb_id;
  2171. atomic_set(&resinfo->hw.num_active, 0);
  2172. init_waitqueue_head(&resinfo->hw.wait_queue);
  2173. /* For non-regdma, only support one active session */
  2174. if (resinfo->rot->mode == ROT_REGDMA_OFF)
  2175. resinfo->hw.max_active = 1;
  2176. else {
  2177. resinfo->hw.max_active = SDE_HW_ROT_REGDMA_TOTAL_CTX - 1;
  2178. if (!test_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map) &&
  2179. (!resinfo->rot->swts_buf.mapped))
  2180. sde_hw_rotator_swts_create(resinfo->rot);
  2181. }
  2182. if (resinfo->rot->irq_num >= 0)
  2183. sde_hw_rotator_enable_irq(resinfo->rot);
  2184. SDEROT_DBG("New rotator resource:%pK, priority:%d\n",
  2185. resinfo, wb_id);
  2186. return &resinfo->hw;
  2187. }
  2188. /*
  2189. * sde_hw_rotator_free_ext - free the given rotator resource
  2190. * @mgr: Pointer to rotator manager
  2191. * @hw: Pointer to rotator resource
  2192. */
  2193. static void sde_hw_rotator_free_ext(struct sde_rot_mgr *mgr,
  2194. struct sde_rot_hw_resource *hw)
  2195. {
  2196. struct sde_hw_rotator_resource_info *resinfo;
  2197. if (!mgr || !mgr->hw_data)
  2198. return;
  2199. resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
  2200. SDEROT_DBG(
  2201. "Free rotator resource:%pK, priority:%d, active:%d, pending:%d\n",
  2202. resinfo, hw->wb_id, atomic_read(&hw->num_active),
  2203. hw->pending_count);
  2204. if (resinfo->rot->irq_num >= 0)
  2205. sde_hw_rotator_disable_irq(resinfo->rot);
  2206. devm_kfree(&mgr->pdev->dev, resinfo);
  2207. }
  2208. /*
  2209. * sde_hw_rotator_alloc_rotctx - allocate rotator context
  2210. * @rot: Pointer to rotator hw
  2211. * @hw: Pointer to rotator resource
  2212. * @session_id: Session identifier of this context
  2213. * @sequence_id: Sequence identifier of this request
  2214. * @sbuf_mode: true if stream buffer is requested
  2215. *
  2216. * This function allocates a new rotator context for the given session id.
  2217. */
  2218. static struct sde_hw_rotator_context *sde_hw_rotator_alloc_rotctx(
  2219. struct sde_hw_rotator *rot,
  2220. struct sde_rot_hw_resource *hw,
  2221. u32 session_id,
  2222. u32 sequence_id,
  2223. bool sbuf_mode)
  2224. {
  2225. struct sde_hw_rotator_context *ctx;
  2226. /* Allocate rotator context */
  2227. ctx = devm_kzalloc(&rot->pdev->dev, sizeof(*ctx), GFP_KERNEL);
  2228. if (!ctx) {
  2229. SDEROT_ERR("Failed allocation HW rotator context\n");
  2230. return NULL;
  2231. }
  2232. ctx->rot = rot;
  2233. ctx->q_id = hw->wb_id;
  2234. ctx->session_id = session_id;
  2235. ctx->sequence_id = sequence_id;
  2236. ctx->hwres = hw;
  2237. ctx->timestamp = atomic_add_return(1, &rot->timestamp[ctx->q_id]);
  2238. ctx->timestamp &= SDE_REGDMA_SWTS_MASK;
  2239. ctx->is_secure = false;
  2240. ctx->sbuf_mode = sbuf_mode;
  2241. INIT_LIST_HEAD(&ctx->list);
  2242. ctx->regdma_base = rot->cmd_wr_ptr[ctx->q_id]
  2243. [sde_hw_rotator_get_regdma_ctxidx(ctx)];
  2244. ctx->regdma_wrptr = ctx->regdma_base;
  2245. ctx->ts_addr = (dma_addr_t)((u32 *)rot->swts_buf.addr +
  2246. ctx->q_id * SDE_HW_ROT_REGDMA_TOTAL_CTX +
  2247. sde_hw_rotator_get_regdma_ctxidx(ctx));
  2248. ctx->last_regdma_timestamp = SDE_REGDMA_SWTS_INVALID;
  2249. init_completion(&ctx->rot_comp);
  2250. init_waitqueue_head(&ctx->regdma_waitq);
  2251. /* Store rotator context for lookup purpose */
  2252. sde_hw_rotator_put_ctx(ctx);
  2253. SDEROT_DBG(
  2254. "New rot CTX:%pK, ctxidx:%d, session-id:%d, prio:%d, timestamp:%X, active:%d sbuf:%d\n",
  2255. ctx, sde_hw_rotator_get_regdma_ctxidx(ctx), ctx->session_id,
  2256. ctx->q_id, ctx->timestamp,
  2257. atomic_read(&ctx->hwres->num_active),
  2258. ctx->sbuf_mode);
  2259. return ctx;
  2260. }
  2261. /*
  2262. * sde_hw_rotator_free_rotctx - free the given rotator context
  2263. * @rot: Pointer to rotator hw
  2264. * @ctx: Pointer to rotator context
  2265. */
  2266. static void sde_hw_rotator_free_rotctx(struct sde_hw_rotator *rot,
  2267. struct sde_hw_rotator_context *ctx)
  2268. {
  2269. if (!rot || !ctx)
  2270. return;
  2271. SDEROT_DBG(
  2272. "Free rot CTX:%pK, ctxidx:%d, session-id:%d, prio:%d, timestamp:%X, active:%d sbuf:%d\n",
  2273. ctx, sde_hw_rotator_get_regdma_ctxidx(ctx), ctx->session_id,
  2274. ctx->q_id, ctx->timestamp,
  2275. atomic_read(&ctx->hwres->num_active),
  2276. ctx->sbuf_mode);
  2277. /* Clear rotator context from lookup purpose */
  2278. sde_hw_rotator_clr_ctx(ctx);
  2279. devm_kfree(&rot->pdev->dev, ctx);
  2280. }
  2281. /*
  2282. * sde_hw_rotator_config - configure hw for the given rotation entry
  2283. * @hw: Pointer to rotator resource
  2284. * @entry: Pointer to rotation entry
  2285. *
  2286. * This function setup the fetch/writeback/rotator blocks, as well as VBIF
  2287. * based on the given rotation entry.
  2288. */
  2289. static int sde_hw_rotator_config(struct sde_rot_hw_resource *hw,
  2290. struct sde_rot_entry *entry)
  2291. {
  2292. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  2293. struct sde_hw_rotator *rot;
  2294. struct sde_hw_rotator_resource_info *resinfo;
  2295. struct sde_hw_rotator_context *ctx;
  2296. struct sde_hw_rot_sspp_cfg sspp_cfg;
  2297. struct sde_hw_rot_wb_cfg wb_cfg;
  2298. u32 danger_lut = 0; /* applicable for realtime client only */
  2299. u32 safe_lut = 0; /* applicable for realtime client only */
  2300. u32 flags = 0;
  2301. u32 rststs = 0;
  2302. struct sde_rotation_item *item;
  2303. int ret;
  2304. if (!hw || !entry) {
  2305. SDEROT_ERR("null hw resource/entry\n");
  2306. return -EINVAL;
  2307. }
  2308. resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
  2309. rot = resinfo->rot;
  2310. item = &entry->item;
  2311. ctx = sde_hw_rotator_alloc_rotctx(rot, hw, item->session_id,
  2312. item->sequence_id, item->output.sbuf);
  2313. if (!ctx) {
  2314. SDEROT_ERR("Failed allocating rotator context!!\n");
  2315. return -EINVAL;
  2316. }
  2317. /* save entry for debugging purposes */
  2318. ctx->last_entry = entry;
  2319. if (test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map)) {
  2320. if (entry->dst_buf.sbuf) {
  2321. u32 op_mode;
  2322. if (entry->item.trigger ==
  2323. SDE_ROTATOR_TRIGGER_COMMAND)
  2324. ctx->start_ctrl = (rot->cmd_trigger << 4);
  2325. else if (entry->item.trigger ==
  2326. SDE_ROTATOR_TRIGGER_VIDEO)
  2327. ctx->start_ctrl = (rot->vid_trigger << 4);
  2328. else
  2329. ctx->start_ctrl = 0;
  2330. ctx->sys_cache_mode = BIT(15) |
  2331. ((item->output.scid & 0x1f) << 8) |
  2332. (item->output.writeback ? 0x5 : 0);
  2333. ctx->op_mode = BIT(4) |
  2334. ((ctx->rot->sbuf_headroom & 0xff) << 8);
  2335. /* detect transition to inline mode */
  2336. op_mode = (SDE_ROTREG_READ(rot->mdss_base,
  2337. ROTTOP_OP_MODE) >> 4) & 0x3;
  2338. if (!op_mode) {
  2339. u32 status;
  2340. status = SDE_ROTREG_READ(rot->mdss_base,
  2341. ROTTOP_STATUS);
  2342. if (status & BIT(0)) {
  2343. SDEROT_ERR("rotator busy 0x%x\n",
  2344. status);
  2345. _sde_hw_rotator_dump_status(rot, NULL);
  2346. SDEROT_EVTLOG_TOUT_HANDLER("rot",
  2347. "vbif_dbg_bus",
  2348. "panic");
  2349. }
  2350. }
  2351. } else {
  2352. ctx->start_ctrl = BIT(0);
  2353. ctx->sys_cache_mode = 0;
  2354. ctx->op_mode = 0;
  2355. }
  2356. } else {
  2357. ctx->start_ctrl = BIT(0);
  2358. }
  2359. SDEROT_EVTLOG(ctx->start_ctrl, ctx->sys_cache_mode, ctx->op_mode);
  2360. /*
  2361. * if Rotator HW is reset, but missing PM event notification, we
  2362. * need to init the SW timestamp automatically.
  2363. */
  2364. rststs = SDE_ROTREG_READ(rot->mdss_base, REGDMA_RESET_STATUS_REG);
  2365. if (!rot->reset_hw_ts && rststs) {
  2366. u32 l_ts, h_ts, l_hwts, h_hwts;
  2367. h_hwts = __sde_hw_rotator_get_timestamp(rot,
  2368. ROT_QUEUE_HIGH_PRIORITY);
  2369. l_hwts = __sde_hw_rotator_get_timestamp(rot,
  2370. ROT_QUEUE_LOW_PRIORITY);
  2371. h_ts = atomic_read(&rot->timestamp[ROT_QUEUE_HIGH_PRIORITY]);
  2372. l_ts = atomic_read(&rot->timestamp[ROT_QUEUE_LOW_PRIORITY]);
  2373. SDEROT_EVTLOG(0xbad0, rststs, l_hwts, h_hwts, l_ts, h_ts);
  2374. if (ctx->q_id == ROT_QUEUE_HIGH_PRIORITY) {
  2375. h_ts = (h_ts - 1) & SDE_REGDMA_SWTS_MASK;
  2376. l_ts &= SDE_REGDMA_SWTS_MASK;
  2377. } else {
  2378. l_ts = (l_ts - 1) & SDE_REGDMA_SWTS_MASK;
  2379. h_ts &= SDE_REGDMA_SWTS_MASK;
  2380. }
  2381. SDEROT_DBG("h_ts:0x%x, l_ts;0x%x\n", h_ts, l_ts);
  2382. SDEROT_EVTLOG(0x900d, h_ts, l_ts);
  2383. rot->last_hwts[ROT_QUEUE_LOW_PRIORITY] = l_ts;
  2384. rot->last_hwts[ROT_QUEUE_HIGH_PRIORITY] = h_ts;
  2385. rot->ops.update_ts(rot, ROT_QUEUE_HIGH_PRIORITY, h_ts);
  2386. rot->ops.update_ts(rot, ROT_QUEUE_LOW_PRIORITY, l_ts);
  2387. SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_RESET_STATUS_REG, 0);
  2388. /* ensure write is issued to the rotator HW */
  2389. wmb();
  2390. }
  2391. if (rot->reset_hw_ts) {
  2392. SDEROT_EVTLOG(rot->last_hwts[ROT_QUEUE_LOW_PRIORITY],
  2393. rot->last_hwts[ROT_QUEUE_HIGH_PRIORITY]);
  2394. rot->ops.update_ts(rot, ROT_QUEUE_HIGH_PRIORITY,
  2395. rot->last_hwts[ROT_QUEUE_HIGH_PRIORITY]);
  2396. rot->ops.update_ts(rot, ROT_QUEUE_LOW_PRIORITY,
  2397. rot->last_hwts[ROT_QUEUE_LOW_PRIORITY]);
  2398. SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_RESET_STATUS_REG, 0);
  2399. /* ensure write is issued to the rotator HW */
  2400. wmb();
  2401. rot->reset_hw_ts = false;
  2402. }
  2403. flags = (item->flags & SDE_ROTATION_FLIP_LR) ?
  2404. SDE_ROT_FLAG_FLIP_LR : 0;
  2405. flags |= (item->flags & SDE_ROTATION_FLIP_UD) ?
  2406. SDE_ROT_FLAG_FLIP_UD : 0;
  2407. flags |= (item->flags & SDE_ROTATION_90) ?
  2408. SDE_ROT_FLAG_ROT_90 : 0;
  2409. flags |= (item->flags & SDE_ROTATION_DEINTERLACE) ?
  2410. SDE_ROT_FLAG_DEINTERLACE : 0;
  2411. flags |= (item->flags & SDE_ROTATION_SECURE) ?
  2412. SDE_ROT_FLAG_SECURE_OVERLAY_SESSION : 0;
  2413. flags |= (item->flags & SDE_ROTATION_SECURE_CAMERA) ?
  2414. SDE_ROT_FLAG_SECURE_CAMERA_SESSION : 0;
  2415. sspp_cfg.img_width = item->input.width;
  2416. sspp_cfg.img_height = item->input.height;
  2417. sspp_cfg.fps = entry->perf->config.frame_rate;
  2418. sspp_cfg.bw = entry->perf->bw;
  2419. sspp_cfg.fmt = sde_get_format_params(item->input.format);
  2420. if (!sspp_cfg.fmt) {
  2421. SDEROT_ERR("null format\n");
  2422. ret = -EINVAL;
  2423. goto error;
  2424. }
  2425. sspp_cfg.src_rect = &item->src_rect;
  2426. sspp_cfg.data = &entry->src_buf;
  2427. sde_mdp_get_plane_sizes(sspp_cfg.fmt, item->input.width,
  2428. item->input.height, &sspp_cfg.src_plane,
  2429. 0, /* No bwc_mode */
  2430. (flags & SDE_ROT_FLAG_SOURCE_ROTATED_90) ?
  2431. true : false);
  2432. rot->ops.setup_rotator_fetchengine(ctx, ctx->q_id,
  2433. &sspp_cfg, danger_lut, safe_lut,
  2434. entry->dnsc_factor_w, entry->dnsc_factor_h, flags);
  2435. wb_cfg.img_width = item->output.width;
  2436. wb_cfg.img_height = item->output.height;
  2437. wb_cfg.fps = entry->perf->config.frame_rate;
  2438. wb_cfg.bw = entry->perf->bw;
  2439. wb_cfg.fmt = sde_get_format_params(item->output.format);
  2440. if (!wb_cfg.fmt) {
  2441. SDEROT_ERR("null format\n");
  2442. ret = -EINVAL;
  2443. goto error;
  2444. }
  2445. wb_cfg.dst_rect = &item->dst_rect;
  2446. wb_cfg.data = &entry->dst_buf;
  2447. sde_mdp_get_plane_sizes(wb_cfg.fmt, item->output.width,
  2448. item->output.height, &wb_cfg.dst_plane,
  2449. 0, /* No bwc_mode */
  2450. (flags & SDE_ROT_FLAG_ROT_90) ? true : false);
  2451. wb_cfg.v_downscale_factor = entry->dnsc_factor_h;
  2452. wb_cfg.h_downscale_factor = entry->dnsc_factor_w;
  2453. wb_cfg.prefill_bw = item->prefill_bw;
  2454. rot->ops.setup_rotator_wbengine(ctx, ctx->q_id, &wb_cfg, flags);
  2455. /* setup VA mapping for debugfs */
  2456. if (rot->dbgmem) {
  2457. sde_hw_rotator_map_vaddr(&ctx->src_dbgbuf,
  2458. &item->input,
  2459. &entry->src_buf);
  2460. sde_hw_rotator_map_vaddr(&ctx->dst_dbgbuf,
  2461. &item->output,
  2462. &entry->dst_buf);
  2463. }
  2464. SDEROT_EVTLOG(ctx->timestamp, flags,
  2465. item->input.width, item->input.height,
  2466. item->output.width, item->output.height,
  2467. entry->src_buf.p[0].addr, entry->dst_buf.p[0].addr,
  2468. item->input.format, item->output.format,
  2469. entry->perf->config.frame_rate);
  2470. /* initialize static vbif setting */
  2471. sde_mdp_init_vbif();
  2472. if (!ctx->sbuf_mode && mdata->default_ot_rd_limit) {
  2473. struct sde_mdp_set_ot_params ot_params;
  2474. memset(&ot_params, 0, sizeof(struct sde_mdp_set_ot_params));
  2475. ot_params.xin_id = XIN_SSPP;
  2476. ot_params.num = 0; /* not used */
  2477. ot_params.width = entry->perf->config.input.width;
  2478. ot_params.height = entry->perf->config.input.height;
  2479. ot_params.fps = entry->perf->config.frame_rate;
  2480. ot_params.reg_off_vbif_lim_conf = MMSS_VBIF_RD_LIM_CONF;
  2481. ot_params.reg_off_mdp_clk_ctrl =
  2482. MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0;
  2483. ot_params.bit_off_mdp_clk_ctrl =
  2484. MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0_XIN0;
  2485. ot_params.fmt = ctx->is_traffic_shaping ?
  2486. SDE_PIX_FMT_ABGR_8888 :
  2487. entry->perf->config.input.format;
  2488. ot_params.rotsts_base = rot->mdss_base + ROTTOP_STATUS;
  2489. ot_params.rotsts_busy_mask = ROT_BUSY_BIT;
  2490. sde_mdp_set_ot_limit(&ot_params);
  2491. }
  2492. if (!ctx->sbuf_mode && mdata->default_ot_wr_limit) {
  2493. struct sde_mdp_set_ot_params ot_params;
  2494. memset(&ot_params, 0, sizeof(struct sde_mdp_set_ot_params));
  2495. ot_params.xin_id = XIN_WRITEBACK;
  2496. ot_params.num = 0; /* not used */
  2497. ot_params.width = entry->perf->config.input.width;
  2498. ot_params.height = entry->perf->config.input.height;
  2499. ot_params.fps = entry->perf->config.frame_rate;
  2500. ot_params.reg_off_vbif_lim_conf = MMSS_VBIF_WR_LIM_CONF;
  2501. ot_params.reg_off_mdp_clk_ctrl =
  2502. MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0;
  2503. ot_params.bit_off_mdp_clk_ctrl =
  2504. MMSS_VBIF_NRT_VBIF_CLK_FORCE_CTRL0_XIN1;
  2505. ot_params.fmt = ctx->is_traffic_shaping ?
  2506. SDE_PIX_FMT_ABGR_8888 :
  2507. entry->perf->config.input.format;
  2508. ot_params.rotsts_base = rot->mdss_base + ROTTOP_STATUS;
  2509. ot_params.rotsts_busy_mask = ROT_BUSY_BIT;
  2510. sde_mdp_set_ot_limit(&ot_params);
  2511. }
  2512. if (test_bit(SDE_QOS_PER_PIPE_LUT, mdata->sde_qos_map)) {
  2513. u32 qos_lut = 0; /* low priority for nrt read client */
  2514. trace_rot_perf_set_qos_luts(XIN_SSPP, sspp_cfg.fmt->format,
  2515. qos_lut, sde_mdp_is_linear_format(sspp_cfg.fmt));
  2516. SDE_ROTREG_WRITE(rot->mdss_base, ROT_SSPP_CREQ_LUT, qos_lut);
  2517. }
  2518. /* VBIF QoS and other settings */
  2519. if (!ctx->sbuf_mode)
  2520. sde_hw_rotator_vbif_setting(rot);
  2521. return 0;
  2522. error:
  2523. sde_hw_rotator_free_rotctx(rot, ctx);
  2524. return ret;
  2525. }
  2526. /*
  2527. * sde_hw_rotator_cancel - cancel hw configuration for the given rotation entry
  2528. * @hw: Pointer to rotator resource
  2529. * @entry: Pointer to rotation entry
  2530. *
  2531. * This function cancels a previously configured rotation entry.
  2532. */
  2533. static int sde_hw_rotator_cancel(struct sde_rot_hw_resource *hw,
  2534. struct sde_rot_entry *entry)
  2535. {
  2536. struct sde_hw_rotator *rot;
  2537. struct sde_hw_rotator_resource_info *resinfo;
  2538. struct sde_hw_rotator_context *ctx;
  2539. unsigned long flags;
  2540. if (!hw || !entry) {
  2541. SDEROT_ERR("null hw resource/entry\n");
  2542. return -EINVAL;
  2543. }
  2544. resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
  2545. rot = resinfo->rot;
  2546. /* Lookup rotator context from session-id */
  2547. ctx = sde_hw_rotator_get_ctx(rot, entry->item.session_id,
  2548. entry->item.sequence_id, hw->wb_id);
  2549. if (!ctx) {
  2550. SDEROT_ERR("Cannot locate rotator ctx from sesison id:%d\n",
  2551. entry->item.session_id);
  2552. return -EINVAL;
  2553. }
  2554. spin_lock_irqsave(&rot->rotisr_lock, flags);
  2555. rot->ops.update_ts(rot, ctx->q_id, ctx->timestamp);
  2556. spin_unlock_irqrestore(&rot->rotisr_lock, flags);
  2557. SDEROT_EVTLOG(entry->item.session_id, ctx->timestamp);
  2558. if (rot->dbgmem) {
  2559. sde_hw_rotator_unmap_vaddr(&ctx->src_dbgbuf);
  2560. sde_hw_rotator_unmap_vaddr(&ctx->dst_dbgbuf);
  2561. }
  2562. /* Current rotator context job is finished, time to free up */
  2563. sde_hw_rotator_free_rotctx(rot, ctx);
  2564. return 0;
  2565. }
  2566. /*
  2567. * sde_hw_rotator_kickoff - kickoff processing on the given entry
  2568. * @hw: Pointer to rotator resource
  2569. * @entry: Pointer to rotation entry
  2570. */
  2571. static int sde_hw_rotator_kickoff(struct sde_rot_hw_resource *hw,
  2572. struct sde_rot_entry *entry)
  2573. {
  2574. struct sde_hw_rotator *rot;
  2575. struct sde_hw_rotator_resource_info *resinfo;
  2576. struct sde_hw_rotator_context *ctx;
  2577. if (!hw || !entry) {
  2578. SDEROT_ERR("null hw resource/entry\n");
  2579. return -EINVAL;
  2580. }
  2581. resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
  2582. rot = resinfo->rot;
  2583. /* Lookup rotator context from session-id */
  2584. ctx = sde_hw_rotator_get_ctx(rot, entry->item.session_id,
  2585. entry->item.sequence_id, hw->wb_id);
  2586. if (!ctx) {
  2587. SDEROT_ERR("Cannot locate rotator ctx from sesison id:%d\n",
  2588. entry->item.session_id);
  2589. return -EINVAL;
  2590. }
  2591. rot->ops.start_rotator(ctx, ctx->q_id);
  2592. return 0;
  2593. }
  2594. static int sde_hw_rotator_abort_kickoff(struct sde_rot_hw_resource *hw,
  2595. struct sde_rot_entry *entry)
  2596. {
  2597. struct sde_hw_rotator *rot;
  2598. struct sde_hw_rotator_resource_info *resinfo;
  2599. struct sde_hw_rotator_context *ctx;
  2600. unsigned long flags;
  2601. if (!hw || !entry) {
  2602. SDEROT_ERR("null hw resource/entry\n");
  2603. return -EINVAL;
  2604. }
  2605. resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
  2606. rot = resinfo->rot;
  2607. /* Lookup rotator context from session-id */
  2608. ctx = sde_hw_rotator_get_ctx(rot, entry->item.session_id,
  2609. entry->item.sequence_id, hw->wb_id);
  2610. if (!ctx) {
  2611. SDEROT_ERR("Cannot locate rotator ctx from sesison id:%d\n",
  2612. entry->item.session_id);
  2613. return -EINVAL;
  2614. }
  2615. spin_lock_irqsave(&rot->rotisr_lock, flags);
  2616. rot->ops.update_ts(rot, ctx->q_id, ctx->timestamp);
  2617. ctx->abort = true;
  2618. wake_up_all(&ctx->regdma_waitq);
  2619. spin_unlock_irqrestore(&rot->rotisr_lock, flags);
  2620. SDEROT_EVTLOG(entry->item.session_id, ctx->timestamp);
  2621. return 0;
  2622. }
  2623. /*
  2624. * sde_hw_rotator_wait4done - wait for completion notification
  2625. * @hw: Pointer to rotator resource
  2626. * @entry: Pointer to rotation entry
  2627. *
  2628. * This function blocks until the given entry is complete, error
  2629. * is detected, or timeout.
  2630. */
  2631. static int sde_hw_rotator_wait4done(struct sde_rot_hw_resource *hw,
  2632. struct sde_rot_entry *entry)
  2633. {
  2634. struct sde_hw_rotator *rot;
  2635. struct sde_hw_rotator_resource_info *resinfo;
  2636. struct sde_hw_rotator_context *ctx;
  2637. int ret;
  2638. if (!hw || !entry) {
  2639. SDEROT_ERR("null hw resource/entry\n");
  2640. return -EINVAL;
  2641. }
  2642. resinfo = container_of(hw, struct sde_hw_rotator_resource_info, hw);
  2643. rot = resinfo->rot;
  2644. /* Lookup rotator context from session-id */
  2645. ctx = sde_hw_rotator_get_ctx(rot, entry->item.session_id,
  2646. entry->item.sequence_id, hw->wb_id);
  2647. if (!ctx) {
  2648. SDEROT_ERR("Cannot locate rotator ctx from sesison id:%d\n",
  2649. entry->item.session_id);
  2650. return -EINVAL;
  2651. }
  2652. ret = rot->ops.wait_rotator_done(ctx, ctx->q_id, 0);
  2653. if (rot->dbgmem) {
  2654. sde_hw_rotator_unmap_vaddr(&ctx->src_dbgbuf);
  2655. sde_hw_rotator_unmap_vaddr(&ctx->dst_dbgbuf);
  2656. }
  2657. /* Current rotator context job is finished, time to free up*/
  2658. sde_hw_rotator_free_rotctx(rot, ctx);
  2659. return ret;
  2660. }
  2661. /*
  2662. * sde_rotator_hw_rev_init - setup feature and/or capability bitmask
  2663. * @rot: Pointer to hw rotator
  2664. *
  2665. * This function initializes feature and/or capability bitmask based on
  2666. * h/w version read from the device.
  2667. */
  2668. static int sde_rotator_hw_rev_init(struct sde_hw_rotator *rot)
  2669. {
  2670. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  2671. u32 hw_version;
  2672. if (!mdata) {
  2673. SDEROT_ERR("null rotator data\n");
  2674. return -EINVAL;
  2675. }
  2676. hw_version = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_HW_VERSION);
  2677. SDEROT_DBG("hw version %8.8x\n", hw_version);
  2678. clear_bit(SDE_QOS_PER_PIPE_IB, mdata->sde_qos_map);
  2679. set_bit(SDE_QOS_OVERHEAD_FACTOR, mdata->sde_qos_map);
  2680. set_bit(SDE_QOS_OTLIM, mdata->sde_qos_map);
  2681. set_bit(SDE_QOS_PER_PIPE_LUT, mdata->sde_qos_map);
  2682. clear_bit(SDE_QOS_SIMPLIFIED_PREFILL, mdata->sde_qos_map);
  2683. set_bit(SDE_CAPS_R3_WB, mdata->sde_caps_map);
  2684. /* features exposed via rotator top h/w version */
  2685. if (hw_version != SDE_ROT_TYPE_V1_0) {
  2686. SDEROT_DBG("Supporting 1.5 downscale for SDE Rotator\n");
  2687. set_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map);
  2688. }
  2689. set_bit(SDE_CAPS_SEC_ATTACH_DETACH_SMMU, mdata->sde_caps_map);
  2690. mdata->nrt_vbif_dbg_bus = nrt_vbif_dbg_bus_r3;
  2691. mdata->nrt_vbif_dbg_bus_size =
  2692. ARRAY_SIZE(nrt_vbif_dbg_bus_r3);
  2693. mdata->rot_dbg_bus = rot_dbgbus_r3;
  2694. mdata->rot_dbg_bus_size = ARRAY_SIZE(rot_dbgbus_r3);
  2695. mdata->regdump = sde_rot_r3_regdump;
  2696. mdata->regdump_size = ARRAY_SIZE(sde_rot_r3_regdump);
  2697. SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_TIMESTAMP_REG, 0);
  2698. /* features exposed via mdss h/w version */
  2699. if (IS_SDE_MAJOR_MINOR_SAME(mdata->mdss_version, SDE_MDP_HW_REV_600)) {
  2700. SDEROT_DBG("Supporting sys cache inline rotation\n");
  2701. set_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map);
  2702. set_bit(SDE_CAPS_UBWC_4, mdata->sde_caps_map);
  2703. set_bit(SDE_CAPS_PARTIALWR, mdata->sde_caps_map);
  2704. set_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map);
  2705. rot->inpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2706. sde_hw_rotator_v4_inpixfmts;
  2707. rot->num_inpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2708. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts);
  2709. rot->outpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2710. sde_hw_rotator_v4_outpixfmts;
  2711. rot->num_outpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2712. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts);
  2713. rot->inpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2714. sde_hw_rotator_v4_inpixfmts_sbuf;
  2715. rot->num_inpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2716. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts_sbuf);
  2717. rot->outpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2718. sde_hw_rotator_v4_outpixfmts_sbuf;
  2719. rot->num_outpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2720. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts_sbuf);
  2721. rot->downscale_caps =
  2722. "LINEAR/1.5/2/4/8/16/32/64 TILE/1.5/2/4 TP10/1.5/2";
  2723. } else if (IS_SDE_MAJOR_MINOR_SAME(mdata->mdss_version,
  2724. SDE_MDP_HW_REV_500)) {
  2725. SDEROT_DBG("Supporting sys cache inline rotation\n");
  2726. set_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map);
  2727. set_bit(SDE_CAPS_UBWC_3, mdata->sde_caps_map);
  2728. set_bit(SDE_CAPS_PARTIALWR, mdata->sde_caps_map);
  2729. set_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map);
  2730. rot->inpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2731. sde_hw_rotator_v4_inpixfmts;
  2732. rot->num_inpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2733. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts);
  2734. rot->outpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2735. sde_hw_rotator_v4_outpixfmts;
  2736. rot->num_outpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2737. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts);
  2738. rot->inpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2739. sde_hw_rotator_v4_inpixfmts_sbuf;
  2740. rot->num_inpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2741. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts_sbuf);
  2742. rot->outpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2743. sde_hw_rotator_v4_outpixfmts_sbuf;
  2744. rot->num_outpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2745. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts_sbuf);
  2746. rot->downscale_caps =
  2747. "LINEAR/1.5/2/4/8/16/32/64 TILE/1.5/2/4 TP10/1.5/2";
  2748. } else if (IS_SDE_MAJOR_MINOR_SAME(mdata->mdss_version,
  2749. SDE_MDP_HW_REV_530) ||
  2750. IS_SDE_MAJOR_MINOR_SAME(mdata->mdss_version,
  2751. SDE_MDP_HW_REV_520)) {
  2752. SDEROT_DBG("Supporting sys cache inline rotation\n");
  2753. set_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map);
  2754. set_bit(SDE_CAPS_UBWC_2, mdata->sde_caps_map);
  2755. set_bit(SDE_CAPS_PARTIALWR, mdata->sde_caps_map);
  2756. set_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map);
  2757. rot->inpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2758. sde_hw_rotator_v4_inpixfmts;
  2759. rot->num_inpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2760. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts);
  2761. rot->outpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2762. sde_hw_rotator_v4_outpixfmts;
  2763. rot->num_outpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2764. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts);
  2765. rot->inpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2766. sde_hw_rotator_v4_inpixfmts_sbuf;
  2767. rot->num_inpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2768. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts_sbuf);
  2769. rot->outpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2770. sde_hw_rotator_v4_outpixfmts_sbuf;
  2771. rot->num_outpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2772. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts_sbuf);
  2773. rot->downscale_caps =
  2774. "LINEAR/1.5/2/4/8/16/32/64 TILE/1.5/2/4 TP10/1.5/2";
  2775. } else if (IS_SDE_MAJOR_MINOR_SAME(mdata->mdss_version,
  2776. SDE_MDP_HW_REV_400) ||
  2777. IS_SDE_MAJOR_MINOR_SAME(mdata->mdss_version,
  2778. SDE_MDP_HW_REV_410)) {
  2779. SDEROT_DBG("Supporting sys cache inline rotation\n");
  2780. set_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map);
  2781. set_bit(SDE_CAPS_UBWC_2, mdata->sde_caps_map);
  2782. set_bit(SDE_CAPS_PARTIALWR, mdata->sde_caps_map);
  2783. rot->inpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2784. sde_hw_rotator_v4_inpixfmts;
  2785. rot->num_inpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2786. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts);
  2787. rot->outpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2788. sde_hw_rotator_v4_outpixfmts;
  2789. rot->num_outpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2790. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts);
  2791. rot->inpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2792. sde_hw_rotator_v4_inpixfmts_sbuf;
  2793. rot->num_inpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2794. ARRAY_SIZE(sde_hw_rotator_v4_inpixfmts_sbuf);
  2795. rot->outpixfmts[SDE_ROTATOR_MODE_SBUF] =
  2796. sde_hw_rotator_v4_outpixfmts_sbuf;
  2797. rot->num_outpixfmt[SDE_ROTATOR_MODE_SBUF] =
  2798. ARRAY_SIZE(sde_hw_rotator_v4_outpixfmts_sbuf);
  2799. rot->downscale_caps =
  2800. "LINEAR/1.5/2/4/8/16/32/64 TILE/1.5/2/4 TP10/1.5/2";
  2801. } else {
  2802. rot->inpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2803. sde_hw_rotator_v3_inpixfmts;
  2804. rot->num_inpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2805. ARRAY_SIZE(sde_hw_rotator_v3_inpixfmts);
  2806. rot->outpixfmts[SDE_ROTATOR_MODE_OFFLINE] =
  2807. sde_hw_rotator_v3_outpixfmts;
  2808. rot->num_outpixfmt[SDE_ROTATOR_MODE_OFFLINE] =
  2809. ARRAY_SIZE(sde_hw_rotator_v3_outpixfmts);
  2810. rot->downscale_caps = (hw_version == SDE_ROT_TYPE_V1_0) ?
  2811. "LINEAR/2/4/8/16/32/64 TILE/2/4 TP10/2" :
  2812. "LINEAR/1.5/2/4/8/16/32/64 TILE/1.5/2/4 TP10/1.5/2";
  2813. }
  2814. return 0;
  2815. }
  2816. /*
  2817. * sde_hw_rotator_rotirq_handler - non-regdma interrupt handler
  2818. * @irq: Interrupt number
  2819. * @ptr: Pointer to private handle provided during registration
  2820. *
  2821. * This function services rotator interrupt and wakes up waiting client
  2822. * with pending rotation requests already submitted to h/w.
  2823. */
  2824. static irqreturn_t sde_hw_rotator_rotirq_handler(int irq, void *ptr)
  2825. {
  2826. struct sde_hw_rotator *rot = ptr;
  2827. struct sde_hw_rotator_context *ctx;
  2828. irqreturn_t ret = IRQ_NONE;
  2829. u32 isr;
  2830. isr = SDE_ROTREG_READ(rot->mdss_base, ROTTOP_INTR_STATUS);
  2831. SDEROT_DBG("intr_status = %8.8x\n", isr);
  2832. if (isr & ROT_DONE_MASK) {
  2833. if (rot->irq_num >= 0)
  2834. sde_hw_rotator_disable_irq(rot);
  2835. SDEROT_DBG("Notify rotator complete\n");
  2836. /* Normal rotator only 1 session, no need to lookup */
  2837. ctx = rot->rotCtx[0][0];
  2838. WARN_ON(ctx == NULL);
  2839. complete_all(&ctx->rot_comp);
  2840. spin_lock(&rot->rotisr_lock);
  2841. SDE_ROTREG_WRITE(rot->mdss_base, ROTTOP_INTR_CLEAR,
  2842. ROT_DONE_CLEAR);
  2843. spin_unlock(&rot->rotisr_lock);
  2844. ret = IRQ_HANDLED;
  2845. }
  2846. return ret;
  2847. }
  2848. /*
  2849. * sde_hw_rotator_regdmairq_handler - regdma interrupt handler
  2850. * @irq: Interrupt number
  2851. * @ptr: Pointer to private handle provided during registration
  2852. *
  2853. * This function services rotator interrupt, decoding the source of
  2854. * events (high/low priority queue), and wakes up all waiting clients
  2855. * with pending rotation requests already submitted to h/w.
  2856. */
  2857. static irqreturn_t sde_hw_rotator_regdmairq_handler(int irq, void *ptr)
  2858. {
  2859. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  2860. struct sde_hw_rotator *rot = ptr;
  2861. struct sde_hw_rotator_context *ctx, *tmp;
  2862. irqreturn_t ret = IRQ_NONE;
  2863. u32 isr, isr_tmp;
  2864. u32 ts;
  2865. u32 q_id;
  2866. isr = SDE_ROTREG_READ(rot->mdss_base, REGDMA_CSR_REGDMA_INT_STATUS);
  2867. /* acknowledge interrupt before reading latest timestamp */
  2868. SDE_ROTREG_WRITE(rot->mdss_base, REGDMA_CSR_REGDMA_INT_CLEAR, isr);
  2869. SDEROT_DBG("intr_status = %8.8x\n", isr);
  2870. /* Any REGDMA status, including error and watchdog timer, should
  2871. * trigger and wake up waiting thread
  2872. */
  2873. if (isr & (REGDMA_INT_HIGH_MASK | REGDMA_INT_LOW_MASK)) {
  2874. spin_lock(&rot->rotisr_lock);
  2875. /*
  2876. * Obtain rotator context based on timestamp from regdma
  2877. * and low/high interrupt status
  2878. */
  2879. if (isr & REGDMA_INT_HIGH_MASK) {
  2880. q_id = ROT_QUEUE_HIGH_PRIORITY;
  2881. } else if (isr & REGDMA_INT_LOW_MASK) {
  2882. q_id = ROT_QUEUE_LOW_PRIORITY;
  2883. } else {
  2884. SDEROT_ERR("unknown ISR status: isr=0x%X\n", isr);
  2885. goto done_isr_handle;
  2886. }
  2887. ts = __sde_hw_rotator_get_timestamp(rot, q_id);
  2888. /*
  2889. * Timestamp packet is not available in sbuf mode.
  2890. * Simulate timestamp update in the handler instead.
  2891. */
  2892. if (test_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map) ||
  2893. list_empty(&rot->sbuf_ctx[q_id]))
  2894. goto skip_sbuf;
  2895. ctx = NULL;
  2896. isr_tmp = isr;
  2897. list_for_each_entry(tmp, &rot->sbuf_ctx[q_id], list) {
  2898. u32 mask;
  2899. mask = tmp->timestamp & 0x1 ? REGDMA_INT_1_MASK :
  2900. REGDMA_INT_0_MASK;
  2901. if (isr_tmp & mask) {
  2902. isr_tmp &= ~mask;
  2903. ctx = tmp;
  2904. ts = ctx->timestamp;
  2905. rot->ops.update_ts(rot, ctx->q_id, ts);
  2906. SDEROT_DBG("update swts:0x%X\n", ts);
  2907. }
  2908. SDEROT_EVTLOG(isr, tmp->timestamp);
  2909. }
  2910. if (ctx == NULL)
  2911. SDEROT_ERR("invalid swts ctx\n");
  2912. skip_sbuf:
  2913. ctx = rot->rotCtx[q_id][ts & SDE_HW_ROT_REGDMA_SEG_MASK];
  2914. /*
  2915. * Wake up all waiting context from the current and previous
  2916. * SW Timestamp.
  2917. */
  2918. while (ctx &&
  2919. sde_hw_rotator_elapsed_swts(ctx->timestamp, ts) >= 0) {
  2920. ctx->last_regdma_isr_status = isr;
  2921. ctx->last_regdma_timestamp = ts;
  2922. SDEROT_DBG(
  2923. "regdma complete: ctx:%pK, ts:%X\n", ctx, ts);
  2924. wake_up_all(&ctx->regdma_waitq);
  2925. ts = (ts - 1) & SDE_REGDMA_SWTS_MASK;
  2926. ctx = rot->rotCtx[q_id]
  2927. [ts & SDE_HW_ROT_REGDMA_SEG_MASK];
  2928. }
  2929. done_isr_handle:
  2930. spin_unlock(&rot->rotisr_lock);
  2931. ret = IRQ_HANDLED;
  2932. } else if (isr & REGDMA_INT_ERR_MASK) {
  2933. /*
  2934. * For REGDMA Err, we save the isr info and wake up
  2935. * all waiting contexts
  2936. */
  2937. int i, j;
  2938. SDEROT_ERR(
  2939. "regdma err isr:%X, wake up all waiting contexts\n",
  2940. isr);
  2941. spin_lock(&rot->rotisr_lock);
  2942. for (i = 0; i < ROT_QUEUE_MAX; i++) {
  2943. for (j = 0; j < SDE_HW_ROT_REGDMA_TOTAL_CTX; j++) {
  2944. ctx = rot->rotCtx[i][j];
  2945. if (ctx && ctx->last_regdma_isr_status == 0) {
  2946. ts = __sde_hw_rotator_get_timestamp(
  2947. rot, i);
  2948. ctx->last_regdma_isr_status = isr;
  2949. ctx->last_regdma_timestamp = ts;
  2950. wake_up_all(&ctx->regdma_waitq);
  2951. SDEROT_DBG(
  2952. "Wakeup rotctx[%d][%d]:%pK\n",
  2953. i, j, ctx);
  2954. }
  2955. }
  2956. }
  2957. spin_unlock(&rot->rotisr_lock);
  2958. ret = IRQ_HANDLED;
  2959. }
  2960. return ret;
  2961. }
  2962. /*
  2963. * sde_hw_rotator_validate_entry - validate rotation entry
  2964. * @mgr: Pointer to rotator manager
  2965. * @entry: Pointer to rotation entry
  2966. *
  2967. * This function validates the given rotation entry and provides possible
  2968. * fixup (future improvement) if available. This function returns 0 if
  2969. * the entry is valid, and returns error code otherwise.
  2970. */
  2971. static int sde_hw_rotator_validate_entry(struct sde_rot_mgr *mgr,
  2972. struct sde_rot_entry *entry)
  2973. {
  2974. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  2975. struct sde_hw_rotator *hw_data;
  2976. int ret = 0;
  2977. u16 src_w, src_h, dst_w, dst_h;
  2978. struct sde_rotation_item *item = &entry->item;
  2979. struct sde_mdp_format_params *fmt;
  2980. if (!mgr || !entry || !mgr->hw_data) {
  2981. SDEROT_ERR("invalid parameters\n");
  2982. return -EINVAL;
  2983. }
  2984. hw_data = mgr->hw_data;
  2985. if (hw_data->maxlinewidth < item->src_rect.w) {
  2986. SDEROT_ERR("invalid src width %u\n", item->src_rect.w);
  2987. return -EINVAL;
  2988. }
  2989. src_w = item->src_rect.w;
  2990. src_h = item->src_rect.h;
  2991. if (item->flags & SDE_ROTATION_90) {
  2992. dst_w = item->dst_rect.h;
  2993. dst_h = item->dst_rect.w;
  2994. } else {
  2995. dst_w = item->dst_rect.w;
  2996. dst_h = item->dst_rect.h;
  2997. }
  2998. entry->dnsc_factor_w = 0;
  2999. entry->dnsc_factor_h = 0;
  3000. if (item->output.sbuf &&
  3001. !test_bit(SDE_CAPS_SBUF_1, mdata->sde_caps_map)) {
  3002. SDEROT_ERR("stream buffer not supported\n");
  3003. return -EINVAL;
  3004. }
  3005. if ((src_w != dst_w) || (src_h != dst_h)) {
  3006. if (!dst_w || !dst_h) {
  3007. SDEROT_DBG("zero output width/height not support\n");
  3008. ret = -EINVAL;
  3009. goto dnsc_err;
  3010. }
  3011. if ((src_w % dst_w) || (src_h % dst_h)) {
  3012. SDEROT_DBG("non integral scale not support\n");
  3013. ret = -EINVAL;
  3014. goto dnsc_1p5_check;
  3015. }
  3016. entry->dnsc_factor_w = src_w / dst_w;
  3017. if ((entry->dnsc_factor_w & (entry->dnsc_factor_w - 1)) ||
  3018. (entry->dnsc_factor_w > 64)) {
  3019. SDEROT_DBG("non power-of-2 w_scale not support\n");
  3020. ret = -EINVAL;
  3021. goto dnsc_err;
  3022. }
  3023. entry->dnsc_factor_h = src_h / dst_h;
  3024. if ((entry->dnsc_factor_h & (entry->dnsc_factor_h - 1)) ||
  3025. (entry->dnsc_factor_h > 64)) {
  3026. SDEROT_DBG("non power-of-2 h_scale not support\n");
  3027. ret = -EINVAL;
  3028. goto dnsc_err;
  3029. }
  3030. }
  3031. fmt = sde_get_format_params(item->output.format);
  3032. /*
  3033. * Rotator downscale support max 4 times for UBWC format and
  3034. * max 2 times for TP10/TP10_UBWC format
  3035. */
  3036. if (sde_mdp_is_ubwc_format(fmt) && (entry->dnsc_factor_h > 4)) {
  3037. SDEROT_DBG("max downscale for UBWC format is 4\n");
  3038. ret = -EINVAL;
  3039. goto dnsc_err;
  3040. }
  3041. if (sde_mdp_is_tp10_format(fmt) && (entry->dnsc_factor_h > 2)) {
  3042. SDEROT_DBG("downscale with TP10 cannot be more than 2\n");
  3043. ret = -EINVAL;
  3044. }
  3045. goto dnsc_err;
  3046. dnsc_1p5_check:
  3047. /* Check for 1.5 downscale that only applies to V2 HW */
  3048. if (test_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map)) {
  3049. entry->dnsc_factor_w = src_w / dst_w;
  3050. if ((entry->dnsc_factor_w != 1) ||
  3051. ((dst_w * 3) != (src_w * 2))) {
  3052. SDEROT_DBG(
  3053. "No supporting non 1.5 downscale width ratio, src_w:%d, dst_w:%d\n",
  3054. src_w, dst_w);
  3055. ret = -EINVAL;
  3056. goto dnsc_err;
  3057. }
  3058. entry->dnsc_factor_h = src_h / dst_h;
  3059. if ((entry->dnsc_factor_h != 1) ||
  3060. ((dst_h * 3) != (src_h * 2))) {
  3061. SDEROT_DBG(
  3062. "Not supporting non 1.5 downscale height ratio, src_h:%d, dst_h:%d\n",
  3063. src_h, dst_h);
  3064. ret = -EINVAL;
  3065. goto dnsc_err;
  3066. }
  3067. ret = 0;
  3068. }
  3069. dnsc_err:
  3070. /* Downscaler does not support asymmetrical dnsc */
  3071. if (entry->dnsc_factor_w != entry->dnsc_factor_h) {
  3072. SDEROT_DBG("asymmetric downscale not support\n");
  3073. ret = -EINVAL;
  3074. }
  3075. if (ret) {
  3076. entry->dnsc_factor_w = 0;
  3077. entry->dnsc_factor_h = 0;
  3078. }
  3079. return ret;
  3080. }
  3081. /*
  3082. * sde_hw_rotator_show_caps - output capability info to sysfs 'caps' file
  3083. * @mgr: Pointer to rotator manager
  3084. * @attr: Pointer to device attribute interface
  3085. * @buf: Pointer to output buffer
  3086. * @len: Length of output buffer
  3087. */
  3088. static ssize_t sde_hw_rotator_show_caps(struct sde_rot_mgr *mgr,
  3089. struct device_attribute *attr, char *buf, ssize_t len)
  3090. {
  3091. struct sde_hw_rotator *hw_data;
  3092. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  3093. int cnt = 0;
  3094. if (!mgr || !buf)
  3095. return 0;
  3096. hw_data = mgr->hw_data;
  3097. #define SPRINT(fmt, ...) \
  3098. (cnt += scnprintf(buf + cnt, len - cnt, fmt, ##__VA_ARGS__))
  3099. /* insert capabilities here */
  3100. if (test_bit(SDE_CAPS_R3_1P5_DOWNSCALE, mdata->sde_caps_map))
  3101. SPRINT("min_downscale=1.5\n");
  3102. else
  3103. SPRINT("min_downscale=2.0\n");
  3104. SPRINT("downscale_compression=1\n");
  3105. if (hw_data->downscale_caps)
  3106. SPRINT("downscale_ratios=%s\n", hw_data->downscale_caps);
  3107. SPRINT("max_line_width=%d\n", sde_rotator_get_maxlinewidth(mgr));
  3108. #undef SPRINT
  3109. return cnt;
  3110. }
  3111. /*
  3112. * sde_hw_rotator_show_state - output state info to sysfs 'state' file
  3113. * @mgr: Pointer to rotator manager
  3114. * @attr: Pointer to device attribute interface
  3115. * @buf: Pointer to output buffer
  3116. * @len: Length of output buffer
  3117. */
  3118. static ssize_t sde_hw_rotator_show_state(struct sde_rot_mgr *mgr,
  3119. struct device_attribute *attr, char *buf, ssize_t len)
  3120. {
  3121. struct sde_hw_rotator *rot;
  3122. struct sde_hw_rotator_context *ctx;
  3123. int cnt = 0;
  3124. int num_active = 0;
  3125. int i, j;
  3126. if (!mgr || !buf) {
  3127. SDEROT_ERR("null parameters\n");
  3128. return 0;
  3129. }
  3130. rot = mgr->hw_data;
  3131. #define SPRINT(fmt, ...) \
  3132. (cnt += scnprintf(buf + cnt, len - cnt, fmt, ##__VA_ARGS__))
  3133. if (rot) {
  3134. SPRINT("rot_mode=%d\n", rot->mode);
  3135. SPRINT("irq_num=%d\n", rot->irq_num);
  3136. if (rot->mode == ROT_REGDMA_OFF) {
  3137. SPRINT("max_active=1\n");
  3138. SPRINT("num_active=%d\n", rot->rotCtx[0][0] ? 1 : 0);
  3139. } else {
  3140. for (i = 0; i < ROT_QUEUE_MAX; i++) {
  3141. for (j = 0; j < SDE_HW_ROT_REGDMA_TOTAL_CTX;
  3142. j++) {
  3143. ctx = rot->rotCtx[i][j];
  3144. if (ctx) {
  3145. SPRINT(
  3146. "rotCtx[%d][%d]:%pK\n",
  3147. i, j, ctx);
  3148. ++num_active;
  3149. }
  3150. }
  3151. }
  3152. SPRINT("max_active=%d\n", SDE_HW_ROT_REGDMA_TOTAL_CTX);
  3153. SPRINT("num_active=%d\n", num_active);
  3154. }
  3155. }
  3156. #undef SPRINT
  3157. return cnt;
  3158. }
  3159. /*
  3160. * sde_hw_rotator_get_pixfmt - get the indexed pixel format
  3161. * @mgr: Pointer to rotator manager
  3162. * @index: index of pixel format
  3163. * @input: true for input port; false for output port
  3164. * @mode: operating mode
  3165. */
  3166. static u32 sde_hw_rotator_get_pixfmt(struct sde_rot_mgr *mgr,
  3167. int index, bool input, u32 mode)
  3168. {
  3169. struct sde_hw_rotator *rot;
  3170. if (!mgr || !mgr->hw_data) {
  3171. SDEROT_ERR("null parameters\n");
  3172. return 0;
  3173. }
  3174. rot = mgr->hw_data;
  3175. if (mode >= SDE_ROTATOR_MODE_MAX) {
  3176. SDEROT_ERR("invalid rotator mode %d\n", mode);
  3177. return 0;
  3178. }
  3179. if (input) {
  3180. if ((index < rot->num_inpixfmt[mode]) && rot->inpixfmts[mode])
  3181. return rot->inpixfmts[mode][index];
  3182. else
  3183. return 0;
  3184. } else {
  3185. if ((index < rot->num_outpixfmt[mode]) && rot->outpixfmts[mode])
  3186. return rot->outpixfmts[mode][index];
  3187. else
  3188. return 0;
  3189. }
  3190. }
  3191. /*
  3192. * sde_hw_rotator_is_valid_pixfmt - verify if the given pixel format is valid
  3193. * @mgr: Pointer to rotator manager
  3194. * @pixfmt: pixel format to be verified
  3195. * @input: true for input port; false for output port
  3196. * @mode: operating mode
  3197. */
  3198. static int sde_hw_rotator_is_valid_pixfmt(struct sde_rot_mgr *mgr, u32 pixfmt,
  3199. bool input, u32 mode)
  3200. {
  3201. struct sde_hw_rotator *rot;
  3202. const u32 *pixfmts;
  3203. u32 num_pixfmt;
  3204. int i;
  3205. if (!mgr || !mgr->hw_data) {
  3206. SDEROT_ERR("null parameters\n");
  3207. return false;
  3208. }
  3209. rot = mgr->hw_data;
  3210. if (mode >= SDE_ROTATOR_MODE_MAX) {
  3211. SDEROT_ERR("invalid rotator mode %d\n", mode);
  3212. return false;
  3213. }
  3214. if (input) {
  3215. pixfmts = rot->inpixfmts[mode];
  3216. num_pixfmt = rot->num_inpixfmt[mode];
  3217. } else {
  3218. pixfmts = rot->outpixfmts[mode];
  3219. num_pixfmt = rot->num_outpixfmt[mode];
  3220. }
  3221. if (!pixfmts || !num_pixfmt) {
  3222. SDEROT_ERR("invalid pixel format tables\n");
  3223. return false;
  3224. }
  3225. for (i = 0; i < num_pixfmt; i++)
  3226. if (pixfmts[i] == pixfmt)
  3227. return true;
  3228. return false;
  3229. }
  3230. /*
  3231. * sde_hw_rotator_get_downscale_caps - get scaling capability string
  3232. * @mgr: Pointer to rotator manager
  3233. * @caps: Pointer to capability string buffer; NULL to return maximum length
  3234. * @len: length of capability string buffer
  3235. * return: length of capability string
  3236. */
  3237. static int sde_hw_rotator_get_downscale_caps(struct sde_rot_mgr *mgr,
  3238. char *caps, int len)
  3239. {
  3240. struct sde_hw_rotator *rot;
  3241. int rc = 0;
  3242. if (!mgr || !mgr->hw_data) {
  3243. SDEROT_ERR("null parameters\n");
  3244. return -EINVAL;
  3245. }
  3246. rot = mgr->hw_data;
  3247. if (rot->downscale_caps) {
  3248. if (caps)
  3249. rc = snprintf(caps, len, "%s", rot->downscale_caps);
  3250. else
  3251. rc = strlen(rot->downscale_caps);
  3252. }
  3253. return rc;
  3254. }
  3255. /*
  3256. * sde_hw_rotator_get_maxlinewidth - get maximum line width supported
  3257. * @mgr: Pointer to rotator manager
  3258. * return: maximum line width supported by hardware
  3259. */
  3260. static int sde_hw_rotator_get_maxlinewidth(struct sde_rot_mgr *mgr)
  3261. {
  3262. struct sde_hw_rotator *rot;
  3263. if (!mgr || !mgr->hw_data) {
  3264. SDEROT_ERR("null parameters\n");
  3265. return -EINVAL;
  3266. }
  3267. rot = mgr->hw_data;
  3268. return rot->maxlinewidth;
  3269. }
  3270. /*
  3271. * sde_hw_rotator_dump_status - dump status to debug output
  3272. * @mgr: Pointer to rotator manager
  3273. * return: none
  3274. */
  3275. static void sde_hw_rotator_dump_status(struct sde_rot_mgr *mgr)
  3276. {
  3277. if (!mgr || !mgr->hw_data) {
  3278. SDEROT_ERR("null parameters\n");
  3279. return;
  3280. }
  3281. _sde_hw_rotator_dump_status(mgr->hw_data, NULL);
  3282. }
  3283. /*
  3284. * sde_hw_rotator_parse_dt - parse r3 specific device tree settings
  3285. * @hw_data: Pointer to rotator hw
  3286. * @dev: Pointer to platform device
  3287. */
  3288. static int sde_hw_rotator_parse_dt(struct sde_hw_rotator *hw_data,
  3289. struct platform_device *dev)
  3290. {
  3291. int ret = 0;
  3292. u32 data;
  3293. if (!hw_data || !dev)
  3294. return -EINVAL;
  3295. ret = of_property_read_u32(dev->dev.of_node, "qcom,mdss-rot-mode",
  3296. &data);
  3297. if (ret) {
  3298. SDEROT_DBG("default to regdma off\n");
  3299. ret = 0;
  3300. hw_data->mode = ROT_REGDMA_OFF;
  3301. } else if (data < ROT_REGDMA_MAX) {
  3302. SDEROT_DBG("set to regdma mode %d\n", data);
  3303. hw_data->mode = data;
  3304. } else {
  3305. SDEROT_ERR("regdma mode out of range. default to regdma off\n");
  3306. hw_data->mode = ROT_REGDMA_OFF;
  3307. }
  3308. ret = of_property_read_u32(dev->dev.of_node,
  3309. "qcom,mdss-highest-bank-bit", &data);
  3310. if (ret) {
  3311. SDEROT_DBG("default to A5X bank\n");
  3312. ret = 0;
  3313. hw_data->highest_bank = 2;
  3314. } else {
  3315. SDEROT_DBG("set highest bank bit to %d\n", data);
  3316. hw_data->highest_bank = data;
  3317. }
  3318. ret = of_property_read_u32(dev->dev.of_node,
  3319. "qcom,sde-ubwc-malsize", &data);
  3320. if (ret) {
  3321. ret = 0;
  3322. hw_data->ubwc_malsize = DEFAULT_UBWC_MALSIZE;
  3323. } else {
  3324. SDEROT_DBG("set ubwc malsize to %d\n", data);
  3325. hw_data->ubwc_malsize = data;
  3326. }
  3327. ret = of_property_read_u32(dev->dev.of_node,
  3328. "qcom,sde-ubwc_swizzle", &data);
  3329. if (ret) {
  3330. ret = 0;
  3331. hw_data->ubwc_swizzle = DEFAULT_UBWC_SWIZZLE;
  3332. } else {
  3333. SDEROT_DBG("set ubwc swizzle to %d\n", data);
  3334. hw_data->ubwc_swizzle = data;
  3335. }
  3336. ret = of_property_read_u32(dev->dev.of_node,
  3337. "qcom,mdss-sbuf-headroom", &data);
  3338. if (ret) {
  3339. ret = 0;
  3340. hw_data->sbuf_headroom = DEFAULT_SBUF_HEADROOM;
  3341. } else {
  3342. SDEROT_DBG("set sbuf headroom to %d\n", data);
  3343. hw_data->sbuf_headroom = data;
  3344. }
  3345. ret = of_property_read_u32(dev->dev.of_node,
  3346. "qcom,mdss-rot-linewidth", &data);
  3347. if (ret) {
  3348. ret = 0;
  3349. hw_data->maxlinewidth = DEFAULT_MAXLINEWIDTH;
  3350. } else {
  3351. SDEROT_DBG("set mdss-rot-linewidth to %d\n", data);
  3352. hw_data->maxlinewidth = data;
  3353. }
  3354. return ret;
  3355. }
  3356. /*
  3357. * sde_rotator_r3_init - initialize the r3 module
  3358. * @mgr: Pointer to rotator manager
  3359. *
  3360. * This function setup r3 callback functions, parses r3 specific
  3361. * device tree settings, installs r3 specific interrupt handler,
  3362. * as well as initializes r3 internal data structure.
  3363. */
  3364. int sde_rotator_r3_init(struct sde_rot_mgr *mgr)
  3365. {
  3366. struct sde_hw_rotator *rot;
  3367. struct sde_rot_data_type *mdata = sde_rot_get_mdata();
  3368. int i;
  3369. int ret;
  3370. rot = devm_kzalloc(&mgr->pdev->dev, sizeof(*rot), GFP_KERNEL);
  3371. if (!rot)
  3372. return -ENOMEM;
  3373. mgr->hw_data = rot;
  3374. mgr->queue_count = ROT_QUEUE_MAX;
  3375. rot->mdss_base = mdata->sde_io.base;
  3376. rot->pdev = mgr->pdev;
  3377. rot->koff_timeout = KOFF_TIMEOUT;
  3378. rot->vid_trigger = ROTTOP_START_CTRL_TRIG_SEL_MDP;
  3379. rot->cmd_trigger = ROTTOP_START_CTRL_TRIG_SEL_MDP;
  3380. /* Assign ops */
  3381. mgr->ops_hw_destroy = sde_hw_rotator_destroy;
  3382. mgr->ops_hw_alloc = sde_hw_rotator_alloc_ext;
  3383. mgr->ops_hw_free = sde_hw_rotator_free_ext;
  3384. mgr->ops_config_hw = sde_hw_rotator_config;
  3385. mgr->ops_cancel_hw = sde_hw_rotator_cancel;
  3386. mgr->ops_abort_hw = sde_hw_rotator_abort_kickoff;
  3387. mgr->ops_kickoff_entry = sde_hw_rotator_kickoff;
  3388. mgr->ops_wait_for_entry = sde_hw_rotator_wait4done;
  3389. mgr->ops_hw_validate_entry = sde_hw_rotator_validate_entry;
  3390. mgr->ops_hw_show_caps = sde_hw_rotator_show_caps;
  3391. mgr->ops_hw_show_state = sde_hw_rotator_show_state;
  3392. mgr->ops_hw_create_debugfs = sde_rotator_r3_create_debugfs;
  3393. mgr->ops_hw_get_pixfmt = sde_hw_rotator_get_pixfmt;
  3394. mgr->ops_hw_is_valid_pixfmt = sde_hw_rotator_is_valid_pixfmt;
  3395. mgr->ops_hw_pre_pmevent = sde_hw_rotator_pre_pmevent;
  3396. mgr->ops_hw_post_pmevent = sde_hw_rotator_post_pmevent;
  3397. mgr->ops_hw_get_downscale_caps = sde_hw_rotator_get_downscale_caps;
  3398. mgr->ops_hw_get_maxlinewidth = sde_hw_rotator_get_maxlinewidth;
  3399. mgr->ops_hw_dump_status = sde_hw_rotator_dump_status;
  3400. ret = sde_hw_rotator_parse_dt(mgr->hw_data, mgr->pdev);
  3401. if (ret)
  3402. goto error_parse_dt;
  3403. rot->irq_num = platform_get_irq(mgr->pdev, 0);
  3404. if (rot->irq_num == -EPROBE_DEFER) {
  3405. SDEROT_INFO("irq master master not ready, defer probe\n");
  3406. return -EPROBE_DEFER;
  3407. } else if (rot->irq_num < 0) {
  3408. SDEROT_ERR("fail to get rotator irq, fallback to polling\n");
  3409. } else {
  3410. if (rot->mode == ROT_REGDMA_OFF)
  3411. ret = devm_request_threaded_irq(&mgr->pdev->dev,
  3412. rot->irq_num,
  3413. sde_hw_rotator_rotirq_handler,
  3414. NULL, 0, "sde_rotator_r3", rot);
  3415. else
  3416. ret = devm_request_threaded_irq(&mgr->pdev->dev,
  3417. rot->irq_num,
  3418. sde_hw_rotator_regdmairq_handler,
  3419. NULL, 0, "sde_rotator_r3", rot);
  3420. if (ret) {
  3421. SDEROT_ERR("fail to request irq r:%d\n", ret);
  3422. rot->irq_num = -1;
  3423. } else {
  3424. disable_irq(rot->irq_num);
  3425. }
  3426. }
  3427. atomic_set(&rot->irq_enabled, 0);
  3428. ret = sde_rotator_hw_rev_init(rot);
  3429. if (ret)
  3430. goto error_hw_rev_init;
  3431. setup_rotator_ops(&rot->ops, rot->mode,
  3432. test_bit(SDE_CAPS_HW_TIMESTAMP, mdata->sde_caps_map));
  3433. spin_lock_init(&rot->rotctx_lock);
  3434. spin_lock_init(&rot->rotisr_lock);
  3435. /* REGDMA initialization */
  3436. if (rot->mode == ROT_REGDMA_OFF) {
  3437. for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++)
  3438. rot->cmd_wr_ptr[0][i] = (char __iomem *)(
  3439. &rot->cmd_queue[
  3440. SDE_HW_ROT_REGDMA_SEG_SIZE * i]);
  3441. } else {
  3442. for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++)
  3443. rot->cmd_wr_ptr[ROT_QUEUE_HIGH_PRIORITY][i] =
  3444. rot->mdss_base +
  3445. REGDMA_RAM_REGDMA_CMD_RAM +
  3446. SDE_HW_ROT_REGDMA_SEG_SIZE * 4 * i;
  3447. for (i = 0; i < SDE_HW_ROT_REGDMA_TOTAL_CTX; i++)
  3448. rot->cmd_wr_ptr[ROT_QUEUE_LOW_PRIORITY][i] =
  3449. rot->mdss_base +
  3450. REGDMA_RAM_REGDMA_CMD_RAM +
  3451. SDE_HW_ROT_REGDMA_SEG_SIZE * 4 *
  3452. (i + SDE_HW_ROT_REGDMA_TOTAL_CTX);
  3453. }
  3454. for (i = 0; i < ROT_QUEUE_MAX; i++) {
  3455. atomic_set(&rot->timestamp[i], 0);
  3456. INIT_LIST_HEAD(&rot->sbuf_ctx[i]);
  3457. }
  3458. /* set rotator CBCR to shutoff memory/periphery on clock off.*/
  3459. clk_set_flags(mgr->rot_clk[SDE_ROTATOR_CLK_MDSS_ROT].clk,
  3460. CLKFLAG_NORETAIN_MEM);
  3461. clk_set_flags(mgr->rot_clk[SDE_ROTATOR_CLK_MDSS_ROT].clk,
  3462. CLKFLAG_NORETAIN_PERIPH);
  3463. mdata->sde_rot_hw = rot;
  3464. return 0;
  3465. error_hw_rev_init:
  3466. if (rot->irq_num >= 0)
  3467. devm_free_irq(&mgr->pdev->dev, rot->irq_num, mdata);
  3468. devm_kfree(&mgr->pdev->dev, mgr->hw_data);
  3469. error_parse_dt:
  3470. return ret;
  3471. }