tx-macro.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712
  1. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/regmap.h>
  18. #include <sound/soc.h>
  19. #include <sound/soc-dapm.h>
  20. #include <sound/tlv.h>
  21. #include "bolero-cdc.h"
  22. #include "bolero-cdc-registers.h"
  23. #include "../msm-cdc-pinctrl.h"
  24. #define TX_MACRO_MAX_OFFSET 0x1000
  25. #define NUM_DECIMATORS 8
  26. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define TX_MACRO_MCLK_FREQ 9600000
  38. #define TX_MACRO_TX_PATH_OFFSET 0x80
  39. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  40. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  41. module_param(tx_unmute_delay, int, 0664);
  42. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  43. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  44. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  45. struct snd_pcm_hw_params *params,
  46. struct snd_soc_dai *dai);
  47. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  48. unsigned int *tx_num, unsigned int *tx_slot,
  49. unsigned int *rx_num, unsigned int *rx_slot);
  50. #define TX_MACRO_SWR_STRING_LEN 80
  51. #define TX_MACRO_CHILD_DEVICES_MAX 3
  52. /* Hold instance to soundwire platform device */
  53. struct tx_macro_swr_ctrl_data {
  54. struct platform_device *tx_swr_pdev;
  55. };
  56. struct tx_macro_swr_ctrl_platform_data {
  57. void *handle; /* holds codec private data */
  58. int (*read)(void *handle, int reg);
  59. int (*write)(void *handle, int reg, int val);
  60. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  61. int (*clk)(void *handle, bool enable);
  62. int (*handle_irq)(void *handle,
  63. irqreturn_t (*swrm_irq_handler)(int irq,
  64. void *data),
  65. void *swrm_handle,
  66. int action);
  67. };
  68. enum {
  69. TX_MACRO_AIF1_CAP = 0,
  70. TX_MACRO_AIF2_CAP,
  71. TX_MACRO_MAX_DAIS
  72. };
  73. enum {
  74. TX_MACRO_DEC0,
  75. TX_MACRO_DEC1,
  76. TX_MACRO_DEC2,
  77. TX_MACRO_DEC3,
  78. TX_MACRO_DEC4,
  79. TX_MACRO_DEC5,
  80. TX_MACRO_DEC6,
  81. TX_MACRO_DEC7,
  82. TX_MACRO_DEC_MAX,
  83. };
  84. enum {
  85. TX_MACRO_CLK_DIV_2,
  86. TX_MACRO_CLK_DIV_3,
  87. TX_MACRO_CLK_DIV_4,
  88. TX_MACRO_CLK_DIV_6,
  89. TX_MACRO_CLK_DIV_8,
  90. TX_MACRO_CLK_DIV_16,
  91. };
  92. struct tx_mute_work {
  93. struct tx_macro_priv *tx_priv;
  94. u32 decimator;
  95. struct delayed_work dwork;
  96. };
  97. struct hpf_work {
  98. struct tx_macro_priv *tx_priv;
  99. u8 decimator;
  100. u8 hpf_cut_off_freq;
  101. struct delayed_work dwork;
  102. };
  103. struct tx_macro_priv {
  104. struct device *dev;
  105. bool dec_active[NUM_DECIMATORS];
  106. int tx_mclk_users;
  107. int swr_clk_users;
  108. struct clk *tx_core_clk;
  109. struct clk *tx_npl_clk;
  110. struct mutex mclk_lock;
  111. struct mutex swr_clk_lock;
  112. struct snd_soc_codec *codec;
  113. struct device_node *tx_swr_gpio_p;
  114. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  115. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  116. struct work_struct tx_macro_add_child_devices_work;
  117. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  118. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  119. s32 dmic_0_1_clk_cnt;
  120. s32 dmic_2_3_clk_cnt;
  121. s32 dmic_4_5_clk_cnt;
  122. s32 dmic_6_7_clk_cnt;
  123. u16 dmic_clk_div;
  124. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  125. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  126. char __iomem *tx_io_base;
  127. struct platform_device *pdev_child_devices
  128. [TX_MACRO_CHILD_DEVICES_MAX];
  129. int child_count;
  130. };
  131. static bool tx_macro_get_data(struct snd_soc_codec *codec,
  132. struct device **tx_dev,
  133. struct tx_macro_priv **tx_priv,
  134. const char *func_name)
  135. {
  136. *tx_dev = bolero_get_device_ptr(codec->dev, TX_MACRO);
  137. if (!(*tx_dev)) {
  138. dev_err(codec->dev,
  139. "%s: null device for macro!\n", func_name);
  140. return false;
  141. }
  142. *tx_priv = dev_get_drvdata((*tx_dev));
  143. if (!(*tx_priv)) {
  144. dev_err(codec->dev,
  145. "%s: priv is null for macro!\n", func_name);
  146. return false;
  147. }
  148. if (!(*tx_priv)->codec) {
  149. dev_err(codec->dev,
  150. "%s: tx_priv->codec not initialized!\n", func_name);
  151. return false;
  152. }
  153. return true;
  154. }
  155. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  156. bool mclk_enable)
  157. {
  158. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  159. int ret = 0;
  160. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  161. __func__, mclk_enable, tx_priv->tx_mclk_users);
  162. mutex_lock(&tx_priv->mclk_lock);
  163. if (mclk_enable) {
  164. if (tx_priv->tx_mclk_users == 0) {
  165. ret = bolero_request_clock(tx_priv->dev,
  166. TX_MACRO, MCLK_MUX0, true);
  167. if (ret < 0) {
  168. dev_err(tx_priv->dev,
  169. "%s: request clock enable failed\n",
  170. __func__);
  171. goto exit;
  172. }
  173. regcache_mark_dirty(regmap);
  174. regcache_sync_region(regmap,
  175. TX_START_OFFSET,
  176. TX_MAX_OFFSET);
  177. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  178. regmap_update_bits(regmap,
  179. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  180. regmap_update_bits(regmap,
  181. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  182. 0x01, 0x01);
  183. regmap_update_bits(regmap,
  184. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  185. 0x01, 0x01);
  186. }
  187. tx_priv->tx_mclk_users++;
  188. } else {
  189. if (tx_priv->tx_mclk_users <= 0) {
  190. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  191. __func__);
  192. tx_priv->tx_mclk_users = 0;
  193. goto exit;
  194. }
  195. tx_priv->tx_mclk_users--;
  196. if (tx_priv->tx_mclk_users == 0) {
  197. regmap_update_bits(regmap,
  198. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  199. 0x01, 0x00);
  200. regmap_update_bits(regmap,
  201. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  202. 0x01, 0x00);
  203. bolero_request_clock(tx_priv->dev,
  204. TX_MACRO, MCLK_MUX0, false);
  205. }
  206. }
  207. exit:
  208. mutex_unlock(&tx_priv->mclk_lock);
  209. return ret;
  210. }
  211. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  212. struct snd_kcontrol *kcontrol, int event)
  213. {
  214. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  215. int ret = 0;
  216. struct device *tx_dev = NULL;
  217. struct tx_macro_priv *tx_priv = NULL;
  218. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  219. return -EINVAL;
  220. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  221. switch (event) {
  222. case SND_SOC_DAPM_PRE_PMU:
  223. ret = tx_macro_mclk_enable(tx_priv, 1);
  224. break;
  225. case SND_SOC_DAPM_POST_PMD:
  226. ret = tx_macro_mclk_enable(tx_priv, 0);
  227. break;
  228. default:
  229. dev_err(tx_priv->dev,
  230. "%s: invalid DAPM event %d\n", __func__, event);
  231. ret = -EINVAL;
  232. }
  233. return ret;
  234. }
  235. static int tx_macro_mclk_ctrl(struct device *dev, bool enable)
  236. {
  237. struct tx_macro_priv *tx_priv = dev_get_drvdata(dev);
  238. int ret = 0;
  239. if (enable) {
  240. ret = clk_prepare_enable(tx_priv->tx_core_clk);
  241. if (ret < 0) {
  242. dev_err(dev, "%s:tx mclk enable failed\n", __func__);
  243. goto exit;
  244. }
  245. ret = clk_prepare_enable(tx_priv->tx_npl_clk);
  246. if (ret < 0) {
  247. dev_err(dev, "%s:tx npl_clk enable failed\n",
  248. __func__);
  249. clk_disable_unprepare(tx_priv->tx_core_clk);
  250. goto exit;
  251. }
  252. } else {
  253. clk_disable_unprepare(tx_priv->tx_npl_clk);
  254. clk_disable_unprepare(tx_priv->tx_core_clk);
  255. }
  256. exit:
  257. return ret;
  258. }
  259. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  260. {
  261. struct delayed_work *hpf_delayed_work = NULL;
  262. struct hpf_work *hpf_work = NULL;
  263. struct tx_macro_priv *tx_priv = NULL;
  264. struct snd_soc_codec *codec = NULL;
  265. u16 dec_cfg_reg = 0;
  266. u8 hpf_cut_off_freq = 0;
  267. hpf_delayed_work = to_delayed_work(work);
  268. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  269. tx_priv = hpf_work->tx_priv;
  270. codec = tx_priv->codec;
  271. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  272. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  273. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  274. dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  275. __func__, hpf_work->decimator, hpf_cut_off_freq);
  276. snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  277. hpf_cut_off_freq << 5);
  278. }
  279. static void tx_macro_mute_update_callback(struct work_struct *work)
  280. {
  281. struct tx_mute_work *tx_mute_dwork = NULL;
  282. struct snd_soc_codec *codec = NULL;
  283. struct tx_macro_priv *tx_priv = NULL;
  284. struct delayed_work *delayed_work = NULL;
  285. u16 tx_vol_ctl_reg = 0, hpf_gate_reg = 0;
  286. u8 decimator = 0;
  287. delayed_work = to_delayed_work(work);
  288. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  289. tx_priv = tx_mute_dwork->tx_priv;
  290. codec = tx_priv->codec;
  291. decimator = tx_mute_dwork->decimator;
  292. tx_vol_ctl_reg =
  293. BOLERO_CDC_TX0_TX_PATH_CTL +
  294. TX_MACRO_TX_PATH_OFFSET * decimator;
  295. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  296. TX_MACRO_TX_PATH_OFFSET * decimator;
  297. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x01);
  298. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
  299. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  300. __func__, decimator);
  301. }
  302. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  303. struct snd_ctl_elem_value *ucontrol)
  304. {
  305. struct snd_soc_dapm_widget *widget =
  306. snd_soc_dapm_kcontrol_widget(kcontrol);
  307. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  308. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  309. unsigned int val = 0;
  310. u16 mic_sel_reg = 0;
  311. val = ucontrol->value.enumerated.item[0];
  312. if (val > e->items - 1)
  313. return -EINVAL;
  314. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  315. widget->name, val);
  316. switch (e->reg) {
  317. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  318. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  319. break;
  320. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  321. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  322. break;
  323. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  324. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  325. break;
  326. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  327. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  328. break;
  329. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  330. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  331. break;
  332. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  333. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  334. break;
  335. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  336. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  337. break;
  338. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  339. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  340. break;
  341. default:
  342. dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
  343. __func__, e->reg);
  344. return -EINVAL;
  345. }
  346. if (strnstr(widget->name, "smic", strlen(widget->name))) {
  347. if (val != 0) {
  348. if (val < 5)
  349. snd_soc_update_bits(codec, mic_sel_reg,
  350. 1 << 7, 0x0 << 7);
  351. else
  352. snd_soc_update_bits(codec, mic_sel_reg,
  353. 1 << 7, 0x1 << 7);
  354. }
  355. } else {
  356. /* DMIC selected */
  357. if (val != 0)
  358. snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, 1 << 7);
  359. }
  360. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  361. }
  362. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  363. struct snd_ctl_elem_value *ucontrol)
  364. {
  365. struct snd_soc_dapm_widget *widget =
  366. snd_soc_dapm_kcontrol_widget(kcontrol);
  367. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  368. struct soc_multi_mixer_control *mixer =
  369. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  370. u32 dai_id = widget->shift;
  371. u32 dec_id = mixer->shift;
  372. struct device *tx_dev = NULL;
  373. struct tx_macro_priv *tx_priv = NULL;
  374. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  375. return -EINVAL;
  376. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  377. ucontrol->value.integer.value[0] = 1;
  378. else
  379. ucontrol->value.integer.value[0] = 0;
  380. return 0;
  381. }
  382. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  383. struct snd_ctl_elem_value *ucontrol)
  384. {
  385. struct snd_soc_dapm_widget *widget =
  386. snd_soc_dapm_kcontrol_widget(kcontrol);
  387. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  388. struct snd_soc_dapm_update *update = NULL;
  389. struct soc_multi_mixer_control *mixer =
  390. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  391. u32 dai_id = widget->shift;
  392. u32 dec_id = mixer->shift;
  393. u32 enable = ucontrol->value.integer.value[0];
  394. struct device *tx_dev = NULL;
  395. struct tx_macro_priv *tx_priv = NULL;
  396. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  397. return -EINVAL;
  398. if (enable) {
  399. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  400. tx_priv->active_ch_cnt[dai_id]++;
  401. } else {
  402. tx_priv->active_ch_cnt[dai_id]--;
  403. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  404. }
  405. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  406. return 0;
  407. }
  408. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  409. struct snd_kcontrol *kcontrol, int event)
  410. {
  411. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  412. u8 dmic_clk_en = 0x01;
  413. u16 dmic_clk_reg = 0;
  414. s32 *dmic_clk_cnt = NULL;
  415. unsigned int dmic = 0;
  416. int ret = 0;
  417. char *wname = NULL;
  418. struct device *tx_dev = NULL;
  419. struct tx_macro_priv *tx_priv = NULL;
  420. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  421. return -EINVAL;
  422. wname = strpbrk(w->name, "01234567");
  423. if (!wname) {
  424. dev_err(codec->dev, "%s: widget not found\n", __func__);
  425. return -EINVAL;
  426. }
  427. ret = kstrtouint(wname, 10, &dmic);
  428. if (ret < 0) {
  429. dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
  430. __func__);
  431. return -EINVAL;
  432. }
  433. switch (dmic) {
  434. case 0:
  435. case 1:
  436. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  437. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  438. break;
  439. case 2:
  440. case 3:
  441. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  442. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  443. break;
  444. case 4:
  445. case 5:
  446. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  447. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  448. break;
  449. case 6:
  450. case 7:
  451. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  452. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  453. break;
  454. default:
  455. dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
  456. __func__);
  457. return -EINVAL;
  458. }
  459. dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  460. __func__, event, dmic, *dmic_clk_cnt);
  461. switch (event) {
  462. case SND_SOC_DAPM_PRE_PMU:
  463. (*dmic_clk_cnt)++;
  464. if (*dmic_clk_cnt == 1) {
  465. snd_soc_update_bits(codec, dmic_clk_reg,
  466. 0x0E, tx_priv->dmic_clk_div << 0x1);
  467. snd_soc_update_bits(codec, dmic_clk_reg,
  468. dmic_clk_en, dmic_clk_en);
  469. }
  470. break;
  471. case SND_SOC_DAPM_POST_PMD:
  472. (*dmic_clk_cnt)--;
  473. if (*dmic_clk_cnt == 0)
  474. snd_soc_update_bits(codec, dmic_clk_reg,
  475. dmic_clk_en, 0);
  476. break;
  477. }
  478. return 0;
  479. }
  480. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  481. struct snd_kcontrol *kcontrol, int event)
  482. {
  483. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  484. unsigned int decimator = 0;
  485. u16 tx_vol_ctl_reg = 0;
  486. u16 dec_cfg_reg = 0;
  487. u16 hpf_gate_reg = 0;
  488. u16 tx_gain_ctl_reg = 0;
  489. u8 hpf_cut_off_freq = 0;
  490. struct device *tx_dev = NULL;
  491. struct tx_macro_priv *tx_priv = NULL;
  492. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  493. return -EINVAL;
  494. decimator = w->shift;
  495. dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
  496. w->name, decimator);
  497. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  498. TX_MACRO_TX_PATH_OFFSET * decimator;
  499. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  500. TX_MACRO_TX_PATH_OFFSET * decimator;
  501. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  502. TX_MACRO_TX_PATH_OFFSET * decimator;
  503. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  504. TX_MACRO_TX_PATH_OFFSET * decimator;
  505. switch (event) {
  506. case SND_SOC_DAPM_PRE_PMU:
  507. hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
  508. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  509. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  510. hpf_cut_off_freq;
  511. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  512. snd_soc_update_bits(codec, dec_cfg_reg,
  513. TX_HPF_CUT_OFF_FREQ_MASK,
  514. CF_MIN_3DB_150HZ << 5);
  515. /* Enable TX PGA Mute */
  516. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  517. break;
  518. case SND_SOC_DAPM_POST_PMU:
  519. snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x00);
  520. /* schedule work queue to Remove Mute */
  521. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  522. msecs_to_jiffies(tx_unmute_delay));
  523. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  524. CF_MIN_3DB_150HZ)
  525. schedule_delayed_work(
  526. &tx_priv->tx_hpf_work[decimator].dwork,
  527. msecs_to_jiffies(300));
  528. /* apply gain after decimator is enabled */
  529. snd_soc_write(codec, tx_gain_ctl_reg,
  530. snd_soc_read(codec, tx_gain_ctl_reg));
  531. break;
  532. case SND_SOC_DAPM_PRE_PMD:
  533. hpf_cut_off_freq =
  534. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  535. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
  536. if (cancel_delayed_work_sync(
  537. &tx_priv->tx_hpf_work[decimator].dwork)) {
  538. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  539. snd_soc_update_bits(codec, dec_cfg_reg,
  540. TX_HPF_CUT_OFF_FREQ_MASK,
  541. hpf_cut_off_freq << 5);
  542. }
  543. }
  544. cancel_delayed_work_sync(
  545. &tx_priv->tx_mute_dwork[decimator].dwork);
  546. break;
  547. case SND_SOC_DAPM_POST_PMD:
  548. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
  549. break;
  550. }
  551. return 0;
  552. }
  553. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  554. struct snd_kcontrol *kcontrol, int event)
  555. {
  556. return 0;
  557. }
  558. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  559. struct snd_pcm_hw_params *params,
  560. struct snd_soc_dai *dai)
  561. {
  562. int tx_fs_rate = -EINVAL;
  563. struct snd_soc_codec *codec = dai->codec;
  564. u32 decimator = 0;
  565. u32 sample_rate = 0;
  566. u16 tx_fs_reg = 0;
  567. struct device *tx_dev = NULL;
  568. struct tx_macro_priv *tx_priv = NULL;
  569. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  570. return -EINVAL;
  571. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  572. dai->name, dai->id, params_rate(params),
  573. params_channels(params));
  574. sample_rate = params_rate(params);
  575. switch (sample_rate) {
  576. case 8000:
  577. tx_fs_rate = 0;
  578. break;
  579. case 16000:
  580. tx_fs_rate = 1;
  581. break;
  582. case 32000:
  583. tx_fs_rate = 3;
  584. break;
  585. case 48000:
  586. tx_fs_rate = 4;
  587. break;
  588. case 96000:
  589. tx_fs_rate = 5;
  590. break;
  591. case 192000:
  592. tx_fs_rate = 6;
  593. break;
  594. case 384000:
  595. tx_fs_rate = 7;
  596. break;
  597. default:
  598. dev_err(codec->dev, "%s: Invalid TX sample rate: %d\n",
  599. __func__, params_rate(params));
  600. return -EINVAL;
  601. }
  602. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  603. TX_MACRO_DEC_MAX) {
  604. if (decimator >= 0) {
  605. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  606. TX_MACRO_TX_PATH_OFFSET * decimator;
  607. dev_dbg(codec->dev, "%s: set DEC%u rate to %u\n",
  608. __func__, decimator, sample_rate);
  609. snd_soc_update_bits(codec, tx_fs_reg, 0x0F,
  610. tx_fs_rate);
  611. } else {
  612. dev_err(codec->dev,
  613. "%s: ERROR: Invalid decimator: %d\n",
  614. __func__, decimator);
  615. return -EINVAL;
  616. }
  617. }
  618. return 0;
  619. }
  620. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  621. unsigned int *tx_num, unsigned int *tx_slot,
  622. unsigned int *rx_num, unsigned int *rx_slot)
  623. {
  624. struct snd_soc_codec *codec = dai->codec;
  625. struct device *tx_dev = NULL;
  626. struct tx_macro_priv *tx_priv = NULL;
  627. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  628. return -EINVAL;
  629. switch (dai->id) {
  630. case TX_MACRO_AIF1_CAP:
  631. case TX_MACRO_AIF2_CAP:
  632. *tx_slot = tx_priv->active_ch_mask[dai->id];
  633. *tx_num = tx_priv->active_ch_cnt[dai->id];
  634. break;
  635. default:
  636. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  637. break;
  638. }
  639. return 0;
  640. }
  641. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  642. .hw_params = tx_macro_hw_params,
  643. .get_channel_map = tx_macro_get_channel_map,
  644. };
  645. static struct snd_soc_dai_driver tx_macro_dai[] = {
  646. {
  647. .name = "tx_macro_tx1",
  648. .id = TX_MACRO_AIF1_CAP,
  649. .capture = {
  650. .stream_name = "TX_AIF1 Capture",
  651. .rates = TX_MACRO_RATES,
  652. .formats = TX_MACRO_FORMATS,
  653. .rate_max = 192000,
  654. .rate_min = 8000,
  655. .channels_min = 1,
  656. .channels_max = 8,
  657. },
  658. .ops = &tx_macro_dai_ops,
  659. },
  660. {
  661. .name = "tx_macro_tx2",
  662. .id = TX_MACRO_AIF2_CAP,
  663. .capture = {
  664. .stream_name = "TX_AIF2 Capture",
  665. .rates = TX_MACRO_RATES,
  666. .formats = TX_MACRO_FORMATS,
  667. .rate_max = 192000,
  668. .rate_min = 8000,
  669. .channels_min = 1,
  670. .channels_max = 8,
  671. },
  672. .ops = &tx_macro_dai_ops,
  673. },
  674. };
  675. #define STRING(name) #name
  676. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  677. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  678. static const struct snd_kcontrol_new name##_mux = \
  679. SOC_DAPM_ENUM(STRING(name), name##_enum)
  680. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  681. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  682. static const struct snd_kcontrol_new name##_mux = \
  683. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  684. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  685. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  686. static const char * const adc_mux_text[] = {
  687. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  688. };
  689. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  690. 0, adc_mux_text);
  691. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  692. 0, adc_mux_text);
  693. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  694. 0, adc_mux_text);
  695. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  696. 0, adc_mux_text);
  697. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  698. 0, adc_mux_text);
  699. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  700. 0, adc_mux_text);
  701. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  702. 0, adc_mux_text);
  703. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  704. 0, adc_mux_text);
  705. static const char * const dmic_mux_text[] = {
  706. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  707. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  708. };
  709. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  710. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  711. tx_macro_put_dec_enum);
  712. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  713. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  714. tx_macro_put_dec_enum);
  715. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  716. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  717. tx_macro_put_dec_enum);
  718. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  719. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  720. tx_macro_put_dec_enum);
  721. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  722. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  723. tx_macro_put_dec_enum);
  724. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  725. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  726. tx_macro_put_dec_enum);
  727. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  728. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  729. tx_macro_put_dec_enum);
  730. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  731. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  732. tx_macro_put_dec_enum);
  733. static const char * const smic_mux_text[] = {
  734. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  735. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  736. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  737. };
  738. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  739. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  740. tx_macro_put_dec_enum);
  741. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  742. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  743. tx_macro_put_dec_enum);
  744. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  745. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  746. tx_macro_put_dec_enum);
  747. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  748. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  749. tx_macro_put_dec_enum);
  750. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  751. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  752. tx_macro_put_dec_enum);
  753. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  754. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  755. tx_macro_put_dec_enum);
  756. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  757. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  758. tx_macro_put_dec_enum);
  759. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  760. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  761. tx_macro_put_dec_enum);
  762. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  763. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  764. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  765. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  766. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  767. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  768. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  769. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  770. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  771. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  772. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  773. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  774. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  775. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  776. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  777. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  778. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  779. };
  780. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  781. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  782. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  783. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  784. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  785. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  786. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  787. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  788. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  789. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  790. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  791. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  792. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  793. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  794. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  795. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  796. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  797. };
  798. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  799. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  800. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  801. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  802. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  803. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  804. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  805. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  806. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  807. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  808. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  809. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  810. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  811. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  812. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  813. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  814. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  815. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  816. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  817. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  818. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  819. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  820. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  821. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  822. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  823. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  824. tx_macro_enable_micbias,
  825. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  826. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  827. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  828. SND_SOC_DAPM_POST_PMD),
  829. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  830. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  831. SND_SOC_DAPM_POST_PMD),
  832. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  833. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  834. SND_SOC_DAPM_POST_PMD),
  835. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  836. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  837. SND_SOC_DAPM_POST_PMD),
  838. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  839. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  840. SND_SOC_DAPM_POST_PMD),
  841. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  842. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  843. SND_SOC_DAPM_POST_PMD),
  844. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  845. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  846. SND_SOC_DAPM_POST_PMD),
  847. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  848. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  849. SND_SOC_DAPM_POST_PMD),
  850. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  851. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  852. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  853. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  854. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  855. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  856. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  857. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  858. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  859. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  860. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  861. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  862. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", BOLERO_CDC_TX0_TX_PATH_CTL,
  863. TX_MACRO_DEC0, 0,
  864. &tx_dec0_mux, tx_macro_enable_dec,
  865. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  866. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  867. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", BOLERO_CDC_TX1_TX_PATH_CTL,
  868. TX_MACRO_DEC1, 0,
  869. &tx_dec1_mux, tx_macro_enable_dec,
  870. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  871. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  872. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", BOLERO_CDC_TX2_TX_PATH_CTL,
  873. TX_MACRO_DEC2, 0,
  874. &tx_dec2_mux, tx_macro_enable_dec,
  875. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  876. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  877. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", BOLERO_CDC_TX3_TX_PATH_CTL,
  878. TX_MACRO_DEC3, 0,
  879. &tx_dec3_mux, tx_macro_enable_dec,
  880. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  881. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  882. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", BOLERO_CDC_TX4_TX_PATH_CTL,
  883. TX_MACRO_DEC4, 0,
  884. &tx_dec4_mux, tx_macro_enable_dec,
  885. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  886. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  887. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", BOLERO_CDC_TX5_TX_PATH_CTL,
  888. TX_MACRO_DEC5, 0,
  889. &tx_dec5_mux, tx_macro_enable_dec,
  890. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  891. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  892. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", BOLERO_CDC_TX6_TX_PATH_CTL,
  893. TX_MACRO_DEC6, 0,
  894. &tx_dec6_mux, tx_macro_enable_dec,
  895. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  896. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  897. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", BOLERO_CDC_TX7_TX_PATH_CTL,
  898. TX_MACRO_DEC7, 0,
  899. &tx_dec7_mux, tx_macro_enable_dec,
  900. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  901. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  902. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  903. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  904. };
  905. static const struct snd_soc_dapm_route tx_audio_map[] = {
  906. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  907. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  908. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  909. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  910. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  911. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  912. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  913. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  914. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  915. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  916. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  917. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  918. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  919. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  920. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  921. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  922. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  923. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  924. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  925. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  926. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  927. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  928. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  929. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  930. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  931. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  932. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  933. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  934. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  935. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  936. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  937. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  938. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  939. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  940. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  941. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  942. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  943. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  944. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  945. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  946. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  947. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  948. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  949. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  950. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  951. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  952. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  953. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  954. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  955. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  956. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  957. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  958. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  959. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  960. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  961. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  962. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  963. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  964. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  965. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  966. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  967. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  968. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  969. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  970. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  971. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  972. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  973. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  974. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  975. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  976. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  977. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  978. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  979. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  980. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  981. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  982. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  983. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  984. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  985. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  986. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  987. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  988. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  989. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  990. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  991. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  992. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  993. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  994. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  995. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  996. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  997. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  998. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  999. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1000. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1001. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1002. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1003. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1004. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1005. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1006. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1007. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1008. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1009. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1010. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1011. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1012. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1013. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1014. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1015. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1016. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1017. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1018. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1019. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1020. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1021. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1022. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1023. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1024. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1025. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1026. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1027. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1028. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1029. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1030. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1031. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1032. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1033. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1034. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1035. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1036. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1037. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1038. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1039. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1040. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1041. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1042. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1043. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1044. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1045. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1046. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1047. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1048. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1049. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1050. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1051. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1052. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1053. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1054. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1055. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1056. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1057. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1058. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1059. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1060. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1061. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1062. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1063. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1064. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1065. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1066. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1067. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1068. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1069. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1070. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1071. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1072. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1073. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1074. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1075. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1076. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1077. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1078. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1079. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1080. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1081. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1082. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1083. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1084. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1085. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1086. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1087. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1088. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1089. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1090. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1091. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1092. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1093. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1094. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1095. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1096. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1097. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1098. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1099. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1100. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1101. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1102. };
  1103. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1104. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1105. BOLERO_CDC_TX0_TX_VOL_CTL,
  1106. 0, -84, 40, digital_gain),
  1107. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1108. BOLERO_CDC_TX1_TX_VOL_CTL,
  1109. 0, -84, 40, digital_gain),
  1110. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1111. BOLERO_CDC_TX2_TX_VOL_CTL,
  1112. 0, -84, 40, digital_gain),
  1113. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1114. BOLERO_CDC_TX3_TX_VOL_CTL,
  1115. 0, -84, 40, digital_gain),
  1116. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1117. BOLERO_CDC_TX4_TX_VOL_CTL,
  1118. 0, -84, 40, digital_gain),
  1119. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1120. BOLERO_CDC_TX5_TX_VOL_CTL,
  1121. 0, -84, 40, digital_gain),
  1122. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1123. BOLERO_CDC_TX6_TX_VOL_CTL,
  1124. 0, -84, 40, digital_gain),
  1125. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1126. BOLERO_CDC_TX7_TX_VOL_CTL,
  1127. 0, -84, 40, digital_gain),
  1128. };
  1129. static int tx_macro_swrm_clock(void *handle, bool enable)
  1130. {
  1131. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1132. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1133. int ret = 0;
  1134. mutex_lock(&tx_priv->swr_clk_lock);
  1135. dev_dbg(tx_priv->dev, "%s: swrm clock %s\n",
  1136. __func__, (enable ? "enable" : "disable"));
  1137. if (enable) {
  1138. if (tx_priv->swr_clk_users == 0) {
  1139. ret = tx_macro_mclk_enable(tx_priv, 1);
  1140. if (ret < 0) {
  1141. dev_err(tx_priv->dev,
  1142. "%s: request clock enable failed\n",
  1143. __func__);
  1144. goto exit;
  1145. }
  1146. regmap_update_bits(regmap,
  1147. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1148. 0x01, 0x01);
  1149. regmap_update_bits(regmap,
  1150. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1151. 0x1C, 0x0C);
  1152. msm_cdc_pinctrl_select_active_state(
  1153. tx_priv->tx_swr_gpio_p);
  1154. }
  1155. tx_priv->swr_clk_users++;
  1156. } else {
  1157. if (tx_priv->swr_clk_users <= 0) {
  1158. dev_err(tx_priv->dev,
  1159. "tx swrm clock users already 0\n");
  1160. tx_priv->swr_clk_users = 0;
  1161. goto exit;
  1162. }
  1163. tx_priv->swr_clk_users--;
  1164. if (tx_priv->swr_clk_users == 0) {
  1165. regmap_update_bits(regmap,
  1166. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1167. 0x01, 0x00);
  1168. msm_cdc_pinctrl_select_sleep_state(
  1169. tx_priv->tx_swr_gpio_p);
  1170. tx_macro_mclk_enable(tx_priv, 0);
  1171. }
  1172. }
  1173. dev_dbg(tx_priv->dev, "%s: swrm clock users %d\n",
  1174. __func__, tx_priv->swr_clk_users);
  1175. exit:
  1176. mutex_unlock(&tx_priv->swr_clk_lock);
  1177. return ret;
  1178. }
  1179. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1180. struct tx_macro_priv *tx_priv)
  1181. {
  1182. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1183. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1184. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1185. mclk_rate % dmic_sample_rate != 0)
  1186. goto undefined_rate;
  1187. div_factor = mclk_rate / dmic_sample_rate;
  1188. switch (div_factor) {
  1189. case 2:
  1190. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1191. break;
  1192. case 3:
  1193. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1194. break;
  1195. case 4:
  1196. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1197. break;
  1198. case 6:
  1199. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1200. break;
  1201. case 8:
  1202. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1203. break;
  1204. case 16:
  1205. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1206. break;
  1207. default:
  1208. /* Any other DIV factor is invalid */
  1209. goto undefined_rate;
  1210. }
  1211. /* Valid dmic DIV factors */
  1212. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1213. __func__, div_factor, mclk_rate);
  1214. return dmic_sample_rate;
  1215. undefined_rate:
  1216. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1217. __func__, dmic_sample_rate, mclk_rate);
  1218. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1219. return dmic_sample_rate;
  1220. }
  1221. static int tx_macro_init(struct snd_soc_codec *codec)
  1222. {
  1223. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1224. int ret = 0, i = 0;
  1225. struct device *tx_dev = NULL;
  1226. struct tx_macro_priv *tx_priv = NULL;
  1227. tx_dev = bolero_get_device_ptr(codec->dev, TX_MACRO);
  1228. if (!tx_dev) {
  1229. dev_err(codec->dev,
  1230. "%s: null device for macro!\n", __func__);
  1231. return -EINVAL;
  1232. }
  1233. tx_priv = dev_get_drvdata(tx_dev);
  1234. if (!tx_priv) {
  1235. dev_err(codec->dev,
  1236. "%s: priv is null for macro!\n", __func__);
  1237. return -EINVAL;
  1238. }
  1239. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1240. ARRAY_SIZE(tx_macro_dapm_widgets));
  1241. if (ret < 0) {
  1242. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1243. return ret;
  1244. }
  1245. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1246. ARRAY_SIZE(tx_audio_map));
  1247. if (ret < 0) {
  1248. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1249. return ret;
  1250. }
  1251. ret = snd_soc_dapm_new_widgets(dapm->card);
  1252. if (ret < 0) {
  1253. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1254. return ret;
  1255. }
  1256. ret = snd_soc_add_codec_controls(codec, tx_macro_snd_controls,
  1257. ARRAY_SIZE(tx_macro_snd_controls));
  1258. if (ret < 0) {
  1259. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1260. return ret;
  1261. }
  1262. for (i = 0; i < NUM_DECIMATORS; i++) {
  1263. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1264. tx_priv->tx_hpf_work[i].decimator = i;
  1265. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1266. tx_macro_tx_hpf_corner_freq_callback);
  1267. }
  1268. for (i = 0; i < NUM_DECIMATORS; i++) {
  1269. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1270. tx_priv->tx_mute_dwork[i].decimator = i;
  1271. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1272. tx_macro_mute_update_callback);
  1273. }
  1274. tx_priv->codec = codec;
  1275. return 0;
  1276. }
  1277. static int tx_macro_deinit(struct snd_soc_codec *codec)
  1278. {
  1279. struct device *tx_dev = NULL;
  1280. struct tx_macro_priv *tx_priv = NULL;
  1281. if (!tx_macro_get_data(codec, &tx_dev, &tx_priv, __func__))
  1282. return -EINVAL;
  1283. tx_priv->codec = NULL;
  1284. return 0;
  1285. }
  1286. static void tx_macro_add_child_devices(struct work_struct *work)
  1287. {
  1288. struct tx_macro_priv *tx_priv = NULL;
  1289. struct platform_device *pdev = NULL;
  1290. struct device_node *node = NULL;
  1291. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1292. int ret = 0;
  1293. u16 count = 0, ctrl_num = 0;
  1294. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1295. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1296. bool tx_swr_master_node = false;
  1297. tx_priv = container_of(work, struct tx_macro_priv,
  1298. tx_macro_add_child_devices_work);
  1299. if (!tx_priv) {
  1300. pr_err("%s: Memory for tx_priv does not exist\n",
  1301. __func__);
  1302. return;
  1303. }
  1304. if (!tx_priv->dev) {
  1305. pr_err("%s: tx dev does not exist\n", __func__);
  1306. return;
  1307. }
  1308. if (!tx_priv->dev->of_node) {
  1309. dev_err(tx_priv->dev,
  1310. "%s: DT node for tx_priv does not exist\n", __func__);
  1311. return;
  1312. }
  1313. platdata = &tx_priv->swr_plat_data;
  1314. tx_priv->child_count = 0;
  1315. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1316. tx_swr_master_node = false;
  1317. if (strnstr(node->name, "tx_swr_master",
  1318. strlen("tx_swr_master")) != NULL)
  1319. tx_swr_master_node = true;
  1320. if (tx_swr_master_node)
  1321. strlcpy(plat_dev_name, "tx_swr_ctrl",
  1322. (TX_MACRO_SWR_STRING_LEN - 1));
  1323. else
  1324. strlcpy(plat_dev_name, node->name,
  1325. (TX_MACRO_SWR_STRING_LEN - 1));
  1326. pdev = platform_device_alloc(plat_dev_name, -1);
  1327. if (!pdev) {
  1328. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  1329. __func__);
  1330. ret = -ENOMEM;
  1331. goto err;
  1332. }
  1333. pdev->dev.parent = tx_priv->dev;
  1334. pdev->dev.of_node = node;
  1335. if (tx_swr_master_node) {
  1336. ret = platform_device_add_data(pdev, platdata,
  1337. sizeof(*platdata));
  1338. if (ret) {
  1339. dev_err(&pdev->dev,
  1340. "%s: cannot add plat data ctrl:%d\n",
  1341. __func__, ctrl_num);
  1342. goto fail_pdev_add;
  1343. }
  1344. }
  1345. ret = platform_device_add(pdev);
  1346. if (ret) {
  1347. dev_err(&pdev->dev,
  1348. "%s: Cannot add platform device\n",
  1349. __func__);
  1350. goto fail_pdev_add;
  1351. }
  1352. if (tx_swr_master_node) {
  1353. temp = krealloc(swr_ctrl_data,
  1354. (ctrl_num + 1) * sizeof(
  1355. struct tx_macro_swr_ctrl_data),
  1356. GFP_KERNEL);
  1357. if (!temp) {
  1358. ret = -ENOMEM;
  1359. goto fail_pdev_add;
  1360. }
  1361. swr_ctrl_data = temp;
  1362. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  1363. ctrl_num++;
  1364. dev_dbg(&pdev->dev,
  1365. "%s: Added soundwire ctrl device(s)\n",
  1366. __func__);
  1367. tx_priv->swr_ctrl_data = swr_ctrl_data;
  1368. }
  1369. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  1370. tx_priv->pdev_child_devices[
  1371. tx_priv->child_count++] = pdev;
  1372. else
  1373. goto err;
  1374. }
  1375. return;
  1376. fail_pdev_add:
  1377. for (count = 0; count < tx_priv->child_count; count++)
  1378. platform_device_put(tx_priv->pdev_child_devices[count]);
  1379. err:
  1380. return;
  1381. }
  1382. static void tx_macro_init_ops(struct macro_ops *ops,
  1383. char __iomem *tx_io_base)
  1384. {
  1385. memset(ops, 0, sizeof(struct macro_ops));
  1386. ops->init = tx_macro_init;
  1387. ops->exit = tx_macro_deinit;
  1388. ops->io_base = tx_io_base;
  1389. ops->dai_ptr = tx_macro_dai;
  1390. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  1391. ops->mclk_fn = tx_macro_mclk_ctrl;
  1392. }
  1393. static int tx_macro_probe(struct platform_device *pdev)
  1394. {
  1395. struct macro_ops ops = {0};
  1396. struct tx_macro_priv *tx_priv = NULL;
  1397. u32 tx_base_addr = 0, sample_rate = 0;
  1398. char __iomem *tx_io_base = NULL;
  1399. struct clk *tx_core_clk = NULL, *tx_npl_clk = NULL;
  1400. int ret = 0;
  1401. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1402. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  1403. GFP_KERNEL);
  1404. if (!tx_priv)
  1405. return -ENOMEM;
  1406. platform_set_drvdata(pdev, tx_priv);
  1407. tx_priv->dev = &pdev->dev;
  1408. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1409. &tx_base_addr);
  1410. if (ret) {
  1411. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1412. __func__, "reg");
  1413. return ret;
  1414. }
  1415. dev_set_drvdata(&pdev->dev, tx_priv);
  1416. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1417. "qcom,tx-swr-gpios", 0);
  1418. if (!tx_priv->tx_swr_gpio_p) {
  1419. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1420. __func__);
  1421. return -EINVAL;
  1422. }
  1423. tx_io_base = devm_ioremap(&pdev->dev,
  1424. tx_base_addr, TX_MACRO_MAX_OFFSET);
  1425. if (!tx_io_base) {
  1426. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1427. return -ENOMEM;
  1428. }
  1429. tx_priv->tx_io_base = tx_io_base;
  1430. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1431. &sample_rate);
  1432. if (ret) {
  1433. dev_err(&pdev->dev,
  1434. "%s: could not find sample_rate entry in dt\n",
  1435. __func__);
  1436. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1437. } else {
  1438. if (tx_macro_validate_dmic_sample_rate(
  1439. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1440. return -EINVAL;
  1441. }
  1442. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  1443. tx_macro_add_child_devices);
  1444. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  1445. tx_priv->swr_plat_data.read = NULL;
  1446. tx_priv->swr_plat_data.write = NULL;
  1447. tx_priv->swr_plat_data.bulk_write = NULL;
  1448. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  1449. tx_priv->swr_plat_data.handle_irq = NULL;
  1450. /* Register MCLK for tx macro */
  1451. tx_core_clk = devm_clk_get(&pdev->dev, "tx_core_clk");
  1452. if (IS_ERR(tx_core_clk)) {
  1453. ret = PTR_ERR(tx_core_clk);
  1454. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  1455. __func__, "tx_core_clk", ret);
  1456. return ret;
  1457. }
  1458. tx_priv->tx_core_clk = tx_core_clk;
  1459. /* Register npl clk for soundwire */
  1460. tx_npl_clk = devm_clk_get(&pdev->dev, "tx_npl_clk");
  1461. if (IS_ERR(tx_npl_clk)) {
  1462. ret = PTR_ERR(tx_npl_clk);
  1463. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  1464. __func__, "tx_npl_clk", ret);
  1465. return ret;
  1466. }
  1467. tx_priv->tx_npl_clk = tx_npl_clk;
  1468. mutex_init(&tx_priv->mclk_lock);
  1469. mutex_init(&tx_priv->swr_clk_lock);
  1470. tx_macro_init_ops(&ops, tx_io_base);
  1471. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  1472. if (ret) {
  1473. dev_err(&pdev->dev,
  1474. "%s: register macro failed\n", __func__);
  1475. goto err_reg_macro;
  1476. }
  1477. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  1478. return 0;
  1479. err_reg_macro:
  1480. mutex_destroy(&tx_priv->mclk_lock);
  1481. mutex_destroy(&tx_priv->swr_clk_lock);
  1482. return ret;
  1483. }
  1484. static int tx_macro_remove(struct platform_device *pdev)
  1485. {
  1486. struct tx_macro_priv *tx_priv = NULL;
  1487. u16 count = 0;
  1488. tx_priv = platform_get_drvdata(pdev);
  1489. if (!tx_priv)
  1490. return -EINVAL;
  1491. kfree(tx_priv->swr_ctrl_data);
  1492. for (count = 0; count < tx_priv->child_count &&
  1493. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  1494. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  1495. mutex_destroy(&tx_priv->mclk_lock);
  1496. mutex_destroy(&tx_priv->swr_clk_lock);
  1497. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  1498. return 0;
  1499. }
  1500. static const struct of_device_id tx_macro_dt_match[] = {
  1501. {.compatible = "qcom,tx-macro"},
  1502. {}
  1503. };
  1504. static struct platform_driver tx_macro_driver = {
  1505. .driver = {
  1506. .name = "tx_macro",
  1507. .owner = THIS_MODULE,
  1508. .of_match_table = tx_macro_dt_match,
  1509. },
  1510. .probe = tx_macro_probe,
  1511. .remove = tx_macro_remove,
  1512. };
  1513. module_platform_driver(tx_macro_driver);
  1514. MODULE_DESCRIPTION("TX macro driver");
  1515. MODULE_LICENSE("GPL v2");