rx-macro.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615
  1. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <sound/soc.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc-dapm.h>
  21. #include <sound/tlv.h>
  22. #include <soc/swr-wcd.h>
  23. #include "bolero-cdc.h"
  24. #include "bolero-cdc-registers.h"
  25. #include "../msm-cdc-pinctrl.h"
  26. #define RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  29. SNDRV_PCM_RATE_384000)
  30. /* Fractional Rates */
  31. #define RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  32. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  33. #define RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  34. SNDRV_PCM_FMTBIT_S24_LE |\
  35. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  36. #define RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  37. SNDRV_PCM_RATE_48000)
  38. #define RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  39. SNDRV_PCM_FMTBIT_S24_LE |\
  40. SNDRV_PCM_FMTBIT_S24_3LE)
  41. #define RX_MACRO_MAX_OFFSET 0x1000
  42. #define RX_MACRO_MAX_DMA_CH_PER_PORT 2
  43. #define RX_SWR_STRING_LEN 80
  44. #define RX_MACRO_CHILD_DEVICES_MAX 3
  45. #define RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  46. #define RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  47. #define STRING(name) #name
  48. #define RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  49. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  50. static const struct snd_kcontrol_new name##_mux = \
  51. SOC_DAPM_ENUM(STRING(name), name##_enum)
  52. #define RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  53. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  54. static const struct snd_kcontrol_new name##_mux = \
  55. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  56. #define RX_MACRO_DAPM_MUX(name, shift, kctl) \
  57. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  58. #define RX_MACRO_RX_PATH_OFFSET 0x80
  59. #define RX_MACRO_COMP_OFFSET 0x40
  60. enum {
  61. INTERP_HPHL,
  62. INTERP_HPHR,
  63. INTERP_AUX,
  64. INTERP_MAX
  65. };
  66. enum {
  67. RX_MACRO_RX0,
  68. RX_MACRO_RX1,
  69. RX_MACRO_RX2,
  70. RX_MACRO_RX3,
  71. RX_MACRO_RX4,
  72. RX_MACRO_RX5,
  73. RX_MACRO_PORTS_MAX
  74. };
  75. enum {
  76. RX_MACRO_COMP1, /* HPH_L */
  77. RX_MACRO_COMP2, /* HPH_R */
  78. RX_MACRO_COMP_MAX
  79. };
  80. enum {
  81. INTn_1_INP_SEL_ZERO = 0,
  82. INTn_1_INP_SEL_DEC0,
  83. INTn_1_INP_SEL_DEC1,
  84. INTn_1_INP_SEL_IIR0,
  85. INTn_1_INP_SEL_IIR1,
  86. INTn_1_INP_SEL_RX0,
  87. INTn_1_INP_SEL_RX1,
  88. INTn_1_INP_SEL_RX2,
  89. INTn_1_INP_SEL_RX3,
  90. INTn_1_INP_SEL_RX4,
  91. INTn_1_INP_SEL_RX5,
  92. };
  93. enum {
  94. INTn_2_INP_SEL_ZERO = 0,
  95. INTn_2_INP_SEL_RX0,
  96. INTn_2_INP_SEL_RX1,
  97. INTn_2_INP_SEL_RX2,
  98. INTn_2_INP_SEL_RX3,
  99. INTn_2_INP_SEL_RX4,
  100. INTn_2_INP_SEL_RX5,
  101. };
  102. enum {
  103. INTERP_MAIN_PATH,
  104. INTERP_MIX_PATH,
  105. };
  106. /* Codec supports 2 IIR filters */
  107. enum {
  108. IIR0 = 0,
  109. IIR1,
  110. IIR_MAX,
  111. };
  112. /* Each IIR has 5 Filter Stages */
  113. enum {
  114. BAND1 = 0,
  115. BAND2,
  116. BAND3,
  117. BAND4,
  118. BAND5,
  119. BAND_MAX,
  120. };
  121. struct rx_macro_idle_detect_config {
  122. u8 hph_idle_thr;
  123. u8 hph_idle_detect_en;
  124. };
  125. struct interp_sample_rate {
  126. int sample_rate;
  127. int rate_val;
  128. };
  129. static struct interp_sample_rate sr_val_tbl[] = {
  130. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  131. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  132. {176400, 0xB}, {352800, 0xC},
  133. };
  134. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  135. struct snd_pcm_hw_params *params,
  136. struct snd_soc_dai *dai);
  137. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  138. unsigned int *tx_num, unsigned int *tx_slot,
  139. unsigned int *rx_num, unsigned int *rx_slot);
  140. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  141. struct snd_ctl_elem_value *ucontrol);
  142. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  143. struct snd_ctl_elem_value *ucontrol);
  144. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  145. struct snd_ctl_elem_value *ucontrol);
  146. static int rx_macro_enable_interp_clk(struct snd_soc_codec *codec,
  147. int event, int interp_idx);
  148. /* Hold instance to soundwire platform device */
  149. struct rx_swr_ctrl_data {
  150. struct platform_device *rx_swr_pdev;
  151. };
  152. struct rx_swr_ctrl_platform_data {
  153. void *handle; /* holds codec private data */
  154. int (*read)(void *handle, int reg);
  155. int (*write)(void *handle, int reg, int val);
  156. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  157. int (*clk)(void *handle, bool enable);
  158. int (*handle_irq)(void *handle,
  159. irqreturn_t (*swrm_irq_handler)(int irq,
  160. void *data),
  161. void *swrm_handle,
  162. int action);
  163. };
  164. enum {
  165. RX_MACRO_AIF1_PB = 0,
  166. RX_MACRO_AIF2_PB,
  167. RX_MACRO_AIF3_PB,
  168. RX_MACRO_AIF4_PB,
  169. RX_MACRO_MAX_DAIS,
  170. };
  171. enum {
  172. RX_MACRO_AIF1_CAP = 0,
  173. RX_MACRO_AIF2_CAP,
  174. RX_MACRO_AIF3_CAP,
  175. RX_MACRO_MAX_AIF_CAP_DAIS
  176. };
  177. /*
  178. * @dev: rx macro device pointer
  179. * @comp_enabled: compander enable mixer value set
  180. * @prim_int_users: Users of interpolator
  181. * @rx_mclk_users: RX MCLK users count
  182. * @vi_feed_value: VI sense mask
  183. * @swr_clk_lock: to lock swr master clock operations
  184. * @swr_ctrl_data: SoundWire data structure
  185. * @swr_plat_data: Soundwire platform data
  186. * @rx_macro_add_child_devices_work: work for adding child devices
  187. * @rx_swr_gpio_p: used by pinctrl API
  188. * @rx_core_clk: MCLK for rx macro
  189. * @rx_npl_clk: NPL clock for RX soundwire
  190. * @codec: codec handle
  191. */
  192. struct rx_macro_priv {
  193. struct device *dev;
  194. int comp_enabled[RX_MACRO_COMP_MAX];
  195. /* Main path clock users count */
  196. int main_clk_users[INTERP_MAX];
  197. int rx_port_value[RX_MACRO_PORTS_MAX];
  198. u16 prim_int_users[INTERP_MAX];
  199. int rx_mclk_users;
  200. int swr_clk_users;
  201. int rx_mclk_cnt;
  202. bool is_native_on;
  203. u16 mclk_mux;
  204. struct mutex mclk_lock;
  205. struct mutex swr_clk_lock;
  206. struct rx_swr_ctrl_data *swr_ctrl_data;
  207. struct rx_swr_ctrl_platform_data swr_plat_data;
  208. struct work_struct rx_macro_add_child_devices_work;
  209. struct device_node *rx_swr_gpio_p;
  210. struct clk *rx_core_clk;
  211. struct clk *rx_npl_clk;
  212. struct snd_soc_codec *codec;
  213. unsigned long active_ch_mask[RX_MACRO_MAX_DAIS];
  214. unsigned long active_ch_cnt[RX_MACRO_MAX_DAIS];
  215. u16 bit_width[RX_MACRO_MAX_DAIS];
  216. char __iomem *rx_io_base;
  217. char __iomem *rx_mclk_mode_muxsel;
  218. struct rx_macro_idle_detect_config idle_det_cfg;
  219. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  220. [RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  221. struct platform_device *pdev_child_devices
  222. [RX_MACRO_CHILD_DEVICES_MAX];
  223. int child_count;
  224. };
  225. static struct snd_soc_dai_driver rx_macro_dai[];
  226. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  227. static const char * const rx_int_mix_mux_text[] = {
  228. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  229. };
  230. static const char * const rx_prim_mix_text[] = {
  231. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  232. "RX3", "RX4", "RX5"
  233. };
  234. static const char * const rx_sidetone_mix_text[] = {
  235. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  236. };
  237. static const char * const rx_echo_mux_text[] = {
  238. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  239. };
  240. static const char * const iir_inp_mux_text[] = {
  241. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  242. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  243. };
  244. static const char * const rx_int_dem_inp_mux_text[] = {
  245. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  246. };
  247. static const char * const rx_int0_1_interp_mux_text[] = {
  248. "ZERO", "RX INT0_1 MIX1",
  249. };
  250. static const char * const rx_int1_1_interp_mux_text[] = {
  251. "ZERO", "RX INT1_1 MIX1",
  252. };
  253. static const char * const rx_int2_1_interp_mux_text[] = {
  254. "ZERO", "RX INT2_1 MIX1",
  255. };
  256. static const char * const rx_int0_2_interp_mux_text[] = {
  257. "ZERO", "RX INT0_2 MUX",
  258. };
  259. static const char * const rx_int1_2_interp_mux_text[] = {
  260. "ZERO", "RX INT1_2 MUX",
  261. };
  262. static const char * const rx_int2_2_interp_mux_text[] = {
  263. "ZERO", "RX INT2_2 MUX",
  264. };
  265. static const char *const rx_macro_mux_text[] = {
  266. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  267. };
  268. static const char *const rx_macro_native_text[] = {"OFF", "ON"};
  269. static const struct soc_enum rx_macro_native_enum =
  270. SOC_ENUM_SINGLE_EXT(2, rx_macro_native_text);
  271. RX_MACRO_DAPM_ENUM(rx_int0_2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  272. rx_int_mix_mux_text);
  273. RX_MACRO_DAPM_ENUM(rx_int1_2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  274. rx_int_mix_mux_text);
  275. RX_MACRO_DAPM_ENUM(rx_int2_2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  276. rx_int_mix_mux_text);
  277. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  278. rx_prim_mix_text);
  279. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  280. rx_prim_mix_text);
  281. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  282. rx_prim_mix_text);
  283. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  284. rx_prim_mix_text);
  285. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  286. rx_prim_mix_text);
  287. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  288. rx_prim_mix_text);
  289. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  290. rx_prim_mix_text);
  291. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  292. rx_prim_mix_text);
  293. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  294. rx_prim_mix_text);
  295. RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  296. rx_sidetone_mix_text);
  297. RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  298. rx_sidetone_mix_text);
  299. RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  300. rx_sidetone_mix_text);
  301. RX_MACRO_DAPM_ENUM(rx_mix_tx0, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 4,
  302. rx_echo_mux_text);
  303. RX_MACRO_DAPM_ENUM(rx_mix_tx1, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  304. rx_echo_mux_text);
  305. RX_MACRO_DAPM_ENUM(rx_mix_tx2, BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
  306. rx_echo_mux_text);
  307. RX_MACRO_DAPM_ENUM(iir0_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  308. iir_inp_mux_text);
  309. RX_MACRO_DAPM_ENUM(iir0_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  310. iir_inp_mux_text);
  311. RX_MACRO_DAPM_ENUM(iir0_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  312. iir_inp_mux_text);
  313. RX_MACRO_DAPM_ENUM(iir0_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  314. iir_inp_mux_text);
  315. RX_MACRO_DAPM_ENUM(iir1_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  316. iir_inp_mux_text);
  317. RX_MACRO_DAPM_ENUM(iir1_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  318. iir_inp_mux_text);
  319. RX_MACRO_DAPM_ENUM(iir1_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  320. iir_inp_mux_text);
  321. RX_MACRO_DAPM_ENUM(iir1_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  322. iir_inp_mux_text);
  323. RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  324. rx_int0_1_interp_mux_text);
  325. RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  326. rx_int1_1_interp_mux_text);
  327. RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  328. rx_int2_1_interp_mux_text);
  329. RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  330. rx_int0_2_interp_mux_text);
  331. RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  332. rx_int1_2_interp_mux_text);
  333. RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  334. rx_int2_2_interp_mux_text);
  335. RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, BOLERO_CDC_RX_RX0_RX_PATH_CFG1, 0,
  336. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  337. rx_macro_int_dem_inp_mux_put);
  338. RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, BOLERO_CDC_RX_RX1_RX_PATH_CFG1, 0,
  339. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  340. rx_macro_int_dem_inp_mux_put);
  341. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx0, SND_SOC_NOPM, 0, rx_macro_mux_text,
  342. rx_macro_mux_get, rx_macro_mux_put);
  343. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx1, SND_SOC_NOPM, 0, rx_macro_mux_text,
  344. rx_macro_mux_get, rx_macro_mux_put);
  345. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx2, SND_SOC_NOPM, 0, rx_macro_mux_text,
  346. rx_macro_mux_get, rx_macro_mux_put);
  347. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx3, SND_SOC_NOPM, 0, rx_macro_mux_text,
  348. rx_macro_mux_get, rx_macro_mux_put);
  349. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx4, SND_SOC_NOPM, 0, rx_macro_mux_text,
  350. rx_macro_mux_get, rx_macro_mux_put);
  351. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx5, SND_SOC_NOPM, 0, rx_macro_mux_text,
  352. rx_macro_mux_get, rx_macro_mux_put);
  353. static struct snd_soc_dai_ops rx_macro_dai_ops = {
  354. .hw_params = rx_macro_hw_params,
  355. .get_channel_map = rx_macro_get_channel_map,
  356. };
  357. static struct snd_soc_dai_driver rx_macro_dai[] = {
  358. {
  359. .name = "rx_macro_rx1",
  360. .id = RX_MACRO_AIF1_PB,
  361. .playback = {
  362. .stream_name = "RX_MACRO_AIF1 Playback",
  363. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  364. .formats = RX_MACRO_FORMATS,
  365. .rate_max = 384000,
  366. .rate_min = 8000,
  367. .channels_min = 1,
  368. .channels_max = 2,
  369. },
  370. .ops = &rx_macro_dai_ops,
  371. },
  372. {
  373. .name = "rx_macro_rx2",
  374. .id = RX_MACRO_AIF2_PB,
  375. .playback = {
  376. .stream_name = "RX_MACRO_AIF2 Playback",
  377. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  378. .formats = RX_MACRO_FORMATS,
  379. .rate_max = 384000,
  380. .rate_min = 8000,
  381. .channels_min = 1,
  382. .channels_max = 2,
  383. },
  384. .ops = &rx_macro_dai_ops,
  385. },
  386. {
  387. .name = "rx_macro_rx3",
  388. .id = RX_MACRO_AIF3_PB,
  389. .playback = {
  390. .stream_name = "RX_MACRO_AIF3 Playback",
  391. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  392. .formats = RX_MACRO_FORMATS,
  393. .rate_max = 384000,
  394. .rate_min = 8000,
  395. .channels_min = 1,
  396. .channels_max = 2,
  397. },
  398. .ops = &rx_macro_dai_ops,
  399. },
  400. {
  401. .name = "rx_macro_rx4",
  402. .id = RX_MACRO_AIF4_PB,
  403. .playback = {
  404. .stream_name = "RX_MACRO_AIF4 Playback",
  405. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  406. .formats = RX_MACRO_FORMATS,
  407. .rate_max = 384000,
  408. .rate_min = 8000,
  409. .channels_min = 1,
  410. .channels_max = 2,
  411. },
  412. .ops = &rx_macro_dai_ops,
  413. },
  414. };
  415. static bool rx_macro_get_data(struct snd_soc_codec *codec,
  416. struct device **rx_dev,
  417. struct rx_macro_priv **rx_priv,
  418. const char *func_name)
  419. {
  420. *rx_dev = bolero_get_device_ptr(codec->dev, RX_MACRO);
  421. if (!(*rx_dev)) {
  422. dev_err(codec->dev,
  423. "%s: null device for macro!\n", func_name);
  424. return false;
  425. }
  426. *rx_priv = dev_get_drvdata((*rx_dev));
  427. if (!(*rx_priv)) {
  428. dev_err(codec->dev,
  429. "%s: priv is null for macro!\n", func_name);
  430. return false;
  431. }
  432. if (!(*rx_priv)->codec) {
  433. dev_err(codec->dev,
  434. "%s: tx_priv codec is not initialized!\n", func_name);
  435. return false;
  436. }
  437. return true;
  438. }
  439. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  440. struct snd_ctl_elem_value *ucontrol)
  441. {
  442. struct snd_soc_dapm_widget *widget =
  443. snd_soc_dapm_kcontrol_widget(kcontrol);
  444. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  445. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  446. unsigned int val = 0;
  447. unsigned short look_ahead_dly_reg =
  448. BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  449. val = ucontrol->value.enumerated.item[0];
  450. if (val >= e->items)
  451. return -EINVAL;
  452. dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  453. widget->name, val);
  454. if (e->reg == BOLERO_CDC_RX_RX0_RX_PATH_CFG1)
  455. look_ahead_dly_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  456. else if (e->reg == BOLERO_CDC_RX_RX1_RX_PATH_CFG1)
  457. look_ahead_dly_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  458. /* Set Look Ahead Delay */
  459. snd_soc_update_bits(codec, look_ahead_dly_reg,
  460. 0x08, (val ? 0x08 : 0x00));
  461. /* Set DEM INP Select */
  462. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  463. }
  464. static int rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  465. u8 rate_reg_val,
  466. u32 sample_rate)
  467. {
  468. u8 int_1_mix1_inp = 0;
  469. u32 j = 0, port = 0;
  470. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  471. u16 int_fs_reg = 0;
  472. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  473. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  474. struct snd_soc_codec *codec = dai->codec;
  475. struct device *rx_dev = NULL;
  476. struct rx_macro_priv *rx_priv = NULL;
  477. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  478. return -EINVAL;
  479. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  480. RX_MACRO_PORTS_MAX) {
  481. int_1_mix1_inp = port;
  482. if ((int_1_mix1_inp < RX_MACRO_RX0) ||
  483. (int_1_mix1_inp > RX_MACRO_PORTS_MAX)) {
  484. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  485. __func__, dai->id);
  486. return -EINVAL;
  487. }
  488. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0;
  489. /*
  490. * Loop through all interpolator MUX inputs and find out
  491. * to which interpolator input, the rx port
  492. * is connected
  493. */
  494. for (j = 0; j < INTERP_MAX; j++) {
  495. int_mux_cfg1 = int_mux_cfg0 + 4;
  496. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  497. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  498. inp0_sel = int_mux_cfg0_val & 0x07;
  499. inp1_sel = (int_mux_cfg0_val >> 4) & 0x038;
  500. inp2_sel = (int_mux_cfg1_val >> 4) & 0x038;
  501. if ((inp0_sel == int_1_mix1_inp) ||
  502. (inp1_sel == int_1_mix1_inp) ||
  503. (inp2_sel == int_1_mix1_inp)) {
  504. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  505. 0x80 * j;
  506. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  507. __func__, dai->id, j);
  508. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  509. __func__, j, sample_rate);
  510. /* sample_rate is in Hz */
  511. snd_soc_update_bits(codec, int_fs_reg,
  512. 0x0F, rate_reg_val);
  513. }
  514. int_mux_cfg0 += 8;
  515. }
  516. }
  517. return 0;
  518. }
  519. static int rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  520. u8 rate_reg_val,
  521. u32 sample_rate)
  522. {
  523. u8 int_2_inp = 0;
  524. u32 j = 0, port = 0;
  525. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  526. u8 int_mux_cfg1_val = 0;
  527. struct snd_soc_codec *codec = dai->codec;
  528. struct device *rx_dev = NULL;
  529. struct rx_macro_priv *rx_priv = NULL;
  530. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  531. return -EINVAL;
  532. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  533. RX_MACRO_PORTS_MAX) {
  534. int_2_inp = port;
  535. if ((int_2_inp < RX_MACRO_RX0) ||
  536. (int_2_inp > RX_MACRO_PORTS_MAX)) {
  537. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  538. __func__, dai->id);
  539. return -EINVAL;
  540. }
  541. int_mux_cfg1 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1;
  542. for (j = 0; j < INTERP_MAX; j++) {
  543. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  544. 0x07;
  545. if (int_mux_cfg1_val == int_2_inp) {
  546. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  547. 0x80 * j;
  548. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  549. __func__, dai->id, j);
  550. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  551. __func__, j, sample_rate);
  552. snd_soc_update_bits(codec, int_fs_reg,
  553. 0x0F, rate_reg_val);
  554. }
  555. int_mux_cfg1 += 8;
  556. }
  557. }
  558. return 0;
  559. }
  560. static int rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  561. u32 sample_rate)
  562. {
  563. struct snd_soc_codec *codec = dai->codec;
  564. int rate_val = 0;
  565. int i = 0, ret = 0;
  566. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  567. if (sample_rate == sr_val_tbl[i].sample_rate) {
  568. rate_val = sr_val_tbl[i].rate_val;
  569. break;
  570. }
  571. }
  572. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  573. dev_err(codec->dev, "%s: Unsupported sample rate: %d\n",
  574. __func__, sample_rate);
  575. return -EINVAL;
  576. }
  577. ret = rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  578. if (ret)
  579. return ret;
  580. ret = rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  581. if (ret)
  582. return ret;
  583. return ret;
  584. }
  585. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  586. struct snd_pcm_hw_params *params,
  587. struct snd_soc_dai *dai)
  588. {
  589. struct snd_soc_codec *codec = dai->codec;
  590. int ret = 0;
  591. struct device *rx_dev = NULL;
  592. struct rx_macro_priv *rx_priv = NULL;
  593. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  594. return -EINVAL;
  595. dev_dbg(codec->dev,
  596. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  597. dai->name, dai->id, params_rate(params),
  598. params_channels(params));
  599. switch (substream->stream) {
  600. case SNDRV_PCM_STREAM_PLAYBACK:
  601. ret = rx_macro_set_interpolator_rate(dai, params_rate(params));
  602. if (ret) {
  603. pr_err("%s: cannot set sample rate: %u\n",
  604. __func__, params_rate(params));
  605. return ret;
  606. }
  607. rx_priv->bit_width[dai->id] = params_width(params);
  608. break;
  609. case SNDRV_PCM_STREAM_CAPTURE:
  610. default:
  611. break;
  612. }
  613. return 0;
  614. }
  615. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  616. unsigned int *tx_num, unsigned int *tx_slot,
  617. unsigned int *rx_num, unsigned int *rx_slot)
  618. {
  619. struct snd_soc_codec *codec = dai->codec;
  620. struct device *rx_dev = NULL;
  621. struct rx_macro_priv *rx_priv = NULL;
  622. unsigned int temp = 0, ch_mask = 0;
  623. u16 i = 0;
  624. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  625. return -EINVAL;
  626. switch (dai->id) {
  627. case RX_MACRO_AIF1_PB:
  628. case RX_MACRO_AIF2_PB:
  629. case RX_MACRO_AIF3_PB:
  630. case RX_MACRO_AIF4_PB:
  631. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  632. RX_MACRO_PORTS_MAX) {
  633. ch_mask |= (1 << i);
  634. if (++i == RX_MACRO_MAX_DMA_CH_PER_PORT)
  635. break;
  636. }
  637. *rx_slot = ch_mask;
  638. *rx_num = rx_priv->active_ch_cnt[dai->id];
  639. break;
  640. default:
  641. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  642. break;
  643. }
  644. return 0;
  645. }
  646. static int rx_macro_mclk_enable(struct rx_macro_priv *rx_priv,
  647. bool mclk_enable, bool dapm)
  648. {
  649. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  650. int ret = 0, mclk_mux = MCLK_MUX0;
  651. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  652. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  653. if(rx_priv->is_native_on)
  654. mclk_mux = MCLK_MUX1;
  655. mutex_lock(&rx_priv->mclk_lock);
  656. if (mclk_enable) {
  657. if (rx_priv->rx_mclk_users == 0) {
  658. ret = bolero_request_clock(rx_priv->dev,
  659. RX_MACRO, mclk_mux, true);
  660. if (ret < 0) {
  661. dev_err(rx_priv->dev,
  662. "%s: rx request clock enable failed\n",
  663. __func__);
  664. goto exit;
  665. }
  666. rx_priv->mclk_mux = mclk_mux;
  667. regcache_mark_dirty(regmap);
  668. regcache_sync_region(regmap,
  669. RX_START_OFFSET,
  670. RX_MAX_OFFSET);
  671. regmap_update_bits(regmap,
  672. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  673. 0x01, 0x01);
  674. regmap_update_bits(regmap,
  675. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  676. 0x01, 0x01);
  677. }
  678. rx_priv->rx_mclk_users++;
  679. } else {
  680. if (rx_priv->rx_mclk_users <= 0) {
  681. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  682. __func__);
  683. rx_priv->rx_mclk_users = 0;
  684. goto exit;
  685. }
  686. rx_priv->rx_mclk_users--;
  687. if (rx_priv->rx_mclk_users == 0) {
  688. regmap_update_bits(regmap,
  689. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  690. 0x01, 0x00);
  691. regmap_update_bits(regmap,
  692. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  693. 0x01, 0x00);
  694. bolero_request_clock(rx_priv->dev,
  695. RX_MACRO, mclk_mux, false);
  696. rx_priv->mclk_mux = MCLK_MUX0;
  697. }
  698. }
  699. exit:
  700. mutex_unlock(&rx_priv->mclk_lock);
  701. return ret;
  702. }
  703. static int rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  704. struct snd_kcontrol *kcontrol, int event)
  705. {
  706. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  707. int ret = 0;
  708. struct device *rx_dev = NULL;
  709. struct rx_macro_priv *rx_priv = NULL;
  710. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  711. return -EINVAL;
  712. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  713. switch (event) {
  714. case SND_SOC_DAPM_PRE_PMU:
  715. /* if swr_clk_users > 0, call device down */
  716. if (rx_priv->swr_clk_users > 0) {
  717. if ((rx_priv->mclk_mux == MCLK_MUX0 &&
  718. rx_priv->is_native_on) ||
  719. (rx_priv->mclk_mux == MCLK_MUX1 &&
  720. !rx_priv->is_native_on)) {
  721. swrm_wcd_notify(
  722. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  723. SWR_DEVICE_DOWN, NULL);
  724. }
  725. }
  726. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  727. break;
  728. case SND_SOC_DAPM_POST_PMD:
  729. ret = rx_macro_mclk_enable(rx_priv, 0, true);
  730. break;
  731. default:
  732. dev_err(rx_priv->dev,
  733. "%s: invalid DAPM event %d\n", __func__, event);
  734. ret = -EINVAL;
  735. }
  736. return ret;
  737. }
  738. static int rx_macro_mclk_ctrl(struct device *dev, bool enable)
  739. {
  740. struct rx_macro_priv *rx_priv = dev_get_drvdata(dev);
  741. int ret = 0;
  742. if (enable) {
  743. ret = clk_prepare_enable(rx_priv->rx_core_clk);
  744. if (ret < 0) {
  745. dev_err(dev, "%s:rx mclk enable failed\n", __func__);
  746. return ret;
  747. }
  748. ret = clk_prepare_enable(rx_priv->rx_npl_clk);
  749. if (ret < 0) {
  750. clk_disable_unprepare(rx_priv->rx_core_clk);
  751. dev_err(dev, "%s:rx npl_clk enable failed\n",
  752. __func__);
  753. return ret;
  754. }
  755. if (rx_priv->rx_mclk_cnt++ == 0)
  756. iowrite32(0x1, rx_priv->rx_mclk_mode_muxsel);
  757. } else {
  758. if (rx_priv->rx_mclk_cnt <= 0) {
  759. dev_dbg(dev, "%s:rx mclk already disabled\n", __func__);
  760. rx_priv->rx_mclk_cnt = 0;
  761. return 0;
  762. }
  763. if (--rx_priv->rx_mclk_cnt == 0)
  764. iowrite32(0x0, rx_priv->rx_mclk_mode_muxsel);
  765. clk_disable_unprepare(rx_priv->rx_npl_clk);
  766. clk_disable_unprepare(rx_priv->rx_core_clk);
  767. }
  768. return 0;
  769. }
  770. static int rx_macro_find_playback_dai_id_for_port(int port_id,
  771. struct rx_macro_priv *rx_priv)
  772. {
  773. int i = 0;
  774. for (i = RX_MACRO_AIF1_PB; i < RX_MACRO_MAX_DAIS; i++) {
  775. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  776. return i;
  777. }
  778. return -EINVAL;
  779. }
  780. static int rx_macro_set_idle_detect_thr(struct snd_soc_codec *codec,
  781. struct rx_macro_priv *rx_priv,
  782. int interp, int path_type)
  783. {
  784. int port_id[4] = { 0, 0, 0, 0 };
  785. int *port_ptr = NULL;
  786. int num_ports = 0;
  787. int bit_width = 0, i = 0;
  788. int mux_reg = 0, mux_reg_val = 0;
  789. int dai_id = 0, idle_thr = 0;
  790. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  791. return 0;
  792. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  793. return 0;
  794. port_ptr = &port_id[0];
  795. num_ports = 0;
  796. /*
  797. * Read interpolator MUX input registers and find
  798. * which cdc_dma port is connected and store the port
  799. * numbers in port_id array.
  800. */
  801. if (path_type == INTERP_MIX_PATH) {
  802. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  803. 2 * interp;
  804. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  805. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  806. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  807. *port_ptr++ = mux_reg_val - 1;
  808. num_ports++;
  809. }
  810. }
  811. if (path_type == INTERP_MAIN_PATH) {
  812. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  813. 2 * (interp - 1);
  814. mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
  815. i = RX_MACRO_INTERP_MUX_NUM_INPUTS;
  816. while (i) {
  817. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  818. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  819. *port_ptr++ = mux_reg_val -
  820. INTn_1_INP_SEL_RX0;
  821. num_ports++;
  822. }
  823. mux_reg_val = (snd_soc_read(codec, mux_reg) &
  824. 0xf0) >> 4;
  825. mux_reg += 1;
  826. i--;
  827. }
  828. }
  829. dev_dbg(codec->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  830. __func__, num_ports, port_id[0], port_id[1],
  831. port_id[2], port_id[3]);
  832. i = 0;
  833. while (num_ports) {
  834. dai_id = rx_macro_find_playback_dai_id_for_port(port_id[i++],
  835. rx_priv);
  836. if ((dai_id >= 0) && (dai_id < RX_MACRO_MAX_DAIS)) {
  837. dev_dbg(codec->dev, "%s: dai_id: %d bit_width: %d\n",
  838. __func__, dai_id,
  839. rx_priv->bit_width[dai_id]);
  840. if (rx_priv->bit_width[dai_id] > bit_width)
  841. bit_width = rx_priv->bit_width[dai_id];
  842. }
  843. num_ports--;
  844. }
  845. switch (bit_width) {
  846. case 16:
  847. idle_thr = 0xff; /* F16 */
  848. break;
  849. case 24:
  850. case 32:
  851. idle_thr = 0x03; /* F22 */
  852. break;
  853. default:
  854. idle_thr = 0x00;
  855. break;
  856. }
  857. dev_dbg(codec->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  858. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  859. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  860. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  861. snd_soc_write(codec, BOLERO_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  862. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  863. }
  864. return 0;
  865. }
  866. static int rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  867. struct snd_kcontrol *kcontrol, int event)
  868. {
  869. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  870. u16 gain_reg = 0, mix_reg = 0;
  871. struct device *rx_dev = NULL;
  872. struct rx_macro_priv *rx_priv = NULL;
  873. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  874. return -EINVAL;
  875. if (w->shift >= INTERP_MAX) {
  876. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  877. __func__, w->shift, w->name);
  878. return -EINVAL;
  879. }
  880. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL +
  881. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  882. mix_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  883. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  884. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  885. switch (event) {
  886. case SND_SOC_DAPM_PRE_PMU:
  887. rx_macro_set_idle_detect_thr(codec, rx_priv, w->shift,
  888. INTERP_MIX_PATH);
  889. rx_macro_enable_interp_clk(codec, event, w->shift);
  890. /* Clk enable */
  891. snd_soc_update_bits(codec, mix_reg, 0x20, 0x20);
  892. break;
  893. case SND_SOC_DAPM_POST_PMU:
  894. snd_soc_write(codec, gain_reg,
  895. snd_soc_read(codec, gain_reg));
  896. break;
  897. case SND_SOC_DAPM_POST_PMD:
  898. /* Clk Disable */
  899. snd_soc_update_bits(codec, mix_reg, 0x20, 0x00);
  900. rx_macro_enable_interp_clk(codec, event, w->shift);
  901. /* Reset enable and disable */
  902. snd_soc_update_bits(codec, mix_reg, 0x40, 0x40);
  903. snd_soc_update_bits(codec, mix_reg, 0x40, 0x00);
  904. break;
  905. }
  906. return 0;
  907. }
  908. static int rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  909. struct snd_kcontrol *kcontrol,
  910. int event)
  911. {
  912. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  913. u16 gain_reg = 0;
  914. u16 reg = 0;
  915. struct device *rx_dev = NULL;
  916. struct rx_macro_priv *rx_priv = NULL;
  917. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  918. return -EINVAL;
  919. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  920. if (w->shift >= INTERP_MAX) {
  921. dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
  922. __func__, w->shift, w->name);
  923. return -EINVAL;
  924. }
  925. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  926. RX_MACRO_RX_PATH_OFFSET);
  927. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  928. RX_MACRO_RX_PATH_OFFSET);
  929. switch (event) {
  930. case SND_SOC_DAPM_PRE_PMU:
  931. rx_macro_set_idle_detect_thr(codec, rx_priv, w->shift,
  932. INTERP_MAIN_PATH);
  933. rx_macro_enable_interp_clk(codec, event, w->shift);
  934. break;
  935. case SND_SOC_DAPM_POST_PMU:
  936. snd_soc_write(codec, gain_reg,
  937. snd_soc_read(codec, gain_reg));
  938. break;
  939. case SND_SOC_DAPM_POST_PMD:
  940. rx_macro_enable_interp_clk(codec, event, w->shift);
  941. break;
  942. }
  943. return 0;
  944. }
  945. static int rx_macro_config_compander(struct snd_soc_codec *codec,
  946. struct rx_macro_priv *rx_priv,
  947. int interp_n, int event)
  948. {
  949. int comp = 0;
  950. u16 comp_ctl0_reg = 0, rx_path_cfg0_reg = 0;
  951. /* AUX does not have compander */
  952. if (interp_n == INTERP_AUX)
  953. return 0;
  954. comp = interp_n;
  955. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  956. __func__, event, comp + 1, rx_priv->comp_enabled[comp]);
  957. if (!rx_priv->comp_enabled[comp])
  958. return 0;
  959. comp_ctl0_reg = BOLERO_CDC_RX_COMPANDER0_CTL0 +
  960. (comp * RX_MACRO_COMP_OFFSET);
  961. rx_path_cfg0_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0 +
  962. (comp * RX_MACRO_RX_PATH_OFFSET);
  963. if (SND_SOC_DAPM_EVENT_ON(event)) {
  964. /* Enable Compander Clock */
  965. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  966. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  967. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  968. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  969. }
  970. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  971. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  972. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  973. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  974. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  975. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  976. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  977. }
  978. return 0;
  979. }
  980. static void rx_macro_hd2_control(struct snd_soc_codec *codec,
  981. u16 interp_idx, int event)
  982. {
  983. u16 hd2_scale_reg = 0;
  984. u16 hd2_enable_reg = 0;
  985. switch (interp_idx) {
  986. case INTERP_HPHL:
  987. hd2_scale_reg = BOLERO_CDC_RX_RX1_RX_PATH_SEC3;
  988. hd2_enable_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  989. break;
  990. case INTERP_HPHR:
  991. hd2_scale_reg = BOLERO_CDC_RX_RX2_RX_PATH_SEC3;
  992. hd2_enable_reg = BOLERO_CDC_RX_RX2_RX_PATH_CFG0;
  993. break;
  994. }
  995. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  996. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x14);
  997. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  998. }
  999. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1000. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  1001. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  1002. }
  1003. }
  1004. static int rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1005. struct snd_ctl_elem_value *ucontrol)
  1006. {
  1007. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1008. int comp = ((struct soc_multi_mixer_control *)
  1009. kcontrol->private_value)->shift;
  1010. struct device *rx_dev = NULL;
  1011. struct rx_macro_priv *rx_priv = NULL;
  1012. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1013. return -EINVAL;
  1014. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1015. return 0;
  1016. }
  1017. static int rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1018. struct snd_ctl_elem_value *ucontrol)
  1019. {
  1020. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1021. int comp = ((struct soc_multi_mixer_control *)
  1022. kcontrol->private_value)->shift;
  1023. int value = ucontrol->value.integer.value[0];
  1024. struct device *rx_dev = NULL;
  1025. struct rx_macro_priv *rx_priv = NULL;
  1026. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1027. return -EINVAL;
  1028. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  1029. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1030. rx_priv->comp_enabled[comp] = value;
  1031. return 0;
  1032. }
  1033. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1034. struct snd_ctl_elem_value *ucontrol)
  1035. {
  1036. struct snd_soc_dapm_widget *widget =
  1037. snd_soc_dapm_kcontrol_widget(kcontrol);
  1038. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1039. struct device *rx_dev = NULL;
  1040. struct rx_macro_priv *rx_priv = NULL;
  1041. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1042. return -EINVAL;
  1043. ucontrol->value.integer.value[0] =
  1044. rx_priv->rx_port_value[widget->shift];
  1045. return 0;
  1046. }
  1047. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1048. struct snd_ctl_elem_value *ucontrol)
  1049. {
  1050. struct snd_soc_dapm_widget *widget =
  1051. snd_soc_dapm_kcontrol_widget(kcontrol);
  1052. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1053. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1054. struct snd_soc_dapm_update *update = NULL;
  1055. u32 rx_port_value = ucontrol->value.integer.value[0];
  1056. u32 aif_rst = 0;
  1057. struct device *rx_dev = NULL;
  1058. struct rx_macro_priv *rx_priv = NULL;
  1059. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1060. return -EINVAL;
  1061. aif_rst = rx_priv->rx_port_value[widget->shift];
  1062. if (!rx_port_value) {
  1063. if (aif_rst == 0) {
  1064. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1065. return 0;
  1066. }
  1067. }
  1068. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1069. switch (rx_port_value) {
  1070. case 0:
  1071. clear_bit(widget->shift,
  1072. &rx_priv->active_ch_mask[aif_rst - 1]);
  1073. rx_priv->active_ch_cnt[aif_rst - 1]--;
  1074. break;
  1075. case 1:
  1076. case 2:
  1077. case 3:
  1078. case 4:
  1079. set_bit(widget->shift,
  1080. &rx_priv->active_ch_mask[rx_port_value - 1]);
  1081. rx_priv->active_ch_cnt[rx_port_value - 1]++;
  1082. break;
  1083. default:
  1084. dev_err(codec->dev,
  1085. "%s:Invalid AIF_ID for RX_MACRO MUX\n", __func__);
  1086. goto err;
  1087. }
  1088. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1089. rx_port_value, e, update);
  1090. return 0;
  1091. err:
  1092. return -EINVAL;
  1093. }
  1094. static int rx_macro_get_native(struct snd_kcontrol *kcontrol,
  1095. struct snd_ctl_elem_value *ucontrol)
  1096. {
  1097. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1098. struct device *rx_dev = NULL;
  1099. struct rx_macro_priv *rx_priv = NULL;
  1100. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1101. return -EINVAL;
  1102. ucontrol->value.integer.value[0] =
  1103. (rx_priv->is_native_on == true ? 1 : 0);
  1104. return 0;
  1105. }
  1106. static int rx_macro_put_native(struct snd_kcontrol *kcontrol,
  1107. struct snd_ctl_elem_value *ucontrol)
  1108. {
  1109. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1110. struct device *rx_dev = NULL;
  1111. struct rx_macro_priv *rx_priv = NULL;
  1112. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1113. return -EINVAL;
  1114. rx_priv->is_native_on =
  1115. (!ucontrol->value.integer.value[0] ? false : true);
  1116. return 0;
  1117. }
  1118. static void rx_macro_idle_detect_control(struct snd_soc_codec *codec,
  1119. struct rx_macro_priv *rx_priv,
  1120. int interp, int event)
  1121. {
  1122. int reg = 0, mask = 0, val = 0;
  1123. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1124. return;
  1125. if (interp == INTERP_HPHL) {
  1126. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1127. mask = 0x01;
  1128. val = 0x01;
  1129. }
  1130. if (interp == INTERP_HPHR) {
  1131. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1132. mask = 0x02;
  1133. val = 0x02;
  1134. }
  1135. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  1136. snd_soc_update_bits(codec, reg, mask, val);
  1137. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1138. snd_soc_update_bits(codec, reg, mask, 0x00);
  1139. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  1140. snd_soc_write(codec, BOLERO_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  1141. }
  1142. }
  1143. static void rx_macro_hphdelay_lutbypass(struct snd_soc_codec *codec,
  1144. struct rx_macro_priv *rx_priv,
  1145. u16 interp_idx, int event)
  1146. {
  1147. u8 hph_dly_mask = 0;
  1148. u16 hph_lut_bypass_reg = 0;
  1149. u16 hph_comp_ctrl7 = 0;
  1150. switch (interp_idx) {
  1151. case INTERP_HPHL:
  1152. hph_dly_mask = 1;
  1153. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_LUT;
  1154. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER0_CTL7;
  1155. break;
  1156. case INTERP_HPHR:
  1157. hph_dly_mask = 2;
  1158. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_LUT;
  1159. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER1_CTL7;
  1160. break;
  1161. default:
  1162. break;
  1163. }
  1164. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1165. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_TEST0,
  1166. hph_dly_mask, 0x0);
  1167. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x80);
  1168. }
  1169. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1170. snd_soc_update_bits(codec, BOLERO_CDC_RX_CLSH_TEST0,
  1171. hph_dly_mask, hph_dly_mask);
  1172. snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x00);
  1173. snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x0);
  1174. }
  1175. }
  1176. static int rx_macro_enable_interp_clk(struct snd_soc_codec *codec,
  1177. int event, int interp_idx)
  1178. {
  1179. u16 main_reg = 0;
  1180. struct device *rx_dev = NULL;
  1181. struct rx_macro_priv *rx_priv = NULL;
  1182. if (!codec) {
  1183. pr_err("%s: codec is NULL\n", __func__);
  1184. return -EINVAL;
  1185. }
  1186. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1187. return -EINVAL;
  1188. main_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  1189. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1190. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1191. if (rx_priv->main_clk_users[interp_idx] == 0) {
  1192. /* Main path PGA mute enable */
  1193. snd_soc_update_bits(codec, main_reg, 0x10, 0x10);
  1194. /* Clk enable */
  1195. snd_soc_update_bits(codec, main_reg, 0x20, 0x20);
  1196. rx_macro_idle_detect_control(codec, rx_priv,
  1197. interp_idx, event);
  1198. rx_macro_hd2_control(codec, interp_idx, event);
  1199. rx_macro_hphdelay_lutbypass(codec, rx_priv, interp_idx,
  1200. event);
  1201. rx_macro_config_compander(codec, rx_priv,
  1202. interp_idx, event);
  1203. }
  1204. rx_priv->main_clk_users[interp_idx]++;
  1205. }
  1206. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1207. rx_priv->main_clk_users[interp_idx]--;
  1208. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  1209. rx_priv->main_clk_users[interp_idx] = 0;
  1210. rx_macro_config_compander(codec, rx_priv,
  1211. interp_idx, event);
  1212. rx_macro_hphdelay_lutbypass(codec, rx_priv, interp_idx,
  1213. event);
  1214. rx_macro_hd2_control(codec, interp_idx, event);
  1215. rx_macro_idle_detect_control(codec, rx_priv,
  1216. interp_idx, event);
  1217. /* Clk Disable */
  1218. snd_soc_update_bits(codec, main_reg, 0x20, 0x00);
  1219. /* Reset enable and disable */
  1220. snd_soc_update_bits(codec, main_reg, 0x40, 0x40);
  1221. snd_soc_update_bits(codec, main_reg, 0x40, 0x00);
  1222. /* Reset rate to 48K*/
  1223. snd_soc_update_bits(codec, main_reg, 0x0F, 0x04);
  1224. }
  1225. }
  1226. dev_dbg(codec->dev, "%s event %d main_clk_users %d\n",
  1227. __func__, event, rx_priv->main_clk_users[interp_idx]);
  1228. return rx_priv->main_clk_users[interp_idx];
  1229. }
  1230. static int rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  1231. struct snd_kcontrol *kcontrol, int event)
  1232. {
  1233. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1234. u16 sidetone_reg = 0;
  1235. dev_dbg(codec->dev, "%s %d %d\n", __func__, event, w->shift);
  1236. sidetone_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG1 +
  1237. RX_MACRO_RX_PATH_OFFSET * (w->shift);
  1238. switch (event) {
  1239. case SND_SOC_DAPM_PRE_PMU:
  1240. rx_macro_enable_interp_clk(codec, event, w->shift);
  1241. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x10);
  1242. break;
  1243. case SND_SOC_DAPM_POST_PMD:
  1244. snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x00);
  1245. rx_macro_enable_interp_clk(codec, event, w->shift);
  1246. break;
  1247. default:
  1248. break;
  1249. };
  1250. return 0;
  1251. }
  1252. static void rx_macro_restore_iir_coeff(struct rx_macro_priv *rx_priv, int iir_idx,
  1253. int band_idx)
  1254. {
  1255. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  1256. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1257. regmap_write(regmap,
  1258. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1259. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  1260. reg_add = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  1261. /* 5 coefficients per band and 4 writes per coefficient */
  1262. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  1263. coeff_idx++) {
  1264. /* Four 8 bit values(one 32 bit) per coefficient */
  1265. regmap_write(regmap, reg_add,
  1266. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1267. regmap_write(regmap, reg_add,
  1268. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1269. regmap_write(regmap, reg_add,
  1270. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1271. regmap_write(regmap, reg_add,
  1272. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  1273. }
  1274. }
  1275. static int rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  1276. struct snd_ctl_elem_value *ucontrol)
  1277. {
  1278. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1279. int iir_idx = ((struct soc_multi_mixer_control *)
  1280. kcontrol->private_value)->reg;
  1281. int band_idx = ((struct soc_multi_mixer_control *)
  1282. kcontrol->private_value)->shift;
  1283. /* IIR filter band registers are at integer multiples of 0x80 */
  1284. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  1285. ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
  1286. (1 << band_idx)) != 0;
  1287. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1288. iir_idx, band_idx,
  1289. (uint32_t)ucontrol->value.integer.value[0]);
  1290. return 0;
  1291. }
  1292. static int rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  1293. struct snd_ctl_elem_value *ucontrol)
  1294. {
  1295. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1296. int iir_idx = ((struct soc_multi_mixer_control *)
  1297. kcontrol->private_value)->reg;
  1298. int band_idx = ((struct soc_multi_mixer_control *)
  1299. kcontrol->private_value)->shift;
  1300. bool iir_band_en_status = 0;
  1301. int value = ucontrol->value.integer.value[0];
  1302. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  1303. struct device *rx_dev = NULL;
  1304. struct rx_macro_priv *rx_priv = NULL;
  1305. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1306. return -EINVAL;
  1307. rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  1308. /* Mask first 5 bits, 6-8 are reserved */
  1309. snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
  1310. (value << band_idx));
  1311. iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
  1312. (1 << band_idx)) != 0);
  1313. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1314. iir_idx, band_idx, iir_band_en_status);
  1315. return 0;
  1316. }
  1317. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  1318. int iir_idx, int band_idx,
  1319. int coeff_idx)
  1320. {
  1321. uint32_t value = 0;
  1322. /* Address does not automatically update if reading */
  1323. snd_soc_write(codec,
  1324. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1325. ((band_idx * BAND_MAX + coeff_idx)
  1326. * sizeof(uint32_t)) & 0x7F);
  1327. value |= snd_soc_read(codec,
  1328. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  1329. snd_soc_write(codec,
  1330. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1331. ((band_idx * BAND_MAX + coeff_idx)
  1332. * sizeof(uint32_t) + 1) & 0x7F);
  1333. value |= (snd_soc_read(codec,
  1334. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1335. 0x80 * iir_idx)) << 8);
  1336. snd_soc_write(codec,
  1337. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1338. ((band_idx * BAND_MAX + coeff_idx)
  1339. * sizeof(uint32_t) + 2) & 0x7F);
  1340. value |= (snd_soc_read(codec,
  1341. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1342. 0x80 * iir_idx)) << 16);
  1343. snd_soc_write(codec,
  1344. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  1345. ((band_idx * BAND_MAX + coeff_idx)
  1346. * sizeof(uint32_t) + 3) & 0x7F);
  1347. /* Mask bits top 2 bits since they are reserved */
  1348. value |= ((snd_soc_read(codec,
  1349. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  1350. 16 * iir_idx)) & 0x3F) << 24);
  1351. return value;
  1352. }
  1353. static int rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  1354. struct snd_ctl_elem_value *ucontrol)
  1355. {
  1356. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1357. int iir_idx = ((struct soc_multi_mixer_control *)
  1358. kcontrol->private_value)->reg;
  1359. int band_idx = ((struct soc_multi_mixer_control *)
  1360. kcontrol->private_value)->shift;
  1361. ucontrol->value.integer.value[0] =
  1362. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  1363. ucontrol->value.integer.value[1] =
  1364. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  1365. ucontrol->value.integer.value[2] =
  1366. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  1367. ucontrol->value.integer.value[3] =
  1368. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  1369. ucontrol->value.integer.value[4] =
  1370. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  1371. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  1372. "%s: IIR #%d band #%d b1 = 0x%x\n"
  1373. "%s: IIR #%d band #%d b2 = 0x%x\n"
  1374. "%s: IIR #%d band #%d a1 = 0x%x\n"
  1375. "%s: IIR #%d band #%d a2 = 0x%x\n",
  1376. __func__, iir_idx, band_idx,
  1377. (uint32_t)ucontrol->value.integer.value[0],
  1378. __func__, iir_idx, band_idx,
  1379. (uint32_t)ucontrol->value.integer.value[1],
  1380. __func__, iir_idx, band_idx,
  1381. (uint32_t)ucontrol->value.integer.value[2],
  1382. __func__, iir_idx, band_idx,
  1383. (uint32_t)ucontrol->value.integer.value[3],
  1384. __func__, iir_idx, band_idx,
  1385. (uint32_t)ucontrol->value.integer.value[4]);
  1386. return 0;
  1387. }
  1388. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  1389. int iir_idx, int band_idx,
  1390. uint32_t value)
  1391. {
  1392. snd_soc_write(codec,
  1393. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1394. (value & 0xFF));
  1395. snd_soc_write(codec,
  1396. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1397. (value >> 8) & 0xFF);
  1398. snd_soc_write(codec,
  1399. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1400. (value >> 16) & 0xFF);
  1401. /* Mask top 2 bits, 7-8 are reserved */
  1402. snd_soc_write(codec,
  1403. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  1404. (value >> 24) & 0x3F);
  1405. }
  1406. static int rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  1407. struct snd_ctl_elem_value *ucontrol)
  1408. {
  1409. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1410. int iir_idx = ((struct soc_multi_mixer_control *)
  1411. kcontrol->private_value)->reg;
  1412. int band_idx = ((struct soc_multi_mixer_control *)
  1413. kcontrol->private_value)->shift;
  1414. int coeff_idx, idx = 0;
  1415. struct device *rx_dev = NULL;
  1416. struct rx_macro_priv *rx_priv = NULL;
  1417. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  1418. return -EINVAL;
  1419. /*
  1420. * Mask top bit it is reserved
  1421. * Updates addr automatically for each B2 write
  1422. */
  1423. snd_soc_write(codec,
  1424. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  1425. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  1426. /* Store the coefficients in sidetone coeff array */
  1427. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  1428. coeff_idx++) {
  1429. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  1430. set_iir_band_coeff(codec, iir_idx, band_idx, value);
  1431. /* Four 8 bit values(one 32 bit) per coefficient */
  1432. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1433. (value & 0xFF);
  1434. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1435. (value >> 8) & 0xFF;
  1436. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1437. (value >> 16) & 0xFF;
  1438. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  1439. (value >> 24) & 0xFF;
  1440. }
  1441. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  1442. "%s: IIR #%d band #%d b1 = 0x%x\n"
  1443. "%s: IIR #%d band #%d b2 = 0x%x\n"
  1444. "%s: IIR #%d band #%d a1 = 0x%x\n"
  1445. "%s: IIR #%d band #%d a2 = 0x%x\n",
  1446. __func__, iir_idx, band_idx,
  1447. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  1448. __func__, iir_idx, band_idx,
  1449. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  1450. __func__, iir_idx, band_idx,
  1451. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  1452. __func__, iir_idx, band_idx,
  1453. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  1454. __func__, iir_idx, band_idx,
  1455. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  1456. return 0;
  1457. }
  1458. static int rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  1459. struct snd_kcontrol *kcontrol, int event)
  1460. {
  1461. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1462. dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
  1463. switch (event) {
  1464. case SND_SOC_DAPM_POST_PMU: /* fall through */
  1465. case SND_SOC_DAPM_PRE_PMD:
  1466. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  1467. snd_soc_write(codec,
  1468. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  1469. snd_soc_read(codec,
  1470. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  1471. snd_soc_write(codec,
  1472. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  1473. snd_soc_read(codec,
  1474. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  1475. snd_soc_write(codec,
  1476. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  1477. snd_soc_read(codec,
  1478. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  1479. snd_soc_write(codec,
  1480. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  1481. snd_soc_read(codec,
  1482. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  1483. } else {
  1484. snd_soc_write(codec,
  1485. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  1486. snd_soc_read(codec,
  1487. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  1488. snd_soc_write(codec,
  1489. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  1490. snd_soc_read(codec,
  1491. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  1492. snd_soc_write(codec,
  1493. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  1494. snd_soc_read(codec,
  1495. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  1496. snd_soc_write(codec,
  1497. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  1498. snd_soc_read(codec,
  1499. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  1500. }
  1501. break;
  1502. }
  1503. return 0;
  1504. }
  1505. static const struct snd_kcontrol_new rx_macro_snd_controls[] = {
  1506. SOC_SINGLE_SX_TLV("RX_RX0 Digital Volume",
  1507. BOLERO_CDC_RX_RX0_RX_VOL_CTL,
  1508. 0, -84, 40, digital_gain),
  1509. SOC_SINGLE_SX_TLV("RX_RX1 Digital Volume",
  1510. BOLERO_CDC_RX_RX1_RX_VOL_CTL,
  1511. 0, -84, 40, digital_gain),
  1512. SOC_SINGLE_SX_TLV("RX_RX2 Digital Volume",
  1513. BOLERO_CDC_RX_RX2_RX_VOL_CTL,
  1514. 0, -84, 40, digital_gain),
  1515. SOC_SINGLE_SX_TLV("RX_RX0 Mix Digital Volume",
  1516. BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  1517. SOC_SINGLE_SX_TLV("RX_RX1 Mix Digital Volume",
  1518. BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  1519. SOC_SINGLE_SX_TLV("RX_RX2 Mix Digital Volume",
  1520. BOLERO_CDC_RX_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  1521. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, RX_MACRO_COMP1, 1, 0,
  1522. rx_macro_get_compander, rx_macro_set_compander),
  1523. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, RX_MACRO_COMP2, 1, 0,
  1524. rx_macro_get_compander, rx_macro_set_compander),
  1525. SOC_ENUM_EXT("RX_Native", rx_macro_native_enum, rx_macro_get_native,
  1526. rx_macro_put_native),
  1527. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  1528. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
  1529. digital_gain),
  1530. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  1531. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
  1532. digital_gain),
  1533. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  1534. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
  1535. digital_gain),
  1536. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  1537. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
  1538. digital_gain),
  1539. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  1540. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
  1541. digital_gain),
  1542. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  1543. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
  1544. digital_gain),
  1545. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  1546. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
  1547. digital_gain),
  1548. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  1549. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
  1550. digital_gain),
  1551. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  1552. rx_macro_iir_enable_audio_mixer_get,
  1553. rx_macro_iir_enable_audio_mixer_put),
  1554. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  1555. rx_macro_iir_enable_audio_mixer_get,
  1556. rx_macro_iir_enable_audio_mixer_put),
  1557. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  1558. rx_macro_iir_enable_audio_mixer_get,
  1559. rx_macro_iir_enable_audio_mixer_put),
  1560. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  1561. rx_macro_iir_enable_audio_mixer_get,
  1562. rx_macro_iir_enable_audio_mixer_put),
  1563. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  1564. rx_macro_iir_enable_audio_mixer_get,
  1565. rx_macro_iir_enable_audio_mixer_put),
  1566. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  1567. rx_macro_iir_enable_audio_mixer_get,
  1568. rx_macro_iir_enable_audio_mixer_put),
  1569. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  1570. rx_macro_iir_enable_audio_mixer_get,
  1571. rx_macro_iir_enable_audio_mixer_put),
  1572. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  1573. rx_macro_iir_enable_audio_mixer_get,
  1574. rx_macro_iir_enable_audio_mixer_put),
  1575. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  1576. rx_macro_iir_enable_audio_mixer_get,
  1577. rx_macro_iir_enable_audio_mixer_put),
  1578. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  1579. rx_macro_iir_enable_audio_mixer_get,
  1580. rx_macro_iir_enable_audio_mixer_put),
  1581. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  1582. rx_macro_iir_band_audio_mixer_get,
  1583. rx_macro_iir_band_audio_mixer_put),
  1584. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  1585. rx_macro_iir_band_audio_mixer_get,
  1586. rx_macro_iir_band_audio_mixer_put),
  1587. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  1588. rx_macro_iir_band_audio_mixer_get,
  1589. rx_macro_iir_band_audio_mixer_put),
  1590. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  1591. rx_macro_iir_band_audio_mixer_get,
  1592. rx_macro_iir_band_audio_mixer_put),
  1593. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  1594. rx_macro_iir_band_audio_mixer_get,
  1595. rx_macro_iir_band_audio_mixer_put),
  1596. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  1597. rx_macro_iir_band_audio_mixer_get,
  1598. rx_macro_iir_band_audio_mixer_put),
  1599. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  1600. rx_macro_iir_band_audio_mixer_get,
  1601. rx_macro_iir_band_audio_mixer_put),
  1602. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  1603. rx_macro_iir_band_audio_mixer_get,
  1604. rx_macro_iir_band_audio_mixer_put),
  1605. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  1606. rx_macro_iir_band_audio_mixer_get,
  1607. rx_macro_iir_band_audio_mixer_put),
  1608. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  1609. rx_macro_iir_band_audio_mixer_get,
  1610. rx_macro_iir_band_audio_mixer_put),
  1611. };
  1612. static const struct snd_soc_dapm_widget rx_macro_dapm_widgets[] = {
  1613. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  1614. SND_SOC_NOPM, 0, 0),
  1615. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  1616. SND_SOC_NOPM, 0, 0),
  1617. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  1618. SND_SOC_NOPM, 0, 0),
  1619. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  1620. SND_SOC_NOPM, 0, 0),
  1621. RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", RX_MACRO_RX0, rx_macro_rx0),
  1622. RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", RX_MACRO_RX1, rx_macro_rx1),
  1623. RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", RX_MACRO_RX2, rx_macro_rx2),
  1624. RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", RX_MACRO_RX3, rx_macro_rx3),
  1625. RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", RX_MACRO_RX4, rx_macro_rx4),
  1626. RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", RX_MACRO_RX5, rx_macro_rx5),
  1627. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1628. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1629. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1630. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1631. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1632. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  1633. RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  1634. RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  1635. RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  1636. RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  1637. RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  1638. RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  1639. RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  1640. RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  1641. SND_SOC_DAPM_MIXER_E("IIR0", BOLERO_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  1642. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  1643. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1644. SND_SOC_DAPM_MIXER_E("IIR1", BOLERO_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  1645. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  1646. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1647. SND_SOC_DAPM_MIXER("SRC0", BOLERO_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  1648. 4, 0, NULL, 0),
  1649. SND_SOC_DAPM_MIXER("SRC1", BOLERO_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  1650. 4, 0, NULL, 0),
  1651. RX_MACRO_DAPM_MUX("RX MIX TX0 MUX", 0, rx_mix_tx0),
  1652. RX_MACRO_DAPM_MUX("RX MIX TX1 MUX", 0, rx_mix_tx1),
  1653. RX_MACRO_DAPM_MUX("RX MIX TX2 MUX", 0, rx_mix_tx2),
  1654. RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  1655. RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  1656. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  1657. &rx_int0_2_mux, rx_macro_enable_mix_path,
  1658. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1659. SND_SOC_DAPM_POST_PMD),
  1660. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  1661. &rx_int1_2_mux, rx_macro_enable_mix_path,
  1662. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1663. SND_SOC_DAPM_POST_PMD),
  1664. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  1665. &rx_int2_2_mux, rx_macro_enable_mix_path,
  1666. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1667. SND_SOC_DAPM_POST_PMD),
  1668. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  1669. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  1670. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  1671. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  1672. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  1673. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  1674. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  1675. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  1676. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  1677. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  1678. &rx_int0_1_interp_mux, rx_macro_enable_main_path,
  1679. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1680. SND_SOC_DAPM_POST_PMD),
  1681. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  1682. &rx_int1_1_interp_mux, rx_macro_enable_main_path,
  1683. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1684. SND_SOC_DAPM_POST_PMD),
  1685. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  1686. &rx_int2_1_interp_mux, rx_macro_enable_main_path,
  1687. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1688. SND_SOC_DAPM_POST_PMD),
  1689. RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  1690. RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  1691. RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  1692. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1693. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1694. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1695. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1696. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1697. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1698. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  1699. 0, &rx_int0_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  1700. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1701. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  1702. 0, &rx_int1_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  1703. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1704. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  1705. 0, &rx_int2_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  1706. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1707. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1708. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1709. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1710. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  1711. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  1712. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  1713. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  1714. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  1715. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  1716. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  1717. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1718. rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1719. };
  1720. static const struct snd_soc_dapm_route rx_audio_map[] = {
  1721. {"RX AIF1 PB", NULL, "RX_MCLK"},
  1722. {"RX AIF2 PB", NULL, "RX_MCLK"},
  1723. {"RX AIF3 PB", NULL, "RX_MCLK"},
  1724. {"RX AIF4 PB", NULL, "RX_MCLK"},
  1725. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  1726. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  1727. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  1728. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  1729. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  1730. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  1731. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  1732. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  1733. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  1734. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  1735. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  1736. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  1737. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  1738. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  1739. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  1740. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  1741. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  1742. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  1743. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  1744. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  1745. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  1746. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  1747. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  1748. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  1749. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  1750. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  1751. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  1752. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  1753. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  1754. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  1755. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  1756. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  1757. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  1758. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  1759. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  1760. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  1761. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  1762. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  1763. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  1764. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  1765. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  1766. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  1767. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  1768. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  1769. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  1770. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  1771. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  1772. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  1773. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  1774. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  1775. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  1776. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  1777. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  1778. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  1779. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  1780. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  1781. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  1782. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  1783. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  1784. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  1785. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  1786. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  1787. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  1788. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  1789. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  1790. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  1791. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  1792. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  1793. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  1794. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  1795. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  1796. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  1797. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  1798. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  1799. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  1800. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  1801. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  1802. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  1803. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  1804. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  1805. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  1806. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  1807. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  1808. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  1809. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  1810. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  1811. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  1812. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  1813. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  1814. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  1815. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  1816. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  1817. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  1818. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  1819. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  1820. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  1821. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  1822. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  1823. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  1824. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  1825. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  1826. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  1827. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  1828. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  1829. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  1830. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  1831. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  1832. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  1833. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  1834. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  1835. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  1836. /* Mixing path INT0 */
  1837. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  1838. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  1839. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  1840. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  1841. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  1842. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  1843. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  1844. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  1845. /* Mixing path INT1 */
  1846. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  1847. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  1848. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  1849. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  1850. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  1851. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  1852. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  1853. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  1854. /* Mixing path INT2 */
  1855. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  1856. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  1857. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  1858. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  1859. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  1860. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  1861. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  1862. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  1863. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  1864. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  1865. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  1866. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  1867. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  1868. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  1869. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  1870. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  1871. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  1872. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  1873. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  1874. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  1875. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  1876. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  1877. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  1878. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  1879. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  1880. {"IIR0", NULL, "IIR0 INP0 MUX"},
  1881. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  1882. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  1883. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  1884. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  1885. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  1886. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  1887. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  1888. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  1889. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  1890. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  1891. {"IIR0", NULL, "IIR0 INP1 MUX"},
  1892. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  1893. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  1894. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  1895. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  1896. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  1897. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  1898. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  1899. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  1900. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  1901. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  1902. {"IIR0", NULL, "IIR0 INP2 MUX"},
  1903. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  1904. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  1905. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  1906. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  1907. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  1908. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  1909. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  1910. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  1911. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  1912. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  1913. {"IIR0", NULL, "IIR0 INP3 MUX"},
  1914. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  1915. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  1916. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  1917. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  1918. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  1919. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  1920. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  1921. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  1922. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  1923. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  1924. {"IIR1", NULL, "IIR1 INP0 MUX"},
  1925. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  1926. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  1927. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  1928. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  1929. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  1930. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  1931. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  1932. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  1933. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  1934. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  1935. {"IIR1", NULL, "IIR1 INP1 MUX"},
  1936. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  1937. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  1938. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  1939. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  1940. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  1941. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  1942. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  1943. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  1944. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  1945. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  1946. {"IIR1", NULL, "IIR1 INP2 MUX"},
  1947. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  1948. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  1949. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  1950. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  1951. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  1952. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  1953. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  1954. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  1955. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  1956. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  1957. {"IIR1", NULL, "IIR1 INP3 MUX"},
  1958. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  1959. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  1960. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  1961. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  1962. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  1963. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  1964. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  1965. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  1966. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  1967. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  1968. {"SRC0", NULL, "IIR0"},
  1969. {"SRC1", NULL, "IIR1"},
  1970. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  1971. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  1972. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  1973. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  1974. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  1975. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  1976. };
  1977. static int rx_swrm_clock(void *handle, bool enable)
  1978. {
  1979. struct rx_macro_priv *rx_priv = (struct rx_macro_priv *) handle;
  1980. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1981. int ret = 0;
  1982. mutex_lock(&rx_priv->swr_clk_lock);
  1983. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  1984. __func__, (enable ? "enable" : "disable"));
  1985. if (enable) {
  1986. if (rx_priv->swr_clk_users == 0) {
  1987. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  1988. if (ret < 0) {
  1989. dev_err(rx_priv->dev,
  1990. "%s: rx request clock enable failed\n",
  1991. __func__);
  1992. goto exit;
  1993. }
  1994. regmap_update_bits(regmap,
  1995. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  1996. 0x01, 0x01);
  1997. regmap_update_bits(regmap,
  1998. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  1999. 0x1C, 0x0C);
  2000. msm_cdc_pinctrl_select_active_state(
  2001. rx_priv->rx_swr_gpio_p);
  2002. }
  2003. rx_priv->swr_clk_users++;
  2004. } else {
  2005. if (rx_priv->swr_clk_users <= 0) {
  2006. dev_err(rx_priv->dev,
  2007. "%s: rx swrm clock users already reset\n",
  2008. __func__);
  2009. rx_priv->swr_clk_users = 0;
  2010. goto exit;
  2011. }
  2012. rx_priv->swr_clk_users--;
  2013. if (rx_priv->swr_clk_users == 0) {
  2014. regmap_update_bits(regmap,
  2015. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2016. 0x01, 0x00);
  2017. msm_cdc_pinctrl_select_sleep_state(
  2018. rx_priv->rx_swr_gpio_p);
  2019. rx_macro_mclk_enable(rx_priv, 0, true);
  2020. }
  2021. }
  2022. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  2023. __func__, rx_priv->swr_clk_users);
  2024. exit:
  2025. mutex_unlock(&rx_priv->swr_clk_lock);
  2026. return ret;
  2027. }
  2028. static int rx_macro_init(struct snd_soc_codec *codec)
  2029. {
  2030. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  2031. int ret = 0;
  2032. struct device *rx_dev = NULL;
  2033. struct rx_macro_priv *rx_priv = NULL;
  2034. rx_dev = bolero_get_device_ptr(codec->dev, RX_MACRO);
  2035. if (!rx_dev) {
  2036. dev_err(codec->dev,
  2037. "%s: null device for macro!\n", __func__);
  2038. return -EINVAL;
  2039. }
  2040. rx_priv = dev_get_drvdata(rx_dev);
  2041. if (!rx_priv) {
  2042. dev_err(codec->dev,
  2043. "%s: priv is null for macro!\n", __func__);
  2044. return -EINVAL;
  2045. }
  2046. ret = snd_soc_dapm_new_controls(dapm, rx_macro_dapm_widgets,
  2047. ARRAY_SIZE(rx_macro_dapm_widgets));
  2048. if (ret < 0) {
  2049. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  2050. return ret;
  2051. }
  2052. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  2053. ARRAY_SIZE(rx_audio_map));
  2054. if (ret < 0) {
  2055. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  2056. return ret;
  2057. }
  2058. ret = snd_soc_dapm_new_widgets(dapm->card);
  2059. if (ret < 0) {
  2060. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  2061. return ret;
  2062. }
  2063. ret = snd_soc_add_codec_controls(codec, rx_macro_snd_controls,
  2064. ARRAY_SIZE(rx_macro_snd_controls));
  2065. if (ret < 0) {
  2066. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  2067. return ret;
  2068. }
  2069. rx_priv->codec = codec;
  2070. return 0;
  2071. }
  2072. static int rx_macro_deinit(struct snd_soc_codec *codec)
  2073. {
  2074. struct device *rx_dev = NULL;
  2075. struct rx_macro_priv *rx_priv = NULL;
  2076. if (!rx_macro_get_data(codec, &rx_dev, &rx_priv, __func__))
  2077. return -EINVAL;
  2078. rx_priv->codec = NULL;
  2079. return 0;
  2080. }
  2081. static void rx_macro_add_child_devices(struct work_struct *work)
  2082. {
  2083. struct rx_macro_priv *rx_priv = NULL;
  2084. struct platform_device *pdev = NULL;
  2085. struct device_node *node = NULL;
  2086. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2087. int ret = 0;
  2088. u16 count = 0, ctrl_num = 0;
  2089. struct rx_swr_ctrl_platform_data *platdata = NULL;
  2090. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  2091. bool rx_swr_master_node = false;
  2092. rx_priv = container_of(work, struct rx_macro_priv,
  2093. rx_macro_add_child_devices_work);
  2094. if (!rx_priv) {
  2095. pr_err("%s: Memory for rx_priv does not exist\n",
  2096. __func__);
  2097. return;
  2098. }
  2099. if (!rx_priv->dev) {
  2100. pr_err("%s: RX device does not exist\n", __func__);
  2101. return;
  2102. }
  2103. if(!rx_priv->dev->of_node) {
  2104. dev_err(rx_priv->dev,
  2105. "%s: DT node for RX dev does not exist\n", __func__);
  2106. return;
  2107. }
  2108. platdata = &rx_priv->swr_plat_data;
  2109. rx_priv->child_count = 0;
  2110. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  2111. rx_swr_master_node = false;
  2112. if (strnstr(node->name, "rx_swr_master",
  2113. strlen("rx_swr_master")) != NULL)
  2114. rx_swr_master_node = true;
  2115. if(rx_swr_master_node)
  2116. strlcpy(plat_dev_name, "rx_swr_ctrl",
  2117. (RX_SWR_STRING_LEN - 1));
  2118. else
  2119. strlcpy(plat_dev_name, node->name,
  2120. (RX_SWR_STRING_LEN - 1));
  2121. pdev = platform_device_alloc(plat_dev_name, -1);
  2122. if (!pdev) {
  2123. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  2124. __func__);
  2125. ret = -ENOMEM;
  2126. goto err;
  2127. }
  2128. pdev->dev.parent = rx_priv->dev;
  2129. pdev->dev.of_node = node;
  2130. if (rx_swr_master_node) {
  2131. ret = platform_device_add_data(pdev, platdata,
  2132. sizeof(*platdata));
  2133. if (ret) {
  2134. dev_err(&pdev->dev,
  2135. "%s: cannot add plat data ctrl:%d\n",
  2136. __func__, ctrl_num);
  2137. goto fail_pdev_add;
  2138. }
  2139. }
  2140. ret = platform_device_add(pdev);
  2141. if (ret) {
  2142. dev_err(&pdev->dev,
  2143. "%s: Cannot add platform device\n",
  2144. __func__);
  2145. goto fail_pdev_add;
  2146. }
  2147. if (rx_swr_master_node) {
  2148. temp = krealloc(swr_ctrl_data,
  2149. (ctrl_num + 1) * sizeof(
  2150. struct rx_swr_ctrl_data),
  2151. GFP_KERNEL);
  2152. if (!temp) {
  2153. ret = -ENOMEM;
  2154. goto fail_pdev_add;
  2155. }
  2156. swr_ctrl_data = temp;
  2157. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  2158. ctrl_num++;
  2159. dev_dbg(&pdev->dev,
  2160. "%s: Added soundwire ctrl device(s)\n",
  2161. __func__);
  2162. rx_priv->swr_ctrl_data = swr_ctrl_data;
  2163. }
  2164. if (rx_priv->child_count < RX_MACRO_CHILD_DEVICES_MAX)
  2165. rx_priv->pdev_child_devices[
  2166. rx_priv->child_count++] = pdev;
  2167. else
  2168. goto err;
  2169. }
  2170. return;
  2171. fail_pdev_add:
  2172. for (count = 0; count < rx_priv->child_count; count++)
  2173. platform_device_put(rx_priv->pdev_child_devices[count]);
  2174. err:
  2175. return;
  2176. }
  2177. static void rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  2178. {
  2179. memset(ops, 0, sizeof(struct macro_ops));
  2180. ops->init = rx_macro_init;
  2181. ops->exit = rx_macro_deinit;
  2182. ops->io_base = rx_io_base;
  2183. ops->dai_ptr = rx_macro_dai;
  2184. ops->num_dais = ARRAY_SIZE(rx_macro_dai);
  2185. ops->mclk_fn = rx_macro_mclk_ctrl;
  2186. }
  2187. static int rx_macro_probe(struct platform_device *pdev)
  2188. {
  2189. struct macro_ops ops = {0};
  2190. struct rx_macro_priv *rx_priv = NULL;
  2191. u32 rx_base_addr = 0, muxsel = 0;
  2192. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  2193. int ret = 0;
  2194. struct clk *rx_core_clk = NULL, *rx_npl_clk = NULL;
  2195. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct rx_macro_priv),
  2196. GFP_KERNEL);
  2197. if (!rx_priv)
  2198. return -ENOMEM;
  2199. rx_priv->dev = &pdev->dev;
  2200. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2201. &rx_base_addr);
  2202. if (ret) {
  2203. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2204. __func__, "reg");
  2205. return ret;
  2206. }
  2207. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  2208. &muxsel);
  2209. if (ret) {
  2210. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2211. __func__, "reg");
  2212. return ret;
  2213. }
  2214. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2215. "qcom,rx-swr-gpios", 0);
  2216. if (!rx_priv->rx_swr_gpio_p) {
  2217. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2218. __func__);
  2219. return -EINVAL;
  2220. }
  2221. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  2222. RX_MACRO_MAX_OFFSET);
  2223. if (!rx_io_base) {
  2224. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2225. return -ENOMEM;
  2226. }
  2227. rx_priv->rx_io_base = rx_io_base;
  2228. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  2229. if (!muxsel_io) {
  2230. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  2231. __func__);
  2232. return -ENOMEM;
  2233. }
  2234. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  2235. INIT_WORK(&rx_priv->rx_macro_add_child_devices_work,
  2236. rx_macro_add_child_devices);
  2237. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  2238. rx_priv->swr_plat_data.read = NULL;
  2239. rx_priv->swr_plat_data.write = NULL;
  2240. rx_priv->swr_plat_data.bulk_write = NULL;
  2241. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  2242. rx_priv->swr_plat_data.handle_irq = NULL;
  2243. /* Register MCLK for rx macro */
  2244. rx_core_clk = devm_clk_get(&pdev->dev, "rx_core_clk");
  2245. if (IS_ERR(rx_core_clk)) {
  2246. ret = PTR_ERR(rx_core_clk);
  2247. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  2248. __func__, "rx_core_clk", ret);
  2249. return ret;
  2250. }
  2251. rx_priv->rx_core_clk = rx_core_clk;
  2252. /* Register npl clk for soundwire */
  2253. rx_npl_clk = devm_clk_get(&pdev->dev, "rx_npl_clk");
  2254. if (IS_ERR(rx_npl_clk)) {
  2255. ret = PTR_ERR(rx_npl_clk);
  2256. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  2257. __func__, "rx_npl_clk", ret);
  2258. return ret;
  2259. }
  2260. rx_priv->rx_npl_clk = rx_npl_clk;
  2261. dev_set_drvdata(&pdev->dev, rx_priv);
  2262. mutex_init(&rx_priv->mclk_lock);
  2263. mutex_init(&rx_priv->swr_clk_lock);
  2264. rx_macro_init_ops(&ops, rx_io_base);
  2265. ret = bolero_register_macro(&pdev->dev, RX_MACRO, &ops);
  2266. if (ret) {
  2267. dev_err(&pdev->dev,
  2268. "%s: register macro failed\n", __func__);
  2269. goto err_reg_macro;
  2270. }
  2271. schedule_work(&rx_priv->rx_macro_add_child_devices_work);
  2272. return 0;
  2273. err_reg_macro:
  2274. mutex_destroy(&rx_priv->mclk_lock);
  2275. mutex_destroy(&rx_priv->swr_clk_lock);
  2276. return ret;
  2277. }
  2278. static int rx_macro_remove(struct platform_device *pdev)
  2279. {
  2280. struct rx_macro_priv *rx_priv = NULL;
  2281. u16 count = 0;
  2282. rx_priv = dev_get_drvdata(&pdev->dev);
  2283. if (!rx_priv)
  2284. return -EINVAL;
  2285. for (count = 0; count < rx_priv->child_count &&
  2286. count < RX_MACRO_CHILD_DEVICES_MAX; count++)
  2287. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  2288. bolero_unregister_macro(&pdev->dev, RX_MACRO);
  2289. mutex_destroy(&rx_priv->mclk_lock);
  2290. mutex_destroy(&rx_priv->swr_clk_lock);
  2291. kfree(rx_priv->swr_ctrl_data);
  2292. return 0;
  2293. }
  2294. static const struct of_device_id rx_macro_dt_match[] = {
  2295. {.compatible = "qcom,rx-macro"},
  2296. {}
  2297. };
  2298. static struct platform_driver rx_macro_driver = {
  2299. .driver = {
  2300. .name = "rx_macro",
  2301. .owner = THIS_MODULE,
  2302. .of_match_table = rx_macro_dt_match,
  2303. },
  2304. .probe = rx_macro_probe,
  2305. .remove = rx_macro_remove,
  2306. };
  2307. module_platform_driver(rx_macro_driver);
  2308. MODULE_DESCRIPTION("RX macro driver");
  2309. MODULE_LICENSE("GPL v2");