dsi_catalog.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "msm-dsi-catalog:[%s] " fmt, __func__
  6. #include <linux/errno.h>
  7. #include "dsi_catalog.h"
  8. /**
  9. * dsi_catalog_cmn_init() - catalog init for dsi controller v1.4
  10. */
  11. static void dsi_catalog_cmn_init(struct dsi_ctrl_hw *ctrl,
  12. enum dsi_ctrl_version version)
  13. {
  14. /* common functions */
  15. ctrl->ops.host_setup = dsi_ctrl_hw_cmn_host_setup;
  16. ctrl->ops.video_engine_en = dsi_ctrl_hw_cmn_video_engine_en;
  17. ctrl->ops.video_engine_setup = dsi_ctrl_hw_cmn_video_engine_setup;
  18. ctrl->ops.set_video_timing = dsi_ctrl_hw_cmn_set_video_timing;
  19. ctrl->ops.set_timing_db = dsi_ctrl_hw_cmn_set_timing_db;
  20. ctrl->ops.cmd_engine_setup = dsi_ctrl_hw_cmn_cmd_engine_setup;
  21. ctrl->ops.setup_cmd_stream = dsi_ctrl_hw_cmn_setup_cmd_stream;
  22. ctrl->ops.ctrl_en = dsi_ctrl_hw_cmn_ctrl_en;
  23. ctrl->ops.cmd_engine_en = dsi_ctrl_hw_cmn_cmd_engine_en;
  24. ctrl->ops.phy_sw_reset = dsi_ctrl_hw_cmn_phy_sw_reset;
  25. ctrl->ops.soft_reset = dsi_ctrl_hw_cmn_soft_reset;
  26. ctrl->ops.kickoff_command = dsi_ctrl_hw_cmn_kickoff_command;
  27. ctrl->ops.kickoff_fifo_command = dsi_ctrl_hw_cmn_kickoff_fifo_command;
  28. ctrl->ops.reset_cmd_fifo = dsi_ctrl_hw_cmn_reset_cmd_fifo;
  29. ctrl->ops.trigger_command_dma = dsi_ctrl_hw_cmn_trigger_command_dma;
  30. ctrl->ops.get_interrupt_status = dsi_ctrl_hw_cmn_get_interrupt_status;
  31. ctrl->ops.get_error_status = dsi_ctrl_hw_cmn_get_error_status;
  32. ctrl->ops.clear_error_status = dsi_ctrl_hw_cmn_clear_error_status;
  33. ctrl->ops.clear_interrupt_status =
  34. dsi_ctrl_hw_cmn_clear_interrupt_status;
  35. ctrl->ops.enable_status_interrupts =
  36. dsi_ctrl_hw_cmn_enable_status_interrupts;
  37. ctrl->ops.enable_error_interrupts =
  38. dsi_ctrl_hw_cmn_enable_error_interrupts;
  39. ctrl->ops.video_test_pattern_setup =
  40. dsi_ctrl_hw_cmn_video_test_pattern_setup;
  41. ctrl->ops.cmd_test_pattern_setup =
  42. dsi_ctrl_hw_cmn_cmd_test_pattern_setup;
  43. ctrl->ops.test_pattern_enable = dsi_ctrl_hw_cmn_test_pattern_enable;
  44. ctrl->ops.trigger_cmd_test_pattern =
  45. dsi_ctrl_hw_cmn_trigger_cmd_test_pattern;
  46. ctrl->ops.clear_phy0_ln_err = dsi_ctrl_hw_dln0_phy_err;
  47. ctrl->ops.phy_reset_config = dsi_ctrl_hw_cmn_phy_reset_config;
  48. ctrl->ops.setup_misr = dsi_ctrl_hw_cmn_setup_misr;
  49. ctrl->ops.collect_misr = dsi_ctrl_hw_cmn_collect_misr;
  50. ctrl->ops.debug_bus = dsi_ctrl_hw_cmn_debug_bus;
  51. ctrl->ops.get_cmd_read_data = dsi_ctrl_hw_cmn_get_cmd_read_data;
  52. ctrl->ops.clear_rdbk_register = dsi_ctrl_hw_cmn_clear_rdbk_reg;
  53. ctrl->ops.ctrl_reset = dsi_ctrl_hw_cmn_ctrl_reset;
  54. ctrl->ops.mask_error_intr = dsi_ctrl_hw_cmn_mask_error_intr;
  55. ctrl->ops.error_intr_ctrl = dsi_ctrl_hw_cmn_error_intr_ctrl;
  56. ctrl->ops.get_error_mask = dsi_ctrl_hw_cmn_get_error_mask;
  57. ctrl->ops.get_hw_version = dsi_ctrl_hw_cmn_get_hw_version;
  58. ctrl->ops.wait_for_cmd_mode_mdp_idle =
  59. dsi_ctrl_hw_cmn_wait_for_cmd_mode_mdp_idle;
  60. ctrl->ops.setup_avr = dsi_ctrl_hw_cmn_setup_avr;
  61. ctrl->ops.set_continuous_clk = dsi_ctrl_hw_cmn_set_continuous_clk;
  62. switch (version) {
  63. case DSI_CTRL_VERSION_1_4:
  64. ctrl->ops.setup_lane_map = dsi_ctrl_hw_14_setup_lane_map;
  65. ctrl->ops.ulps_ops.ulps_request = dsi_ctrl_hw_cmn_ulps_request;
  66. ctrl->ops.ulps_ops.ulps_exit = dsi_ctrl_hw_cmn_ulps_exit;
  67. ctrl->ops.wait_for_lane_idle =
  68. dsi_ctrl_hw_14_wait_for_lane_idle;
  69. ctrl->ops.ulps_ops.get_lanes_in_ulps =
  70. dsi_ctrl_hw_cmn_get_lanes_in_ulps;
  71. ctrl->ops.clamp_enable = dsi_ctrl_hw_14_clamp_enable;
  72. ctrl->ops.clamp_disable = dsi_ctrl_hw_14_clamp_disable;
  73. ctrl->ops.reg_dump_to_buffer =
  74. dsi_ctrl_hw_14_reg_dump_to_buffer;
  75. ctrl->ops.schedule_dma_cmd = NULL;
  76. ctrl->ops.kickoff_command_non_embedded_mode = NULL;
  77. ctrl->ops.config_clk_gating = NULL;
  78. break;
  79. case DSI_CTRL_VERSION_2_0:
  80. ctrl->ops.setup_lane_map = dsi_ctrl_hw_20_setup_lane_map;
  81. ctrl->ops.wait_for_lane_idle =
  82. dsi_ctrl_hw_20_wait_for_lane_idle;
  83. ctrl->ops.reg_dump_to_buffer =
  84. dsi_ctrl_hw_20_reg_dump_to_buffer;
  85. ctrl->ops.ulps_ops.ulps_request = NULL;
  86. ctrl->ops.ulps_ops.ulps_exit = NULL;
  87. ctrl->ops.ulps_ops.get_lanes_in_ulps = NULL;
  88. ctrl->ops.clamp_enable = NULL;
  89. ctrl->ops.clamp_disable = NULL;
  90. ctrl->ops.schedule_dma_cmd = NULL;
  91. ctrl->ops.kickoff_command_non_embedded_mode = NULL;
  92. ctrl->ops.config_clk_gating = NULL;
  93. break;
  94. case DSI_CTRL_VERSION_2_2:
  95. case DSI_CTRL_VERSION_2_3:
  96. case DSI_CTRL_VERSION_2_4:
  97. ctrl->ops.phy_reset_config = dsi_ctrl_hw_22_phy_reset_config;
  98. ctrl->ops.config_clk_gating = dsi_ctrl_hw_22_config_clk_gating;
  99. ctrl->ops.setup_lane_map = dsi_ctrl_hw_20_setup_lane_map;
  100. ctrl->ops.wait_for_lane_idle =
  101. dsi_ctrl_hw_20_wait_for_lane_idle;
  102. ctrl->ops.reg_dump_to_buffer =
  103. dsi_ctrl_hw_20_reg_dump_to_buffer;
  104. ctrl->ops.ulps_ops.ulps_request = dsi_ctrl_hw_cmn_ulps_request;
  105. ctrl->ops.ulps_ops.ulps_exit = dsi_ctrl_hw_cmn_ulps_exit;
  106. ctrl->ops.ulps_ops.get_lanes_in_ulps =
  107. dsi_ctrl_hw_cmn_get_lanes_in_ulps;
  108. ctrl->ops.clamp_enable = NULL;
  109. ctrl->ops.clamp_disable = NULL;
  110. ctrl->ops.schedule_dma_cmd = dsi_ctrl_hw_22_schedule_dma_cmd;
  111. ctrl->ops.kickoff_command_non_embedded_mode =
  112. dsi_ctrl_hw_kickoff_non_embedded_mode;
  113. break;
  114. default:
  115. break;
  116. }
  117. }
  118. /**
  119. * dsi_catalog_ctrl_setup() - return catalog info for dsi controller
  120. * @ctrl: Pointer to DSI controller hw object.
  121. * @version: DSI controller version.
  122. * @index: DSI controller instance ID.
  123. * @phy_isolation_enabled: DSI controller works isolated from phy.
  124. * @null_insertion_enabled: DSI controller inserts null packet.
  125. *
  126. * This function setups the catalog information in the dsi_ctrl_hw object.
  127. *
  128. * return: error code for failure and 0 for success.
  129. */
  130. int dsi_catalog_ctrl_setup(struct dsi_ctrl_hw *ctrl,
  131. enum dsi_ctrl_version version, u32 index,
  132. bool phy_isolation_enabled, bool null_insertion_enabled)
  133. {
  134. int rc = 0;
  135. if (version == DSI_CTRL_VERSION_UNKNOWN ||
  136. version >= DSI_CTRL_VERSION_MAX) {
  137. pr_err("Unsupported version: %d\n", version);
  138. return -ENOTSUPP;
  139. }
  140. ctrl->index = index;
  141. ctrl->null_insertion_enabled = null_insertion_enabled;
  142. set_bit(DSI_CTRL_VIDEO_TPG, ctrl->feature_map);
  143. set_bit(DSI_CTRL_CMD_TPG, ctrl->feature_map);
  144. set_bit(DSI_CTRL_VARIABLE_REFRESH_RATE, ctrl->feature_map);
  145. set_bit(DSI_CTRL_DYNAMIC_REFRESH, ctrl->feature_map);
  146. set_bit(DSI_CTRL_DESKEW_CALIB, ctrl->feature_map);
  147. set_bit(DSI_CTRL_DPHY, ctrl->feature_map);
  148. switch (version) {
  149. case DSI_CTRL_VERSION_1_4:
  150. dsi_catalog_cmn_init(ctrl, version);
  151. break;
  152. case DSI_CTRL_VERSION_2_0:
  153. case DSI_CTRL_VERSION_2_2:
  154. case DSI_CTRL_VERSION_2_3:
  155. case DSI_CTRL_VERSION_2_4:
  156. ctrl->phy_isolation_enabled = phy_isolation_enabled;
  157. dsi_catalog_cmn_init(ctrl, version);
  158. break;
  159. default:
  160. return -ENOTSUPP;
  161. }
  162. return rc;
  163. }
  164. /**
  165. * dsi_catalog_phy_2_0_init() - catalog init for DSI PHY 14nm
  166. */
  167. static void dsi_catalog_phy_2_0_init(struct dsi_phy_hw *phy)
  168. {
  169. phy->ops.regulator_enable = dsi_phy_hw_v2_0_regulator_enable;
  170. phy->ops.regulator_disable = dsi_phy_hw_v2_0_regulator_disable;
  171. phy->ops.enable = dsi_phy_hw_v2_0_enable;
  172. phy->ops.disable = dsi_phy_hw_v2_0_disable;
  173. phy->ops.calculate_timing_params =
  174. dsi_phy_hw_calculate_timing_params;
  175. phy->ops.phy_idle_on = dsi_phy_hw_v2_0_idle_on;
  176. phy->ops.phy_idle_off = dsi_phy_hw_v2_0_idle_off;
  177. phy->ops.calculate_timing_params =
  178. dsi_phy_hw_calculate_timing_params;
  179. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v2_0;
  180. phy->ops.clamp_ctrl = dsi_phy_hw_v2_0_clamp_ctrl;
  181. }
  182. /**
  183. * dsi_catalog_phy_3_0_init() - catalog init for DSI PHY 10nm
  184. */
  185. static void dsi_catalog_phy_3_0_init(struct dsi_phy_hw *phy)
  186. {
  187. phy->ops.regulator_enable = dsi_phy_hw_v3_0_regulator_enable;
  188. phy->ops.regulator_disable = dsi_phy_hw_v3_0_regulator_disable;
  189. phy->ops.enable = dsi_phy_hw_v3_0_enable;
  190. phy->ops.disable = dsi_phy_hw_v3_0_disable;
  191. phy->ops.calculate_timing_params =
  192. dsi_phy_hw_calculate_timing_params;
  193. phy->ops.ulps_ops.wait_for_lane_idle =
  194. dsi_phy_hw_v3_0_wait_for_lane_idle;
  195. phy->ops.ulps_ops.ulps_request =
  196. dsi_phy_hw_v3_0_ulps_request;
  197. phy->ops.ulps_ops.ulps_exit =
  198. dsi_phy_hw_v3_0_ulps_exit;
  199. phy->ops.ulps_ops.get_lanes_in_ulps =
  200. dsi_phy_hw_v3_0_get_lanes_in_ulps;
  201. phy->ops.ulps_ops.is_lanes_in_ulps =
  202. dsi_phy_hw_v3_0_is_lanes_in_ulps;
  203. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v3_0;
  204. phy->ops.clamp_ctrl = dsi_phy_hw_v3_0_clamp_ctrl;
  205. phy->ops.phy_lane_reset = dsi_phy_hw_v3_0_lane_reset;
  206. phy->ops.toggle_resync_fifo = dsi_phy_hw_v3_0_toggle_resync_fifo;
  207. }
  208. /**
  209. * dsi_catalog_phy_4_0_init() - catalog init for DSI PHY 7nm
  210. */
  211. static void dsi_catalog_phy_4_0_init(struct dsi_phy_hw *phy)
  212. {
  213. phy->ops.regulator_enable = NULL;
  214. phy->ops.regulator_disable = NULL;
  215. phy->ops.enable = dsi_phy_hw_v4_0_enable;
  216. phy->ops.disable = dsi_phy_hw_v4_0_disable;
  217. phy->ops.calculate_timing_params =
  218. dsi_phy_hw_calculate_timing_params;
  219. phy->ops.ulps_ops.wait_for_lane_idle =
  220. dsi_phy_hw_v4_0_wait_for_lane_idle;
  221. phy->ops.ulps_ops.ulps_request =
  222. dsi_phy_hw_v4_0_ulps_request;
  223. phy->ops.ulps_ops.ulps_exit =
  224. dsi_phy_hw_v4_0_ulps_exit;
  225. phy->ops.ulps_ops.get_lanes_in_ulps =
  226. dsi_phy_hw_v4_0_get_lanes_in_ulps;
  227. phy->ops.ulps_ops.is_lanes_in_ulps =
  228. dsi_phy_hw_v4_0_is_lanes_in_ulps;
  229. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v4_0;
  230. phy->ops.phy_lane_reset = dsi_phy_hw_v4_0_lane_reset;
  231. phy->ops.toggle_resync_fifo = dsi_phy_hw_v4_0_toggle_resync_fifo;
  232. phy->ops.reset_clk_en_sel = dsi_phy_hw_v4_0_reset_clk_en_sel;
  233. }
  234. /**
  235. * dsi_catalog_phy_setup() - return catalog info for dsi phy hardware
  236. * @ctrl: Pointer to DSI PHY hw object.
  237. * @version: DSI PHY version.
  238. * @index: DSI PHY instance ID.
  239. *
  240. * This function setups the catalog information in the dsi_phy_hw object.
  241. *
  242. * return: error code for failure and 0 for success.
  243. */
  244. int dsi_catalog_phy_setup(struct dsi_phy_hw *phy,
  245. enum dsi_phy_version version,
  246. u32 index)
  247. {
  248. int rc = 0;
  249. if (version == DSI_PHY_VERSION_UNKNOWN ||
  250. version >= DSI_PHY_VERSION_MAX) {
  251. pr_err("Unsupported version: %d\n", version);
  252. return -ENOTSUPP;
  253. }
  254. phy->index = index;
  255. phy->version = version;
  256. set_bit(DSI_PHY_DPHY, phy->feature_map);
  257. dsi_phy_timing_calc_init(phy, version);
  258. switch (version) {
  259. case DSI_PHY_VERSION_2_0:
  260. dsi_catalog_phy_2_0_init(phy);
  261. break;
  262. case DSI_PHY_VERSION_3_0:
  263. dsi_catalog_phy_3_0_init(phy);
  264. break;
  265. case DSI_PHY_VERSION_4_0:
  266. case DSI_PHY_VERSION_4_1:
  267. dsi_catalog_phy_4_0_init(phy);
  268. break;
  269. case DSI_PHY_VERSION_0_0_HPM:
  270. case DSI_PHY_VERSION_0_0_LPM:
  271. case DSI_PHY_VERSION_1_0:
  272. default:
  273. return -ENOTSUPP;
  274. }
  275. return rc;
  276. }