hal_wcn6450_rx.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef _HAL_6450_RX_H_
  20. #define _HAL_6450_RX_H_
  21. #include "qdf_util.h"
  22. #include "qdf_types.h"
  23. #include "qdf_lock.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include "tcl_data_cmd.h"
  27. #include "phyrx_rssi_legacy.h"
  28. #include "rx_msdu_start.h"
  29. #include "tlv_tag_def.h"
  30. #include "hal_internal.h"
  31. #include "cdp_txrx_mon_struct.h"
  32. #include "qdf_trace.h"
  33. #include "hal_rx.h"
  34. #include "hal_tx.h"
  35. #include "dp_types.h"
  36. #include "hal_api_mon.h"
  37. #include "phyrx_other_receive_info_ru_details.h"
  38. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  39. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  40. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  41. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  42. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  43. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  44. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  45. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  46. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
  47. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
  48. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  49. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  50. RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
  51. RX_MSDU_END_10_DA_IS_MCBC_MASK, \
  52. RX_MSDU_END_10_DA_IS_MCBC_LSB))
  53. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  54. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  55. RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
  56. RX_MSDU_END_10_SA_IS_VALID_MASK, \
  57. RX_MSDU_END_10_SA_IS_VALID_LSB))
  58. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  59. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  60. RX_MSDU_END_11_SA_IDX_OFFSET)), \
  61. RX_MSDU_END_11_SA_IDX_MASK, \
  62. RX_MSDU_END_11_SA_IDX_LSB))
  63. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  64. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  65. RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
  66. RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
  67. RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
  68. #define HAL_RX_MSDU_END_L3_TYPE_GET(_rx_msdu_end) \
  69. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  70. RX_MSDU_END_5_L3_TYPE_OFFSET)), \
  71. RX_MSDU_END_5_L3_TYPE_MASK, \
  72. RX_MSDU_END_5_L3_TYPE_LSB))
  73. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  74. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  75. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  76. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  77. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
  78. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  79. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  80. RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
  81. RX_MPDU_INFO_3_PN_31_0_MASK, \
  82. RX_MPDU_INFO_3_PN_31_0_LSB))
  83. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  84. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  85. RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
  86. RX_MPDU_INFO_4_PN_63_32_MASK, \
  87. RX_MPDU_INFO_4_PN_63_32_LSB))
  88. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  89. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  90. RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
  91. RX_MPDU_INFO_5_PN_95_64_MASK, \
  92. RX_MPDU_INFO_5_PN_95_64_LSB))
  93. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  94. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  95. RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
  96. RX_MPDU_INFO_6_PN_127_96_MASK, \
  97. RX_MPDU_INFO_6_PN_127_96_LSB))
  98. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  99. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  100. RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
  101. RX_MSDU_END_10_FIRST_MSDU_MASK, \
  102. RX_MSDU_END_10_FIRST_MSDU_LSB))
  103. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  104. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  105. RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
  106. RX_MSDU_END_10_DA_IS_VALID_MASK, \
  107. RX_MSDU_END_10_DA_IS_VALID_LSB))
  108. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  109. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  110. RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
  111. RX_MSDU_END_10_LAST_MSDU_MASK, \
  112. RX_MSDU_END_10_LAST_MSDU_LSB))
  113. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  114. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  115. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  116. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  117. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  118. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  119. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  120. RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
  121. RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
  122. RX_MPDU_INFO_10_SW_PEER_ID_LSB))
  123. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  124. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  125. RX_MPDU_INFO_11_TO_DS_OFFSET)), \
  126. RX_MPDU_INFO_11_TO_DS_MASK, \
  127. RX_MPDU_INFO_11_TO_DS_LSB))
  128. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  129. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  130. RX_MPDU_INFO_11_FR_DS_OFFSET)), \
  131. RX_MPDU_INFO_11_FR_DS_MASK, \
  132. RX_MPDU_INFO_11_FR_DS_LSB))
  133. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  134. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  135. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  136. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
  137. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
  138. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  139. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  140. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
  141. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
  142. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
  143. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  144. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  145. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  146. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  147. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  148. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  149. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  150. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  151. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  152. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  153. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  154. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  155. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
  156. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
  157. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
  158. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  159. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  160. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  161. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  162. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  163. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  164. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  165. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  166. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  167. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  168. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  169. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  170. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
  171. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
  172. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
  173. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  174. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  175. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  176. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  177. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  178. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  180. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  181. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  182. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  183. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  185. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  186. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  187. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  188. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  189. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  190. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  191. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  192. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  193. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  194. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  195. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  196. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  197. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  198. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  199. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  200. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  201. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  202. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  203. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  204. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  205. RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
  206. RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
  207. RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
  208. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  209. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
  210. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  211. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
  212. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  213. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
  214. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  215. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
  216. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  217. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
  218. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  219. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
  220. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  221. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
  222. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  223. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_10, SW_PEER_ID)
  224. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  225. ((struct rx_msdu_desc_info *) \
  226. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  227. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET))
  228. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  229. ((struct rx_msdu_details *) \
  230. _OFFSET_TO_BYTE_PTR((link_desc),\
  231. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET))
  232. #define HAL_RX_MSDU_END_REO_DEST_IND_GET(_rx_msdu_end) \
  233. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  234. RX_MSDU_END_12_REO_DESTINATION_INDICATION_OFFSET)), \
  235. RX_MSDU_END_12_REO_DESTINATION_INDICATION_MASK, \
  236. RX_MSDU_END_12_REO_DESTINATION_INDICATION_LSB))
  237. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  238. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  239. RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
  240. RX_MSDU_END_12_FLOW_IDX_MASK, \
  241. RX_MSDU_END_12_FLOW_IDX_LSB))
  242. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  243. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  244. RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
  245. RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
  246. RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
  247. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  248. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  249. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
  250. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
  251. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
  252. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  253. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  254. RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
  255. RX_MSDU_END_13_FSE_METADATA_MASK, \
  256. RX_MSDU_END_13_FSE_METADATA_LSB))
  257. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  258. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  259. RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
  260. RX_MSDU_END_14_CCE_METADATA_MASK, \
  261. RX_MSDU_END_14_CCE_METADATA_LSB))
  262. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  263. (_HAL_MS( \
  264. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  265. msdu_end_tlv.rx_msdu_end), \
  266. RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
  267. RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
  268. RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
  269. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  270. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  271. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  272. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  273. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  274. #define HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf) \
  275. (_HAL_MS( \
  276. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  277. msdu_end_tlv.rx_msdu_end), \
  278. RX_MSDU_END_15_FLOW_AGGREGATION_CONTINUATION_OFFSET)), \
  279. RX_MSDU_END_15_FLOW_AGGREGATION_CONTINUATION_MASK, \
  280. RX_MSDU_END_15_FLOW_AGGREGATION_CONTINUATION_LSB))
  281. #define HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf) \
  282. (_HAL_MS( \
  283. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  284. msdu_end_tlv.rx_msdu_end), \
  285. RX_MSDU_END_15_AGGREGATION_COUNT_OFFSET)), \
  286. RX_MSDU_END_15_AGGREGATION_COUNT_MASK, \
  287. RX_MSDU_END_15_AGGREGATION_COUNT_LSB))
  288. #define HAL_RX_TLV_GET_FISA_TIMEOUT(buf) \
  289. (_HAL_MS( \
  290. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  291. msdu_end_tlv.rx_msdu_end), \
  292. RX_MSDU_END_15_FISA_TIMEOUT_OFFSET)), \
  293. RX_MSDU_END_15_FISA_TIMEOUT_MASK, \
  294. RX_MSDU_END_15_FISA_TIMEOUT_LSB))
  295. #define HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf) \
  296. (_HAL_MS( \
  297. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  298. msdu_end_tlv.rx_msdu_end), \
  299. RX_MSDU_END_16_CUMULATIVE_L4_CHECKSUM_OFFSET)), \
  300. RX_MSDU_END_16_CUMULATIVE_L4_CHECKSUM_MASK, \
  301. RX_MSDU_END_16_CUMULATIVE_L4_CHECKSUM_LSB))
  302. #define HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf) \
  303. (_HAL_MS( \
  304. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  305. msdu_end_tlv.rx_msdu_end), \
  306. RX_MSDU_END_16_CUMULATIVE_IP_LENGTH_OFFSET)), \
  307. RX_MSDU_END_16_CUMULATIVE_IP_LENGTH_MASK, \
  308. RX_MSDU_END_16_CUMULATIVE_IP_LENGTH_LSB))
  309. #if defined(QCA_WIFI_WCN6450) && defined(WLAN_CFR_ENABLE) && \
  310. defined(WLAN_ENH_CFR_ENABLE)
  311. static inline
  312. void hal_rx_get_bb_info_6450(void *rx_tlv,
  313. void *ppdu_info_hdl)
  314. {
  315. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  316. ppdu_info->cfr_info.bb_captured_channel =
  317. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  318. ppdu_info->cfr_info.bb_captured_timeout =
  319. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  320. ppdu_info->cfr_info.bb_captured_reason =
  321. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  322. }
  323. static inline
  324. void hal_rx_get_rtt_info_6450(void *rx_tlv,
  325. void *ppdu_info_hdl)
  326. {
  327. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  328. ppdu_info->cfr_info.rx_location_info_valid =
  329. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  330. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  331. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  332. HAL_RX_GET(rx_tlv,
  333. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  334. RTT_CHE_BUFFER_POINTER_LOW32);
  335. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  336. HAL_RX_GET(rx_tlv,
  337. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  338. RTT_CHE_BUFFER_POINTER_HIGH8);
  339. ppdu_info->cfr_info.chan_capture_status =
  340. HAL_RX_GET(rx_tlv,
  341. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  342. RESERVED_8);
  343. ppdu_info->cfr_info.rx_start_ts =
  344. HAL_RX_GET(rx_tlv,
  345. PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  346. RX_START_TS);
  347. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  348. HAL_RX_GET(rx_tlv,
  349. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  350. RTT_CFO_MEASUREMENT);
  351. ppdu_info->cfr_info.agc_gain_info0 =
  352. HAL_RX_GET(rx_tlv,
  353. PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
  354. PHY_TIMESTAMP_1_LOWER_32);
  355. ppdu_info->cfr_info.agc_gain_info1 =
  356. HAL_RX_GET(rx_tlv,
  357. PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
  358. PHY_TIMESTAMP_1_UPPER_32);
  359. ppdu_info->cfr_info.agc_gain_info2 =
  360. HAL_RX_GET(rx_tlv,
  361. PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
  362. PHY_TIMESTAMP_2_LOWER_32);
  363. ppdu_info->cfr_info.agc_gain_info3 =
  364. HAL_RX_GET(rx_tlv,
  365. PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
  366. PHY_TIMESTAMP_2_UPPER_32);
  367. ppdu_info->cfr_info.mcs_rate =
  368. HAL_RX_GET(rx_tlv,
  369. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  370. RTT_MCS_RATE);
  371. ppdu_info->cfr_info.gi_type =
  372. HAL_RX_GET(rx_tlv,
  373. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  374. RTT_GI_TYPE);
  375. }
  376. #endif
  377. #endif