hal_9224.h 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <phyrx_location.h>
  40. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || \
  41. defined(WLAN_PKT_CAPTURE_RX_2_0)
  42. #include <mon_ingress_ring.h>
  43. #include <mon_destination_ring.h>
  44. #endif
  45. #include "rx_reo_queue_1k.h"
  46. #include <hal_be_rx.h>
  47. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  48. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  49. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  50. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  51. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  52. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  53. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  54. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  55. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  56. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  57. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  58. STATUS_HEADER_REO_STATUS_NUMBER
  59. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  60. STATUS_HEADER_TIMESTAMP
  61. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  62. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  63. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  64. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  65. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  66. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  67. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  68. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  69. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  70. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  71. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  72. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  73. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  74. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  75. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  76. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  77. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  78. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  79. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  80. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  82. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  83. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  84. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  86. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  87. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  88. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  89. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  90. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  91. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  92. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  93. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  94. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  95. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  96. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  97. #if defined(WLAN_PKT_CAPTURE_TX_2_0) || defined(WLAN_PKT_CAPTURE_RX_2_0)
  98. #include "hal_be_api_mon.h"
  99. #endif
  100. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  101. #define CMEM_REG_BASE 0x0010e000
  102. #define CMEM_WINDOW_ADDRESS_9224 \
  103. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  104. #endif
  105. #define CE_WINDOW_ADDRESS_9224 \
  106. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  107. #define UMAC_WINDOW_ADDRESS_9224 \
  108. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  109. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  110. #define WINDOW_CONFIGURATION_VALUE_9224 \
  111. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  112. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  113. CMEM_WINDOW_ADDRESS_9224 | \
  114. WINDOW_ENABLE_BIT)
  115. #else
  116. #define WINDOW_CONFIGURATION_VALUE_9224 \
  117. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  118. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  119. WINDOW_ENABLE_BIT)
  120. #endif
  121. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  122. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  123. #include "hal_9224_rx.h"
  124. #include "hal_9224_tx.h"
  125. #include "hal_be_rx_tlv.h"
  126. #include <hal_be_generic_api.h>
  127. #define PMM_REG_BASE_QCN9224 0xB500F8
  128. /**
  129. * hal_read_pmm_scratch_reg() - API to read PMM Scratch register
  130. * @soc: HAL soc
  131. * @base_addr: Base PMM register
  132. * @reg_enum: Enum of the scratch register
  133. *
  134. * Return: uint32_t
  135. */
  136. static inline
  137. uint32_t hal_read_pmm_scratch_reg(struct hal_soc *soc,
  138. uint32_t base_addr,
  139. enum hal_scratch_reg_enum reg_enum)
  140. {
  141. uint32_t val = 0;
  142. pld_reg_read(soc->qdf_dev->dev, base_addr + (reg_enum * 4), &val, NULL);
  143. return val;
  144. }
  145. /**
  146. * hal_get_tsf2_scratch_reg_qcn9224() - API to read tsf2 scratch register
  147. * @hal_soc_hdl: HAL soc context
  148. * @mac_id: mac id
  149. * @value: Pointer to update tsf2 value
  150. *
  151. * Return: void
  152. */
  153. static void hal_get_tsf2_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  154. uint8_t mac_id, uint64_t *value)
  155. {
  156. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  157. uint32_t offset_lo, offset_hi;
  158. enum hal_scratch_reg_enum enum_lo, enum_hi;
  159. hal_get_tsf_enum(DEFAULT_TSF_ID, mac_id, &enum_lo, &enum_hi);
  160. offset_lo = hal_read_pmm_scratch_reg(soc,
  161. PMM_REG_BASE_QCN9224,
  162. enum_lo);
  163. offset_hi = hal_read_pmm_scratch_reg(soc,
  164. PMM_REG_BASE_QCN9224,
  165. enum_hi);
  166. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  167. }
  168. /**
  169. * hal_get_tqm_scratch_reg_qcn9224() - API to read tqm scratch register
  170. * @hal_soc_hdl: HAL soc context
  171. * @value: Pointer to update tqm value
  172. *
  173. * Return: void
  174. */
  175. static void hal_get_tqm_scratch_reg_qcn9224(hal_soc_handle_t hal_soc_hdl,
  176. uint64_t *value)
  177. {
  178. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  179. uint32_t offset_lo, offset_hi;
  180. offset_lo = hal_read_pmm_scratch_reg(soc,
  181. PMM_REG_BASE_QCN9224,
  182. PMM_TQM_CLOCK_OFFSET_LO_US);
  183. offset_hi = hal_read_pmm_scratch_reg(soc,
  184. PMM_REG_BASE_QCN9224,
  185. PMM_TQM_CLOCK_OFFSET_HI_US);
  186. *value = ((uint64_t)(offset_hi) << 32 | offset_lo);
  187. }
  188. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  189. #define HAL_PPE_VP_ENTRIES_MAX 32
  190. #define HAL_PPE_VP_SEARCH_IDX_REG_MAX 8
  191. /**
  192. * hal_get_link_desc_size_9224() - API to get the link desc size
  193. *
  194. * Return: uint32_t
  195. */
  196. static uint32_t hal_get_link_desc_size_9224(void)
  197. {
  198. return LINK_DESC_SIZE;
  199. }
  200. /**
  201. * hal_rx_get_tlv_9224() - API to get the tlv
  202. * @rx_tlv: TLV data extracted from the rx packet
  203. *
  204. * Return: uint8_t
  205. */
  206. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  207. {
  208. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  209. }
  210. /**
  211. * hal_rx_wbm_err_msdu_continuation_get_9224() - API to check if WBM msdu
  212. * continuation bit is set
  213. * @wbm_desc: wbm release ring descriptor
  214. *
  215. * Return: true if msdu continuation bit is set.
  216. */
  217. static inline
  218. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  219. {
  220. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  221. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  222. return (comp_desc &
  223. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  224. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  225. }
  226. #if (defined(WLAN_SA_API_ENABLE)) && (defined(QCA_WIFI_QCA9574))
  227. #define HAL_RX_EVM_DEMF_SEGMENT_SIZE 128
  228. #define HAL_RX_EVM_DEMF_MAX_STREAMS 2
  229. #define HAL_RX_SU_EVM_MEMBER_LEN 4
  230. static inline void
  231. hal_rx_update_su_evm_info(void *rx_tlv,
  232. void *ppdu_info_hdl)
  233. {
  234. uint32_t nss_count, pilot_count;
  235. uint16_t istream = 0, ipilot = 0;
  236. uint8_t pilot_shift = 0;
  237. uint8_t *pilot_ptr = NULL;
  238. uint16_t segment = 0;
  239. struct hal_rx_ppdu_info *ppdu_info =
  240. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  241. nss_count = ppdu_info->evm_info.nss_count;
  242. pilot_count = ppdu_info->evm_info.pilot_count;
  243. if (nss_count * pilot_count > HAL_RX_MAX_SU_EVM_COUNT)
  244. return;
  245. /* move rx_tlv by 4 to skip no_of_data_sym, nss_cnt and pilot_cnt */
  246. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_SU_EVM_MEMBER_LEN;
  247. /* EVM values = number_of_streams * number_of_pilots
  248. * each EVM value is 8 bits, So, each variable acc_linear_evm_x_y
  249. * is (32 bits) will contain 4 EVM values.
  250. * For ex:
  251. * acc_linear_evm_0_0 : <Pilot0, stream0>, <Pilot0, stream1>,
  252. * <Pilot1, stream0>, <Pilot1, stream1>
  253. * .....
  254. * acc_linear_evm_1_15 : <Pilot62, stream0>, <Pilot62, stream1>,
  255. * <Pilot63, stream0>, <Pilot63, stream1> ...
  256. */
  257. for (istream = 0; istream < nss_count; istream++) {
  258. segment = HAL_RX_EVM_DEMF_SEGMENT_SIZE * (istream / HAL_RX_EVM_DEMF_MAX_STREAMS);
  259. pilot_ptr = (uint8_t *)rx_tlv + segment;
  260. for (ipilot = 0; ipilot < pilot_count; ipilot++) {
  261. /* In case there is one stream in Demf segment,
  262. * pilots are one after the other
  263. */
  264. if (nss_count == 1 ||
  265. ((nss_count == HAL_RX_EVM_DEMF_MAX_STREAMS + 1) &&
  266. (istream == HAL_RX_EVM_DEMF_MAX_STREAMS)))
  267. pilot_shift = ipilot;
  268. /* In case there are more than one stream in DemF
  269. * segment, pilot 0 of all streams come one after the
  270. * other before pilot 1
  271. */
  272. else
  273. pilot_shift = (ipilot * HAL_RX_EVM_DEMF_MAX_STREAMS)
  274. + (istream % HAL_RX_EVM_DEMF_MAX_STREAMS);
  275. ppdu_info->evm_info.pilot_evm[segment + pilot_shift] =
  276. *(pilot_ptr + pilot_shift);
  277. }
  278. }
  279. }
  280. /**
  281. * hal_rx_proc_phyrx_other_receive_info_tlv_9224() - API to get tlv info
  282. * @rx_tlv_hdr: RX TLV header
  283. * @ppdu_info_hdl: Handle to PPDU info to update
  284. *
  285. * Return: None
  286. */
  287. static inline
  288. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  289. void *ppdu_info_hdl)
  290. {
  291. uint32_t tlv_len, tlv_tag;
  292. void *rx_tlv;
  293. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  294. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  295. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV64_HDR_SIZE;
  296. if (!tlv_len)
  297. return;
  298. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  299. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  300. if (!tlv_len)
  301. return;
  302. switch (tlv_tag) {
  303. case WIFIPHYRX_OTHER_RECEIVE_INFO_EVM_DETAILS_E:
  304. /* Skip TLV length to get TLV content */
  305. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV64_HDR_SIZE;
  306. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  307. PHYRX_OTHER_RECEIVE_INFO,
  308. EVM_DETAILS_NUMBER_OF_DATA_SYM);
  309. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  310. PHYRX_OTHER_RECEIVE_INFO,
  311. EVM_DETAILS_NUMBER_OF_PILOTS);
  312. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  313. PHYRX_OTHER_RECEIVE_INFO,
  314. EVM_DETAILS_NUMBER_OF_STREAMS);
  315. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  316. break;
  317. default:
  318. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_DEBUG,
  319. "%s unhandled TLV type: %d, TLV len:%d",
  320. __func__, tlv_tag, tlv_len);
  321. break;
  322. }
  323. }
  324. #else
  325. /**
  326. * hal_rx_proc_phyrx_other_receive_info_tlv_9224() - API to get tlv info
  327. * @rx_tlv_hdr: RX TLV header
  328. * @ppdu_info_hdl: Handle to PPDU info to update
  329. *
  330. * Return: None
  331. */
  332. static inline
  333. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  334. void *ppdu_info_hdl)
  335. {
  336. }
  337. #endif /* WLAN_SA_API_ENABLE && QCA_WIFI_QCA9574 */
  338. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  339. static inline
  340. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  341. {
  342. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  343. ppdu_info->cfr_info.bb_captured_channel =
  344. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  345. ppdu_info->cfr_info.bb_captured_timeout =
  346. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  347. ppdu_info->cfr_info.bb_captured_reason =
  348. HAL_RX_GET_64(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  349. }
  350. static inline
  351. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  352. {
  353. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  354. ppdu_info->cfr_info.rx_location_info_valid =
  355. HAL_RX_GET_64(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  356. RX_LOCATION_INFO_VALID);
  357. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  358. HAL_RX_GET_64(rx_tlv,
  359. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  360. RTT_CHE_BUFFER_POINTER_LOW32);
  361. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  362. HAL_RX_GET_64(rx_tlv,
  363. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  364. RTT_CHE_BUFFER_POINTER_HIGH8);
  365. ppdu_info->cfr_info.chan_capture_status =
  366. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  367. ppdu_info->cfr_info.rx_start_ts =
  368. HAL_RX_GET_64(rx_tlv,
  369. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  370. RX_START_TS);
  371. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  372. HAL_RX_GET_64(rx_tlv,
  373. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  374. RTT_CFO_MEASUREMENT);
  375. ppdu_info->cfr_info.agc_gain_info0 =
  376. HAL_RX_GET_64(rx_tlv,
  377. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  378. GAIN_CHAIN0);
  379. ppdu_info->cfr_info.agc_gain_info0 |=
  380. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  381. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  382. GAIN_CHAIN1)) << 16);
  383. ppdu_info->cfr_info.agc_gain_info1 =
  384. HAL_RX_GET_64(rx_tlv,
  385. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  386. GAIN_CHAIN2);
  387. ppdu_info->cfr_info.agc_gain_info1 |=
  388. (((uint32_t)HAL_RX_GET_64(rx_tlv,
  389. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  390. GAIN_CHAIN3)) << 16);
  391. ppdu_info->cfr_info.agc_gain_info2 = 0;
  392. ppdu_info->cfr_info.agc_gain_info3 = 0;
  393. ppdu_info->cfr_info.mcs_rate =
  394. HAL_RX_GET_64(rx_tlv,
  395. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  396. RTT_MCS_RATE);
  397. ppdu_info->cfr_info.gi_type =
  398. HAL_RX_GET_64(rx_tlv,
  399. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  400. RTT_GI_TYPE);
  401. }
  402. #endif
  403. #ifdef CONFIG_WORD_BASED_TLV
  404. /**
  405. * hal_rx_dump_mpdu_start_tlv_9224() - dump RX mpdu_start TLV in structured
  406. * human readable format.
  407. * @mpdustart: pointer the rx_attention TLV in pkt.
  408. * @dbg_level: log level.
  409. *
  410. * Return: void
  411. */
  412. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  413. uint8_t dbg_level)
  414. {
  415. struct rx_mpdu_start_compact *mpdu_info =
  416. (struct rx_mpdu_start_compact *)mpdustart;
  417. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  418. "rx_mpdu_start tlv (1/5) - "
  419. "rx_reo_queue_desc_addr_39_32 :%x"
  420. "receive_queue_number:%x "
  421. "pre_delim_err_warning:%x "
  422. "first_delim_err:%x "
  423. "pn_31_0:%x "
  424. "pn_63_32:%x "
  425. "pn_95_64:%x ",
  426. mpdu_info->rx_reo_queue_desc_addr_39_32,
  427. mpdu_info->receive_queue_number,
  428. mpdu_info->pre_delim_err_warning,
  429. mpdu_info->first_delim_err,
  430. mpdu_info->pn_31_0,
  431. mpdu_info->pn_63_32,
  432. mpdu_info->pn_95_64);
  433. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  434. "rx_mpdu_start tlv (2/5) - "
  435. "ast_index:%x "
  436. "sw_peer_id:%x "
  437. "mpdu_frame_control_valid:%x "
  438. "mpdu_duration_valid:%x "
  439. "mac_addr_ad1_valid:%x "
  440. "mac_addr_ad2_valid:%x "
  441. "mac_addr_ad3_valid:%x "
  442. "mac_addr_ad4_valid:%x "
  443. "mpdu_sequence_control_valid :%x"
  444. "mpdu_qos_control_valid:%x "
  445. "mpdu_ht_control_valid:%x "
  446. "frame_encryption_info_valid :%x",
  447. mpdu_info->ast_index,
  448. mpdu_info->sw_peer_id,
  449. mpdu_info->mpdu_frame_control_valid,
  450. mpdu_info->mpdu_duration_valid,
  451. mpdu_info->mac_addr_ad1_valid,
  452. mpdu_info->mac_addr_ad2_valid,
  453. mpdu_info->mac_addr_ad3_valid,
  454. mpdu_info->mac_addr_ad4_valid,
  455. mpdu_info->mpdu_sequence_control_valid,
  456. mpdu_info->mpdu_qos_control_valid,
  457. mpdu_info->mpdu_ht_control_valid,
  458. mpdu_info->frame_encryption_info_valid);
  459. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  460. "rx_mpdu_start tlv (3/5) - "
  461. "mpdu_fragment_number:%x "
  462. "more_fragment_flag:%x "
  463. "fr_ds:%x "
  464. "to_ds:%x "
  465. "encrypted:%x "
  466. "mpdu_retry:%x "
  467. "mpdu_sequence_number:%x ",
  468. mpdu_info->mpdu_fragment_number,
  469. mpdu_info->more_fragment_flag,
  470. mpdu_info->fr_ds,
  471. mpdu_info->to_ds,
  472. mpdu_info->encrypted,
  473. mpdu_info->mpdu_retry,
  474. mpdu_info->mpdu_sequence_number);
  475. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  476. "rx_mpdu_start tlv (4/5) - "
  477. "mpdu_frame_control_field:%x "
  478. "mpdu_duration_field:%x ",
  479. mpdu_info->mpdu_frame_control_field,
  480. mpdu_info->mpdu_duration_field);
  481. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  482. "rx_mpdu_start tlv (5/5) - "
  483. "mac_addr_ad1_31_0:%x "
  484. "mac_addr_ad1_47_32:%x "
  485. "mac_addr_ad2_15_0:%x "
  486. "mac_addr_ad2_47_16:%x "
  487. "mac_addr_ad3_31_0:%x "
  488. "mac_addr_ad3_47_32:%x "
  489. "mpdu_sequence_control_field :%x",
  490. mpdu_info->mac_addr_ad1_31_0,
  491. mpdu_info->mac_addr_ad1_47_32,
  492. mpdu_info->mac_addr_ad2_15_0,
  493. mpdu_info->mac_addr_ad2_47_16,
  494. mpdu_info->mac_addr_ad3_31_0,
  495. mpdu_info->mac_addr_ad3_47_32,
  496. mpdu_info->mpdu_sequence_control_field);
  497. }
  498. /**
  499. * hal_rx_dump_msdu_end_tlv_9224() - dump RX msdu_end TLV in structured human
  500. * readable format.
  501. * @msduend: pointer the msdu_end TLV in pkt.
  502. * @dbg_level: log level.
  503. *
  504. * Return: void
  505. */
  506. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  507. uint8_t dbg_level)
  508. {
  509. struct rx_msdu_end_compact *msdu_end =
  510. (struct rx_msdu_end_compact *)msduend;
  511. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  512. "rx_msdu_end tlv - "
  513. "key_id_octet: %d "
  514. "tcp_udp_chksum: %d "
  515. "sa_idx_timeout: %d "
  516. "da_idx_timeout: %d "
  517. "msdu_limit_error: %d "
  518. "flow_idx_timeout: %d "
  519. "flow_idx_invalid: %d "
  520. "wifi_parser_error: %d "
  521. "sa_is_valid: %d "
  522. "da_is_valid: %d "
  523. "da_is_mcbc: %d "
  524. "tkip_mic_err: %d "
  525. "l3_header_padding: %d "
  526. "first_msdu: %d "
  527. "last_msdu: %d "
  528. "sa_idx: %d "
  529. "msdu_drop: %d "
  530. "reo_destination_indication: %d "
  531. "flow_idx: %d "
  532. "fse_metadata: %d "
  533. "cce_metadata: %d "
  534. "sa_sw_peer_id: %d ",
  535. msdu_end->key_id_octet,
  536. msdu_end->tcp_udp_chksum,
  537. msdu_end->sa_idx_timeout,
  538. msdu_end->da_idx_timeout,
  539. msdu_end->msdu_limit_error,
  540. msdu_end->flow_idx_timeout,
  541. msdu_end->flow_idx_invalid,
  542. msdu_end->wifi_parser_error,
  543. msdu_end->sa_is_valid,
  544. msdu_end->da_is_valid,
  545. msdu_end->da_is_mcbc,
  546. msdu_end->tkip_mic_err,
  547. msdu_end->l3_header_padding,
  548. msdu_end->first_msdu,
  549. msdu_end->last_msdu,
  550. msdu_end->sa_idx,
  551. msdu_end->msdu_drop,
  552. msdu_end->reo_destination_indication,
  553. msdu_end->flow_idx,
  554. msdu_end->fse_metadata,
  555. msdu_end->cce_metadata,
  556. msdu_end->sa_sw_peer_id);
  557. }
  558. #else
  559. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  560. uint8_t dbg_level)
  561. {
  562. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  563. struct rx_mpdu_info *mpdu_info =
  564. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  565. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  566. "rx_mpdu_start tlv (1/5) - "
  567. "rx_reo_queue_desc_addr_31_0 :%x"
  568. "rx_reo_queue_desc_addr_39_32 :%x"
  569. "receive_queue_number:%x "
  570. "pre_delim_err_warning:%x "
  571. "first_delim_err:%x "
  572. "reserved_2a:%x "
  573. "pn_31_0:%x "
  574. "pn_63_32:%x "
  575. "pn_95_64:%x "
  576. "pn_127_96:%x "
  577. "epd_en:%x "
  578. "all_frames_shall_be_encrypted :%x"
  579. "encrypt_type:%x "
  580. "wep_key_width_for_variable_key :%x"
  581. "mesh_sta:%x "
  582. "bssid_hit:%x "
  583. "bssid_number:%x "
  584. "tid:%x "
  585. "reserved_7a:%x ",
  586. mpdu_info->rx_reo_queue_desc_addr_31_0,
  587. mpdu_info->rx_reo_queue_desc_addr_39_32,
  588. mpdu_info->receive_queue_number,
  589. mpdu_info->pre_delim_err_warning,
  590. mpdu_info->first_delim_err,
  591. mpdu_info->reserved_2a,
  592. mpdu_info->pn_31_0,
  593. mpdu_info->pn_63_32,
  594. mpdu_info->pn_95_64,
  595. mpdu_info->pn_127_96,
  596. mpdu_info->epd_en,
  597. mpdu_info->all_frames_shall_be_encrypted,
  598. mpdu_info->encrypt_type,
  599. mpdu_info->wep_key_width_for_variable_key,
  600. mpdu_info->mesh_sta,
  601. mpdu_info->bssid_hit,
  602. mpdu_info->bssid_number,
  603. mpdu_info->tid,
  604. mpdu_info->reserved_7a);
  605. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  606. "rx_mpdu_start tlv (2/5) - "
  607. "ast_index:%x "
  608. "sw_peer_id:%x "
  609. "mpdu_frame_control_valid:%x "
  610. "mpdu_duration_valid:%x "
  611. "mac_addr_ad1_valid:%x "
  612. "mac_addr_ad2_valid:%x "
  613. "mac_addr_ad3_valid:%x "
  614. "mac_addr_ad4_valid:%x "
  615. "mpdu_sequence_control_valid :%x"
  616. "mpdu_qos_control_valid:%x "
  617. "mpdu_ht_control_valid:%x "
  618. "frame_encryption_info_valid :%x",
  619. mpdu_info->ast_index,
  620. mpdu_info->sw_peer_id,
  621. mpdu_info->mpdu_frame_control_valid,
  622. mpdu_info->mpdu_duration_valid,
  623. mpdu_info->mac_addr_ad1_valid,
  624. mpdu_info->mac_addr_ad2_valid,
  625. mpdu_info->mac_addr_ad3_valid,
  626. mpdu_info->mac_addr_ad4_valid,
  627. mpdu_info->mpdu_sequence_control_valid,
  628. mpdu_info->mpdu_qos_control_valid,
  629. mpdu_info->mpdu_ht_control_valid,
  630. mpdu_info->frame_encryption_info_valid);
  631. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  632. "rx_mpdu_start tlv (3/5) - "
  633. "mpdu_fragment_number:%x "
  634. "more_fragment_flag:%x "
  635. "reserved_11a:%x "
  636. "fr_ds:%x "
  637. "to_ds:%x "
  638. "encrypted:%x "
  639. "mpdu_retry:%x "
  640. "mpdu_sequence_number:%x ",
  641. mpdu_info->mpdu_fragment_number,
  642. mpdu_info->more_fragment_flag,
  643. mpdu_info->reserved_11a,
  644. mpdu_info->fr_ds,
  645. mpdu_info->to_ds,
  646. mpdu_info->encrypted,
  647. mpdu_info->mpdu_retry,
  648. mpdu_info->mpdu_sequence_number);
  649. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  650. "rx_mpdu_start tlv (4/5) - "
  651. "mpdu_frame_control_field:%x "
  652. "mpdu_duration_field:%x ",
  653. mpdu_info->mpdu_frame_control_field,
  654. mpdu_info->mpdu_duration_field);
  655. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  656. "rx_mpdu_start tlv (5/5) - "
  657. "mac_addr_ad1_31_0:%x "
  658. "mac_addr_ad1_47_32:%x "
  659. "mac_addr_ad2_15_0:%x "
  660. "mac_addr_ad2_47_16:%x "
  661. "mac_addr_ad3_31_0:%x "
  662. "mac_addr_ad3_47_32:%x "
  663. "mpdu_sequence_control_field :%x"
  664. "mac_addr_ad4_31_0:%x "
  665. "mac_addr_ad4_47_32:%x "
  666. "mpdu_qos_control_field:%x ",
  667. mpdu_info->mac_addr_ad1_31_0,
  668. mpdu_info->mac_addr_ad1_47_32,
  669. mpdu_info->mac_addr_ad2_15_0,
  670. mpdu_info->mac_addr_ad2_47_16,
  671. mpdu_info->mac_addr_ad3_31_0,
  672. mpdu_info->mac_addr_ad3_47_32,
  673. mpdu_info->mpdu_sequence_control_field,
  674. mpdu_info->mac_addr_ad4_31_0,
  675. mpdu_info->mac_addr_ad4_47_32,
  676. mpdu_info->mpdu_qos_control_field);
  677. }
  678. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  679. uint8_t dbg_level)
  680. {
  681. struct rx_msdu_end *msdu_end =
  682. (struct rx_msdu_end *)msduend;
  683. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  684. "rx_msdu_end tlv - "
  685. "key_id_octet: %d "
  686. "cce_super_rule: %d "
  687. "cce_classify_not_done_truncat: %d "
  688. "cce_classify_not_done_cce_dis: %d "
  689. "rule_indication_31_0: %d "
  690. "tcp_udp_chksum: %d "
  691. "sa_idx_timeout: %d "
  692. "da_idx_timeout: %d "
  693. "msdu_limit_error: %d "
  694. "flow_idx_timeout: %d "
  695. "flow_idx_invalid: %d "
  696. "wifi_parser_error: %d "
  697. "sa_is_valid: %d "
  698. "da_is_valid: %d "
  699. "da_is_mcbc: %d "
  700. "tkip_mic_err: %d "
  701. "l3_header_padding: %d "
  702. "first_msdu: %d "
  703. "last_msdu: %d "
  704. "sa_idx: %d "
  705. "msdu_drop: %d "
  706. "reo_destination_indication: %d "
  707. "flow_idx: %d "
  708. "fse_metadata: %d "
  709. "cce_metadata: %d "
  710. "sa_sw_peer_id: %d ",
  711. msdu_end->key_id_octet,
  712. msdu_end->cce_super_rule,
  713. msdu_end->cce_classify_not_done_truncate,
  714. msdu_end->cce_classify_not_done_cce_dis,
  715. msdu_end->rule_indication_31_0,
  716. msdu_end->tcp_udp_chksum,
  717. msdu_end->sa_idx_timeout,
  718. msdu_end->da_idx_timeout,
  719. msdu_end->msdu_limit_error,
  720. msdu_end->flow_idx_timeout,
  721. msdu_end->flow_idx_invalid,
  722. msdu_end->wifi_parser_error,
  723. msdu_end->sa_is_valid,
  724. msdu_end->da_is_valid,
  725. msdu_end->da_is_mcbc,
  726. msdu_end->tkip_mic_err,
  727. msdu_end->l3_header_padding,
  728. msdu_end->first_msdu,
  729. msdu_end->last_msdu,
  730. msdu_end->sa_idx,
  731. msdu_end->msdu_drop,
  732. msdu_end->reo_destination_indication,
  733. msdu_end->flow_idx,
  734. msdu_end->fse_metadata,
  735. msdu_end->cce_metadata,
  736. msdu_end->sa_sw_peer_id);
  737. }
  738. #endif
  739. /**
  740. * hal_reo_status_get_header_9224() - Process reo desc info
  741. * @ring_desc: Pointer to reo descriptor
  742. * @b: tlv type info
  743. * @h1: Pointer to hal_reo_status_header where info to be stored
  744. *
  745. * Return: none.
  746. *
  747. */
  748. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  749. int b, void *h1)
  750. {
  751. uint64_t *d = (uint64_t *)ring_desc;
  752. uint64_t val1 = 0;
  753. struct hal_reo_status_header *h =
  754. (struct hal_reo_status_header *)h1;
  755. /* Offsets of descriptor fields defined in HW headers start
  756. * from the field after TLV header
  757. */
  758. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  759. switch (b) {
  760. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  761. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  762. STATUS_HEADER_REO_STATUS_NUMBER)];
  763. break;
  764. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  765. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  766. STATUS_HEADER_REO_STATUS_NUMBER)];
  767. break;
  768. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  769. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  770. STATUS_HEADER_REO_STATUS_NUMBER)];
  771. break;
  772. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  773. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  774. STATUS_HEADER_REO_STATUS_NUMBER)];
  775. break;
  776. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  777. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  778. STATUS_HEADER_REO_STATUS_NUMBER)];
  779. break;
  780. case HAL_REO_DESC_THRES_STATUS_TLV:
  781. val1 =
  782. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  783. STATUS_HEADER_REO_STATUS_NUMBER)];
  784. break;
  785. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  786. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  787. STATUS_HEADER_REO_STATUS_NUMBER)];
  788. break;
  789. default:
  790. qdf_nofl_err("ERROR: Unknown tlv\n");
  791. break;
  792. }
  793. h->cmd_num =
  794. HAL_GET_FIELD(
  795. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  796. val1);
  797. h->exec_time =
  798. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  799. CMD_EXECUTION_TIME, val1);
  800. h->status =
  801. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  802. REO_CMD_EXECUTION_STATUS, val1);
  803. switch (b) {
  804. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  805. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  806. STATUS_HEADER_TIMESTAMP)];
  807. break;
  808. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  809. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  810. STATUS_HEADER_TIMESTAMP)];
  811. break;
  812. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  813. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  814. STATUS_HEADER_TIMESTAMP)];
  815. break;
  816. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  817. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  818. STATUS_HEADER_TIMESTAMP)];
  819. break;
  820. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  821. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  822. STATUS_HEADER_TIMESTAMP)];
  823. break;
  824. case HAL_REO_DESC_THRES_STATUS_TLV:
  825. val1 =
  826. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  827. STATUS_HEADER_TIMESTAMP)];
  828. break;
  829. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  830. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  831. STATUS_HEADER_TIMESTAMP)];
  832. break;
  833. default:
  834. qdf_nofl_err("ERROR: Unknown tlv\n");
  835. break;
  836. }
  837. h->tstamp =
  838. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  839. }
  840. static
  841. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  842. {
  843. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  844. }
  845. static
  846. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  847. {
  848. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  849. }
  850. static
  851. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  852. {
  853. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  854. }
  855. static
  856. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  857. {
  858. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  859. }
  860. /**
  861. * hal_reo_config_9224() - Set reo config parameters
  862. * @soc: hal soc handle
  863. * @reg_val: value to be set
  864. * @reo_params: reo parameters
  865. *
  866. * Return: void
  867. */
  868. static void
  869. hal_reo_config_9224(struct hal_soc *soc,
  870. uint32_t reg_val,
  871. struct hal_reo_params *reo_params)
  872. {
  873. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  874. }
  875. /**
  876. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  877. * @msdu_details_ptr: Pointer to msdu_details_ptr
  878. *
  879. * Return: Pointer to rx_msdu_desc_info structure.
  880. *
  881. */
  882. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  883. {
  884. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  885. }
  886. /**
  887. * hal_rx_link_desc_msdu0_ptr_9224() - Get pointer to rx_msdu details
  888. * @link_desc: Pointer to link desc
  889. *
  890. * Return: Pointer to rx_msdu_details structure
  891. *
  892. */
  893. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  894. {
  895. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  896. }
  897. /**
  898. * hal_get_window_address_9224() - Function to get hp/tp address
  899. * @hal_soc: Pointer to hal_soc
  900. * @addr: address offset of register
  901. *
  902. * Return: modified address offset of register
  903. */
  904. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  905. qdf_iomem_t addr)
  906. {
  907. uint32_t offset = addr - hal_soc->dev_base_addr;
  908. qdf_iomem_t new_offset;
  909. /*
  910. * If offset lies within DP register range, use 3rd window to write
  911. * into DP region.
  912. */
  913. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  914. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  915. (offset & WINDOW_RANGE_MASK));
  916. /*
  917. * If offset lies within CE register range, use 2nd window to write
  918. * into CE region.
  919. */
  920. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  921. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  922. (offset & WINDOW_RANGE_MASK));
  923. } else {
  924. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  925. "%s: ERROR: Accessing Wrong register\n", __func__);
  926. qdf_assert_always(0);
  927. return 0;
  928. }
  929. return new_offset;
  930. }
  931. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  932. {
  933. /* Write value into window configuration register */
  934. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  935. WINDOW_CONFIGURATION_VALUE_9224);
  936. }
  937. static
  938. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  939. uint32_t *remap1, uint32_t *remap2)
  940. {
  941. switch (num_rings) {
  942. case 1:
  943. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  944. HAL_REO_REMAP_IX2(ring[0], 17) |
  945. HAL_REO_REMAP_IX2(ring[0], 18) |
  946. HAL_REO_REMAP_IX2(ring[0], 19) |
  947. HAL_REO_REMAP_IX2(ring[0], 20) |
  948. HAL_REO_REMAP_IX2(ring[0], 21) |
  949. HAL_REO_REMAP_IX2(ring[0], 22) |
  950. HAL_REO_REMAP_IX2(ring[0], 23);
  951. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  952. HAL_REO_REMAP_IX3(ring[0], 25) |
  953. HAL_REO_REMAP_IX3(ring[0], 26) |
  954. HAL_REO_REMAP_IX3(ring[0], 27) |
  955. HAL_REO_REMAP_IX3(ring[0], 28) |
  956. HAL_REO_REMAP_IX3(ring[0], 29) |
  957. HAL_REO_REMAP_IX3(ring[0], 30) |
  958. HAL_REO_REMAP_IX3(ring[0], 31);
  959. break;
  960. case 2:
  961. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  962. HAL_REO_REMAP_IX2(ring[0], 17) |
  963. HAL_REO_REMAP_IX2(ring[1], 18) |
  964. HAL_REO_REMAP_IX2(ring[1], 19) |
  965. HAL_REO_REMAP_IX2(ring[0], 20) |
  966. HAL_REO_REMAP_IX2(ring[0], 21) |
  967. HAL_REO_REMAP_IX2(ring[1], 22) |
  968. HAL_REO_REMAP_IX2(ring[1], 23);
  969. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  970. HAL_REO_REMAP_IX3(ring[0], 25) |
  971. HAL_REO_REMAP_IX3(ring[1], 26) |
  972. HAL_REO_REMAP_IX3(ring[1], 27) |
  973. HAL_REO_REMAP_IX3(ring[0], 28) |
  974. HAL_REO_REMAP_IX3(ring[0], 29) |
  975. HAL_REO_REMAP_IX3(ring[1], 30) |
  976. HAL_REO_REMAP_IX3(ring[1], 31);
  977. break;
  978. case 3:
  979. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  980. HAL_REO_REMAP_IX2(ring[1], 17) |
  981. HAL_REO_REMAP_IX2(ring[2], 18) |
  982. HAL_REO_REMAP_IX2(ring[0], 19) |
  983. HAL_REO_REMAP_IX2(ring[1], 20) |
  984. HAL_REO_REMAP_IX2(ring[2], 21) |
  985. HAL_REO_REMAP_IX2(ring[0], 22) |
  986. HAL_REO_REMAP_IX2(ring[1], 23);
  987. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  988. HAL_REO_REMAP_IX3(ring[0], 25) |
  989. HAL_REO_REMAP_IX3(ring[1], 26) |
  990. HAL_REO_REMAP_IX3(ring[2], 27) |
  991. HAL_REO_REMAP_IX3(ring[0], 28) |
  992. HAL_REO_REMAP_IX3(ring[1], 29) |
  993. HAL_REO_REMAP_IX3(ring[2], 30) |
  994. HAL_REO_REMAP_IX3(ring[0], 31);
  995. break;
  996. case 4:
  997. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  998. HAL_REO_REMAP_IX2(ring[1], 17) |
  999. HAL_REO_REMAP_IX2(ring[2], 18) |
  1000. HAL_REO_REMAP_IX2(ring[3], 19) |
  1001. HAL_REO_REMAP_IX2(ring[0], 20) |
  1002. HAL_REO_REMAP_IX2(ring[1], 21) |
  1003. HAL_REO_REMAP_IX2(ring[2], 22) |
  1004. HAL_REO_REMAP_IX2(ring[3], 23);
  1005. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1006. HAL_REO_REMAP_IX3(ring[1], 25) |
  1007. HAL_REO_REMAP_IX3(ring[2], 26) |
  1008. HAL_REO_REMAP_IX3(ring[3], 27) |
  1009. HAL_REO_REMAP_IX3(ring[0], 28) |
  1010. HAL_REO_REMAP_IX3(ring[1], 29) |
  1011. HAL_REO_REMAP_IX3(ring[2], 30) |
  1012. HAL_REO_REMAP_IX3(ring[3], 31);
  1013. break;
  1014. }
  1015. }
  1016. static
  1017. void hal_compute_reo_remap_ix0_9224(struct hal_soc *soc)
  1018. {
  1019. uint32_t remap0;
  1020. remap0 = HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1021. (REO_REG_REG_BASE));
  1022. remap0 &= ~(HAL_REO_REMAP_IX0(0xF, 6));
  1023. remap0 |= HAL_REO_REMAP_IX0(REO2PPE_DST_RING, 6);
  1024. HAL_REG_WRITE(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1025. (REO_REG_REG_BASE), remap0);
  1026. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR 0x%x",
  1027. HAL_REG_READ(soc, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR
  1028. (REO_REG_REG_BASE)));
  1029. }
  1030. /**
  1031. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1032. * @rx_fst: Pointer to the Rx Flow Search Table
  1033. * @table_offset: offset into the table where the flow is to be setup
  1034. * @rx_flow: Flow Parameters
  1035. *
  1036. * Return: Success/Failure
  1037. */
  1038. static void *
  1039. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1040. uint8_t *rx_flow)
  1041. {
  1042. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1043. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1044. uint8_t *fse;
  1045. bool fse_valid;
  1046. if (table_offset >= fst->max_entries) {
  1047. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1048. "HAL FSE table offset %u exceeds max entries %u",
  1049. table_offset, fst->max_entries);
  1050. return NULL;
  1051. }
  1052. fse = (uint8_t *)fst->base_vaddr +
  1053. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1054. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1055. if (fse_valid) {
  1056. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1057. "HAL FSE %pK already valid", fse);
  1058. return NULL;
  1059. }
  1060. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1061. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1062. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1063. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1064. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1065. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1066. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1067. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1068. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1069. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1070. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1071. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1072. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1073. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1074. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1075. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1076. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1077. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1078. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1079. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1080. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1081. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1082. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1083. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1084. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1085. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1086. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1087. (flow->tuple_info.dest_port));
  1088. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1089. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1090. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1091. (flow->tuple_info.src_port));
  1092. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1093. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1094. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1095. flow->tuple_info.l4_protocol);
  1096. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE);
  1097. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, USE_PPE) |=
  1098. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, USE_PPE, flow->use_ppe_ds);
  1099. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID);
  1100. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID) |=
  1101. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, PRIORITY_VALID,
  1102. flow->priority_vld);
  1103. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE);
  1104. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SERVICE_CODE) |=
  1105. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SERVICE_CODE,
  1106. flow->service_code);
  1107. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1108. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1109. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1110. flow->reo_destination_handler);
  1111. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1112. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1113. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1114. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1115. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1116. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1117. flow->fse_metadata);
  1118. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1119. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1120. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1121. REO_DESTINATION_INDICATION,
  1122. flow->reo_destination_indication);
  1123. /* Reset all the other fields in FSE */
  1124. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1125. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1126. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1127. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1128. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1129. return fse;
  1130. }
  1131. /**
  1132. * hal_rx_dump_pkt_hdr_tlv_9224() - dump RX pkt header TLV in hex format
  1133. * @pkt_tlvs: pointer the pkt_hdr_tlv in pkt.
  1134. * @dbg_level: log level.
  1135. *
  1136. * Return: void
  1137. */
  1138. #ifndef NO_RX_PKT_HDR_TLV
  1139. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1140. uint8_t dbg_level)
  1141. {
  1142. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1143. hal_verbose_debug("\n---------------\n"
  1144. "rx_pkt_hdr_tlv\n"
  1145. "---------------\n"
  1146. "phy_ppdu_id 0x%x ",
  1147. pkt_hdr_tlv->phy_ppdu_id);
  1148. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1149. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1150. }
  1151. #else
  1152. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1153. uint8_t dbg_level)
  1154. {
  1155. }
  1156. #endif
  1157. /**
  1158. * hal_tx_dump_ppe_vp_entry_9224() - API to print PPE VP entries
  1159. * @hal_soc_hdl: HAL SoC handle
  1160. *
  1161. * Return: void
  1162. */
  1163. static inline
  1164. void hal_tx_dump_ppe_vp_entry_9224(hal_soc_handle_t hal_soc_hdl)
  1165. {
  1166. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1167. uint32_t reg_addr, reg_val = 0, i;
  1168. for (i = 0; i < HAL_PPE_VP_ENTRIES_MAX; i++) {
  1169. reg_addr =
  1170. HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_ADDR(
  1171. MAC_TCL_REG_REG_BASE,
  1172. i);
  1173. reg_val = HAL_REG_READ(soc, reg_addr);
  1174. hal_verbose_debug("%d: 0x%x\n", i, reg_val);
  1175. }
  1176. }
  1177. /**
  1178. * hal_rx_dump_pkt_tlvs_9224() - API to print RX Pkt TLVS QCN9224
  1179. * @hal_soc_hdl: hal_soc handle
  1180. * @buf: pointer the pkt buffer
  1181. * @dbg_level: log level
  1182. *
  1183. * Return: void
  1184. */
  1185. #ifdef CONFIG_WORD_BASED_TLV
  1186. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1187. uint8_t *buf, uint8_t dbg_level)
  1188. {
  1189. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1190. struct rx_msdu_end_compact *msdu_end =
  1191. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1192. struct rx_mpdu_start_compact *mpdu_start =
  1193. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1194. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1195. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1196. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1197. }
  1198. #else
  1199. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1200. uint8_t *buf, uint8_t dbg_level)
  1201. {
  1202. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1203. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1204. struct rx_mpdu_start *mpdu_start =
  1205. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1206. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1207. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1208. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1209. }
  1210. #endif
  1211. #define HAL_NUM_TCL_BANKS_9224 48
  1212. /**
  1213. * hal_cmem_write_9224() - function for CMEM buffer writing
  1214. * @hal_soc_hdl: HAL SOC handle
  1215. * @offset: CMEM address
  1216. * @value: value to write
  1217. *
  1218. * Return: None.
  1219. */
  1220. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1221. uint32_t offset,
  1222. uint32_t value)
  1223. {
  1224. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1225. pld_reg_write(hal->qdf_dev->dev, offset, value, NULL);
  1226. }
  1227. /**
  1228. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1229. *
  1230. * Return: number of bank
  1231. */
  1232. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1233. {
  1234. return HAL_NUM_TCL_BANKS_9224;
  1235. }
  1236. static void hal_reo_setup_9224(struct hal_soc *soc, void *reoparams,
  1237. int qref_reset)
  1238. {
  1239. uint32_t reg_val;
  1240. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1241. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1242. REO_REG_REG_BASE));
  1243. hal_reo_config_9224(soc, reg_val, reo_params);
  1244. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1245. /* TODO: Setup destination ring mapping if enabled */
  1246. /* TODO: Error destination ring setting is left to default.
  1247. * Default setting is to send all errors to release ring.
  1248. */
  1249. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1250. hal_setup_reo_swap(soc);
  1251. HAL_REG_WRITE(soc,
  1252. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1253. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1254. HAL_REG_WRITE(soc,
  1255. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1256. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1257. HAL_REG_WRITE(soc,
  1258. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1259. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1260. HAL_REG_WRITE(soc,
  1261. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1262. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1263. /*
  1264. * When hash based routing is enabled, routing of the rx packet
  1265. * is done based on the following value: 1 _ _ _ _ The last 4
  1266. * bits are based on hash[3:0]. This means the possible values
  1267. * are 0x10 to 0x1f. This value is used to look-up the
  1268. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1269. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1270. * registers need to be configured to set-up the 16 entries to
  1271. * map the hash values to a ring number. There are 3 bits per
  1272. * hash entry – which are mapped as follows:
  1273. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1274. * 7: NOT_USED.
  1275. */
  1276. if (reo_params->rx_hash_enabled) {
  1277. hal_compute_reo_remap_ix0_9224(soc);
  1278. HAL_REG_WRITE(soc,
  1279. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1280. (REO_REG_REG_BASE), reo_params->remap0);
  1281. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1282. HAL_REG_READ(soc,
  1283. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1284. REO_REG_REG_BASE)));
  1285. HAL_REG_WRITE(soc,
  1286. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1287. (REO_REG_REG_BASE), reo_params->remap1);
  1288. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1289. HAL_REG_READ(soc,
  1290. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1291. REO_REG_REG_BASE)));
  1292. HAL_REG_WRITE(soc,
  1293. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1294. (REO_REG_REG_BASE), reo_params->remap2);
  1295. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1296. HAL_REG_READ(soc,
  1297. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1298. REO_REG_REG_BASE)));
  1299. }
  1300. /* TODO: Check if the following registers shoould be setup by host:
  1301. * AGING_CONTROL
  1302. * HIGH_MEMORY_THRESHOLD
  1303. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1304. * GLOBAL_LINK_DESC_COUNT_CTRL
  1305. */
  1306. soc->reo_qref = *reo_params->reo_qref;
  1307. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc, qref_reset);
  1308. }
  1309. static uint16_t hal_get_rx_max_ba_window_qcn9224(int tid)
  1310. {
  1311. return HAL_RX_BA_WINDOW_1024;
  1312. }
  1313. /**
  1314. * hal_qcn9224_get_reo_qdesc_size() - Get the reo queue descriptor size from the
  1315. * given Block-Ack window size
  1316. * @ba_window_size: Block-Ack window size
  1317. * @tid: Traffic id
  1318. *
  1319. * Return: reo queue descriptor size
  1320. */
  1321. static uint32_t hal_qcn9224_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1322. {
  1323. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1324. * NON_QOS_TID until HW issues are resolved.
  1325. */
  1326. if (tid != HAL_NON_QOS_TID)
  1327. ba_window_size = hal_get_rx_max_ba_window_qcn9224(tid);
  1328. /* Return descriptor size corresponding to window size of 2 since
  1329. * we set ba_window_size to 2 while setting up REO descriptors as
  1330. * a WAR to get 2k jump exception aggregates are received without
  1331. * a BA session.
  1332. */
  1333. if (ba_window_size <= 1) {
  1334. if (tid != HAL_NON_QOS_TID)
  1335. return sizeof(struct rx_reo_queue) +
  1336. sizeof(struct rx_reo_queue_ext);
  1337. else
  1338. return sizeof(struct rx_reo_queue);
  1339. }
  1340. if (ba_window_size <= 105)
  1341. return sizeof(struct rx_reo_queue) +
  1342. sizeof(struct rx_reo_queue_ext);
  1343. if (ba_window_size <= 210)
  1344. return sizeof(struct rx_reo_queue) +
  1345. (2 * sizeof(struct rx_reo_queue_ext));
  1346. if (ba_window_size <= 256)
  1347. return sizeof(struct rx_reo_queue) +
  1348. (3 * sizeof(struct rx_reo_queue_ext));
  1349. return sizeof(struct rx_reo_queue) +
  1350. (10 * sizeof(struct rx_reo_queue_ext)) +
  1351. sizeof(struct rx_reo_queue_1k);
  1352. }
  1353. /**
  1354. * hal_tx_get_num_ppe_vp_tbl_entries_9224() - get number of PPE VP entries
  1355. * @hal_soc_hdl: HAL SoC handle
  1356. *
  1357. * Return: Number of PPE VP entries
  1358. */
  1359. static
  1360. uint32_t hal_tx_get_num_ppe_vp_tbl_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1361. {
  1362. return HAL_PPE_VP_ENTRIES_MAX;
  1363. }
  1364. /**
  1365. * hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224() - get number of PPE VP
  1366. * search index registers
  1367. * @hal_soc_hdl: HAL SoC handle
  1368. *
  1369. * Return: Number of PPE VP search index registers
  1370. */
  1371. static
  1372. uint32_t hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1373. {
  1374. return HAL_PPE_VP_SEARCH_IDX_REG_MAX;
  1375. }
  1376. /**
  1377. * hal_rx_tlv_msdu_done_copy_get_9224() - Get msdu done copy bit from rx_tlv
  1378. * @buf: pointer the RX TLV
  1379. *
  1380. * Return: msdu done copy bit
  1381. */
  1382. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_9224(uint8_t *buf)
  1383. {
  1384. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1385. }
  1386. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1387. {
  1388. /* init and setup */
  1389. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1390. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1391. hal_soc->ops->hal_srng_hw_disable = hal_srng_hw_disable_generic;
  1392. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1393. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1394. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1395. /* tx */
  1396. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1397. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1398. hal_soc->ops->hal_tx_comp_get_status =
  1399. hal_tx_comp_get_status_generic_be;
  1400. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1401. hal_tx_init_cmd_credit_ring_9224;
  1402. hal_soc->ops->hal_tx_set_ppe_cmn_cfg =
  1403. hal_tx_set_ppe_cmn_config_9224;
  1404. hal_soc->ops->hal_tx_set_ppe_vp_entry =
  1405. hal_tx_set_ppe_vp_entry_9224;
  1406. hal_soc->ops->hal_ppeds_cfg_ast_override_map_reg =
  1407. hal_ppeds_cfg_ast_override_map_reg_9224;
  1408. hal_soc->ops->hal_tx_set_ppe_pri2tid =
  1409. hal_tx_set_ppe_pri2tid_map_9224;
  1410. hal_soc->ops->hal_tx_update_ppe_pri2tid =
  1411. hal_tx_update_ppe_pri2tid_9224;
  1412. hal_soc->ops->hal_tx_dump_ppe_vp_entry =
  1413. hal_tx_dump_ppe_vp_entry_9224;
  1414. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries =
  1415. hal_tx_get_num_ppe_vp_tbl_entries_9224;
  1416. hal_soc->ops->hal_tx_enable_pri2tid_map =
  1417. hal_tx_enable_pri2tid_map_9224;
  1418. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1419. hal_tx_config_rbm_mapping_be_9224;
  1420. /* rx */
  1421. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1422. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1423. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1424. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1425. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1426. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1427. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1428. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1429. hal_rx_dump_mpdu_start_tlv_9224;
  1430. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1431. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1432. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1433. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1434. hal_rx_tlv_reception_type_get_be;
  1435. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1436. hal_rx_msdu_end_da_idx_get_be;
  1437. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1438. hal_rx_msdu_desc_info_get_ptr_9224;
  1439. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1440. hal_rx_link_desc_msdu0_ptr_9224;
  1441. hal_soc->ops->hal_reo_status_get_header =
  1442. hal_reo_status_get_header_9224;
  1443. #ifdef WLAN_PKT_CAPTURE_RX_2_0
  1444. hal_soc->ops->hal_rx_status_get_tlv_info =
  1445. hal_rx_status_get_tlv_info_wrapper_be;
  1446. #endif
  1447. hal_soc->ops->hal_rx_wbm_err_info_get =
  1448. hal_rx_wbm_err_info_get_generic_be;
  1449. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1450. hal_tx_set_pcp_tid_map_generic_be;
  1451. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1452. hal_tx_update_pcp_tid_generic_be;
  1453. hal_soc->ops->hal_tx_set_tidmap_prty =
  1454. hal_tx_update_tidmap_prty_generic_be;
  1455. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1456. hal_rx_get_rx_fragment_number_be,
  1457. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1458. hal_rx_tlv_da_is_mcbc_get_be;
  1459. hal_soc->ops->hal_rx_msdu_end_is_tkip_mic_err =
  1460. hal_rx_tlv_is_tkip_mic_err_get_be;
  1461. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1462. hal_rx_tlv_sa_is_valid_get_be;
  1463. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1464. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1465. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1466. hal_rx_tlv_l3_hdr_padding_get_be;
  1467. hal_soc->ops->hal_rx_encryption_info_valid =
  1468. hal_rx_encryption_info_valid_be;
  1469. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1470. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1471. hal_rx_tlv_first_msdu_get_be;
  1472. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1473. hal_rx_tlv_da_is_valid_get_be;
  1474. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1475. hal_rx_tlv_last_msdu_get_be;
  1476. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1477. hal_rx_get_mpdu_mac_ad4_valid_be;
  1478. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1479. hal_rx_mpdu_start_sw_peer_id_get_be;
  1480. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1481. hal_rx_msdu_peer_meta_data_get_be;
  1482. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1483. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1484. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1485. hal_rx_get_mpdu_frame_control_valid_be;
  1486. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1487. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1488. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1489. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1490. hal_rx_get_mpdu_sequence_control_valid_be;
  1491. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1492. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1493. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1494. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1495. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1496. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1497. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1498. hal_rx_msdu0_buffer_addr_lsb_9224;
  1499. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1500. hal_rx_msdu_desc_info_ptr_get_9224;
  1501. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1502. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1503. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1504. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1505. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1506. hal_rx_get_mac_addr2_valid_be;
  1507. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1508. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1509. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1510. hal_rx_msdu_flow_idx_invalid_be;
  1511. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1512. hal_rx_msdu_flow_idx_timeout_be;
  1513. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1514. hal_rx_msdu_fse_metadata_get_be;
  1515. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1516. hal_rx_msdu_cce_match_get_be;
  1517. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1518. hal_rx_msdu_cce_metadata_get_be;
  1519. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1520. hal_rx_msdu_get_flow_params_be;
  1521. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1522. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1523. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1524. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1525. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1526. #else
  1527. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1528. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1529. #endif
  1530. /* rx - msdu fast path info fields */
  1531. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1532. hal_rx_msdu_packet_metadata_get_generic_be;
  1533. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1534. hal_rx_mpdu_start_tlv_tag_valid_be;
  1535. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1536. hal_rx_wbm_err_msdu_continuation_get_9224;
  1537. /* rx - TLV struct offsets */
  1538. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1539. hal_rx_msdu_end_offset_get_generic;
  1540. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1541. hal_rx_mpdu_start_offset_get_generic;
  1542. #ifndef NO_RX_PKT_HDR_TLV
  1543. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1544. hal_rx_pkt_tlv_offset_get_generic;
  1545. #endif
  1546. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1547. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1548. hal_rx_flow_get_tuple_info_be;
  1549. hal_soc->ops->hal_rx_flow_delete_entry =
  1550. hal_rx_flow_delete_entry_be;
  1551. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1552. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1553. hal_compute_reo_remap_ix2_ix3_9224;
  1554. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1555. hal_rx_msdu_get_reo_destination_indication_be;
  1556. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1557. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1558. hal_rx_msdu_is_wlan_mcast_generic_be;
  1559. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1560. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1561. hal_rx_tlv_decap_format_get_be;
  1562. #ifdef RECEIVE_OFFLOAD
  1563. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1564. hal_rx_tlv_get_offload_info_be;
  1565. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1566. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1567. #endif
  1568. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1569. hal_rx_tlv_msdu_done_copy_get_9224;
  1570. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1571. hal_rx_msdu_start_msdu_len_get_be;
  1572. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1573. hal_rx_get_frame_ctrl_field_be;
  1574. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1575. #ifndef CONFIG_WORD_BASED_TLV
  1576. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1577. hal_rx_mpdu_info_ampdu_flag_get_be;
  1578. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1579. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1580. hal_rx_hw_desc_get_ppduid_get_be;
  1581. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1582. hal_rx_attn_phy_ppdu_id_get_be;
  1583. hal_soc->ops->hal_rx_get_filter_category =
  1584. hal_rx_get_filter_category_be;
  1585. #endif
  1586. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1587. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1588. hal_rx_msdu_start_msdu_len_set_be;
  1589. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1590. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1591. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1592. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1593. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1594. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1595. hal_rx_tlv_decrypt_err_get_be;
  1596. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1597. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1598. hal_rx_tlv_get_is_decrypted_be;
  1599. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1600. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1601. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1602. hal_rx_priv_info_set_in_tlv_be;
  1603. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1604. hal_rx_priv_info_get_from_tlv_be;
  1605. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1606. hal_soc->ops->hal_reo_setup = hal_reo_setup_9224;
  1607. hal_soc->ops->hal_reo_config_reo2ppe_dest_info = NULL;
  1608. #ifdef REO_SHARED_QREF_TABLE_EN
  1609. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1610. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1611. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1612. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1613. hal_soc->ops->hal_reo_shared_qaddr_cache_clear = hal_reo_shared_qaddr_cache_clear_be;
  1614. #endif
  1615. /* Overwrite the default BE ops */
  1616. hal_soc->ops->hal_get_rx_max_ba_window =
  1617. hal_get_rx_max_ba_window_qcn9224;
  1618. hal_soc->ops->hal_get_reo_qdesc_size = hal_qcn9224_get_reo_qdesc_size;
  1619. /* TX MONITOR */
  1620. #ifdef WLAN_PKT_CAPTURE_TX_2_0
  1621. hal_soc->ops->hal_txmon_is_mon_buf_addr_tlv =
  1622. hal_txmon_is_mon_buf_addr_tlv_generic_be;
  1623. hal_soc->ops->hal_txmon_populate_packet_info =
  1624. hal_txmon_populate_packet_info_generic_be;
  1625. hal_soc->ops->hal_txmon_status_parse_tlv =
  1626. hal_txmon_status_parse_tlv_generic_be;
  1627. hal_soc->ops->hal_txmon_status_get_num_users =
  1628. hal_txmon_status_get_num_users_generic_be;
  1629. #if defined(TX_MONITOR_WORD_MASK)
  1630. hal_soc->ops->hal_txmon_get_word_mask =
  1631. hal_txmon_get_word_mask_qcn9224;
  1632. #else
  1633. hal_soc->ops->hal_txmon_get_word_mask =
  1634. hal_txmon_get_word_mask_generic_be;
  1635. #endif /* TX_MONITOR_WORD_MASK */
  1636. #endif /* WLAN_PKT_CAPTURE_TX_2_0 */
  1637. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1638. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1639. hal_tx_vdev_mismatch_routing_set_generic_be;
  1640. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1641. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1642. hal_soc->ops->hal_get_ba_aging_timeout =
  1643. hal_get_ba_aging_timeout_be_generic;
  1644. hal_soc->ops->hal_setup_link_idle_list =
  1645. hal_setup_link_idle_list_generic_be;
  1646. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1647. hal_cookie_conversion_reg_cfg_generic_be;
  1648. hal_soc->ops->hal_set_ba_aging_timeout =
  1649. hal_set_ba_aging_timeout_be_generic;
  1650. hal_soc->ops->hal_tx_populate_bank_register =
  1651. hal_tx_populate_bank_register_be;
  1652. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1653. hal_tx_vdev_mcast_ctrl_set_be;
  1654. #ifdef CONFIG_WORD_BASED_TLV
  1655. hal_soc->ops->hal_rx_mpdu_start_wmask_get =
  1656. hal_rx_mpdu_start_wmask_get_be;
  1657. hal_soc->ops->hal_rx_msdu_end_wmask_get =
  1658. hal_rx_msdu_end_wmask_get_be;
  1659. #endif
  1660. hal_soc->ops->hal_get_tsf2_scratch_reg =
  1661. hal_get_tsf2_scratch_reg_qcn9224;
  1662. hal_soc->ops->hal_get_tqm_scratch_reg =
  1663. hal_get_tqm_scratch_reg_qcn9224;
  1664. hal_soc->ops->hal_tx_ring_halt_set = hal_tx_ppe2tcl_ring_halt_set_9224;
  1665. hal_soc->ops->hal_tx_ring_halt_reset =
  1666. hal_tx_ppe2tcl_ring_halt_reset_9224;
  1667. hal_soc->ops->hal_tx_ring_halt_poll =
  1668. hal_tx_ppe2tcl_ring_halt_done_9224;
  1669. hal_soc->ops->hal_tx_get_num_ppe_vp_search_idx_tbl_entries =
  1670. hal_tx_get_num_ppe_vp_search_idx_reg_entries_9224;
  1671. hal_soc->ops->hal_tx_ring_halt_get = hal_tx_ppe2tcl_ring_halt_get_9224;
  1672. };
  1673. /**
  1674. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  1675. * applicable only for QCN9224
  1676. * @hal_soc: HAL Soc handle
  1677. *
  1678. * Return: None
  1679. */
  1680. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  1681. {
  1682. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1683. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1684. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1685. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1686. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1687. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1688. }