va-macro.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. /* pm runtime auto suspend timer in msecs */
  22. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  23. #define VA_MACRO_MAX_OFFSET 0x1000
  24. #define VA_MACRO_NUM_DECIMATORS 8
  25. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  26. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  32. #define CF_MIN_3DB_4HZ 0x0
  33. #define CF_MIN_3DB_75HZ 0x1
  34. #define CF_MIN_3DB_150HZ 0x2
  35. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  36. #define VA_MACRO_MCLK_FREQ 9600000
  37. #define VA_MACRO_TX_PATH_OFFSET 0x80
  38. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  40. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  41. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x2
  42. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  43. #define MAX_RETRY_ATTEMPTS 500
  44. #define VA_MACRO_SWR_STRING_LEN 80
  45. #define VA_MACRO_CHILD_DEVICES_MAX 3
  46. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  47. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  48. module_param(va_tx_unmute_delay, int, 0664);
  49. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  50. enum {
  51. VA_MACRO_AIF_INVALID = 0,
  52. VA_MACRO_AIF1_CAP,
  53. VA_MACRO_AIF2_CAP,
  54. VA_MACRO_AIF3_CAP,
  55. VA_MACRO_MAX_DAIS,
  56. };
  57. enum {
  58. VA_MACRO_DEC0,
  59. VA_MACRO_DEC1,
  60. VA_MACRO_DEC2,
  61. VA_MACRO_DEC3,
  62. VA_MACRO_DEC4,
  63. VA_MACRO_DEC5,
  64. VA_MACRO_DEC6,
  65. VA_MACRO_DEC7,
  66. VA_MACRO_DEC_MAX,
  67. };
  68. enum {
  69. VA_MACRO_CLK_DIV_2,
  70. VA_MACRO_CLK_DIV_3,
  71. VA_MACRO_CLK_DIV_4,
  72. VA_MACRO_CLK_DIV_6,
  73. VA_MACRO_CLK_DIV_8,
  74. VA_MACRO_CLK_DIV_16,
  75. };
  76. enum {
  77. MSM_DMIC,
  78. SWR_MIC,
  79. };
  80. enum {
  81. TX_MCLK,
  82. VA_MCLK,
  83. };
  84. struct va_mute_work {
  85. struct va_macro_priv *va_priv;
  86. u32 decimator;
  87. struct delayed_work dwork;
  88. };
  89. struct hpf_work {
  90. struct va_macro_priv *va_priv;
  91. u8 decimator;
  92. u8 hpf_cut_off_freq;
  93. struct delayed_work dwork;
  94. };
  95. /* Hold instance to soundwire platform device */
  96. struct va_macro_swr_ctrl_data {
  97. struct platform_device *va_swr_pdev;
  98. };
  99. struct va_macro_swr_ctrl_platform_data {
  100. void *handle; /* holds codec private data */
  101. int (*read)(void *handle, int reg);
  102. int (*write)(void *handle, int reg, int val);
  103. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  104. int (*clk)(void *handle, bool enable);
  105. int (*handle_irq)(void *handle,
  106. irqreturn_t (*swrm_irq_handler)(int irq,
  107. void *data),
  108. void *swrm_handle,
  109. int action);
  110. };
  111. struct va_macro_priv {
  112. struct device *dev;
  113. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  114. bool va_without_decimation;
  115. struct clk *lpass_audio_hw_vote;
  116. struct mutex mclk_lock;
  117. struct mutex swr_clk_lock;
  118. struct snd_soc_component *component;
  119. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  120. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  121. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  122. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  123. s32 dmic_0_1_clk_cnt;
  124. s32 dmic_2_3_clk_cnt;
  125. s32 dmic_4_5_clk_cnt;
  126. s32 dmic_6_7_clk_cnt;
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. };
  154. static bool va_macro_get_data(struct snd_soc_component *component,
  155. struct device **va_dev,
  156. struct va_macro_priv **va_priv,
  157. const char *func_name)
  158. {
  159. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  160. if (!(*va_dev)) {
  161. dev_err(component->dev,
  162. "%s: null device for macro!\n", func_name);
  163. return false;
  164. }
  165. *va_priv = dev_get_drvdata((*va_dev));
  166. if (!(*va_priv) || !(*va_priv)->component) {
  167. dev_err(component->dev,
  168. "%s: priv is null for macro!\n", func_name);
  169. return false;
  170. }
  171. return true;
  172. }
  173. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  174. bool mclk_enable, bool dapm)
  175. {
  176. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  177. int ret = 0;
  178. if (regmap == NULL) {
  179. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  180. return -EINVAL;
  181. }
  182. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  183. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  184. mutex_lock(&va_priv->mclk_lock);
  185. if (mclk_enable) {
  186. if (va_priv->va_mclk_users == 0) {
  187. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  188. va_priv->default_clk_id,
  189. va_priv->clk_id,
  190. true);
  191. if (ret < 0) {
  192. dev_err(va_priv->dev,
  193. "%s: va request clock en failed\n",
  194. __func__);
  195. goto exit;
  196. }
  197. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  198. true);
  199. regcache_mark_dirty(regmap);
  200. regcache_sync_region(regmap,
  201. VA_START_OFFSET,
  202. VA_MAX_OFFSET);
  203. }
  204. va_priv->va_mclk_users++;
  205. } else {
  206. if (va_priv->va_mclk_users <= 0) {
  207. dev_err(va_priv->dev, "%s: clock already disabled\n",
  208. __func__);
  209. va_priv->va_mclk_users = 0;
  210. goto exit;
  211. }
  212. va_priv->va_mclk_users--;
  213. if (va_priv->va_mclk_users == 0) {
  214. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  215. false);
  216. bolero_clk_rsc_request_clock(va_priv->dev,
  217. va_priv->default_clk_id,
  218. va_priv->clk_id,
  219. false);
  220. }
  221. }
  222. exit:
  223. mutex_unlock(&va_priv->mclk_lock);
  224. return ret;
  225. }
  226. static int va_macro_event_handler(struct snd_soc_component *component,
  227. u16 event, u32 data)
  228. {
  229. struct device *va_dev = NULL;
  230. struct va_macro_priv *va_priv = NULL;
  231. int retry_cnt = MAX_RETRY_ATTEMPTS;
  232. int ret = 0;
  233. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  234. return -EINVAL;
  235. switch (event) {
  236. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  237. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  238. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  239. __func__, retry_cnt);
  240. /*
  241. * Userspace takes 10 seconds to close
  242. * the session when pcm_start fails due to concurrency
  243. * with PDR/SSR. Loop and check every 20ms till 10
  244. * seconds for va_mclk user count to get reset to 0
  245. * which ensures userspace teardown is done and SSR
  246. * powerup seq can proceed.
  247. */
  248. msleep(20);
  249. retry_cnt--;
  250. }
  251. if (retry_cnt == 0)
  252. dev_err(va_dev,
  253. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  254. __func__);
  255. break;
  256. case BOLERO_MACRO_EVT_SSR_UP:
  257. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  258. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  259. va_priv->default_clk_id,
  260. VA_CORE_CLK, true);
  261. if (ret < 0)
  262. dev_err_ratelimited(va_priv->dev,
  263. "%s, failed to enable clk, ret:%d\n",
  264. __func__, ret);
  265. else
  266. bolero_clk_rsc_request_clock(va_priv->dev,
  267. va_priv->default_clk_id,
  268. VA_CORE_CLK, false);
  269. /* reset swr after ssr/pdr */
  270. va_priv->reset_swr = true;
  271. if (va_priv->swr_ctrl_data)
  272. swrm_wcd_notify(
  273. va_priv->swr_ctrl_data[0].va_swr_pdev,
  274. SWR_DEVICE_SSR_UP, NULL);
  275. break;
  276. case BOLERO_MACRO_EVT_CLK_RESET:
  277. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  278. break;
  279. case BOLERO_MACRO_EVT_SSR_DOWN:
  280. if (va_priv->swr_ctrl_data) {
  281. swrm_wcd_notify(
  282. va_priv->swr_ctrl_data[0].va_swr_pdev,
  283. SWR_DEVICE_DOWN, NULL);
  284. swrm_wcd_notify(
  285. va_priv->swr_ctrl_data[0].va_swr_pdev,
  286. SWR_DEVICE_SSR_DOWN, NULL);
  287. }
  288. if ((!pm_runtime_enabled(va_dev) ||
  289. !pm_runtime_suspended(va_dev))) {
  290. ret = bolero_runtime_suspend(va_dev);
  291. if (!ret) {
  292. pm_runtime_disable(va_dev);
  293. pm_runtime_set_suspended(va_dev);
  294. pm_runtime_enable(va_dev);
  295. }
  296. }
  297. break;
  298. default:
  299. break;
  300. }
  301. return 0;
  302. }
  303. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  304. struct snd_kcontrol *kcontrol, int event)
  305. {
  306. struct snd_soc_component *component =
  307. snd_soc_dapm_to_component(w->dapm);
  308. int ret = 0;
  309. struct device *va_dev = NULL;
  310. struct va_macro_priv *va_priv = NULL;
  311. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  312. return -EINVAL;
  313. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  314. switch (event) {
  315. case SND_SOC_DAPM_PRE_PMU:
  316. va_priv->va_swr_clk_cnt++;
  317. if (va_priv->swr_ctrl_data) {
  318. ret = swrm_wcd_notify(
  319. va_priv->swr_ctrl_data[0].va_swr_pdev,
  320. SWR_REQ_CLK_SWITCH, NULL);
  321. if (ret)
  322. dev_dbg(va_dev, "%s: clock switch failed\n",
  323. __func__);
  324. }
  325. msm_cdc_pinctrl_set_wakeup_capable(
  326. va_priv->va_swr_gpio_p, false);
  327. break;
  328. case SND_SOC_DAPM_POST_PMD:
  329. msm_cdc_pinctrl_set_wakeup_capable(
  330. va_priv->va_swr_gpio_p, true);
  331. if (va_priv->swr_ctrl_data) {
  332. ret = swrm_wcd_notify(
  333. va_priv->swr_ctrl_data[0].va_swr_pdev,
  334. SWR_REQ_CLK_SWITCH, NULL);
  335. if (ret)
  336. dev_dbg(va_dev, "%s: clock switch failed\n",
  337. __func__);
  338. }
  339. va_priv->va_swr_clk_cnt--;
  340. break;
  341. default:
  342. dev_err(va_priv->dev,
  343. "%s: invalid DAPM event %d\n", __func__, event);
  344. ret = -EINVAL;
  345. }
  346. return ret;
  347. }
  348. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  349. struct snd_kcontrol *kcontrol, int event)
  350. {
  351. struct snd_soc_component *component =
  352. snd_soc_dapm_to_component(w->dapm);
  353. int ret = 0;
  354. struct device *va_dev = NULL;
  355. struct va_macro_priv *va_priv = NULL;
  356. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  357. return -EINVAL;
  358. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  359. switch (event) {
  360. case SND_SOC_DAPM_PRE_PMU:
  361. if (va_priv->lpass_audio_hw_vote) {
  362. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  363. if (ret)
  364. dev_err(va_dev,
  365. "%s: lpass audio hw enable failed\n",
  366. __func__);
  367. }
  368. if (!ret)
  369. if (bolero_tx_clk_switch(component))
  370. dev_dbg(va_dev, "%s: clock switch failed\n",
  371. __func__);
  372. bolero_register_event_listener(component, true);
  373. break;
  374. case SND_SOC_DAPM_POST_PMD:
  375. bolero_register_event_listener(component, false);
  376. if (bolero_tx_clk_switch(component))
  377. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  378. if (va_priv->lpass_audio_hw_vote)
  379. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  380. break;
  381. default:
  382. dev_err(va_priv->dev,
  383. "%s: invalid DAPM event %d\n", __func__, event);
  384. ret = -EINVAL;
  385. }
  386. return ret;
  387. }
  388. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  389. struct snd_kcontrol *kcontrol, int event)
  390. {
  391. struct device *va_dev = NULL;
  392. struct va_macro_priv *va_priv = NULL;
  393. struct snd_soc_component *component =
  394. snd_soc_dapm_to_component(w->dapm);
  395. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  396. return -EINVAL;
  397. if (SND_SOC_DAPM_EVENT_ON(event))
  398. ++va_priv->tx_swr_clk_cnt;
  399. if (SND_SOC_DAPM_EVENT_OFF(event))
  400. --va_priv->tx_swr_clk_cnt;
  401. return 0;
  402. }
  403. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  404. struct snd_kcontrol *kcontrol, int event)
  405. {
  406. struct snd_soc_component *component =
  407. snd_soc_dapm_to_component(w->dapm);
  408. int ret = 0;
  409. struct device *va_dev = NULL;
  410. struct va_macro_priv *va_priv = NULL;
  411. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  412. return -EINVAL;
  413. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  414. switch (event) {
  415. case SND_SOC_DAPM_PRE_PMU:
  416. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  417. va_priv->default_clk_id,
  418. TX_CORE_CLK,
  419. true);
  420. if (!ret)
  421. va_priv->tx_clk_status++;
  422. ret = va_macro_mclk_enable(va_priv, 1, true);
  423. break;
  424. case SND_SOC_DAPM_POST_PMD:
  425. va_macro_mclk_enable(va_priv, 0, true);
  426. if (va_priv->tx_clk_status > 0) {
  427. bolero_clk_rsc_request_clock(va_priv->dev,
  428. va_priv->default_clk_id,
  429. TX_CORE_CLK,
  430. false);
  431. va_priv->tx_clk_status--;
  432. }
  433. break;
  434. default:
  435. dev_err(va_priv->dev,
  436. "%s: invalid DAPM event %d\n", __func__, event);
  437. ret = -EINVAL;
  438. }
  439. return ret;
  440. }
  441. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  442. struct regmap *regmap, int clk_type,
  443. bool enable)
  444. {
  445. int ret = 0, clk_tx_ret = 0;
  446. dev_dbg(va_priv->dev,
  447. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  448. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  449. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  450. if (enable) {
  451. if (va_priv->swr_clk_users == 0)
  452. msm_cdc_pinctrl_select_active_state(
  453. va_priv->va_swr_gpio_p);
  454. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  455. TX_CORE_CLK,
  456. TX_CORE_CLK,
  457. true);
  458. if (clk_type == TX_MCLK) {
  459. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  460. TX_CORE_CLK,
  461. TX_CORE_CLK,
  462. true);
  463. if (ret < 0) {
  464. if (va_priv->swr_clk_users == 0)
  465. msm_cdc_pinctrl_select_sleep_state(
  466. va_priv->va_swr_gpio_p);
  467. dev_err_ratelimited(va_priv->dev,
  468. "%s: swr request clk failed\n",
  469. __func__);
  470. goto done;
  471. }
  472. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  473. true);
  474. }
  475. if (clk_type == VA_MCLK) {
  476. ret = va_macro_mclk_enable(va_priv, 1, true);
  477. if (ret < 0) {
  478. if (va_priv->swr_clk_users == 0)
  479. msm_cdc_pinctrl_select_sleep_state(
  480. va_priv->va_swr_gpio_p);
  481. dev_err_ratelimited(va_priv->dev,
  482. "%s: request clock enable failed\n",
  483. __func__);
  484. goto done;
  485. }
  486. }
  487. if (va_priv->swr_clk_users == 0) {
  488. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  489. __func__, va_priv->reset_swr);
  490. if (va_priv->reset_swr)
  491. regmap_update_bits(regmap,
  492. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  493. 0x02, 0x02);
  494. regmap_update_bits(regmap,
  495. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  496. 0x01, 0x01);
  497. if (va_priv->reset_swr)
  498. regmap_update_bits(regmap,
  499. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  500. 0x02, 0x00);
  501. va_priv->reset_swr = false;
  502. }
  503. if (!clk_tx_ret)
  504. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  505. TX_CORE_CLK,
  506. TX_CORE_CLK,
  507. false);
  508. va_priv->swr_clk_users++;
  509. } else {
  510. if (va_priv->swr_clk_users <= 0) {
  511. dev_err_ratelimited(va_priv->dev,
  512. "va swrm clock users already 0\n");
  513. va_priv->swr_clk_users = 0;
  514. return 0;
  515. }
  516. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  517. TX_CORE_CLK,
  518. TX_CORE_CLK,
  519. true);
  520. va_priv->swr_clk_users--;
  521. if (va_priv->swr_clk_users == 0)
  522. regmap_update_bits(regmap,
  523. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  524. 0x01, 0x00);
  525. if (clk_type == VA_MCLK)
  526. va_macro_mclk_enable(va_priv, 0, true);
  527. if (clk_type == TX_MCLK) {
  528. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  529. false);
  530. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  531. TX_CORE_CLK,
  532. TX_CORE_CLK,
  533. false);
  534. if (ret < 0) {
  535. dev_err_ratelimited(va_priv->dev,
  536. "%s: swr request clk failed\n",
  537. __func__);
  538. goto done;
  539. }
  540. }
  541. if (!clk_tx_ret)
  542. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  543. TX_CORE_CLK,
  544. TX_CORE_CLK,
  545. false);
  546. if (va_priv->swr_clk_users == 0)
  547. msm_cdc_pinctrl_select_sleep_state(
  548. va_priv->va_swr_gpio_p);
  549. }
  550. return 0;
  551. done:
  552. if (!clk_tx_ret)
  553. bolero_clk_rsc_request_clock(va_priv->dev,
  554. TX_CORE_CLK,
  555. TX_CORE_CLK,
  556. false);
  557. return ret;
  558. }
  559. static int va_macro_swrm_clock(void *handle, bool enable)
  560. {
  561. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  562. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  563. int ret = 0;
  564. if (regmap == NULL) {
  565. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  566. return -EINVAL;
  567. }
  568. mutex_lock(&va_priv->swr_clk_lock);
  569. dev_dbg(va_priv->dev,
  570. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  571. __func__, (enable ? "enable" : "disable"),
  572. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  573. if (enable) {
  574. pm_runtime_get_sync(va_priv->dev);
  575. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  576. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  577. VA_MCLK, enable);
  578. if (ret)
  579. goto done;
  580. va_priv->va_clk_status++;
  581. } else {
  582. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  583. TX_MCLK, enable);
  584. if (ret)
  585. goto done;
  586. va_priv->tx_clk_status++;
  587. }
  588. pm_runtime_mark_last_busy(va_priv->dev);
  589. pm_runtime_put_autosuspend(va_priv->dev);
  590. } else {
  591. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  592. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  593. VA_MCLK, enable);
  594. if (ret)
  595. goto done;
  596. --va_priv->va_clk_status;
  597. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  598. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  599. TX_MCLK, enable);
  600. if (ret)
  601. goto done;
  602. --va_priv->tx_clk_status;
  603. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  604. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  605. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  606. VA_MCLK, enable);
  607. if (ret)
  608. goto done;
  609. --va_priv->va_clk_status;
  610. } else {
  611. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  612. TX_MCLK, enable);
  613. if (ret)
  614. goto done;
  615. --va_priv->tx_clk_status;
  616. }
  617. } else {
  618. dev_dbg(va_priv->dev,
  619. "%s: Both clocks are disabled\n", __func__);
  620. }
  621. }
  622. dev_dbg(va_priv->dev,
  623. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  624. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  625. va_priv->va_clk_status);
  626. done:
  627. mutex_unlock(&va_priv->swr_clk_lock);
  628. return ret;
  629. }
  630. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  631. {
  632. struct delayed_work *hpf_delayed_work;
  633. struct hpf_work *hpf_work;
  634. struct va_macro_priv *va_priv;
  635. struct snd_soc_component *component;
  636. u16 dec_cfg_reg, hpf_gate_reg;
  637. u8 hpf_cut_off_freq;
  638. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  639. hpf_delayed_work = to_delayed_work(work);
  640. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  641. va_priv = hpf_work->va_priv;
  642. component = va_priv->component;
  643. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  644. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  645. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  646. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  647. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  648. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  649. __func__, hpf_work->decimator, hpf_cut_off_freq);
  650. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  651. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  652. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  653. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  654. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  655. adc_n = snd_soc_component_read32(component, adc_reg) &
  656. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  657. if (adc_n >= BOLERO_ADC_MAX)
  658. goto va_hpf_set;
  659. /* analog mic clear TX hold */
  660. bolero_clear_amic_tx_hold(component->dev, adc_n);
  661. }
  662. va_hpf_set:
  663. snd_soc_component_update_bits(component,
  664. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  665. hpf_cut_off_freq << 5);
  666. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  667. /* Minimum 1 clk cycle delay is required as per HW spec */
  668. usleep_range(1000, 1010);
  669. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  670. }
  671. static void va_macro_mute_update_callback(struct work_struct *work)
  672. {
  673. struct va_mute_work *va_mute_dwork;
  674. struct snd_soc_component *component = NULL;
  675. struct va_macro_priv *va_priv;
  676. struct delayed_work *delayed_work;
  677. u16 tx_vol_ctl_reg, decimator;
  678. delayed_work = to_delayed_work(work);
  679. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  680. va_priv = va_mute_dwork->va_priv;
  681. component = va_priv->component;
  682. decimator = va_mute_dwork->decimator;
  683. tx_vol_ctl_reg =
  684. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  685. VA_MACRO_TX_PATH_OFFSET * decimator;
  686. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  687. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  688. __func__, decimator);
  689. }
  690. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  691. struct snd_ctl_elem_value *ucontrol)
  692. {
  693. struct snd_soc_dapm_widget *widget =
  694. snd_soc_dapm_kcontrol_widget(kcontrol);
  695. struct snd_soc_component *component =
  696. snd_soc_dapm_to_component(widget->dapm);
  697. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  698. unsigned int val;
  699. u16 mic_sel_reg, dmic_clk_reg;
  700. struct device *va_dev = NULL;
  701. struct va_macro_priv *va_priv = NULL;
  702. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  703. return -EINVAL;
  704. val = ucontrol->value.enumerated.item[0];
  705. if (val > e->items - 1)
  706. return -EINVAL;
  707. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  708. widget->name, val);
  709. switch (e->reg) {
  710. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  711. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  712. break;
  713. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  714. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  715. break;
  716. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  717. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  718. break;
  719. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  720. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  721. break;
  722. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  723. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  724. break;
  725. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  726. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  727. break;
  728. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  729. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  730. break;
  731. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  732. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  733. break;
  734. default:
  735. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  736. __func__, e->reg);
  737. return -EINVAL;
  738. }
  739. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  740. if (val != 0) {
  741. if (val < 5) {
  742. snd_soc_component_update_bits(component,
  743. mic_sel_reg,
  744. 1 << 7, 0x0 << 7);
  745. } else {
  746. snd_soc_component_update_bits(component,
  747. mic_sel_reg,
  748. 1 << 7, 0x1 << 7);
  749. snd_soc_component_update_bits(component,
  750. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  751. 0x80, 0x00);
  752. dmic_clk_reg =
  753. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  754. ((val - 5)/2) * 4;
  755. snd_soc_component_update_bits(component,
  756. dmic_clk_reg,
  757. 0x0E, va_priv->dmic_clk_div << 0x1);
  758. }
  759. }
  760. } else {
  761. /* DMIC selected */
  762. if (val != 0)
  763. snd_soc_component_update_bits(component, mic_sel_reg,
  764. 1 << 7, 1 << 7);
  765. }
  766. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  767. }
  768. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  769. struct snd_ctl_elem_value *ucontrol)
  770. {
  771. struct snd_soc_dapm_widget *widget =
  772. snd_soc_dapm_kcontrol_widget(kcontrol);
  773. struct snd_soc_component *component =
  774. snd_soc_dapm_to_component(widget->dapm);
  775. struct soc_multi_mixer_control *mixer =
  776. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  777. u32 dai_id = widget->shift;
  778. u32 dec_id = mixer->shift;
  779. struct device *va_dev = NULL;
  780. struct va_macro_priv *va_priv = NULL;
  781. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  782. return -EINVAL;
  783. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  784. ucontrol->value.integer.value[0] = 1;
  785. else
  786. ucontrol->value.integer.value[0] = 0;
  787. return 0;
  788. }
  789. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  790. struct snd_ctl_elem_value *ucontrol)
  791. {
  792. struct snd_soc_dapm_widget *widget =
  793. snd_soc_dapm_kcontrol_widget(kcontrol);
  794. struct snd_soc_component *component =
  795. snd_soc_dapm_to_component(widget->dapm);
  796. struct snd_soc_dapm_update *update = NULL;
  797. struct soc_multi_mixer_control *mixer =
  798. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  799. u32 dai_id = widget->shift;
  800. u32 dec_id = mixer->shift;
  801. u32 enable = ucontrol->value.integer.value[0];
  802. struct device *va_dev = NULL;
  803. struct va_macro_priv *va_priv = NULL;
  804. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  805. return -EINVAL;
  806. if (enable) {
  807. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  808. va_priv->active_ch_cnt[dai_id]++;
  809. } else {
  810. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  811. va_priv->active_ch_cnt[dai_id]--;
  812. }
  813. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  814. return 0;
  815. }
  816. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  817. struct snd_kcontrol *kcontrol, int event)
  818. {
  819. struct snd_soc_component *component =
  820. snd_soc_dapm_to_component(w->dapm);
  821. u8 dmic_clk_en = 0x01;
  822. u16 dmic_clk_reg;
  823. s32 *dmic_clk_cnt;
  824. unsigned int dmic;
  825. int ret;
  826. char *wname;
  827. struct device *va_dev = NULL;
  828. struct va_macro_priv *va_priv = NULL;
  829. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  830. return -EINVAL;
  831. wname = strpbrk(w->name, "01234567");
  832. if (!wname) {
  833. dev_err(va_dev, "%s: widget not found\n", __func__);
  834. return -EINVAL;
  835. }
  836. ret = kstrtouint(wname, 10, &dmic);
  837. if (ret < 0) {
  838. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  839. __func__);
  840. return -EINVAL;
  841. }
  842. switch (dmic) {
  843. case 0:
  844. case 1:
  845. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  846. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  847. break;
  848. case 2:
  849. case 3:
  850. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  851. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  852. break;
  853. case 4:
  854. case 5:
  855. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  856. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  857. break;
  858. case 6:
  859. case 7:
  860. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  861. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  862. break;
  863. default:
  864. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  865. __func__);
  866. return -EINVAL;
  867. }
  868. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  869. __func__, event, dmic, *dmic_clk_cnt);
  870. switch (event) {
  871. case SND_SOC_DAPM_PRE_PMU:
  872. (*dmic_clk_cnt)++;
  873. if (*dmic_clk_cnt == 1) {
  874. snd_soc_component_update_bits(component,
  875. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  876. 0x80, 0x00);
  877. snd_soc_component_update_bits(component, dmic_clk_reg,
  878. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  879. va_priv->dmic_clk_div <<
  880. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  881. snd_soc_component_update_bits(component, dmic_clk_reg,
  882. dmic_clk_en, dmic_clk_en);
  883. }
  884. break;
  885. case SND_SOC_DAPM_POST_PMD:
  886. (*dmic_clk_cnt)--;
  887. if (*dmic_clk_cnt == 0) {
  888. snd_soc_component_update_bits(component, dmic_clk_reg,
  889. dmic_clk_en, 0);
  890. }
  891. break;
  892. }
  893. return 0;
  894. }
  895. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  896. struct snd_kcontrol *kcontrol, int event)
  897. {
  898. struct snd_soc_component *component =
  899. snd_soc_dapm_to_component(w->dapm);
  900. unsigned int decimator;
  901. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  902. u16 tx_gain_ctl_reg;
  903. u8 hpf_cut_off_freq;
  904. struct device *va_dev = NULL;
  905. struct va_macro_priv *va_priv = NULL;
  906. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  907. return -EINVAL;
  908. decimator = w->shift;
  909. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  910. w->name, decimator);
  911. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  912. VA_MACRO_TX_PATH_OFFSET * decimator;
  913. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  914. VA_MACRO_TX_PATH_OFFSET * decimator;
  915. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  916. VA_MACRO_TX_PATH_OFFSET * decimator;
  917. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  918. VA_MACRO_TX_PATH_OFFSET * decimator;
  919. switch (event) {
  920. case SND_SOC_DAPM_PRE_PMU:
  921. /* Enable TX PGA Mute */
  922. snd_soc_component_update_bits(component,
  923. tx_vol_ctl_reg, 0x10, 0x10);
  924. break;
  925. case SND_SOC_DAPM_POST_PMU:
  926. /* Enable TX CLK */
  927. snd_soc_component_update_bits(component,
  928. tx_vol_ctl_reg, 0x20, 0x20);
  929. snd_soc_component_update_bits(component,
  930. hpf_gate_reg, 0x01, 0x00);
  931. hpf_cut_off_freq = (snd_soc_component_read32(
  932. component, dec_cfg_reg) &
  933. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  934. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  935. hpf_cut_off_freq;
  936. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  937. snd_soc_component_update_bits(component, dec_cfg_reg,
  938. TX_HPF_CUT_OFF_FREQ_MASK,
  939. CF_MIN_3DB_150HZ << 5);
  940. snd_soc_component_update_bits(component,
  941. hpf_gate_reg, 0x02, 0x02);
  942. /*
  943. * Minimum 1 clk cycle delay is required as per HW spec
  944. */
  945. usleep_range(1000, 1010);
  946. snd_soc_component_update_bits(component,
  947. hpf_gate_reg, 0x02, 0x00);
  948. }
  949. /* schedule work queue to Remove Mute */
  950. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  951. msecs_to_jiffies(va_tx_unmute_delay));
  952. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  953. CF_MIN_3DB_150HZ)
  954. schedule_delayed_work(
  955. &va_priv->va_hpf_work[decimator].dwork,
  956. msecs_to_jiffies(50));
  957. /* apply gain after decimator is enabled */
  958. snd_soc_component_write(component, tx_gain_ctl_reg,
  959. snd_soc_component_read32(component, tx_gain_ctl_reg));
  960. break;
  961. case SND_SOC_DAPM_PRE_PMD:
  962. hpf_cut_off_freq =
  963. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  964. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  965. 0x10, 0x10);
  966. if (cancel_delayed_work_sync(
  967. &va_priv->va_hpf_work[decimator].dwork)) {
  968. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  969. snd_soc_component_update_bits(component,
  970. dec_cfg_reg,
  971. TX_HPF_CUT_OFF_FREQ_MASK,
  972. hpf_cut_off_freq << 5);
  973. snd_soc_component_update_bits(component,
  974. hpf_gate_reg,
  975. 0x02, 0x02);
  976. /*
  977. * Minimum 1 clk cycle delay is required
  978. * as per HW spec
  979. */
  980. usleep_range(1000, 1010);
  981. snd_soc_component_update_bits(component,
  982. hpf_gate_reg,
  983. 0x02, 0x00);
  984. }
  985. }
  986. cancel_delayed_work_sync(
  987. &va_priv->va_mute_dwork[decimator].dwork);
  988. break;
  989. case SND_SOC_DAPM_POST_PMD:
  990. /* Disable TX CLK */
  991. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  992. 0x20, 0x00);
  993. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  994. 0x10, 0x00);
  995. break;
  996. }
  997. return 0;
  998. }
  999. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1000. struct snd_kcontrol *kcontrol, int event)
  1001. {
  1002. struct snd_soc_component *component =
  1003. snd_soc_dapm_to_component(w->dapm);
  1004. struct device *va_dev = NULL;
  1005. struct va_macro_priv *va_priv = NULL;
  1006. int ret = 0;
  1007. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1008. return -EINVAL;
  1009. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1010. switch (event) {
  1011. case SND_SOC_DAPM_POST_PMU:
  1012. if (va_priv->tx_clk_status > 0) {
  1013. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1014. va_priv->default_clk_id,
  1015. TX_CORE_CLK,
  1016. false);
  1017. va_priv->tx_clk_status--;
  1018. }
  1019. break;
  1020. case SND_SOC_DAPM_PRE_PMD:
  1021. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1022. va_priv->default_clk_id,
  1023. TX_CORE_CLK,
  1024. true);
  1025. if (!ret)
  1026. va_priv->tx_clk_status++;
  1027. break;
  1028. default:
  1029. dev_err(va_priv->dev,
  1030. "%s: invalid DAPM event %d\n", __func__, event);
  1031. ret = -EINVAL;
  1032. break;
  1033. }
  1034. return ret;
  1035. }
  1036. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1037. struct snd_kcontrol *kcontrol, int event)
  1038. {
  1039. struct snd_soc_component *component =
  1040. snd_soc_dapm_to_component(w->dapm);
  1041. struct device *va_dev = NULL;
  1042. struct va_macro_priv *va_priv = NULL;
  1043. int ret = 0;
  1044. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1045. return -EINVAL;
  1046. if (!va_priv->micb_supply) {
  1047. dev_err(va_dev,
  1048. "%s:regulator not provided in dtsi\n", __func__);
  1049. return -EINVAL;
  1050. }
  1051. switch (event) {
  1052. case SND_SOC_DAPM_PRE_PMU:
  1053. if (va_priv->micb_users++ > 0)
  1054. return 0;
  1055. ret = regulator_set_voltage(va_priv->micb_supply,
  1056. va_priv->micb_voltage,
  1057. va_priv->micb_voltage);
  1058. if (ret) {
  1059. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1060. __func__, ret);
  1061. return ret;
  1062. }
  1063. ret = regulator_set_load(va_priv->micb_supply,
  1064. va_priv->micb_current);
  1065. if (ret) {
  1066. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1067. __func__, ret);
  1068. return ret;
  1069. }
  1070. ret = regulator_enable(va_priv->micb_supply);
  1071. if (ret) {
  1072. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1073. __func__, ret);
  1074. return ret;
  1075. }
  1076. break;
  1077. case SND_SOC_DAPM_POST_PMD:
  1078. if (--va_priv->micb_users > 0)
  1079. return 0;
  1080. if (va_priv->micb_users < 0) {
  1081. va_priv->micb_users = 0;
  1082. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1083. __func__);
  1084. return 0;
  1085. }
  1086. ret = regulator_disable(va_priv->micb_supply);
  1087. if (ret) {
  1088. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1089. __func__, ret);
  1090. return ret;
  1091. }
  1092. regulator_set_voltage(va_priv->micb_supply, 0,
  1093. va_priv->micb_voltage);
  1094. regulator_set_load(va_priv->micb_supply, 0);
  1095. break;
  1096. }
  1097. return 0;
  1098. }
  1099. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1100. struct snd_pcm_hw_params *params,
  1101. struct snd_soc_dai *dai)
  1102. {
  1103. int tx_fs_rate = -EINVAL;
  1104. struct snd_soc_component *component = dai->component;
  1105. u32 decimator, sample_rate;
  1106. u16 tx_fs_reg = 0;
  1107. struct device *va_dev = NULL;
  1108. struct va_macro_priv *va_priv = NULL;
  1109. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1110. return -EINVAL;
  1111. dev_dbg(va_dev,
  1112. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1113. dai->name, dai->id, params_rate(params),
  1114. params_channels(params));
  1115. sample_rate = params_rate(params);
  1116. switch (sample_rate) {
  1117. case 8000:
  1118. tx_fs_rate = 0;
  1119. break;
  1120. case 16000:
  1121. tx_fs_rate = 1;
  1122. break;
  1123. case 32000:
  1124. tx_fs_rate = 3;
  1125. break;
  1126. case 48000:
  1127. tx_fs_rate = 4;
  1128. break;
  1129. case 96000:
  1130. tx_fs_rate = 5;
  1131. break;
  1132. case 192000:
  1133. tx_fs_rate = 6;
  1134. break;
  1135. case 384000:
  1136. tx_fs_rate = 7;
  1137. break;
  1138. default:
  1139. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1140. __func__, params_rate(params));
  1141. return -EINVAL;
  1142. }
  1143. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1144. VA_MACRO_DEC_MAX) {
  1145. if (decimator >= 0) {
  1146. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1147. VA_MACRO_TX_PATH_OFFSET * decimator;
  1148. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1149. __func__, decimator, sample_rate);
  1150. snd_soc_component_update_bits(component, tx_fs_reg,
  1151. 0x0F, tx_fs_rate);
  1152. } else {
  1153. dev_err(va_dev,
  1154. "%s: ERROR: Invalid decimator: %d\n",
  1155. __func__, decimator);
  1156. return -EINVAL;
  1157. }
  1158. }
  1159. return 0;
  1160. }
  1161. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1162. unsigned int *tx_num, unsigned int *tx_slot,
  1163. unsigned int *rx_num, unsigned int *rx_slot)
  1164. {
  1165. struct snd_soc_component *component = dai->component;
  1166. struct device *va_dev = NULL;
  1167. struct va_macro_priv *va_priv = NULL;
  1168. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1169. return -EINVAL;
  1170. switch (dai->id) {
  1171. case VA_MACRO_AIF1_CAP:
  1172. case VA_MACRO_AIF2_CAP:
  1173. case VA_MACRO_AIF3_CAP:
  1174. *tx_slot = va_priv->active_ch_mask[dai->id];
  1175. *tx_num = va_priv->active_ch_cnt[dai->id];
  1176. break;
  1177. default:
  1178. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1179. break;
  1180. }
  1181. return 0;
  1182. }
  1183. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1184. .hw_params = va_macro_hw_params,
  1185. .get_channel_map = va_macro_get_channel_map,
  1186. };
  1187. static struct snd_soc_dai_driver va_macro_dai[] = {
  1188. {
  1189. .name = "va_macro_tx1",
  1190. .id = VA_MACRO_AIF1_CAP,
  1191. .capture = {
  1192. .stream_name = "VA_AIF1 Capture",
  1193. .rates = VA_MACRO_RATES,
  1194. .formats = VA_MACRO_FORMATS,
  1195. .rate_max = 192000,
  1196. .rate_min = 8000,
  1197. .channels_min = 1,
  1198. .channels_max = 8,
  1199. },
  1200. .ops = &va_macro_dai_ops,
  1201. },
  1202. {
  1203. .name = "va_macro_tx2",
  1204. .id = VA_MACRO_AIF2_CAP,
  1205. .capture = {
  1206. .stream_name = "VA_AIF2 Capture",
  1207. .rates = VA_MACRO_RATES,
  1208. .formats = VA_MACRO_FORMATS,
  1209. .rate_max = 192000,
  1210. .rate_min = 8000,
  1211. .channels_min = 1,
  1212. .channels_max = 8,
  1213. },
  1214. .ops = &va_macro_dai_ops,
  1215. },
  1216. {
  1217. .name = "va_macro_tx3",
  1218. .id = VA_MACRO_AIF3_CAP,
  1219. .capture = {
  1220. .stream_name = "VA_AIF3 Capture",
  1221. .rates = VA_MACRO_RATES,
  1222. .formats = VA_MACRO_FORMATS,
  1223. .rate_max = 192000,
  1224. .rate_min = 8000,
  1225. .channels_min = 1,
  1226. .channels_max = 8,
  1227. },
  1228. .ops = &va_macro_dai_ops,
  1229. },
  1230. };
  1231. #define STRING(name) #name
  1232. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1233. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1234. static const struct snd_kcontrol_new name##_mux = \
  1235. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1236. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1237. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1238. static const struct snd_kcontrol_new name##_mux = \
  1239. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1240. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1241. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1242. static const char * const adc_mux_text[] = {
  1243. "MSM_DMIC", "SWR_MIC"
  1244. };
  1245. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1246. 0, adc_mux_text);
  1247. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1248. 0, adc_mux_text);
  1249. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1250. 0, adc_mux_text);
  1251. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1252. 0, adc_mux_text);
  1253. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1254. 0, adc_mux_text);
  1255. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1256. 0, adc_mux_text);
  1257. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1258. 0, adc_mux_text);
  1259. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1260. 0, adc_mux_text);
  1261. static const char * const dmic_mux_text[] = {
  1262. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1263. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1264. };
  1265. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1266. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1267. va_macro_put_dec_enum);
  1268. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1269. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1270. va_macro_put_dec_enum);
  1271. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1272. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1273. va_macro_put_dec_enum);
  1274. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1275. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1276. va_macro_put_dec_enum);
  1277. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1278. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1279. va_macro_put_dec_enum);
  1280. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1281. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1282. va_macro_put_dec_enum);
  1283. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1284. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1285. va_macro_put_dec_enum);
  1286. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1287. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1288. va_macro_put_dec_enum);
  1289. static const char * const smic_mux_text[] = {
  1290. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1291. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1292. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1293. };
  1294. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1295. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1296. va_macro_put_dec_enum);
  1297. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1298. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1299. va_macro_put_dec_enum);
  1300. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1301. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1302. va_macro_put_dec_enum);
  1303. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1304. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1305. va_macro_put_dec_enum);
  1306. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1307. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1308. va_macro_put_dec_enum);
  1309. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1310. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1311. va_macro_put_dec_enum);
  1312. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1313. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1314. va_macro_put_dec_enum);
  1315. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1316. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1317. va_macro_put_dec_enum);
  1318. static const char * const smic_mux_text_v2[] = {
  1319. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1320. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1321. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1322. };
  1323. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1324. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1325. va_macro_put_dec_enum);
  1326. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1327. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1328. va_macro_put_dec_enum);
  1329. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1330. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1331. va_macro_put_dec_enum);
  1332. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1333. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1334. va_macro_put_dec_enum);
  1335. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1336. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1337. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1338. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1339. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1340. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1341. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1342. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1343. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1344. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1345. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1346. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1347. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1348. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1349. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1350. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1351. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1352. };
  1353. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1354. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1355. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1356. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1357. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1358. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1359. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1360. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1361. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1362. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1363. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1364. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1365. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1366. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1367. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1368. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1369. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1370. };
  1371. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1372. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1373. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1374. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1375. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1376. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1377. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1378. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1379. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1380. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1381. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1382. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1383. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1384. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1385. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1386. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1387. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1388. };
  1389. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1390. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1391. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1392. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1393. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1394. };
  1395. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1396. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1397. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1398. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1399. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1400. };
  1401. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1402. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1403. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1404. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1405. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1406. };
  1407. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1408. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1409. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1410. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1411. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1412. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1413. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1414. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1415. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1416. };
  1417. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1418. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1419. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1420. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1421. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1422. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1423. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1424. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1425. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1426. };
  1427. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1428. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1429. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1430. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1431. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1432. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1433. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1434. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1435. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1436. };
  1437. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1438. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1439. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1440. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1441. SND_SOC_DAPM_PRE_PMD),
  1442. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1443. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1444. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1445. SND_SOC_DAPM_PRE_PMD),
  1446. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1447. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1448. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1449. SND_SOC_DAPM_PRE_PMD),
  1450. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1451. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1452. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1453. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1454. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1455. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1456. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1457. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1458. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1459. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1460. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1461. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1462. SND_SOC_DAPM_INPUT("VA SWR_MIC8"),
  1463. SND_SOC_DAPM_INPUT("VA SWR_MIC9"),
  1464. SND_SOC_DAPM_INPUT("VA SWR_MIC10"),
  1465. SND_SOC_DAPM_INPUT("VA SWR_MIC11"),
  1466. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1467. va_macro_enable_micbias,
  1468. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1469. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1470. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1471. SND_SOC_DAPM_POST_PMD),
  1472. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1473. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1474. SND_SOC_DAPM_POST_PMD),
  1475. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1476. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1477. SND_SOC_DAPM_POST_PMD),
  1478. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1479. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1480. SND_SOC_DAPM_POST_PMD),
  1481. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1482. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1483. SND_SOC_DAPM_POST_PMD),
  1484. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1485. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1486. SND_SOC_DAPM_POST_PMD),
  1487. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1488. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1489. SND_SOC_DAPM_POST_PMD),
  1490. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1491. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1492. SND_SOC_DAPM_POST_PMD),
  1493. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1494. &va_dec0_mux, va_macro_enable_dec,
  1495. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1496. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1497. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1498. &va_dec1_mux, va_macro_enable_dec,
  1499. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1500. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1501. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1502. va_macro_mclk_event,
  1503. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1504. };
  1505. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1506. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1507. VA_MACRO_AIF1_CAP, 0,
  1508. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1509. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1510. VA_MACRO_AIF2_CAP, 0,
  1511. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1512. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1513. VA_MACRO_AIF3_CAP, 0,
  1514. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1515. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1516. va_macro_swr_pwr_event_v2,
  1517. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1518. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1519. va_macro_tx_swr_clk_event_v2,
  1520. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1521. };
  1522. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1523. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1524. VA_MACRO_AIF1_CAP, 0,
  1525. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1526. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1527. VA_MACRO_AIF2_CAP, 0,
  1528. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1529. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1530. VA_MACRO_AIF3_CAP, 0,
  1531. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1532. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1533. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1534. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1535. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1536. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1537. &va_dec2_mux, va_macro_enable_dec,
  1538. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1539. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1540. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1541. &va_dec3_mux, va_macro_enable_dec,
  1542. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1543. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1544. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1545. va_macro_swr_pwr_event,
  1546. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1547. };
  1548. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1549. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1550. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1551. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1552. SND_SOC_DAPM_PRE_PMD),
  1553. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1554. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1555. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1556. SND_SOC_DAPM_PRE_PMD),
  1557. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1558. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1559. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1560. SND_SOC_DAPM_PRE_PMD),
  1561. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1562. VA_MACRO_AIF1_CAP, 0,
  1563. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1564. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1565. VA_MACRO_AIF2_CAP, 0,
  1566. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1567. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1568. VA_MACRO_AIF3_CAP, 0,
  1569. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1570. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1571. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1572. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1573. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1574. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1575. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1576. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1577. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1578. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1579. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1580. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1581. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1582. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1583. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1584. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1585. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1586. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1587. va_macro_enable_micbias,
  1588. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1589. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1590. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1591. SND_SOC_DAPM_POST_PMD),
  1592. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1593. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1594. SND_SOC_DAPM_POST_PMD),
  1595. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1596. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1597. SND_SOC_DAPM_POST_PMD),
  1598. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1599. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1600. SND_SOC_DAPM_POST_PMD),
  1601. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1602. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1603. SND_SOC_DAPM_POST_PMD),
  1604. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1605. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1606. SND_SOC_DAPM_POST_PMD),
  1607. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1608. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1609. SND_SOC_DAPM_POST_PMD),
  1610. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1611. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1612. SND_SOC_DAPM_POST_PMD),
  1613. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1614. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1615. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1616. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1617. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1618. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1619. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1620. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1621. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1622. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1623. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1624. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1625. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1626. &va_dec0_mux, va_macro_enable_dec,
  1627. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1628. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1629. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1630. &va_dec1_mux, va_macro_enable_dec,
  1631. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1632. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1633. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1634. &va_dec2_mux, va_macro_enable_dec,
  1635. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1636. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1637. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1638. &va_dec3_mux, va_macro_enable_dec,
  1639. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1640. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1641. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1642. &va_dec4_mux, va_macro_enable_dec,
  1643. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1644. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1645. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1646. &va_dec5_mux, va_macro_enable_dec,
  1647. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1648. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1649. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1650. &va_dec6_mux, va_macro_enable_dec,
  1651. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1652. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1653. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1654. &va_dec7_mux, va_macro_enable_dec,
  1655. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1656. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1657. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1658. va_macro_swr_pwr_event,
  1659. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1660. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1661. va_macro_mclk_event,
  1662. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1663. };
  1664. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1665. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1666. va_macro_mclk_event,
  1667. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1668. };
  1669. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1670. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1671. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1672. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1673. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1674. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1675. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1676. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1677. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1678. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1679. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1680. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1681. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1682. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1683. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1684. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1685. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1686. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1687. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1688. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1689. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1690. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1691. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1692. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_MIC0"},
  1693. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_MIC1"},
  1694. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_MIC2"},
  1695. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_MIC3"},
  1696. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_MIC4"},
  1697. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_MIC5"},
  1698. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_MIC6"},
  1699. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_MIC7"},
  1700. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_MIC8"},
  1701. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_MIC9"},
  1702. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_MIC10"},
  1703. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_MIC11"},
  1704. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1705. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1706. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1707. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1708. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1709. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1710. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1711. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1712. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1713. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1714. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_MIC0"},
  1715. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_MIC1"},
  1716. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_MIC2"},
  1717. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_MIC3"},
  1718. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_MIC4"},
  1719. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_MIC5"},
  1720. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_MIC6"},
  1721. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_MIC7"},
  1722. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_MIC8"},
  1723. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_MIC9"},
  1724. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_MIC10"},
  1725. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_MIC11"},
  1726. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  1727. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  1728. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  1729. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  1730. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  1731. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  1732. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  1733. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  1734. {"VA SWR_MIC8", NULL, "VA_SWR_PWR"},
  1735. {"VA SWR_MIC9", NULL, "VA_SWR_PWR"},
  1736. {"VA SWR_MIC10", NULL, "VA_SWR_PWR"},
  1737. {"VA SWR_MIC11", NULL, "VA_SWR_PWR"},
  1738. };
  1739. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1740. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1741. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1742. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1743. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1744. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1745. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1746. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1747. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1748. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1749. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1750. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1751. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1752. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1753. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1754. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1755. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1756. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_MIC0"},
  1757. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_MIC1"},
  1758. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_MIC2"},
  1759. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_MIC3"},
  1760. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_MIC4"},
  1761. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_MIC5"},
  1762. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_MIC6"},
  1763. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_MIC7"},
  1764. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_MIC8"},
  1765. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_MIC9"},
  1766. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_MIC10"},
  1767. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_MIC11"},
  1768. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1769. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1770. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1771. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1772. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1773. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1774. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1775. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1776. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1777. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1778. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_MIC0"},
  1779. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_MIC1"},
  1780. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_MIC2"},
  1781. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_MIC3"},
  1782. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_MIC4"},
  1783. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_MIC5"},
  1784. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_MIC6"},
  1785. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_MIC7"},
  1786. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_MIC8"},
  1787. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_MIC9"},
  1788. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_MIC10"},
  1789. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_MIC11"},
  1790. };
  1791. static const struct snd_soc_dapm_route va_audio_map[] = {
  1792. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1793. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1794. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1795. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1796. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1797. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1798. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1799. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1800. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1801. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1802. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1803. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1804. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1805. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1806. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1807. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1808. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1809. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1810. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1811. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1812. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1813. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1814. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1815. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1816. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1817. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1818. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1819. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1820. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1821. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1822. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1823. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1824. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1825. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1826. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1827. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1828. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1829. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1830. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1831. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1832. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1833. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1834. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1835. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1836. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1837. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1838. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1839. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1840. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1841. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1842. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1843. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1844. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1845. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1846. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1847. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1848. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1849. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1850. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1851. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1852. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1853. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1854. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1855. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1856. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1857. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1858. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1859. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1860. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1861. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1862. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1863. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1864. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1865. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1866. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1867. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1868. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1869. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1870. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1871. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1872. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1873. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1874. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1875. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1876. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1877. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1878. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1879. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1880. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1881. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1882. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1883. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1884. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1885. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1886. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1887. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1888. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1889. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1890. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1891. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1892. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1893. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1894. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1895. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1896. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1897. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1898. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1899. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1900. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1901. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1902. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1903. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1904. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1905. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1906. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1907. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1908. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1909. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1910. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1911. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1912. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1913. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1914. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1915. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1916. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1917. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1918. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1919. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1920. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1921. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1922. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1923. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1924. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1925. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1926. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1927. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1928. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1929. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1930. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1931. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1932. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1933. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1934. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1935. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1936. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1937. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1938. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1939. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1940. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1941. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1942. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1943. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1944. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1945. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1946. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1947. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1948. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1949. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1950. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1951. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1952. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1953. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1954. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1955. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1956. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1957. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1958. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1959. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1960. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1961. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1962. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1963. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1964. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1965. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1966. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1967. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1968. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1969. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1970. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1971. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1972. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1973. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1974. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1975. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1976. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1977. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1978. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1979. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1980. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1981. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1982. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1983. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1984. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1985. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1986. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1987. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1988. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1989. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1990. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1991. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1992. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1993. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1994. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1995. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1996. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1997. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1998. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  1999. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2000. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2001. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2002. };
  2003. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2004. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2005. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2006. 0, -84, 40, digital_gain),
  2007. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2008. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2009. 0, -84, 40, digital_gain),
  2010. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2011. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2012. 0, -84, 40, digital_gain),
  2013. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2014. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2015. 0, -84, 40, digital_gain),
  2016. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  2017. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2018. 0, -84, 40, digital_gain),
  2019. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  2020. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2021. 0, -84, 40, digital_gain),
  2022. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  2023. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2024. 0, -84, 40, digital_gain),
  2025. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  2026. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2027. 0, -84, 40, digital_gain),
  2028. };
  2029. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2030. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2031. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2032. 0, -84, 40, digital_gain),
  2033. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2034. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2035. 0, -84, 40, digital_gain),
  2036. };
  2037. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2038. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2039. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2040. 0, -84, 40, digital_gain),
  2041. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2042. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2043. 0, -84, 40, digital_gain),
  2044. };
  2045. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2046. struct va_macro_priv *va_priv)
  2047. {
  2048. u32 div_factor;
  2049. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2050. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2051. mclk_rate % dmic_sample_rate != 0)
  2052. goto undefined_rate;
  2053. div_factor = mclk_rate / dmic_sample_rate;
  2054. switch (div_factor) {
  2055. case 2:
  2056. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2057. break;
  2058. case 3:
  2059. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2060. break;
  2061. case 4:
  2062. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2063. break;
  2064. case 6:
  2065. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2066. break;
  2067. case 8:
  2068. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2069. break;
  2070. case 16:
  2071. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2072. break;
  2073. default:
  2074. /* Any other DIV factor is invalid */
  2075. goto undefined_rate;
  2076. }
  2077. /* Valid dmic DIV factors */
  2078. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2079. __func__, div_factor, mclk_rate);
  2080. return dmic_sample_rate;
  2081. undefined_rate:
  2082. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2083. __func__, dmic_sample_rate, mclk_rate);
  2084. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2085. return dmic_sample_rate;
  2086. }
  2087. static int va_macro_init(struct snd_soc_component *component)
  2088. {
  2089. struct snd_soc_dapm_context *dapm =
  2090. snd_soc_component_get_dapm(component);
  2091. int ret, i;
  2092. struct device *va_dev = NULL;
  2093. struct va_macro_priv *va_priv = NULL;
  2094. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2095. if (!va_dev) {
  2096. dev_err(component->dev,
  2097. "%s: null device for macro!\n", __func__);
  2098. return -EINVAL;
  2099. }
  2100. va_priv = dev_get_drvdata(va_dev);
  2101. if (!va_priv) {
  2102. dev_err(component->dev,
  2103. "%s: priv is null for macro!\n", __func__);
  2104. return -EINVAL;
  2105. }
  2106. if (va_priv->va_without_decimation) {
  2107. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2108. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2109. if (ret < 0) {
  2110. dev_err(va_dev,
  2111. "%s: Failed to add without dec controls\n",
  2112. __func__);
  2113. return ret;
  2114. }
  2115. va_priv->component = component;
  2116. return 0;
  2117. }
  2118. va_priv->version = bolero_get_version(va_dev);
  2119. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2120. ret = snd_soc_dapm_new_controls(dapm,
  2121. va_macro_dapm_widgets_common,
  2122. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2123. if (ret < 0) {
  2124. dev_err(va_dev, "%s: Failed to add controls\n",
  2125. __func__);
  2126. return ret;
  2127. }
  2128. if (va_priv->version == BOLERO_VERSION_2_1)
  2129. ret = snd_soc_dapm_new_controls(dapm,
  2130. va_macro_dapm_widgets_v2,
  2131. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2132. else if (va_priv->version == BOLERO_VERSION_2_0)
  2133. ret = snd_soc_dapm_new_controls(dapm,
  2134. va_macro_dapm_widgets_v3,
  2135. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2136. if (ret < 0) {
  2137. dev_err(va_dev, "%s: Failed to add controls\n",
  2138. __func__);
  2139. return ret;
  2140. }
  2141. } else {
  2142. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2143. ARRAY_SIZE(va_macro_dapm_widgets));
  2144. if (ret < 0) {
  2145. dev_err(va_dev, "%s: Failed to add controls\n",
  2146. __func__);
  2147. return ret;
  2148. }
  2149. }
  2150. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2151. ret = snd_soc_dapm_add_routes(dapm,
  2152. va_audio_map_common,
  2153. ARRAY_SIZE(va_audio_map_common));
  2154. if (ret < 0) {
  2155. dev_err(va_dev, "%s: Failed to add routes\n",
  2156. __func__);
  2157. return ret;
  2158. }
  2159. if (va_priv->version == BOLERO_VERSION_2_0)
  2160. ret = snd_soc_dapm_add_routes(dapm,
  2161. va_audio_map_v3,
  2162. ARRAY_SIZE(va_audio_map_v3));
  2163. if (ret < 0) {
  2164. dev_err(va_dev, "%s: Failed to add routes\n",
  2165. __func__);
  2166. return ret;
  2167. }
  2168. } else {
  2169. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2170. ARRAY_SIZE(va_audio_map));
  2171. if (ret < 0) {
  2172. dev_err(va_dev, "%s: Failed to add routes\n",
  2173. __func__);
  2174. return ret;
  2175. }
  2176. }
  2177. ret = snd_soc_dapm_new_widgets(dapm->card);
  2178. if (ret < 0) {
  2179. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2180. return ret;
  2181. }
  2182. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2183. ret = snd_soc_add_component_controls(component,
  2184. va_macro_snd_controls_common,
  2185. ARRAY_SIZE(va_macro_snd_controls_common));
  2186. if (ret < 0) {
  2187. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2188. __func__);
  2189. return ret;
  2190. }
  2191. if (va_priv->version == BOLERO_VERSION_2_0)
  2192. ret = snd_soc_add_component_controls(component,
  2193. va_macro_snd_controls_v3,
  2194. ARRAY_SIZE(va_macro_snd_controls_v3));
  2195. if (ret < 0) {
  2196. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2197. __func__);
  2198. return ret;
  2199. }
  2200. } else {
  2201. ret = snd_soc_add_component_controls(component,
  2202. va_macro_snd_controls,
  2203. ARRAY_SIZE(va_macro_snd_controls));
  2204. if (ret < 0) {
  2205. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2206. __func__);
  2207. return ret;
  2208. }
  2209. }
  2210. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2211. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2212. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2213. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2214. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2215. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2216. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2217. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2218. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2219. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2220. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2221. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2222. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC8");
  2223. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC9");
  2224. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC10");
  2225. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC11");
  2226. } else {
  2227. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2228. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2229. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2230. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2231. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2232. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2233. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2234. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2235. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2236. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2237. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2238. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2239. }
  2240. snd_soc_dapm_sync(dapm);
  2241. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2242. va_priv->va_hpf_work[i].va_priv = va_priv;
  2243. va_priv->va_hpf_work[i].decimator = i;
  2244. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2245. va_macro_tx_hpf_corner_freq_callback);
  2246. }
  2247. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2248. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2249. va_priv->va_mute_dwork[i].decimator = i;
  2250. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2251. va_macro_mute_update_callback);
  2252. }
  2253. va_priv->component = component;
  2254. return 0;
  2255. }
  2256. static int va_macro_deinit(struct snd_soc_component *component)
  2257. {
  2258. struct device *va_dev = NULL;
  2259. struct va_macro_priv *va_priv = NULL;
  2260. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2261. return -EINVAL;
  2262. va_priv->component = NULL;
  2263. return 0;
  2264. }
  2265. static void va_macro_add_child_devices(struct work_struct *work)
  2266. {
  2267. struct va_macro_priv *va_priv = NULL;
  2268. struct platform_device *pdev = NULL;
  2269. struct device_node *node = NULL;
  2270. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2271. int ret = 0;
  2272. u16 count = 0, ctrl_num = 0;
  2273. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2274. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2275. bool va_swr_master_node = false;
  2276. va_priv = container_of(work, struct va_macro_priv,
  2277. va_macro_add_child_devices_work);
  2278. if (!va_priv) {
  2279. pr_err("%s: Memory for va_priv does not exist\n",
  2280. __func__);
  2281. return;
  2282. }
  2283. if (!va_priv->dev) {
  2284. pr_err("%s: VA dev does not exist\n", __func__);
  2285. return;
  2286. }
  2287. if (!va_priv->dev->of_node) {
  2288. dev_err(va_priv->dev,
  2289. "%s: DT node for va_priv does not exist\n", __func__);
  2290. return;
  2291. }
  2292. platdata = &va_priv->swr_plat_data;
  2293. va_priv->child_count = 0;
  2294. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2295. va_swr_master_node = false;
  2296. if (strnstr(node->name, "va_swr_master",
  2297. strlen("va_swr_master")) != NULL)
  2298. va_swr_master_node = true;
  2299. if (va_swr_master_node)
  2300. strlcpy(plat_dev_name, "va_swr_ctrl",
  2301. (VA_MACRO_SWR_STRING_LEN - 1));
  2302. else
  2303. strlcpy(plat_dev_name, node->name,
  2304. (VA_MACRO_SWR_STRING_LEN - 1));
  2305. pdev = platform_device_alloc(plat_dev_name, -1);
  2306. if (!pdev) {
  2307. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2308. __func__);
  2309. ret = -ENOMEM;
  2310. goto err;
  2311. }
  2312. pdev->dev.parent = va_priv->dev;
  2313. pdev->dev.of_node = node;
  2314. if (va_swr_master_node) {
  2315. ret = platform_device_add_data(pdev, platdata,
  2316. sizeof(*platdata));
  2317. if (ret) {
  2318. dev_err(&pdev->dev,
  2319. "%s: cannot add plat data ctrl:%d\n",
  2320. __func__, ctrl_num);
  2321. goto fail_pdev_add;
  2322. }
  2323. }
  2324. ret = platform_device_add(pdev);
  2325. if (ret) {
  2326. dev_err(&pdev->dev,
  2327. "%s: Cannot add platform device\n",
  2328. __func__);
  2329. goto fail_pdev_add;
  2330. }
  2331. if (va_swr_master_node) {
  2332. temp = krealloc(swr_ctrl_data,
  2333. (ctrl_num + 1) * sizeof(
  2334. struct va_macro_swr_ctrl_data),
  2335. GFP_KERNEL);
  2336. if (!temp) {
  2337. ret = -ENOMEM;
  2338. goto fail_pdev_add;
  2339. }
  2340. swr_ctrl_data = temp;
  2341. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2342. ctrl_num++;
  2343. dev_dbg(&pdev->dev,
  2344. "%s: Added soundwire ctrl device(s)\n",
  2345. __func__);
  2346. va_priv->swr_ctrl_data = swr_ctrl_data;
  2347. }
  2348. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2349. va_priv->pdev_child_devices[
  2350. va_priv->child_count++] = pdev;
  2351. else
  2352. goto err;
  2353. }
  2354. return;
  2355. fail_pdev_add:
  2356. for (count = 0; count < va_priv->child_count; count++)
  2357. platform_device_put(va_priv->pdev_child_devices[count]);
  2358. err:
  2359. return;
  2360. }
  2361. static int va_macro_set_port_map(struct snd_soc_component *component,
  2362. u32 usecase, u32 size, void *data)
  2363. {
  2364. struct device *va_dev = NULL;
  2365. struct va_macro_priv *va_priv = NULL;
  2366. struct swrm_port_config port_cfg;
  2367. int ret = 0;
  2368. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2369. return -EINVAL;
  2370. memset(&port_cfg, 0, sizeof(port_cfg));
  2371. port_cfg.uc = usecase;
  2372. port_cfg.size = size;
  2373. port_cfg.params = data;
  2374. if (va_priv->swr_ctrl_data)
  2375. ret = swrm_wcd_notify(
  2376. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2377. SWR_SET_PORT_MAP, &port_cfg);
  2378. return ret;
  2379. }
  2380. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2381. u32 data)
  2382. {
  2383. struct device *va_dev = NULL;
  2384. struct va_macro_priv *va_priv = NULL;
  2385. u32 ipc_wakeup = data;
  2386. int ret = 0;
  2387. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2388. return -EINVAL;
  2389. if (va_priv->swr_ctrl_data)
  2390. ret = swrm_wcd_notify(
  2391. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2392. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2393. return ret;
  2394. }
  2395. static void va_macro_init_ops(struct macro_ops *ops,
  2396. char __iomem *va_io_base,
  2397. bool va_without_decimation)
  2398. {
  2399. memset(ops, 0, sizeof(struct macro_ops));
  2400. if (!va_without_decimation) {
  2401. ops->dai_ptr = va_macro_dai;
  2402. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2403. } else {
  2404. ops->dai_ptr = NULL;
  2405. ops->num_dais = 0;
  2406. }
  2407. ops->init = va_macro_init;
  2408. ops->exit = va_macro_deinit;
  2409. ops->io_base = va_io_base;
  2410. ops->event_handler = va_macro_event_handler;
  2411. ops->set_port_map = va_macro_set_port_map;
  2412. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2413. }
  2414. static int va_macro_probe(struct platform_device *pdev)
  2415. {
  2416. struct macro_ops ops;
  2417. struct va_macro_priv *va_priv;
  2418. u32 va_base_addr, sample_rate = 0;
  2419. char __iomem *va_io_base;
  2420. bool va_without_decimation = false;
  2421. const char *micb_supply_str = "va-vdd-micb-supply";
  2422. const char *micb_supply_str1 = "va-vdd-micb";
  2423. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2424. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2425. int ret = 0;
  2426. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2427. u32 default_clk_id = 0;
  2428. struct clk *lpass_audio_hw_vote = NULL;
  2429. u32 is_used_va_swr_gpio = 0;
  2430. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2431. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2432. GFP_KERNEL);
  2433. if (!va_priv)
  2434. return -ENOMEM;
  2435. va_priv->dev = &pdev->dev;
  2436. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2437. &va_base_addr);
  2438. if (ret) {
  2439. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2440. __func__, "reg");
  2441. return ret;
  2442. }
  2443. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2444. "qcom,va-without-decimation");
  2445. va_priv->va_without_decimation = va_without_decimation;
  2446. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2447. &sample_rate);
  2448. if (ret) {
  2449. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2450. __func__, sample_rate);
  2451. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2452. } else {
  2453. if (va_macro_validate_dmic_sample_rate(
  2454. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2455. return -EINVAL;
  2456. }
  2457. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2458. NULL)) {
  2459. ret = of_property_read_u32(pdev->dev.of_node,
  2460. is_used_va_swr_gpio_dt,
  2461. &is_used_va_swr_gpio);
  2462. if (ret) {
  2463. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2464. __func__, is_used_va_swr_gpio_dt);
  2465. is_used_va_swr_gpio = 0;
  2466. }
  2467. }
  2468. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2469. "qcom,va-swr-gpios", 0);
  2470. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2471. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2472. __func__);
  2473. return -EINVAL;
  2474. }
  2475. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2476. is_used_va_swr_gpio) {
  2477. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2478. __func__);
  2479. return -EPROBE_DEFER;
  2480. }
  2481. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2482. VA_MACRO_MAX_OFFSET);
  2483. if (!va_io_base) {
  2484. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2485. return -EINVAL;
  2486. }
  2487. va_priv->va_io_base = va_io_base;
  2488. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2489. if (IS_ERR(lpass_audio_hw_vote)) {
  2490. ret = PTR_ERR(lpass_audio_hw_vote);
  2491. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2492. __func__, "lpass_audio_hw_vote", ret);
  2493. lpass_audio_hw_vote = NULL;
  2494. ret = 0;
  2495. }
  2496. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2497. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2498. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2499. micb_supply_str1);
  2500. if (IS_ERR(va_priv->micb_supply)) {
  2501. ret = PTR_ERR(va_priv->micb_supply);
  2502. dev_err(&pdev->dev,
  2503. "%s:Failed to get micbias supply for VA Mic %d\n",
  2504. __func__, ret);
  2505. return ret;
  2506. }
  2507. ret = of_property_read_u32(pdev->dev.of_node,
  2508. micb_voltage_str,
  2509. &va_priv->micb_voltage);
  2510. if (ret) {
  2511. dev_err(&pdev->dev,
  2512. "%s:Looking up %s property in node %s failed\n",
  2513. __func__, micb_voltage_str,
  2514. pdev->dev.of_node->full_name);
  2515. return ret;
  2516. }
  2517. ret = of_property_read_u32(pdev->dev.of_node,
  2518. micb_current_str,
  2519. &va_priv->micb_current);
  2520. if (ret) {
  2521. dev_err(&pdev->dev,
  2522. "%s:Looking up %s property in node %s failed\n",
  2523. __func__, micb_current_str,
  2524. pdev->dev.of_node->full_name);
  2525. return ret;
  2526. }
  2527. }
  2528. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2529. &default_clk_id);
  2530. if (ret) {
  2531. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2532. __func__, "qcom,default-clk-id");
  2533. default_clk_id = VA_CORE_CLK;
  2534. }
  2535. va_priv->clk_id = VA_CORE_CLK;
  2536. va_priv->default_clk_id = default_clk_id;
  2537. if (is_used_va_swr_gpio) {
  2538. va_priv->reset_swr = true;
  2539. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2540. va_macro_add_child_devices);
  2541. va_priv->swr_plat_data.handle = (void *) va_priv;
  2542. va_priv->swr_plat_data.read = NULL;
  2543. va_priv->swr_plat_data.write = NULL;
  2544. va_priv->swr_plat_data.bulk_write = NULL;
  2545. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2546. va_priv->swr_plat_data.handle_irq = NULL;
  2547. mutex_init(&va_priv->swr_clk_lock);
  2548. }
  2549. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2550. mutex_init(&va_priv->mclk_lock);
  2551. dev_set_drvdata(&pdev->dev, va_priv);
  2552. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2553. ops.clk_id_req = va_priv->default_clk_id;
  2554. ops.default_clk_id = va_priv->default_clk_id;
  2555. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2556. if (ret < 0) {
  2557. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2558. goto reg_macro_fail;
  2559. }
  2560. if (is_used_va_swr_gpio)
  2561. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2562. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2563. pm_runtime_use_autosuspend(&pdev->dev);
  2564. pm_runtime_set_suspended(&pdev->dev);
  2565. pm_suspend_ignore_children(&pdev->dev, true);
  2566. pm_runtime_enable(&pdev->dev);
  2567. return ret;
  2568. reg_macro_fail:
  2569. mutex_destroy(&va_priv->mclk_lock);
  2570. if (is_used_va_swr_gpio)
  2571. mutex_destroy(&va_priv->swr_clk_lock);
  2572. return ret;
  2573. }
  2574. static int va_macro_remove(struct platform_device *pdev)
  2575. {
  2576. struct va_macro_priv *va_priv;
  2577. int count = 0;
  2578. va_priv = dev_get_drvdata(&pdev->dev);
  2579. if (!va_priv)
  2580. return -EINVAL;
  2581. if (va_priv->is_used_va_swr_gpio) {
  2582. if (va_priv->swr_ctrl_data)
  2583. kfree(va_priv->swr_ctrl_data);
  2584. for (count = 0; count < va_priv->child_count &&
  2585. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2586. platform_device_unregister(
  2587. va_priv->pdev_child_devices[count]);
  2588. }
  2589. pm_runtime_disable(&pdev->dev);
  2590. pm_runtime_set_suspended(&pdev->dev);
  2591. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2592. mutex_destroy(&va_priv->mclk_lock);
  2593. if (va_priv->is_used_va_swr_gpio)
  2594. mutex_destroy(&va_priv->swr_clk_lock);
  2595. return 0;
  2596. }
  2597. static const struct of_device_id va_macro_dt_match[] = {
  2598. {.compatible = "qcom,va-macro"},
  2599. {}
  2600. };
  2601. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2602. SET_RUNTIME_PM_OPS(
  2603. bolero_runtime_suspend,
  2604. bolero_runtime_resume,
  2605. NULL
  2606. )
  2607. };
  2608. static struct platform_driver va_macro_driver = {
  2609. .driver = {
  2610. .name = "va_macro",
  2611. .owner = THIS_MODULE,
  2612. .pm = &bolero_dev_pm_ops,
  2613. .of_match_table = va_macro_dt_match,
  2614. .suppress_bind_attrs = true,
  2615. },
  2616. .probe = va_macro_probe,
  2617. .remove = va_macro_remove,
  2618. };
  2619. module_platform_driver(va_macro_driver);
  2620. MODULE_DESCRIPTION("VA macro driver");
  2621. MODULE_LICENSE("GPL v2");