tx-macro.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define TX_MACRO_MAX_OFFSET 0x1000
  22. #define NUM_DECIMATORS 8
  23. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  27. SNDRV_PCM_FMTBIT_S24_LE |\
  28. SNDRV_PCM_FMTBIT_S24_3LE)
  29. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  30. #define CF_MIN_3DB_4HZ 0x0
  31. #define CF_MIN_3DB_75HZ 0x1
  32. #define CF_MIN_3DB_150HZ 0x2
  33. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  34. #define TX_MACRO_MCLK_FREQ 9600000
  35. #define TX_MACRO_TX_PATH_OFFSET 0x80
  36. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  38. #define TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  40. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  41. module_param(tx_unmute_delay, int, 0664);
  42. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  43. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  44. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  45. struct snd_pcm_hw_params *params,
  46. struct snd_soc_dai *dai);
  47. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  48. unsigned int *tx_num, unsigned int *tx_slot,
  49. unsigned int *rx_num, unsigned int *rx_slot);
  50. #define TX_MACRO_SWR_STRING_LEN 80
  51. #define TX_MACRO_CHILD_DEVICES_MAX 3
  52. /* Hold instance to soundwire platform device */
  53. struct tx_macro_swr_ctrl_data {
  54. struct platform_device *tx_swr_pdev;
  55. };
  56. struct tx_macro_swr_ctrl_platform_data {
  57. void *handle; /* holds codec private data */
  58. int (*read)(void *handle, int reg);
  59. int (*write)(void *handle, int reg, int val);
  60. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  61. int (*clk)(void *handle, bool enable);
  62. int (*core_vote)(void *handle, bool enable);
  63. int (*handle_irq)(void *handle,
  64. irqreturn_t (*swrm_irq_handler)(int irq,
  65. void *data),
  66. void *swrm_handle,
  67. int action);
  68. };
  69. enum {
  70. TX_MACRO_AIF_INVALID = 0,
  71. TX_MACRO_AIF1_CAP,
  72. TX_MACRO_AIF2_CAP,
  73. TX_MACRO_AIF3_CAP,
  74. TX_MACRO_MAX_DAIS
  75. };
  76. enum {
  77. TX_MACRO_DEC0,
  78. TX_MACRO_DEC1,
  79. TX_MACRO_DEC2,
  80. TX_MACRO_DEC3,
  81. TX_MACRO_DEC4,
  82. TX_MACRO_DEC5,
  83. TX_MACRO_DEC6,
  84. TX_MACRO_DEC7,
  85. TX_MACRO_DEC_MAX,
  86. };
  87. enum {
  88. TX_MACRO_CLK_DIV_2,
  89. TX_MACRO_CLK_DIV_3,
  90. TX_MACRO_CLK_DIV_4,
  91. TX_MACRO_CLK_DIV_6,
  92. TX_MACRO_CLK_DIV_8,
  93. TX_MACRO_CLK_DIV_16,
  94. };
  95. enum {
  96. MSM_DMIC,
  97. SWR_MIC,
  98. ANC_FB_TUNE1
  99. };
  100. enum {
  101. TX_MCLK,
  102. VA_MCLK,
  103. };
  104. struct tx_macro_reg_mask_val {
  105. u16 reg;
  106. u8 mask;
  107. u8 val;
  108. };
  109. struct tx_mute_work {
  110. struct tx_macro_priv *tx_priv;
  111. u32 decimator;
  112. struct delayed_work dwork;
  113. };
  114. struct hpf_work {
  115. struct tx_macro_priv *tx_priv;
  116. u8 decimator;
  117. u8 hpf_cut_off_freq;
  118. struct delayed_work dwork;
  119. };
  120. struct tx_macro_priv {
  121. struct device *dev;
  122. bool dec_active[NUM_DECIMATORS];
  123. int tx_mclk_users;
  124. int swr_clk_users;
  125. bool dapm_mclk_enable;
  126. bool reset_swr;
  127. struct mutex mclk_lock;
  128. struct mutex swr_clk_lock;
  129. struct snd_soc_component *component;
  130. struct device_node *tx_swr_gpio_p;
  131. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  132. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  133. struct work_struct tx_macro_add_child_devices_work;
  134. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  135. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  136. s32 dmic_0_1_clk_cnt;
  137. s32 dmic_2_3_clk_cnt;
  138. s32 dmic_4_5_clk_cnt;
  139. s32 dmic_6_7_clk_cnt;
  140. u16 dmic_clk_div;
  141. u32 version;
  142. u32 is_used_tx_swr_gpio;
  143. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  144. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  145. char __iomem *tx_io_base;
  146. struct platform_device *pdev_child_devices
  147. [TX_MACRO_CHILD_DEVICES_MAX];
  148. int child_count;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool bcs_enable;
  154. int dec_mode[NUM_DECIMATORS];
  155. };
  156. static bool tx_macro_get_data(struct snd_soc_component *component,
  157. struct device **tx_dev,
  158. struct tx_macro_priv **tx_priv,
  159. const char *func_name)
  160. {
  161. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  162. if (!(*tx_dev)) {
  163. dev_err(component->dev,
  164. "%s: null device for macro!\n", func_name);
  165. return false;
  166. }
  167. *tx_priv = dev_get_drvdata((*tx_dev));
  168. if (!(*tx_priv)) {
  169. dev_err(component->dev,
  170. "%s: priv is null for macro!\n", func_name);
  171. return false;
  172. }
  173. if (!(*tx_priv)->component) {
  174. dev_err(component->dev,
  175. "%s: tx_priv->component not initialized!\n", func_name);
  176. return false;
  177. }
  178. return true;
  179. }
  180. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  181. bool mclk_enable)
  182. {
  183. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  184. int ret = 0;
  185. if (regmap == NULL) {
  186. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  187. return -EINVAL;
  188. }
  189. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  190. __func__, mclk_enable, tx_priv->tx_mclk_users);
  191. mutex_lock(&tx_priv->mclk_lock);
  192. if (mclk_enable) {
  193. if (tx_priv->tx_mclk_users == 0) {
  194. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  195. TX_CORE_CLK,
  196. TX_CORE_CLK,
  197. true);
  198. if (ret < 0) {
  199. dev_err_ratelimited(tx_priv->dev,
  200. "%s: request clock enable failed\n",
  201. __func__);
  202. goto exit;
  203. }
  204. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  205. true);
  206. regcache_mark_dirty(regmap);
  207. regcache_sync_region(regmap,
  208. TX_START_OFFSET,
  209. TX_MAX_OFFSET);
  210. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  211. regmap_update_bits(regmap,
  212. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  213. regmap_update_bits(regmap,
  214. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  215. 0x01, 0x01);
  216. regmap_update_bits(regmap,
  217. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  218. 0x01, 0x01);
  219. }
  220. tx_priv->tx_mclk_users++;
  221. } else {
  222. if (tx_priv->tx_mclk_users <= 0) {
  223. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  224. __func__);
  225. tx_priv->tx_mclk_users = 0;
  226. goto exit;
  227. }
  228. tx_priv->tx_mclk_users--;
  229. if (tx_priv->tx_mclk_users == 0) {
  230. regmap_update_bits(regmap,
  231. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  232. 0x01, 0x00);
  233. regmap_update_bits(regmap,
  234. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  235. 0x01, 0x00);
  236. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  237. false);
  238. bolero_clk_rsc_request_clock(tx_priv->dev,
  239. TX_CORE_CLK,
  240. TX_CORE_CLK,
  241. false);
  242. }
  243. }
  244. exit:
  245. mutex_unlock(&tx_priv->mclk_lock);
  246. return ret;
  247. }
  248. static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
  249. struct snd_kcontrol *kcontrol, int event)
  250. {
  251. struct device *tx_dev = NULL;
  252. struct tx_macro_priv *tx_priv = NULL;
  253. struct snd_soc_component *component =
  254. snd_soc_dapm_to_component(w->dapm);
  255. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  256. return -EINVAL;
  257. if (SND_SOC_DAPM_EVENT_ON(event))
  258. ++tx_priv->va_swr_clk_cnt;
  259. if (SND_SOC_DAPM_EVENT_OFF(event))
  260. --tx_priv->va_swr_clk_cnt;
  261. return 0;
  262. }
  263. static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  264. struct snd_kcontrol *kcontrol, int event)
  265. {
  266. struct device *tx_dev = NULL;
  267. struct tx_macro_priv *tx_priv = NULL;
  268. struct snd_soc_component *component =
  269. snd_soc_dapm_to_component(w->dapm);
  270. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  271. return -EINVAL;
  272. if (SND_SOC_DAPM_EVENT_ON(event))
  273. ++tx_priv->tx_swr_clk_cnt;
  274. if (SND_SOC_DAPM_EVENT_OFF(event))
  275. --tx_priv->tx_swr_clk_cnt;
  276. return 0;
  277. }
  278. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  279. struct snd_kcontrol *kcontrol, int event)
  280. {
  281. struct snd_soc_component *component =
  282. snd_soc_dapm_to_component(w->dapm);
  283. int ret = 0;
  284. struct device *tx_dev = NULL;
  285. struct tx_macro_priv *tx_priv = NULL;
  286. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  287. return -EINVAL;
  288. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  289. switch (event) {
  290. case SND_SOC_DAPM_PRE_PMU:
  291. ret = tx_macro_mclk_enable(tx_priv, 1);
  292. if (ret)
  293. tx_priv->dapm_mclk_enable = false;
  294. else
  295. tx_priv->dapm_mclk_enable = true;
  296. break;
  297. case SND_SOC_DAPM_POST_PMD:
  298. if (tx_priv->dapm_mclk_enable)
  299. ret = tx_macro_mclk_enable(tx_priv, 0);
  300. break;
  301. default:
  302. dev_err(tx_priv->dev,
  303. "%s: invalid DAPM event %d\n", __func__, event);
  304. ret = -EINVAL;
  305. }
  306. return ret;
  307. }
  308. static int tx_macro_event_handler(struct snd_soc_component *component,
  309. u16 event, u32 data)
  310. {
  311. struct device *tx_dev = NULL;
  312. struct tx_macro_priv *tx_priv = NULL;
  313. int ret = 0;
  314. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  315. return -EINVAL;
  316. switch (event) {
  317. case BOLERO_MACRO_EVT_SSR_DOWN:
  318. if (tx_priv->swr_ctrl_data) {
  319. swrm_wcd_notify(
  320. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  321. SWR_DEVICE_DOWN, NULL);
  322. swrm_wcd_notify(
  323. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  324. SWR_DEVICE_SSR_DOWN, NULL);
  325. }
  326. if ((!pm_runtime_enabled(tx_dev) ||
  327. !pm_runtime_suspended(tx_dev))) {
  328. ret = bolero_runtime_suspend(tx_dev);
  329. if (!ret) {
  330. pm_runtime_disable(tx_dev);
  331. pm_runtime_set_suspended(tx_dev);
  332. pm_runtime_enable(tx_dev);
  333. }
  334. }
  335. break;
  336. case BOLERO_MACRO_EVT_SSR_UP:
  337. /* reset swr after ssr/pdr */
  338. tx_priv->reset_swr = true;
  339. if (tx_priv->swr_ctrl_data)
  340. swrm_wcd_notify(
  341. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  342. SWR_DEVICE_SSR_UP, NULL);
  343. break;
  344. case BOLERO_MACRO_EVT_CLK_RESET:
  345. bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  346. break;
  347. }
  348. return 0;
  349. }
  350. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  351. u32 data)
  352. {
  353. struct device *tx_dev = NULL;
  354. struct tx_macro_priv *tx_priv = NULL;
  355. u32 ipc_wakeup = data;
  356. int ret = 0;
  357. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  358. return -EINVAL;
  359. if (tx_priv->swr_ctrl_data)
  360. ret = swrm_wcd_notify(
  361. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  362. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  363. return ret;
  364. }
  365. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  366. {
  367. struct delayed_work *hpf_delayed_work = NULL;
  368. struct hpf_work *hpf_work = NULL;
  369. struct tx_macro_priv *tx_priv = NULL;
  370. struct snd_soc_component *component = NULL;
  371. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  372. u8 hpf_cut_off_freq = 0;
  373. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  374. hpf_delayed_work = to_delayed_work(work);
  375. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  376. tx_priv = hpf_work->tx_priv;
  377. component = tx_priv->component;
  378. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  379. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  380. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  381. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  382. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  383. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  384. __func__, hpf_work->decimator, hpf_cut_off_freq);
  385. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  386. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  387. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  388. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  389. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  390. adc_n = snd_soc_component_read32(component, adc_reg) &
  391. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  392. if (adc_n >= BOLERO_ADC_MAX)
  393. goto tx_hpf_set;
  394. /* analog mic clear TX hold */
  395. bolero_clear_amic_tx_hold(component->dev, adc_n);
  396. }
  397. tx_hpf_set:
  398. snd_soc_component_update_bits(component,
  399. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  400. hpf_cut_off_freq << 5);
  401. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  402. /* Minimum 1 clk cycle delay is required as per HW spec */
  403. usleep_range(1000, 1010);
  404. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  405. }
  406. static void tx_macro_mute_update_callback(struct work_struct *work)
  407. {
  408. struct tx_mute_work *tx_mute_dwork = NULL;
  409. struct snd_soc_component *component = NULL;
  410. struct tx_macro_priv *tx_priv = NULL;
  411. struct delayed_work *delayed_work = NULL;
  412. u16 tx_vol_ctl_reg = 0;
  413. u8 decimator = 0;
  414. delayed_work = to_delayed_work(work);
  415. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  416. tx_priv = tx_mute_dwork->tx_priv;
  417. component = tx_priv->component;
  418. decimator = tx_mute_dwork->decimator;
  419. tx_vol_ctl_reg =
  420. BOLERO_CDC_TX0_TX_PATH_CTL +
  421. TX_MACRO_TX_PATH_OFFSET * decimator;
  422. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  423. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  424. __func__, decimator);
  425. }
  426. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  427. struct snd_ctl_elem_value *ucontrol)
  428. {
  429. struct snd_soc_dapm_widget *widget =
  430. snd_soc_dapm_kcontrol_widget(kcontrol);
  431. struct snd_soc_component *component =
  432. snd_soc_dapm_to_component(widget->dapm);
  433. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  434. unsigned int val = 0;
  435. u16 mic_sel_reg = 0;
  436. u16 dmic_clk_reg = 0;
  437. struct device *tx_dev = NULL;
  438. struct tx_macro_priv *tx_priv = NULL;
  439. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  440. return -EINVAL;
  441. val = ucontrol->value.enumerated.item[0];
  442. if (val > e->items - 1)
  443. return -EINVAL;
  444. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  445. widget->name, val);
  446. switch (e->reg) {
  447. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  448. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  449. break;
  450. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  451. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  452. break;
  453. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  454. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  455. break;
  456. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  457. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  458. break;
  459. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  460. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  461. break;
  462. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  463. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  464. break;
  465. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  466. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  467. break;
  468. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  469. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  470. break;
  471. default:
  472. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  473. __func__, e->reg);
  474. return -EINVAL;
  475. }
  476. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  477. if (val != 0) {
  478. if (val < 5) {
  479. snd_soc_component_update_bits(component,
  480. mic_sel_reg,
  481. 1 << 7, 0x0 << 7);
  482. } else {
  483. snd_soc_component_update_bits(component,
  484. mic_sel_reg,
  485. 1 << 7, 0x1 << 7);
  486. snd_soc_component_update_bits(component,
  487. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  488. 0x80, 0x00);
  489. dmic_clk_reg =
  490. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  491. ((val - 5)/2) * 4;
  492. snd_soc_component_update_bits(component,
  493. dmic_clk_reg,
  494. 0x0E, tx_priv->dmic_clk_div << 0x1);
  495. }
  496. }
  497. } else {
  498. /* DMIC selected */
  499. if (val != 0)
  500. snd_soc_component_update_bits(component, mic_sel_reg,
  501. 1 << 7, 1 << 7);
  502. }
  503. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  504. }
  505. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  506. struct snd_ctl_elem_value *ucontrol)
  507. {
  508. struct snd_soc_dapm_widget *widget =
  509. snd_soc_dapm_kcontrol_widget(kcontrol);
  510. struct snd_soc_component *component =
  511. snd_soc_dapm_to_component(widget->dapm);
  512. struct soc_multi_mixer_control *mixer =
  513. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  514. u32 dai_id = widget->shift;
  515. u32 dec_id = mixer->shift;
  516. struct device *tx_dev = NULL;
  517. struct tx_macro_priv *tx_priv = NULL;
  518. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  519. return -EINVAL;
  520. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  521. ucontrol->value.integer.value[0] = 1;
  522. else
  523. ucontrol->value.integer.value[0] = 0;
  524. return 0;
  525. }
  526. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  527. struct snd_ctl_elem_value *ucontrol)
  528. {
  529. struct snd_soc_dapm_widget *widget =
  530. snd_soc_dapm_kcontrol_widget(kcontrol);
  531. struct snd_soc_component *component =
  532. snd_soc_dapm_to_component(widget->dapm);
  533. struct snd_soc_dapm_update *update = NULL;
  534. struct soc_multi_mixer_control *mixer =
  535. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  536. u32 dai_id = widget->shift;
  537. u32 dec_id = mixer->shift;
  538. u32 enable = ucontrol->value.integer.value[0];
  539. struct device *tx_dev = NULL;
  540. struct tx_macro_priv *tx_priv = NULL;
  541. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  542. return -EINVAL;
  543. if (enable) {
  544. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  545. tx_priv->active_ch_cnt[dai_id]++;
  546. } else {
  547. tx_priv->active_ch_cnt[dai_id]--;
  548. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  549. }
  550. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  551. return 0;
  552. }
  553. static inline int tx_macro_path_get(const char *wname,
  554. unsigned int *path_num)
  555. {
  556. int ret = 0;
  557. char *widget_name = NULL;
  558. char *w_name = NULL;
  559. char *path_num_char = NULL;
  560. char *path_name = NULL;
  561. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  562. if (!widget_name)
  563. return -EINVAL;
  564. w_name = widget_name;
  565. path_name = strsep(&widget_name, " ");
  566. if (!path_name) {
  567. pr_err("%s: Invalid widget name = %s\n",
  568. __func__, widget_name);
  569. ret = -EINVAL;
  570. goto err;
  571. }
  572. path_num_char = strpbrk(path_name, "01234567");
  573. if (!path_num_char) {
  574. pr_err("%s: tx path index not found\n",
  575. __func__);
  576. ret = -EINVAL;
  577. goto err;
  578. }
  579. ret = kstrtouint(path_num_char, 10, path_num);
  580. if (ret < 0)
  581. pr_err("%s: Invalid tx path = %s\n",
  582. __func__, w_name);
  583. err:
  584. kfree(w_name);
  585. return ret;
  586. }
  587. static int tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  588. struct snd_ctl_elem_value *ucontrol)
  589. {
  590. struct snd_soc_component *component =
  591. snd_soc_kcontrol_component(kcontrol);
  592. struct tx_macro_priv *tx_priv = NULL;
  593. struct device *tx_dev = NULL;
  594. int ret = 0;
  595. int path = 0;
  596. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  597. return -EINVAL;
  598. ret = tx_macro_path_get(kcontrol->id.name, &path);
  599. if (ret)
  600. return ret;
  601. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  602. return 0;
  603. }
  604. static int tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  605. struct snd_ctl_elem_value *ucontrol)
  606. {
  607. struct snd_soc_component *component =
  608. snd_soc_kcontrol_component(kcontrol);
  609. struct tx_macro_priv *tx_priv = NULL;
  610. struct device *tx_dev = NULL;
  611. int value = ucontrol->value.integer.value[0];
  612. int ret = 0;
  613. int path = 0;
  614. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  615. return -EINVAL;
  616. ret = tx_macro_path_get(kcontrol->id.name, &path);
  617. if (ret)
  618. return ret;
  619. tx_priv->dec_mode[path] = value;
  620. return 0;
  621. }
  622. static int tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  623. struct snd_ctl_elem_value *ucontrol)
  624. {
  625. struct snd_soc_component *component =
  626. snd_soc_kcontrol_component(kcontrol);
  627. struct tx_macro_priv *tx_priv = NULL;
  628. struct device *tx_dev = NULL;
  629. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  630. return -EINVAL;
  631. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  632. return 0;
  633. }
  634. static int tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  635. struct snd_ctl_elem_value *ucontrol)
  636. {
  637. struct snd_soc_component *component =
  638. snd_soc_kcontrol_component(kcontrol);
  639. struct tx_macro_priv *tx_priv = NULL;
  640. struct device *tx_dev = NULL;
  641. int value = ucontrol->value.integer.value[0];
  642. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  643. return -EINVAL;
  644. tx_priv->bcs_enable = value;
  645. return 0;
  646. }
  647. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  648. struct snd_kcontrol *kcontrol, int event)
  649. {
  650. struct snd_soc_component *component =
  651. snd_soc_dapm_to_component(w->dapm);
  652. u8 dmic_clk_en = 0x01;
  653. u16 dmic_clk_reg = 0;
  654. s32 *dmic_clk_cnt = NULL;
  655. unsigned int dmic = 0;
  656. int ret = 0;
  657. char *wname = NULL;
  658. struct device *tx_dev = NULL;
  659. struct tx_macro_priv *tx_priv = NULL;
  660. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  661. return -EINVAL;
  662. wname = strpbrk(w->name, "01234567");
  663. if (!wname) {
  664. dev_err(component->dev, "%s: widget not found\n", __func__);
  665. return -EINVAL;
  666. }
  667. ret = kstrtouint(wname, 10, &dmic);
  668. if (ret < 0) {
  669. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  670. __func__);
  671. return -EINVAL;
  672. }
  673. switch (dmic) {
  674. case 0:
  675. case 1:
  676. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  677. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  678. break;
  679. case 2:
  680. case 3:
  681. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  682. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  683. break;
  684. case 4:
  685. case 5:
  686. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  687. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  688. break;
  689. case 6:
  690. case 7:
  691. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  692. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  693. break;
  694. default:
  695. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  696. __func__);
  697. return -EINVAL;
  698. }
  699. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  700. __func__, event, dmic, *dmic_clk_cnt);
  701. switch (event) {
  702. case SND_SOC_DAPM_PRE_PMU:
  703. (*dmic_clk_cnt)++;
  704. if (*dmic_clk_cnt == 1) {
  705. snd_soc_component_update_bits(component,
  706. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  707. 0x80, 0x00);
  708. snd_soc_component_update_bits(component, dmic_clk_reg,
  709. 0x0E, tx_priv->dmic_clk_div << 0x1);
  710. snd_soc_component_update_bits(component, dmic_clk_reg,
  711. dmic_clk_en, dmic_clk_en);
  712. }
  713. break;
  714. case SND_SOC_DAPM_POST_PMD:
  715. (*dmic_clk_cnt)--;
  716. if (*dmic_clk_cnt == 0)
  717. snd_soc_component_update_bits(component, dmic_clk_reg,
  718. dmic_clk_en, 0);
  719. break;
  720. }
  721. return 0;
  722. }
  723. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  724. struct snd_kcontrol *kcontrol, int event)
  725. {
  726. struct snd_soc_component *component =
  727. snd_soc_dapm_to_component(w->dapm);
  728. unsigned int decimator = 0;
  729. u16 tx_vol_ctl_reg = 0;
  730. u16 dec_cfg_reg = 0;
  731. u16 hpf_gate_reg = 0;
  732. u16 tx_gain_ctl_reg = 0;
  733. u8 hpf_cut_off_freq = 0;
  734. struct device *tx_dev = NULL;
  735. struct tx_macro_priv *tx_priv = NULL;
  736. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  737. return -EINVAL;
  738. decimator = w->shift;
  739. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  740. w->name, decimator);
  741. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  742. TX_MACRO_TX_PATH_OFFSET * decimator;
  743. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  744. TX_MACRO_TX_PATH_OFFSET * decimator;
  745. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  746. TX_MACRO_TX_PATH_OFFSET * decimator;
  747. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  748. TX_MACRO_TX_PATH_OFFSET * decimator;
  749. switch (event) {
  750. case SND_SOC_DAPM_PRE_PMU:
  751. snd_soc_component_update_bits(component,
  752. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  753. TX_MACRO_ADC_MODE_CFG0_SHIFT);
  754. /* Enable TX PGA Mute */
  755. snd_soc_component_update_bits(component,
  756. tx_vol_ctl_reg, 0x10, 0x10);
  757. break;
  758. case SND_SOC_DAPM_POST_PMU:
  759. snd_soc_component_update_bits(component,
  760. tx_vol_ctl_reg, 0x20, 0x20);
  761. snd_soc_component_update_bits(component,
  762. hpf_gate_reg, 0x01, 0x00);
  763. hpf_cut_off_freq = (
  764. snd_soc_component_read32(component, dec_cfg_reg) &
  765. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  766. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  767. hpf_cut_off_freq;
  768. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  769. snd_soc_component_update_bits(component, dec_cfg_reg,
  770. TX_HPF_CUT_OFF_FREQ_MASK,
  771. CF_MIN_3DB_150HZ << 5);
  772. /* schedule work queue to Remove Mute */
  773. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  774. msecs_to_jiffies(tx_unmute_delay));
  775. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  776. CF_MIN_3DB_150HZ) {
  777. schedule_delayed_work(
  778. &tx_priv->tx_hpf_work[decimator].dwork,
  779. msecs_to_jiffies(300));
  780. snd_soc_component_update_bits(component,
  781. hpf_gate_reg, 0x02, 0x02);
  782. /*
  783. * Minimum 1 clk cycle delay is required as per HW spec
  784. */
  785. usleep_range(1000, 1010);
  786. snd_soc_component_update_bits(component,
  787. hpf_gate_reg, 0x02, 0x00);
  788. }
  789. /* apply gain after decimator is enabled */
  790. snd_soc_component_write(component, tx_gain_ctl_reg,
  791. snd_soc_component_read32(component,
  792. tx_gain_ctl_reg));
  793. if (tx_priv->bcs_enable) {
  794. snd_soc_component_update_bits(component, dec_cfg_reg,
  795. 0x01, 0x01);
  796. snd_soc_component_update_bits(component,
  797. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x40);
  798. }
  799. break;
  800. case SND_SOC_DAPM_PRE_PMD:
  801. hpf_cut_off_freq =
  802. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  803. snd_soc_component_update_bits(component,
  804. tx_vol_ctl_reg, 0x10, 0x10);
  805. if (cancel_delayed_work_sync(
  806. &tx_priv->tx_hpf_work[decimator].dwork)) {
  807. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  808. snd_soc_component_update_bits(
  809. component, dec_cfg_reg,
  810. TX_HPF_CUT_OFF_FREQ_MASK,
  811. hpf_cut_off_freq << 5);
  812. snd_soc_component_update_bits(component,
  813. hpf_gate_reg,
  814. 0x02, 0x02);
  815. /*
  816. * Minimum 1 clk cycle delay is required
  817. * as per HW spec
  818. */
  819. usleep_range(1000, 1010);
  820. snd_soc_component_update_bits(component,
  821. hpf_gate_reg,
  822. 0x02, 0x00);
  823. }
  824. }
  825. cancel_delayed_work_sync(
  826. &tx_priv->tx_mute_dwork[decimator].dwork);
  827. break;
  828. case SND_SOC_DAPM_POST_PMD:
  829. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  830. 0x20, 0x00);
  831. snd_soc_component_update_bits(component,
  832. dec_cfg_reg, 0x06, 0x00);
  833. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  834. 0x10, 0x00);
  835. if (tx_priv->bcs_enable) {
  836. snd_soc_component_update_bits(component, dec_cfg_reg,
  837. 0x01, 0x00);
  838. snd_soc_component_update_bits(component,
  839. BOLERO_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  840. }
  841. break;
  842. }
  843. return 0;
  844. }
  845. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  846. struct snd_kcontrol *kcontrol, int event)
  847. {
  848. return 0;
  849. }
  850. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  851. struct snd_pcm_hw_params *params,
  852. struct snd_soc_dai *dai)
  853. {
  854. int tx_fs_rate = -EINVAL;
  855. struct snd_soc_component *component = dai->component;
  856. u32 decimator = 0;
  857. u32 sample_rate = 0;
  858. u16 tx_fs_reg = 0;
  859. struct device *tx_dev = NULL;
  860. struct tx_macro_priv *tx_priv = NULL;
  861. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  862. return -EINVAL;
  863. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  864. dai->name, dai->id, params_rate(params),
  865. params_channels(params));
  866. sample_rate = params_rate(params);
  867. switch (sample_rate) {
  868. case 8000:
  869. tx_fs_rate = 0;
  870. break;
  871. case 16000:
  872. tx_fs_rate = 1;
  873. break;
  874. case 32000:
  875. tx_fs_rate = 3;
  876. break;
  877. case 48000:
  878. tx_fs_rate = 4;
  879. break;
  880. case 96000:
  881. tx_fs_rate = 5;
  882. break;
  883. case 192000:
  884. tx_fs_rate = 6;
  885. break;
  886. case 384000:
  887. tx_fs_rate = 7;
  888. break;
  889. default:
  890. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  891. __func__, params_rate(params));
  892. return -EINVAL;
  893. }
  894. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  895. TX_MACRO_DEC_MAX) {
  896. if (decimator >= 0) {
  897. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  898. TX_MACRO_TX_PATH_OFFSET * decimator;
  899. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  900. __func__, decimator, sample_rate);
  901. snd_soc_component_update_bits(component, tx_fs_reg,
  902. 0x0F, tx_fs_rate);
  903. } else {
  904. dev_err(component->dev,
  905. "%s: ERROR: Invalid decimator: %d\n",
  906. __func__, decimator);
  907. return -EINVAL;
  908. }
  909. }
  910. return 0;
  911. }
  912. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  913. unsigned int *tx_num, unsigned int *tx_slot,
  914. unsigned int *rx_num, unsigned int *rx_slot)
  915. {
  916. struct snd_soc_component *component = dai->component;
  917. struct device *tx_dev = NULL;
  918. struct tx_macro_priv *tx_priv = NULL;
  919. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  920. return -EINVAL;
  921. switch (dai->id) {
  922. case TX_MACRO_AIF1_CAP:
  923. case TX_MACRO_AIF2_CAP:
  924. case TX_MACRO_AIF3_CAP:
  925. *tx_slot = tx_priv->active_ch_mask[dai->id];
  926. *tx_num = tx_priv->active_ch_cnt[dai->id];
  927. break;
  928. default:
  929. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  930. break;
  931. }
  932. return 0;
  933. }
  934. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  935. .hw_params = tx_macro_hw_params,
  936. .get_channel_map = tx_macro_get_channel_map,
  937. };
  938. static struct snd_soc_dai_driver tx_macro_dai[] = {
  939. {
  940. .name = "tx_macro_tx1",
  941. .id = TX_MACRO_AIF1_CAP,
  942. .capture = {
  943. .stream_name = "TX_AIF1 Capture",
  944. .rates = TX_MACRO_RATES,
  945. .formats = TX_MACRO_FORMATS,
  946. .rate_max = 192000,
  947. .rate_min = 8000,
  948. .channels_min = 1,
  949. .channels_max = 8,
  950. },
  951. .ops = &tx_macro_dai_ops,
  952. },
  953. {
  954. .name = "tx_macro_tx2",
  955. .id = TX_MACRO_AIF2_CAP,
  956. .capture = {
  957. .stream_name = "TX_AIF2 Capture",
  958. .rates = TX_MACRO_RATES,
  959. .formats = TX_MACRO_FORMATS,
  960. .rate_max = 192000,
  961. .rate_min = 8000,
  962. .channels_min = 1,
  963. .channels_max = 8,
  964. },
  965. .ops = &tx_macro_dai_ops,
  966. },
  967. {
  968. .name = "tx_macro_tx3",
  969. .id = TX_MACRO_AIF3_CAP,
  970. .capture = {
  971. .stream_name = "TX_AIF3 Capture",
  972. .rates = TX_MACRO_RATES,
  973. .formats = TX_MACRO_FORMATS,
  974. .rate_max = 192000,
  975. .rate_min = 8000,
  976. .channels_min = 1,
  977. .channels_max = 8,
  978. },
  979. .ops = &tx_macro_dai_ops,
  980. },
  981. };
  982. #define STRING(name) #name
  983. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  984. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  985. static const struct snd_kcontrol_new name##_mux = \
  986. SOC_DAPM_ENUM(STRING(name), name##_enum)
  987. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  988. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  989. static const struct snd_kcontrol_new name##_mux = \
  990. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  991. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  992. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  993. static const char * const adc_mux_text[] = {
  994. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  995. };
  996. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  997. 0, adc_mux_text);
  998. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  999. 0, adc_mux_text);
  1000. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1001. 0, adc_mux_text);
  1002. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1003. 0, adc_mux_text);
  1004. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1005. 0, adc_mux_text);
  1006. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1007. 0, adc_mux_text);
  1008. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1009. 0, adc_mux_text);
  1010. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1011. 0, adc_mux_text);
  1012. static const char * const dmic_mux_text[] = {
  1013. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1014. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1015. };
  1016. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1017. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1018. tx_macro_put_dec_enum);
  1019. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1020. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1021. tx_macro_put_dec_enum);
  1022. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1023. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1024. tx_macro_put_dec_enum);
  1025. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1026. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1027. tx_macro_put_dec_enum);
  1028. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1029. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1030. tx_macro_put_dec_enum);
  1031. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1032. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1033. tx_macro_put_dec_enum);
  1034. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1035. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1036. tx_macro_put_dec_enum);
  1037. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1038. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1039. tx_macro_put_dec_enum);
  1040. static const char * const smic_mux_text[] = {
  1041. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "SWR_DMIC0",
  1042. "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3", "SWR_DMIC4",
  1043. "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1044. };
  1045. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1046. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1047. tx_macro_put_dec_enum);
  1048. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1049. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1050. tx_macro_put_dec_enum);
  1051. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1052. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1053. tx_macro_put_dec_enum);
  1054. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1055. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1056. tx_macro_put_dec_enum);
  1057. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1058. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1059. tx_macro_put_dec_enum);
  1060. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1061. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1062. tx_macro_put_dec_enum);
  1063. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1064. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1065. tx_macro_put_dec_enum);
  1066. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1067. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1068. tx_macro_put_dec_enum);
  1069. static const char * const smic_mux_text_v2[] = {
  1070. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1071. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1072. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1073. };
  1074. TX_MACRO_DAPM_ENUM_EXT(tx_smic0_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1075. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1076. tx_macro_put_dec_enum);
  1077. TX_MACRO_DAPM_ENUM_EXT(tx_smic1_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1078. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1079. tx_macro_put_dec_enum);
  1080. TX_MACRO_DAPM_ENUM_EXT(tx_smic2_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1081. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1082. tx_macro_put_dec_enum);
  1083. TX_MACRO_DAPM_ENUM_EXT(tx_smic3_v2, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1084. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1085. tx_macro_put_dec_enum);
  1086. TX_MACRO_DAPM_ENUM_EXT(tx_smic4_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1087. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1088. tx_macro_put_dec_enum);
  1089. TX_MACRO_DAPM_ENUM_EXT(tx_smic5_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1090. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1091. tx_macro_put_dec_enum);
  1092. TX_MACRO_DAPM_ENUM_EXT(tx_smic6_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1093. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1094. tx_macro_put_dec_enum);
  1095. TX_MACRO_DAPM_ENUM_EXT(tx_smic7_v3, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1096. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1097. tx_macro_put_dec_enum);
  1098. static const char * const dec_mode_mux_text[] = {
  1099. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1100. };
  1101. static const struct soc_enum dec_mode_mux_enum =
  1102. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1103. dec_mode_mux_text);
  1104. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1105. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1106. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1107. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1108. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1109. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1110. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1111. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1112. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1113. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1114. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1115. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1116. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1117. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1118. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1119. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1120. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1121. };
  1122. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1123. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1124. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1125. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1126. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1127. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1128. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1129. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1130. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1131. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1132. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1133. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1134. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1135. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1136. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1137. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1138. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1139. };
  1140. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1141. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1142. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1143. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1144. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1145. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1146. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1147. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1148. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1149. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  1150. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1151. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  1152. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1153. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  1154. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1155. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  1156. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1157. };
  1158. static const struct snd_kcontrol_new tx_aif1_cap_mixer_v2[] = {
  1159. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1160. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1161. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1162. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1163. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1164. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1165. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1166. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1167. };
  1168. static const struct snd_kcontrol_new tx_aif2_cap_mixer_v2[] = {
  1169. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1170. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1171. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1172. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1173. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1174. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1175. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1176. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1177. };
  1178. static const struct snd_kcontrol_new tx_aif3_cap_mixer_v2[] = {
  1179. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  1180. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1181. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  1182. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1183. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  1184. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1185. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  1186. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  1187. };
  1188. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_common[] = {
  1189. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1190. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1191. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1192. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1193. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1194. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1195. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1196. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1197. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1198. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1199. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0_v2),
  1200. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1_v2),
  1201. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2_v2),
  1202. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3_v2),
  1203. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1204. tx_macro_enable_micbias,
  1205. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1206. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1207. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1208. SND_SOC_DAPM_POST_PMD),
  1209. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1210. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1211. SND_SOC_DAPM_POST_PMD),
  1212. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1213. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1214. SND_SOC_DAPM_POST_PMD),
  1215. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1216. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1217. SND_SOC_DAPM_POST_PMD),
  1218. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1219. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1220. SND_SOC_DAPM_POST_PMD),
  1221. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1222. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1223. SND_SOC_DAPM_POST_PMD),
  1224. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1225. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1226. SND_SOC_DAPM_POST_PMD),
  1227. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1228. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1229. SND_SOC_DAPM_POST_PMD),
  1230. SND_SOC_DAPM_INPUT("TX SWR_MIC0"),
  1231. SND_SOC_DAPM_INPUT("TX SWR_MIC1"),
  1232. SND_SOC_DAPM_INPUT("TX SWR_MIC2"),
  1233. SND_SOC_DAPM_INPUT("TX SWR_MIC3"),
  1234. SND_SOC_DAPM_INPUT("TX SWR_MIC4"),
  1235. SND_SOC_DAPM_INPUT("TX SWR_MIC5"),
  1236. SND_SOC_DAPM_INPUT("TX SWR_MIC6"),
  1237. SND_SOC_DAPM_INPUT("TX SWR_MIC7"),
  1238. SND_SOC_DAPM_INPUT("TX SWR_MIC8"),
  1239. SND_SOC_DAPM_INPUT("TX SWR_MIC9"),
  1240. SND_SOC_DAPM_INPUT("TX SWR_MIC10"),
  1241. SND_SOC_DAPM_INPUT("TX SWR_MIC11"),
  1242. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1243. TX_MACRO_DEC0, 0,
  1244. &tx_dec0_mux, tx_macro_enable_dec,
  1245. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1246. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1247. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1248. TX_MACRO_DEC1, 0,
  1249. &tx_dec1_mux, tx_macro_enable_dec,
  1250. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1251. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1252. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1253. TX_MACRO_DEC2, 0,
  1254. &tx_dec2_mux, tx_macro_enable_dec,
  1255. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1256. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1257. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1258. TX_MACRO_DEC3, 0,
  1259. &tx_dec3_mux, tx_macro_enable_dec,
  1260. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1261. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1262. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1263. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1264. };
  1265. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_v2[] = {
  1266. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1267. TX_MACRO_AIF1_CAP, 0,
  1268. tx_aif1_cap_mixer_v2, ARRAY_SIZE(tx_aif1_cap_mixer_v2)),
  1269. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1270. TX_MACRO_AIF2_CAP, 0,
  1271. tx_aif2_cap_mixer_v2, ARRAY_SIZE(tx_aif2_cap_mixer_v2)),
  1272. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1273. TX_MACRO_AIF3_CAP, 0,
  1274. tx_aif3_cap_mixer_v2, ARRAY_SIZE(tx_aif3_cap_mixer_v2)),
  1275. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1276. tx_macro_tx_swr_clk_event,
  1277. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1278. };
  1279. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets_v3[] = {
  1280. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1281. TX_MACRO_AIF1_CAP, 0,
  1282. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1283. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1284. TX_MACRO_AIF2_CAP, 0,
  1285. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1286. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1287. TX_MACRO_AIF3_CAP, 0,
  1288. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1289. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1290. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1291. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1292. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1293. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4_v3),
  1294. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5_v3),
  1295. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6_v3),
  1296. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7_v3),
  1297. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1298. TX_MACRO_DEC4, 0,
  1299. &tx_dec4_mux, tx_macro_enable_dec,
  1300. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1301. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1302. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1303. TX_MACRO_DEC5, 0,
  1304. &tx_dec5_mux, tx_macro_enable_dec,
  1305. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1306. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1307. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1308. TX_MACRO_DEC6, 0,
  1309. &tx_dec6_mux, tx_macro_enable_dec,
  1310. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1311. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1312. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1313. TX_MACRO_DEC7, 0,
  1314. &tx_dec7_mux, tx_macro_enable_dec,
  1315. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1316. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1317. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1318. tx_macro_va_swr_clk_event,
  1319. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1320. };
  1321. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  1322. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1323. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  1324. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1325. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  1326. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1327. SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0),
  1328. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  1329. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1330. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  1331. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1332. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF3_CAP, 0,
  1333. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1334. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1335. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1336. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1337. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1338. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1339. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1340. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1341. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1342. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1343. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1344. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1345. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1346. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1347. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1348. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1349. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1350. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1351. tx_macro_enable_micbias,
  1352. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1353. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1354. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1355. SND_SOC_DAPM_POST_PMD),
  1356. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1357. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1358. SND_SOC_DAPM_POST_PMD),
  1359. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1360. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1361. SND_SOC_DAPM_POST_PMD),
  1362. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1363. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1364. SND_SOC_DAPM_POST_PMD),
  1365. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1366. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1367. SND_SOC_DAPM_POST_PMD),
  1368. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1369. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1370. SND_SOC_DAPM_POST_PMD),
  1371. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1372. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1373. SND_SOC_DAPM_POST_PMD),
  1374. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1375. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1376. SND_SOC_DAPM_POST_PMD),
  1377. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  1378. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  1379. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  1380. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  1381. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  1382. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  1383. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  1384. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  1385. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1386. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1387. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1388. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1389. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1390. TX_MACRO_DEC0, 0,
  1391. &tx_dec0_mux, tx_macro_enable_dec,
  1392. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1393. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1394. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1395. TX_MACRO_DEC1, 0,
  1396. &tx_dec1_mux, tx_macro_enable_dec,
  1397. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1398. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1399. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1400. TX_MACRO_DEC2, 0,
  1401. &tx_dec2_mux, tx_macro_enable_dec,
  1402. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1403. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1404. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1405. TX_MACRO_DEC3, 0,
  1406. &tx_dec3_mux, tx_macro_enable_dec,
  1407. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1408. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1409. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1410. TX_MACRO_DEC4, 0,
  1411. &tx_dec4_mux, tx_macro_enable_dec,
  1412. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1413. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1414. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1415. TX_MACRO_DEC5, 0,
  1416. &tx_dec5_mux, tx_macro_enable_dec,
  1417. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1418. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1419. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1420. TX_MACRO_DEC6, 0,
  1421. &tx_dec6_mux, tx_macro_enable_dec,
  1422. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1423. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1424. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1425. TX_MACRO_DEC7, 0,
  1426. &tx_dec7_mux, tx_macro_enable_dec,
  1427. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1428. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1429. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1430. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1431. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1432. tx_macro_tx_swr_clk_event,
  1433. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1434. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1435. tx_macro_va_swr_clk_event,
  1436. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1437. };
  1438. static const struct snd_soc_dapm_route tx_audio_map_common[] = {
  1439. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1440. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1441. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1442. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1443. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1444. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1445. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1446. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1447. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1448. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1449. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1450. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1451. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1452. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1453. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1454. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1455. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1456. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1457. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1458. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1459. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1460. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1461. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1462. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1463. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1464. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1465. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1466. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1467. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1468. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1469. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1470. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1471. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_MIC0"},
  1472. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_MIC1"},
  1473. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_MIC2"},
  1474. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_MIC3"},
  1475. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_MIC4"},
  1476. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_MIC5"},
  1477. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_MIC6"},
  1478. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_MIC7"},
  1479. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_MIC8"},
  1480. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_MIC9"},
  1481. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_MIC10"},
  1482. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_MIC11"},
  1483. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1484. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1485. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1486. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1487. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1488. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1489. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1490. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1491. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1492. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1493. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_MIC0"},
  1494. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_MIC1"},
  1495. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_MIC2"},
  1496. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_MIC3"},
  1497. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_MIC4"},
  1498. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_MIC5"},
  1499. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_MIC6"},
  1500. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_MIC7"},
  1501. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_MIC8"},
  1502. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_MIC9"},
  1503. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_MIC10"},
  1504. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_MIC11"},
  1505. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1506. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1507. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1508. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1509. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1510. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1511. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1512. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1513. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1514. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1515. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_MIC0"},
  1516. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_MIC1"},
  1517. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_MIC2"},
  1518. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_MIC3"},
  1519. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_MIC4"},
  1520. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_MIC5"},
  1521. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_MIC6"},
  1522. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_MIC7"},
  1523. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_MIC8"},
  1524. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_MIC9"},
  1525. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_MIC10"},
  1526. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_MIC11"},
  1527. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1528. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1529. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1530. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1531. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1532. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1533. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1534. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1535. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1536. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1537. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_MIC0"},
  1538. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_MIC1"},
  1539. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_MIC2"},
  1540. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_MIC3"},
  1541. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_MIC4"},
  1542. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_MIC5"},
  1543. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_MIC6"},
  1544. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_MIC7"},
  1545. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_MIC8"},
  1546. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_MIC9"},
  1547. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_MIC10"},
  1548. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_MIC11"},
  1549. };
  1550. static const struct snd_soc_dapm_route tx_audio_map_v3[] = {
  1551. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1552. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1553. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1554. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1555. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1556. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1557. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1558. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1559. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1560. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1561. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1562. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1563. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1564. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1565. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1566. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1567. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1568. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1569. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1570. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1571. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1572. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1573. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1574. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1575. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1576. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1577. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_MIC0"},
  1578. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_MIC1"},
  1579. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_MIC2"},
  1580. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_MIC3"},
  1581. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_MIC4"},
  1582. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_MIC5"},
  1583. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_MIC6"},
  1584. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_MIC7"},
  1585. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_MIC8"},
  1586. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_MIC9"},
  1587. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_MIC10"},
  1588. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_MIC11"},
  1589. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1590. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1591. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1592. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1593. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1594. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1595. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1596. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1597. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1598. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1599. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_MIC0"},
  1600. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_MIC1"},
  1601. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_MIC2"},
  1602. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_MIC3"},
  1603. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_MIC4"},
  1604. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_MIC5"},
  1605. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_MIC6"},
  1606. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_MIC7"},
  1607. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_MIC8"},
  1608. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_MIC9"},
  1609. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_MIC10"},
  1610. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_MIC11"},
  1611. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1612. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1613. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1614. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1615. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1616. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1617. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1618. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1619. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1620. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1621. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_MIC0"},
  1622. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_MIC1"},
  1623. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_MIC2"},
  1624. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_MIC3"},
  1625. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_MIC4"},
  1626. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_MIC5"},
  1627. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_MIC6"},
  1628. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_MIC7"},
  1629. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_MIC8"},
  1630. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_MIC9"},
  1631. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_MIC10"},
  1632. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_MIC11"},
  1633. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1634. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1635. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1636. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1637. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1638. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1639. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1640. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1641. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1642. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1643. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_MIC0"},
  1644. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_MIC1"},
  1645. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_MIC2"},
  1646. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_MIC3"},
  1647. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_MIC4"},
  1648. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_MIC5"},
  1649. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_MIC6"},
  1650. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_MIC7"},
  1651. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_MIC8"},
  1652. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_MIC9"},
  1653. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_MIC10"},
  1654. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_MIC11"},
  1655. };
  1656. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1657. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1658. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1659. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1660. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1661. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1662. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1663. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1664. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1665. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1666. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1667. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1668. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1669. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1670. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1671. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1672. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1673. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1674. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1675. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1676. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1677. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1678. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1679. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1680. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1681. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1682. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1683. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1684. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1685. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1686. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1687. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1688. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1689. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1690. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1691. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1692. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1693. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1694. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1695. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1696. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1697. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1698. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1699. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1700. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1701. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1702. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1703. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1704. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1705. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1706. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1707. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1708. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1709. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1710. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1711. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1712. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1713. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1714. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1715. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1716. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1717. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1718. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1719. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1720. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1721. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1722. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1723. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1724. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1725. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1726. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1727. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1728. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1729. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1730. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1731. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1732. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1733. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1734. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1735. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1736. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1737. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1738. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1739. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1740. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1741. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1742. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1743. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1744. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1745. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1746. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1747. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1748. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1749. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1750. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1751. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1752. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1753. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1754. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1755. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1756. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1757. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1758. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1759. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1760. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1761. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1762. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1763. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1764. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1765. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1766. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1767. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1768. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1769. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1770. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1771. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1772. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1773. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1774. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1775. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1776. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1777. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1778. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1779. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1780. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1781. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1782. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1783. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1784. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1785. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1786. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1787. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1788. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1789. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1790. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1791. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1792. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1793. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1794. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1795. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1796. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1797. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1798. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1799. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1800. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1801. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1802. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1803. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1804. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1805. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1806. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1807. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1808. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1809. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1810. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1811. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1812. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1813. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1814. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1815. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1816. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1817. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1818. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1819. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1820. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1821. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1822. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1823. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1824. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1825. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1826. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1827. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1828. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1829. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1830. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1831. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1832. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1833. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1834. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1835. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1836. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1837. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1838. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1839. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1840. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1841. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1842. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1843. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1844. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1845. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1846. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1847. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1848. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1849. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1850. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1851. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1852. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1853. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1854. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1855. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1856. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1857. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1858. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1859. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1860. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1861. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1862. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1863. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1864. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1865. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1866. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1867. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1868. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1869. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1870. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1871. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1872. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1873. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1874. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1875. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1876. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1877. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1878. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1879. };
  1880. static const struct snd_kcontrol_new tx_macro_snd_controls_common[] = {
  1881. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1882. BOLERO_CDC_TX0_TX_VOL_CTL,
  1883. 0, -84, 40, digital_gain),
  1884. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1885. BOLERO_CDC_TX1_TX_VOL_CTL,
  1886. 0, -84, 40, digital_gain),
  1887. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1888. BOLERO_CDC_TX2_TX_VOL_CTL,
  1889. 0, -84, 40, digital_gain),
  1890. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1891. BOLERO_CDC_TX3_TX_VOL_CTL,
  1892. 0, -84, 40, digital_gain),
  1893. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1894. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1895. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1896. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1897. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1898. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1899. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1900. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1901. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1902. tx_macro_get_bcs, tx_macro_set_bcs),
  1903. };
  1904. static const struct snd_kcontrol_new tx_macro_snd_controls_v3[] = {
  1905. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1906. BOLERO_CDC_TX4_TX_VOL_CTL,
  1907. 0, -84, 40, digital_gain),
  1908. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1909. BOLERO_CDC_TX5_TX_VOL_CTL,
  1910. 0, -84, 40, digital_gain),
  1911. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1912. BOLERO_CDC_TX6_TX_VOL_CTL,
  1913. 0, -84, 40, digital_gain),
  1914. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1915. BOLERO_CDC_TX7_TX_VOL_CTL,
  1916. 0, -84, 40, digital_gain),
  1917. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1918. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1919. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1920. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1921. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1922. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1923. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1924. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1925. };
  1926. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1927. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1928. BOLERO_CDC_TX0_TX_VOL_CTL,
  1929. 0, -84, 40, digital_gain),
  1930. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1931. BOLERO_CDC_TX1_TX_VOL_CTL,
  1932. 0, -84, 40, digital_gain),
  1933. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1934. BOLERO_CDC_TX2_TX_VOL_CTL,
  1935. 0, -84, 40, digital_gain),
  1936. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1937. BOLERO_CDC_TX3_TX_VOL_CTL,
  1938. 0, -84, 40, digital_gain),
  1939. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1940. BOLERO_CDC_TX4_TX_VOL_CTL,
  1941. 0, -84, 40, digital_gain),
  1942. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1943. BOLERO_CDC_TX5_TX_VOL_CTL,
  1944. 0, -84, 40, digital_gain),
  1945. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1946. BOLERO_CDC_TX6_TX_VOL_CTL,
  1947. 0, -84, 40, digital_gain),
  1948. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1949. BOLERO_CDC_TX7_TX_VOL_CTL,
  1950. 0, -84, 40, digital_gain),
  1951. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1952. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1953. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1954. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1955. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1956. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1957. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1958. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1959. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1960. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1961. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1962. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1963. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1964. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1965. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1966. tx_macro_dec_mode_get, tx_macro_dec_mode_put),
  1967. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1968. tx_macro_get_bcs, tx_macro_set_bcs),
  1969. };
  1970. static int tx_macro_register_event_listener(struct snd_soc_component *component,
  1971. bool enable)
  1972. {
  1973. struct device *tx_dev = NULL;
  1974. struct tx_macro_priv *tx_priv = NULL;
  1975. int ret = 0;
  1976. if (!component)
  1977. return -EINVAL;
  1978. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1979. if (!tx_dev) {
  1980. dev_err(component->dev,
  1981. "%s: null device for macro!\n", __func__);
  1982. return -EINVAL;
  1983. }
  1984. tx_priv = dev_get_drvdata(tx_dev);
  1985. if (!tx_priv) {
  1986. dev_err(component->dev,
  1987. "%s: priv is null for macro!\n", __func__);
  1988. return -EINVAL;
  1989. }
  1990. if (tx_priv->swr_ctrl_data) {
  1991. if (enable) {
  1992. ret = swrm_wcd_notify(
  1993. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1994. SWR_REGISTER_WAKEUP, NULL);
  1995. msm_cdc_pinctrl_set_wakeup_capable(
  1996. tx_priv->tx_swr_gpio_p, false);
  1997. } else {
  1998. msm_cdc_pinctrl_set_wakeup_capable(
  1999. tx_priv->tx_swr_gpio_p, true);
  2000. ret = swrm_wcd_notify(
  2001. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2002. SWR_DEREGISTER_WAKEUP, NULL);
  2003. }
  2004. }
  2005. return ret;
  2006. }
  2007. static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
  2008. struct regmap *regmap, int clk_type,
  2009. bool enable)
  2010. {
  2011. int ret = 0, clk_tx_ret = 0;
  2012. dev_dbg(tx_priv->dev,
  2013. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  2014. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  2015. (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
  2016. if (enable) {
  2017. if (tx_priv->swr_clk_users == 0) {
  2018. ret = msm_cdc_pinctrl_select_active_state(
  2019. tx_priv->tx_swr_gpio_p);
  2020. if (ret < 0) {
  2021. dev_err_ratelimited(tx_priv->dev,
  2022. "%s: tx swr pinctrl enable failed\n",
  2023. __func__);
  2024. goto exit;
  2025. }
  2026. }
  2027. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2028. TX_CORE_CLK,
  2029. TX_CORE_CLK,
  2030. true);
  2031. if (clk_type == TX_MCLK) {
  2032. ret = tx_macro_mclk_enable(tx_priv, 1);
  2033. if (ret < 0) {
  2034. if (tx_priv->swr_clk_users == 0)
  2035. msm_cdc_pinctrl_select_sleep_state(
  2036. tx_priv->tx_swr_gpio_p);
  2037. dev_err_ratelimited(tx_priv->dev,
  2038. "%s: request clock enable failed\n",
  2039. __func__);
  2040. goto done;
  2041. }
  2042. }
  2043. if (clk_type == VA_MCLK) {
  2044. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2045. TX_CORE_CLK,
  2046. VA_CORE_CLK,
  2047. true);
  2048. if (ret < 0) {
  2049. if (tx_priv->swr_clk_users == 0)
  2050. msm_cdc_pinctrl_select_sleep_state(
  2051. tx_priv->tx_swr_gpio_p);
  2052. dev_err_ratelimited(tx_priv->dev,
  2053. "%s: swr request clk failed\n",
  2054. __func__);
  2055. goto done;
  2056. }
  2057. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  2058. true);
  2059. if (tx_priv->tx_mclk_users == 0) {
  2060. regmap_update_bits(regmap,
  2061. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
  2062. 0x01, 0x01);
  2063. regmap_update_bits(regmap,
  2064. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  2065. 0x01, 0x01);
  2066. regmap_update_bits(regmap,
  2067. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  2068. 0x01, 0x01);
  2069. }
  2070. }
  2071. if (tx_priv->swr_clk_users == 0) {
  2072. dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
  2073. __func__, tx_priv->reset_swr);
  2074. if (tx_priv->reset_swr)
  2075. regmap_update_bits(regmap,
  2076. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2077. 0x02, 0x02);
  2078. regmap_update_bits(regmap,
  2079. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2080. 0x01, 0x01);
  2081. if (tx_priv->reset_swr)
  2082. regmap_update_bits(regmap,
  2083. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2084. 0x02, 0x00);
  2085. tx_priv->reset_swr = false;
  2086. }
  2087. if (!clk_tx_ret)
  2088. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2089. TX_CORE_CLK,
  2090. TX_CORE_CLK,
  2091. false);
  2092. tx_priv->swr_clk_users++;
  2093. } else {
  2094. if (tx_priv->swr_clk_users <= 0) {
  2095. dev_err_ratelimited(tx_priv->dev,
  2096. "tx swrm clock users already 0\n");
  2097. tx_priv->swr_clk_users = 0;
  2098. return 0;
  2099. }
  2100. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2101. TX_CORE_CLK,
  2102. TX_CORE_CLK,
  2103. true);
  2104. tx_priv->swr_clk_users--;
  2105. if (tx_priv->swr_clk_users == 0)
  2106. regmap_update_bits(regmap,
  2107. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  2108. 0x01, 0x00);
  2109. if (clk_type == TX_MCLK)
  2110. tx_macro_mclk_enable(tx_priv, 0);
  2111. if (clk_type == VA_MCLK) {
  2112. if (tx_priv->tx_mclk_users == 0) {
  2113. regmap_update_bits(regmap,
  2114. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  2115. 0x01, 0x00);
  2116. regmap_update_bits(regmap,
  2117. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  2118. 0x01, 0x00);
  2119. }
  2120. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  2121. false);
  2122. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2123. TX_CORE_CLK,
  2124. VA_CORE_CLK,
  2125. false);
  2126. if (ret < 0) {
  2127. dev_err_ratelimited(tx_priv->dev,
  2128. "%s: swr request clk failed\n",
  2129. __func__);
  2130. goto done;
  2131. }
  2132. }
  2133. if (!clk_tx_ret)
  2134. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  2135. TX_CORE_CLK,
  2136. TX_CORE_CLK,
  2137. false);
  2138. if (tx_priv->swr_clk_users == 0) {
  2139. ret = msm_cdc_pinctrl_select_sleep_state(
  2140. tx_priv->tx_swr_gpio_p);
  2141. if (ret < 0) {
  2142. dev_err_ratelimited(tx_priv->dev,
  2143. "%s: tx swr pinctrl disable failed\n",
  2144. __func__);
  2145. goto exit;
  2146. }
  2147. }
  2148. }
  2149. return 0;
  2150. done:
  2151. if (!clk_tx_ret)
  2152. bolero_clk_rsc_request_clock(tx_priv->dev,
  2153. TX_CORE_CLK,
  2154. TX_CORE_CLK,
  2155. false);
  2156. exit:
  2157. return ret;
  2158. }
  2159. static int tx_macro_clk_switch(struct snd_soc_component *component)
  2160. {
  2161. struct device *tx_dev = NULL;
  2162. struct tx_macro_priv *tx_priv = NULL;
  2163. int ret = 0;
  2164. if (!component)
  2165. return -EINVAL;
  2166. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  2167. if (!tx_dev) {
  2168. dev_err(component->dev,
  2169. "%s: null device for macro!\n", __func__);
  2170. return -EINVAL;
  2171. }
  2172. tx_priv = dev_get_drvdata(tx_dev);
  2173. if (!tx_priv) {
  2174. dev_err(component->dev,
  2175. "%s: priv is null for macro!\n", __func__);
  2176. return -EINVAL;
  2177. }
  2178. if (tx_priv->swr_ctrl_data) {
  2179. ret = swrm_wcd_notify(
  2180. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2181. SWR_REQ_CLK_SWITCH, NULL);
  2182. }
  2183. return ret;
  2184. }
  2185. static int tx_macro_core_vote(void *handle, bool enable)
  2186. {
  2187. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  2188. if (tx_priv == NULL) {
  2189. pr_err("%s: tx priv data is NULL\n", __func__);
  2190. return -EINVAL;
  2191. }
  2192. if (enable) {
  2193. pm_runtime_get_sync(tx_priv->dev);
  2194. pm_runtime_put_autosuspend(tx_priv->dev);
  2195. pm_runtime_mark_last_busy(tx_priv->dev);
  2196. }
  2197. if (bolero_check_core_votes(tx_priv->dev))
  2198. return 0;
  2199. else
  2200. return -EINVAL;
  2201. }
  2202. static int tx_macro_swrm_clock(void *handle, bool enable)
  2203. {
  2204. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  2205. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  2206. int ret = 0;
  2207. if (regmap == NULL) {
  2208. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  2209. return -EINVAL;
  2210. }
  2211. mutex_lock(&tx_priv->swr_clk_lock);
  2212. dev_dbg(tx_priv->dev,
  2213. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  2214. __func__, (enable ? "enable" : "disable"),
  2215. tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
  2216. if (enable) {
  2217. pm_runtime_get_sync(tx_priv->dev);
  2218. if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
  2219. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2220. VA_MCLK, enable);
  2221. if (ret) {
  2222. pm_runtime_mark_last_busy(tx_priv->dev);
  2223. pm_runtime_put_autosuspend(tx_priv->dev);
  2224. goto done;
  2225. }
  2226. tx_priv->va_clk_status++;
  2227. } else {
  2228. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2229. TX_MCLK, enable);
  2230. if (ret) {
  2231. pm_runtime_mark_last_busy(tx_priv->dev);
  2232. pm_runtime_put_autosuspend(tx_priv->dev);
  2233. goto done;
  2234. }
  2235. tx_priv->tx_clk_status++;
  2236. }
  2237. pm_runtime_mark_last_busy(tx_priv->dev);
  2238. pm_runtime_put_autosuspend(tx_priv->dev);
  2239. } else {
  2240. if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
  2241. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2242. VA_MCLK, enable);
  2243. if (ret)
  2244. goto done;
  2245. --tx_priv->va_clk_status;
  2246. } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  2247. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2248. TX_MCLK, enable);
  2249. if (ret)
  2250. goto done;
  2251. --tx_priv->tx_clk_status;
  2252. } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  2253. if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
  2254. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2255. VA_MCLK, enable);
  2256. if (ret)
  2257. goto done;
  2258. --tx_priv->va_clk_status;
  2259. } else {
  2260. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  2261. TX_MCLK, enable);
  2262. if (ret)
  2263. goto done;
  2264. --tx_priv->tx_clk_status;
  2265. }
  2266. } else {
  2267. dev_dbg(tx_priv->dev,
  2268. "%s: Both clocks are disabled\n", __func__);
  2269. }
  2270. }
  2271. dev_dbg(tx_priv->dev,
  2272. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  2273. __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
  2274. tx_priv->va_clk_status);
  2275. done:
  2276. mutex_unlock(&tx_priv->swr_clk_lock);
  2277. return ret;
  2278. }
  2279. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2280. struct tx_macro_priv *tx_priv)
  2281. {
  2282. u32 div_factor = TX_MACRO_CLK_DIV_2;
  2283. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  2284. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2285. mclk_rate % dmic_sample_rate != 0)
  2286. goto undefined_rate;
  2287. div_factor = mclk_rate / dmic_sample_rate;
  2288. switch (div_factor) {
  2289. case 2:
  2290. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2291. break;
  2292. case 3:
  2293. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  2294. break;
  2295. case 4:
  2296. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  2297. break;
  2298. case 6:
  2299. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  2300. break;
  2301. case 8:
  2302. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  2303. break;
  2304. case 16:
  2305. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  2306. break;
  2307. default:
  2308. /* Any other DIV factor is invalid */
  2309. goto undefined_rate;
  2310. }
  2311. /* Valid dmic DIV factors */
  2312. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2313. __func__, div_factor, mclk_rate);
  2314. return dmic_sample_rate;
  2315. undefined_rate:
  2316. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2317. __func__, dmic_sample_rate, mclk_rate);
  2318. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2319. return dmic_sample_rate;
  2320. }
  2321. static const struct tx_macro_reg_mask_val tx_macro_reg_init[] = {
  2322. {BOLERO_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x02},
  2323. };
  2324. static int tx_macro_init(struct snd_soc_component *component)
  2325. {
  2326. struct snd_soc_dapm_context *dapm =
  2327. snd_soc_component_get_dapm(component);
  2328. int ret = 0, i = 0;
  2329. struct device *tx_dev = NULL;
  2330. struct tx_macro_priv *tx_priv = NULL;
  2331. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  2332. if (!tx_dev) {
  2333. dev_err(component->dev,
  2334. "%s: null device for macro!\n", __func__);
  2335. return -EINVAL;
  2336. }
  2337. tx_priv = dev_get_drvdata(tx_dev);
  2338. if (!tx_priv) {
  2339. dev_err(component->dev,
  2340. "%s: priv is null for macro!\n", __func__);
  2341. return -EINVAL;
  2342. }
  2343. tx_priv->version = bolero_get_version(tx_dev);
  2344. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2345. ret = snd_soc_dapm_new_controls(dapm,
  2346. tx_macro_dapm_widgets_common,
  2347. ARRAY_SIZE(tx_macro_dapm_widgets_common));
  2348. if (ret < 0) {
  2349. dev_err(tx_dev, "%s: Failed to add controls\n",
  2350. __func__);
  2351. return ret;
  2352. }
  2353. if (tx_priv->version == BOLERO_VERSION_2_1)
  2354. ret = snd_soc_dapm_new_controls(dapm,
  2355. tx_macro_dapm_widgets_v2,
  2356. ARRAY_SIZE(tx_macro_dapm_widgets_v2));
  2357. else if (tx_priv->version == BOLERO_VERSION_2_0)
  2358. ret = snd_soc_dapm_new_controls(dapm,
  2359. tx_macro_dapm_widgets_v3,
  2360. ARRAY_SIZE(tx_macro_dapm_widgets_v3));
  2361. if (ret < 0) {
  2362. dev_err(tx_dev, "%s: Failed to add controls\n",
  2363. __func__);
  2364. return ret;
  2365. }
  2366. } else {
  2367. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  2368. ARRAY_SIZE(tx_macro_dapm_widgets));
  2369. if (ret < 0) {
  2370. dev_err(tx_dev, "%s: Failed to add controls\n",
  2371. __func__);
  2372. return ret;
  2373. }
  2374. }
  2375. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2376. ret = snd_soc_dapm_add_routes(dapm,
  2377. tx_audio_map_common,
  2378. ARRAY_SIZE(tx_audio_map_common));
  2379. if (ret < 0) {
  2380. dev_err(tx_dev, "%s: Failed to add routes\n",
  2381. __func__);
  2382. return ret;
  2383. }
  2384. if (tx_priv->version == BOLERO_VERSION_2_0)
  2385. ret = snd_soc_dapm_add_routes(dapm,
  2386. tx_audio_map_v3,
  2387. ARRAY_SIZE(tx_audio_map_v3));
  2388. if (ret < 0) {
  2389. dev_err(tx_dev, "%s: Failed to add routes\n",
  2390. __func__);
  2391. return ret;
  2392. }
  2393. } else {
  2394. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  2395. ARRAY_SIZE(tx_audio_map));
  2396. if (ret < 0) {
  2397. dev_err(tx_dev, "%s: Failed to add routes\n",
  2398. __func__);
  2399. return ret;
  2400. }
  2401. }
  2402. ret = snd_soc_dapm_new_widgets(dapm->card);
  2403. if (ret < 0) {
  2404. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  2405. return ret;
  2406. }
  2407. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2408. ret = snd_soc_add_component_controls(component,
  2409. tx_macro_snd_controls_common,
  2410. ARRAY_SIZE(tx_macro_snd_controls_common));
  2411. if (ret < 0) {
  2412. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2413. __func__);
  2414. return ret;
  2415. }
  2416. if (tx_priv->version == BOLERO_VERSION_2_0)
  2417. ret = snd_soc_add_component_controls(component,
  2418. tx_macro_snd_controls_v3,
  2419. ARRAY_SIZE(tx_macro_snd_controls_v3));
  2420. if (ret < 0) {
  2421. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2422. __func__);
  2423. return ret;
  2424. }
  2425. } else {
  2426. ret = snd_soc_add_component_controls(component,
  2427. tx_macro_snd_controls,
  2428. ARRAY_SIZE(tx_macro_snd_controls));
  2429. if (ret < 0) {
  2430. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  2431. __func__);
  2432. return ret;
  2433. }
  2434. }
  2435. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  2436. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  2437. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  2438. if (tx_priv->version >= BOLERO_VERSION_2_0) {
  2439. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC0");
  2440. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC1");
  2441. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC2");
  2442. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC3");
  2443. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC4");
  2444. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC5");
  2445. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC6");
  2446. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC7");
  2447. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC8");
  2448. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC9");
  2449. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC10");
  2450. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC11");
  2451. } else {
  2452. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  2453. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  2454. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  2455. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  2456. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  2457. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  2458. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  2459. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  2460. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  2461. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  2462. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  2463. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  2464. }
  2465. snd_soc_dapm_sync(dapm);
  2466. for (i = 0; i < NUM_DECIMATORS; i++) {
  2467. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  2468. tx_priv->tx_hpf_work[i].decimator = i;
  2469. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  2470. tx_macro_tx_hpf_corner_freq_callback);
  2471. }
  2472. for (i = 0; i < NUM_DECIMATORS; i++) {
  2473. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  2474. tx_priv->tx_mute_dwork[i].decimator = i;
  2475. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  2476. tx_macro_mute_update_callback);
  2477. }
  2478. tx_priv->component = component;
  2479. for (i = 0; i < ARRAY_SIZE(tx_macro_reg_init); i++)
  2480. snd_soc_component_update_bits(component,
  2481. tx_macro_reg_init[i].reg,
  2482. tx_macro_reg_init[i].mask,
  2483. tx_macro_reg_init[i].val);
  2484. return 0;
  2485. }
  2486. static int tx_macro_deinit(struct snd_soc_component *component)
  2487. {
  2488. struct device *tx_dev = NULL;
  2489. struct tx_macro_priv *tx_priv = NULL;
  2490. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2491. return -EINVAL;
  2492. tx_priv->component = NULL;
  2493. return 0;
  2494. }
  2495. static void tx_macro_add_child_devices(struct work_struct *work)
  2496. {
  2497. struct tx_macro_priv *tx_priv = NULL;
  2498. struct platform_device *pdev = NULL;
  2499. struct device_node *node = NULL;
  2500. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2501. int ret = 0;
  2502. u16 count = 0, ctrl_num = 0;
  2503. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  2504. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  2505. bool tx_swr_master_node = false;
  2506. tx_priv = container_of(work, struct tx_macro_priv,
  2507. tx_macro_add_child_devices_work);
  2508. if (!tx_priv) {
  2509. pr_err("%s: Memory for tx_priv does not exist\n",
  2510. __func__);
  2511. return;
  2512. }
  2513. if (!tx_priv->dev) {
  2514. pr_err("%s: tx dev does not exist\n", __func__);
  2515. return;
  2516. }
  2517. if (!tx_priv->dev->of_node) {
  2518. dev_err(tx_priv->dev,
  2519. "%s: DT node for tx_priv does not exist\n", __func__);
  2520. return;
  2521. }
  2522. platdata = &tx_priv->swr_plat_data;
  2523. tx_priv->child_count = 0;
  2524. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  2525. tx_swr_master_node = false;
  2526. if (strnstr(node->name, "tx_swr_master",
  2527. strlen("tx_swr_master")) != NULL)
  2528. tx_swr_master_node = true;
  2529. if (tx_swr_master_node)
  2530. strlcpy(plat_dev_name, "tx_swr_ctrl",
  2531. (TX_MACRO_SWR_STRING_LEN - 1));
  2532. else
  2533. strlcpy(plat_dev_name, node->name,
  2534. (TX_MACRO_SWR_STRING_LEN - 1));
  2535. pdev = platform_device_alloc(plat_dev_name, -1);
  2536. if (!pdev) {
  2537. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  2538. __func__);
  2539. ret = -ENOMEM;
  2540. goto err;
  2541. }
  2542. pdev->dev.parent = tx_priv->dev;
  2543. pdev->dev.of_node = node;
  2544. if (tx_swr_master_node) {
  2545. ret = platform_device_add_data(pdev, platdata,
  2546. sizeof(*platdata));
  2547. if (ret) {
  2548. dev_err(&pdev->dev,
  2549. "%s: cannot add plat data ctrl:%d\n",
  2550. __func__, ctrl_num);
  2551. goto fail_pdev_add;
  2552. }
  2553. }
  2554. ret = platform_device_add(pdev);
  2555. if (ret) {
  2556. dev_err(&pdev->dev,
  2557. "%s: Cannot add platform device\n",
  2558. __func__);
  2559. goto fail_pdev_add;
  2560. }
  2561. if (tx_swr_master_node) {
  2562. temp = krealloc(swr_ctrl_data,
  2563. (ctrl_num + 1) * sizeof(
  2564. struct tx_macro_swr_ctrl_data),
  2565. GFP_KERNEL);
  2566. if (!temp) {
  2567. ret = -ENOMEM;
  2568. goto fail_pdev_add;
  2569. }
  2570. swr_ctrl_data = temp;
  2571. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  2572. ctrl_num++;
  2573. dev_dbg(&pdev->dev,
  2574. "%s: Added soundwire ctrl device(s)\n",
  2575. __func__);
  2576. tx_priv->swr_ctrl_data = swr_ctrl_data;
  2577. }
  2578. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  2579. tx_priv->pdev_child_devices[
  2580. tx_priv->child_count++] = pdev;
  2581. else
  2582. goto err;
  2583. }
  2584. return;
  2585. fail_pdev_add:
  2586. for (count = 0; count < tx_priv->child_count; count++)
  2587. platform_device_put(tx_priv->pdev_child_devices[count]);
  2588. err:
  2589. return;
  2590. }
  2591. static int tx_macro_set_port_map(struct snd_soc_component *component,
  2592. u32 usecase, u32 size, void *data)
  2593. {
  2594. struct device *tx_dev = NULL;
  2595. struct tx_macro_priv *tx_priv = NULL;
  2596. struct swrm_port_config port_cfg;
  2597. int ret = 0;
  2598. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  2599. return -EINVAL;
  2600. memset(&port_cfg, 0, sizeof(port_cfg));
  2601. port_cfg.uc = usecase;
  2602. port_cfg.size = size;
  2603. port_cfg.params = data;
  2604. if (tx_priv->swr_ctrl_data)
  2605. ret = swrm_wcd_notify(
  2606. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  2607. SWR_SET_PORT_MAP, &port_cfg);
  2608. return ret;
  2609. }
  2610. static void tx_macro_init_ops(struct macro_ops *ops,
  2611. char __iomem *tx_io_base)
  2612. {
  2613. memset(ops, 0, sizeof(struct macro_ops));
  2614. ops->init = tx_macro_init;
  2615. ops->exit = tx_macro_deinit;
  2616. ops->io_base = tx_io_base;
  2617. ops->dai_ptr = tx_macro_dai;
  2618. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  2619. ops->event_handler = tx_macro_event_handler;
  2620. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  2621. ops->set_port_map = tx_macro_set_port_map;
  2622. ops->clk_switch = tx_macro_clk_switch;
  2623. ops->reg_evt_listener = tx_macro_register_event_listener;
  2624. }
  2625. static int tx_macro_probe(struct platform_device *pdev)
  2626. {
  2627. struct macro_ops ops = {0};
  2628. struct tx_macro_priv *tx_priv = NULL;
  2629. u32 tx_base_addr = 0, sample_rate = 0;
  2630. char __iomem *tx_io_base = NULL;
  2631. int ret = 0;
  2632. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  2633. u32 is_used_tx_swr_gpio = 1;
  2634. const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2635. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  2636. GFP_KERNEL);
  2637. if (!tx_priv)
  2638. return -ENOMEM;
  2639. platform_set_drvdata(pdev, tx_priv);
  2640. tx_priv->dev = &pdev->dev;
  2641. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2642. &tx_base_addr);
  2643. if (ret) {
  2644. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2645. __func__, "reg");
  2646. return ret;
  2647. }
  2648. dev_set_drvdata(&pdev->dev, tx_priv);
  2649. if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
  2650. NULL)) {
  2651. ret = of_property_read_u32(pdev->dev.of_node,
  2652. is_used_tx_swr_gpio_dt,
  2653. &is_used_tx_swr_gpio);
  2654. if (ret) {
  2655. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2656. __func__, is_used_tx_swr_gpio_dt);
  2657. is_used_tx_swr_gpio = 1;
  2658. }
  2659. }
  2660. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2661. "qcom,tx-swr-gpios", 0);
  2662. if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
  2663. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2664. __func__);
  2665. return -EINVAL;
  2666. }
  2667. if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0 &&
  2668. is_used_tx_swr_gpio) {
  2669. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2670. __func__);
  2671. return -EPROBE_DEFER;
  2672. }
  2673. tx_io_base = devm_ioremap(&pdev->dev,
  2674. tx_base_addr, TX_MACRO_MAX_OFFSET);
  2675. if (!tx_io_base) {
  2676. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2677. return -ENOMEM;
  2678. }
  2679. tx_priv->tx_io_base = tx_io_base;
  2680. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2681. &sample_rate);
  2682. if (ret) {
  2683. dev_err(&pdev->dev,
  2684. "%s: could not find sample_rate entry in dt\n",
  2685. __func__);
  2686. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  2687. } else {
  2688. if (tx_macro_validate_dmic_sample_rate(
  2689. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2690. return -EINVAL;
  2691. }
  2692. if (is_used_tx_swr_gpio) {
  2693. tx_priv->reset_swr = true;
  2694. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  2695. tx_macro_add_child_devices);
  2696. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  2697. tx_priv->swr_plat_data.read = NULL;
  2698. tx_priv->swr_plat_data.write = NULL;
  2699. tx_priv->swr_plat_data.bulk_write = NULL;
  2700. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  2701. tx_priv->swr_plat_data.core_vote = tx_macro_core_vote;
  2702. tx_priv->swr_plat_data.handle_irq = NULL;
  2703. mutex_init(&tx_priv->swr_clk_lock);
  2704. }
  2705. tx_priv->is_used_tx_swr_gpio = is_used_tx_swr_gpio;
  2706. mutex_init(&tx_priv->mclk_lock);
  2707. tx_macro_init_ops(&ops, tx_io_base);
  2708. ops.clk_id_req = TX_CORE_CLK;
  2709. ops.default_clk_id = TX_CORE_CLK;
  2710. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  2711. if (ret) {
  2712. dev_err(&pdev->dev,
  2713. "%s: register macro failed\n", __func__);
  2714. goto err_reg_macro;
  2715. }
  2716. if (is_used_tx_swr_gpio)
  2717. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  2718. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2719. pm_runtime_use_autosuspend(&pdev->dev);
  2720. pm_runtime_set_suspended(&pdev->dev);
  2721. pm_suspend_ignore_children(&pdev->dev, true);
  2722. pm_runtime_enable(&pdev->dev);
  2723. return 0;
  2724. err_reg_macro:
  2725. mutex_destroy(&tx_priv->mclk_lock);
  2726. if (is_used_tx_swr_gpio)
  2727. mutex_destroy(&tx_priv->swr_clk_lock);
  2728. return ret;
  2729. }
  2730. static int tx_macro_remove(struct platform_device *pdev)
  2731. {
  2732. struct tx_macro_priv *tx_priv = NULL;
  2733. u16 count = 0;
  2734. tx_priv = platform_get_drvdata(pdev);
  2735. if (!tx_priv)
  2736. return -EINVAL;
  2737. if (tx_priv->is_used_tx_swr_gpio) {
  2738. if (tx_priv->swr_ctrl_data)
  2739. kfree(tx_priv->swr_ctrl_data);
  2740. for (count = 0; count < tx_priv->child_count &&
  2741. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  2742. platform_device_unregister(
  2743. tx_priv->pdev_child_devices[count]);
  2744. }
  2745. pm_runtime_disable(&pdev->dev);
  2746. pm_runtime_set_suspended(&pdev->dev);
  2747. mutex_destroy(&tx_priv->mclk_lock);
  2748. if (tx_priv->is_used_tx_swr_gpio)
  2749. mutex_destroy(&tx_priv->swr_clk_lock);
  2750. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  2751. return 0;
  2752. }
  2753. static const struct of_device_id tx_macro_dt_match[] = {
  2754. {.compatible = "qcom,tx-macro"},
  2755. {}
  2756. };
  2757. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2758. SET_RUNTIME_PM_OPS(
  2759. bolero_runtime_suspend,
  2760. bolero_runtime_resume,
  2761. NULL
  2762. )
  2763. };
  2764. static struct platform_driver tx_macro_driver = {
  2765. .driver = {
  2766. .name = "tx_macro",
  2767. .owner = THIS_MODULE,
  2768. .pm = &bolero_dev_pm_ops,
  2769. .of_match_table = tx_macro_dt_match,
  2770. .suppress_bind_attrs = true,
  2771. },
  2772. .probe = tx_macro_probe,
  2773. .remove = tx_macro_remove,
  2774. };
  2775. module_platform_driver(tx_macro_driver);
  2776. MODULE_DESCRIPTION("TX macro driver");
  2777. MODULE_LICENSE("GPL v2");