lpass-cdc-clk-rsc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2019-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_platform.h>
  6. #include <linux/module.h>
  7. #include <linux/io.h>
  8. #include <linux/init.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/kernel.h>
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include "lpass-cdc.h"
  14. #include "lpass-cdc-clk-rsc.h"
  15. #define DRV_NAME "lpass-cdc-clk-rsc"
  16. #define LPASS_CDC_CLK_NAME_LENGTH 30
  17. static char clk_src_name[MAX_CLK][LPASS_CDC_CLK_NAME_LENGTH] = {
  18. "tx_core_clk",
  19. "rx_core_clk",
  20. "wsa_core_clk",
  21. "va_core_clk",
  22. "wsa2_core_clk",
  23. "rx_tx_core_clk",
  24. "wsa_tx_core_clk",
  25. "wsa2_tx_core_clk",
  26. };
  27. struct lpass_cdc_clk_rsc {
  28. struct device *dev;
  29. struct mutex rsc_clk_lock;
  30. struct mutex fs_gen_lock;
  31. struct clk *clk[MAX_CLK];
  32. int clk_cnt[MAX_CLK];
  33. int reg_seq_en_cnt;
  34. int va_tx_clk_cnt;
  35. bool dev_up;
  36. bool dev_up_gfmux;
  37. u32 num_fs_reg;
  38. u32 *fs_gen_seq;
  39. int default_clk_id[MAX_CLK];
  40. struct regmap *regmap;
  41. char __iomem *rx_clk_muxsel;
  42. char __iomem *wsa_clk_muxsel;
  43. char __iomem *va_clk_muxsel;
  44. };
  45. static int lpass_cdc_clk_rsc_cb(struct device *dev, u16 event)
  46. {
  47. struct lpass_cdc_clk_rsc *priv;
  48. if (!dev) {
  49. pr_err("%s: Invalid device pointer\n",
  50. __func__);
  51. return -EINVAL;
  52. }
  53. priv = dev_get_drvdata(dev);
  54. if (!priv) {
  55. pr_err("%s: Invalid clk rsc priviate data\n",
  56. __func__);
  57. return -EINVAL;
  58. }
  59. mutex_lock(&priv->rsc_clk_lock);
  60. if (event == LPASS_CDC_MACRO_EVT_SSR_UP) {
  61. priv->dev_up = true;
  62. } else if (event == LPASS_CDC_MACRO_EVT_SSR_DOWN) {
  63. priv->dev_up = false;
  64. priv->dev_up_gfmux = false;
  65. } else if (event == LPASS_CDC_MACRO_EVT_SSR_GFMUX_UP) {
  66. priv->dev_up_gfmux = true;
  67. }
  68. mutex_unlock(&priv->rsc_clk_lock);
  69. return 0;
  70. }
  71. static char __iomem *lpass_cdc_clk_rsc_get_clk_muxsel(struct lpass_cdc_clk_rsc *priv,
  72. int clk_id)
  73. {
  74. switch (clk_id) {
  75. case RX_CORE_CLK:
  76. return priv->rx_clk_muxsel;
  77. case WSA_CORE_CLK:
  78. case WSA2_CORE_CLK:
  79. return priv->wsa_clk_muxsel;
  80. case VA_CORE_CLK:
  81. return priv->va_clk_muxsel;
  82. case TX_CORE_CLK:
  83. case RX_TX_CORE_CLK:
  84. case WSA_TX_CORE_CLK:
  85. case WSA2_TX_CORE_CLK:
  86. default:
  87. dev_err_ratelimited(priv->dev, "%s: Invalid case\n", __func__);
  88. break;
  89. }
  90. return NULL;
  91. }
  92. int lpass_cdc_rsc_clk_reset(struct device *dev, int clk_id)
  93. {
  94. struct device *clk_dev = NULL;
  95. struct lpass_cdc_clk_rsc *priv = NULL;
  96. int count = 0;
  97. if (!dev) {
  98. pr_err("%s: dev is null %d\n", __func__);
  99. return -EINVAL;
  100. }
  101. if (clk_id < 0 || clk_id >= MAX_CLK) {
  102. pr_err("%s: Invalid clk_id: %d\n",
  103. __func__, clk_id);
  104. return -EINVAL;
  105. }
  106. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  107. if (!clk_dev) {
  108. pr_err("%s: Invalid rsc clk device\n", __func__);
  109. return -EINVAL;
  110. }
  111. priv = dev_get_drvdata(clk_dev);
  112. if (!priv) {
  113. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  114. return -EINVAL;
  115. }
  116. mutex_lock(&priv->rsc_clk_lock);
  117. while (__clk_is_enabled(priv->clk[clk_id])) {
  118. clk_disable_unprepare(priv->clk[clk_id]);
  119. count++;
  120. }
  121. dev_dbg(priv->dev,
  122. "%s: clock reset after ssr, count %d\n", __func__, count);
  123. trace_printk("%s: clock reset after ssr, count %d\n", __func__, count);
  124. while (count--) {
  125. clk_prepare_enable(priv->clk[clk_id]);
  126. }
  127. mutex_unlock(&priv->rsc_clk_lock);
  128. return 0;
  129. }
  130. EXPORT_SYMBOL(lpass_cdc_rsc_clk_reset);
  131. void lpass_cdc_clk_rsc_enable_all_clocks(struct device *dev, bool enable)
  132. {
  133. struct device *clk_dev = NULL;
  134. struct lpass_cdc_clk_rsc *priv = NULL;
  135. int i = 0;
  136. if (!dev) {
  137. pr_err("%s: dev is null %d\n", __func__);
  138. return;
  139. }
  140. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  141. if (!clk_dev) {
  142. pr_err("%s: Invalid rsc clk device\n", __func__);
  143. return;
  144. }
  145. priv = dev_get_drvdata(clk_dev);
  146. if (!priv) {
  147. pr_err("%s: Invalid rsc clk private data\n", __func__);
  148. return;
  149. }
  150. mutex_lock(&priv->rsc_clk_lock);
  151. for (i = 0; i < MAX_CLK; i++) {
  152. if (enable) {
  153. if (priv->clk[i])
  154. clk_prepare_enable(priv->clk[i]);
  155. } else {
  156. if (priv->clk[i] && __clk_is_enabled(priv->clk[i]))
  157. clk_disable_unprepare(priv->clk[i]);
  158. }
  159. }
  160. mutex_unlock(&priv->rsc_clk_lock);
  161. return;
  162. }
  163. EXPORT_SYMBOL(lpass_cdc_clk_rsc_enable_all_clocks);
  164. static int lpass_cdc_clk_rsc_mux0_clk_request(struct lpass_cdc_clk_rsc *priv,
  165. int clk_id,
  166. bool enable)
  167. {
  168. int ret = 0;
  169. if (enable) {
  170. /* Enable Requested Core clk */
  171. if (priv->clk_cnt[clk_id] == 0) {
  172. ret = clk_prepare_enable(priv->clk[clk_id]);
  173. if (ret < 0) {
  174. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  175. __func__, clk_id);
  176. goto done;
  177. }
  178. }
  179. priv->clk_cnt[clk_id]++;
  180. } else {
  181. if (priv->clk_cnt[clk_id] <= 0) {
  182. dev_err_ratelimited(priv->dev, "%s: clk_id: %d is already disabled\n",
  183. __func__, clk_id);
  184. priv->clk_cnt[clk_id] = 0;
  185. goto done;
  186. }
  187. priv->clk_cnt[clk_id]--;
  188. if (priv->clk_cnt[clk_id] == 0)
  189. clk_disable_unprepare(priv->clk[clk_id]);
  190. }
  191. done:
  192. return ret;
  193. }
  194. static int lpass_cdc_clk_rsc_mux1_clk_request(struct lpass_cdc_clk_rsc *priv,
  195. int clk_id,
  196. bool enable)
  197. {
  198. char __iomem *clk_muxsel = NULL;
  199. int ret = 0;
  200. int default_clk_id = priv->default_clk_id[clk_id];
  201. u32 muxsel = 0;
  202. clk_muxsel = lpass_cdc_clk_rsc_get_clk_muxsel(priv, clk_id);
  203. if (!clk_muxsel) {
  204. ret = -EINVAL;
  205. goto done;
  206. }
  207. if (enable) {
  208. if (priv->clk_cnt[clk_id] == 0) {
  209. if (clk_id != VA_CORE_CLK) {
  210. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  211. default_clk_id,
  212. true);
  213. if (ret < 0)
  214. goto done;
  215. }
  216. ret = clk_prepare_enable(priv->clk[clk_id]);
  217. if (ret < 0) {
  218. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  219. __func__, clk_id);
  220. goto err_clk;
  221. }
  222. /*
  223. * Temp SW workaround to address a glitch issue of
  224. * VA GFMux instance responsible for switching from
  225. * TX MCLK to VA MCLK. This configuration would be taken
  226. * care in DSP itself
  227. */
  228. if (clk_id != VA_CORE_CLK) {
  229. if (priv->dev_up_gfmux) {
  230. iowrite32(0x1, clk_muxsel);
  231. muxsel = ioread32(clk_muxsel);
  232. trace_printk("%s: muxsel value after enable: %d\n",
  233. __func__, muxsel);
  234. }
  235. lpass_cdc_clk_rsc_mux0_clk_request(priv, default_clk_id,
  236. false);
  237. }
  238. }
  239. priv->clk_cnt[clk_id]++;
  240. } else {
  241. if (priv->clk_cnt[clk_id] <= 0) {
  242. dev_err_ratelimited(priv->dev, "%s: clk_id: %d is already disabled\n",
  243. __func__, clk_id);
  244. priv->clk_cnt[clk_id] = 0;
  245. goto done;
  246. }
  247. priv->clk_cnt[clk_id]--;
  248. if (priv->clk_cnt[clk_id] == 0) {
  249. /*
  250. * Temp SW workaround to address a glitch issue
  251. * of VA GFMux instance responsible for
  252. * switching from TX MCLK to VA MCLK.
  253. * This configuration would be taken
  254. * care in DSP itself.
  255. */
  256. if (clk_id != VA_CORE_CLK) {
  257. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  258. default_clk_id, true);
  259. if (!ret && priv->dev_up_gfmux) {
  260. iowrite32(0x0, clk_muxsel);
  261. muxsel = ioread32(clk_muxsel);
  262. trace_printk("%s: muxsel value after disable: %d\n",
  263. __func__, muxsel);
  264. }
  265. }
  266. clk_disable_unprepare(priv->clk[clk_id]);
  267. if (clk_id != VA_CORE_CLK && !ret)
  268. lpass_cdc_clk_rsc_mux0_clk_request(priv,
  269. default_clk_id, false);
  270. }
  271. }
  272. return ret;
  273. err_clk:
  274. if (clk_id != VA_CORE_CLK)
  275. lpass_cdc_clk_rsc_mux0_clk_request(priv, default_clk_id, false);
  276. done:
  277. return ret;
  278. }
  279. static int lpass_cdc_clk_rsc_check_and_update_va_clk(struct lpass_cdc_clk_rsc *priv,
  280. bool mux_switch,
  281. int clk_id,
  282. bool enable)
  283. {
  284. int ret = 0;
  285. if (enable) {
  286. if (clk_id == VA_CORE_CLK && mux_switch) {
  287. /*
  288. * Handle the following usecase scenarios during enable
  289. * 1. VA only, Active clk is VA_CORE_CLK
  290. * 2. record -> record + VA, Active clk is TX_CORE_CLK
  291. */
  292. if (priv->clk_cnt[TX_CORE_CLK] == 0) {
  293. ret = lpass_cdc_clk_rsc_mux1_clk_request(priv,
  294. VA_CORE_CLK, enable);
  295. if (ret < 0)
  296. goto err;
  297. } else {
  298. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  299. TX_CORE_CLK, enable);
  300. if (ret < 0)
  301. goto err;
  302. priv->va_tx_clk_cnt++;
  303. }
  304. } else if ((priv->clk_cnt[TX_CORE_CLK] > 0) &&
  305. (priv->clk_cnt[VA_CORE_CLK] > 0)) {
  306. /*
  307. * Handle following concurrency scenario during enable
  308. * 1. VA-> Record+VA, Increment TX CLK and Disable VA
  309. * 2. VA-> Playback+VA, Increment TX CLK and Disable VA
  310. */
  311. while (priv->clk_cnt[VA_CORE_CLK] > 0) {
  312. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv,
  313. TX_CORE_CLK, true);
  314. if (ret < 0)
  315. goto err;
  316. lpass_cdc_clk_rsc_mux1_clk_request(priv,
  317. VA_CORE_CLK, false);
  318. priv->va_tx_clk_cnt++;
  319. }
  320. }
  321. } else {
  322. if (clk_id == VA_CORE_CLK && mux_switch) {
  323. /*
  324. * Handle the following usecase scenarios during disable
  325. * 1. VA only, disable VA_CORE_CLK
  326. * 2. Record + VA -> Record, decrement TX CLK count
  327. */
  328. if (priv->clk_cnt[VA_CORE_CLK]) {
  329. lpass_cdc_clk_rsc_mux1_clk_request(priv,
  330. VA_CORE_CLK, enable);
  331. } else if (priv->va_tx_clk_cnt) {
  332. lpass_cdc_clk_rsc_mux0_clk_request(priv,
  333. TX_CORE_CLK, enable);
  334. priv->va_tx_clk_cnt--;
  335. }
  336. } else if (priv->va_tx_clk_cnt == priv->clk_cnt[TX_CORE_CLK]) {
  337. /*
  338. * Handle the following usecase scenarios during disable
  339. * Record+VA-> VA: enable VA CLK, decrement TX CLK count
  340. */
  341. while (priv->va_tx_clk_cnt) {
  342. ret = lpass_cdc_clk_rsc_mux1_clk_request(priv,
  343. VA_CORE_CLK, true);
  344. if (ret < 0)
  345. goto err;
  346. lpass_cdc_clk_rsc_mux0_clk_request(priv,
  347. TX_CORE_CLK, false);
  348. priv->va_tx_clk_cnt--;
  349. }
  350. }
  351. }
  352. err:
  353. return ret;
  354. }
  355. /**
  356. * lpass_cdc_clk_rsc_fs_gen_request - request to enable/disable fs generation
  357. * sequence
  358. *
  359. * @dev: Macro device pointer
  360. * @enable: enable or disable flag
  361. */
  362. void lpass_cdc_clk_rsc_fs_gen_request(struct device *dev, bool enable)
  363. {
  364. int i;
  365. struct regmap *regmap;
  366. struct device *clk_dev = NULL;
  367. struct lpass_cdc_clk_rsc *priv = NULL;
  368. if (!dev) {
  369. pr_err("%s: dev is null %d\n", __func__);
  370. return;
  371. }
  372. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  373. if (!clk_dev) {
  374. pr_err("%s: Invalid rsc clk device\n", __func__);
  375. return;
  376. }
  377. priv = dev_get_drvdata(clk_dev);
  378. if (!priv) {
  379. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  380. return;
  381. }
  382. regmap = dev_get_regmap(priv->dev->parent, NULL);
  383. if (!regmap) {
  384. pr_err("%s: regmap is null\n", __func__);
  385. return;
  386. }
  387. mutex_lock(&priv->fs_gen_lock);
  388. if (enable) {
  389. if (priv->reg_seq_en_cnt++ == 0) {
  390. for (i = 0; i < (priv->num_fs_reg * 3); i += 3) {
  391. dev_dbg(priv->dev, "%s: Register: %d, mask: %d, value: %d\n",
  392. __func__, priv->fs_gen_seq[i],
  393. priv->fs_gen_seq[i + 1],
  394. priv->fs_gen_seq[i + 2]);
  395. regmap_update_bits(regmap,
  396. priv->fs_gen_seq[i],
  397. priv->fs_gen_seq[i + 1],
  398. priv->fs_gen_seq[i + 2]);
  399. }
  400. }
  401. } else {
  402. if (priv->reg_seq_en_cnt <= 0) {
  403. dev_err_ratelimited(priv->dev, "%s: req_seq_cnt: %d is already disabled\n",
  404. __func__, priv->reg_seq_en_cnt);
  405. priv->reg_seq_en_cnt = 0;
  406. mutex_unlock(&priv->fs_gen_lock);
  407. return;
  408. }
  409. if (--priv->reg_seq_en_cnt == 0) {
  410. for (i = ((priv->num_fs_reg - 1) * 3); i >= 0; i -= 3) {
  411. dev_dbg(priv->dev, "%s: Register: %d, mask: %d\n",
  412. __func__, priv->fs_gen_seq[i],
  413. priv->fs_gen_seq[i + 1]);
  414. regmap_update_bits(regmap, priv->fs_gen_seq[i],
  415. priv->fs_gen_seq[i + 1], 0x0);
  416. }
  417. }
  418. }
  419. mutex_unlock(&priv->fs_gen_lock);
  420. }
  421. EXPORT_SYMBOL(lpass_cdc_clk_rsc_fs_gen_request);
  422. /**
  423. * lpass_cdc_clk_rsc_request_clock - request for clock to
  424. * enable/disable
  425. *
  426. * @dev: Macro device pointer.
  427. * @default_clk_id: mux0 Core clock ID input.
  428. * @clk_id_req: Core clock ID requested to enable/disable
  429. * @enable: enable or disable clock flag
  430. *
  431. * Returns 0 on success or -EINVAL on error.
  432. */
  433. int lpass_cdc_clk_rsc_request_clock(struct device *dev,
  434. int default_clk_id,
  435. int clk_id_req,
  436. bool enable)
  437. {
  438. int ret = 0;
  439. struct device *clk_dev = NULL;
  440. struct lpass_cdc_clk_rsc *priv = NULL;
  441. bool mux_switch = false;
  442. if (!dev) {
  443. pr_err("%s: dev is null %d\n", __func__);
  444. return -EINVAL;
  445. }
  446. if ((clk_id_req < 0 || clk_id_req >= MAX_CLK) &&
  447. (default_clk_id < 0 || default_clk_id >= MAX_CLK)) {
  448. pr_err("%s: Invalid clk_id_req: %d or default_clk_id: %d\n",
  449. __func__, clk_id_req, default_clk_id);
  450. return -EINVAL;
  451. }
  452. clk_dev = lpass_cdc_get_rsc_clk_device_ptr(dev->parent);
  453. if (!clk_dev) {
  454. pr_err("%s: Invalid rsc clk device\n", __func__);
  455. return -EINVAL;
  456. }
  457. priv = dev_get_drvdata(clk_dev);
  458. if (!priv) {
  459. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  460. return -EINVAL;
  461. }
  462. mutex_lock(&priv->rsc_clk_lock);
  463. if (!priv->dev_up && enable) {
  464. dev_err_ratelimited(priv->dev, "%s: SSR is in progress..\n",
  465. __func__);
  466. trace_printk("%s: SSR is in progress..\n", __func__);
  467. ret = -EINVAL;
  468. goto err;
  469. }
  470. priv->default_clk_id[clk_id_req] = default_clk_id;
  471. if (default_clk_id != clk_id_req)
  472. mux_switch = true;
  473. if (mux_switch) {
  474. if (clk_id_req != VA_CORE_CLK) {
  475. ret = lpass_cdc_clk_rsc_mux1_clk_request(priv, clk_id_req,
  476. enable);
  477. if (ret < 0)
  478. goto err;
  479. }
  480. } else {
  481. ret = lpass_cdc_clk_rsc_mux0_clk_request(priv, clk_id_req, enable);
  482. if (ret < 0)
  483. goto err;
  484. }
  485. ret = lpass_cdc_clk_rsc_check_and_update_va_clk(priv, mux_switch,
  486. clk_id_req,
  487. enable);
  488. if (ret < 0)
  489. goto err;
  490. dev_dbg(priv->dev, "%s: clk_cnt: %d for requested clk: %d, enable: %d\n",
  491. __func__, priv->clk_cnt[clk_id_req], clk_id_req,
  492. enable);
  493. trace_printk("%s: clk_cnt: %d for requested clk: %d, enable: %d\n",
  494. __func__, priv->clk_cnt[clk_id_req], clk_id_req,
  495. enable);
  496. mutex_unlock(&priv->rsc_clk_lock);
  497. return 0;
  498. err:
  499. mutex_unlock(&priv->rsc_clk_lock);
  500. return ret;
  501. }
  502. EXPORT_SYMBOL(lpass_cdc_clk_rsc_request_clock);
  503. static int lpass_cdc_clk_rsc_probe(struct platform_device *pdev)
  504. {
  505. int ret = 0, fs_gen_size, i, j;
  506. const char **clk_name_array;
  507. int clk_cnt;
  508. struct clk *clk;
  509. struct lpass_cdc_clk_rsc *priv = NULL;
  510. u32 muxsel = 0;
  511. priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_clk_rsc),
  512. GFP_KERNEL);
  513. if (!priv)
  514. return -ENOMEM;
  515. /* Get clk fs gen sequence from device tree */
  516. if (!of_find_property(pdev->dev.of_node, "qcom,fs-gen-sequence",
  517. &fs_gen_size)) {
  518. dev_err(&pdev->dev, "%s: unable to find qcom,fs-gen-sequence property\n",
  519. __func__);
  520. ret = -EINVAL;
  521. goto err;
  522. }
  523. priv->num_fs_reg = fs_gen_size/(3 * sizeof(u32));
  524. priv->fs_gen_seq = devm_kzalloc(&pdev->dev, fs_gen_size, GFP_KERNEL);
  525. if (!priv->fs_gen_seq) {
  526. ret = -ENOMEM;
  527. goto err;
  528. }
  529. dev_dbg(&pdev->dev, "%s: num_fs_reg %d\n", __func__, priv->num_fs_reg);
  530. /* Parse fs-gen-sequence */
  531. ret = of_property_read_u32_array(pdev->dev.of_node,
  532. "qcom,fs-gen-sequence",
  533. priv->fs_gen_seq,
  534. priv->num_fs_reg * 3);
  535. if (ret < 0) {
  536. dev_err(&pdev->dev, "%s: unable to parse fs-gen-sequence, ret = %d\n",
  537. __func__, ret);
  538. goto err;
  539. }
  540. /* Get clk details from device tree */
  541. clk_cnt = of_property_count_strings(pdev->dev.of_node, "clock-names");
  542. if (clk_cnt <= 0 || clk_cnt > MAX_CLK) {
  543. dev_err(&pdev->dev, "%s: Invalid number of clocks %d",
  544. __func__, clk_cnt);
  545. ret = -EINVAL;
  546. goto err;
  547. }
  548. clk_name_array = devm_kzalloc(&pdev->dev, clk_cnt * sizeof(char *),
  549. GFP_KERNEL);
  550. if (!clk_name_array) {
  551. ret = -ENOMEM;
  552. goto err;
  553. }
  554. ret = of_property_read_string_array(pdev->dev.of_node, "clock-names",
  555. clk_name_array, clk_cnt);
  556. for (i = 0; i < MAX_CLK; i++) {
  557. priv->clk[i] = NULL;
  558. for (j = 0; j < clk_cnt; j++) {
  559. if (!strcmp(clk_src_name[i], clk_name_array[j])) {
  560. clk = devm_clk_get(&pdev->dev, clk_src_name[i]);
  561. if (IS_ERR(clk)) {
  562. ret = PTR_ERR(clk);
  563. dev_err(&pdev->dev, "%s: clk get failed for %s with ret %d\n",
  564. __func__, clk_src_name[i], ret);
  565. goto err;
  566. }
  567. priv->clk[i] = clk;
  568. dev_dbg(&pdev->dev, "%s: clk get success for clk name %s\n",
  569. __func__, clk_src_name[i]);
  570. break;
  571. }
  572. }
  573. }
  574. ret = of_property_read_u32(pdev->dev.of_node,
  575. "qcom,rx_mclk_mode_muxsel", &muxsel);
  576. if (ret) {
  577. dev_dbg(&pdev->dev, "%s: could not find qcom,rx_mclk_mode_muxsel entry in dt\n",
  578. __func__);
  579. } else {
  580. priv->rx_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  581. if (!priv->rx_clk_muxsel) {
  582. dev_err(&pdev->dev, "%s: ioremap failed for rx muxsel\n",
  583. __func__);
  584. return -ENOMEM;
  585. }
  586. }
  587. ret = of_property_read_u32(pdev->dev.of_node,
  588. "qcom,wsa_mclk_mode_muxsel", &muxsel);
  589. if (ret) {
  590. dev_dbg(&pdev->dev, "%s: could not find qcom,wsa_mclk_mode_muxsel entry in dt\n",
  591. __func__);
  592. } else {
  593. priv->wsa_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  594. if (!priv->wsa_clk_muxsel) {
  595. dev_err(&pdev->dev, "%s: ioremap failed for wsa muxsel\n",
  596. __func__);
  597. return -ENOMEM;
  598. }
  599. }
  600. ret = of_property_read_u32(pdev->dev.of_node,
  601. "qcom,va_mclk_mode_muxsel", &muxsel);
  602. if (ret) {
  603. dev_dbg(&pdev->dev, "%s: could not find qcom,va_mclk_mode_muxsel entry in dt\n",
  604. __func__);
  605. } else {
  606. priv->va_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  607. if (!priv->va_clk_muxsel) {
  608. dev_err(&pdev->dev, "%s: ioremap failed for va muxsel\n",
  609. __func__);
  610. return -ENOMEM;
  611. }
  612. }
  613. ret = lpass_cdc_register_res_clk(&pdev->dev, lpass_cdc_clk_rsc_cb);
  614. if (ret < 0) {
  615. dev_err(&pdev->dev, "%s: Failed to register cb %d",
  616. __func__, ret);
  617. goto err;
  618. }
  619. priv->dev = &pdev->dev;
  620. priv->dev_up = true;
  621. priv->dev_up_gfmux = true;
  622. mutex_init(&priv->rsc_clk_lock);
  623. mutex_init(&priv->fs_gen_lock);
  624. dev_set_drvdata(&pdev->dev, priv);
  625. err:
  626. return ret;
  627. }
  628. static int lpass_cdc_clk_rsc_remove(struct platform_device *pdev)
  629. {
  630. struct lpass_cdc_clk_rsc *priv = dev_get_drvdata(&pdev->dev);
  631. lpass_cdc_unregister_res_clk(&pdev->dev);
  632. of_platform_depopulate(&pdev->dev);
  633. if (!priv)
  634. return -EINVAL;
  635. mutex_destroy(&priv->rsc_clk_lock);
  636. mutex_destroy(&priv->fs_gen_lock);
  637. return 0;
  638. }
  639. static const struct of_device_id lpass_cdc_clk_rsc_dt_match[] = {
  640. {.compatible = "qcom,lpass-cdc-clk-rsc-mngr"},
  641. {}
  642. };
  643. MODULE_DEVICE_TABLE(of, lpass_cdc_clk_rsc_dt_match);
  644. static struct platform_driver lpass_cdc_clk_rsc_mgr = {
  645. .driver = {
  646. .name = "lpass-cdc-clk-rsc-mngr",
  647. .owner = THIS_MODULE,
  648. .of_match_table = lpass_cdc_clk_rsc_dt_match,
  649. .suppress_bind_attrs = true,
  650. },
  651. .probe = lpass_cdc_clk_rsc_probe,
  652. .remove = lpass_cdc_clk_rsc_remove,
  653. };
  654. int lpass_cdc_clk_rsc_mgr_init(void)
  655. {
  656. return platform_driver_register(&lpass_cdc_clk_rsc_mgr);
  657. }
  658. void lpass_cdc_clk_rsc_mgr_exit(void)
  659. {
  660. platform_driver_unregister(&lpass_cdc_clk_rsc_mgr);
  661. }
  662. MODULE_DESCRIPTION("LPASS codec clock resource manager driver");
  663. MODULE_LICENSE("GPL v2");