pci.c 166 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define MANGO_PATH_PREFIX "mango/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  45. #define DEVICE_MAJOR_VERSION_MASK 0xF
  46. #define WAKE_MSI_NAME "WAKE"
  47. #define DEV_RDDM_TIMEOUT 5000
  48. #define WAKE_EVENT_TIMEOUT 5000
  49. #ifdef CONFIG_CNSS_EMULATION
  50. #define EMULATION_HW 1
  51. #else
  52. #define EMULATION_HW 0
  53. #endif
  54. #define RAMDUMP_SIZE_DEFAULT 0x420000
  55. #define CNSS_256KB_SIZE 0x40000
  56. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  57. static DEFINE_SPINLOCK(pci_link_down_lock);
  58. static DEFINE_SPINLOCK(pci_reg_window_lock);
  59. static DEFINE_SPINLOCK(time_sync_lock);
  60. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  61. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  63. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  64. #define FORCE_WAKE_DELAY_MIN_US 4000
  65. #define FORCE_WAKE_DELAY_MAX_US 6000
  66. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. static const struct mhi_channel_config cnss_mhi_channels[] = {
  74. {
  75. .num = 0,
  76. .name = "LOOPBACK",
  77. .num_elements = 32,
  78. .event_ring = 1,
  79. .dir = DMA_TO_DEVICE,
  80. .ee_mask = 0x4,
  81. .pollcfg = 0,
  82. .doorbell = MHI_DB_BRST_DISABLE,
  83. .lpm_notify = false,
  84. .offload_channel = false,
  85. .doorbell_mode_switch = false,
  86. .auto_queue = false,
  87. },
  88. {
  89. .num = 1,
  90. .name = "LOOPBACK",
  91. .num_elements = 32,
  92. .event_ring = 1,
  93. .dir = DMA_FROM_DEVICE,
  94. .ee_mask = 0x4,
  95. .pollcfg = 0,
  96. .doorbell = MHI_DB_BRST_DISABLE,
  97. .lpm_notify = false,
  98. .offload_channel = false,
  99. .doorbell_mode_switch = false,
  100. .auto_queue = false,
  101. },
  102. {
  103. .num = 4,
  104. .name = "DIAG",
  105. .num_elements = 64,
  106. .event_ring = 1,
  107. .dir = DMA_TO_DEVICE,
  108. .ee_mask = 0x4,
  109. .pollcfg = 0,
  110. .doorbell = MHI_DB_BRST_DISABLE,
  111. .lpm_notify = false,
  112. .offload_channel = false,
  113. .doorbell_mode_switch = false,
  114. .auto_queue = false,
  115. },
  116. {
  117. .num = 5,
  118. .name = "DIAG",
  119. .num_elements = 64,
  120. .event_ring = 1,
  121. .dir = DMA_FROM_DEVICE,
  122. .ee_mask = 0x4,
  123. .pollcfg = 0,
  124. .doorbell = MHI_DB_BRST_DISABLE,
  125. .lpm_notify = false,
  126. .offload_channel = false,
  127. .doorbell_mode_switch = false,
  128. .auto_queue = false,
  129. },
  130. {
  131. .num = 20,
  132. .name = "IPCR",
  133. .num_elements = 64,
  134. .event_ring = 1,
  135. .dir = DMA_TO_DEVICE,
  136. .ee_mask = 0x4,
  137. .pollcfg = 0,
  138. .doorbell = MHI_DB_BRST_DISABLE,
  139. .lpm_notify = false,
  140. .offload_channel = false,
  141. .doorbell_mode_switch = false,
  142. .auto_queue = false,
  143. },
  144. {
  145. .num = 21,
  146. .name = "IPCR",
  147. .num_elements = 64,
  148. .event_ring = 1,
  149. .dir = DMA_FROM_DEVICE,
  150. .ee_mask = 0x4,
  151. .pollcfg = 0,
  152. .doorbell = MHI_DB_BRST_DISABLE,
  153. .lpm_notify = false,
  154. .offload_channel = false,
  155. .doorbell_mode_switch = false,
  156. .auto_queue = true,
  157. },
  158. /* All MHI satellite config to be at the end of data struct */
  159. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  160. {
  161. .num = 50,
  162. .name = "ADSP_0",
  163. .num_elements = 64,
  164. .event_ring = 3,
  165. .dir = DMA_BIDIRECTIONAL,
  166. .ee_mask = 0x4,
  167. .pollcfg = 0,
  168. .doorbell = MHI_DB_BRST_DISABLE,
  169. .lpm_notify = false,
  170. .offload_channel = true,
  171. .doorbell_mode_switch = false,
  172. .auto_queue = false,
  173. },
  174. {
  175. .num = 51,
  176. .name = "ADSP_1",
  177. .num_elements = 64,
  178. .event_ring = 3,
  179. .dir = DMA_BIDIRECTIONAL,
  180. .ee_mask = 0x4,
  181. .pollcfg = 0,
  182. .doorbell = MHI_DB_BRST_DISABLE,
  183. .lpm_notify = false,
  184. .offload_channel = true,
  185. .doorbell_mode_switch = false,
  186. .auto_queue = false,
  187. },
  188. {
  189. .num = 70,
  190. .name = "ADSP_2",
  191. .num_elements = 64,
  192. .event_ring = 3,
  193. .dir = DMA_BIDIRECTIONAL,
  194. .ee_mask = 0x4,
  195. .pollcfg = 0,
  196. .doorbell = MHI_DB_BRST_DISABLE,
  197. .lpm_notify = false,
  198. .offload_channel = true,
  199. .doorbell_mode_switch = false,
  200. .auto_queue = false,
  201. },
  202. {
  203. .num = 71,
  204. .name = "ADSP_3",
  205. .num_elements = 64,
  206. .event_ring = 3,
  207. .dir = DMA_BIDIRECTIONAL,
  208. .ee_mask = 0x4,
  209. .pollcfg = 0,
  210. .doorbell = MHI_DB_BRST_DISABLE,
  211. .lpm_notify = false,
  212. .offload_channel = true,
  213. .doorbell_mode_switch = false,
  214. .auto_queue = false,
  215. },
  216. #endif
  217. };
  218. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  219. static struct mhi_event_config cnss_mhi_events[] = {
  220. #else
  221. static const struct mhi_event_config cnss_mhi_events[] = {
  222. #endif
  223. {
  224. .num_elements = 32,
  225. .irq_moderation_ms = 0,
  226. .irq = 1,
  227. .mode = MHI_DB_BRST_DISABLE,
  228. .data_type = MHI_ER_CTRL,
  229. .priority = 0,
  230. .hardware_event = false,
  231. .client_managed = false,
  232. .offload_channel = false,
  233. },
  234. {
  235. .num_elements = 256,
  236. .irq_moderation_ms = 0,
  237. .irq = 2,
  238. .mode = MHI_DB_BRST_DISABLE,
  239. .priority = 1,
  240. .hardware_event = false,
  241. .client_managed = false,
  242. .offload_channel = false,
  243. },
  244. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  245. {
  246. .num_elements = 32,
  247. .irq_moderation_ms = 0,
  248. .irq = 1,
  249. .mode = MHI_DB_BRST_DISABLE,
  250. .data_type = MHI_ER_BW_SCALE,
  251. .priority = 2,
  252. .hardware_event = false,
  253. .client_managed = false,
  254. .offload_channel = false,
  255. },
  256. #endif
  257. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  258. {
  259. .num_elements = 256,
  260. .irq_moderation_ms = 0,
  261. .irq = 2,
  262. .mode = MHI_DB_BRST_DISABLE,
  263. .data_type = MHI_ER_DATA,
  264. .priority = 1,
  265. .hardware_event = false,
  266. .client_managed = true,
  267. .offload_channel = true,
  268. },
  269. #endif
  270. };
  271. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  272. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  273. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  274. #else
  275. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  276. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  277. #endif
  278. static const struct mhi_controller_config cnss_mhi_config_default = {
  279. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  280. .max_channels = 72,
  281. #else
  282. .max_channels = 32,
  283. #endif
  284. .timeout_ms = 10000,
  285. .use_bounce_buf = false,
  286. .buf_len = 0x8000,
  287. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  288. .ch_cfg = cnss_mhi_channels,
  289. .num_events = ARRAY_SIZE(cnss_mhi_events),
  290. .event_cfg = cnss_mhi_events,
  291. .m2_no_db = true,
  292. };
  293. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  294. .max_channels = 32,
  295. .timeout_ms = 10000,
  296. .use_bounce_buf = false,
  297. .buf_len = 0x8000,
  298. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  299. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  300. .ch_cfg = cnss_mhi_channels,
  301. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  302. CNSS_MHI_SATELLITE_EVT_COUNT,
  303. .event_cfg = cnss_mhi_events,
  304. .m2_no_db = true,
  305. };
  306. static struct cnss_pci_reg ce_src[] = {
  307. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  308. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  309. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  310. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  311. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  312. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  313. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  314. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  315. { NULL },
  316. };
  317. static struct cnss_pci_reg ce_dst[] = {
  318. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  319. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  320. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  321. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  322. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  323. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  324. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  325. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  326. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  327. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  328. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  329. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  330. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  331. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  332. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  333. { NULL },
  334. };
  335. static struct cnss_pci_reg ce_cmn[] = {
  336. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  337. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  338. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  339. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  340. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  341. { NULL },
  342. };
  343. static struct cnss_pci_reg qdss_csr[] = {
  344. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  345. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  346. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  347. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  348. { NULL },
  349. };
  350. static struct cnss_pci_reg pci_scratch[] = {
  351. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  352. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  353. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  354. { NULL },
  355. };
  356. /* First field of the structure is the device bit mask. Use
  357. * enum cnss_pci_reg_mask as reference for the value.
  358. */
  359. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  360. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  361. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  362. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  363. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  364. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  365. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  366. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  367. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  368. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  369. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  370. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  371. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  372. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  373. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  374. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  375. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  376. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  380. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  381. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  382. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  401. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  402. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  403. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  406. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  407. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  408. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  416. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  417. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  418. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  419. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  420. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  421. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  422. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  423. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  424. };
  425. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  426. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  427. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  428. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  429. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  430. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  431. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  432. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  433. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  434. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  435. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  436. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  437. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  438. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  442. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  443. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  444. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  463. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  464. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  465. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  466. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  467. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  468. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  469. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  470. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  471. };
  472. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  473. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  474. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  475. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  476. {3, 0, WLAON_SW_COLD_RESET, 0},
  477. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  478. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  479. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  480. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  481. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  482. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  483. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  484. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  485. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  486. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  487. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  488. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  489. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  500. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  501. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  502. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  503. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  504. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  505. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  506. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  507. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  508. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  509. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  510. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  511. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  512. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  513. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  514. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  515. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  518. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  519. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  520. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  521. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  522. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  523. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  524. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  527. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  528. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  529. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  530. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  531. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  532. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  533. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  534. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  535. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  536. {3, 0, WLAON_DLY_CONFIG, 0},
  537. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  538. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  539. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  540. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  541. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  542. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  543. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  544. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  545. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  546. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  547. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  548. {3, 0, WLAON_DEBUG, 0},
  549. {3, 0, WLAON_SOC_PARAMETERS, 0},
  550. {3, 0, WLAON_WLPM_SIGNAL, 0},
  551. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  552. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  553. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  554. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  555. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  556. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  557. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  558. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  559. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  560. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  562. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  563. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  564. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  565. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  566. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  567. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  568. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  570. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  571. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  572. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  573. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  574. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  575. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  576. {3, 0, WLAON_WL_AON_SPARE2, 0},
  577. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  578. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  579. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  580. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  581. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  582. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  583. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  584. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  585. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  586. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  587. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  588. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  589. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  590. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  591. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  592. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  593. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  594. {3, 0, WLAON_INTR_STATUS, 0},
  595. {2, 0, WLAON_INTR_ENABLE, 0},
  596. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  597. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  598. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  599. {2, 0, WLAON_DBG_STATUS0, 0},
  600. {2, 0, WLAON_DBG_STATUS1, 0},
  601. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  602. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  603. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  604. };
  605. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  606. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  607. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  608. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  609. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  610. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  611. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  612. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  614. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  619. };
  620. static struct cnss_print_optimize print_optimize;
  621. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  622. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  623. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  624. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  625. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  626. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  627. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  628. {
  629. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  630. }
  631. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  632. {
  633. mhi_dump_sfr(pci_priv->mhi_ctrl);
  634. }
  635. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  636. u32 cookie)
  637. {
  638. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  639. }
  640. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  641. bool notify_clients)
  642. {
  643. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  644. }
  645. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  646. bool notify_clients)
  647. {
  648. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  649. }
  650. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  651. u32 timeout)
  652. {
  653. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  654. }
  655. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  656. int timeout_us, bool in_panic)
  657. {
  658. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  659. timeout_us, in_panic);
  660. }
  661. static void
  662. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  663. int (*cb)(struct mhi_controller *mhi_ctrl,
  664. struct mhi_link_info *link_info))
  665. {
  666. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  667. }
  668. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  669. {
  670. return mhi_force_reset(pci_priv->mhi_ctrl);
  671. }
  672. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  673. phys_addr_t base)
  674. {
  675. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  676. }
  677. #else
  678. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  679. {
  680. }
  681. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  682. {
  683. }
  684. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  685. u32 cookie)
  686. {
  687. return false;
  688. }
  689. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  690. bool notify_clients)
  691. {
  692. return -EOPNOTSUPP;
  693. }
  694. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  695. bool notify_clients)
  696. {
  697. return -EOPNOTSUPP;
  698. }
  699. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  700. u32 timeout)
  701. {
  702. }
  703. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  704. int timeout_us, bool in_panic)
  705. {
  706. return -EOPNOTSUPP;
  707. }
  708. static void
  709. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  710. int (*cb)(struct mhi_controller *mhi_ctrl,
  711. struct mhi_link_info *link_info))
  712. {
  713. }
  714. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  715. {
  716. return -EOPNOTSUPP;
  717. }
  718. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  719. phys_addr_t base)
  720. {
  721. }
  722. #endif /* CONFIG_MHI_BUS_MISC */
  723. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  724. {
  725. u16 device_id;
  726. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  727. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  728. (void *)_RET_IP_);
  729. return -EACCES;
  730. }
  731. if (pci_priv->pci_link_down_ind) {
  732. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  733. return -EIO;
  734. }
  735. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  736. if (device_id != pci_priv->device_id) {
  737. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  738. (void *)_RET_IP_, device_id,
  739. pci_priv->device_id);
  740. return -EIO;
  741. }
  742. return 0;
  743. }
  744. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  745. {
  746. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  747. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  748. u32 window_enable = WINDOW_ENABLE_BIT | window;
  749. u32 val;
  750. writel_relaxed(window_enable, pci_priv->bar +
  751. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  752. if (window != pci_priv->remap_window) {
  753. pci_priv->remap_window = window;
  754. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  755. window_enable);
  756. }
  757. /* Read it back to make sure the write has taken effect */
  758. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  759. if (val != window_enable) {
  760. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  761. window_enable, val);
  762. if (!cnss_pci_check_link_status(pci_priv) &&
  763. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  764. CNSS_ASSERT(0);
  765. }
  766. }
  767. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  768. u32 offset, u32 *val)
  769. {
  770. int ret;
  771. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  772. if (!in_interrupt() && !irqs_disabled()) {
  773. ret = cnss_pci_check_link_status(pci_priv);
  774. if (ret)
  775. return ret;
  776. }
  777. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  778. offset < MAX_UNWINDOWED_ADDRESS) {
  779. *val = readl_relaxed(pci_priv->bar + offset);
  780. return 0;
  781. }
  782. /* If in panic, assumption is kernel panic handler will hold all threads
  783. * and interrupts. Further pci_reg_window_lock could be held before
  784. * panic. So only lock during normal operation.
  785. */
  786. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  787. cnss_pci_select_window(pci_priv, offset);
  788. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  789. (offset & WINDOW_RANGE_MASK));
  790. } else {
  791. spin_lock_bh(&pci_reg_window_lock);
  792. cnss_pci_select_window(pci_priv, offset);
  793. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  794. (offset & WINDOW_RANGE_MASK));
  795. spin_unlock_bh(&pci_reg_window_lock);
  796. }
  797. return 0;
  798. }
  799. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  800. u32 val)
  801. {
  802. int ret;
  803. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  804. if (!in_interrupt() && !irqs_disabled()) {
  805. ret = cnss_pci_check_link_status(pci_priv);
  806. if (ret)
  807. return ret;
  808. }
  809. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  810. offset < MAX_UNWINDOWED_ADDRESS) {
  811. writel_relaxed(val, pci_priv->bar + offset);
  812. return 0;
  813. }
  814. /* Same constraint as PCI register read in panic */
  815. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  816. cnss_pci_select_window(pci_priv, offset);
  817. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  818. (offset & WINDOW_RANGE_MASK));
  819. } else {
  820. spin_lock_bh(&pci_reg_window_lock);
  821. cnss_pci_select_window(pci_priv, offset);
  822. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  823. (offset & WINDOW_RANGE_MASK));
  824. spin_unlock_bh(&pci_reg_window_lock);
  825. }
  826. return 0;
  827. }
  828. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  829. {
  830. struct device *dev = &pci_priv->pci_dev->dev;
  831. int ret;
  832. ret = cnss_pci_force_wake_request_sync(dev,
  833. FORCE_WAKE_DELAY_TIMEOUT_US);
  834. if (ret) {
  835. if (ret != -EAGAIN)
  836. cnss_pr_err("Failed to request force wake\n");
  837. return ret;
  838. }
  839. /* If device's M1 state-change event races here, it can be ignored,
  840. * as the device is expected to immediately move from M2 to M0
  841. * without entering low power state.
  842. */
  843. if (cnss_pci_is_device_awake(dev) != true)
  844. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  845. return 0;
  846. }
  847. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  848. {
  849. struct device *dev = &pci_priv->pci_dev->dev;
  850. int ret;
  851. ret = cnss_pci_force_wake_release(dev);
  852. if (ret && ret != -EAGAIN)
  853. cnss_pr_err("Failed to release force wake\n");
  854. return ret;
  855. }
  856. #if IS_ENABLED(CONFIG_INTERCONNECT)
  857. /**
  858. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  859. * @plat_priv: Platform private data struct
  860. * @bw: bandwidth
  861. * @save: toggle flag to save bandwidth to current_bw_vote
  862. *
  863. * Setup bandwidth votes for configured interconnect paths
  864. *
  865. * Return: 0 for success
  866. */
  867. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  868. u32 bw, bool save)
  869. {
  870. int ret = 0;
  871. struct cnss_bus_bw_info *bus_bw_info;
  872. if (!plat_priv->icc.path_count)
  873. return -EOPNOTSUPP;
  874. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  875. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  876. return -EINVAL;
  877. }
  878. cnss_pr_vdbg("Bandwidth vote to %d, save %d\n", bw, save);
  879. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  880. ret = icc_set_bw(bus_bw_info->icc_path,
  881. bus_bw_info->cfg_table[bw].avg_bw,
  882. bus_bw_info->cfg_table[bw].peak_bw);
  883. if (ret) {
  884. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  885. bw, ret, bus_bw_info->icc_name,
  886. bus_bw_info->cfg_table[bw].avg_bw,
  887. bus_bw_info->cfg_table[bw].peak_bw);
  888. break;
  889. }
  890. }
  891. if (ret == 0 && save)
  892. plat_priv->icc.current_bw_vote = bw;
  893. return ret;
  894. }
  895. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  896. {
  897. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  898. if (!plat_priv)
  899. return -ENODEV;
  900. if (bandwidth < 0)
  901. return -EINVAL;
  902. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  903. }
  904. #else
  905. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  906. u32 bw, bool save)
  907. {
  908. return 0;
  909. }
  910. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  911. {
  912. return 0;
  913. }
  914. #endif
  915. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  916. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  917. u32 *val, bool raw_access)
  918. {
  919. int ret = 0;
  920. bool do_force_wake_put = true;
  921. if (raw_access) {
  922. ret = cnss_pci_reg_read(pci_priv, offset, val);
  923. goto out;
  924. }
  925. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  926. if (ret)
  927. goto out;
  928. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  929. if (ret < 0)
  930. goto runtime_pm_put;
  931. ret = cnss_pci_force_wake_get(pci_priv);
  932. if (ret)
  933. do_force_wake_put = false;
  934. ret = cnss_pci_reg_read(pci_priv, offset, val);
  935. if (ret) {
  936. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  937. offset, ret);
  938. goto force_wake_put;
  939. }
  940. force_wake_put:
  941. if (do_force_wake_put)
  942. cnss_pci_force_wake_put(pci_priv);
  943. runtime_pm_put:
  944. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  945. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  946. out:
  947. return ret;
  948. }
  949. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  950. u32 val, bool raw_access)
  951. {
  952. int ret = 0;
  953. bool do_force_wake_put = true;
  954. if (raw_access) {
  955. ret = cnss_pci_reg_write(pci_priv, offset, val);
  956. goto out;
  957. }
  958. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  959. if (ret)
  960. goto out;
  961. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  962. if (ret < 0)
  963. goto runtime_pm_put;
  964. ret = cnss_pci_force_wake_get(pci_priv);
  965. if (ret)
  966. do_force_wake_put = false;
  967. ret = cnss_pci_reg_write(pci_priv, offset, val);
  968. if (ret) {
  969. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  970. val, offset, ret);
  971. goto force_wake_put;
  972. }
  973. force_wake_put:
  974. if (do_force_wake_put)
  975. cnss_pci_force_wake_put(pci_priv);
  976. runtime_pm_put:
  977. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  978. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  979. out:
  980. return ret;
  981. }
  982. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  983. {
  984. struct pci_dev *pci_dev = pci_priv->pci_dev;
  985. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  986. bool link_down_or_recovery;
  987. if (!plat_priv)
  988. return -ENODEV;
  989. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  990. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  991. if (save) {
  992. if (link_down_or_recovery) {
  993. pci_priv->saved_state = NULL;
  994. } else {
  995. pci_save_state(pci_dev);
  996. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  997. }
  998. } else {
  999. if (link_down_or_recovery) {
  1000. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1001. pci_restore_state(pci_dev);
  1002. } else if (pci_priv->saved_state) {
  1003. pci_load_and_free_saved_state(pci_dev,
  1004. &pci_priv->saved_state);
  1005. pci_restore_state(pci_dev);
  1006. }
  1007. }
  1008. return 0;
  1009. }
  1010. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1011. {
  1012. u16 link_status;
  1013. int ret;
  1014. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1015. &link_status);
  1016. if (ret)
  1017. return ret;
  1018. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1019. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1020. pci_priv->def_link_width =
  1021. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1022. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1023. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1024. pci_priv->def_link_speed, pci_priv->def_link_width);
  1025. return 0;
  1026. }
  1027. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1028. {
  1029. u32 reg_offset, val;
  1030. int i;
  1031. switch (pci_priv->device_id) {
  1032. case QCA6390_DEVICE_ID:
  1033. case QCA6490_DEVICE_ID:
  1034. break;
  1035. default:
  1036. return;
  1037. }
  1038. if (in_interrupt() || irqs_disabled())
  1039. return;
  1040. if (cnss_pci_check_link_status(pci_priv))
  1041. return;
  1042. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1043. for (i = 0; pci_scratch[i].name; i++) {
  1044. reg_offset = pci_scratch[i].offset;
  1045. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1046. return;
  1047. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1048. pci_scratch[i].name, val);
  1049. }
  1050. }
  1051. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1052. {
  1053. int ret = 0;
  1054. if (!pci_priv)
  1055. return -ENODEV;
  1056. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1057. cnss_pr_info("PCI link is already suspended\n");
  1058. goto out;
  1059. }
  1060. pci_clear_master(pci_priv->pci_dev);
  1061. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1062. if (ret)
  1063. goto out;
  1064. pci_disable_device(pci_priv->pci_dev);
  1065. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1066. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1067. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1068. }
  1069. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1070. pci_priv->drv_connected_last = 0;
  1071. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1072. if (ret)
  1073. goto out;
  1074. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1075. return 0;
  1076. out:
  1077. return ret;
  1078. }
  1079. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1080. {
  1081. int ret = 0;
  1082. if (!pci_priv)
  1083. return -ENODEV;
  1084. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1085. cnss_pr_info("PCI link is already resumed\n");
  1086. goto out;
  1087. }
  1088. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1089. if (ret) {
  1090. ret = -EAGAIN;
  1091. goto out;
  1092. }
  1093. pci_priv->pci_link_state = PCI_LINK_UP;
  1094. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1095. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1096. if (ret) {
  1097. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1098. goto out;
  1099. }
  1100. }
  1101. ret = pci_enable_device(pci_priv->pci_dev);
  1102. if (ret) {
  1103. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1104. goto out;
  1105. }
  1106. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1107. if (ret)
  1108. goto out;
  1109. pci_set_master(pci_priv->pci_dev);
  1110. if (pci_priv->pci_link_down_ind)
  1111. pci_priv->pci_link_down_ind = false;
  1112. return 0;
  1113. out:
  1114. return ret;
  1115. }
  1116. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1117. {
  1118. int ret;
  1119. switch (pci_priv->device_id) {
  1120. case QCA6390_DEVICE_ID:
  1121. case QCA6490_DEVICE_ID:
  1122. case KIWI_DEVICE_ID:
  1123. case MANGO_DEVICE_ID:
  1124. break;
  1125. default:
  1126. return -EOPNOTSUPP;
  1127. }
  1128. /* Always wait here to avoid missing WAKE assert for RDDM
  1129. * before link recovery
  1130. */
  1131. msleep(WAKE_EVENT_TIMEOUT);
  1132. ret = cnss_suspend_pci_link(pci_priv);
  1133. if (ret)
  1134. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1135. ret = cnss_resume_pci_link(pci_priv);
  1136. if (ret) {
  1137. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1138. del_timer(&pci_priv->dev_rddm_timer);
  1139. return ret;
  1140. }
  1141. mod_timer(&pci_priv->dev_rddm_timer,
  1142. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1143. cnss_mhi_debug_reg_dump(pci_priv);
  1144. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1145. return 0;
  1146. }
  1147. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1148. enum cnss_bus_event_type type,
  1149. void *data)
  1150. {
  1151. struct cnss_bus_event bus_event;
  1152. bus_event.etype = type;
  1153. bus_event.event_data = data;
  1154. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1155. }
  1156. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1157. {
  1158. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1159. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1160. unsigned long flags;
  1161. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1162. &plat_priv->ctrl_params.quirks))
  1163. panic("cnss: PCI link is down\n");
  1164. spin_lock_irqsave(&pci_link_down_lock, flags);
  1165. if (pci_priv->pci_link_down_ind) {
  1166. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1167. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1168. return;
  1169. }
  1170. pci_priv->pci_link_down_ind = true;
  1171. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1172. /* Notify MHI about link down*/
  1173. mhi_report_error(pci_priv->mhi_ctrl);
  1174. if (pci_dev->device == QCA6174_DEVICE_ID)
  1175. disable_irq(pci_dev->irq);
  1176. /* Notify bus related event. Now for all supported chips.
  1177. * Here PCIe LINK_DOWN notification taken care.
  1178. * uevent buffer can be extended later, to cover more bus info.
  1179. */
  1180. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1181. cnss_fatal_err("PCI link down, schedule recovery\n");
  1182. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1183. }
  1184. int cnss_pci_link_down(struct device *dev)
  1185. {
  1186. struct pci_dev *pci_dev = to_pci_dev(dev);
  1187. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1188. struct cnss_plat_data *plat_priv = NULL;
  1189. int ret;
  1190. if (!pci_priv) {
  1191. cnss_pr_err("pci_priv is NULL\n");
  1192. return -EINVAL;
  1193. }
  1194. plat_priv = pci_priv->plat_priv;
  1195. if (!plat_priv) {
  1196. cnss_pr_err("plat_priv is NULL\n");
  1197. return -ENODEV;
  1198. }
  1199. if (pci_priv->pci_link_down_ind) {
  1200. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1201. return -EBUSY;
  1202. }
  1203. if (pci_priv->drv_connected_last &&
  1204. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1205. "cnss-enable-self-recovery"))
  1206. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1207. cnss_pr_err("PCI link down is detected by drivers\n");
  1208. ret = cnss_pci_assert_perst(pci_priv);
  1209. if (ret)
  1210. cnss_pci_handle_linkdown(pci_priv);
  1211. return ret;
  1212. }
  1213. EXPORT_SYMBOL(cnss_pci_link_down);
  1214. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1215. {
  1216. struct pci_dev *pci_dev = to_pci_dev(dev);
  1217. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1218. if (!pci_priv) {
  1219. cnss_pr_err("pci_priv is NULL\n");
  1220. return -ENODEV;
  1221. }
  1222. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1223. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1224. return -EACCES;
  1225. }
  1226. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1227. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1228. }
  1229. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1230. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1231. {
  1232. struct cnss_plat_data *plat_priv;
  1233. if (!pci_priv) {
  1234. cnss_pr_err("pci_priv is NULL\n");
  1235. return -ENODEV;
  1236. }
  1237. plat_priv = pci_priv->plat_priv;
  1238. if (!plat_priv) {
  1239. cnss_pr_err("plat_priv is NULL\n");
  1240. return -ENODEV;
  1241. }
  1242. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1243. pci_priv->pci_link_down_ind;
  1244. }
  1245. int cnss_pci_is_device_down(struct device *dev)
  1246. {
  1247. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1248. return cnss_pcie_is_device_down(pci_priv);
  1249. }
  1250. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1251. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1252. {
  1253. spin_lock_bh(&pci_reg_window_lock);
  1254. }
  1255. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1256. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1257. {
  1258. spin_unlock_bh(&pci_reg_window_lock);
  1259. }
  1260. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1261. int cnss_get_pci_slot(struct device *dev)
  1262. {
  1263. struct pci_dev *pci_dev = to_pci_dev(dev);
  1264. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1265. struct cnss_plat_data *plat_priv = NULL;
  1266. if (!pci_priv) {
  1267. cnss_pr_err("pci_priv is NULL\n");
  1268. return -EINVAL;
  1269. }
  1270. plat_priv = pci_priv->plat_priv;
  1271. if (!plat_priv) {
  1272. cnss_pr_err("plat_priv is NULL\n");
  1273. return -ENODEV;
  1274. }
  1275. return plat_priv->rc_num;
  1276. }
  1277. EXPORT_SYMBOL(cnss_get_pci_slot);
  1278. /**
  1279. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1280. * @pci_priv: driver PCI bus context pointer
  1281. *
  1282. * Dump primary and secondary bootloader debug log data. For SBL check the
  1283. * log struct address and size for validity.
  1284. *
  1285. * Return: None
  1286. */
  1287. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1288. {
  1289. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1290. u32 pbl_log_sram_start;
  1291. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1292. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1293. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1294. u32 sbl_log_def_start = SRAM_START;
  1295. u32 sbl_log_def_end = SRAM_END;
  1296. int i;
  1297. switch (pci_priv->device_id) {
  1298. case QCA6390_DEVICE_ID:
  1299. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1300. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1301. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1302. break;
  1303. case QCA6490_DEVICE_ID:
  1304. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1305. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1306. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1307. break;
  1308. case KIWI_DEVICE_ID:
  1309. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1310. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1311. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1312. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1313. break;
  1314. case MANGO_DEVICE_ID:
  1315. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1316. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1317. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1318. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1319. break;
  1320. default:
  1321. return;
  1322. }
  1323. if (cnss_pci_check_link_status(pci_priv))
  1324. return;
  1325. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1326. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1327. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1328. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1329. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1330. &pbl_bootstrap_status);
  1331. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1332. pbl_stage, sbl_log_start, sbl_log_size);
  1333. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1334. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1335. cnss_pr_dbg("Dumping PBL log data\n");
  1336. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1337. mem_addr = pbl_log_sram_start + i;
  1338. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1339. break;
  1340. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1341. }
  1342. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1343. sbl_log_max_size : sbl_log_size);
  1344. if (sbl_log_start < sbl_log_def_start ||
  1345. sbl_log_start > sbl_log_def_end ||
  1346. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1347. cnss_pr_err("Invalid SBL log data\n");
  1348. return;
  1349. }
  1350. cnss_pr_dbg("Dumping SBL log data\n");
  1351. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1352. mem_addr = sbl_log_start + i;
  1353. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1354. break;
  1355. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1356. }
  1357. }
  1358. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1359. {
  1360. struct cnss_plat_data *plat_priv;
  1361. u32 i, mem_addr;
  1362. u32 *dump_ptr;
  1363. plat_priv = pci_priv->plat_priv;
  1364. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1365. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1366. return;
  1367. if (!plat_priv->sram_dump) {
  1368. cnss_pr_err("SRAM dump memory is not allocated\n");
  1369. return;
  1370. }
  1371. if (cnss_pci_check_link_status(pci_priv))
  1372. return;
  1373. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1374. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1375. mem_addr = SRAM_START + i;
  1376. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1377. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1378. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1379. break;
  1380. }
  1381. /* Relinquish CPU after dumping 256KB chunks*/
  1382. if (!(i % CNSS_256KB_SIZE))
  1383. cond_resched();
  1384. }
  1385. }
  1386. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1387. {
  1388. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1389. cnss_fatal_err("MHI power up returns timeout\n");
  1390. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1391. cnss_get_dev_sol_value(plat_priv) > 0) {
  1392. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1393. * high. If RDDM times out, PBL/SBL error region may have been
  1394. * erased so no need to dump them either.
  1395. */
  1396. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1397. !pci_priv->pci_link_down_ind) {
  1398. mod_timer(&pci_priv->dev_rddm_timer,
  1399. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1400. }
  1401. } else {
  1402. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1403. cnss_mhi_debug_reg_dump(pci_priv);
  1404. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1405. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1406. cnss_pci_dump_bl_sram_mem(pci_priv);
  1407. cnss_pci_dump_sram(pci_priv);
  1408. return -ETIMEDOUT;
  1409. }
  1410. return 0;
  1411. }
  1412. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1413. {
  1414. switch (mhi_state) {
  1415. case CNSS_MHI_INIT:
  1416. return "INIT";
  1417. case CNSS_MHI_DEINIT:
  1418. return "DEINIT";
  1419. case CNSS_MHI_POWER_ON:
  1420. return "POWER_ON";
  1421. case CNSS_MHI_POWERING_OFF:
  1422. return "POWERING_OFF";
  1423. case CNSS_MHI_POWER_OFF:
  1424. return "POWER_OFF";
  1425. case CNSS_MHI_FORCE_POWER_OFF:
  1426. return "FORCE_POWER_OFF";
  1427. case CNSS_MHI_SUSPEND:
  1428. return "SUSPEND";
  1429. case CNSS_MHI_RESUME:
  1430. return "RESUME";
  1431. case CNSS_MHI_TRIGGER_RDDM:
  1432. return "TRIGGER_RDDM";
  1433. case CNSS_MHI_RDDM_DONE:
  1434. return "RDDM_DONE";
  1435. default:
  1436. return "UNKNOWN";
  1437. }
  1438. };
  1439. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1440. enum cnss_mhi_state mhi_state)
  1441. {
  1442. switch (mhi_state) {
  1443. case CNSS_MHI_INIT:
  1444. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1445. return 0;
  1446. break;
  1447. case CNSS_MHI_DEINIT:
  1448. case CNSS_MHI_POWER_ON:
  1449. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1450. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1451. return 0;
  1452. break;
  1453. case CNSS_MHI_FORCE_POWER_OFF:
  1454. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1455. return 0;
  1456. break;
  1457. case CNSS_MHI_POWER_OFF:
  1458. case CNSS_MHI_SUSPEND:
  1459. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1460. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1461. return 0;
  1462. break;
  1463. case CNSS_MHI_RESUME:
  1464. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1465. return 0;
  1466. break;
  1467. case CNSS_MHI_TRIGGER_RDDM:
  1468. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1469. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1470. return 0;
  1471. break;
  1472. case CNSS_MHI_RDDM_DONE:
  1473. return 0;
  1474. default:
  1475. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1476. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1477. }
  1478. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1479. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1480. pci_priv->mhi_state);
  1481. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1482. CNSS_ASSERT(0);
  1483. return -EINVAL;
  1484. }
  1485. static cnss_rddm_trigger_debug(struct cnss_pci_data *pci_priv)
  1486. {
  1487. int read_val, ret;
  1488. switch (pci_priv->device_id) {
  1489. case QCA6490_DEVICE_ID:
  1490. case KIWI_DEVICE_ID:
  1491. case MANGO_DEVICE_ID:
  1492. break;
  1493. default:
  1494. cnss_pr_err("RDDM Trigger debug not supported");
  1495. return -EOPNOTSUPP;
  1496. }
  1497. cnss_pr_err("Write GCC Spare with ACE55 Pattern");
  1498. cnss_pci_reg_write(pci_priv, GCC_GCC_SPARE_REG_1, 0xACE55);
  1499. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1500. cnss_pr_err("Read back GCC Spare: 0x%x, ret: %d", read_val, ret);
  1501. ret = cnss_pci_reg_read(pci_priv, GCC_PRE_ARES_DEBUG_TIMER_VAL,
  1502. &read_val);
  1503. cnss_pr_err("Warm reset allowed check: 0x%x, ret: %d", read_val, ret);
  1504. return ret;
  1505. }
  1506. static cnss_rddm_trigger_check(struct cnss_pci_data *pci_priv)
  1507. {
  1508. int read_val, ret;
  1509. switch (pci_priv->device_id) {
  1510. case QCA6490_DEVICE_ID:
  1511. case KIWI_DEVICE_ID:
  1512. case MANGO_DEVICE_ID:
  1513. break;
  1514. default:
  1515. cnss_pr_err("RDDM Trigger check not supported");
  1516. return -EOPNOTSUPP;
  1517. }
  1518. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1519. cnss_pr_err("Read GCC spare to check reset status: 0x%x, ret: %d",
  1520. read_val, ret);
  1521. return ret;
  1522. }
  1523. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1524. enum cnss_mhi_state mhi_state)
  1525. {
  1526. switch (mhi_state) {
  1527. case CNSS_MHI_INIT:
  1528. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1529. break;
  1530. case CNSS_MHI_DEINIT:
  1531. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1532. break;
  1533. case CNSS_MHI_POWER_ON:
  1534. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1535. break;
  1536. case CNSS_MHI_POWERING_OFF:
  1537. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1538. break;
  1539. case CNSS_MHI_POWER_OFF:
  1540. case CNSS_MHI_FORCE_POWER_OFF:
  1541. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1542. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1543. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1544. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1545. break;
  1546. case CNSS_MHI_SUSPEND:
  1547. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1548. break;
  1549. case CNSS_MHI_RESUME:
  1550. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1551. break;
  1552. case CNSS_MHI_TRIGGER_RDDM:
  1553. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1554. break;
  1555. case CNSS_MHI_RDDM_DONE:
  1556. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1557. break;
  1558. default:
  1559. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1560. }
  1561. }
  1562. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1563. enum cnss_mhi_state mhi_state)
  1564. {
  1565. int ret = 0, retry = 0;
  1566. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1567. return 0;
  1568. if (mhi_state < 0) {
  1569. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1570. return -EINVAL;
  1571. }
  1572. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1573. if (ret)
  1574. goto out;
  1575. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1576. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1577. switch (mhi_state) {
  1578. case CNSS_MHI_INIT:
  1579. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1580. break;
  1581. case CNSS_MHI_DEINIT:
  1582. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1583. ret = 0;
  1584. break;
  1585. case CNSS_MHI_POWER_ON:
  1586. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1587. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1588. /* Only set img_pre_alloc when power up succeeds */
  1589. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1590. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1591. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1592. }
  1593. #endif
  1594. break;
  1595. case CNSS_MHI_POWER_OFF:
  1596. mhi_power_down(pci_priv->mhi_ctrl, true);
  1597. ret = 0;
  1598. break;
  1599. case CNSS_MHI_FORCE_POWER_OFF:
  1600. mhi_power_down(pci_priv->mhi_ctrl, false);
  1601. ret = 0;
  1602. break;
  1603. case CNSS_MHI_SUSPEND:
  1604. retry_mhi_suspend:
  1605. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1606. if (pci_priv->drv_connected_last)
  1607. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1608. else
  1609. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1610. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1611. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1612. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1613. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1614. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1615. goto retry_mhi_suspend;
  1616. }
  1617. break;
  1618. case CNSS_MHI_RESUME:
  1619. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1620. if (pci_priv->drv_connected_last) {
  1621. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1622. if (ret) {
  1623. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1624. break;
  1625. }
  1626. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1627. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1628. } else {
  1629. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1630. }
  1631. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1632. break;
  1633. case CNSS_MHI_TRIGGER_RDDM:
  1634. cnss_rddm_trigger_debug(pci_priv);
  1635. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1636. if (ret) {
  1637. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1638. cnss_pr_dbg("Sending host reset req\n");
  1639. ret = cnss_mhi_force_reset(pci_priv);
  1640. cnss_rddm_trigger_check(pci_priv);
  1641. }
  1642. break;
  1643. case CNSS_MHI_RDDM_DONE:
  1644. break;
  1645. default:
  1646. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1647. ret = -EINVAL;
  1648. }
  1649. if (ret)
  1650. goto out;
  1651. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1652. return 0;
  1653. out:
  1654. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1655. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1656. return ret;
  1657. }
  1658. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1659. {
  1660. int ret = 0;
  1661. struct cnss_plat_data *plat_priv;
  1662. unsigned int timeout = 0;
  1663. if (!pci_priv) {
  1664. cnss_pr_err("pci_priv is NULL\n");
  1665. return -ENODEV;
  1666. }
  1667. plat_priv = pci_priv->plat_priv;
  1668. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1669. return 0;
  1670. if (MHI_TIMEOUT_OVERWRITE_MS)
  1671. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1672. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1673. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1674. if (ret)
  1675. return ret;
  1676. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1677. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1678. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1679. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1680. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1681. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1682. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1683. mod_timer(&pci_priv->boot_debug_timer,
  1684. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1685. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1686. del_timer_sync(&pci_priv->boot_debug_timer);
  1687. if (ret == 0)
  1688. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1689. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1690. if (ret == -ETIMEDOUT) {
  1691. /* This is a special case needs to be handled that if MHI
  1692. * power on returns -ETIMEDOUT, controller needs to take care
  1693. * the cleanup by calling MHI power down. Force to set the bit
  1694. * for driver internal MHI state to make sure it can be handled
  1695. * properly later.
  1696. */
  1697. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1698. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1699. }
  1700. return ret;
  1701. }
  1702. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1703. {
  1704. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1705. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1706. return;
  1707. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1708. cnss_pr_dbg("MHI is already powered off\n");
  1709. return;
  1710. }
  1711. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1712. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1713. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1714. if (!pci_priv->pci_link_down_ind)
  1715. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1716. else
  1717. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1718. }
  1719. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1720. {
  1721. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1722. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1723. return;
  1724. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1725. cnss_pr_dbg("MHI is already deinited\n");
  1726. return;
  1727. }
  1728. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1729. }
  1730. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1731. bool set_vddd4blow, bool set_shutdown,
  1732. bool do_force_wake)
  1733. {
  1734. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1735. int ret;
  1736. u32 val;
  1737. if (!plat_priv->set_wlaon_pwr_ctrl)
  1738. return;
  1739. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1740. pci_priv->pci_link_down_ind)
  1741. return;
  1742. if (do_force_wake)
  1743. if (cnss_pci_force_wake_get(pci_priv))
  1744. return;
  1745. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1746. if (ret) {
  1747. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1748. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1749. goto force_wake_put;
  1750. }
  1751. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1752. WLAON_QFPROM_PWR_CTRL_REG, val);
  1753. if (set_vddd4blow)
  1754. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1755. else
  1756. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1757. if (set_shutdown)
  1758. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1759. else
  1760. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1761. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1762. if (ret) {
  1763. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1764. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1765. goto force_wake_put;
  1766. }
  1767. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1768. WLAON_QFPROM_PWR_CTRL_REG);
  1769. if (set_shutdown)
  1770. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1771. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1772. force_wake_put:
  1773. if (do_force_wake)
  1774. cnss_pci_force_wake_put(pci_priv);
  1775. }
  1776. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1777. u64 *time_us)
  1778. {
  1779. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1780. u32 low, high;
  1781. u64 device_ticks;
  1782. if (!plat_priv->device_freq_hz) {
  1783. cnss_pr_err("Device time clock frequency is not valid\n");
  1784. return -EINVAL;
  1785. }
  1786. switch (pci_priv->device_id) {
  1787. case KIWI_DEVICE_ID:
  1788. case MANGO_DEVICE_ID:
  1789. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1790. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1791. break;
  1792. default:
  1793. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1794. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1795. break;
  1796. }
  1797. device_ticks = (u64)high << 32 | low;
  1798. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1799. *time_us = device_ticks * 10;
  1800. return 0;
  1801. }
  1802. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1803. {
  1804. switch (pci_priv->device_id) {
  1805. case KIWI_DEVICE_ID:
  1806. case MANGO_DEVICE_ID:
  1807. return;
  1808. default:
  1809. break;
  1810. }
  1811. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1812. TIME_SYNC_ENABLE);
  1813. }
  1814. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1815. {
  1816. switch (pci_priv->device_id) {
  1817. case KIWI_DEVICE_ID:
  1818. case MANGO_DEVICE_ID:
  1819. return;
  1820. default:
  1821. break;
  1822. }
  1823. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1824. TIME_SYNC_CLEAR);
  1825. }
  1826. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1827. u32 low, u32 high)
  1828. {
  1829. u32 time_reg_low;
  1830. u32 time_reg_high;
  1831. switch (pci_priv->device_id) {
  1832. case KIWI_DEVICE_ID:
  1833. case MANGO_DEVICE_ID:
  1834. /* Use the next two shadow registers after host's usage */
  1835. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1836. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1837. SHADOW_REG_LEN_BYTES);
  1838. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1839. break;
  1840. default:
  1841. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1842. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1843. break;
  1844. }
  1845. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1846. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1847. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1848. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1849. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1850. time_reg_low, low, time_reg_high, high);
  1851. }
  1852. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1853. {
  1854. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1855. struct device *dev = &pci_priv->pci_dev->dev;
  1856. unsigned long flags = 0;
  1857. u64 host_time_us, device_time_us, offset;
  1858. u32 low, high;
  1859. int ret;
  1860. ret = cnss_pci_prevent_l1(dev);
  1861. if (ret)
  1862. goto out;
  1863. ret = cnss_pci_force_wake_get(pci_priv);
  1864. if (ret)
  1865. goto allow_l1;
  1866. spin_lock_irqsave(&time_sync_lock, flags);
  1867. cnss_pci_clear_time_sync_counter(pci_priv);
  1868. cnss_pci_enable_time_sync_counter(pci_priv);
  1869. host_time_us = cnss_get_host_timestamp(plat_priv);
  1870. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1871. cnss_pci_clear_time_sync_counter(pci_priv);
  1872. spin_unlock_irqrestore(&time_sync_lock, flags);
  1873. if (ret)
  1874. goto force_wake_put;
  1875. if (host_time_us < device_time_us) {
  1876. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1877. host_time_us, device_time_us);
  1878. ret = -EINVAL;
  1879. goto force_wake_put;
  1880. }
  1881. offset = host_time_us - device_time_us;
  1882. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1883. host_time_us, device_time_us, offset);
  1884. low = offset & 0xFFFFFFFF;
  1885. high = offset >> 32;
  1886. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1887. force_wake_put:
  1888. cnss_pci_force_wake_put(pci_priv);
  1889. allow_l1:
  1890. cnss_pci_allow_l1(dev);
  1891. out:
  1892. return ret;
  1893. }
  1894. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1895. {
  1896. struct cnss_pci_data *pci_priv =
  1897. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1898. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1899. unsigned int time_sync_period_ms =
  1900. plat_priv->ctrl_params.time_sync_period;
  1901. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1902. cnss_pr_dbg("Time sync is disabled\n");
  1903. return;
  1904. }
  1905. if (!time_sync_period_ms) {
  1906. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1907. return;
  1908. }
  1909. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1910. return;
  1911. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1912. goto runtime_pm_put;
  1913. mutex_lock(&pci_priv->bus_lock);
  1914. cnss_pci_update_timestamp(pci_priv);
  1915. mutex_unlock(&pci_priv->bus_lock);
  1916. schedule_delayed_work(&pci_priv->time_sync_work,
  1917. msecs_to_jiffies(time_sync_period_ms));
  1918. runtime_pm_put:
  1919. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1920. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1921. }
  1922. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1923. {
  1924. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1925. switch (pci_priv->device_id) {
  1926. case QCA6390_DEVICE_ID:
  1927. case QCA6490_DEVICE_ID:
  1928. case KIWI_DEVICE_ID:
  1929. case MANGO_DEVICE_ID:
  1930. break;
  1931. default:
  1932. return -EOPNOTSUPP;
  1933. }
  1934. if (!plat_priv->device_freq_hz) {
  1935. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1936. return -EINVAL;
  1937. }
  1938. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1939. return 0;
  1940. }
  1941. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1942. {
  1943. switch (pci_priv->device_id) {
  1944. case QCA6390_DEVICE_ID:
  1945. case QCA6490_DEVICE_ID:
  1946. case KIWI_DEVICE_ID:
  1947. case MANGO_DEVICE_ID:
  1948. break;
  1949. default:
  1950. return;
  1951. }
  1952. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1953. }
  1954. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  1955. unsigned int time_sync_period)
  1956. {
  1957. struct cnss_plat_data *plat_priv;
  1958. if (!pci_priv)
  1959. return -ENODEV;
  1960. plat_priv = pci_priv->plat_priv;
  1961. cnss_pci_stop_time_sync_update(pci_priv);
  1962. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  1963. cnss_pci_start_time_sync_update(pci_priv);
  1964. cnss_pr_dbg("WLAN time sync period %u ms\n",
  1965. plat_priv->ctrl_params.time_sync_period);
  1966. return 0;
  1967. }
  1968. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1969. {
  1970. int ret = 0;
  1971. struct cnss_plat_data *plat_priv;
  1972. if (!pci_priv)
  1973. return -ENODEV;
  1974. plat_priv = pci_priv->plat_priv;
  1975. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  1976. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  1977. return -EINVAL;
  1978. }
  1979. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1980. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1981. cnss_pr_dbg("Skip driver probe\n");
  1982. goto out;
  1983. }
  1984. if (!pci_priv->driver_ops) {
  1985. cnss_pr_err("driver_ops is NULL\n");
  1986. ret = -EINVAL;
  1987. goto out;
  1988. }
  1989. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1990. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1991. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  1992. pci_priv->pci_device_id);
  1993. if (ret) {
  1994. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  1995. ret);
  1996. goto out;
  1997. }
  1998. complete(&plat_priv->recovery_complete);
  1999. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2000. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2001. pci_priv->pci_device_id);
  2002. if (ret) {
  2003. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2004. ret);
  2005. goto out;
  2006. }
  2007. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2008. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2009. complete_all(&plat_priv->power_up_complete);
  2010. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2011. &plat_priv->driver_state)) {
  2012. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2013. pci_priv->pci_device_id);
  2014. if (ret) {
  2015. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2016. ret);
  2017. plat_priv->power_up_error = ret;
  2018. complete_all(&plat_priv->power_up_complete);
  2019. goto out;
  2020. }
  2021. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2022. complete_all(&plat_priv->power_up_complete);
  2023. } else {
  2024. complete(&plat_priv->power_up_complete);
  2025. }
  2026. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2027. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2028. __pm_relax(plat_priv->recovery_ws);
  2029. }
  2030. cnss_pci_start_time_sync_update(pci_priv);
  2031. return 0;
  2032. out:
  2033. return ret;
  2034. }
  2035. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2036. {
  2037. struct cnss_plat_data *plat_priv;
  2038. int ret;
  2039. if (!pci_priv)
  2040. return -ENODEV;
  2041. plat_priv = pci_priv->plat_priv;
  2042. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2043. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2044. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2045. cnss_pr_dbg("Skip driver remove\n");
  2046. return 0;
  2047. }
  2048. if (!pci_priv->driver_ops) {
  2049. cnss_pr_err("driver_ops is NULL\n");
  2050. return -EINVAL;
  2051. }
  2052. cnss_pci_stop_time_sync_update(pci_priv);
  2053. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2054. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2055. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2056. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2057. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2058. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2059. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2060. &plat_priv->driver_state)) {
  2061. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2062. if (ret == -EAGAIN) {
  2063. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2064. &plat_priv->driver_state);
  2065. return ret;
  2066. }
  2067. }
  2068. plat_priv->get_info_cb_ctx = NULL;
  2069. plat_priv->get_info_cb = NULL;
  2070. return 0;
  2071. }
  2072. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2073. int modem_current_status)
  2074. {
  2075. struct cnss_wlan_driver *driver_ops;
  2076. if (!pci_priv)
  2077. return -ENODEV;
  2078. driver_ops = pci_priv->driver_ops;
  2079. if (!driver_ops || !driver_ops->modem_status)
  2080. return -EINVAL;
  2081. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2082. return 0;
  2083. }
  2084. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2085. enum cnss_driver_status status)
  2086. {
  2087. struct cnss_wlan_driver *driver_ops;
  2088. if (!pci_priv)
  2089. return -ENODEV;
  2090. driver_ops = pci_priv->driver_ops;
  2091. if (!driver_ops || !driver_ops->update_status)
  2092. return -EINVAL;
  2093. cnss_pr_dbg("Update driver status: %d\n", status);
  2094. driver_ops->update_status(pci_priv->pci_dev, status);
  2095. return 0;
  2096. }
  2097. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2098. struct cnss_misc_reg *misc_reg,
  2099. u32 misc_reg_size,
  2100. char *reg_name)
  2101. {
  2102. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2103. bool do_force_wake_put = true;
  2104. int i;
  2105. if (!misc_reg)
  2106. return;
  2107. if (in_interrupt() || irqs_disabled())
  2108. return;
  2109. if (cnss_pci_check_link_status(pci_priv))
  2110. return;
  2111. if (cnss_pci_force_wake_get(pci_priv)) {
  2112. /* Continue to dump when device has entered RDDM already */
  2113. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2114. return;
  2115. do_force_wake_put = false;
  2116. }
  2117. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2118. for (i = 0; i < misc_reg_size; i++) {
  2119. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2120. &misc_reg[i].dev_mask))
  2121. continue;
  2122. if (misc_reg[i].wr) {
  2123. if (misc_reg[i].offset ==
  2124. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2125. i >= 1)
  2126. misc_reg[i].val =
  2127. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2128. misc_reg[i - 1].val;
  2129. if (cnss_pci_reg_write(pci_priv,
  2130. misc_reg[i].offset,
  2131. misc_reg[i].val))
  2132. goto force_wake_put;
  2133. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2134. misc_reg[i].val,
  2135. misc_reg[i].offset);
  2136. } else {
  2137. if (cnss_pci_reg_read(pci_priv,
  2138. misc_reg[i].offset,
  2139. &misc_reg[i].val))
  2140. goto force_wake_put;
  2141. }
  2142. }
  2143. force_wake_put:
  2144. if (do_force_wake_put)
  2145. cnss_pci_force_wake_put(pci_priv);
  2146. }
  2147. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2148. {
  2149. if (in_interrupt() || irqs_disabled())
  2150. return;
  2151. if (cnss_pci_check_link_status(pci_priv))
  2152. return;
  2153. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2154. WCSS_REG_SIZE, "wcss");
  2155. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2156. PCIE_REG_SIZE, "pcie");
  2157. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2158. WLAON_REG_SIZE, "wlaon");
  2159. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2160. SYSPM_REG_SIZE, "syspm");
  2161. }
  2162. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2163. {
  2164. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2165. u32 reg_offset;
  2166. bool do_force_wake_put = true;
  2167. if (in_interrupt() || irqs_disabled())
  2168. return;
  2169. if (cnss_pci_check_link_status(pci_priv))
  2170. return;
  2171. if (!pci_priv->debug_reg) {
  2172. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2173. sizeof(*pci_priv->debug_reg)
  2174. * array_size, GFP_KERNEL);
  2175. if (!pci_priv->debug_reg)
  2176. return;
  2177. }
  2178. if (cnss_pci_force_wake_get(pci_priv))
  2179. do_force_wake_put = false;
  2180. cnss_pr_dbg("Start to dump shadow registers\n");
  2181. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2182. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2183. pci_priv->debug_reg[j].offset = reg_offset;
  2184. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2185. &pci_priv->debug_reg[j].val))
  2186. goto force_wake_put;
  2187. }
  2188. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2189. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2190. pci_priv->debug_reg[j].offset = reg_offset;
  2191. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2192. &pci_priv->debug_reg[j].val))
  2193. goto force_wake_put;
  2194. }
  2195. force_wake_put:
  2196. if (do_force_wake_put)
  2197. cnss_pci_force_wake_put(pci_priv);
  2198. }
  2199. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2200. {
  2201. int ret = 0;
  2202. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2203. ret = cnss_power_on_device(plat_priv);
  2204. if (ret) {
  2205. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2206. goto out;
  2207. }
  2208. ret = cnss_resume_pci_link(pci_priv);
  2209. if (ret) {
  2210. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2211. goto power_off;
  2212. }
  2213. ret = cnss_pci_call_driver_probe(pci_priv);
  2214. if (ret)
  2215. goto suspend_link;
  2216. return 0;
  2217. suspend_link:
  2218. cnss_suspend_pci_link(pci_priv);
  2219. power_off:
  2220. cnss_power_off_device(plat_priv);
  2221. out:
  2222. return ret;
  2223. }
  2224. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2225. {
  2226. int ret = 0;
  2227. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2228. cnss_pci_pm_runtime_resume(pci_priv);
  2229. ret = cnss_pci_call_driver_remove(pci_priv);
  2230. if (ret == -EAGAIN)
  2231. goto out;
  2232. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2233. CNSS_BUS_WIDTH_NONE);
  2234. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2235. cnss_pci_set_auto_suspended(pci_priv, 0);
  2236. ret = cnss_suspend_pci_link(pci_priv);
  2237. if (ret)
  2238. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2239. cnss_power_off_device(plat_priv);
  2240. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2241. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2242. out:
  2243. return ret;
  2244. }
  2245. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2246. {
  2247. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2248. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2249. }
  2250. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2251. {
  2252. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2253. struct cnss_ramdump_info *ramdump_info;
  2254. ramdump_info = &plat_priv->ramdump_info;
  2255. if (!ramdump_info->ramdump_size)
  2256. return -EINVAL;
  2257. return cnss_do_ramdump(plat_priv);
  2258. }
  2259. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2260. {
  2261. struct cnss_pci_data *pci_priv;
  2262. struct cnss_wlan_driver *driver_ops;
  2263. pci_priv = plat_priv->bus_priv;
  2264. driver_ops = pci_priv->driver_ops;
  2265. if (driver_ops && driver_ops->get_driver_mode) {
  2266. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2267. cnss_pci_update_fw_name(pci_priv);
  2268. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2269. }
  2270. }
  2271. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2272. {
  2273. int ret = 0;
  2274. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2275. unsigned int timeout;
  2276. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2277. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2278. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2279. cnss_pci_clear_dump_info(pci_priv);
  2280. cnss_pci_power_off_mhi(pci_priv);
  2281. cnss_suspend_pci_link(pci_priv);
  2282. cnss_pci_deinit_mhi(pci_priv);
  2283. cnss_power_off_device(plat_priv);
  2284. }
  2285. /* Clear QMI send usage count during every power up */
  2286. pci_priv->qmi_send_usage_count = 0;
  2287. plat_priv->power_up_error = 0;
  2288. cnss_get_driver_mode_update_fw_name(plat_priv);
  2289. retry:
  2290. ret = cnss_power_on_device(plat_priv);
  2291. if (ret) {
  2292. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2293. goto out;
  2294. }
  2295. ret = cnss_resume_pci_link(pci_priv);
  2296. if (ret) {
  2297. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2298. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2299. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2300. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2301. &plat_priv->ctrl_params.quirks)) {
  2302. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2303. ret = 0;
  2304. goto out;
  2305. }
  2306. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2307. cnss_power_off_device(plat_priv);
  2308. /* Force toggle BT_EN GPIO low */
  2309. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2310. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2311. retry, bt_en_gpio);
  2312. if (bt_en_gpio >= 0)
  2313. gpio_direction_output(bt_en_gpio, 0);
  2314. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2315. gpio_get_value(bt_en_gpio));
  2316. }
  2317. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2318. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2319. cnss_get_input_gpio_value(plat_priv,
  2320. sw_ctrl_gpio));
  2321. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2322. goto retry;
  2323. }
  2324. /* Assert when it reaches maximum retries */
  2325. CNSS_ASSERT(0);
  2326. goto power_off;
  2327. }
  2328. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2329. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2330. ret = cnss_pci_start_mhi(pci_priv);
  2331. if (ret) {
  2332. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2333. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2334. !pci_priv->pci_link_down_ind && timeout) {
  2335. /* Start recovery directly for MHI start failures */
  2336. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2337. CNSS_REASON_DEFAULT);
  2338. }
  2339. return 0;
  2340. }
  2341. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2342. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2343. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2344. return 0;
  2345. }
  2346. cnss_set_pin_connect_status(plat_priv);
  2347. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2348. ret = cnss_pci_call_driver_probe(pci_priv);
  2349. if (ret)
  2350. goto stop_mhi;
  2351. } else if (timeout) {
  2352. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2353. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2354. else
  2355. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2356. mod_timer(&plat_priv->fw_boot_timer,
  2357. jiffies + msecs_to_jiffies(timeout));
  2358. }
  2359. return 0;
  2360. stop_mhi:
  2361. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2362. cnss_pci_power_off_mhi(pci_priv);
  2363. cnss_suspend_pci_link(pci_priv);
  2364. cnss_pci_deinit_mhi(pci_priv);
  2365. power_off:
  2366. cnss_power_off_device(plat_priv);
  2367. out:
  2368. return ret;
  2369. }
  2370. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2371. {
  2372. int ret = 0;
  2373. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2374. int do_force_wake = true;
  2375. cnss_pci_pm_runtime_resume(pci_priv);
  2376. ret = cnss_pci_call_driver_remove(pci_priv);
  2377. if (ret == -EAGAIN)
  2378. goto out;
  2379. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2380. CNSS_BUS_WIDTH_NONE);
  2381. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2382. cnss_pci_set_auto_suspended(pci_priv, 0);
  2383. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2384. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2385. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2386. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2387. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2388. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2389. del_timer(&pci_priv->dev_rddm_timer);
  2390. cnss_pci_collect_dump_info(pci_priv, false);
  2391. CNSS_ASSERT(0);
  2392. }
  2393. if (!cnss_is_device_powered_on(plat_priv)) {
  2394. cnss_pr_dbg("Device is already powered off, ignore\n");
  2395. goto skip_power_off;
  2396. }
  2397. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2398. do_force_wake = false;
  2399. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2400. /* FBC image will be freed after powering off MHI, so skip
  2401. * if RAM dump data is still valid.
  2402. */
  2403. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2404. goto skip_power_off;
  2405. cnss_pci_power_off_mhi(pci_priv);
  2406. ret = cnss_suspend_pci_link(pci_priv);
  2407. if (ret)
  2408. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2409. cnss_pci_deinit_mhi(pci_priv);
  2410. cnss_power_off_device(plat_priv);
  2411. skip_power_off:
  2412. pci_priv->remap_window = 0;
  2413. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2414. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2415. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2416. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2417. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2418. pci_priv->pci_link_down_ind = false;
  2419. }
  2420. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2421. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2422. memset(&print_optimize, 0, sizeof(print_optimize));
  2423. out:
  2424. return ret;
  2425. }
  2426. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2427. {
  2428. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2429. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2430. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2431. plat_priv->driver_state);
  2432. cnss_pci_collect_dump_info(pci_priv, true);
  2433. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2434. }
  2435. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2436. {
  2437. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2438. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2439. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2440. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2441. int ret = 0;
  2442. if (!info_v2->dump_data_valid || !dump_seg ||
  2443. dump_data->nentries == 0)
  2444. return 0;
  2445. ret = cnss_do_elf_ramdump(plat_priv);
  2446. cnss_pci_clear_dump_info(pci_priv);
  2447. cnss_pci_power_off_mhi(pci_priv);
  2448. cnss_suspend_pci_link(pci_priv);
  2449. cnss_pci_deinit_mhi(pci_priv);
  2450. cnss_power_off_device(plat_priv);
  2451. return ret;
  2452. }
  2453. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2454. {
  2455. int ret = 0;
  2456. if (!pci_priv) {
  2457. cnss_pr_err("pci_priv is NULL\n");
  2458. return -ENODEV;
  2459. }
  2460. switch (pci_priv->device_id) {
  2461. case QCA6174_DEVICE_ID:
  2462. ret = cnss_qca6174_powerup(pci_priv);
  2463. break;
  2464. case QCA6290_DEVICE_ID:
  2465. case QCA6390_DEVICE_ID:
  2466. case QCA6490_DEVICE_ID:
  2467. case KIWI_DEVICE_ID:
  2468. case MANGO_DEVICE_ID:
  2469. ret = cnss_qca6290_powerup(pci_priv);
  2470. break;
  2471. default:
  2472. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2473. pci_priv->device_id);
  2474. ret = -ENODEV;
  2475. }
  2476. return ret;
  2477. }
  2478. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2479. {
  2480. int ret = 0;
  2481. if (!pci_priv) {
  2482. cnss_pr_err("pci_priv is NULL\n");
  2483. return -ENODEV;
  2484. }
  2485. switch (pci_priv->device_id) {
  2486. case QCA6174_DEVICE_ID:
  2487. ret = cnss_qca6174_shutdown(pci_priv);
  2488. break;
  2489. case QCA6290_DEVICE_ID:
  2490. case QCA6390_DEVICE_ID:
  2491. case QCA6490_DEVICE_ID:
  2492. case KIWI_DEVICE_ID:
  2493. case MANGO_DEVICE_ID:
  2494. ret = cnss_qca6290_shutdown(pci_priv);
  2495. break;
  2496. default:
  2497. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2498. pci_priv->device_id);
  2499. ret = -ENODEV;
  2500. }
  2501. return ret;
  2502. }
  2503. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2504. {
  2505. int ret = 0;
  2506. if (!pci_priv) {
  2507. cnss_pr_err("pci_priv is NULL\n");
  2508. return -ENODEV;
  2509. }
  2510. switch (pci_priv->device_id) {
  2511. case QCA6174_DEVICE_ID:
  2512. cnss_qca6174_crash_shutdown(pci_priv);
  2513. break;
  2514. case QCA6290_DEVICE_ID:
  2515. case QCA6390_DEVICE_ID:
  2516. case QCA6490_DEVICE_ID:
  2517. case KIWI_DEVICE_ID:
  2518. case MANGO_DEVICE_ID:
  2519. cnss_qca6290_crash_shutdown(pci_priv);
  2520. break;
  2521. default:
  2522. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2523. pci_priv->device_id);
  2524. ret = -ENODEV;
  2525. }
  2526. return ret;
  2527. }
  2528. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2529. {
  2530. int ret = 0;
  2531. if (!pci_priv) {
  2532. cnss_pr_err("pci_priv is NULL\n");
  2533. return -ENODEV;
  2534. }
  2535. switch (pci_priv->device_id) {
  2536. case QCA6174_DEVICE_ID:
  2537. ret = cnss_qca6174_ramdump(pci_priv);
  2538. break;
  2539. case QCA6290_DEVICE_ID:
  2540. case QCA6390_DEVICE_ID:
  2541. case QCA6490_DEVICE_ID:
  2542. case KIWI_DEVICE_ID:
  2543. case MANGO_DEVICE_ID:
  2544. ret = cnss_qca6290_ramdump(pci_priv);
  2545. break;
  2546. default:
  2547. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2548. pci_priv->device_id);
  2549. ret = -ENODEV;
  2550. }
  2551. return ret;
  2552. }
  2553. int cnss_pci_is_drv_connected(struct device *dev)
  2554. {
  2555. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2556. if (!pci_priv)
  2557. return -ENODEV;
  2558. return pci_priv->drv_connected_last;
  2559. }
  2560. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2561. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2562. {
  2563. struct cnss_plat_data *plat_priv =
  2564. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2565. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2566. struct cnss_cal_info *cal_info;
  2567. unsigned int timeout;
  2568. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  2569. return;
  2570. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2571. goto reg_driver;
  2572. } else {
  2573. if (plat_priv->charger_mode) {
  2574. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2575. return;
  2576. }
  2577. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2578. &plat_priv->driver_state)) {
  2579. timeout = cnss_get_timeout(plat_priv,
  2580. CNSS_TIMEOUT_CALIBRATION);
  2581. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2582. timeout / 1000);
  2583. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2584. msecs_to_jiffies(timeout));
  2585. return;
  2586. }
  2587. del_timer(&plat_priv->fw_boot_timer);
  2588. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2589. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2590. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2591. CNSS_ASSERT(0);
  2592. }
  2593. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2594. if (!cal_info)
  2595. return;
  2596. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2597. cnss_driver_event_post(plat_priv,
  2598. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2599. 0, cal_info);
  2600. }
  2601. reg_driver:
  2602. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2603. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2604. return;
  2605. }
  2606. reinit_completion(&plat_priv->power_up_complete);
  2607. cnss_driver_event_post(plat_priv,
  2608. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2609. CNSS_EVENT_SYNC_UNKILLABLE,
  2610. pci_priv->driver_ops);
  2611. }
  2612. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2613. {
  2614. int ret = 0;
  2615. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2616. struct cnss_pci_data *pci_priv;
  2617. const struct pci_device_id *id_table = driver_ops->id_table;
  2618. unsigned int timeout;
  2619. if (!cnss_check_driver_loading_allowed()) {
  2620. cnss_pr_info("No cnss2 dtsi entry present");
  2621. return -ENODEV;
  2622. }
  2623. if (!plat_priv) {
  2624. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2625. return -EAGAIN;
  2626. }
  2627. pci_priv = plat_priv->bus_priv;
  2628. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2629. while (id_table && id_table->device) {
  2630. if (plat_priv->device_id == id_table->device) {
  2631. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2632. driver_ops->chip_version != 2) {
  2633. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2634. return -ENODEV;
  2635. }
  2636. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2637. id_table->device);
  2638. plat_priv->driver_ops = driver_ops;
  2639. return 0;
  2640. }
  2641. id_table++;
  2642. }
  2643. return -ENODEV;
  2644. }
  2645. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2646. cnss_pr_info("pci probe not yet done for register driver\n");
  2647. return -EAGAIN;
  2648. }
  2649. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  2650. cnss_pr_err("Driver has already registered\n");
  2651. return -EEXIST;
  2652. }
  2653. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2654. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2655. return -EINVAL;
  2656. }
  2657. if (!id_table || !pci_dev_present(id_table)) {
  2658. /* id_table pointer will move from pci_dev_present(),
  2659. * so check again using local pointer.
  2660. */
  2661. id_table = driver_ops->id_table;
  2662. while (id_table && id_table->vendor) {
  2663. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2664. id_table->device);
  2665. id_table++;
  2666. }
  2667. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2668. pci_priv->device_id);
  2669. return -ENODEV;
  2670. }
  2671. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2672. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2673. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2674. driver_ops->chip_version,
  2675. plat_priv->device_version.major_version);
  2676. return -ENODEV;
  2677. }
  2678. cnss_get_driver_mode_update_fw_name(plat_priv);
  2679. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2680. if (!plat_priv->cbc_enabled ||
  2681. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2682. goto register_driver;
  2683. pci_priv->driver_ops = driver_ops;
  2684. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2685. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2686. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2687. * until CBC is complete
  2688. */
  2689. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2690. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2691. cnss_wlan_reg_driver_work);
  2692. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2693. msecs_to_jiffies(timeout));
  2694. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2695. return 0;
  2696. register_driver:
  2697. reinit_completion(&plat_priv->power_up_complete);
  2698. ret = cnss_driver_event_post(plat_priv,
  2699. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2700. CNSS_EVENT_SYNC_UNKILLABLE,
  2701. driver_ops);
  2702. return ret;
  2703. }
  2704. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2705. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2706. {
  2707. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2708. int ret = 0;
  2709. unsigned int timeout;
  2710. if (!plat_priv) {
  2711. cnss_pr_err("plat_priv is NULL\n");
  2712. return;
  2713. }
  2714. mutex_lock(&plat_priv->driver_ops_lock);
  2715. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2716. goto skip_wait_power_up;
  2717. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2718. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2719. msecs_to_jiffies(timeout));
  2720. if (!ret) {
  2721. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2722. timeout);
  2723. CNSS_ASSERT(0);
  2724. }
  2725. skip_wait_power_up:
  2726. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2727. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2728. goto skip_wait_recovery;
  2729. reinit_completion(&plat_priv->recovery_complete);
  2730. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2731. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2732. msecs_to_jiffies(timeout));
  2733. if (!ret) {
  2734. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2735. timeout);
  2736. CNSS_ASSERT(0);
  2737. }
  2738. skip_wait_recovery:
  2739. cnss_driver_event_post(plat_priv,
  2740. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2741. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2742. mutex_unlock(&plat_priv->driver_ops_lock);
  2743. }
  2744. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2745. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2746. void *data)
  2747. {
  2748. int ret = 0;
  2749. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2750. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2751. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2752. return -EINVAL;
  2753. }
  2754. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2755. pci_priv->driver_ops = data;
  2756. ret = cnss_pci_dev_powerup(pci_priv);
  2757. if (ret) {
  2758. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2759. pci_priv->driver_ops = NULL;
  2760. } else {
  2761. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2762. }
  2763. return ret;
  2764. }
  2765. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2766. {
  2767. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2768. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2769. cnss_pci_dev_shutdown(pci_priv);
  2770. pci_priv->driver_ops = NULL;
  2771. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2772. return 0;
  2773. }
  2774. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2775. {
  2776. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2777. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2778. int ret = 0;
  2779. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2780. if (driver_ops && driver_ops->suspend) {
  2781. ret = driver_ops->suspend(pci_dev, state);
  2782. if (ret) {
  2783. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2784. ret);
  2785. ret = -EAGAIN;
  2786. }
  2787. }
  2788. return ret;
  2789. }
  2790. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2791. {
  2792. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2793. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2794. int ret = 0;
  2795. if (driver_ops && driver_ops->resume) {
  2796. ret = driver_ops->resume(pci_dev);
  2797. if (ret)
  2798. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2799. ret);
  2800. }
  2801. return ret;
  2802. }
  2803. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2804. {
  2805. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2806. int ret = 0;
  2807. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2808. goto out;
  2809. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2810. ret = -EAGAIN;
  2811. goto out;
  2812. }
  2813. if (pci_priv->drv_connected_last)
  2814. goto skip_disable_pci;
  2815. pci_clear_master(pci_dev);
  2816. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2817. pci_disable_device(pci_dev);
  2818. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2819. if (ret)
  2820. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2821. skip_disable_pci:
  2822. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2823. ret = -EAGAIN;
  2824. goto resume_mhi;
  2825. }
  2826. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2827. return 0;
  2828. resume_mhi:
  2829. if (!pci_is_enabled(pci_dev))
  2830. if (pci_enable_device(pci_dev))
  2831. cnss_pr_err("Failed to enable PCI device\n");
  2832. if (pci_priv->saved_state)
  2833. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2834. pci_set_master(pci_dev);
  2835. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2836. out:
  2837. return ret;
  2838. }
  2839. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2840. {
  2841. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2842. int ret = 0;
  2843. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2844. goto out;
  2845. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2846. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2847. cnss_pci_link_down(&pci_dev->dev);
  2848. ret = -EAGAIN;
  2849. goto out;
  2850. }
  2851. pci_priv->pci_link_state = PCI_LINK_UP;
  2852. if (pci_priv->drv_connected_last)
  2853. goto skip_enable_pci;
  2854. ret = pci_enable_device(pci_dev);
  2855. if (ret) {
  2856. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2857. ret);
  2858. goto out;
  2859. }
  2860. if (pci_priv->saved_state)
  2861. cnss_set_pci_config_space(pci_priv,
  2862. RESTORE_PCI_CONFIG_SPACE);
  2863. pci_set_master(pci_dev);
  2864. skip_enable_pci:
  2865. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2866. out:
  2867. return ret;
  2868. }
  2869. static int cnss_pci_suspend(struct device *dev)
  2870. {
  2871. int ret = 0;
  2872. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2873. struct cnss_plat_data *plat_priv;
  2874. if (!pci_priv)
  2875. goto out;
  2876. plat_priv = pci_priv->plat_priv;
  2877. if (!plat_priv)
  2878. goto out;
  2879. if (!cnss_is_device_powered_on(plat_priv))
  2880. goto out;
  2881. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2882. pci_priv->drv_supported) {
  2883. pci_priv->drv_connected_last =
  2884. cnss_pci_get_drv_connected(pci_priv);
  2885. if (!pci_priv->drv_connected_last) {
  2886. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2887. ret = -EAGAIN;
  2888. goto out;
  2889. }
  2890. }
  2891. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2892. ret = cnss_pci_suspend_driver(pci_priv);
  2893. if (ret)
  2894. goto clear_flag;
  2895. if (!pci_priv->disable_pc) {
  2896. mutex_lock(&pci_priv->bus_lock);
  2897. ret = cnss_pci_suspend_bus(pci_priv);
  2898. mutex_unlock(&pci_priv->bus_lock);
  2899. if (ret)
  2900. goto resume_driver;
  2901. }
  2902. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2903. return 0;
  2904. resume_driver:
  2905. cnss_pci_resume_driver(pci_priv);
  2906. clear_flag:
  2907. pci_priv->drv_connected_last = 0;
  2908. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2909. out:
  2910. return ret;
  2911. }
  2912. static int cnss_pci_resume(struct device *dev)
  2913. {
  2914. int ret = 0;
  2915. struct pci_dev *pci_dev = to_pci_dev(dev);
  2916. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2917. struct cnss_plat_data *plat_priv;
  2918. if (!pci_priv)
  2919. goto out;
  2920. plat_priv = pci_priv->plat_priv;
  2921. if (!plat_priv)
  2922. goto out;
  2923. if (pci_priv->pci_link_down_ind)
  2924. goto out;
  2925. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2926. goto out;
  2927. if (!pci_priv->disable_pc) {
  2928. ret = cnss_pci_resume_bus(pci_priv);
  2929. if (ret)
  2930. goto out;
  2931. }
  2932. ret = cnss_pci_resume_driver(pci_priv);
  2933. pci_priv->drv_connected_last = 0;
  2934. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2935. out:
  2936. return ret;
  2937. }
  2938. static int cnss_pci_suspend_noirq(struct device *dev)
  2939. {
  2940. int ret = 0;
  2941. struct pci_dev *pci_dev = to_pci_dev(dev);
  2942. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2943. struct cnss_wlan_driver *driver_ops;
  2944. if (!pci_priv)
  2945. goto out;
  2946. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2947. goto out;
  2948. driver_ops = pci_priv->driver_ops;
  2949. if (driver_ops && driver_ops->suspend_noirq)
  2950. ret = driver_ops->suspend_noirq(pci_dev);
  2951. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2952. !pci_priv->plat_priv->use_pm_domain)
  2953. pci_save_state(pci_dev);
  2954. out:
  2955. return ret;
  2956. }
  2957. static int cnss_pci_resume_noirq(struct device *dev)
  2958. {
  2959. int ret = 0;
  2960. struct pci_dev *pci_dev = to_pci_dev(dev);
  2961. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2962. struct cnss_wlan_driver *driver_ops;
  2963. if (!pci_priv)
  2964. goto out;
  2965. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2966. goto out;
  2967. driver_ops = pci_priv->driver_ops;
  2968. if (driver_ops && driver_ops->resume_noirq &&
  2969. !pci_priv->pci_link_down_ind)
  2970. ret = driver_ops->resume_noirq(pci_dev);
  2971. out:
  2972. return ret;
  2973. }
  2974. static int cnss_pci_runtime_suspend(struct device *dev)
  2975. {
  2976. int ret = 0;
  2977. struct pci_dev *pci_dev = to_pci_dev(dev);
  2978. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2979. struct cnss_plat_data *plat_priv;
  2980. struct cnss_wlan_driver *driver_ops;
  2981. if (!pci_priv)
  2982. return -EAGAIN;
  2983. plat_priv = pci_priv->plat_priv;
  2984. if (!plat_priv)
  2985. return -EAGAIN;
  2986. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2987. return -EAGAIN;
  2988. if (pci_priv->pci_link_down_ind) {
  2989. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2990. return -EAGAIN;
  2991. }
  2992. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2993. pci_priv->drv_supported) {
  2994. pci_priv->drv_connected_last =
  2995. cnss_pci_get_drv_connected(pci_priv);
  2996. if (!pci_priv->drv_connected_last) {
  2997. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2998. return -EAGAIN;
  2999. }
  3000. }
  3001. cnss_pr_vdbg("Runtime suspend start\n");
  3002. driver_ops = pci_priv->driver_ops;
  3003. if (driver_ops && driver_ops->runtime_ops &&
  3004. driver_ops->runtime_ops->runtime_suspend)
  3005. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3006. else
  3007. ret = cnss_auto_suspend(dev);
  3008. if (ret)
  3009. pci_priv->drv_connected_last = 0;
  3010. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3011. return ret;
  3012. }
  3013. static int cnss_pci_runtime_resume(struct device *dev)
  3014. {
  3015. int ret = 0;
  3016. struct pci_dev *pci_dev = to_pci_dev(dev);
  3017. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3018. struct cnss_wlan_driver *driver_ops;
  3019. if (!pci_priv)
  3020. return -EAGAIN;
  3021. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3022. return -EAGAIN;
  3023. if (pci_priv->pci_link_down_ind) {
  3024. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3025. return -EAGAIN;
  3026. }
  3027. cnss_pr_vdbg("Runtime resume start\n");
  3028. driver_ops = pci_priv->driver_ops;
  3029. if (driver_ops && driver_ops->runtime_ops &&
  3030. driver_ops->runtime_ops->runtime_resume)
  3031. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3032. else
  3033. ret = cnss_auto_resume(dev);
  3034. if (!ret)
  3035. pci_priv->drv_connected_last = 0;
  3036. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3037. return ret;
  3038. }
  3039. static int cnss_pci_runtime_idle(struct device *dev)
  3040. {
  3041. cnss_pr_vdbg("Runtime idle\n");
  3042. pm_request_autosuspend(dev);
  3043. return -EBUSY;
  3044. }
  3045. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3046. {
  3047. struct pci_dev *pci_dev = to_pci_dev(dev);
  3048. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3049. int ret = 0;
  3050. if (!pci_priv)
  3051. return -ENODEV;
  3052. ret = cnss_pci_disable_pc(pci_priv, vote);
  3053. if (ret)
  3054. return ret;
  3055. pci_priv->disable_pc = vote;
  3056. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3057. return 0;
  3058. }
  3059. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3060. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3061. enum cnss_rtpm_id id)
  3062. {
  3063. if (id >= RTPM_ID_MAX)
  3064. return;
  3065. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3066. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3067. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3068. cnss_get_host_timestamp(pci_priv->plat_priv);
  3069. }
  3070. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3071. enum cnss_rtpm_id id)
  3072. {
  3073. if (id >= RTPM_ID_MAX)
  3074. return;
  3075. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3076. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3077. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3078. cnss_get_host_timestamp(pci_priv->plat_priv);
  3079. }
  3080. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3081. {
  3082. struct device *dev;
  3083. if (!pci_priv)
  3084. return;
  3085. dev = &pci_priv->pci_dev->dev;
  3086. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3087. atomic_read(&dev->power.usage_count));
  3088. }
  3089. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3090. {
  3091. struct device *dev;
  3092. enum rpm_status status;
  3093. if (!pci_priv)
  3094. return -ENODEV;
  3095. dev = &pci_priv->pci_dev->dev;
  3096. status = dev->power.runtime_status;
  3097. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3098. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3099. (void *)_RET_IP_);
  3100. return pm_request_resume(dev);
  3101. }
  3102. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3103. {
  3104. struct device *dev;
  3105. enum rpm_status status;
  3106. if (!pci_priv)
  3107. return -ENODEV;
  3108. dev = &pci_priv->pci_dev->dev;
  3109. status = dev->power.runtime_status;
  3110. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3111. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3112. (void *)_RET_IP_);
  3113. return pm_runtime_resume(dev);
  3114. }
  3115. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3116. enum cnss_rtpm_id id)
  3117. {
  3118. struct device *dev;
  3119. enum rpm_status status;
  3120. if (!pci_priv)
  3121. return -ENODEV;
  3122. dev = &pci_priv->pci_dev->dev;
  3123. status = dev->power.runtime_status;
  3124. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3125. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3126. (void *)_RET_IP_);
  3127. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3128. return pm_runtime_get(dev);
  3129. }
  3130. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3131. enum cnss_rtpm_id id)
  3132. {
  3133. struct device *dev;
  3134. enum rpm_status status;
  3135. if (!pci_priv)
  3136. return -ENODEV;
  3137. dev = &pci_priv->pci_dev->dev;
  3138. status = dev->power.runtime_status;
  3139. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3140. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3141. (void *)_RET_IP_);
  3142. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3143. return pm_runtime_get_sync(dev);
  3144. }
  3145. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3146. enum cnss_rtpm_id id)
  3147. {
  3148. if (!pci_priv)
  3149. return;
  3150. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3151. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3152. }
  3153. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3154. enum cnss_rtpm_id id)
  3155. {
  3156. struct device *dev;
  3157. if (!pci_priv)
  3158. return -ENODEV;
  3159. dev = &pci_priv->pci_dev->dev;
  3160. if (atomic_read(&dev->power.usage_count) == 0) {
  3161. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3162. return -EINVAL;
  3163. }
  3164. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3165. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3166. }
  3167. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3168. enum cnss_rtpm_id id)
  3169. {
  3170. struct device *dev;
  3171. if (!pci_priv)
  3172. return;
  3173. dev = &pci_priv->pci_dev->dev;
  3174. if (atomic_read(&dev->power.usage_count) == 0) {
  3175. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3176. return;
  3177. }
  3178. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3179. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3180. }
  3181. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3182. {
  3183. if (!pci_priv)
  3184. return;
  3185. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3186. }
  3187. int cnss_auto_suspend(struct device *dev)
  3188. {
  3189. int ret = 0;
  3190. struct pci_dev *pci_dev = to_pci_dev(dev);
  3191. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3192. struct cnss_plat_data *plat_priv;
  3193. if (!pci_priv)
  3194. return -ENODEV;
  3195. plat_priv = pci_priv->plat_priv;
  3196. if (!plat_priv)
  3197. return -ENODEV;
  3198. mutex_lock(&pci_priv->bus_lock);
  3199. if (!pci_priv->qmi_send_usage_count) {
  3200. ret = cnss_pci_suspend_bus(pci_priv);
  3201. if (ret) {
  3202. mutex_unlock(&pci_priv->bus_lock);
  3203. return ret;
  3204. }
  3205. }
  3206. cnss_pci_set_auto_suspended(pci_priv, 1);
  3207. mutex_unlock(&pci_priv->bus_lock);
  3208. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3209. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3210. * current_bw_vote as in resume path we should vote for last used
  3211. * bandwidth vote. Also ignore error if bw voting is not setup.
  3212. */
  3213. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3214. return 0;
  3215. }
  3216. EXPORT_SYMBOL(cnss_auto_suspend);
  3217. int cnss_auto_resume(struct device *dev)
  3218. {
  3219. int ret = 0;
  3220. struct pci_dev *pci_dev = to_pci_dev(dev);
  3221. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3222. struct cnss_plat_data *plat_priv;
  3223. if (!pci_priv)
  3224. return -ENODEV;
  3225. plat_priv = pci_priv->plat_priv;
  3226. if (!plat_priv)
  3227. return -ENODEV;
  3228. mutex_lock(&pci_priv->bus_lock);
  3229. ret = cnss_pci_resume_bus(pci_priv);
  3230. if (ret) {
  3231. mutex_unlock(&pci_priv->bus_lock);
  3232. return ret;
  3233. }
  3234. cnss_pci_set_auto_suspended(pci_priv, 0);
  3235. mutex_unlock(&pci_priv->bus_lock);
  3236. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3237. return 0;
  3238. }
  3239. EXPORT_SYMBOL(cnss_auto_resume);
  3240. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3241. {
  3242. struct pci_dev *pci_dev = to_pci_dev(dev);
  3243. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3244. struct cnss_plat_data *plat_priv;
  3245. struct mhi_controller *mhi_ctrl;
  3246. if (!pci_priv)
  3247. return -ENODEV;
  3248. switch (pci_priv->device_id) {
  3249. case QCA6390_DEVICE_ID:
  3250. case QCA6490_DEVICE_ID:
  3251. case KIWI_DEVICE_ID:
  3252. case MANGO_DEVICE_ID:
  3253. break;
  3254. default:
  3255. return 0;
  3256. }
  3257. mhi_ctrl = pci_priv->mhi_ctrl;
  3258. if (!mhi_ctrl)
  3259. return -EINVAL;
  3260. plat_priv = pci_priv->plat_priv;
  3261. if (!plat_priv)
  3262. return -ENODEV;
  3263. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3264. return -EAGAIN;
  3265. if (timeout_us) {
  3266. /* Busy wait for timeout_us */
  3267. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3268. timeout_us, false);
  3269. } else {
  3270. /* Sleep wait for mhi_ctrl->timeout_ms */
  3271. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3272. }
  3273. }
  3274. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3275. int cnss_pci_force_wake_request(struct device *dev)
  3276. {
  3277. struct pci_dev *pci_dev = to_pci_dev(dev);
  3278. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3279. struct cnss_plat_data *plat_priv;
  3280. struct mhi_controller *mhi_ctrl;
  3281. if (!pci_priv)
  3282. return -ENODEV;
  3283. switch (pci_priv->device_id) {
  3284. case QCA6390_DEVICE_ID:
  3285. case QCA6490_DEVICE_ID:
  3286. case KIWI_DEVICE_ID:
  3287. case MANGO_DEVICE_ID:
  3288. break;
  3289. default:
  3290. return 0;
  3291. }
  3292. mhi_ctrl = pci_priv->mhi_ctrl;
  3293. if (!mhi_ctrl)
  3294. return -EINVAL;
  3295. plat_priv = pci_priv->plat_priv;
  3296. if (!plat_priv)
  3297. return -ENODEV;
  3298. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3299. return -EAGAIN;
  3300. mhi_device_get(mhi_ctrl->mhi_dev);
  3301. return 0;
  3302. }
  3303. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3304. int cnss_pci_is_device_awake(struct device *dev)
  3305. {
  3306. struct pci_dev *pci_dev = to_pci_dev(dev);
  3307. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3308. struct mhi_controller *mhi_ctrl;
  3309. if (!pci_priv)
  3310. return -ENODEV;
  3311. switch (pci_priv->device_id) {
  3312. case QCA6390_DEVICE_ID:
  3313. case QCA6490_DEVICE_ID:
  3314. case KIWI_DEVICE_ID:
  3315. case MANGO_DEVICE_ID:
  3316. break;
  3317. default:
  3318. return 0;
  3319. }
  3320. mhi_ctrl = pci_priv->mhi_ctrl;
  3321. if (!mhi_ctrl)
  3322. return -EINVAL;
  3323. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3324. }
  3325. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3326. int cnss_pci_force_wake_release(struct device *dev)
  3327. {
  3328. struct pci_dev *pci_dev = to_pci_dev(dev);
  3329. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3330. struct cnss_plat_data *plat_priv;
  3331. struct mhi_controller *mhi_ctrl;
  3332. if (!pci_priv)
  3333. return -ENODEV;
  3334. switch (pci_priv->device_id) {
  3335. case QCA6390_DEVICE_ID:
  3336. case QCA6490_DEVICE_ID:
  3337. case KIWI_DEVICE_ID:
  3338. case MANGO_DEVICE_ID:
  3339. break;
  3340. default:
  3341. return 0;
  3342. }
  3343. mhi_ctrl = pci_priv->mhi_ctrl;
  3344. if (!mhi_ctrl)
  3345. return -EINVAL;
  3346. plat_priv = pci_priv->plat_priv;
  3347. if (!plat_priv)
  3348. return -ENODEV;
  3349. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3350. return -EAGAIN;
  3351. mhi_device_put(mhi_ctrl->mhi_dev);
  3352. return 0;
  3353. }
  3354. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3355. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3356. {
  3357. int ret = 0;
  3358. if (!pci_priv)
  3359. return -ENODEV;
  3360. mutex_lock(&pci_priv->bus_lock);
  3361. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3362. !pci_priv->qmi_send_usage_count)
  3363. ret = cnss_pci_resume_bus(pci_priv);
  3364. pci_priv->qmi_send_usage_count++;
  3365. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3366. pci_priv->qmi_send_usage_count);
  3367. mutex_unlock(&pci_priv->bus_lock);
  3368. return ret;
  3369. }
  3370. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3371. {
  3372. int ret = 0;
  3373. if (!pci_priv)
  3374. return -ENODEV;
  3375. mutex_lock(&pci_priv->bus_lock);
  3376. if (pci_priv->qmi_send_usage_count)
  3377. pci_priv->qmi_send_usage_count--;
  3378. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3379. pci_priv->qmi_send_usage_count);
  3380. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3381. !pci_priv->qmi_send_usage_count &&
  3382. !cnss_pcie_is_device_down(pci_priv))
  3383. ret = cnss_pci_suspend_bus(pci_priv);
  3384. mutex_unlock(&pci_priv->bus_lock);
  3385. return ret;
  3386. }
  3387. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3388. {
  3389. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3390. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3391. struct device *dev = &pci_priv->pci_dev->dev;
  3392. int i;
  3393. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3394. if (!fw_mem[i].va && fw_mem[i].size) {
  3395. retry:
  3396. fw_mem[i].va =
  3397. dma_alloc_attrs(dev, fw_mem[i].size,
  3398. &fw_mem[i].pa, GFP_KERNEL,
  3399. fw_mem[i].attrs);
  3400. if (!fw_mem[i].va) {
  3401. if ((fw_mem[i].attrs &
  3402. DMA_ATTR_FORCE_CONTIGUOUS)) {
  3403. fw_mem[i].attrs &=
  3404. ~DMA_ATTR_FORCE_CONTIGUOUS;
  3405. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  3406. fw_mem[i].type);
  3407. goto retry;
  3408. }
  3409. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3410. fw_mem[i].size, fw_mem[i].type);
  3411. CNSS_ASSERT(0);
  3412. return -ENOMEM;
  3413. }
  3414. }
  3415. }
  3416. return 0;
  3417. }
  3418. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3419. {
  3420. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3421. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3422. struct device *dev = &pci_priv->pci_dev->dev;
  3423. int i;
  3424. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3425. if (fw_mem[i].va && fw_mem[i].size) {
  3426. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3427. fw_mem[i].va, &fw_mem[i].pa,
  3428. fw_mem[i].size, fw_mem[i].type);
  3429. dma_free_attrs(dev, fw_mem[i].size,
  3430. fw_mem[i].va, fw_mem[i].pa,
  3431. fw_mem[i].attrs);
  3432. fw_mem[i].va = NULL;
  3433. fw_mem[i].pa = 0;
  3434. fw_mem[i].size = 0;
  3435. fw_mem[i].type = 0;
  3436. }
  3437. }
  3438. plat_priv->fw_mem_seg_len = 0;
  3439. }
  3440. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3441. {
  3442. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3443. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3444. int i, j;
  3445. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3446. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3447. qdss_mem[i].va =
  3448. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3449. qdss_mem[i].size,
  3450. &qdss_mem[i].pa,
  3451. GFP_KERNEL);
  3452. if (!qdss_mem[i].va) {
  3453. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3454. qdss_mem[i].size,
  3455. qdss_mem[i].type, i);
  3456. break;
  3457. }
  3458. }
  3459. }
  3460. /* Best-effort allocation for QDSS trace */
  3461. if (i < plat_priv->qdss_mem_seg_len) {
  3462. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3463. qdss_mem[j].type = 0;
  3464. qdss_mem[j].size = 0;
  3465. }
  3466. plat_priv->qdss_mem_seg_len = i;
  3467. }
  3468. return 0;
  3469. }
  3470. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3471. {
  3472. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3473. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3474. int i;
  3475. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3476. if (qdss_mem[i].va && qdss_mem[i].size) {
  3477. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3478. &qdss_mem[i].pa, qdss_mem[i].size,
  3479. qdss_mem[i].type);
  3480. dma_free_coherent(&pci_priv->pci_dev->dev,
  3481. qdss_mem[i].size, qdss_mem[i].va,
  3482. qdss_mem[i].pa);
  3483. qdss_mem[i].va = NULL;
  3484. qdss_mem[i].pa = 0;
  3485. qdss_mem[i].size = 0;
  3486. qdss_mem[i].type = 0;
  3487. }
  3488. }
  3489. plat_priv->qdss_mem_seg_len = 0;
  3490. }
  3491. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3492. {
  3493. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3494. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3495. char filename[MAX_FIRMWARE_NAME_LEN];
  3496. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3497. const struct firmware *fw_entry;
  3498. int ret = 0;
  3499. /* Use forward compatibility here since for any recent device
  3500. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3501. */
  3502. switch (pci_priv->device_id) {
  3503. case QCA6174_DEVICE_ID:
  3504. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3505. pci_priv->device_id);
  3506. return -EINVAL;
  3507. case QCA6290_DEVICE_ID:
  3508. case QCA6390_DEVICE_ID:
  3509. case QCA6490_DEVICE_ID:
  3510. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3511. break;
  3512. case KIWI_DEVICE_ID:
  3513. case MANGO_DEVICE_ID:
  3514. switch (plat_priv->device_version.major_version) {
  3515. case FW_V2_NUMBER:
  3516. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3517. break;
  3518. default:
  3519. break;
  3520. }
  3521. break;
  3522. default:
  3523. break;
  3524. }
  3525. if (!m3_mem->va && !m3_mem->size) {
  3526. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3527. phy_filename);
  3528. ret = firmware_request_nowarn(&fw_entry, filename,
  3529. &pci_priv->pci_dev->dev);
  3530. if (ret) {
  3531. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3532. return ret;
  3533. }
  3534. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3535. fw_entry->size, &m3_mem->pa,
  3536. GFP_KERNEL);
  3537. if (!m3_mem->va) {
  3538. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3539. fw_entry->size);
  3540. release_firmware(fw_entry);
  3541. return -ENOMEM;
  3542. }
  3543. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3544. m3_mem->size = fw_entry->size;
  3545. release_firmware(fw_entry);
  3546. }
  3547. return 0;
  3548. }
  3549. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3550. {
  3551. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3552. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3553. if (m3_mem->va && m3_mem->size) {
  3554. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3555. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3556. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3557. m3_mem->va, m3_mem->pa);
  3558. }
  3559. m3_mem->va = NULL;
  3560. m3_mem->pa = 0;
  3561. m3_mem->size = 0;
  3562. }
  3563. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3564. {
  3565. struct cnss_plat_data *plat_priv;
  3566. if (!pci_priv)
  3567. return;
  3568. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3569. plat_priv = pci_priv->plat_priv;
  3570. if (!plat_priv)
  3571. return;
  3572. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3573. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3574. return;
  3575. }
  3576. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3577. CNSS_REASON_TIMEOUT);
  3578. }
  3579. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3580. {
  3581. pci_priv->iommu_domain = NULL;
  3582. }
  3583. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3584. {
  3585. if (!pci_priv)
  3586. return -ENODEV;
  3587. if (!pci_priv->smmu_iova_len)
  3588. return -EINVAL;
  3589. *addr = pci_priv->smmu_iova_start;
  3590. *size = pci_priv->smmu_iova_len;
  3591. return 0;
  3592. }
  3593. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3594. {
  3595. if (!pci_priv)
  3596. return -ENODEV;
  3597. if (!pci_priv->smmu_iova_ipa_len)
  3598. return -EINVAL;
  3599. *addr = pci_priv->smmu_iova_ipa_start;
  3600. *size = pci_priv->smmu_iova_ipa_len;
  3601. return 0;
  3602. }
  3603. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3604. {
  3605. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3606. if (!pci_priv)
  3607. return NULL;
  3608. return pci_priv->iommu_domain;
  3609. }
  3610. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3611. int cnss_smmu_map(struct device *dev,
  3612. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3613. {
  3614. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3615. struct cnss_plat_data *plat_priv;
  3616. unsigned long iova;
  3617. size_t len;
  3618. int ret = 0;
  3619. int flag = IOMMU_READ | IOMMU_WRITE;
  3620. struct pci_dev *root_port;
  3621. struct device_node *root_of_node;
  3622. bool dma_coherent = false;
  3623. if (!pci_priv)
  3624. return -ENODEV;
  3625. if (!iova_addr) {
  3626. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3627. &paddr, size);
  3628. return -EINVAL;
  3629. }
  3630. plat_priv = pci_priv->plat_priv;
  3631. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3632. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3633. if (pci_priv->iommu_geometry &&
  3634. iova >= pci_priv->smmu_iova_ipa_start +
  3635. pci_priv->smmu_iova_ipa_len) {
  3636. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3637. iova,
  3638. &pci_priv->smmu_iova_ipa_start,
  3639. pci_priv->smmu_iova_ipa_len);
  3640. return -ENOMEM;
  3641. }
  3642. if (!test_bit(DISABLE_IO_COHERENCY,
  3643. &plat_priv->ctrl_params.quirks)) {
  3644. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3645. if (!root_port) {
  3646. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3647. } else {
  3648. root_of_node = root_port->dev.of_node;
  3649. if (root_of_node && root_of_node->parent) {
  3650. dma_coherent =
  3651. of_property_read_bool(root_of_node->parent,
  3652. "dma-coherent");
  3653. cnss_pr_dbg("dma-coherent is %s\n",
  3654. dma_coherent ? "enabled" : "disabled");
  3655. if (dma_coherent)
  3656. flag |= IOMMU_CACHE;
  3657. }
  3658. }
  3659. }
  3660. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3661. ret = iommu_map(pci_priv->iommu_domain, iova,
  3662. rounddown(paddr, PAGE_SIZE), len, flag);
  3663. if (ret) {
  3664. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3665. return ret;
  3666. }
  3667. pci_priv->smmu_iova_ipa_current = iova + len;
  3668. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3669. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3670. return 0;
  3671. }
  3672. EXPORT_SYMBOL(cnss_smmu_map);
  3673. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3674. {
  3675. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3676. unsigned long iova;
  3677. size_t unmapped;
  3678. size_t len;
  3679. if (!pci_priv)
  3680. return -ENODEV;
  3681. iova = rounddown(iova_addr, PAGE_SIZE);
  3682. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3683. if (iova >= pci_priv->smmu_iova_ipa_start +
  3684. pci_priv->smmu_iova_ipa_len) {
  3685. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3686. iova,
  3687. &pci_priv->smmu_iova_ipa_start,
  3688. pci_priv->smmu_iova_ipa_len);
  3689. return -ENOMEM;
  3690. }
  3691. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3692. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3693. if (unmapped != len) {
  3694. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3695. unmapped, len);
  3696. return -EINVAL;
  3697. }
  3698. pci_priv->smmu_iova_ipa_current = iova;
  3699. return 0;
  3700. }
  3701. EXPORT_SYMBOL(cnss_smmu_unmap);
  3702. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3703. {
  3704. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3705. struct cnss_plat_data *plat_priv;
  3706. if (!pci_priv)
  3707. return -ENODEV;
  3708. plat_priv = pci_priv->plat_priv;
  3709. if (!plat_priv)
  3710. return -ENODEV;
  3711. info->va = pci_priv->bar;
  3712. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3713. info->chip_id = plat_priv->chip_info.chip_id;
  3714. info->chip_family = plat_priv->chip_info.chip_family;
  3715. info->board_id = plat_priv->board_info.board_id;
  3716. info->soc_id = plat_priv->soc_info.soc_id;
  3717. info->fw_version = plat_priv->fw_version_info.fw_version;
  3718. strlcpy(info->fw_build_timestamp,
  3719. plat_priv->fw_version_info.fw_build_timestamp,
  3720. sizeof(info->fw_build_timestamp));
  3721. memcpy(&info->device_version, &plat_priv->device_version,
  3722. sizeof(info->device_version));
  3723. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3724. sizeof(info->dev_mem_info));
  3725. memcpy(&info->fw_build_id, &plat_priv->fw_build_id,
  3726. sizeof(info->fw_build_id));
  3727. return 0;
  3728. }
  3729. EXPORT_SYMBOL(cnss_get_soc_info);
  3730. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3731. {
  3732. int ret = 0;
  3733. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3734. int num_vectors;
  3735. struct cnss_msi_config *msi_config;
  3736. struct msi_desc *msi_desc;
  3737. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3738. return 0;
  3739. ret = cnss_pci_get_msi_assignment(pci_priv);
  3740. if (ret) {
  3741. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3742. goto out;
  3743. }
  3744. msi_config = pci_priv->msi_config;
  3745. if (!msi_config) {
  3746. cnss_pr_err("msi_config is NULL!\n");
  3747. ret = -EINVAL;
  3748. goto out;
  3749. }
  3750. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3751. msi_config->total_vectors,
  3752. msi_config->total_vectors,
  3753. PCI_IRQ_MSI);
  3754. if (num_vectors != msi_config->total_vectors) {
  3755. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3756. msi_config->total_vectors, num_vectors);
  3757. if (num_vectors >= 0)
  3758. ret = -EINVAL;
  3759. goto reset_msi_config;
  3760. }
  3761. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3762. if (!msi_desc) {
  3763. cnss_pr_err("msi_desc is NULL!\n");
  3764. ret = -EINVAL;
  3765. goto free_msi_vector;
  3766. }
  3767. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3768. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3769. return 0;
  3770. free_msi_vector:
  3771. pci_free_irq_vectors(pci_priv->pci_dev);
  3772. reset_msi_config:
  3773. pci_priv->msi_config = NULL;
  3774. out:
  3775. return ret;
  3776. }
  3777. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3778. {
  3779. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3780. return;
  3781. pci_free_irq_vectors(pci_priv->pci_dev);
  3782. }
  3783. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3784. int *num_vectors, u32 *user_base_data,
  3785. u32 *base_vector)
  3786. {
  3787. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3788. struct cnss_msi_config *msi_config;
  3789. int idx;
  3790. if (!pci_priv)
  3791. return -ENODEV;
  3792. msi_config = pci_priv->msi_config;
  3793. if (!msi_config) {
  3794. cnss_pr_err("MSI is not supported.\n");
  3795. return -EINVAL;
  3796. }
  3797. for (idx = 0; idx < msi_config->total_users; idx++) {
  3798. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3799. *num_vectors = msi_config->users[idx].num_vectors;
  3800. *user_base_data = msi_config->users[idx].base_vector
  3801. + pci_priv->msi_ep_base_data;
  3802. *base_vector = msi_config->users[idx].base_vector;
  3803. /*Add only single print for each user*/
  3804. if (print_optimize.msi_log_chk[idx]++)
  3805. goto skip_print;
  3806. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3807. user_name, *num_vectors, *user_base_data,
  3808. *base_vector);
  3809. skip_print:
  3810. return 0;
  3811. }
  3812. }
  3813. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3814. return -EINVAL;
  3815. }
  3816. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3817. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3818. {
  3819. struct pci_dev *pci_dev = to_pci_dev(dev);
  3820. int irq_num;
  3821. irq_num = pci_irq_vector(pci_dev, vector);
  3822. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3823. return irq_num;
  3824. }
  3825. EXPORT_SYMBOL(cnss_get_msi_irq);
  3826. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3827. u32 *msi_addr_high)
  3828. {
  3829. struct pci_dev *pci_dev = to_pci_dev(dev);
  3830. u16 control;
  3831. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3832. &control);
  3833. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3834. msi_addr_low);
  3835. /* Return MSI high address only when device supports 64-bit MSI */
  3836. if (control & PCI_MSI_FLAGS_64BIT)
  3837. pci_read_config_dword(pci_dev,
  3838. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3839. msi_addr_high);
  3840. else
  3841. *msi_addr_high = 0;
  3842. /*Add only single print as the address is constant*/
  3843. if (!print_optimize.msi_addr_chk++)
  3844. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3845. *msi_addr_low, *msi_addr_high);
  3846. }
  3847. EXPORT_SYMBOL(cnss_get_msi_address);
  3848. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3849. {
  3850. int ret, num_vectors;
  3851. u32 user_base_data, base_vector;
  3852. if (!pci_priv)
  3853. return -ENODEV;
  3854. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3855. WAKE_MSI_NAME, &num_vectors,
  3856. &user_base_data, &base_vector);
  3857. if (ret) {
  3858. cnss_pr_err("WAKE MSI is not valid\n");
  3859. return 0;
  3860. }
  3861. return user_base_data;
  3862. }
  3863. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0))
  3864. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  3865. {
  3866. return dma_set_mask(&pci_dev->dev, mask);
  3867. }
  3868. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  3869. u64 mask)
  3870. {
  3871. return dma_set_coherent_mask(&pci_dev->dev, mask);
  3872. }
  3873. #else /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  3874. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  3875. {
  3876. return pci_set_dma_mask(pci_dev, mask);
  3877. }
  3878. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  3879. u64 mask)
  3880. {
  3881. return pci_set_consistent_dma_mask(pci_dev, mask);
  3882. }
  3883. #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  3884. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3885. {
  3886. int ret = 0;
  3887. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3888. u16 device_id;
  3889. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3890. if (device_id != pci_priv->pci_device_id->device) {
  3891. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3892. device_id, pci_priv->pci_device_id->device);
  3893. ret = -EIO;
  3894. goto out;
  3895. }
  3896. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  3897. if (ret) {
  3898. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  3899. goto out;
  3900. }
  3901. ret = pci_enable_device(pci_dev);
  3902. if (ret) {
  3903. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  3904. goto out;
  3905. }
  3906. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  3907. if (ret) {
  3908. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  3909. goto disable_device;
  3910. }
  3911. switch (device_id) {
  3912. case QCA6174_DEVICE_ID:
  3913. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3914. break;
  3915. case QCA6390_DEVICE_ID:
  3916. case QCA6490_DEVICE_ID:
  3917. case KIWI_DEVICE_ID:
  3918. case MANGO_DEVICE_ID:
  3919. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  3920. break;
  3921. default:
  3922. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3923. break;
  3924. }
  3925. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  3926. ret = cnss_pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3927. if (ret) {
  3928. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  3929. goto release_region;
  3930. }
  3931. ret = cnss_pci_set_coherent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3932. if (ret) {
  3933. cnss_pr_err("Failed to set PCI coherent DMA mask, err = %d\n",
  3934. ret);
  3935. goto release_region;
  3936. }
  3937. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  3938. if (!pci_priv->bar) {
  3939. cnss_pr_err("Failed to do PCI IO map!\n");
  3940. ret = -EIO;
  3941. goto release_region;
  3942. }
  3943. /* Save default config space without BME enabled */
  3944. pci_save_state(pci_dev);
  3945. pci_priv->default_state = pci_store_saved_state(pci_dev);
  3946. pci_set_master(pci_dev);
  3947. return 0;
  3948. release_region:
  3949. pci_release_region(pci_dev, PCI_BAR_NUM);
  3950. disable_device:
  3951. pci_disable_device(pci_dev);
  3952. out:
  3953. return ret;
  3954. }
  3955. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  3956. {
  3957. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3958. pci_clear_master(pci_dev);
  3959. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  3960. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  3961. if (pci_priv->bar) {
  3962. pci_iounmap(pci_dev, pci_priv->bar);
  3963. pci_priv->bar = NULL;
  3964. }
  3965. pci_release_region(pci_dev, PCI_BAR_NUM);
  3966. if (pci_is_enabled(pci_dev))
  3967. pci_disable_device(pci_dev);
  3968. }
  3969. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  3970. {
  3971. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3972. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  3973. gfp_t gfp = GFP_KERNEL;
  3974. u32 reg_offset;
  3975. if (in_interrupt() || irqs_disabled())
  3976. gfp = GFP_ATOMIC;
  3977. if (!plat_priv->qdss_reg) {
  3978. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  3979. sizeof(*plat_priv->qdss_reg)
  3980. * array_size, gfp);
  3981. if (!plat_priv->qdss_reg)
  3982. return;
  3983. }
  3984. cnss_pr_dbg("Start to dump qdss registers\n");
  3985. for (i = 0; qdss_csr[i].name; i++) {
  3986. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  3987. if (cnss_pci_reg_read(pci_priv, reg_offset,
  3988. &plat_priv->qdss_reg[i]))
  3989. return;
  3990. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  3991. plat_priv->qdss_reg[i]);
  3992. }
  3993. }
  3994. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  3995. enum cnss_ce_index ce)
  3996. {
  3997. int i;
  3998. u32 ce_base = ce * CE_REG_INTERVAL;
  3999. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4000. switch (pci_priv->device_id) {
  4001. case QCA6390_DEVICE_ID:
  4002. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4003. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4004. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4005. break;
  4006. case QCA6490_DEVICE_ID:
  4007. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4008. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4009. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4010. break;
  4011. default:
  4012. return;
  4013. }
  4014. switch (ce) {
  4015. case CNSS_CE_09:
  4016. case CNSS_CE_10:
  4017. for (i = 0; ce_src[i].name; i++) {
  4018. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4019. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4020. return;
  4021. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4022. ce, ce_src[i].name, reg_offset, val);
  4023. }
  4024. for (i = 0; ce_dst[i].name; i++) {
  4025. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4026. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4027. return;
  4028. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4029. ce, ce_dst[i].name, reg_offset, val);
  4030. }
  4031. break;
  4032. case CNSS_CE_COMMON:
  4033. for (i = 0; ce_cmn[i].name; i++) {
  4034. reg_offset = cmn_base + ce_cmn[i].offset;
  4035. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4036. return;
  4037. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4038. ce_cmn[i].name, reg_offset, val);
  4039. }
  4040. break;
  4041. default:
  4042. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4043. }
  4044. }
  4045. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4046. {
  4047. if (cnss_pci_check_link_status(pci_priv))
  4048. return;
  4049. cnss_pr_dbg("Start to dump debug registers\n");
  4050. cnss_mhi_debug_reg_dump(pci_priv);
  4051. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4052. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4053. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4054. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4055. }
  4056. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  4057. {
  4058. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  4059. return -EINVAL;
  4060. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  4061. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  4062. return 0;
  4063. }
  4064. static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
  4065. {
  4066. if (!cnss_pci_check_link_status(pci_priv))
  4067. cnss_mhi_debug_reg_dump(pci_priv);
  4068. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4069. cnss_pci_dump_misc_reg(pci_priv);
  4070. cnss_pci_dump_shadow_reg(pci_priv);
  4071. }
  4072. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4073. {
  4074. int ret;
  4075. struct cnss_plat_data *plat_priv;
  4076. if (!pci_priv)
  4077. return -ENODEV;
  4078. plat_priv = pci_priv->plat_priv;
  4079. if (!plat_priv)
  4080. return -ENODEV;
  4081. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4082. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4083. return -EINVAL;
  4084. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4085. if (!pci_priv->is_smmu_fault)
  4086. cnss_pci_mhi_reg_dump(pci_priv);
  4087. /* If link is still down here, directly trigger link down recovery */
  4088. ret = cnss_pci_check_link_status(pci_priv);
  4089. if (ret) {
  4090. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4091. return 0;
  4092. }
  4093. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4094. if (ret) {
  4095. if (pci_priv->is_smmu_fault) {
  4096. cnss_pci_mhi_reg_dump(pci_priv);
  4097. pci_priv->is_smmu_fault = false;
  4098. }
  4099. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4100. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4101. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4102. return 0;
  4103. }
  4104. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4105. if (!cnss_pci_assert_host_sol(pci_priv))
  4106. return 0;
  4107. cnss_pci_dump_debug_reg(pci_priv);
  4108. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4109. CNSS_REASON_DEFAULT);
  4110. return ret;
  4111. }
  4112. if (pci_priv->is_smmu_fault) {
  4113. cnss_pci_mhi_reg_dump(pci_priv);
  4114. pci_priv->is_smmu_fault = false;
  4115. }
  4116. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4117. mod_timer(&pci_priv->dev_rddm_timer,
  4118. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4119. }
  4120. return 0;
  4121. }
  4122. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4123. struct cnss_dump_seg *dump_seg,
  4124. enum cnss_fw_dump_type type, int seg_no,
  4125. void *va, dma_addr_t dma, size_t size)
  4126. {
  4127. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4128. struct device *dev = &pci_priv->pci_dev->dev;
  4129. phys_addr_t pa;
  4130. dump_seg->address = dma;
  4131. dump_seg->v_address = va;
  4132. dump_seg->size = size;
  4133. dump_seg->type = type;
  4134. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4135. seg_no, va, &dma, size);
  4136. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4137. return;
  4138. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4139. }
  4140. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4141. struct cnss_dump_seg *dump_seg,
  4142. enum cnss_fw_dump_type type, int seg_no,
  4143. void *va, dma_addr_t dma, size_t size)
  4144. {
  4145. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4146. struct device *dev = &pci_priv->pci_dev->dev;
  4147. phys_addr_t pa;
  4148. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4149. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4150. }
  4151. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4152. enum cnss_driver_status status, void *data)
  4153. {
  4154. struct cnss_uevent_data uevent_data;
  4155. struct cnss_wlan_driver *driver_ops;
  4156. driver_ops = pci_priv->driver_ops;
  4157. if (!driver_ops || !driver_ops->update_event) {
  4158. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4159. return -EINVAL;
  4160. }
  4161. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4162. uevent_data.status = status;
  4163. uevent_data.data = data;
  4164. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4165. }
  4166. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4167. {
  4168. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4169. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4170. struct cnss_hang_event hang_event;
  4171. void *hang_data_va = NULL;
  4172. u64 offset = 0;
  4173. u16 length = 0;
  4174. int i = 0;
  4175. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4176. return;
  4177. memset(&hang_event, 0, sizeof(hang_event));
  4178. switch (pci_priv->device_id) {
  4179. case QCA6390_DEVICE_ID:
  4180. offset = HST_HANG_DATA_OFFSET;
  4181. length = HANG_DATA_LENGTH;
  4182. break;
  4183. case QCA6490_DEVICE_ID:
  4184. /* Fallback to hard-coded values if hang event params not
  4185. * present in QMI. Once all the firmware branches have the
  4186. * fix to send params over QMI, this can be removed.
  4187. */
  4188. if (plat_priv->hang_event_data_len) {
  4189. offset = plat_priv->hang_data_addr_offset;
  4190. length = plat_priv->hang_event_data_len;
  4191. } else {
  4192. offset = HSP_HANG_DATA_OFFSET;
  4193. length = HANG_DATA_LENGTH;
  4194. }
  4195. break;
  4196. case KIWI_DEVICE_ID:
  4197. case MANGO_DEVICE_ID:
  4198. offset = plat_priv->hang_data_addr_offset;
  4199. length = plat_priv->hang_event_data_len;
  4200. break;
  4201. default:
  4202. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4203. pci_priv->device_id);
  4204. return;
  4205. }
  4206. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4207. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4208. fw_mem[i].va) {
  4209. /* The offset must be < (fw_mem size- hangdata length) */
  4210. if (!(offset <= fw_mem[i].size - length))
  4211. goto exit;
  4212. hang_data_va = fw_mem[i].va + offset;
  4213. hang_event.hang_event_data = kmemdup(hang_data_va,
  4214. length,
  4215. GFP_ATOMIC);
  4216. if (!hang_event.hang_event_data) {
  4217. cnss_pr_dbg("Hang data memory alloc failed\n");
  4218. return;
  4219. }
  4220. hang_event.hang_event_data_len = length;
  4221. break;
  4222. }
  4223. }
  4224. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4225. kfree(hang_event.hang_event_data);
  4226. hang_event.hang_event_data = NULL;
  4227. return;
  4228. exit:
  4229. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4230. plat_priv->hang_data_addr_offset,
  4231. plat_priv->hang_event_data_len);
  4232. }
  4233. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4234. {
  4235. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4236. struct cnss_dump_data *dump_data =
  4237. &plat_priv->ramdump_info_v2.dump_data;
  4238. struct cnss_dump_seg *dump_seg =
  4239. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4240. struct image_info *fw_image, *rddm_image;
  4241. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4242. int ret, i, j;
  4243. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4244. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4245. cnss_pci_send_hang_event(pci_priv);
  4246. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4247. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4248. return;
  4249. }
  4250. if (!cnss_is_device_powered_on(plat_priv)) {
  4251. cnss_pr_dbg("Device is already powered off, skip\n");
  4252. return;
  4253. }
  4254. if (!in_panic) {
  4255. mutex_lock(&pci_priv->bus_lock);
  4256. ret = cnss_pci_check_link_status(pci_priv);
  4257. if (ret) {
  4258. if (ret != -EACCES) {
  4259. mutex_unlock(&pci_priv->bus_lock);
  4260. return;
  4261. }
  4262. if (cnss_pci_resume_bus(pci_priv)) {
  4263. mutex_unlock(&pci_priv->bus_lock);
  4264. return;
  4265. }
  4266. }
  4267. mutex_unlock(&pci_priv->bus_lock);
  4268. } else {
  4269. if (cnss_pci_check_link_status(pci_priv))
  4270. return;
  4271. /* Inside panic handler, reduce timeout for RDDM to avoid
  4272. * unnecessary hypervisor watchdog bite.
  4273. */
  4274. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4275. }
  4276. cnss_mhi_debug_reg_dump(pci_priv);
  4277. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4278. cnss_pci_dump_misc_reg(pci_priv);
  4279. cnss_pci_dump_shadow_reg(pci_priv);
  4280. cnss_rddm_trigger_debug(pci_priv);
  4281. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4282. if (ret) {
  4283. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4284. ret);
  4285. if (!cnss_pci_assert_host_sol(pci_priv))
  4286. return;
  4287. cnss_rddm_trigger_check(pci_priv);
  4288. cnss_pci_dump_debug_reg(pci_priv);
  4289. return;
  4290. }
  4291. cnss_rddm_trigger_check(pci_priv);
  4292. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4293. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4294. dump_data->nentries = 0;
  4295. if (plat_priv->qdss_mem_seg_len)
  4296. cnss_pci_dump_qdss_reg(pci_priv);
  4297. cnss_mhi_dump_sfr(pci_priv);
  4298. if (!dump_seg) {
  4299. cnss_pr_warn("FW image dump collection not setup");
  4300. goto skip_dump;
  4301. }
  4302. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4303. fw_image->entries);
  4304. for (i = 0; i < fw_image->entries; i++) {
  4305. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4306. fw_image->mhi_buf[i].buf,
  4307. fw_image->mhi_buf[i].dma_addr,
  4308. fw_image->mhi_buf[i].len);
  4309. dump_seg++;
  4310. }
  4311. dump_data->nentries += fw_image->entries;
  4312. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4313. rddm_image->entries);
  4314. for (i = 0; i < rddm_image->entries; i++) {
  4315. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4316. rddm_image->mhi_buf[i].buf,
  4317. rddm_image->mhi_buf[i].dma_addr,
  4318. rddm_image->mhi_buf[i].len);
  4319. dump_seg++;
  4320. }
  4321. dump_data->nentries += rddm_image->entries;
  4322. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4323. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4324. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  4325. cnss_pr_dbg("Collect remote heap dump segment\n");
  4326. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4327. CNSS_FW_REMOTE_HEAP, j,
  4328. fw_mem[i].va,
  4329. fw_mem[i].pa,
  4330. fw_mem[i].size);
  4331. dump_seg++;
  4332. dump_data->nentries++;
  4333. j++;
  4334. } else {
  4335. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  4336. }
  4337. }
  4338. }
  4339. if (dump_data->nentries > 0)
  4340. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4341. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4342. skip_dump:
  4343. complete(&plat_priv->rddm_complete);
  4344. }
  4345. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4346. {
  4347. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4348. struct cnss_dump_seg *dump_seg =
  4349. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4350. struct image_info *fw_image, *rddm_image;
  4351. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4352. int i, j;
  4353. if (!dump_seg)
  4354. return;
  4355. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4356. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4357. for (i = 0; i < fw_image->entries; i++) {
  4358. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4359. fw_image->mhi_buf[i].buf,
  4360. fw_image->mhi_buf[i].dma_addr,
  4361. fw_image->mhi_buf[i].len);
  4362. dump_seg++;
  4363. }
  4364. for (i = 0; i < rddm_image->entries; i++) {
  4365. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4366. rddm_image->mhi_buf[i].buf,
  4367. rddm_image->mhi_buf[i].dma_addr,
  4368. rddm_image->mhi_buf[i].len);
  4369. dump_seg++;
  4370. }
  4371. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4372. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  4373. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  4374. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4375. CNSS_FW_REMOTE_HEAP, j,
  4376. fw_mem[i].va, fw_mem[i].pa,
  4377. fw_mem[i].size);
  4378. dump_seg++;
  4379. j++;
  4380. }
  4381. }
  4382. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4383. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4384. }
  4385. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4386. {
  4387. if (!pci_priv)
  4388. return;
  4389. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4390. }
  4391. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4392. {
  4393. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4394. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4395. }
  4396. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4397. {
  4398. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4399. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4400. }
  4401. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4402. char *prefix_name, char *name)
  4403. {
  4404. struct cnss_plat_data *plat_priv;
  4405. if (!pci_priv)
  4406. return;
  4407. plat_priv = pci_priv->plat_priv;
  4408. if (!plat_priv->use_fw_path_with_prefix) {
  4409. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4410. return;
  4411. }
  4412. switch (pci_priv->device_id) {
  4413. case QCA6390_DEVICE_ID:
  4414. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4415. QCA6390_PATH_PREFIX "%s", name);
  4416. break;
  4417. case QCA6490_DEVICE_ID:
  4418. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4419. QCA6490_PATH_PREFIX "%s", name);
  4420. break;
  4421. case KIWI_DEVICE_ID:
  4422. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4423. KIWI_PATH_PREFIX "%s", name);
  4424. break;
  4425. case MANGO_DEVICE_ID:
  4426. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4427. MANGO_PATH_PREFIX "%s", name);
  4428. break;
  4429. default:
  4430. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4431. break;
  4432. }
  4433. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4434. }
  4435. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4436. {
  4437. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4438. switch (pci_priv->device_id) {
  4439. case QCA6390_DEVICE_ID:
  4440. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4441. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4442. pci_priv->device_id,
  4443. plat_priv->device_version.major_version);
  4444. return -EINVAL;
  4445. }
  4446. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4447. FW_V2_FILE_NAME);
  4448. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4449. FW_V2_FILE_NAME);
  4450. break;
  4451. case QCA6490_DEVICE_ID:
  4452. switch (plat_priv->device_version.major_version) {
  4453. case FW_V2_NUMBER:
  4454. cnss_pci_add_fw_prefix_name(pci_priv,
  4455. plat_priv->firmware_name,
  4456. FW_V2_FILE_NAME);
  4457. snprintf(plat_priv->fw_fallback_name,
  4458. MAX_FIRMWARE_NAME_LEN,
  4459. FW_V2_FILE_NAME);
  4460. break;
  4461. default:
  4462. cnss_pci_add_fw_prefix_name(pci_priv,
  4463. plat_priv->firmware_name,
  4464. DEFAULT_FW_FILE_NAME);
  4465. snprintf(plat_priv->fw_fallback_name,
  4466. MAX_FIRMWARE_NAME_LEN,
  4467. DEFAULT_FW_FILE_NAME);
  4468. break;
  4469. }
  4470. break;
  4471. case KIWI_DEVICE_ID:
  4472. case MANGO_DEVICE_ID:
  4473. switch (plat_priv->device_version.major_version) {
  4474. case FW_V2_NUMBER:
  4475. /*
  4476. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4477. * platform driver loads corresponding binary according
  4478. * to current mode indicated by wlan driver. Otherwise
  4479. * use default binary.
  4480. * Mission mode using same binary name as before,
  4481. * if seprate binary is not there, fall back to default.
  4482. */
  4483. if (plat_priv->driver_mode == CNSS_MISSION) {
  4484. cnss_pci_add_fw_prefix_name(pci_priv,
  4485. plat_priv->firmware_name,
  4486. FW_V2_FILE_NAME);
  4487. cnss_pci_add_fw_prefix_name(pci_priv,
  4488. plat_priv->fw_fallback_name,
  4489. FW_V2_FILE_NAME);
  4490. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4491. cnss_pci_add_fw_prefix_name(pci_priv,
  4492. plat_priv->firmware_name,
  4493. FW_V2_FTM_FILE_NAME);
  4494. cnss_pci_add_fw_prefix_name(pci_priv,
  4495. plat_priv->fw_fallback_name,
  4496. FW_V2_FILE_NAME);
  4497. } else {
  4498. /*
  4499. * Since during cold boot calibration phase,
  4500. * wlan driver has not registered, so default
  4501. * fw binary will be used.
  4502. */
  4503. cnss_pci_add_fw_prefix_name(pci_priv,
  4504. plat_priv->firmware_name,
  4505. FW_V2_FILE_NAME);
  4506. snprintf(plat_priv->fw_fallback_name,
  4507. MAX_FIRMWARE_NAME_LEN,
  4508. FW_V2_FILE_NAME);
  4509. }
  4510. break;
  4511. default:
  4512. cnss_pci_add_fw_prefix_name(pci_priv,
  4513. plat_priv->firmware_name,
  4514. DEFAULT_FW_FILE_NAME);
  4515. snprintf(plat_priv->fw_fallback_name,
  4516. MAX_FIRMWARE_NAME_LEN,
  4517. DEFAULT_FW_FILE_NAME);
  4518. break;
  4519. }
  4520. break;
  4521. default:
  4522. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4523. DEFAULT_FW_FILE_NAME);
  4524. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4525. DEFAULT_FW_FILE_NAME);
  4526. break;
  4527. }
  4528. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4529. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4530. return 0;
  4531. }
  4532. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4533. {
  4534. switch (status) {
  4535. case MHI_CB_IDLE:
  4536. return "IDLE";
  4537. case MHI_CB_EE_RDDM:
  4538. return "RDDM";
  4539. case MHI_CB_SYS_ERROR:
  4540. return "SYS_ERROR";
  4541. case MHI_CB_FATAL_ERROR:
  4542. return "FATAL_ERROR";
  4543. case MHI_CB_EE_MISSION_MODE:
  4544. return "MISSION_MODE";
  4545. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4546. case MHI_CB_FALLBACK_IMG:
  4547. return "FW_FALLBACK";
  4548. #endif
  4549. default:
  4550. return "UNKNOWN";
  4551. }
  4552. };
  4553. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4554. {
  4555. struct cnss_pci_data *pci_priv =
  4556. from_timer(pci_priv, t, dev_rddm_timer);
  4557. enum mhi_ee_type mhi_ee;
  4558. if (!pci_priv)
  4559. return;
  4560. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4561. if (!cnss_pci_assert_host_sol(pci_priv))
  4562. return;
  4563. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4564. if (mhi_ee == MHI_EE_PBL)
  4565. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4566. if (mhi_ee == MHI_EE_RDDM) {
  4567. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4568. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4569. CNSS_REASON_RDDM);
  4570. } else {
  4571. cnss_mhi_debug_reg_dump(pci_priv);
  4572. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4573. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4574. CNSS_REASON_TIMEOUT);
  4575. }
  4576. }
  4577. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4578. {
  4579. struct cnss_pci_data *pci_priv =
  4580. from_timer(pci_priv, t, boot_debug_timer);
  4581. if (!pci_priv)
  4582. return;
  4583. if (cnss_pci_check_link_status(pci_priv))
  4584. return;
  4585. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4586. return;
  4587. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4588. return;
  4589. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4590. return;
  4591. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4592. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4593. cnss_mhi_debug_reg_dump(pci_priv);
  4594. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4595. cnss_pci_dump_bl_sram_mem(pci_priv);
  4596. mod_timer(&pci_priv->boot_debug_timer,
  4597. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4598. }
  4599. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4600. {
  4601. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4602. cnss_ignore_qmi_failure(true);
  4603. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4604. del_timer(&plat_priv->fw_boot_timer);
  4605. mod_timer(&pci_priv->dev_rddm_timer,
  4606. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4607. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4608. return 0;
  4609. }
  4610. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4611. {
  4612. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4613. }
  4614. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4615. enum mhi_callback reason)
  4616. {
  4617. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4618. struct cnss_plat_data *plat_priv;
  4619. enum cnss_recovery_reason cnss_reason;
  4620. if (!pci_priv) {
  4621. cnss_pr_err("pci_priv is NULL");
  4622. return;
  4623. }
  4624. plat_priv = pci_priv->plat_priv;
  4625. if (reason != MHI_CB_IDLE)
  4626. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4627. cnss_mhi_notify_status_to_str(reason), reason);
  4628. switch (reason) {
  4629. case MHI_CB_IDLE:
  4630. case MHI_CB_EE_MISSION_MODE:
  4631. return;
  4632. case MHI_CB_FATAL_ERROR:
  4633. cnss_ignore_qmi_failure(true);
  4634. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4635. del_timer(&plat_priv->fw_boot_timer);
  4636. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4637. cnss_reason = CNSS_REASON_DEFAULT;
  4638. break;
  4639. case MHI_CB_SYS_ERROR:
  4640. cnss_pci_handle_mhi_sys_err(pci_priv);
  4641. return;
  4642. case MHI_CB_EE_RDDM:
  4643. cnss_ignore_qmi_failure(true);
  4644. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4645. del_timer(&plat_priv->fw_boot_timer);
  4646. del_timer(&pci_priv->dev_rddm_timer);
  4647. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4648. cnss_reason = CNSS_REASON_RDDM;
  4649. break;
  4650. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4651. case MHI_CB_FALLBACK_IMG:
  4652. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4653. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4654. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4655. plat_priv->use_fw_path_with_prefix = false;
  4656. cnss_pci_update_fw_name(pci_priv);
  4657. }
  4658. return;
  4659. #endif
  4660. default:
  4661. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4662. return;
  4663. }
  4664. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4665. }
  4666. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4667. {
  4668. int ret, num_vectors, i;
  4669. u32 user_base_data, base_vector;
  4670. int *irq;
  4671. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4672. MHI_MSI_NAME, &num_vectors,
  4673. &user_base_data, &base_vector);
  4674. if (ret)
  4675. return ret;
  4676. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4677. num_vectors, base_vector);
  4678. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4679. if (!irq)
  4680. return -ENOMEM;
  4681. for (i = 0; i < num_vectors; i++)
  4682. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4683. base_vector + i);
  4684. pci_priv->mhi_ctrl->irq = irq;
  4685. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4686. return 0;
  4687. }
  4688. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4689. struct mhi_link_info *link_info)
  4690. {
  4691. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4692. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4693. int ret = 0;
  4694. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4695. link_info->target_link_speed,
  4696. link_info->target_link_width);
  4697. /* It has to set target link speed here before setting link bandwidth
  4698. * when device requests link speed change. This can avoid setting link
  4699. * bandwidth getting rejected if requested link speed is higher than
  4700. * current one.
  4701. */
  4702. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4703. link_info->target_link_speed);
  4704. if (ret)
  4705. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4706. link_info->target_link_speed, ret);
  4707. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4708. link_info->target_link_speed,
  4709. link_info->target_link_width);
  4710. if (ret) {
  4711. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4712. return ret;
  4713. }
  4714. pci_priv->def_link_speed = link_info->target_link_speed;
  4715. pci_priv->def_link_width = link_info->target_link_width;
  4716. return 0;
  4717. }
  4718. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4719. void __iomem *addr, u32 *out)
  4720. {
  4721. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4722. u32 tmp = readl_relaxed(addr);
  4723. /* Unexpected value, query the link status */
  4724. if (PCI_INVALID_READ(tmp) &&
  4725. cnss_pci_check_link_status(pci_priv))
  4726. return -EIO;
  4727. *out = tmp;
  4728. return 0;
  4729. }
  4730. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4731. void __iomem *addr, u32 val)
  4732. {
  4733. writel_relaxed(val, addr);
  4734. }
  4735. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4736. struct mhi_controller *mhi_ctrl)
  4737. {
  4738. int ret = 0;
  4739. ret = mhi_get_soc_info(mhi_ctrl);
  4740. if (ret)
  4741. goto exit;
  4742. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4743. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4744. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4745. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4746. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4747. plat_priv->device_version.family_number,
  4748. plat_priv->device_version.device_number,
  4749. plat_priv->device_version.major_version,
  4750. plat_priv->device_version.minor_version);
  4751. /* Only keep lower 4 bits as real device major version */
  4752. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4753. exit:
  4754. return ret;
  4755. }
  4756. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4757. {
  4758. int ret = 0;
  4759. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4760. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4761. struct mhi_controller *mhi_ctrl;
  4762. phys_addr_t bar_start;
  4763. const struct mhi_controller_config *cnss_mhi_config =
  4764. &cnss_mhi_config_default;
  4765. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4766. return 0;
  4767. mhi_ctrl = mhi_alloc_controller();
  4768. if (!mhi_ctrl) {
  4769. cnss_pr_err("Invalid MHI controller context\n");
  4770. return -EINVAL;
  4771. }
  4772. pci_priv->mhi_ctrl = mhi_ctrl;
  4773. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4774. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4775. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4776. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4777. #endif
  4778. mhi_ctrl->regs = pci_priv->bar;
  4779. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4780. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4781. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4782. &bar_start, mhi_ctrl->reg_len);
  4783. ret = cnss_pci_get_mhi_msi(pci_priv);
  4784. if (ret) {
  4785. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4786. goto free_mhi_ctrl;
  4787. }
  4788. if (pci_priv->smmu_s1_enable) {
  4789. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4790. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4791. pci_priv->smmu_iova_len;
  4792. } else {
  4793. mhi_ctrl->iova_start = 0;
  4794. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4795. }
  4796. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4797. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4798. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4799. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4800. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4801. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4802. if (!mhi_ctrl->rddm_size)
  4803. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4804. mhi_ctrl->sbl_size = SZ_512K;
  4805. mhi_ctrl->seg_len = SZ_512K;
  4806. mhi_ctrl->fbc_download = true;
  4807. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4808. if (ret)
  4809. goto free_mhi_irq;
  4810. /* Satellite config only supported on KIWI V2 and later chipset */
  4811. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4812. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4813. plat_priv->device_version.major_version == 1))
  4814. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4815. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4816. if (ret) {
  4817. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4818. goto free_mhi_irq;
  4819. }
  4820. /* MHI satellite driver only needs to connect when DRV is supported */
  4821. if (cnss_pci_is_drv_supported(pci_priv))
  4822. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4823. /* BW scale CB needs to be set after registering MHI per requirement */
  4824. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4825. ret = cnss_pci_update_fw_name(pci_priv);
  4826. if (ret)
  4827. goto unreg_mhi;
  4828. return 0;
  4829. unreg_mhi:
  4830. mhi_unregister_controller(mhi_ctrl);
  4831. free_mhi_irq:
  4832. kfree(mhi_ctrl->irq);
  4833. free_mhi_ctrl:
  4834. mhi_free_controller(mhi_ctrl);
  4835. return ret;
  4836. }
  4837. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4838. {
  4839. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4840. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4841. return;
  4842. mhi_unregister_controller(mhi_ctrl);
  4843. kfree(mhi_ctrl->irq);
  4844. mhi_free_controller(mhi_ctrl);
  4845. }
  4846. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4847. {
  4848. switch (pci_priv->device_id) {
  4849. case QCA6390_DEVICE_ID:
  4850. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4851. pci_priv->wcss_reg = wcss_reg_access_seq;
  4852. pci_priv->pcie_reg = pcie_reg_access_seq;
  4853. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4854. pci_priv->syspm_reg = syspm_reg_access_seq;
  4855. /* Configure WDOG register with specific value so that we can
  4856. * know if HW is in the process of WDOG reset recovery or not
  4857. * when reading the registers.
  4858. */
  4859. cnss_pci_reg_write
  4860. (pci_priv,
  4861. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4862. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4863. break;
  4864. case QCA6490_DEVICE_ID:
  4865. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4866. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4867. break;
  4868. default:
  4869. return;
  4870. }
  4871. }
  4872. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4873. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4874. {
  4875. return 0;
  4876. }
  4877. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4878. {
  4879. struct cnss_pci_data *pci_priv = data;
  4880. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4881. enum rpm_status status;
  4882. struct device *dev;
  4883. pci_priv->wake_counter++;
  4884. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4885. pci_priv->wake_irq, pci_priv->wake_counter);
  4886. /* Make sure abort current suspend */
  4887. cnss_pm_stay_awake(plat_priv);
  4888. cnss_pm_relax(plat_priv);
  4889. /* Above two pm* API calls will abort system suspend only when
  4890. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4891. * calling pm_system_wakeup() is just to guarantee system suspend
  4892. * can be aborted if it is not initiated in any case.
  4893. */
  4894. pm_system_wakeup();
  4895. dev = &pci_priv->pci_dev->dev;
  4896. status = dev->power.runtime_status;
  4897. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4898. cnss_pci_get_auto_suspended(pci_priv)) ||
  4899. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4900. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4901. cnss_pci_pm_request_resume(pci_priv);
  4902. }
  4903. return IRQ_HANDLED;
  4904. }
  4905. /**
  4906. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4907. * @pci_priv: driver PCI bus context pointer
  4908. *
  4909. * This function initializes WLAN PCI wake GPIO and corresponding
  4910. * interrupt. It should be used in non-MSM platforms whose PCIe
  4911. * root complex driver doesn't handle the GPIO.
  4912. *
  4913. * Return: 0 for success or skip, negative value for error
  4914. */
  4915. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4916. {
  4917. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4918. struct device *dev = &plat_priv->plat_dev->dev;
  4919. int ret = 0;
  4920. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4921. "wlan-pci-wake-gpio", 0);
  4922. if (pci_priv->wake_gpio < 0)
  4923. goto out;
  4924. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4925. pci_priv->wake_gpio);
  4926. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4927. if (ret) {
  4928. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4929. ret);
  4930. goto out;
  4931. }
  4932. gpio_direction_input(pci_priv->wake_gpio);
  4933. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4934. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4935. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4936. if (ret) {
  4937. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4938. goto free_gpio;
  4939. }
  4940. ret = enable_irq_wake(pci_priv->wake_irq);
  4941. if (ret) {
  4942. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4943. goto free_irq;
  4944. }
  4945. return 0;
  4946. free_irq:
  4947. free_irq(pci_priv->wake_irq, pci_priv);
  4948. free_gpio:
  4949. gpio_free(pci_priv->wake_gpio);
  4950. out:
  4951. return ret;
  4952. }
  4953. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4954. {
  4955. if (pci_priv->wake_gpio < 0)
  4956. return;
  4957. disable_irq_wake(pci_priv->wake_irq);
  4958. free_irq(pci_priv->wake_irq, pci_priv);
  4959. gpio_free(pci_priv->wake_gpio);
  4960. }
  4961. #endif
  4962. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4963. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4964. * has to take care everything device driver needed which is currently done
  4965. * from pci_dev_pm_ops.
  4966. */
  4967. static struct dev_pm_domain cnss_pm_domain = {
  4968. .ops = {
  4969. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4970. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4971. cnss_pci_resume_noirq)
  4972. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4973. cnss_pci_runtime_resume,
  4974. cnss_pci_runtime_idle)
  4975. }
  4976. };
  4977. static int cnss_pci_get_dev_cfg_node(struct cnss_plat_data *plat_priv)
  4978. {
  4979. struct device_node *child;
  4980. u32 id, i;
  4981. int id_n, ret;
  4982. if (plat_priv->dt_type != CNSS_DTT_MULTIEXCHG)
  4983. return 0;
  4984. if (!plat_priv->device_id) {
  4985. cnss_pr_err("Invalid device id\n");
  4986. return -EINVAL;
  4987. }
  4988. for_each_available_child_of_node(plat_priv->plat_dev->dev.of_node,
  4989. child) {
  4990. if (strcmp(child->name, "chip_cfg"))
  4991. continue;
  4992. id_n = of_property_count_u32_elems(child, "supported-ids");
  4993. if (id_n <= 0) {
  4994. cnss_pr_err("Device id is NOT set\n");
  4995. return -EINVAL;
  4996. }
  4997. for (i = 0; i < id_n; i++) {
  4998. ret = of_property_read_u32_index(child,
  4999. "supported-ids",
  5000. i, &id);
  5001. if (ret) {
  5002. cnss_pr_err("Failed to read supported ids\n");
  5003. return -EINVAL;
  5004. }
  5005. if (id == plat_priv->device_id) {
  5006. plat_priv->dev_node = child;
  5007. cnss_pr_dbg("got node[%s@%d] for device[0x%x]\n",
  5008. child->name, i, id);
  5009. return 0;
  5010. }
  5011. }
  5012. }
  5013. return -EINVAL;
  5014. }
  5015. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  5016. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5017. {
  5018. bool suspend_pwroff;
  5019. switch (pci_dev->device) {
  5020. case QCA6390_DEVICE_ID:
  5021. case QCA6490_DEVICE_ID:
  5022. suspend_pwroff = false;
  5023. break;
  5024. default:
  5025. suspend_pwroff = true;
  5026. }
  5027. return suspend_pwroff;
  5028. }
  5029. #else
  5030. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5031. {
  5032. return true;
  5033. }
  5034. #endif
  5035. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  5036. {
  5037. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5038. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5039. int ret = 0;
  5040. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  5041. if (suspend_pwroff) {
  5042. ret = cnss_suspend_pci_link(pci_priv);
  5043. if (ret)
  5044. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  5045. ret);
  5046. cnss_power_off_device(plat_priv);
  5047. } else {
  5048. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  5049. pci_dev->device);
  5050. }
  5051. }
  5052. static int cnss_pci_probe(struct pci_dev *pci_dev,
  5053. const struct pci_device_id *id)
  5054. {
  5055. int ret = 0;
  5056. struct cnss_pci_data *pci_priv;
  5057. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5058. struct device *dev = &pci_dev->dev;
  5059. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  5060. id->vendor, pci_dev->device);
  5061. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  5062. if (!pci_priv) {
  5063. ret = -ENOMEM;
  5064. goto out;
  5065. }
  5066. pci_priv->pci_link_state = PCI_LINK_UP;
  5067. pci_priv->plat_priv = plat_priv;
  5068. pci_priv->pci_dev = pci_dev;
  5069. pci_priv->pci_device_id = id;
  5070. pci_priv->device_id = pci_dev->device;
  5071. cnss_set_pci_priv(pci_dev, pci_priv);
  5072. plat_priv->device_id = pci_dev->device;
  5073. plat_priv->bus_priv = pci_priv;
  5074. mutex_init(&pci_priv->bus_lock);
  5075. if (plat_priv->use_pm_domain)
  5076. dev->pm_domain = &cnss_pm_domain;
  5077. ret = cnss_pci_get_dev_cfg_node(plat_priv);
  5078. if (ret) {
  5079. cnss_pr_err("Failed to get device cfg node, err = %d\n", ret);
  5080. goto reset_ctx;
  5081. }
  5082. ret = cnss_dev_specific_power_on(plat_priv);
  5083. if (ret)
  5084. goto reset_ctx;
  5085. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5086. ret = cnss_register_subsys(plat_priv);
  5087. if (ret)
  5088. goto reset_ctx;
  5089. ret = cnss_register_ramdump(plat_priv);
  5090. if (ret)
  5091. goto unregister_subsys;
  5092. ret = cnss_pci_init_smmu(pci_priv);
  5093. if (ret)
  5094. goto unregister_ramdump;
  5095. ret = cnss_reg_pci_event(pci_priv);
  5096. if (ret) {
  5097. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5098. goto deinit_smmu;
  5099. }
  5100. ret = cnss_pci_enable_bus(pci_priv);
  5101. if (ret)
  5102. goto dereg_pci_event;
  5103. ret = cnss_pci_enable_msi(pci_priv);
  5104. if (ret)
  5105. goto disable_bus;
  5106. ret = cnss_pci_register_mhi(pci_priv);
  5107. if (ret)
  5108. goto disable_msi;
  5109. switch (pci_dev->device) {
  5110. case QCA6174_DEVICE_ID:
  5111. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5112. &pci_priv->revision_id);
  5113. break;
  5114. case QCA6290_DEVICE_ID:
  5115. case QCA6390_DEVICE_ID:
  5116. case QCA6490_DEVICE_ID:
  5117. case KIWI_DEVICE_ID:
  5118. case MANGO_DEVICE_ID:
  5119. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5120. timer_setup(&pci_priv->dev_rddm_timer,
  5121. cnss_dev_rddm_timeout_hdlr, 0);
  5122. timer_setup(&pci_priv->boot_debug_timer,
  5123. cnss_boot_debug_timeout_hdlr, 0);
  5124. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5125. cnss_pci_time_sync_work_hdlr);
  5126. cnss_pci_get_link_status(pci_priv);
  5127. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5128. cnss_pci_wake_gpio_init(pci_priv);
  5129. break;
  5130. default:
  5131. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5132. pci_dev->device);
  5133. ret = -ENODEV;
  5134. goto unreg_mhi;
  5135. }
  5136. cnss_pci_config_regs(pci_priv);
  5137. if (EMULATION_HW)
  5138. goto out;
  5139. cnss_pci_suspend_pwroff(pci_dev);
  5140. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5141. return 0;
  5142. unreg_mhi:
  5143. cnss_pci_unregister_mhi(pci_priv);
  5144. disable_msi:
  5145. cnss_pci_disable_msi(pci_priv);
  5146. disable_bus:
  5147. cnss_pci_disable_bus(pci_priv);
  5148. dereg_pci_event:
  5149. cnss_dereg_pci_event(pci_priv);
  5150. deinit_smmu:
  5151. cnss_pci_deinit_smmu(pci_priv);
  5152. unregister_ramdump:
  5153. cnss_unregister_ramdump(plat_priv);
  5154. unregister_subsys:
  5155. cnss_unregister_subsys(plat_priv);
  5156. reset_ctx:
  5157. plat_priv->bus_priv = NULL;
  5158. out:
  5159. return ret;
  5160. }
  5161. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5162. {
  5163. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5164. struct cnss_plat_data *plat_priv =
  5165. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5166. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5167. cnss_pci_free_m3_mem(pci_priv);
  5168. cnss_pci_free_fw_mem(pci_priv);
  5169. cnss_pci_free_qdss_mem(pci_priv);
  5170. switch (pci_dev->device) {
  5171. case QCA6290_DEVICE_ID:
  5172. case QCA6390_DEVICE_ID:
  5173. case QCA6490_DEVICE_ID:
  5174. case KIWI_DEVICE_ID:
  5175. case MANGO_DEVICE_ID:
  5176. cnss_pci_wake_gpio_deinit(pci_priv);
  5177. del_timer(&pci_priv->boot_debug_timer);
  5178. del_timer(&pci_priv->dev_rddm_timer);
  5179. break;
  5180. default:
  5181. break;
  5182. }
  5183. cnss_pci_unregister_mhi(pci_priv);
  5184. cnss_pci_disable_msi(pci_priv);
  5185. cnss_pci_disable_bus(pci_priv);
  5186. cnss_dereg_pci_event(pci_priv);
  5187. cnss_pci_deinit_smmu(pci_priv);
  5188. if (plat_priv) {
  5189. cnss_unregister_ramdump(plat_priv);
  5190. cnss_unregister_subsys(plat_priv);
  5191. plat_priv->bus_priv = NULL;
  5192. } else {
  5193. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5194. }
  5195. }
  5196. static const struct pci_device_id cnss_pci_id_table[] = {
  5197. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5198. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5199. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5200. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5201. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5202. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5203. { 0 }
  5204. };
  5205. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5206. static const struct dev_pm_ops cnss_pm_ops = {
  5207. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5208. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5209. cnss_pci_resume_noirq)
  5210. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5211. cnss_pci_runtime_idle)
  5212. };
  5213. struct pci_driver cnss_pci_driver = {
  5214. .name = "cnss_pci",
  5215. .id_table = cnss_pci_id_table,
  5216. .probe = cnss_pci_probe,
  5217. .remove = cnss_pci_remove,
  5218. .driver = {
  5219. .pm = &cnss_pm_ops,
  5220. },
  5221. };
  5222. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5223. {
  5224. int ret, retry = 0;
  5225. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5226. * since there may be link issues if it boots up with Gen3 link speed.
  5227. * Device is able to change it later at any time. It will be rejected
  5228. * if requested speed is higher than the one specified in PCIe DT.
  5229. */
  5230. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5231. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5232. PCI_EXP_LNKSTA_CLS_5_0GB);
  5233. if (ret && ret != -EPROBE_DEFER)
  5234. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5235. rc_num, ret);
  5236. }
  5237. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5238. retry:
  5239. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5240. if (ret) {
  5241. if (ret == -EPROBE_DEFER) {
  5242. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5243. goto out;
  5244. }
  5245. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5246. rc_num, ret);
  5247. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5248. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5249. goto retry;
  5250. } else {
  5251. goto out;
  5252. }
  5253. }
  5254. plat_priv->rc_num = rc_num;
  5255. out:
  5256. return ret;
  5257. }
  5258. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5259. {
  5260. struct device *dev = &plat_priv->plat_dev->dev;
  5261. const __be32 *prop;
  5262. int ret = 0, prop_len = 0, rc_count, i;
  5263. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5264. if (!prop || !prop_len) {
  5265. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5266. goto out;
  5267. }
  5268. rc_count = prop_len / sizeof(__be32);
  5269. for (i = 0; i < rc_count; i++) {
  5270. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5271. if (!ret)
  5272. break;
  5273. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5274. goto out;
  5275. }
  5276. ret = pci_register_driver(&cnss_pci_driver);
  5277. if (ret) {
  5278. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5279. ret);
  5280. goto out;
  5281. }
  5282. if (!plat_priv->bus_priv) {
  5283. cnss_pr_err("Failed to probe PCI driver\n");
  5284. ret = -ENODEV;
  5285. goto unreg_pci;
  5286. }
  5287. return 0;
  5288. unreg_pci:
  5289. pci_unregister_driver(&cnss_pci_driver);
  5290. out:
  5291. return ret;
  5292. }
  5293. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5294. {
  5295. pci_unregister_driver(&cnss_pci_driver);
  5296. }