hal_generic_api.h 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. #if defined(WCSS_VERSION) && \
  58. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  59. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  60. static inline void hal_tx_comp_get_status_generic(void *desc,
  61. void *ts1, void *hal)
  62. {
  63. uint8_t rate_stats_valid = 0;
  64. uint32_t rate_stats = 0;
  65. struct hal_tx_completion_status *ts =
  66. (struct hal_tx_completion_status *)ts1;
  67. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  68. TQM_STATUS_NUMBER);
  69. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  70. ACK_FRAME_RSSI);
  71. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  72. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  73. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  74. MSDU_PART_OF_AMSDU);
  75. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  76. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  77. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  78. TRANSMIT_COUNT);
  79. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  80. TX_RATE_STATS);
  81. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  82. TX_RATE_STATS_INFO_VALID, rate_stats);
  83. ts->valid = rate_stats_valid;
  84. if (rate_stats_valid) {
  85. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  86. rate_stats);
  87. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  88. TRANSMIT_PKT_TYPE, rate_stats);
  89. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  90. TRANSMIT_STBC, rate_stats);
  91. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  92. rate_stats);
  93. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  94. rate_stats);
  95. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  96. rate_stats);
  97. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  98. rate_stats);
  99. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  100. rate_stats);
  101. }
  102. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  103. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  104. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  105. TX_RATE_STATS_INFO_TX_RATE_STATS);
  106. }
  107. #else
  108. static inline void hal_tx_comp_get_status_generic(void *desc,
  109. struct hal_tx_completion_status *ts, void *hal)
  110. {
  111. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  112. TQM_STATUS_NUMBER);
  113. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  114. ACK_FRAME_RSSI);
  115. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  116. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  117. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  118. MSDU_PART_OF_AMSDU);
  119. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  120. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  121. }
  122. #endif
  123. /**
  124. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  125. * @desc: Handle to Tx Descriptor
  126. * @paddr: Physical Address
  127. * @pool_id: Return Buffer Manager ID
  128. * @desc_id: Descriptor ID
  129. * @type: 0 - Address points to a MSDU buffer
  130. * 1 - Address points to MSDU extension descriptor
  131. *
  132. * Return: void
  133. */
  134. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  135. dma_addr_t paddr, uint8_t pool_id,
  136. uint32_t desc_id, uint8_t type)
  137. {
  138. /* Set buffer_addr_info.buffer_addr_31_0 */
  139. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  140. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  141. /* Set buffer_addr_info.buffer_addr_39_32 */
  142. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  143. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  144. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (((uint64_t) paddr) >> 32));
  146. /* Set buffer_addr_info.return_buffer_manager = pool id */
  147. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  148. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  149. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  150. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  151. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  152. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  153. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  154. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  155. /* Set Buffer or Ext Descriptor Type */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  157. BUF_OR_EXT_DESC_TYPE) |=
  158. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  159. }
  160. #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX)
  161. /**
  162. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  163. * tlv_tag: Taf of the TLVs
  164. * rx_tlv: the pointer to the TLVs
  165. * @ppdu_info: pointer to ppdu_info
  166. *
  167. * Return: true if the tlv is handled, false if not
  168. */
  169. static inline bool
  170. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  171. struct hal_rx_ppdu_info *ppdu_info)
  172. {
  173. uint32_t value;
  174. switch (tlv_tag) {
  175. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  176. {
  177. uint8_t *he_sig_a_mu_ul_info =
  178. (uint8_t *)rx_tlv +
  179. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  180. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  181. ppdu_info->rx_status.he_flags = 1;
  182. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  183. FORMAT_INDICATION);
  184. if (value == 0) {
  185. ppdu_info->rx_status.he_data1 =
  186. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  187. } else {
  188. ppdu_info->rx_status.he_data1 =
  189. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  190. }
  191. /* data1 */
  192. ppdu_info->rx_status.he_data1 |=
  193. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  194. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  195. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  196. /* data2 */
  197. ppdu_info->rx_status.he_data2 |=
  198. QDF_MON_STATUS_TXOP_KNOWN;
  199. /*data3*/
  200. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  201. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  202. ppdu_info->rx_status.he_data3 = value;
  203. /* 1 for UL and 0 for DL */
  204. value = 1;
  205. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  206. ppdu_info->rx_status.he_data3 |= value;
  207. /*data4*/
  208. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  209. SPATIAL_REUSE);
  210. ppdu_info->rx_status.he_data4 = value;
  211. /*data5*/
  212. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  213. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  214. ppdu_info->rx_status.he_data5 = value;
  215. ppdu_info->rx_status.bw = value;
  216. /*data6*/
  217. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  218. TXOP_DURATION);
  219. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  220. ppdu_info->rx_status.he_data6 |= value;
  221. return true;
  222. }
  223. default:
  224. return false;
  225. }
  226. }
  227. #else
  228. static inline bool
  229. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  230. struct hal_rx_ppdu_info *ppdu_info)
  231. {
  232. return false;
  233. }
  234. #endif /* CONFIG_MCL && QCA_WIFI_QCA6290_11AX */
  235. #if defined(RX_PPDU_END_USER_STATS_1_OFDMA_INFO_VALID_OFFSET)
  236. static inline void
  237. hal_rx_handle_ofdma_info(
  238. void *rx_tlv,
  239. struct mon_rx_user_status *mon_rx_user_status)
  240. {
  241. mon_rx_user_status->ofdma_info_valid =
  242. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  243. OFDMA_INFO_VALID);
  244. mon_rx_user_status->dl_ofdma_ru_start_index =
  245. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  246. DL_OFDMA_RU_START_INDEX);
  247. mon_rx_user_status->dl_ofdma_ru_width =
  248. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  249. DL_OFDMA_RU_WIDTH);
  250. }
  251. #else
  252. static inline void
  253. hal_rx_handle_ofdma_info(void *rx_tlv,
  254. struct mon_rx_user_status *mon_rx_user_status)
  255. {
  256. }
  257. #endif
  258. /**
  259. * hal_rx_status_get_tlv_info() - process receive info TLV
  260. * @rx_tlv_hdr: pointer to TLV header
  261. * @ppdu_info: pointer to ppdu_info
  262. *
  263. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  264. */
  265. static inline uint32_t
  266. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  267. void *halsoc)
  268. {
  269. struct hal_soc *hal = (struct hal_soc *)halsoc;
  270. uint32_t tlv_tag, user_id, tlv_len, value;
  271. uint8_t group_id = 0;
  272. uint8_t he_dcm = 0;
  273. uint8_t he_stbc = 0;
  274. uint16_t he_gi = 0;
  275. uint16_t he_ltf = 0;
  276. void *rx_tlv;
  277. bool unhandled = false;
  278. struct mon_rx_user_status *mon_rx_user_status;
  279. struct hal_rx_ppdu_info *ppdu_info =
  280. (struct hal_rx_ppdu_info *)ppduinfo;
  281. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  282. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  283. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  284. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  285. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  286. rx_tlv, tlv_len);
  287. switch (tlv_tag) {
  288. case WIFIRX_PPDU_START_E:
  289. ppdu_info->com_info.ppdu_id =
  290. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  291. PHY_PPDU_ID);
  292. /* channel number is set in PHY meta data */
  293. ppdu_info->rx_status.chan_num =
  294. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  295. SW_PHY_META_DATA);
  296. ppdu_info->com_info.ppdu_timestamp =
  297. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  298. PPDU_START_TIMESTAMP);
  299. ppdu_info->rx_status.ppdu_timestamp =
  300. ppdu_info->com_info.ppdu_timestamp;
  301. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  302. break;
  303. case WIFIRX_PPDU_START_USER_INFO_E:
  304. break;
  305. case WIFIRX_PPDU_END_E:
  306. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  307. "[%s][%d] ppdu_end_e len=%d",
  308. __func__, __LINE__, tlv_len);
  309. /* This is followed by sub-TLVs of PPDU_END */
  310. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  311. break;
  312. case WIFIRXPCU_PPDU_END_INFO_E:
  313. ppdu_info->rx_status.tsft =
  314. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  315. WB_TIMESTAMP_UPPER_32);
  316. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  317. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  318. WB_TIMESTAMP_LOWER_32);
  319. ppdu_info->rx_status.duration =
  320. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  321. RX_PPDU_DURATION);
  322. break;
  323. case WIFIRX_PPDU_END_USER_STATS_E:
  324. {
  325. unsigned long tid = 0;
  326. uint16_t seq = 0;
  327. ppdu_info->rx_status.ast_index =
  328. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  329. AST_INDEX);
  330. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  331. RECEIVED_QOS_DATA_TID_BITMAP);
  332. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  333. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  334. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  335. ppdu_info->rx_status.tcp_msdu_count =
  336. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  337. TCP_MSDU_COUNT) +
  338. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  339. TCP_ACK_MSDU_COUNT);
  340. ppdu_info->rx_status.udp_msdu_count =
  341. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  342. UDP_MSDU_COUNT);
  343. ppdu_info->rx_status.other_msdu_count =
  344. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  345. OTHER_MSDU_COUNT);
  346. ppdu_info->rx_status.frame_control_info_valid =
  347. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  348. FRAME_CONTROL_INFO_VALID);
  349. if (ppdu_info->rx_status.frame_control_info_valid)
  350. ppdu_info->rx_status.frame_control =
  351. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  352. FRAME_CONTROL_FIELD);
  353. ppdu_info->rx_status.data_sequence_control_info_valid =
  354. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  355. DATA_SEQUENCE_CONTROL_INFO_VALID);
  356. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  357. FIRST_DATA_SEQ_CTRL);
  358. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  359. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  360. ppdu_info->rx_status.preamble_type =
  361. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  362. HT_CONTROL_FIELD_PKT_TYPE);
  363. switch (ppdu_info->rx_status.preamble_type) {
  364. case HAL_RX_PKT_TYPE_11N:
  365. ppdu_info->rx_status.ht_flags = 1;
  366. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  367. break;
  368. case HAL_RX_PKT_TYPE_11AC:
  369. ppdu_info->rx_status.vht_flags = 1;
  370. break;
  371. case HAL_RX_PKT_TYPE_11AX:
  372. ppdu_info->rx_status.he_flags = 1;
  373. break;
  374. default:
  375. break;
  376. }
  377. mon_rx_user_status = &ppdu_info->rx_user_status[user_id];
  378. mon_rx_user_status->mcs =
  379. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  380. MCS);
  381. mon_rx_user_status->nss =
  382. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1,
  383. NSS);
  384. hal_rx_handle_ofdma_info(rx_tlv, mon_rx_user_status);
  385. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  386. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  387. MPDU_CNT_FCS_OK);
  388. ppdu_info->com_info.mpdu_cnt_fcs_err =
  389. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  390. MPDU_CNT_FCS_ERR);
  391. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  392. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  393. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  394. else
  395. ppdu_info->rx_status.rs_flags &=
  396. (~IEEE80211_AMPDU_FLAG);
  397. break;
  398. }
  399. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  400. break;
  401. case WIFIRX_PPDU_END_STATUS_DONE_E:
  402. return HAL_TLV_STATUS_PPDU_DONE;
  403. case WIFIDUMMY_E:
  404. return HAL_TLV_STATUS_BUF_DONE;
  405. case WIFIPHYRX_HT_SIG_E:
  406. {
  407. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  408. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  409. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  410. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  411. FEC_CODING);
  412. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  413. 1 : 0;
  414. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  415. HT_SIG_INFO_0, MCS);
  416. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  417. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  418. HT_SIG_INFO_0, CBW);
  419. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  420. HT_SIG_INFO_1, SHORT_GI);
  421. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  422. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  423. HT_SIG_SU_NSS_SHIFT) + 1;
  424. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  425. break;
  426. }
  427. case WIFIPHYRX_L_SIG_B_E:
  428. {
  429. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  430. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  431. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  432. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  433. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  434. switch (value) {
  435. case 1:
  436. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  437. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  438. break;
  439. case 2:
  440. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  441. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  442. break;
  443. case 3:
  444. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  445. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  446. break;
  447. case 4:
  448. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  449. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  450. break;
  451. case 5:
  452. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  453. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  454. break;
  455. case 6:
  456. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  457. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  458. break;
  459. case 7:
  460. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  461. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  462. break;
  463. default:
  464. break;
  465. }
  466. ppdu_info->rx_status.cck_flag = 1;
  467. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  468. break;
  469. }
  470. case WIFIPHYRX_L_SIG_A_E:
  471. {
  472. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  473. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  474. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  475. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  476. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  477. switch (value) {
  478. case 8:
  479. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  480. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  481. break;
  482. case 9:
  483. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  484. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  485. break;
  486. case 10:
  487. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  488. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  489. break;
  490. case 11:
  491. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  492. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  493. break;
  494. case 12:
  495. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  496. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  497. break;
  498. case 13:
  499. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  500. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  501. break;
  502. case 14:
  503. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  504. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  505. break;
  506. case 15:
  507. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  508. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  509. break;
  510. default:
  511. break;
  512. }
  513. ppdu_info->rx_status.ofdm_flag = 1;
  514. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  515. break;
  516. }
  517. case WIFIPHYRX_VHT_SIG_A_E:
  518. {
  519. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  520. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  521. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  522. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  523. SU_MU_CODING);
  524. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  525. 1 : 0;
  526. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  527. ppdu_info->rx_status.vht_flag_values5 = group_id;
  528. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  529. VHT_SIG_A_INFO_1, MCS);
  530. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  531. VHT_SIG_A_INFO_1, GI_SETTING);
  532. switch (hal->target_type) {
  533. case TARGET_TYPE_QCA8074:
  534. case TARGET_TYPE_QCA8074V2:
  535. case TARGET_TYPE_QCA6018:
  536. ppdu_info->rx_status.is_stbc =
  537. HAL_RX_GET(vht_sig_a_info,
  538. VHT_SIG_A_INFO_0, STBC);
  539. value = HAL_RX_GET(vht_sig_a_info,
  540. VHT_SIG_A_INFO_0, N_STS);
  541. if (ppdu_info->rx_status.is_stbc && (value > 0))
  542. value = ((value + 1) >> 1) - 1;
  543. ppdu_info->rx_status.nss =
  544. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  545. break;
  546. case TARGET_TYPE_QCA6290:
  547. #if !defined(QCA_WIFI_QCA6290_11AX)
  548. ppdu_info->rx_status.is_stbc =
  549. HAL_RX_GET(vht_sig_a_info,
  550. VHT_SIG_A_INFO_0, STBC);
  551. value = HAL_RX_GET(vht_sig_a_info,
  552. VHT_SIG_A_INFO_0, N_STS);
  553. if (ppdu_info->rx_status.is_stbc && (value > 0))
  554. value = ((value + 1) >> 1) - 1;
  555. ppdu_info->rx_status.nss =
  556. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  557. #else
  558. ppdu_info->rx_status.nss = 0;
  559. #endif
  560. break;
  561. #ifdef QCA_WIFI_QCA6390
  562. case TARGET_TYPE_QCA6390:
  563. ppdu_info->rx_status.nss = 0;
  564. break;
  565. #endif
  566. default:
  567. break;
  568. }
  569. ppdu_info->rx_status.vht_flag_values3[0] =
  570. (((ppdu_info->rx_status.mcs) << 4)
  571. | ppdu_info->rx_status.nss);
  572. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  573. VHT_SIG_A_INFO_0, BANDWIDTH);
  574. ppdu_info->rx_status.vht_flag_values2 =
  575. ppdu_info->rx_status.bw;
  576. ppdu_info->rx_status.vht_flag_values4 =
  577. HAL_RX_GET(vht_sig_a_info,
  578. VHT_SIG_A_INFO_1, SU_MU_CODING);
  579. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  580. VHT_SIG_A_INFO_1, BEAMFORMED);
  581. if (group_id == 0 || group_id == 63)
  582. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  583. else
  584. ppdu_info->rx_status.reception_type =
  585. HAL_RX_TYPE_MU_MIMO;
  586. break;
  587. }
  588. case WIFIPHYRX_HE_SIG_A_SU_E:
  589. {
  590. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  591. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  592. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  593. ppdu_info->rx_status.he_flags = 1;
  594. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  595. FORMAT_INDICATION);
  596. if (value == 0) {
  597. ppdu_info->rx_status.he_data1 =
  598. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  599. } else {
  600. ppdu_info->rx_status.he_data1 =
  601. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  602. }
  603. /* data1 */
  604. ppdu_info->rx_status.he_data1 |=
  605. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  606. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  607. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  608. QDF_MON_STATUS_HE_MCS_KNOWN |
  609. QDF_MON_STATUS_HE_DCM_KNOWN |
  610. QDF_MON_STATUS_HE_CODING_KNOWN |
  611. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  612. QDF_MON_STATUS_HE_STBC_KNOWN |
  613. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  614. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  615. /* data2 */
  616. ppdu_info->rx_status.he_data2 =
  617. QDF_MON_STATUS_HE_GI_KNOWN;
  618. ppdu_info->rx_status.he_data2 |=
  619. QDF_MON_STATUS_TXBF_KNOWN |
  620. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  621. QDF_MON_STATUS_TXOP_KNOWN |
  622. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  623. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  624. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  625. /* data3 */
  626. value = HAL_RX_GET(he_sig_a_su_info,
  627. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  628. ppdu_info->rx_status.he_data3 = value;
  629. value = HAL_RX_GET(he_sig_a_su_info,
  630. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  631. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  632. ppdu_info->rx_status.he_data3 |= value;
  633. value = HAL_RX_GET(he_sig_a_su_info,
  634. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  635. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  636. ppdu_info->rx_status.he_data3 |= value;
  637. value = HAL_RX_GET(he_sig_a_su_info,
  638. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  639. ppdu_info->rx_status.mcs = value;
  640. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  641. ppdu_info->rx_status.he_data3 |= value;
  642. value = HAL_RX_GET(he_sig_a_su_info,
  643. HE_SIG_A_SU_INFO_0, DCM);
  644. he_dcm = value;
  645. value = value << QDF_MON_STATUS_DCM_SHIFT;
  646. ppdu_info->rx_status.he_data3 |= value;
  647. value = HAL_RX_GET(he_sig_a_su_info,
  648. HE_SIG_A_SU_INFO_1, CODING);
  649. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  650. 1 : 0;
  651. value = value << QDF_MON_STATUS_CODING_SHIFT;
  652. ppdu_info->rx_status.he_data3 |= value;
  653. value = HAL_RX_GET(he_sig_a_su_info,
  654. HE_SIG_A_SU_INFO_1,
  655. LDPC_EXTRA_SYMBOL);
  656. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  657. ppdu_info->rx_status.he_data3 |= value;
  658. value = HAL_RX_GET(he_sig_a_su_info,
  659. HE_SIG_A_SU_INFO_1, STBC);
  660. he_stbc = value;
  661. value = value << QDF_MON_STATUS_STBC_SHIFT;
  662. ppdu_info->rx_status.he_data3 |= value;
  663. /* data4 */
  664. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  665. SPATIAL_REUSE);
  666. ppdu_info->rx_status.he_data4 = value;
  667. /* data5 */
  668. value = HAL_RX_GET(he_sig_a_su_info,
  669. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  670. ppdu_info->rx_status.he_data5 = value;
  671. ppdu_info->rx_status.bw = value;
  672. value = HAL_RX_GET(he_sig_a_su_info,
  673. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  674. switch (value) {
  675. case 0:
  676. he_gi = HE_GI_0_8;
  677. he_ltf = HE_LTF_1_X;
  678. break;
  679. case 1:
  680. he_gi = HE_GI_0_8;
  681. he_ltf = HE_LTF_2_X;
  682. break;
  683. case 2:
  684. he_gi = HE_GI_1_6;
  685. he_ltf = HE_LTF_2_X;
  686. break;
  687. case 3:
  688. if (he_dcm && he_stbc) {
  689. he_gi = HE_GI_0_8;
  690. he_ltf = HE_LTF_4_X;
  691. } else {
  692. he_gi = HE_GI_3_2;
  693. he_ltf = HE_LTF_4_X;
  694. }
  695. break;
  696. }
  697. ppdu_info->rx_status.sgi = he_gi;
  698. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  699. ppdu_info->rx_status.he_data5 |= value;
  700. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  701. ppdu_info->rx_status.ltf_size = he_ltf;
  702. ppdu_info->rx_status.he_data5 |= value;
  703. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  704. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  705. ppdu_info->rx_status.he_data5 |= value;
  706. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  707. PACKET_EXTENSION_A_FACTOR);
  708. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  709. ppdu_info->rx_status.he_data5 |= value;
  710. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  711. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  712. ppdu_info->rx_status.he_data5 |= value;
  713. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  714. PACKET_EXTENSION_PE_DISAMBIGUITY);
  715. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  716. ppdu_info->rx_status.he_data5 |= value;
  717. /* data6 */
  718. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  719. value++;
  720. ppdu_info->rx_status.nss = value;
  721. ppdu_info->rx_status.he_data6 = value;
  722. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  723. DOPPLER_INDICATION);
  724. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  725. ppdu_info->rx_status.he_data6 |= value;
  726. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  727. TXOP_DURATION);
  728. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  729. ppdu_info->rx_status.he_data6 |= value;
  730. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  731. HE_SIG_A_SU_INFO_1, TXBF);
  732. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  733. break;
  734. }
  735. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  736. {
  737. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  738. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  739. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  740. ppdu_info->rx_status.he_mu_flags = 1;
  741. /* HE Flags */
  742. /*data1*/
  743. ppdu_info->rx_status.he_data1 =
  744. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  745. ppdu_info->rx_status.he_data1 |=
  746. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  747. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  748. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  749. QDF_MON_STATUS_HE_STBC_KNOWN |
  750. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  751. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  752. /* data2 */
  753. ppdu_info->rx_status.he_data2 =
  754. QDF_MON_STATUS_HE_GI_KNOWN;
  755. ppdu_info->rx_status.he_data2 |=
  756. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  757. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  758. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  759. QDF_MON_STATUS_TXOP_KNOWN |
  760. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  761. /*data3*/
  762. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  763. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  764. ppdu_info->rx_status.he_data3 = value;
  765. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  766. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  767. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  768. ppdu_info->rx_status.he_data3 |= value;
  769. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  770. HE_SIG_A_MU_DL_INFO_1,
  771. LDPC_EXTRA_SYMBOL);
  772. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  773. ppdu_info->rx_status.he_data3 |= value;
  774. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  775. HE_SIG_A_MU_DL_INFO_1, STBC);
  776. he_stbc = value;
  777. value = value << QDF_MON_STATUS_STBC_SHIFT;
  778. ppdu_info->rx_status.he_data3 |= value;
  779. /*data4*/
  780. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  781. SPATIAL_REUSE);
  782. ppdu_info->rx_status.he_data4 = value;
  783. /*data5*/
  784. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  785. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  786. ppdu_info->rx_status.he_data5 = value;
  787. ppdu_info->rx_status.bw = value;
  788. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  789. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  790. switch (value) {
  791. case 0:
  792. he_gi = HE_GI_0_8;
  793. he_ltf = HE_LTF_4_X;
  794. break;
  795. case 1:
  796. he_gi = HE_GI_0_8;
  797. he_ltf = HE_LTF_2_X;
  798. break;
  799. case 2:
  800. he_gi = HE_GI_1_6;
  801. he_ltf = HE_LTF_2_X;
  802. break;
  803. case 3:
  804. he_gi = HE_GI_3_2;
  805. he_ltf = HE_LTF_4_X;
  806. break;
  807. }
  808. ppdu_info->rx_status.sgi = he_gi;
  809. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  810. ppdu_info->rx_status.he_data5 |= value;
  811. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  812. ppdu_info->rx_status.he_data5 |= value;
  813. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  814. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  815. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  816. ppdu_info->rx_status.he_data5 |= value;
  817. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  818. PACKET_EXTENSION_A_FACTOR);
  819. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  820. ppdu_info->rx_status.he_data5 |= value;
  821. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  822. PACKET_EXTENSION_PE_DISAMBIGUITY);
  823. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  824. ppdu_info->rx_status.he_data5 |= value;
  825. /*data6*/
  826. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  827. DOPPLER_INDICATION);
  828. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  829. ppdu_info->rx_status.he_data6 |= value;
  830. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  831. TXOP_DURATION);
  832. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  833. ppdu_info->rx_status.he_data6 |= value;
  834. /* HE-MU Flags */
  835. /* HE-MU-flags1 */
  836. ppdu_info->rx_status.he_flags1 =
  837. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  838. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  839. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  840. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  841. QDF_MON_STATUS_RU_0_KNOWN;
  842. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  843. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  844. ppdu_info->rx_status.he_flags1 |= value;
  845. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  846. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  847. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  848. ppdu_info->rx_status.he_flags1 |= value;
  849. /* HE-MU-flags2 */
  850. ppdu_info->rx_status.he_flags2 =
  851. QDF_MON_STATUS_BW_KNOWN;
  852. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  853. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  854. ppdu_info->rx_status.he_flags2 |= value;
  855. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  856. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  857. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  858. ppdu_info->rx_status.he_flags2 |= value;
  859. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  860. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  861. value = value - 1;
  862. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  863. ppdu_info->rx_status.he_flags2 |= value;
  864. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  865. break;
  866. }
  867. case WIFIPHYRX_HE_SIG_B1_MU_E:
  868. {
  869. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  870. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  871. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  872. ppdu_info->rx_status.he_sig_b_common_known |=
  873. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  874. /* TODO: Check on the availability of other fields in
  875. * sig_b_common
  876. */
  877. value = HAL_RX_GET(he_sig_b1_mu_info,
  878. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  879. ppdu_info->rx_status.he_RU[0] = value;
  880. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  881. break;
  882. }
  883. case WIFIPHYRX_HE_SIG_B2_MU_E:
  884. {
  885. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  886. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  887. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  888. /*
  889. * Not all "HE" fields can be updated from
  890. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  891. * to populate rest of the "HE" fields for MU scenarios.
  892. */
  893. /* HE-data1 */
  894. ppdu_info->rx_status.he_data1 |=
  895. QDF_MON_STATUS_HE_MCS_KNOWN |
  896. QDF_MON_STATUS_HE_CODING_KNOWN;
  897. /* HE-data2 */
  898. /* HE-data3 */
  899. value = HAL_RX_GET(he_sig_b2_mu_info,
  900. HE_SIG_B2_MU_INFO_0, STA_MCS);
  901. ppdu_info->rx_status.mcs = value;
  902. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  903. ppdu_info->rx_status.he_data3 |= value;
  904. value = HAL_RX_GET(he_sig_b2_mu_info,
  905. HE_SIG_B2_MU_INFO_0, STA_CODING);
  906. value = value << QDF_MON_STATUS_CODING_SHIFT;
  907. ppdu_info->rx_status.he_data3 |= value;
  908. /* HE-data4 */
  909. value = HAL_RX_GET(he_sig_b2_mu_info,
  910. HE_SIG_B2_MU_INFO_0, STA_ID);
  911. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  912. ppdu_info->rx_status.he_data4 |= value;
  913. /* HE-data5 */
  914. /* HE-data6 */
  915. value = HAL_RX_GET(he_sig_b2_mu_info,
  916. HE_SIG_B2_MU_INFO_0, NSTS);
  917. /* value n indicates n+1 spatial streams */
  918. value++;
  919. ppdu_info->rx_status.nss = value;
  920. ppdu_info->rx_status.he_data6 |= value;
  921. break;
  922. }
  923. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  924. {
  925. uint8_t *he_sig_b2_ofdma_info =
  926. (uint8_t *)rx_tlv +
  927. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  928. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  929. /*
  930. * Not all "HE" fields can be updated from
  931. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  932. * to populate rest of "HE" fields for MU OFDMA scenarios.
  933. */
  934. /* HE-data1 */
  935. ppdu_info->rx_status.he_data1 |=
  936. QDF_MON_STATUS_HE_MCS_KNOWN |
  937. QDF_MON_STATUS_HE_DCM_KNOWN |
  938. QDF_MON_STATUS_HE_CODING_KNOWN;
  939. /* HE-data2 */
  940. ppdu_info->rx_status.he_data2 |=
  941. QDF_MON_STATUS_TXBF_KNOWN;
  942. /* HE-data3 */
  943. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  944. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  945. ppdu_info->rx_status.mcs = value;
  946. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  947. ppdu_info->rx_status.he_data3 |= value;
  948. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  949. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  950. he_dcm = value;
  951. value = value << QDF_MON_STATUS_DCM_SHIFT;
  952. ppdu_info->rx_status.he_data3 |= value;
  953. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  954. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  955. value = value << QDF_MON_STATUS_CODING_SHIFT;
  956. ppdu_info->rx_status.he_data3 |= value;
  957. /* HE-data4 */
  958. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  959. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  960. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  961. ppdu_info->rx_status.he_data4 |= value;
  962. /* HE-data5 */
  963. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  964. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  965. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  966. ppdu_info->rx_status.he_data5 |= value;
  967. /* HE-data6 */
  968. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  969. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  970. /* value n indicates n+1 spatial streams */
  971. value++;
  972. ppdu_info->rx_status.nss = value;
  973. ppdu_info->rx_status.he_data6 |= value;
  974. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  975. break;
  976. }
  977. case WIFIPHYRX_RSSI_LEGACY_E:
  978. {
  979. uint8_t reception_type;
  980. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  981. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_19,
  982. RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS);
  983. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  984. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  985. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  986. ppdu_info->rx_status.he_re = 0;
  987. reception_type = HAL_RX_GET(rx_tlv,
  988. PHYRX_RSSI_LEGACY_0,
  989. RECEPTION_TYPE);
  990. switch (reception_type) {
  991. case QDF_RECEPTION_TYPE_ULOFMDA:
  992. ppdu_info->rx_status.ulofdma_flag = 1;
  993. ppdu_info->rx_status.he_data1 =
  994. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  995. break;
  996. case QDF_RECEPTION_TYPE_ULMIMO:
  997. ppdu_info->rx_status.he_data1 =
  998. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  999. break;
  1000. default:
  1001. break;
  1002. }
  1003. value = HAL_RX_GET(rssi_info_tlv,
  1004. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  1005. ppdu_info->rx_status.rssi[0] = value;
  1006. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1007. "RSSI_PRI20_CHAIN0: %d\n", value);
  1008. value = HAL_RX_GET(rssi_info_tlv,
  1009. RECEIVE_RSSI_INFO_2, RSSI_PRI20_CHAIN1);
  1010. ppdu_info->rx_status.rssi[1] = value;
  1011. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1012. "RSSI_PRI20_CHAIN1: %d\n", value);
  1013. value = HAL_RX_GET(rssi_info_tlv,
  1014. RECEIVE_RSSI_INFO_4, RSSI_PRI20_CHAIN2);
  1015. ppdu_info->rx_status.rssi[2] = value;
  1016. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1017. "RSSI_PRI20_CHAIN2: %d\n", value);
  1018. value = HAL_RX_GET(rssi_info_tlv,
  1019. RECEIVE_RSSI_INFO_6, RSSI_PRI20_CHAIN3);
  1020. ppdu_info->rx_status.rssi[3] = value;
  1021. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1022. "RSSI_PRI20_CHAIN3: %d\n", value);
  1023. value = HAL_RX_GET(rssi_info_tlv,
  1024. RECEIVE_RSSI_INFO_8, RSSI_PRI20_CHAIN4);
  1025. ppdu_info->rx_status.rssi[4] = value;
  1026. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1027. "RSSI_PRI20_CHAIN4: %d\n", value);
  1028. value = HAL_RX_GET(rssi_info_tlv,
  1029. RECEIVE_RSSI_INFO_10, RSSI_PRI20_CHAIN5);
  1030. ppdu_info->rx_status.rssi[5] = value;
  1031. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1032. "RSSI_PRI20_CHAIN5: %d\n", value);
  1033. value = HAL_RX_GET(rssi_info_tlv,
  1034. RECEIVE_RSSI_INFO_12, RSSI_PRI20_CHAIN6);
  1035. ppdu_info->rx_status.rssi[6] = value;
  1036. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1037. "RSSI_PRI20_CHAIN1: %d\n", value);
  1038. value = HAL_RX_GET(rssi_info_tlv,
  1039. RECEIVE_RSSI_INFO_14, RSSI_PRI20_CHAIN7);
  1040. ppdu_info->rx_status.rssi[7] = value;
  1041. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1042. "RSSI_PRI20_CHAIN7: %d\n", value);
  1043. break;
  1044. }
  1045. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1046. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1047. ppdu_info);
  1048. break;
  1049. case WIFIRX_HEADER_E:
  1050. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1051. ppdu_info->msdu_info.payload_len = tlv_len;
  1052. ppdu_info->user_id = user_id;
  1053. ppdu_info->hdr_len = tlv_len;
  1054. ppdu_info->data = rx_tlv;
  1055. ppdu_info->data += 4;
  1056. return HAL_TLV_STATUS_HEADER;
  1057. case WIFIRX_MPDU_START_E:
  1058. {
  1059. uint8_t *rx_mpdu_start =
  1060. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  1061. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  1062. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1063. PHY_PPDU_ID);
  1064. uint8_t filter_category = 0;
  1065. ppdu_info->nac_info.fc_valid =
  1066. HAL_RX_GET(rx_mpdu_start,
  1067. RX_MPDU_INFO_2,
  1068. MPDU_FRAME_CONTROL_VALID);
  1069. ppdu_info->nac_info.to_ds_flag =
  1070. HAL_RX_GET(rx_mpdu_start,
  1071. RX_MPDU_INFO_2,
  1072. TO_DS);
  1073. ppdu_info->nac_info.mac_addr2_valid =
  1074. HAL_RX_GET(rx_mpdu_start,
  1075. RX_MPDU_INFO_2,
  1076. MAC_ADDR_AD2_VALID);
  1077. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1078. HAL_RX_GET(rx_mpdu_start,
  1079. RX_MPDU_INFO_16,
  1080. MAC_ADDR_AD2_15_0);
  1081. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1082. HAL_RX_GET(rx_mpdu_start,
  1083. RX_MPDU_INFO_17,
  1084. MAC_ADDR_AD2_47_16);
  1085. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1086. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1087. ppdu_info->rx_status.ppdu_len =
  1088. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1089. MPDU_LENGTH);
  1090. } else {
  1091. ppdu_info->rx_status.ppdu_len +=
  1092. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1093. MPDU_LENGTH);
  1094. }
  1095. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1096. RXPCU_MPDU_FILTER_IN_CATEGORY);
  1097. if (filter_category == 1)
  1098. ppdu_info->rx_status.monitor_direct_used = 1;
  1099. break;
  1100. }
  1101. case WIFIRX_MPDU_END_E:
  1102. ppdu_info->user_id = user_id;
  1103. ppdu_info->fcs_err =
  1104. HAL_RX_GET(rx_tlv, RX_MPDU_END_1,
  1105. FCS_ERR);
  1106. return HAL_TLV_STATUS_MPDU_END;
  1107. case 0:
  1108. return HAL_TLV_STATUS_PPDU_DONE;
  1109. default:
  1110. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1111. unhandled = false;
  1112. else
  1113. unhandled = true;
  1114. break;
  1115. }
  1116. if (!unhandled)
  1117. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1118. "%s TLV type: %d, TLV len:%d %s",
  1119. __func__, tlv_tag, tlv_len,
  1120. unhandled == true ? "unhandled" : "");
  1121. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1122. rx_tlv, tlv_len);
  1123. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1124. }
  1125. /**
  1126. * hal_reo_status_get_header_generic - Process reo desc info
  1127. * @d - Pointer to reo descriptior
  1128. * @b - tlv type info
  1129. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1130. *
  1131. * Return - none.
  1132. *
  1133. */
  1134. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  1135. {
  1136. uint32_t val1 = 0;
  1137. struct hal_reo_status_header *h =
  1138. (struct hal_reo_status_header *)h1;
  1139. switch (b) {
  1140. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1141. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1142. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1143. break;
  1144. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1145. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1146. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1147. break;
  1148. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1149. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1150. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1151. break;
  1152. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1153. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1154. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1155. break;
  1156. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1157. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1158. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1159. break;
  1160. case HAL_REO_DESC_THRES_STATUS_TLV:
  1161. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1162. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1163. break;
  1164. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1165. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1166. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1167. break;
  1168. default:
  1169. pr_err("ERROR: Unknown tlv\n");
  1170. break;
  1171. }
  1172. h->cmd_num =
  1173. HAL_GET_FIELD(
  1174. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1175. val1);
  1176. h->exec_time =
  1177. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1178. CMD_EXECUTION_TIME, val1);
  1179. h->status =
  1180. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1181. REO_CMD_EXECUTION_STATUS, val1);
  1182. switch (b) {
  1183. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1184. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1185. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1186. break;
  1187. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1188. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1189. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1190. break;
  1191. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1192. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1193. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1194. break;
  1195. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1196. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1197. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1198. break;
  1199. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1200. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1201. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1202. break;
  1203. case HAL_REO_DESC_THRES_STATUS_TLV:
  1204. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1205. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1206. break;
  1207. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1208. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1209. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1210. break;
  1211. default:
  1212. pr_err("ERROR: Unknown tlv\n");
  1213. break;
  1214. }
  1215. h->tstamp =
  1216. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1217. }
  1218. /**
  1219. * hal_reo_setup - Initialize HW REO block
  1220. *
  1221. * @hal_soc: Opaque HAL SOC handle
  1222. * @reo_params: parameters needed by HAL for REO config
  1223. */
  1224. static void hal_reo_setup_generic(void *hal_soc,
  1225. void *reoparams)
  1226. {
  1227. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1228. uint32_t reg_val;
  1229. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1230. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1231. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1232. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1233. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1234. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1235. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1236. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1237. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1238. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1239. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1240. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1241. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1242. /* TODO: Setup destination ring mapping if enabled */
  1243. /* TODO: Error destination ring setting is left to default.
  1244. * Default setting is to send all errors to release ring.
  1245. */
  1246. HAL_REG_WRITE(soc,
  1247. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1248. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1249. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1250. HAL_REG_WRITE(soc,
  1251. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1252. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1253. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1254. HAL_REG_WRITE(soc,
  1255. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1256. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1257. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1258. HAL_REG_WRITE(soc,
  1259. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1260. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1261. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1262. /*
  1263. * When hash based routing is enabled, routing of the rx packet
  1264. * is done based on the following value: 1 _ _ _ _ The last 4
  1265. * bits are based on hash[3:0]. This means the possible values
  1266. * are 0x10 to 0x1f. This value is used to look-up the
  1267. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1268. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1269. * registers need to be configured to set-up the 16 entries to
  1270. * map the hash values to a ring number. There are 3 bits per
  1271. * hash entry – which are mapped as follows:
  1272. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1273. * 7: NOT_USED.
  1274. */
  1275. if (reo_params->rx_hash_enabled) {
  1276. HAL_REG_WRITE(soc,
  1277. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1278. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1279. reo_params->remap1);
  1280. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1281. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1282. HAL_REG_READ(soc,
  1283. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1284. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1285. HAL_REG_WRITE(soc,
  1286. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1287. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1288. reo_params->remap2);
  1289. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1290. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1291. HAL_REG_READ(soc,
  1292. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1293. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1294. }
  1295. /* TODO: Check if the following registers shoould be setup by host:
  1296. * AGING_CONTROL
  1297. * HIGH_MEMORY_THRESHOLD
  1298. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1299. * GLOBAL_LINK_DESC_COUNT_CTRL
  1300. */
  1301. }
  1302. /**
  1303. * hal_get_hw_hptp_generic() - Get HW head and tail pointer value for any ring
  1304. * @hal_soc: Opaque HAL SOC handle
  1305. * @hal_ring: Source ring pointer
  1306. * @headp: Head Pointer
  1307. * @tailp: Tail Pointer
  1308. * @ring: Ring type
  1309. *
  1310. * Return: Update tail pointer and head pointer in arguments.
  1311. */
  1312. static inline
  1313. void hal_get_hw_hptp_generic(struct hal_soc *soc, void *hal_ring,
  1314. uint32_t *headp, uint32_t *tailp,
  1315. uint8_t ring)
  1316. {
  1317. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  1318. struct hal_hw_srng_config *ring_config;
  1319. enum hal_ring_type ring_type = (enum hal_ring_type)ring;
  1320. if (!soc || !srng) {
  1321. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_ERROR,
  1322. "%s: Context is Null", __func__);
  1323. return;
  1324. }
  1325. ring_config = HAL_SRNG_CONFIG(soc, ring_type);
  1326. if (!ring_config->lmac_ring) {
  1327. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1328. *headp =
  1329. (SRNG_SRC_REG_READ(srng, HP)) / srng->entry_size;
  1330. *tailp =
  1331. (SRNG_SRC_REG_READ(srng, TP)) / srng->entry_size;
  1332. } else {
  1333. *headp =
  1334. (SRNG_DST_REG_READ(srng, HP)) / srng->entry_size;
  1335. *tailp =
  1336. (SRNG_DST_REG_READ(srng, TP)) / srng->entry_size;
  1337. }
  1338. }
  1339. }
  1340. /**
  1341. * hal_srng_src_hw_init - Private function to initialize SRNG
  1342. * source ring HW
  1343. * @hal_soc: HAL SOC handle
  1344. * @srng: SRNG ring pointer
  1345. */
  1346. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1347. struct hal_srng *srng)
  1348. {
  1349. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1350. uint32_t reg_val = 0;
  1351. uint64_t tp_addr = 0;
  1352. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1353. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1354. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1355. srng->msi_addr & 0xffffffff);
  1356. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1357. (uint64_t)(srng->msi_addr) >> 32) |
  1358. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1359. MSI1_ENABLE), 1);
  1360. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1361. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1362. }
  1363. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1364. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1365. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1366. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1367. srng->entry_size * srng->num_entries);
  1368. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1369. #if defined(WCSS_VERSION) && \
  1370. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1371. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1372. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1373. #else
  1374. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  1375. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1376. #endif
  1377. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1378. /**
  1379. * Interrupt setup:
  1380. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1381. * if level mode is required
  1382. */
  1383. reg_val = 0;
  1384. /*
  1385. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1386. * programmed in terms of 1us resolution instead of 8us resolution as
  1387. * given in MLD.
  1388. */
  1389. if (srng->intr_timer_thres_us) {
  1390. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1391. INTERRUPT_TIMER_THRESHOLD),
  1392. srng->intr_timer_thres_us);
  1393. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1394. }
  1395. if (srng->intr_batch_cntr_thres_entries) {
  1396. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1397. BATCH_COUNTER_THRESHOLD),
  1398. srng->intr_batch_cntr_thres_entries *
  1399. srng->entry_size);
  1400. }
  1401. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1402. reg_val = 0;
  1403. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1404. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1405. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1406. }
  1407. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1408. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1409. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1410. * pointers are not required since this ring is completely managed
  1411. * by WBM HW
  1412. */
  1413. reg_val = 0;
  1414. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1415. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1416. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1417. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1418. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1419. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1420. } else {
  1421. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, RING_ID_DISABLE), 1);
  1422. }
  1423. /* Initilaize head and tail pointers to indicate ring is empty */
  1424. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1425. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1426. *(srng->u.src_ring.tp_addr) = 0;
  1427. reg_val |= ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1428. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1429. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1430. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1431. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1432. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1433. /* Loop count is not used for SRC rings */
  1434. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1435. /*
  1436. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1437. * todo: update fw_api and replace with above line
  1438. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1439. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1440. */
  1441. reg_val |= 0x40;
  1442. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1443. }
  1444. /**
  1445. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1446. * destination ring HW
  1447. * @hal_soc: HAL SOC handle
  1448. * @srng: SRNG ring pointer
  1449. */
  1450. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1451. struct hal_srng *srng)
  1452. {
  1453. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1454. uint32_t reg_val = 0;
  1455. uint64_t hp_addr = 0;
  1456. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1457. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1458. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1459. srng->msi_addr & 0xffffffff);
  1460. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1461. (uint64_t)(srng->msi_addr) >> 32) |
  1462. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1463. MSI1_ENABLE), 1);
  1464. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1465. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1466. }
  1467. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1468. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1469. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1470. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1471. srng->entry_size * srng->num_entries);
  1472. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1473. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1474. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1475. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1476. /**
  1477. * Interrupt setup:
  1478. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1479. * if level mode is required
  1480. */
  1481. reg_val = 0;
  1482. if (srng->intr_timer_thres_us) {
  1483. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1484. INTERRUPT_TIMER_THRESHOLD),
  1485. srng->intr_timer_thres_us >> 3);
  1486. }
  1487. if (srng->intr_batch_cntr_thres_entries) {
  1488. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1489. BATCH_COUNTER_THRESHOLD),
  1490. srng->intr_batch_cntr_thres_entries *
  1491. srng->entry_size);
  1492. }
  1493. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1494. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1495. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1496. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1497. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1498. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1499. /* Initilaize head and tail pointers to indicate ring is empty */
  1500. SRNG_DST_REG_WRITE(srng, HP, 0);
  1501. SRNG_DST_REG_WRITE(srng, TP, 0);
  1502. *(srng->u.dst_ring.hp_addr) = 0;
  1503. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1504. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1505. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1506. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1507. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1508. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1509. /*
  1510. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1511. * todo: update fw_api and replace with above line
  1512. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1513. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1514. */
  1515. reg_val |= 0x40;
  1516. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1517. }
  1518. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1519. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1520. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1521. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1522. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1523. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1524. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1525. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1526. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1527. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1528. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1529. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1530. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1531. (((*(((uint32_t *) wbm_desc) + \
  1532. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1533. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1534. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1535. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1536. (((*(((uint32_t *) wbm_desc) + \
  1537. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1538. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1539. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1540. /**
  1541. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1542. * save it to hal_wbm_err_desc_info structure passed by caller
  1543. * @wbm_desc: wbm ring descriptor
  1544. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1545. * Return: void
  1546. */
  1547. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1548. void *wbm_er_info1)
  1549. {
  1550. struct hal_wbm_err_desc_info *wbm_er_info =
  1551. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1552. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1553. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1554. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1555. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1556. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1557. }
  1558. /**
  1559. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1560. * @hal_desc: completion ring descriptor pointer
  1561. *
  1562. * This function will return the type of pointer - buffer or descriptor
  1563. *
  1564. * Return: buffer type
  1565. */
  1566. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1567. {
  1568. uint32_t comp_desc =
  1569. *(uint32_t *) (((uint8_t *) hal_desc) +
  1570. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1571. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1572. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1573. }
  1574. /**
  1575. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1576. * human readable format.
  1577. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1578. * @dbg_level: log level.
  1579. *
  1580. * Return: void
  1581. */
  1582. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1583. uint8_t dbg_level)
  1584. {
  1585. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1586. struct rx_mpdu_info *mpdu_info =
  1587. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1588. hal_verbose_debug(
  1589. "rx_mpdu_start tlv (1/5) - "
  1590. "rxpcu_mpdu_filter_in_category: %x "
  1591. "sw_frame_group_id: %x "
  1592. "ndp_frame: %x "
  1593. "phy_err: %x "
  1594. "phy_err_during_mpdu_header: %x "
  1595. "protocol_version_err: %x "
  1596. "ast_based_lookup_valid: %x "
  1597. "phy_ppdu_id: %x "
  1598. "ast_index: %x "
  1599. "sw_peer_id: %x "
  1600. "mpdu_frame_control_valid: %x "
  1601. "mpdu_duration_valid: %x "
  1602. "mac_addr_ad1_valid: %x "
  1603. "mac_addr_ad2_valid: %x "
  1604. "mac_addr_ad3_valid: %x "
  1605. "mac_addr_ad4_valid: %x "
  1606. "mpdu_sequence_control_valid: %x "
  1607. "mpdu_qos_control_valid: %x "
  1608. "mpdu_ht_control_valid: %x "
  1609. "frame_encryption_info_valid: %x ",
  1610. mpdu_info->rxpcu_mpdu_filter_in_category,
  1611. mpdu_info->sw_frame_group_id,
  1612. mpdu_info->ndp_frame,
  1613. mpdu_info->phy_err,
  1614. mpdu_info->phy_err_during_mpdu_header,
  1615. mpdu_info->protocol_version_err,
  1616. mpdu_info->ast_based_lookup_valid,
  1617. mpdu_info->phy_ppdu_id,
  1618. mpdu_info->ast_index,
  1619. mpdu_info->sw_peer_id,
  1620. mpdu_info->mpdu_frame_control_valid,
  1621. mpdu_info->mpdu_duration_valid,
  1622. mpdu_info->mac_addr_ad1_valid,
  1623. mpdu_info->mac_addr_ad2_valid,
  1624. mpdu_info->mac_addr_ad3_valid,
  1625. mpdu_info->mac_addr_ad4_valid,
  1626. mpdu_info->mpdu_sequence_control_valid,
  1627. mpdu_info->mpdu_qos_control_valid,
  1628. mpdu_info->mpdu_ht_control_valid,
  1629. mpdu_info->frame_encryption_info_valid);
  1630. hal_verbose_debug(
  1631. "rx_mpdu_start tlv (2/5) - "
  1632. "fr_ds: %x "
  1633. "to_ds: %x "
  1634. "encrypted: %x "
  1635. "mpdu_retry: %x "
  1636. "mpdu_sequence_number: %x "
  1637. "epd_en: %x "
  1638. "all_frames_shall_be_encrypted: %x "
  1639. "encrypt_type: %x "
  1640. "mesh_sta: %x "
  1641. "bssid_hit: %x "
  1642. "bssid_number: %x "
  1643. "tid: %x "
  1644. "pn_31_0: %x "
  1645. "pn_63_32: %x "
  1646. "pn_95_64: %x "
  1647. "pn_127_96: %x "
  1648. "peer_meta_data: %x "
  1649. "rxpt_classify_info.reo_destination_indication: %x "
  1650. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1651. "rx_reo_queue_desc_addr_31_0: %x ",
  1652. mpdu_info->fr_ds,
  1653. mpdu_info->to_ds,
  1654. mpdu_info->encrypted,
  1655. mpdu_info->mpdu_retry,
  1656. mpdu_info->mpdu_sequence_number,
  1657. mpdu_info->epd_en,
  1658. mpdu_info->all_frames_shall_be_encrypted,
  1659. mpdu_info->encrypt_type,
  1660. mpdu_info->mesh_sta,
  1661. mpdu_info->bssid_hit,
  1662. mpdu_info->bssid_number,
  1663. mpdu_info->tid,
  1664. mpdu_info->pn_31_0,
  1665. mpdu_info->pn_63_32,
  1666. mpdu_info->pn_95_64,
  1667. mpdu_info->pn_127_96,
  1668. mpdu_info->peer_meta_data,
  1669. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1670. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1671. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1672. hal_verbose_debug(
  1673. "rx_mpdu_start tlv (3/5) - "
  1674. "rx_reo_queue_desc_addr_39_32: %x "
  1675. "receive_queue_number: %x "
  1676. "pre_delim_err_warning: %x "
  1677. "first_delim_err: %x "
  1678. "key_id_octet: %x "
  1679. "new_peer_entry: %x "
  1680. "decrypt_needed: %x "
  1681. "decap_type: %x "
  1682. "rx_insert_vlan_c_tag_padding: %x "
  1683. "rx_insert_vlan_s_tag_padding: %x "
  1684. "strip_vlan_c_tag_decap: %x "
  1685. "strip_vlan_s_tag_decap: %x "
  1686. "pre_delim_count: %x "
  1687. "ampdu_flag: %x "
  1688. "bar_frame: %x "
  1689. "mpdu_length: %x "
  1690. "first_mpdu: %x "
  1691. "mcast_bcast: %x "
  1692. "ast_index_not_found: %x "
  1693. "ast_index_timeout: %x ",
  1694. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1695. mpdu_info->receive_queue_number,
  1696. mpdu_info->pre_delim_err_warning,
  1697. mpdu_info->first_delim_err,
  1698. mpdu_info->key_id_octet,
  1699. mpdu_info->new_peer_entry,
  1700. mpdu_info->decrypt_needed,
  1701. mpdu_info->decap_type,
  1702. mpdu_info->rx_insert_vlan_c_tag_padding,
  1703. mpdu_info->rx_insert_vlan_s_tag_padding,
  1704. mpdu_info->strip_vlan_c_tag_decap,
  1705. mpdu_info->strip_vlan_s_tag_decap,
  1706. mpdu_info->pre_delim_count,
  1707. mpdu_info->ampdu_flag,
  1708. mpdu_info->bar_frame,
  1709. mpdu_info->mpdu_length,
  1710. mpdu_info->first_mpdu,
  1711. mpdu_info->mcast_bcast,
  1712. mpdu_info->ast_index_not_found,
  1713. mpdu_info->ast_index_timeout);
  1714. hal_verbose_debug(
  1715. "rx_mpdu_start tlv (4/5) - "
  1716. "power_mgmt: %x "
  1717. "non_qos: %x "
  1718. "null_data: %x "
  1719. "mgmt_type: %x "
  1720. "ctrl_type: %x "
  1721. "more_data: %x "
  1722. "eosp: %x "
  1723. "fragment_flag: %x "
  1724. "order: %x "
  1725. "u_apsd_trigger: %x "
  1726. "encrypt_required: %x "
  1727. "directed: %x "
  1728. "mpdu_frame_control_field: %x "
  1729. "mpdu_duration_field: %x "
  1730. "mac_addr_ad1_31_0: %x "
  1731. "mac_addr_ad1_47_32: %x "
  1732. "mac_addr_ad2_15_0: %x "
  1733. "mac_addr_ad2_47_16: %x "
  1734. "mac_addr_ad3_31_0: %x "
  1735. "mac_addr_ad3_47_32: %x ",
  1736. mpdu_info->power_mgmt,
  1737. mpdu_info->non_qos,
  1738. mpdu_info->null_data,
  1739. mpdu_info->mgmt_type,
  1740. mpdu_info->ctrl_type,
  1741. mpdu_info->more_data,
  1742. mpdu_info->eosp,
  1743. mpdu_info->fragment_flag,
  1744. mpdu_info->order,
  1745. mpdu_info->u_apsd_trigger,
  1746. mpdu_info->encrypt_required,
  1747. mpdu_info->directed,
  1748. mpdu_info->mpdu_frame_control_field,
  1749. mpdu_info->mpdu_duration_field,
  1750. mpdu_info->mac_addr_ad1_31_0,
  1751. mpdu_info->mac_addr_ad1_47_32,
  1752. mpdu_info->mac_addr_ad2_15_0,
  1753. mpdu_info->mac_addr_ad2_47_16,
  1754. mpdu_info->mac_addr_ad3_31_0,
  1755. mpdu_info->mac_addr_ad3_47_32);
  1756. hal_verbose_debug(
  1757. "rx_mpdu_start tlv (5/5) - "
  1758. "mpdu_sequence_control_field: %x "
  1759. "mac_addr_ad4_31_0: %x "
  1760. "mac_addr_ad4_47_32: %x "
  1761. "mpdu_qos_control_field: %x "
  1762. "mpdu_ht_control_field: %x ",
  1763. mpdu_info->mpdu_sequence_control_field,
  1764. mpdu_info->mac_addr_ad4_31_0,
  1765. mpdu_info->mac_addr_ad4_47_32,
  1766. mpdu_info->mpdu_qos_control_field,
  1767. mpdu_info->mpdu_ht_control_field);
  1768. }
  1769. /**
  1770. * hal_tx_desc_set_search_type - Set the search type value
  1771. * @desc: Handle to Tx Descriptor
  1772. * @search_type: search type
  1773. * 0 – Normal search
  1774. * 1 – Index based address search
  1775. * 2 – Index based flow search
  1776. *
  1777. * Return: void
  1778. */
  1779. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1780. static void hal_tx_desc_set_search_type_generic(void *desc,
  1781. uint8_t search_type)
  1782. {
  1783. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1784. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1785. }
  1786. #else
  1787. static void hal_tx_desc_set_search_type_generic(void *desc,
  1788. uint8_t search_type)
  1789. {
  1790. }
  1791. #endif
  1792. /**
  1793. * hal_tx_desc_set_search_index - Set the search index value
  1794. * @desc: Handle to Tx Descriptor
  1795. * @search_index: The index that will be used for index based address or
  1796. * flow search. The field is valid when 'search_type' is
  1797. * 1 0r 2
  1798. *
  1799. * Return: void
  1800. */
  1801. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1802. static void hal_tx_desc_set_search_index_generic(void *desc,
  1803. uint32_t search_index)
  1804. {
  1805. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1806. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1807. }
  1808. #else
  1809. static void hal_tx_desc_set_search_index_generic(void *desc,
  1810. uint32_t search_index)
  1811. {
  1812. }
  1813. #endif
  1814. /**
  1815. * hal_tx_set_pcp_tid_map_generic() - Configure default PCP to TID map table
  1816. * @soc: HAL SoC context
  1817. * @map: PCP-TID mapping table
  1818. *
  1819. * PCP are mapped to 8 TID values using TID values programmed
  1820. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  1821. * The mapping register has TID mapping for 8 PCP values
  1822. *
  1823. * Return: none
  1824. */
  1825. static void hal_tx_set_pcp_tid_map_generic(void *hal_soc, uint8_t *map)
  1826. {
  1827. uint32_t addr, value;
  1828. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1829. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1830. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1831. value = (map[0] |
  1832. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  1833. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  1834. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  1835. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  1836. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  1837. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  1838. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  1839. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1840. }
  1841. /**
  1842. * hal_tx_update_pcp_tid_generic() - Update the pcp tid map table with
  1843. * value received from user-space
  1844. * @soc: HAL SoC context
  1845. * @pcp: pcp value
  1846. * @tid : tid value
  1847. *
  1848. * Return: void
  1849. */
  1850. static
  1851. void hal_tx_update_pcp_tid_generic(void *hal_soc, uint8_t pcp, uint8_t tid)
  1852. {
  1853. uint32_t addr, value, regval;
  1854. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1855. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1856. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1857. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  1858. /* Read back previous PCP TID config and update
  1859. * with new config.
  1860. */
  1861. regval = HAL_REG_READ(soc, addr);
  1862. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  1863. regval |= value;
  1864. HAL_REG_WRITE(soc, addr,
  1865. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1866. }
  1867. /**
  1868. * hal_tx_update_tidmap_prty_generic() - Update the tid map priority
  1869. * @soc: HAL SoC context
  1870. * @val: priority value
  1871. *
  1872. * Return: void
  1873. */
  1874. static
  1875. void hal_tx_update_tidmap_prty_generic(void *hal_soc, uint8_t value)
  1876. {
  1877. uint32_t addr;
  1878. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1879. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  1880. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1881. HAL_REG_WRITE(soc, addr,
  1882. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  1883. }
  1884. #endif /* _HAL_GENERIC_API_H_ */