sde_kms.c 132 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include <linux/qcom_scm.h>
  53. #include <linux/qcom-iommu-util.h>
  54. #include "soc/qcom/secure_buffer.h"
  55. #include <linux/qtee_shmbridge.h>
  56. #ifdef CONFIG_DRM_SDE_VM
  57. #include <linux/gunyah/gh_irq_lend.h>
  58. #endif
  59. #define CREATE_TRACE_POINTS
  60. #include "sde_trace.h"
  61. /* defines for secure channel call */
  62. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  63. #define MDP_DEVICE_ID 0x1A
  64. #define DEMURA_REGION_NAME_MAX 32
  65. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  66. static const char * const iommu_ports[] = {
  67. "mdp_0",
  68. };
  69. /**
  70. * Controls size of event log buffer. Specified as a power of 2.
  71. */
  72. #define SDE_EVTLOG_SIZE 1024
  73. /*
  74. * To enable overall DRM driver logging
  75. * # echo 0x2 > /sys/module/drm/parameters/debug
  76. *
  77. * To enable DRM driver h/w logging
  78. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  79. *
  80. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  81. */
  82. #define SDE_DEBUGFS_DIR "msm_sde"
  83. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  84. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  85. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  86. /**
  87. * sdecustom - enable certain driver customizations for sde clients
  88. * Enabling this modifies the standard DRM behavior slightly and assumes
  89. * that the clients have specific knowledge about the modifications that
  90. * are involved, so don't enable this unless you know what you're doing.
  91. *
  92. * Parts of the driver that are affected by this setting may be located by
  93. * searching for invocations of the 'sde_is_custom_client()' function.
  94. *
  95. * This is disabled by default.
  96. */
  97. static bool sdecustom = true;
  98. module_param(sdecustom, bool, 0400);
  99. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  100. static int sde_kms_hw_init(struct msm_kms *kms);
  101. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  102. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  103. static int _sde_kms_register_events(struct msm_kms *kms,
  104. struct drm_mode_object *obj, u32 event, bool en);
  105. static void sde_kms_handle_power_event(u32 event_type, void *usr);
  106. bool sde_is_custom_client(void)
  107. {
  108. return sdecustom;
  109. }
  110. #if IS_ENABLED(CONFIG_DEBUG_FS)
  111. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  112. {
  113. struct msm_drm_private *priv;
  114. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  115. return NULL;
  116. priv = sde_kms->dev->dev_private;
  117. return priv->debug_root;
  118. }
  119. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  120. {
  121. void *p;
  122. int rc;
  123. void *debugfs_root;
  124. p = sde_hw_util_get_log_mask_ptr();
  125. if (!sde_kms || !p)
  126. return -EINVAL;
  127. debugfs_root = sde_debugfs_get_root(sde_kms);
  128. if (!debugfs_root)
  129. return -EINVAL;
  130. /* allow debugfs_root to be NULL */
  131. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  132. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  133. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  134. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  135. if (rc) {
  136. SDE_ERROR("failed to init perf %d\n", rc);
  137. return rc;
  138. }
  139. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  140. if (sde_kms->catalog->qdss_count)
  141. debugfs_create_u32("qdss", 0600, debugfs_root,
  142. (u32 *)&sde_kms->qdss_enabled);
  143. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  144. (u32 *)&sde_kms->pm_suspend_clk_dump);
  145. return 0;
  146. }
  147. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  148. {
  149. struct sde_kms *sde_kms = to_sde_kms(kms);
  150. /* don't need to NULL check debugfs_root */
  151. if (sde_kms) {
  152. sde_debugfs_vbif_destroy(sde_kms);
  153. sde_debugfs_core_irq_destroy(sde_kms);
  154. }
  155. }
  156. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  157. {
  158. int i;
  159. struct device *dev = sde_kms->dev->dev;
  160. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  161. for (i = 0; i < sde_kms->dsi_display_count; i++)
  162. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  163. return 0;
  164. }
  165. #else
  166. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  167. {
  168. return 0;
  169. }
  170. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  171. {
  172. }
  173. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  174. {
  175. return 0;
  176. }
  177. #endif /* CONFIG_DEBUG_FS */
  178. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  179. struct drm_crtc *crtc)
  180. {
  181. struct drm_encoder *encoder;
  182. struct drm_device *dev;
  183. int ret;
  184. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  185. SDE_ERROR("invalid params\n");
  186. return;
  187. }
  188. if (!crtc->state->enable) {
  189. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  190. return;
  191. }
  192. if (!crtc->state->active) {
  193. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  194. return;
  195. }
  196. dev = crtc->dev;
  197. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  198. if (encoder->crtc != crtc)
  199. continue;
  200. /*
  201. * Video Mode - Wait for VSYNC
  202. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  203. * complete
  204. */
  205. SDE_EVT32_VERBOSE(DRMID(crtc));
  206. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  207. if (ret && ret != -EWOULDBLOCK) {
  208. SDE_ERROR(
  209. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  210. crtc->base.id, encoder->base.id, ret);
  211. break;
  212. }
  213. }
  214. }
  215. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  216. struct drm_crtc *crtc, bool enable)
  217. {
  218. struct drm_device *dev;
  219. struct msm_drm_private *priv;
  220. struct sde_mdss_cfg *sde_cfg;
  221. struct drm_plane *plane;
  222. int i, ret;
  223. dev = sde_kms->dev;
  224. priv = dev->dev_private;
  225. sde_cfg = sde_kms->catalog;
  226. ret = sde_vbif_halt_xin_mask(sde_kms,
  227. sde_cfg->sui_block_xin_mask, enable);
  228. if (ret) {
  229. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  230. return ret;
  231. }
  232. if (enable) {
  233. for (i = 0; i < priv->num_planes; i++) {
  234. plane = priv->planes[i];
  235. sde_plane_secure_ctrl_xin_client(plane, crtc);
  236. }
  237. }
  238. return 0;
  239. }
  240. /**
  241. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  242. * @sde_kms: Pointer to sde_kms struct
  243. * @vimd: switch the stage 2 translation to this VMID
  244. */
  245. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  246. {
  247. struct device dummy = {};
  248. dma_addr_t dma_handle;
  249. uint32_t num_sids;
  250. uint32_t *sec_sid;
  251. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  252. int ret = 0, i;
  253. struct qtee_shm shm;
  254. bool qtee_en = qtee_shmbridge_is_enabled();
  255. phys_addr_t mem_addr;
  256. u64 mem_size;
  257. num_sids = sde_cfg->sec_sid_mask_count;
  258. if (!num_sids) {
  259. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  260. return -EINVAL;
  261. }
  262. if (qtee_en) {
  263. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  264. &shm);
  265. if (ret)
  266. return -ENOMEM;
  267. sec_sid = (uint32_t *) shm.vaddr;
  268. mem_addr = shm.paddr;
  269. /**
  270. * SMMUSecureModeSwitch requires the size to be number of SID's
  271. * but shm allocates size in pages. Modify the args as per
  272. * client requirement.
  273. */
  274. mem_size = sizeof(uint32_t) * num_sids;
  275. } else {
  276. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  277. if (!sec_sid)
  278. return -ENOMEM;
  279. mem_addr = virt_to_phys(sec_sid);
  280. mem_size = sizeof(uint32_t) * num_sids;
  281. }
  282. for (i = 0; i < num_sids; i++) {
  283. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  284. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  285. }
  286. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  287. if (ret) {
  288. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  289. goto map_error;
  290. }
  291. set_dma_ops(&dummy, NULL);
  292. dma_handle = dma_map_single(&dummy, sec_sid,
  293. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  294. if (dma_mapping_error(&dummy, dma_handle)) {
  295. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  296. vmid);
  297. goto map_error;
  298. }
  299. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  300. vmid, num_sids, qtee_en);
  301. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  302. mem_size, vmid);
  303. if (ret)
  304. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  305. vmid, ret);
  306. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  307. vmid, qtee_en, num_sids, ret);
  308. dma_unmap_single(&dummy, dma_handle,
  309. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  310. map_error:
  311. if (qtee_en)
  312. qtee_shmbridge_free_shm(&shm);
  313. else
  314. kfree(sec_sid);
  315. return ret;
  316. }
  317. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  318. {
  319. u32 ret;
  320. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  321. return 0;
  322. /* detach_all_contexts */
  323. ret = sde_kms_mmu_detach(sde_kms, false);
  324. if (ret) {
  325. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  326. goto mmu_error;
  327. }
  328. ret = _sde_kms_scm_call(sde_kms, vmid);
  329. if (ret) {
  330. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  331. goto scm_error;
  332. }
  333. return 0;
  334. scm_error:
  335. sde_kms_mmu_attach(sde_kms, false);
  336. mmu_error:
  337. atomic_dec(&sde_kms->detach_all_cb);
  338. return ret;
  339. }
  340. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  341. u32 old_vmid)
  342. {
  343. u32 ret;
  344. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  345. return 0;
  346. ret = _sde_kms_scm_call(sde_kms, vmid);
  347. if (ret) {
  348. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  349. goto scm_error;
  350. }
  351. /* attach_all_contexts */
  352. ret = sde_kms_mmu_attach(sde_kms, false);
  353. if (ret) {
  354. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  355. goto mmu_error;
  356. }
  357. return 0;
  358. mmu_error:
  359. _sde_kms_scm_call(sde_kms, old_vmid);
  360. scm_error:
  361. atomic_inc(&sde_kms->detach_all_cb);
  362. return ret;
  363. }
  364. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  365. {
  366. u32 ret;
  367. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  368. return 0;
  369. /* detach secure_context */
  370. ret = sde_kms_mmu_detach(sde_kms, true);
  371. if (ret) {
  372. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  373. goto mmu_error;
  374. }
  375. ret = _sde_kms_scm_call(sde_kms, vmid);
  376. if (ret) {
  377. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  378. goto scm_error;
  379. }
  380. return 0;
  381. scm_error:
  382. sde_kms_mmu_attach(sde_kms, true);
  383. mmu_error:
  384. atomic_dec(&sde_kms->detach_sec_cb);
  385. return ret;
  386. }
  387. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  388. u32 old_vmid)
  389. {
  390. u32 ret;
  391. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  392. return 0;
  393. ret = _sde_kms_scm_call(sde_kms, vmid);
  394. if (ret) {
  395. goto scm_error;
  396. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  397. }
  398. ret = sde_kms_mmu_attach(sde_kms, true);
  399. if (ret) {
  400. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  401. goto mmu_error;
  402. }
  403. return 0;
  404. mmu_error:
  405. _sde_kms_scm_call(sde_kms, old_vmid);
  406. scm_error:
  407. atomic_inc(&sde_kms->detach_sec_cb);
  408. return ret;
  409. }
  410. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  411. struct drm_crtc *crtc, bool enable)
  412. {
  413. int ret;
  414. if (enable) {
  415. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  416. if (ret < 0) {
  417. SDE_ERROR("failed to enable power resource %d\n", ret);
  418. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  419. return ret;
  420. }
  421. sde_crtc_misr_setup(crtc, true, 1);
  422. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  423. if (ret) {
  424. sde_crtc_misr_setup(crtc, false, 0);
  425. pm_runtime_put_sync(sde_kms->dev->dev);
  426. return ret;
  427. }
  428. } else {
  429. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  430. sde_crtc_misr_setup(crtc, false, 0);
  431. pm_runtime_put_sync(sde_kms->dev->dev);
  432. }
  433. return 0;
  434. }
  435. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  436. bool post_commit)
  437. {
  438. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  439. int old_smmu_state = smmu_state->state;
  440. int ret = 0;
  441. u32 vmid;
  442. if (!sde_kms || !crtc) {
  443. SDE_ERROR("invalid argument(s)\n");
  444. return -EINVAL;
  445. }
  446. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  447. post_commit, smmu_state->sui_misr_state,
  448. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  449. if ((!smmu_state->transition_type) ||
  450. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  451. /* Bail out */
  452. return 0;
  453. /* enable sui misr if requested, before the transition */
  454. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  455. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  456. if (ret) {
  457. smmu_state->sui_misr_state = NONE;
  458. goto end;
  459. }
  460. }
  461. mutex_lock(&sde_kms->secure_transition_lock);
  462. switch (smmu_state->state) {
  463. case DETACH_ALL_REQ:
  464. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  465. if (!ret)
  466. smmu_state->state = DETACHED;
  467. break;
  468. case ATTACH_ALL_REQ:
  469. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  470. VMID_CP_SEC_DISPLAY);
  471. if (!ret) {
  472. smmu_state->state = ATTACHED;
  473. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  474. }
  475. break;
  476. case DETACH_SEC_REQ:
  477. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  478. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  479. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  480. if (!ret)
  481. smmu_state->state = DETACHED_SEC;
  482. break;
  483. case ATTACH_SEC_REQ:
  484. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  485. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  486. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  487. if (!ret) {
  488. smmu_state->state = ATTACHED;
  489. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  490. }
  491. break;
  492. default:
  493. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  494. DRMID(crtc), smmu_state->state,
  495. smmu_state->transition_type);
  496. ret = -EINVAL;
  497. break;
  498. }
  499. mutex_unlock(&sde_kms->secure_transition_lock);
  500. /* disable sui misr if requested, after the transition */
  501. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  502. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  503. if (ret)
  504. goto end;
  505. }
  506. end:
  507. smmu_state->transition_error = false;
  508. if (ret) {
  509. smmu_state->transition_error = true;
  510. SDE_ERROR(
  511. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  512. DRMID(crtc), old_smmu_state, smmu_state->state,
  513. smmu_state->secure_level, ret);
  514. smmu_state->state = smmu_state->prev_state;
  515. smmu_state->secure_level = smmu_state->prev_secure_level;
  516. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  517. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  518. }
  519. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  520. DRMID(crtc), old_smmu_state, smmu_state->state,
  521. smmu_state->secure_level, ret);
  522. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  523. smmu_state->transition_type,
  524. smmu_state->transition_error,
  525. smmu_state->secure_level, smmu_state->prev_secure_level,
  526. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  527. smmu_state->sui_misr_state = NONE;
  528. smmu_state->transition_type = NONE;
  529. return ret;
  530. }
  531. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  532. struct drm_atomic_state *state)
  533. {
  534. struct drm_crtc *crtc;
  535. struct drm_crtc_state *old_crtc_state;
  536. struct drm_plane_state *old_plane_state, *new_plane_state;
  537. struct drm_plane *plane;
  538. struct drm_plane_state *plane_state;
  539. struct sde_kms *sde_kms = to_sde_kms(kms);
  540. struct drm_device *dev = sde_kms->dev;
  541. int i, ops = 0, ret = 0;
  542. bool old_valid_fb = false;
  543. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  544. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  545. if (!crtc->state || !crtc->state->active)
  546. continue;
  547. /*
  548. * It is safe to assume only one active crtc,
  549. * and compatible translation modes on the
  550. * planes staged on this crtc.
  551. * otherwise validation would have failed.
  552. * For this CRTC,
  553. */
  554. /*
  555. * 1. Check if old state on the CRTC has planes
  556. * staged with valid fbs
  557. */
  558. for_each_old_plane_in_state(state, plane, plane_state, i) {
  559. if (!plane_state->crtc)
  560. continue;
  561. if (plane_state->fb) {
  562. old_valid_fb = true;
  563. break;
  564. }
  565. }
  566. /*
  567. * 2.Get the operations needed to be performed before
  568. * secure transition can be initiated.
  569. */
  570. ops = sde_crtc_get_secure_transition_ops(crtc,
  571. old_crtc_state, old_valid_fb);
  572. if (ops < 0) {
  573. SDE_ERROR("invalid secure operations %x\n", ops);
  574. return ops;
  575. }
  576. if (!ops) {
  577. smmu_state->transition_error = false;
  578. goto no_ops;
  579. }
  580. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  581. crtc->base.id, ops, crtc->state);
  582. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  583. /* 3. Perform operations needed for secure transition */
  584. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  585. SDE_DEBUG("wait_for_transfer_done\n");
  586. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  587. }
  588. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  589. SDE_DEBUG("cleanup planes\n");
  590. drm_atomic_helper_cleanup_planes(dev, state);
  591. for_each_oldnew_plane_in_state(state, plane,
  592. old_plane_state, new_plane_state, i)
  593. sde_plane_destroy_fb(old_plane_state);
  594. }
  595. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  596. SDE_DEBUG("secure ctrl\n");
  597. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  598. }
  599. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  600. SDE_DEBUG("prepare planes %d",
  601. crtc->state->plane_mask);
  602. drm_atomic_crtc_for_each_plane(plane,
  603. crtc) {
  604. const struct drm_plane_helper_funcs *funcs;
  605. plane_state = plane->state;
  606. funcs = plane->helper_private;
  607. SDE_DEBUG("psde:%d FB[%u]\n",
  608. plane->base.id,
  609. plane->fb->base.id);
  610. if (!funcs)
  611. continue;
  612. if (funcs->prepare_fb(plane, plane_state)) {
  613. ret = funcs->prepare_fb(plane,
  614. plane_state);
  615. if (ret)
  616. return ret;
  617. }
  618. }
  619. }
  620. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  621. SDE_DEBUG("secure operations completed\n");
  622. }
  623. no_ops:
  624. return 0;
  625. }
  626. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  627. unsigned int splash_buffer_size,
  628. unsigned int ramdump_base,
  629. unsigned int ramdump_buffer_size)
  630. {
  631. unsigned long pfn_start, pfn_end, pfn_idx;
  632. int ret = 0;
  633. if (!mem_addr || !splash_buffer_size) {
  634. SDE_ERROR("invalid params\n");
  635. return -EINVAL;
  636. }
  637. /* leave ramdump memory only if base address matches */
  638. if (ramdump_base == mem_addr &&
  639. ramdump_buffer_size <= splash_buffer_size) {
  640. mem_addr += ramdump_buffer_size;
  641. splash_buffer_size -= ramdump_buffer_size;
  642. }
  643. pfn_start = mem_addr >> PAGE_SHIFT;
  644. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  645. ret = memblock_free(mem_addr, splash_buffer_size);
  646. if (ret) {
  647. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  648. return ret;
  649. }
  650. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  651. free_reserved_page(pfn_to_page(pfn_idx));
  652. return ret;
  653. }
  654. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  655. struct sde_splash_mem *splash)
  656. {
  657. struct msm_mmu *mmu = NULL;
  658. int ret = 0;
  659. if (!sde_kms->aspace[0]) {
  660. SDE_ERROR("aspace not found for sde kms node\n");
  661. return -EINVAL;
  662. }
  663. mmu = sde_kms->aspace[0]->mmu;
  664. if (!mmu) {
  665. SDE_ERROR("mmu not found for aspace\n");
  666. return -EINVAL;
  667. }
  668. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  669. SDE_ERROR("invalid input params for map\n");
  670. return -EINVAL;
  671. }
  672. if (!splash->ref_cnt) {
  673. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  674. splash->splash_buf_base,
  675. splash->splash_buf_size,
  676. IOMMU_READ | IOMMU_NOEXEC);
  677. if (ret)
  678. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  679. }
  680. splash->ref_cnt++;
  681. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  682. splash->splash_buf_base,
  683. splash->splash_buf_size,
  684. splash->ref_cnt);
  685. return ret;
  686. }
  687. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  688. {
  689. int i = 0;
  690. int ret = 0;
  691. struct sde_splash_mem *region;
  692. if (!sde_kms)
  693. return -EINVAL;
  694. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  695. region = sde_kms->splash_data.splash_display[i].splash;
  696. ret = _sde_kms_splash_mem_get(sde_kms, region);
  697. if (ret)
  698. return ret;
  699. /* Demura is optional and need not exist */
  700. region = sde_kms->splash_data.splash_display[i].demura;
  701. if (region) {
  702. ret = _sde_kms_splash_mem_get(sde_kms, region);
  703. if (ret)
  704. return ret;
  705. }
  706. }
  707. return ret;
  708. }
  709. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  710. struct sde_splash_mem *splash)
  711. {
  712. struct msm_mmu *mmu = NULL;
  713. int rc = 0;
  714. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  715. SDE_ERROR("invalid params\n");
  716. return -EINVAL;
  717. }
  718. mmu = sde_kms->aspace[0]->mmu;
  719. if (!splash || !splash->ref_cnt ||
  720. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  721. return -EINVAL;
  722. splash->ref_cnt--;
  723. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  724. splash->splash_buf_base, splash->ref_cnt);
  725. if (!splash->ref_cnt) {
  726. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  727. splash->splash_buf_size);
  728. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  729. splash->splash_buf_size, splash->ramdump_base,
  730. splash->ramdump_size);
  731. splash->splash_buf_base = 0;
  732. splash->splash_buf_size = 0;
  733. }
  734. return rc;
  735. }
  736. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  737. {
  738. int i = 0;
  739. int ret = 0, failure = 0;
  740. struct sde_splash_mem *region;
  741. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  742. return -EINVAL;
  743. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  744. region = sde_kms->splash_data.splash_display[i].splash;
  745. ret = _sde_kms_splash_mem_put(sde_kms, region);
  746. if (ret) {
  747. failure = 1;
  748. pr_err("Error unmapping splash mem for display %d\n",
  749. i);
  750. }
  751. /* Demura is optional and need not exist */
  752. region = sde_kms->splash_data.splash_display[i].demura;
  753. if (region) {
  754. ret = _sde_kms_splash_mem_put(sde_kms, region);
  755. if (ret) {
  756. failure = 1;
  757. pr_err("Error unmapping demura mem for display %d\n",
  758. i);
  759. }
  760. }
  761. }
  762. if (failure)
  763. ret = -EINVAL;
  764. return ret;
  765. }
  766. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  767. struct drm_connector_state *conn_state)
  768. {
  769. int lp_mode, blank;
  770. if (crtc_state->active)
  771. lp_mode = sde_connector_get_property(conn_state,
  772. CONNECTOR_PROP_LP);
  773. else
  774. lp_mode = SDE_MODE_DPMS_OFF;
  775. switch (lp_mode) {
  776. case SDE_MODE_DPMS_ON:
  777. blank = DRM_PANEL_EVENT_UNBLANK;
  778. break;
  779. case SDE_MODE_DPMS_LP1:
  780. case SDE_MODE_DPMS_LP2:
  781. blank = DRM_PANEL_EVENT_BLANK_LP;
  782. break;
  783. case SDE_MODE_DPMS_OFF:
  784. default:
  785. blank = DRM_PANEL_EVENT_BLANK;
  786. break;
  787. }
  788. return blank;
  789. }
  790. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  791. bool is_pre_commit)
  792. {
  793. struct panel_event_notification notification;
  794. struct drm_connector *connector;
  795. struct drm_connector_state *old_conn_state;
  796. struct drm_crtc_state *old_crtc_state;
  797. struct drm_crtc *crtc;
  798. struct sde_connector *c_conn;
  799. int i, old_mode, new_mode, old_fps, new_fps;
  800. enum panel_event_notifier_tag panel_type;
  801. for_each_old_connector_in_state(old_state, connector,
  802. old_conn_state, i) {
  803. crtc = connector->state->crtc ? connector->state->crtc :
  804. old_conn_state->crtc;
  805. if (!crtc)
  806. continue;
  807. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  808. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  809. if (old_conn_state->crtc) {
  810. old_crtc_state = drm_atomic_get_existing_crtc_state(
  811. old_state, old_conn_state->crtc);
  812. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  813. old_mode = _sde_kms_get_blank(old_crtc_state,
  814. old_conn_state);
  815. } else {
  816. old_fps = 0;
  817. old_mode = DRM_PANEL_EVENT_BLANK;
  818. }
  819. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  820. c_conn = to_sde_connector(connector);
  821. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  822. c_conn->panel, crtc->state->active,
  823. old_conn_state->crtc);
  824. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  825. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  826. /* If suspend resume and fps change are happening
  827. * at the same time, give preference to power mode
  828. * changes rather than fps change.
  829. */
  830. if ((old_mode == new_mode) && (old_fps != new_fps))
  831. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  832. if (!c_conn->panel)
  833. continue;
  834. panel_type = sde_encoder_is_primary_display(
  835. connector->encoder) ?
  836. PANEL_EVENT_NOTIFICATION_PRIMARY :
  837. PANEL_EVENT_NOTIFICATION_SECONDARY;
  838. notification.notif_type = new_mode;
  839. notification.panel = c_conn->panel;
  840. notification.notif_data.old_fps = old_fps;
  841. notification.notif_data.new_fps = new_fps;
  842. notification.notif_data.early_trigger = is_pre_commit;
  843. panel_event_notification_trigger(panel_type,
  844. &notification);
  845. }
  846. }
  847. }
  848. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  849. struct drm_atomic_state *state)
  850. {
  851. int i;
  852. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  853. struct drm_crtc *crtc, *vm_crtc = NULL;
  854. struct drm_crtc_state *new_cstate, *old_cstate;
  855. struct sde_crtc_state *vm_cstate;
  856. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  857. if (!new_cstate->active && !old_cstate->active)
  858. continue;
  859. vm_cstate = to_sde_crtc_state(new_cstate);
  860. vm_req = sde_crtc_get_property(vm_cstate,
  861. CRTC_PROP_VM_REQ_STATE);
  862. if (vm_req != VM_REQ_NONE) {
  863. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  864. vm_req, crtc->base.id);
  865. vm_crtc = crtc;
  866. break;
  867. }
  868. }
  869. return vm_crtc;
  870. }
  871. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  872. struct drm_atomic_state *state)
  873. {
  874. struct drm_device *ddev;
  875. struct drm_crtc *crtc;
  876. struct drm_crtc_state *new_cstate;
  877. struct drm_encoder *encoder;
  878. struct drm_connector *connector;
  879. struct sde_vm_ops *vm_ops;
  880. struct sde_crtc_state *cstate;
  881. struct drm_connector_list_iter iter;
  882. enum sde_crtc_vm_req vm_req;
  883. int rc = 0;
  884. ddev = sde_kms->dev;
  885. vm_ops = sde_vm_get_ops(sde_kms);
  886. if (!vm_ops)
  887. return -EINVAL;
  888. crtc = sde_kms_vm_get_vm_crtc(state);
  889. if (!crtc)
  890. return 0;
  891. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  892. cstate = to_sde_crtc_state(new_cstate);
  893. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  894. if (vm_req != VM_REQ_ACQUIRE)
  895. return 0;
  896. /* enable MDSS irq line */
  897. sde_irq_update(&sde_kms->base, true);
  898. /* clear the stale IRQ status bits */
  899. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  900. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  901. /* enable the display path IRQ's */
  902. drm_for_each_encoder_mask(encoder, crtc->dev,
  903. crtc->state->encoder_mask) {
  904. if (sde_encoder_in_clone_mode(encoder))
  905. continue;
  906. sde_encoder_irq_control(encoder, true);
  907. }
  908. /* Schedule ESD work */
  909. drm_connector_list_iter_begin(ddev, &iter);
  910. drm_for_each_connector_iter(connector, &iter)
  911. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  912. sde_connector_schedule_status_work(connector, true);
  913. drm_connector_list_iter_end(&iter);
  914. /* enable vblank events */
  915. drm_crtc_vblank_on(crtc);
  916. sde_dbg_set_hw_ownership_status(true);
  917. /* handle non-SDE pre_acquire */
  918. if (vm_ops->vm_client_post_acquire)
  919. rc = vm_ops->vm_client_post_acquire(sde_kms);
  920. return rc;
  921. }
  922. void sde_kms_vm_set_sid(struct sde_kms *sde_kms, u32 vm)
  923. {
  924. struct drm_plane *plane;
  925. struct drm_device *ddev;
  926. struct sde_mdss_cfg *sde_cfg;
  927. ddev = sde_kms->dev;
  928. sde_cfg = sde_kms->catalog;
  929. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  930. sde_plane_set_sid(plane, vm);
  931. if (sde_kms->hw_sid && sde_kms->hw_sid->ops.set_vm_sid)
  932. sde_kms->hw_sid->ops.set_vm_sid(sde_kms->hw_sid, vm, sde_kms->catalog);
  933. }
  934. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  935. struct drm_atomic_state *state)
  936. {
  937. struct drm_crtc *crtc;
  938. struct drm_crtc_state *new_cstate;
  939. struct sde_crtc_state *cstate;
  940. enum sde_crtc_vm_req vm_req;
  941. crtc = sde_kms_vm_get_vm_crtc(state);
  942. if (!crtc)
  943. return 0;
  944. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  945. cstate = to_sde_crtc_state(new_cstate);
  946. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  947. if (vm_req != VM_REQ_ACQUIRE)
  948. return 0;
  949. /* Clear the stale IRQ status bits */
  950. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  951. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  952. /* Program the SID's for the trusted VM */
  953. sde_kms_vm_set_sid(sde_kms, 1);
  954. sde_dbg_set_hw_ownership_status(true);
  955. return 0;
  956. }
  957. static void sde_kms_prepare_commit(struct msm_kms *kms,
  958. struct drm_atomic_state *state)
  959. {
  960. struct sde_kms *sde_kms;
  961. struct msm_drm_private *priv;
  962. struct drm_device *dev;
  963. struct drm_encoder *encoder;
  964. struct drm_crtc *crtc;
  965. struct drm_crtc_state *cstate;
  966. struct sde_vm_ops *vm_ops;
  967. int i, rc;
  968. if (!kms)
  969. return;
  970. sde_kms = to_sde_kms(kms);
  971. dev = sde_kms->dev;
  972. if (!dev || !dev->dev_private)
  973. return;
  974. priv = dev->dev_private;
  975. SDE_ATRACE_BEGIN("prepare_commit");
  976. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  977. if (rc < 0) {
  978. SDE_ERROR("failed to enable power resources %d\n", rc);
  979. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  980. goto end;
  981. }
  982. if (sde_kms->first_kickoff) {
  983. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  984. sde_kms->first_kickoff = false;
  985. }
  986. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  987. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  988. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  989. SDE_ERROR("crtc:%d, initiating hw reset\n",
  990. DRMID(crtc));
  991. sde_encoder_needs_hw_reset(encoder);
  992. sde_crtc_set_needs_hw_reset(crtc);
  993. }
  994. }
  995. }
  996. /*
  997. * NOTE: for secure use cases we want to apply the new HW
  998. * configuration only after completing preparation for secure
  999. * transitions prepare below if any transtions is required.
  1000. */
  1001. sde_kms_prepare_secure_transition(kms, state);
  1002. vm_ops = sde_vm_get_ops(sde_kms);
  1003. if (!vm_ops)
  1004. goto end_vm;
  1005. if (vm_ops->vm_prepare_commit)
  1006. vm_ops->vm_prepare_commit(sde_kms, state);
  1007. end_vm:
  1008. _sde_kms_drm_check_dpms(state, true);
  1009. end:
  1010. SDE_ATRACE_END("prepare_commit");
  1011. }
  1012. static void sde_kms_commit(struct msm_kms *kms,
  1013. struct drm_atomic_state *old_state)
  1014. {
  1015. struct sde_kms *sde_kms;
  1016. struct drm_crtc *crtc;
  1017. struct drm_crtc_state *old_crtc_state;
  1018. int i;
  1019. if (!kms || !old_state)
  1020. return;
  1021. sde_kms = to_sde_kms(kms);
  1022. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1023. SDE_ERROR("power resource is not enabled\n");
  1024. return;
  1025. }
  1026. SDE_ATRACE_BEGIN("sde_kms_commit");
  1027. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1028. if (crtc->state->active) {
  1029. SDE_EVT32(DRMID(crtc), old_state);
  1030. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1031. }
  1032. }
  1033. SDE_ATRACE_END("sde_kms_commit");
  1034. }
  1035. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1036. struct sde_splash_display *splash_display)
  1037. {
  1038. if (!sde_kms || !splash_display ||
  1039. !sde_kms->splash_data.num_splash_displays)
  1040. return;
  1041. if (sde_kms->splash_data.num_splash_regions) {
  1042. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1043. if (splash_display->demura)
  1044. _sde_kms_splash_mem_put(sde_kms,
  1045. splash_display->demura);
  1046. }
  1047. sde_kms->splash_data.num_splash_displays--;
  1048. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1049. sde_kms->splash_data.num_splash_displays);
  1050. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1051. }
  1052. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1053. struct drm_crtc *crtc)
  1054. {
  1055. struct msm_drm_private *priv;
  1056. struct sde_splash_display *splash_display;
  1057. int i;
  1058. if (!sde_kms || !crtc)
  1059. return;
  1060. priv = sde_kms->dev->dev_private;
  1061. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1062. return;
  1063. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1064. sde_kms->splash_data.num_splash_displays);
  1065. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1066. splash_display = &sde_kms->splash_data.splash_display[i];
  1067. if (splash_display->encoder &&
  1068. crtc == splash_display->encoder->crtc)
  1069. break;
  1070. }
  1071. if (i >= MAX_DSI_DISPLAYS)
  1072. return;
  1073. if (splash_display->cont_splash_enabled) {
  1074. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1075. splash_display, false);
  1076. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1077. }
  1078. /* remove the votes if all displays are done with splash */
  1079. if (!sde_kms->splash_data.num_splash_displays) {
  1080. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1081. sde_power_data_bus_set_quota(&priv->phandle, i,
  1082. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1083. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1084. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1085. pm_runtime_put_sync(sde_kms->dev->dev);
  1086. }
  1087. }
  1088. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1089. {
  1090. struct drm_connector *connector;
  1091. struct drm_connector_list_iter iter;
  1092. struct drm_encoder *encoder;
  1093. /* Cancel CRTC work */
  1094. sde_crtc_cancel_delayed_work(crtc);
  1095. /* Cancel ESD work */
  1096. drm_connector_list_iter_begin(crtc->dev, &iter);
  1097. drm_for_each_connector_iter(connector, &iter)
  1098. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1099. sde_connector_schedule_status_work(connector, false);
  1100. drm_connector_list_iter_end(&iter);
  1101. /* Cancel Idle-PC work */
  1102. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1103. if (sde_encoder_in_clone_mode(encoder))
  1104. continue;
  1105. sde_encoder_cancel_delayed_work(encoder);
  1106. }
  1107. }
  1108. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1109. struct drm_atomic_state *state, bool is_primary)
  1110. {
  1111. struct drm_crtc *crtc;
  1112. struct drm_encoder *encoder;
  1113. int rc = 0;
  1114. crtc = sde_kms_vm_get_vm_crtc(state);
  1115. if (!crtc)
  1116. return 0;
  1117. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1118. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1119. sde_dbg_set_hw_ownership_status(false);
  1120. sde_kms_cancel_delayed_work(crtc);
  1121. /* disable SDE encoder irq's */
  1122. drm_for_each_encoder_mask(encoder, crtc->dev,
  1123. crtc->state->encoder_mask) {
  1124. if (sde_encoder_in_clone_mode(encoder))
  1125. continue;
  1126. sde_encoder_irq_control(encoder, false);
  1127. }
  1128. if (is_primary) {
  1129. /* disable vblank events */
  1130. drm_crtc_vblank_off(crtc);
  1131. /* reset sw state */
  1132. sde_crtc_reset_sw_state(crtc);
  1133. }
  1134. return rc;
  1135. }
  1136. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1137. struct drm_atomic_state *state)
  1138. {
  1139. struct sde_vm_ops *vm_ops;
  1140. struct drm_crtc *crtc;
  1141. struct sde_crtc_state *cstate;
  1142. struct drm_crtc_state *new_cstate;
  1143. enum sde_crtc_vm_req vm_req;
  1144. int rc = 0;
  1145. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1146. return -EINVAL;
  1147. vm_ops = sde_vm_get_ops(sde_kms);
  1148. crtc = sde_kms_vm_get_vm_crtc(state);
  1149. if (!crtc)
  1150. return 0;
  1151. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1152. cstate = to_sde_crtc_state(new_cstate);
  1153. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1154. if (vm_req != VM_REQ_RELEASE)
  1155. return 0;
  1156. sde_kms_vm_pre_release(sde_kms, state, false);
  1157. sde_kms_vm_set_sid(sde_kms, 0);
  1158. sde_vm_lock(sde_kms);
  1159. if (vm_ops->vm_release)
  1160. rc = vm_ops->vm_release(sde_kms);
  1161. sde_vm_unlock(sde_kms);
  1162. return rc;
  1163. }
  1164. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1165. struct drm_atomic_state *state)
  1166. {
  1167. struct sde_vm_ops *vm_ops;
  1168. struct sde_crtc_state *cstate;
  1169. struct drm_crtc *crtc;
  1170. struct drm_crtc_state *new_cstate;
  1171. enum sde_crtc_vm_req vm_req;
  1172. int rc = 0;
  1173. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1174. return -EINVAL;
  1175. vm_ops = sde_vm_get_ops(sde_kms);
  1176. crtc = sde_kms_vm_get_vm_crtc(state);
  1177. if (!crtc)
  1178. return 0;
  1179. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1180. cstate = to_sde_crtc_state(new_cstate);
  1181. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1182. if (vm_req != VM_REQ_RELEASE)
  1183. return 0;
  1184. /* handle SDE pre-release */
  1185. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1186. if (rc) {
  1187. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1188. goto exit;
  1189. }
  1190. /* properly handoff color processing features */
  1191. sde_cp_crtc_vm_primary_handoff(crtc);
  1192. sde_vm_lock(sde_kms);
  1193. /* handle non-SDE clients pre-release */
  1194. if (vm_ops->vm_client_pre_release) {
  1195. rc = vm_ops->vm_client_pre_release(sde_kms);
  1196. if (rc) {
  1197. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1198. rc);
  1199. sde_vm_unlock(sde_kms);
  1200. goto exit;
  1201. }
  1202. }
  1203. /* disable IRQ line */
  1204. sde_irq_update(&sde_kms->base, false);
  1205. /* release HW */
  1206. if (vm_ops->vm_release) {
  1207. rc = vm_ops->vm_release(sde_kms);
  1208. if (rc)
  1209. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1210. }
  1211. sde_vm_unlock(sde_kms);
  1212. _sde_crtc_vm_release_notify(crtc);
  1213. exit:
  1214. return rc;
  1215. }
  1216. static void sde_kms_complete_commit(struct msm_kms *kms,
  1217. struct drm_atomic_state *old_state)
  1218. {
  1219. struct sde_kms *sde_kms;
  1220. struct msm_drm_private *priv;
  1221. struct drm_crtc *crtc;
  1222. struct drm_crtc_state *old_crtc_state;
  1223. struct drm_connector *connector;
  1224. struct drm_connector_state *old_conn_state;
  1225. struct msm_display_conn_params params;
  1226. struct sde_vm_ops *vm_ops;
  1227. int i, rc = 0;
  1228. if (!kms || !old_state)
  1229. return;
  1230. sde_kms = to_sde_kms(kms);
  1231. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1232. return;
  1233. priv = sde_kms->dev->dev_private;
  1234. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1235. SDE_ERROR("power resource is not enabled\n");
  1236. return;
  1237. }
  1238. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1239. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1240. sde_crtc_complete_commit(crtc, old_crtc_state);
  1241. /* complete secure transitions if any */
  1242. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1243. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1244. }
  1245. for_each_old_connector_in_state(old_state, connector,
  1246. old_conn_state, i) {
  1247. struct sde_connector *c_conn;
  1248. c_conn = to_sde_connector(connector);
  1249. if (!c_conn->ops.post_kickoff)
  1250. continue;
  1251. memset(&params, 0, sizeof(params));
  1252. sde_connector_complete_qsync_commit(connector, &params);
  1253. rc = c_conn->ops.post_kickoff(connector, &params);
  1254. if (rc) {
  1255. pr_err("Connector Post kickoff failed rc=%d\n",
  1256. rc);
  1257. }
  1258. }
  1259. vm_ops = sde_vm_get_ops(sde_kms);
  1260. if (vm_ops && vm_ops->vm_post_commit) {
  1261. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1262. if (rc)
  1263. SDE_ERROR("vm post commit failed, rc = %d\n",
  1264. rc);
  1265. }
  1266. _sde_kms_drm_check_dpms(old_state, false);
  1267. pm_runtime_put_sync(sde_kms->dev->dev);
  1268. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1269. _sde_kms_release_splash_resource(sde_kms, crtc);
  1270. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1271. SDE_ATRACE_END("sde_kms_complete_commit");
  1272. }
  1273. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1274. struct drm_crtc *crtc)
  1275. {
  1276. struct drm_encoder *encoder;
  1277. struct drm_device *dev;
  1278. int ret;
  1279. bool cwb_disabling;
  1280. if (!kms || !crtc || !crtc->state) {
  1281. SDE_ERROR("invalid params\n");
  1282. return;
  1283. }
  1284. dev = crtc->dev;
  1285. if (!crtc->state->enable) {
  1286. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1287. return;
  1288. }
  1289. if (!crtc->state->active) {
  1290. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1291. return;
  1292. }
  1293. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1294. SDE_ERROR("power resource is not enabled\n");
  1295. return;
  1296. }
  1297. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1298. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1299. cwb_disabling = false;
  1300. if (encoder->crtc != crtc) {
  1301. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1302. crtc);
  1303. if (!cwb_disabling)
  1304. continue;
  1305. }
  1306. /*
  1307. * Wait for post-flush if necessary to delay before
  1308. * plane_cleanup. For example, wait for vsync in case of video
  1309. * mode panels. This may be a no-op for command mode panels.
  1310. */
  1311. SDE_EVT32_VERBOSE(DRMID(crtc));
  1312. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1313. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1314. if (ret && ret != -EWOULDBLOCK) {
  1315. SDE_ERROR("wait for commit done returned %d\n", ret);
  1316. sde_crtc_request_frame_reset(crtc, encoder);
  1317. break;
  1318. }
  1319. sde_crtc_complete_flip(crtc, NULL);
  1320. if (cwb_disabling)
  1321. sde_encoder_virt_reset(encoder);
  1322. }
  1323. sde_crtc_static_cache_read_kickoff(crtc);
  1324. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1325. }
  1326. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1327. struct drm_atomic_state *old_state)
  1328. {
  1329. struct drm_crtc *crtc;
  1330. struct drm_crtc_state *old_crtc_state;
  1331. int i;
  1332. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1333. SDE_ERROR("invalid argument(s)\n");
  1334. return;
  1335. }
  1336. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1337. /* old_state actually contains updated crtc pointers */
  1338. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1339. if (crtc->state->active || crtc->state->active_changed)
  1340. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1341. }
  1342. SDE_ATRACE_END("sde_kms_prepare_fence");
  1343. }
  1344. /**
  1345. * _sde_kms_get_displays - query for underlying display handles and cache them
  1346. * @sde_kms: Pointer to sde kms structure
  1347. * Returns: Zero on success
  1348. */
  1349. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1350. {
  1351. int rc = -ENOMEM;
  1352. if (!sde_kms) {
  1353. SDE_ERROR("invalid sde kms\n");
  1354. return -EINVAL;
  1355. }
  1356. /* dsi */
  1357. sde_kms->dsi_displays = NULL;
  1358. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1359. if (sde_kms->dsi_display_count) {
  1360. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1361. sizeof(void *),
  1362. GFP_KERNEL);
  1363. if (!sde_kms->dsi_displays) {
  1364. SDE_ERROR("failed to allocate dsi displays\n");
  1365. goto exit_deinit_dsi;
  1366. }
  1367. sde_kms->dsi_display_count =
  1368. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1369. sde_kms->dsi_display_count);
  1370. }
  1371. /* wb */
  1372. sde_kms->wb_displays = NULL;
  1373. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1374. if (sde_kms->wb_display_count) {
  1375. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1376. sizeof(void *),
  1377. GFP_KERNEL);
  1378. if (!sde_kms->wb_displays) {
  1379. SDE_ERROR("failed to allocate wb displays\n");
  1380. goto exit_deinit_wb;
  1381. }
  1382. sde_kms->wb_display_count =
  1383. wb_display_get_displays(sde_kms->wb_displays,
  1384. sde_kms->wb_display_count);
  1385. }
  1386. /* dp */
  1387. sde_kms->dp_displays = NULL;
  1388. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1389. if (sde_kms->dp_display_count) {
  1390. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1391. sizeof(void *), GFP_KERNEL);
  1392. if (!sde_kms->dp_displays) {
  1393. SDE_ERROR("failed to allocate dp displays\n");
  1394. goto exit_deinit_dp;
  1395. }
  1396. sde_kms->dp_display_count =
  1397. dp_display_get_displays(sde_kms->dp_displays,
  1398. sde_kms->dp_display_count);
  1399. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1400. }
  1401. return 0;
  1402. exit_deinit_dp:
  1403. kfree(sde_kms->dp_displays);
  1404. sde_kms->dp_stream_count = 0;
  1405. sde_kms->dp_display_count = 0;
  1406. sde_kms->dp_displays = NULL;
  1407. exit_deinit_wb:
  1408. kfree(sde_kms->wb_displays);
  1409. sde_kms->wb_display_count = 0;
  1410. sde_kms->wb_displays = NULL;
  1411. exit_deinit_dsi:
  1412. kfree(sde_kms->dsi_displays);
  1413. sde_kms->dsi_display_count = 0;
  1414. sde_kms->dsi_displays = NULL;
  1415. return rc;
  1416. }
  1417. /**
  1418. * _sde_kms_release_displays - release cache of underlying display handles
  1419. * @sde_kms: Pointer to sde kms structure
  1420. */
  1421. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1422. {
  1423. if (!sde_kms) {
  1424. SDE_ERROR("invalid sde kms\n");
  1425. return;
  1426. }
  1427. kfree(sde_kms->wb_displays);
  1428. sde_kms->wb_displays = NULL;
  1429. sde_kms->wb_display_count = 0;
  1430. kfree(sde_kms->dsi_displays);
  1431. sde_kms->dsi_displays = NULL;
  1432. sde_kms->dsi_display_count = 0;
  1433. }
  1434. /**
  1435. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1436. * for underlying displays
  1437. * @dev: Pointer to drm device structure
  1438. * @priv: Pointer to private drm device data
  1439. * @sde_kms: Pointer to sde kms structure
  1440. * Returns: Zero on success
  1441. */
  1442. static int _sde_kms_setup_displays(struct drm_device *dev,
  1443. struct msm_drm_private *priv,
  1444. struct sde_kms *sde_kms)
  1445. {
  1446. static const struct sde_connector_ops dsi_ops = {
  1447. .set_info_blob = dsi_conn_set_info_blob,
  1448. .detect = dsi_conn_detect,
  1449. .get_modes = dsi_connector_get_modes,
  1450. .pre_destroy = dsi_connector_put_modes,
  1451. .mode_valid = dsi_conn_mode_valid,
  1452. .get_info = dsi_display_get_info,
  1453. .set_backlight = dsi_display_set_backlight,
  1454. .soft_reset = dsi_display_soft_reset,
  1455. .pre_kickoff = dsi_conn_pre_kickoff,
  1456. .clk_ctrl = dsi_display_clk_ctrl,
  1457. .set_power = dsi_display_set_power,
  1458. .get_mode_info = dsi_conn_get_mode_info,
  1459. .get_dst_format = dsi_display_get_dst_format,
  1460. .post_kickoff = dsi_conn_post_kickoff,
  1461. .check_status = dsi_display_check_status,
  1462. .enable_event = dsi_conn_enable_event,
  1463. .cmd_transfer = dsi_display_cmd_transfer,
  1464. .cont_splash_config = dsi_display_cont_splash_config,
  1465. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1466. .get_panel_vfp = dsi_display_get_panel_vfp,
  1467. .get_default_lms = dsi_display_get_default_lms,
  1468. .cmd_receive = dsi_display_cmd_receive,
  1469. .install_properties = NULL,
  1470. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1471. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1472. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1473. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1474. .prepare_commit = dsi_conn_prepare_commit,
  1475. .set_submode_info = dsi_conn_set_submode_blob_info,
  1476. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1477. };
  1478. static const struct sde_connector_ops wb_ops = {
  1479. .post_init = sde_wb_connector_post_init,
  1480. .set_info_blob = sde_wb_connector_set_info_blob,
  1481. .detect = sde_wb_connector_detect,
  1482. .get_modes = sde_wb_connector_get_modes,
  1483. .set_property = sde_wb_connector_set_property,
  1484. .get_info = sde_wb_get_info,
  1485. .soft_reset = NULL,
  1486. .get_mode_info = sde_wb_get_mode_info,
  1487. .get_dst_format = NULL,
  1488. .check_status = NULL,
  1489. .cmd_transfer = NULL,
  1490. .cont_splash_config = NULL,
  1491. .cont_splash_res_disable = NULL,
  1492. .get_panel_vfp = NULL,
  1493. .cmd_receive = NULL,
  1494. .install_properties = NULL,
  1495. .set_dyn_bit_clk = NULL,
  1496. .set_allowed_mode_switch = NULL,
  1497. };
  1498. static const struct sde_connector_ops dp_ops = {
  1499. .post_init = dp_connector_post_init,
  1500. .detect = dp_connector_detect,
  1501. .get_modes = dp_connector_get_modes,
  1502. .atomic_check = dp_connector_atomic_check,
  1503. .mode_valid = dp_connector_mode_valid,
  1504. .get_info = dp_connector_get_info,
  1505. .get_mode_info = dp_connector_get_mode_info,
  1506. .post_open = dp_connector_post_open,
  1507. .check_status = NULL,
  1508. .set_colorspace = dp_connector_set_colorspace,
  1509. .config_hdr = dp_connector_config_hdr,
  1510. .cmd_transfer = NULL,
  1511. .cont_splash_config = NULL,
  1512. .cont_splash_res_disable = NULL,
  1513. .get_panel_vfp = NULL,
  1514. .update_pps = dp_connector_update_pps,
  1515. .cmd_receive = NULL,
  1516. .install_properties = dp_connector_install_properties,
  1517. .set_allowed_mode_switch = NULL,
  1518. .set_dyn_bit_clk = NULL,
  1519. };
  1520. struct msm_display_info info;
  1521. struct drm_encoder *encoder;
  1522. void *display, *connector;
  1523. int i, max_encoders;
  1524. int rc = 0;
  1525. u32 dsc_count = 0, mixer_count = 0;
  1526. u32 max_dp_dsc_count, max_dp_mixer_count;
  1527. if (!dev || !priv || !sde_kms) {
  1528. SDE_ERROR("invalid argument(s)\n");
  1529. return -EINVAL;
  1530. }
  1531. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1532. sde_kms->dp_display_count +
  1533. sde_kms->dp_stream_count;
  1534. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1535. max_encoders = ARRAY_SIZE(priv->encoders);
  1536. SDE_ERROR("capping number of displays to %d", max_encoders);
  1537. }
  1538. /* wb */
  1539. for (i = 0; i < sde_kms->wb_display_count &&
  1540. priv->num_encoders < max_encoders; ++i) {
  1541. display = sde_kms->wb_displays[i];
  1542. encoder = NULL;
  1543. memset(&info, 0x0, sizeof(info));
  1544. rc = sde_wb_get_info(NULL, &info, display);
  1545. if (rc) {
  1546. SDE_ERROR("wb get_info %d failed\n", i);
  1547. continue;
  1548. }
  1549. encoder = sde_encoder_init(dev, &info);
  1550. if (IS_ERR_OR_NULL(encoder)) {
  1551. SDE_ERROR("encoder init failed for wb %d\n", i);
  1552. continue;
  1553. }
  1554. rc = sde_wb_drm_init(display, encoder);
  1555. if (rc) {
  1556. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1557. sde_encoder_destroy(encoder);
  1558. continue;
  1559. }
  1560. connector = sde_connector_init(dev,
  1561. encoder,
  1562. 0,
  1563. display,
  1564. &wb_ops,
  1565. DRM_CONNECTOR_POLL_HPD,
  1566. DRM_MODE_CONNECTOR_VIRTUAL);
  1567. if (connector) {
  1568. priv->encoders[priv->num_encoders++] = encoder;
  1569. priv->connectors[priv->num_connectors++] = connector;
  1570. } else {
  1571. SDE_ERROR("wb %d connector init failed\n", i);
  1572. sde_wb_drm_deinit(display);
  1573. sde_encoder_destroy(encoder);
  1574. }
  1575. }
  1576. /* dsi */
  1577. for (i = 0; i < sde_kms->dsi_display_count &&
  1578. priv->num_encoders < max_encoders; ++i) {
  1579. display = sde_kms->dsi_displays[i];
  1580. encoder = NULL;
  1581. memset(&info, 0x0, sizeof(info));
  1582. rc = dsi_display_get_info(NULL, &info, display);
  1583. if (rc) {
  1584. SDE_ERROR("dsi get_info %d failed\n", i);
  1585. continue;
  1586. }
  1587. encoder = sde_encoder_init(dev, &info);
  1588. if (IS_ERR_OR_NULL(encoder)) {
  1589. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1590. continue;
  1591. }
  1592. rc = dsi_display_drm_bridge_init(display, encoder);
  1593. if (rc) {
  1594. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1595. sde_encoder_destroy(encoder);
  1596. continue;
  1597. }
  1598. connector = sde_connector_init(dev,
  1599. encoder,
  1600. dsi_display_get_drm_panel(display),
  1601. display,
  1602. &dsi_ops,
  1603. DRM_CONNECTOR_POLL_HPD,
  1604. DRM_MODE_CONNECTOR_DSI);
  1605. if (connector) {
  1606. priv->encoders[priv->num_encoders++] = encoder;
  1607. priv->connectors[priv->num_connectors++] = connector;
  1608. } else {
  1609. SDE_ERROR("dsi %d connector init failed\n", i);
  1610. dsi_display_drm_bridge_deinit(display);
  1611. sde_encoder_destroy(encoder);
  1612. continue;
  1613. }
  1614. rc = dsi_display_drm_ext_bridge_init(display,
  1615. encoder, connector);
  1616. if (rc) {
  1617. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1618. dsi_display_drm_bridge_deinit(display);
  1619. sde_connector_destroy(connector);
  1620. sde_encoder_destroy(encoder);
  1621. }
  1622. dsc_count += info.dsc_count;
  1623. mixer_count += info.lm_count;
  1624. if (dsi_display_has_dsc_switch_support(display))
  1625. sde_kms->dsc_switch_support = true;
  1626. }
  1627. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1628. !sde_kms->dsc_switch_support) {
  1629. SDE_DEBUG("dsc switch not supported\n");
  1630. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1631. }
  1632. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1633. sde_kms->catalog->mixer_count - mixer_count : 0;
  1634. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1635. sde_kms->catalog->dsc_count - dsc_count : 0;
  1636. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1637. SDE_DP_DSC_RESERVATION_SWITCH)
  1638. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1639. /* dp */
  1640. for (i = 0; i < sde_kms->dp_display_count &&
  1641. priv->num_encoders < max_encoders; ++i) {
  1642. int idx;
  1643. display = sde_kms->dp_displays[i];
  1644. encoder = NULL;
  1645. memset(&info, 0x0, sizeof(info));
  1646. rc = dp_connector_get_info(NULL, &info, display);
  1647. if (rc) {
  1648. SDE_ERROR("dp get_info %d failed\n", i);
  1649. continue;
  1650. }
  1651. encoder = sde_encoder_init(dev, &info);
  1652. if (IS_ERR_OR_NULL(encoder)) {
  1653. SDE_ERROR("dp encoder init failed %d\n", i);
  1654. continue;
  1655. }
  1656. rc = dp_drm_bridge_init(display, encoder,
  1657. max_dp_mixer_count, max_dp_dsc_count);
  1658. if (rc) {
  1659. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1660. sde_encoder_destroy(encoder);
  1661. continue;
  1662. }
  1663. connector = sde_connector_init(dev,
  1664. encoder,
  1665. NULL,
  1666. display,
  1667. &dp_ops,
  1668. DRM_CONNECTOR_POLL_HPD,
  1669. DRM_MODE_CONNECTOR_DisplayPort);
  1670. if (connector) {
  1671. priv->encoders[priv->num_encoders++] = encoder;
  1672. priv->connectors[priv->num_connectors++] = connector;
  1673. } else {
  1674. SDE_ERROR("dp %d connector init failed\n", i);
  1675. dp_drm_bridge_deinit(display);
  1676. sde_encoder_destroy(encoder);
  1677. }
  1678. /* update display cap to MST_MODE for DP MST encoders */
  1679. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1680. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1681. priv->num_encoders < max_encoders; idx++) {
  1682. info.h_tile_instance[0] = idx;
  1683. encoder = sde_encoder_init(dev, &info);
  1684. if (IS_ERR_OR_NULL(encoder)) {
  1685. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1686. continue;
  1687. }
  1688. rc = dp_mst_drm_bridge_init(display, encoder);
  1689. if (rc) {
  1690. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1691. i, rc);
  1692. sde_encoder_destroy(encoder);
  1693. continue;
  1694. }
  1695. priv->encoders[priv->num_encoders++] = encoder;
  1696. }
  1697. }
  1698. return 0;
  1699. }
  1700. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1701. {
  1702. struct msm_drm_private *priv;
  1703. int i;
  1704. if (!sde_kms) {
  1705. SDE_ERROR("invalid sde_kms\n");
  1706. return;
  1707. } else if (!sde_kms->dev) {
  1708. SDE_ERROR("invalid dev\n");
  1709. return;
  1710. } else if (!sde_kms->dev->dev_private) {
  1711. SDE_ERROR("invalid dev_private\n");
  1712. return;
  1713. }
  1714. priv = sde_kms->dev->dev_private;
  1715. for (i = 0; i < priv->num_crtcs; i++)
  1716. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1717. priv->num_crtcs = 0;
  1718. for (i = 0; i < priv->num_planes; i++)
  1719. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1720. priv->num_planes = 0;
  1721. for (i = 0; i < priv->num_connectors; i++)
  1722. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1723. priv->num_connectors = 0;
  1724. for (i = 0; i < priv->num_encoders; i++)
  1725. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1726. priv->num_encoders = 0;
  1727. _sde_kms_release_displays(sde_kms);
  1728. }
  1729. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1730. {
  1731. struct drm_device *dev;
  1732. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1733. struct drm_crtc *crtc;
  1734. struct msm_drm_private *priv;
  1735. struct sde_mdss_cfg *catalog;
  1736. int primary_planes_idx = 0, i, ret;
  1737. int max_crtc_count;
  1738. u32 sspp_id[MAX_PLANES];
  1739. u32 master_plane_id[MAX_PLANES];
  1740. u32 num_virt_planes = 0;
  1741. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1742. SDE_ERROR("invalid sde_kms\n");
  1743. return -EINVAL;
  1744. }
  1745. dev = sde_kms->dev;
  1746. priv = dev->dev_private;
  1747. catalog = sde_kms->catalog;
  1748. ret = sde_core_irq_domain_add(sde_kms);
  1749. if (ret)
  1750. goto fail_irq;
  1751. /*
  1752. * Query for underlying display drivers, and create connectors,
  1753. * bridges and encoders for them.
  1754. */
  1755. if (!_sde_kms_get_displays(sde_kms))
  1756. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1757. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1758. /* Create the planes */
  1759. for (i = 0; i < catalog->sspp_count; i++) {
  1760. bool primary = true;
  1761. if (primary_planes_idx >= max_crtc_count)
  1762. primary = false;
  1763. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1764. (1UL << max_crtc_count) - 1, 0);
  1765. if (IS_ERR(plane)) {
  1766. SDE_ERROR("sde_plane_init failed\n");
  1767. ret = PTR_ERR(plane);
  1768. goto fail;
  1769. }
  1770. priv->planes[priv->num_planes++] = plane;
  1771. if (primary)
  1772. primary_planes[primary_planes_idx++] = plane;
  1773. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1774. sde_is_custom_client()) {
  1775. int priority =
  1776. catalog->sspp[i].sblk->smart_dma_priority;
  1777. sspp_id[priority - 1] = catalog->sspp[i].id;
  1778. master_plane_id[priority - 1] = plane->base.id;
  1779. num_virt_planes++;
  1780. }
  1781. }
  1782. /* Initialize smart DMA virtual planes */
  1783. for (i = 0; i < num_virt_planes; i++) {
  1784. plane = sde_plane_init(dev, sspp_id[i], false,
  1785. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1786. if (IS_ERR(plane)) {
  1787. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1788. ret = PTR_ERR(plane);
  1789. goto fail;
  1790. }
  1791. priv->planes[priv->num_planes++] = plane;
  1792. }
  1793. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1794. /* Create one CRTC per encoder */
  1795. for (i = 0; i < max_crtc_count; i++) {
  1796. crtc = sde_crtc_init(dev, primary_planes[i]);
  1797. if (IS_ERR(crtc)) {
  1798. ret = PTR_ERR(crtc);
  1799. goto fail;
  1800. }
  1801. priv->crtcs[priv->num_crtcs++] = crtc;
  1802. }
  1803. if (sde_is_custom_client()) {
  1804. /* All CRTCs are compatible with all planes */
  1805. for (i = 0; i < priv->num_planes; i++)
  1806. priv->planes[i]->possible_crtcs =
  1807. (1 << priv->num_crtcs) - 1;
  1808. }
  1809. /* All CRTCs are compatible with all encoders */
  1810. for (i = 0; i < priv->num_encoders; i++)
  1811. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1812. return 0;
  1813. fail:
  1814. _sde_kms_drm_obj_destroy(sde_kms);
  1815. fail_irq:
  1816. sde_core_irq_domain_fini(sde_kms);
  1817. return ret;
  1818. }
  1819. /**
  1820. * sde_kms_timeline_status - provides current timeline status
  1821. * This API should be called without mode config lock.
  1822. * @dev: Pointer to drm device
  1823. */
  1824. void sde_kms_timeline_status(struct drm_device *dev)
  1825. {
  1826. struct drm_crtc *crtc;
  1827. struct drm_connector *conn;
  1828. struct drm_connector_list_iter conn_iter;
  1829. if (!dev) {
  1830. SDE_ERROR("invalid drm device node\n");
  1831. return;
  1832. }
  1833. drm_for_each_crtc(crtc, dev)
  1834. sde_crtc_timeline_status(crtc);
  1835. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1836. /*
  1837. *Probably locked from last close dumping status anyway
  1838. */
  1839. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1840. drm_connector_list_iter_begin(dev, &conn_iter);
  1841. drm_for_each_connector_iter(conn, &conn_iter)
  1842. sde_conn_timeline_status(conn);
  1843. drm_connector_list_iter_end(&conn_iter);
  1844. return;
  1845. }
  1846. mutex_lock(&dev->mode_config.mutex);
  1847. drm_connector_list_iter_begin(dev, &conn_iter);
  1848. drm_for_each_connector_iter(conn, &conn_iter)
  1849. sde_conn_timeline_status(conn);
  1850. drm_connector_list_iter_end(&conn_iter);
  1851. mutex_unlock(&dev->mode_config.mutex);
  1852. }
  1853. static int sde_kms_postinit(struct msm_kms *kms)
  1854. {
  1855. struct sde_kms *sde_kms = to_sde_kms(kms);
  1856. struct drm_device *dev;
  1857. struct drm_crtc *crtc;
  1858. struct msm_drm_private *priv;
  1859. int i, rc;
  1860. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev ||
  1861. !sde_kms->dev->dev_private) {
  1862. SDE_ERROR("invalid sde_kms\n");
  1863. return -EINVAL;
  1864. }
  1865. dev = sde_kms->dev;
  1866. priv = sde_kms->dev->dev_private;
  1867. /*
  1868. * Handle (re)initializations during power enable, the sde power
  1869. * event call has to be after drm_irq_install to handle irq update.
  1870. */
  1871. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  1872. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  1873. SDE_POWER_EVENT_POST_ENABLE |
  1874. SDE_POWER_EVENT_PRE_DISABLE,
  1875. sde_kms_handle_power_event, sde_kms, "kms");
  1876. if (sde_kms->splash_data.num_splash_displays) {
  1877. SDE_DEBUG("Skipping MDP Resources disable\n");
  1878. } else {
  1879. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1880. sde_power_data_bus_set_quota(&priv->phandle, i,
  1881. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1882. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1883. pm_runtime_put_sync(sde_kms->dev->dev);
  1884. }
  1885. rc = _sde_debugfs_init(sde_kms);
  1886. if (rc)
  1887. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1888. drm_for_each_crtc(crtc, dev)
  1889. sde_crtc_post_init(dev, crtc);
  1890. return rc;
  1891. }
  1892. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1893. struct drm_encoder *encoder)
  1894. {
  1895. return rate;
  1896. }
  1897. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1898. struct platform_device *pdev)
  1899. {
  1900. struct drm_device *dev;
  1901. struct msm_drm_private *priv;
  1902. struct sde_vm_ops *vm_ops;
  1903. int i;
  1904. if (!sde_kms || !pdev)
  1905. return;
  1906. dev = sde_kms->dev;
  1907. if (!dev)
  1908. return;
  1909. priv = dev->dev_private;
  1910. if (!priv)
  1911. return;
  1912. if (sde_kms->genpd_init) {
  1913. sde_kms->genpd_init = false;
  1914. pm_genpd_remove(&sde_kms->genpd);
  1915. of_genpd_del_provider(pdev->dev.of_node);
  1916. }
  1917. vm_ops = sde_vm_get_ops(sde_kms);
  1918. if (vm_ops && vm_ops->vm_deinit)
  1919. vm_ops->vm_deinit(sde_kms, vm_ops);
  1920. if (sde_kms->hw_intr)
  1921. sde_hw_intr_destroy(sde_kms->hw_intr);
  1922. sde_kms->hw_intr = NULL;
  1923. if (sde_kms->power_event)
  1924. sde_power_handle_unregister_event(
  1925. &priv->phandle, sde_kms->power_event);
  1926. _sde_kms_release_displays(sde_kms);
  1927. _sde_kms_unmap_all_splash_regions(sde_kms);
  1928. if (sde_kms->catalog) {
  1929. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1930. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1931. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1932. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1933. }
  1934. }
  1935. if (sde_kms->rm_init)
  1936. sde_rm_destroy(&sde_kms->rm);
  1937. sde_kms->rm_init = false;
  1938. if (sde_kms->catalog)
  1939. sde_hw_catalog_deinit(sde_kms->catalog);
  1940. sde_kms->catalog = NULL;
  1941. if (sde_kms->sid)
  1942. msm_iounmap(pdev, sde_kms->sid);
  1943. sde_kms->sid = NULL;
  1944. if (sde_kms->reg_dma)
  1945. msm_iounmap(pdev, sde_kms->reg_dma);
  1946. sde_kms->reg_dma = NULL;
  1947. if (sde_kms->vbif[VBIF_NRT])
  1948. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1949. sde_kms->vbif[VBIF_NRT] = NULL;
  1950. if (sde_kms->vbif[VBIF_RT])
  1951. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1952. sde_kms->vbif[VBIF_RT] = NULL;
  1953. if (sde_kms->mmio)
  1954. msm_iounmap(pdev, sde_kms->mmio);
  1955. sde_kms->mmio = NULL;
  1956. sde_reg_dma_deinit();
  1957. _sde_kms_mmu_destroy(sde_kms);
  1958. }
  1959. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1960. {
  1961. int i;
  1962. if (!sde_kms)
  1963. return -EINVAL;
  1964. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1965. struct msm_mmu *mmu;
  1966. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1967. if (!aspace)
  1968. continue;
  1969. mmu = sde_kms->aspace[i]->mmu;
  1970. if (secure_only &&
  1971. !aspace->mmu->funcs->is_domain_secure(mmu))
  1972. continue;
  1973. /* cleanup aspace before detaching */
  1974. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1975. SDE_DEBUG("Detaching domain:%d\n", i);
  1976. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1977. ARRAY_SIZE(iommu_ports));
  1978. aspace->domain_attached = false;
  1979. }
  1980. return 0;
  1981. }
  1982. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1983. {
  1984. int i;
  1985. if (!sde_kms)
  1986. return -EINVAL;
  1987. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1988. struct msm_mmu *mmu;
  1989. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1990. if (!aspace)
  1991. continue;
  1992. mmu = sde_kms->aspace[i]->mmu;
  1993. if (secure_only &&
  1994. !aspace->mmu->funcs->is_domain_secure(mmu))
  1995. continue;
  1996. SDE_DEBUG("Attaching domain:%d\n", i);
  1997. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1998. ARRAY_SIZE(iommu_ports));
  1999. aspace->domain_attached = true;
  2000. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  2001. }
  2002. return 0;
  2003. }
  2004. static void sde_kms_destroy(struct msm_kms *kms)
  2005. {
  2006. struct sde_kms *sde_kms;
  2007. struct drm_device *dev;
  2008. if (!kms) {
  2009. SDE_ERROR("invalid kms\n");
  2010. return;
  2011. }
  2012. sde_kms = to_sde_kms(kms);
  2013. dev = sde_kms->dev;
  2014. if (!dev || !dev->dev) {
  2015. SDE_ERROR("invalid device\n");
  2016. return;
  2017. }
  2018. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  2019. kfree(sde_kms);
  2020. }
  2021. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  2022. {
  2023. struct drm_crtc_state *crtc_state = NULL;
  2024. struct sde_crtc_state *c_state;
  2025. if (!state || !crtc) {
  2026. SDE_ERROR("invalid params\n");
  2027. return;
  2028. }
  2029. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2030. c_state = to_sde_crtc_state(crtc_state);
  2031. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2032. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2033. }
  2034. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2035. struct drm_encoder *enc, struct drm_atomic_state *state)
  2036. {
  2037. struct drm_connector *conn = NULL;
  2038. struct drm_connector *tmp_conn = NULL;
  2039. struct drm_connector_list_iter conn_iter;
  2040. struct drm_crtc_state *crtc_state = NULL;
  2041. struct drm_connector_state *conn_state = NULL;
  2042. int ret = 0;
  2043. drm_connector_list_iter_begin(dev, &conn_iter);
  2044. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2045. if (enc == tmp_conn->state->best_encoder) {
  2046. conn = tmp_conn;
  2047. break;
  2048. }
  2049. }
  2050. drm_connector_list_iter_end(&conn_iter);
  2051. if (!conn || !enc->crtc) {
  2052. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2053. return -EINVAL;
  2054. }
  2055. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2056. if (IS_ERR(crtc_state)) {
  2057. ret = PTR_ERR(crtc_state);
  2058. SDE_ERROR("error %d getting crtc %d state\n",
  2059. ret, DRMID(enc->crtc));
  2060. return ret;
  2061. }
  2062. conn_state = drm_atomic_get_connector_state(state, conn);
  2063. if (IS_ERR(conn_state)) {
  2064. ret = PTR_ERR(conn_state);
  2065. SDE_ERROR("error %d getting connector %d state\n",
  2066. ret, DRMID(conn));
  2067. return ret;
  2068. }
  2069. crtc_state->active = true;
  2070. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2071. if (ret)
  2072. SDE_ERROR("error %d setting the crtc\n", ret);
  2073. return ret;
  2074. }
  2075. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2076. struct drm_atomic_state *state)
  2077. {
  2078. struct drm_plane_state *plane_state;
  2079. int ret = 0;
  2080. plane_state = drm_atomic_get_plane_state(state, plane);
  2081. if (IS_ERR(plane_state)) {
  2082. ret = PTR_ERR(plane_state);
  2083. SDE_ERROR("error %d getting plane %d state\n",
  2084. ret, plane->base.id);
  2085. return;
  2086. }
  2087. plane->old_fb = plane->fb;
  2088. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2089. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2090. if (ret != 0)
  2091. SDE_ERROR("error %d disabling plane %d\n", ret,
  2092. plane->base.id);
  2093. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2094. }
  2095. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2096. struct drm_atomic_state *state)
  2097. {
  2098. struct drm_device *dev = sde_kms->dev;
  2099. struct drm_framebuffer *fb, *tfb;
  2100. struct list_head fbs;
  2101. struct drm_plane *plane;
  2102. struct drm_crtc *crtc = NULL;
  2103. unsigned int crtc_mask = 0;
  2104. int ret = 0;
  2105. INIT_LIST_HEAD(&fbs);
  2106. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2107. if (drm_framebuffer_read_refcount(fb) > 1) {
  2108. list_move_tail(&fb->filp_head, &fbs);
  2109. drm_for_each_plane(plane, dev) {
  2110. if (plane->state && plane->state->fb == fb) {
  2111. if (plane->state->crtc)
  2112. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2113. _sde_kms_plane_force_remove(plane, state);
  2114. }
  2115. }
  2116. } else {
  2117. list_del_init(&fb->filp_head);
  2118. drm_framebuffer_put(fb);
  2119. }
  2120. }
  2121. if (list_empty(&fbs)) {
  2122. SDE_DEBUG("skip commit as no fb(s)\n");
  2123. return 0;
  2124. }
  2125. drm_for_each_crtc(crtc, dev) {
  2126. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2127. struct drm_encoder *drm_enc;
  2128. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2129. crtc->state->encoder_mask) {
  2130. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2131. if (ret)
  2132. goto error;
  2133. }
  2134. sde_kms_helper_clear_dim_layers(state, crtc);
  2135. }
  2136. }
  2137. SDE_EVT32(state, crtc_mask);
  2138. SDE_DEBUG("null commit after removing all the pipes\n");
  2139. ret = drm_atomic_commit(state);
  2140. error:
  2141. if (ret) {
  2142. /*
  2143. * move the fbs back to original list, so it would be
  2144. * handled during drm_release
  2145. */
  2146. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2147. list_move_tail(&fb->filp_head, &file->fbs);
  2148. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2149. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2150. else
  2151. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2152. goto end;
  2153. }
  2154. while (!list_empty(&fbs)) {
  2155. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2156. list_del_init(&fb->filp_head);
  2157. drm_framebuffer_put(fb);
  2158. }
  2159. end:
  2160. return ret;
  2161. }
  2162. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2163. {
  2164. struct sde_kms *sde_kms = to_sde_kms(kms);
  2165. struct drm_device *dev = sde_kms->dev;
  2166. struct msm_drm_private *priv = dev->dev_private;
  2167. unsigned int i;
  2168. struct drm_atomic_state *state = NULL;
  2169. struct drm_modeset_acquire_ctx ctx;
  2170. int ret = 0;
  2171. /* cancel pending flip event */
  2172. for (i = 0; i < priv->num_crtcs; i++)
  2173. sde_crtc_complete_flip(priv->crtcs[i], file);
  2174. drm_modeset_acquire_init(&ctx, 0);
  2175. retry:
  2176. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2177. if (ret == -EDEADLK) {
  2178. drm_modeset_backoff(&ctx);
  2179. goto retry;
  2180. } else if (WARN_ON(ret)) {
  2181. goto end;
  2182. }
  2183. state = drm_atomic_state_alloc(dev);
  2184. if (!state) {
  2185. ret = -ENOMEM;
  2186. goto end;
  2187. }
  2188. state->acquire_ctx = &ctx;
  2189. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2190. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2191. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2192. break;
  2193. drm_atomic_state_clear(state);
  2194. drm_modeset_backoff(&ctx);
  2195. }
  2196. end:
  2197. if (state)
  2198. drm_atomic_state_put(state);
  2199. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2200. drm_modeset_drop_locks(&ctx);
  2201. drm_modeset_acquire_fini(&ctx);
  2202. }
  2203. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2204. struct drm_atomic_state *state)
  2205. {
  2206. struct drm_device *dev = sde_kms->dev;
  2207. struct drm_plane *plane;
  2208. struct drm_plane_state *plane_state;
  2209. struct drm_crtc *crtc;
  2210. struct drm_crtc_state *crtc_state;
  2211. struct drm_connector *conn;
  2212. struct drm_connector_state *conn_state;
  2213. struct drm_connector_list_iter conn_iter;
  2214. int ret = 0;
  2215. drm_for_each_plane(plane, dev) {
  2216. plane_state = drm_atomic_get_plane_state(state, plane);
  2217. if (IS_ERR(plane_state)) {
  2218. ret = PTR_ERR(plane_state);
  2219. SDE_ERROR("error %d getting plane %d state\n",
  2220. ret, DRMID(plane));
  2221. return ret;
  2222. }
  2223. ret = sde_plane_helper_reset_custom_properties(plane,
  2224. plane_state);
  2225. if (ret) {
  2226. SDE_ERROR("error %d resetting plane props %d\n",
  2227. ret, DRMID(plane));
  2228. return ret;
  2229. }
  2230. }
  2231. drm_for_each_crtc(crtc, dev) {
  2232. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2233. if (IS_ERR(crtc_state)) {
  2234. ret = PTR_ERR(crtc_state);
  2235. SDE_ERROR("error %d getting crtc %d state\n",
  2236. ret, DRMID(crtc));
  2237. return ret;
  2238. }
  2239. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2240. if (ret) {
  2241. SDE_ERROR("error %d resetting crtc props %d\n",
  2242. ret, DRMID(crtc));
  2243. return ret;
  2244. }
  2245. }
  2246. drm_connector_list_iter_begin(dev, &conn_iter);
  2247. drm_for_each_connector_iter(conn, &conn_iter) {
  2248. conn_state = drm_atomic_get_connector_state(state, conn);
  2249. if (IS_ERR(conn_state)) {
  2250. ret = PTR_ERR(conn_state);
  2251. SDE_ERROR("error %d getting connector %d state\n",
  2252. ret, DRMID(conn));
  2253. return ret;
  2254. }
  2255. ret = sde_connector_helper_reset_custom_properties(conn,
  2256. conn_state);
  2257. if (ret) {
  2258. SDE_ERROR("error %d resetting connector props %d\n",
  2259. ret, DRMID(conn));
  2260. return ret;
  2261. }
  2262. }
  2263. drm_connector_list_iter_end(&conn_iter);
  2264. return ret;
  2265. }
  2266. static void sde_kms_lastclose(struct msm_kms *kms)
  2267. {
  2268. struct sde_kms *sde_kms;
  2269. struct drm_device *dev;
  2270. struct drm_atomic_state *state;
  2271. struct drm_modeset_acquire_ctx ctx;
  2272. int ret;
  2273. if (!kms) {
  2274. SDE_ERROR("invalid argument\n");
  2275. return;
  2276. }
  2277. sde_kms = to_sde_kms(kms);
  2278. dev = sde_kms->dev;
  2279. drm_modeset_acquire_init(&ctx, 0);
  2280. state = drm_atomic_state_alloc(dev);
  2281. if (!state) {
  2282. ret = -ENOMEM;
  2283. goto out_ctx;
  2284. }
  2285. state->acquire_ctx = &ctx;
  2286. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2287. retry:
  2288. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2289. if (ret)
  2290. goto out_state;
  2291. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2292. if (ret)
  2293. goto out_state;
  2294. ret = drm_atomic_commit(state);
  2295. out_state:
  2296. if (ret == -EDEADLK)
  2297. goto backoff;
  2298. drm_atomic_state_put(state);
  2299. out_ctx:
  2300. drm_modeset_drop_locks(&ctx);
  2301. drm_modeset_acquire_fini(&ctx);
  2302. if (ret)
  2303. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2304. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2305. return;
  2306. backoff:
  2307. drm_atomic_state_clear(state);
  2308. drm_modeset_backoff(&ctx);
  2309. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2310. goto retry;
  2311. }
  2312. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2313. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2314. {
  2315. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2316. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2317. struct drm_encoder *encoder;
  2318. struct drm_connector *connector;
  2319. struct drm_connector_state *new_connstate;
  2320. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2321. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2322. struct sde_connector *sde_conn;
  2323. struct dsi_display *dsi_display;
  2324. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2325. uint32_t crtc_encoder_cnt = 0;
  2326. enum sde_crtc_idle_pc_state idle_pc_state;
  2327. int rc = 0;
  2328. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2329. struct sde_crtc_state *new_state = NULL;
  2330. if (!new_cstate->active && !old_cstate->active)
  2331. continue;
  2332. new_state = to_sde_crtc_state(new_cstate);
  2333. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2334. active_crtc = crtc;
  2335. active_cstate = new_cstate;
  2336. commit_crtc_cnt++;
  2337. }
  2338. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2339. if (!crtc->state->active)
  2340. continue;
  2341. global_crtc_cnt++;
  2342. global_active_crtc = crtc;
  2343. }
  2344. if (active_crtc) {
  2345. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2346. crtc_encoder_cnt++;
  2347. }
  2348. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2349. int conn_mask = active_cstate->connector_mask;
  2350. if (drm_connector_mask(connector) & conn_mask) {
  2351. sde_conn = to_sde_connector(connector);
  2352. dsi_display = (struct dsi_display *) sde_conn->display;
  2353. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2354. dsi_display->trusted_vm_env);
  2355. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2356. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2357. dsi_display->type, dsi_display->trusted_vm_env);
  2358. break;
  2359. }
  2360. }
  2361. /* Check for single crtc commits only on valid VM requests */
  2362. if (active_crtc && global_active_crtc &&
  2363. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2364. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2365. active_crtc != global_active_crtc)) {
  2366. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2367. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2368. DRMID(active_crtc), DRMID(global_active_crtc));
  2369. return -E2BIG;
  2370. } else if ((vm_req == VM_REQ_RELEASE) &&
  2371. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2372. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2373. /*
  2374. * disable idle-pc before releasing the HW
  2375. * allow only specified number of encoders on a given crtc
  2376. */
  2377. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2378. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2379. return -EINVAL;
  2380. }
  2381. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2382. rc = vm_ops->vm_acquire(sde_kms);
  2383. if (rc) {
  2384. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2385. return rc;
  2386. }
  2387. if (vm_ops->vm_resource_init)
  2388. rc = vm_ops->vm_resource_init(sde_kms, state);
  2389. }
  2390. return rc;
  2391. }
  2392. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2393. struct drm_atomic_state *state)
  2394. {
  2395. struct sde_kms *sde_kms;
  2396. struct drm_crtc *crtc;
  2397. struct drm_crtc_state *new_cstate, *old_cstate;
  2398. struct sde_vm_ops *vm_ops;
  2399. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2400. int i, rc = 0;
  2401. bool vm_req_active = false, prev_vm_req = false;
  2402. bool vm_owns_hw;
  2403. if (!kms || !state)
  2404. return -EINVAL;
  2405. sde_kms = to_sde_kms(kms);
  2406. vm_ops = sde_vm_get_ops(sde_kms);
  2407. if (!vm_ops)
  2408. return 0;
  2409. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2410. return -EINVAL;
  2411. drm_for_each_crtc(crtc, state->dev) {
  2412. if (crtc->state && (sde_crtc_get_property(to_sde_crtc_state(crtc->state),
  2413. CRTC_PROP_VM_REQ_STATE) == VM_REQ_RELEASE)) {
  2414. prev_vm_req = true;
  2415. break;
  2416. }
  2417. }
  2418. /* check for an active vm request */
  2419. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2420. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2421. if (!new_cstate->active && !old_cstate->active)
  2422. continue;
  2423. new_state = to_sde_crtc_state(new_cstate);
  2424. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2425. old_state = to_sde_crtc_state(old_cstate);
  2426. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2427. /*
  2428. * VM request should be validated in the following usecases
  2429. * - There is a vm request(other than VM_REQ_NONE) on current/prev crtc state.
  2430. * - Previously, vm transition has taken place on one of the crtc's.
  2431. */
  2432. if (old_vm_req || new_vm_req || prev_vm_req) {
  2433. if (!vm_req_active) {
  2434. sde_vm_lock(sde_kms);
  2435. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2436. }
  2437. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2438. if (rc) {
  2439. SDE_ERROR(
  2440. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2441. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2442. sde_vm_unlock(sde_kms);
  2443. vm_req_active = false;
  2444. break;
  2445. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2446. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2447. if (!vm_req_active)
  2448. sde_vm_unlock(sde_kms);
  2449. } else {
  2450. vm_req_active = true;
  2451. }
  2452. }
  2453. }
  2454. /* validate active requests and perform acquire if necessary */
  2455. if (vm_req_active) {
  2456. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2457. sde_vm_unlock(sde_kms);
  2458. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2459. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2460. vm_req_active ? vm_owns_hw : -1, rc);
  2461. }
  2462. return rc;
  2463. }
  2464. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2465. struct drm_atomic_state *state)
  2466. {
  2467. struct sde_kms *sde_kms;
  2468. struct drm_device *dev;
  2469. struct drm_crtc *crtc;
  2470. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2471. struct drm_crtc_state *crtc_state;
  2472. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2473. bool sec_session = false, global_sec_session = false;
  2474. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2475. int i;
  2476. if (!kms || !state) {
  2477. return -EINVAL;
  2478. SDE_ERROR("invalid arguments\n");
  2479. }
  2480. sde_kms = to_sde_kms(kms);
  2481. dev = sde_kms->dev;
  2482. /* iterate state object for active secure/non-secure crtc */
  2483. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2484. if (!crtc_state->active)
  2485. continue;
  2486. active_crtc_cnt++;
  2487. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2488. &fb_sec, &fb_sec_dir);
  2489. if (fb_sec_dir)
  2490. sec_session = true;
  2491. cur_crtc = crtc;
  2492. }
  2493. /* iterate global list for active and secure/non-secure crtc */
  2494. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2495. if (!crtc->state->active)
  2496. continue;
  2497. global_active_crtc_cnt++;
  2498. /* update only when crtc is not the same as current crtc */
  2499. if (crtc != cur_crtc) {
  2500. fb_ns = fb_sec = fb_sec_dir = 0;
  2501. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2502. &fb_sec, &fb_sec_dir);
  2503. if (fb_sec_dir)
  2504. global_sec_session = true;
  2505. global_crtc = crtc;
  2506. }
  2507. }
  2508. if (!global_sec_session && !sec_session)
  2509. return 0;
  2510. /*
  2511. * - fail crtc commit, if secure-camera/secure-ui session is
  2512. * in-progress in any other display
  2513. * - fail secure-camera/secure-ui crtc commit, if any other display
  2514. * session is in-progress
  2515. */
  2516. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2517. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2518. SDE_ERROR(
  2519. "crtc%d secure check failed global_active:%d active:%d\n",
  2520. cur_crtc ? cur_crtc->base.id : -1,
  2521. global_active_crtc_cnt, active_crtc_cnt);
  2522. return -EPERM;
  2523. /*
  2524. * As only one crtc is allowed during secure session, the crtc
  2525. * in this commit should match with the global crtc
  2526. */
  2527. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2528. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2529. cur_crtc->base.id, sec_session,
  2530. global_crtc->base.id, global_sec_session);
  2531. return -EPERM;
  2532. }
  2533. return 0;
  2534. }
  2535. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2536. struct drm_atomic_state *state)
  2537. {
  2538. struct drm_crtc *crtc;
  2539. struct drm_crtc_state *new_cstate;
  2540. struct sde_crtc_state *cstate;
  2541. struct sde_vm_ops *vm_ops;
  2542. enum sde_crtc_vm_req vm_req;
  2543. struct sde_kms *sde_kms = to_sde_kms(kms);
  2544. vm_ops = sde_vm_get_ops(sde_kms);
  2545. if (!vm_ops)
  2546. return;
  2547. crtc = sde_kms_vm_get_vm_crtc(state);
  2548. if (!crtc)
  2549. return;
  2550. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2551. cstate = to_sde_crtc_state(new_cstate);
  2552. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2553. if (vm_req != VM_REQ_ACQUIRE)
  2554. return;
  2555. sde_vm_lock(sde_kms);
  2556. if (vm_ops->vm_acquire_fail_handler)
  2557. vm_ops->vm_acquire_fail_handler(sde_kms);
  2558. sde_vm_unlock(sde_kms);
  2559. }
  2560. static int sde_kms_check_cwb_concurreny(struct msm_kms *kms,
  2561. struct drm_atomic_state *state)
  2562. {
  2563. struct sde_kms *sde_kms;
  2564. struct drm_crtc *crtc;
  2565. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  2566. struct drm_encoder *encoder;
  2567. struct sde_crtc_state *cstate;
  2568. int i = 0, cnt = 0, max_cwb = 0;
  2569. if (!kms || !state) {
  2570. SDE_ERROR("invalid arguments\n");
  2571. return -EINVAL;
  2572. }
  2573. sde_kms = to_sde_kms(kms);
  2574. max_cwb = sde_kms->catalog->max_cwb;
  2575. if (!max_cwb)
  2576. return 0;
  2577. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  2578. cstate = to_sde_crtc_state(new_crtc_state);
  2579. drm_for_each_encoder_mask(encoder, crtc->dev, cstate->cwb_enc_mask) {
  2580. cnt++;
  2581. SDE_DEBUG("crtc%d has cwb%d attached to it\n", crtc->base.id,
  2582. encoder->base.id);
  2583. }
  2584. if (cnt > max_cwb) {
  2585. SDE_ERROR("found %d cwb in the atomic state, max supported %d\n",
  2586. cnt, max_cwb);
  2587. return -EOPNOTSUPP;
  2588. }
  2589. }
  2590. return 0;
  2591. }
  2592. static int sde_kms_atomic_check(struct msm_kms *kms,
  2593. struct drm_atomic_state *state)
  2594. {
  2595. struct sde_kms *sde_kms;
  2596. struct drm_device *dev;
  2597. int ret;
  2598. if (!kms || !state)
  2599. return -EINVAL;
  2600. sde_kms = to_sde_kms(kms);
  2601. dev = sde_kms->dev;
  2602. SDE_ATRACE_BEGIN("atomic_check");
  2603. if (sde_kms_is_suspend_blocked(dev)) {
  2604. SDE_DEBUG("suspended, skip atomic_check\n");
  2605. ret = -EBUSY;
  2606. goto end;
  2607. }
  2608. ret = sde_kms_check_vm_request(kms, state);
  2609. if (ret) {
  2610. SDE_ERROR("vm switch request checks failed\n");
  2611. goto end;
  2612. }
  2613. ret = drm_atomic_helper_check(dev, state);
  2614. if (ret)
  2615. goto vm_clean_up;
  2616. /*
  2617. * Check if any secure transition(moving CRTC between secure and
  2618. * non-secure state and vice-versa) is allowed or not. when moving
  2619. * to secure state, planes with fb_mode set to dir_translated only can
  2620. * be staged on the CRTC, and only one CRTC can be active during
  2621. * Secure state
  2622. */
  2623. ret = sde_kms_check_secure_transition(kms, state);
  2624. if (ret)
  2625. goto vm_clean_up;
  2626. ret = sde_kms_check_cwb_concurreny(kms, state);
  2627. if (ret)
  2628. goto vm_clean_up;
  2629. goto end;
  2630. vm_clean_up:
  2631. sde_kms_vm_res_release(kms, state);
  2632. end:
  2633. SDE_ATRACE_END("atomic_check");
  2634. return ret;
  2635. }
  2636. static struct msm_gem_address_space*
  2637. _sde_kms_get_address_space(struct msm_kms *kms,
  2638. unsigned int domain)
  2639. {
  2640. struct sde_kms *sde_kms;
  2641. if (!kms) {
  2642. SDE_ERROR("invalid kms\n");
  2643. return NULL;
  2644. }
  2645. sde_kms = to_sde_kms(kms);
  2646. if (!sde_kms) {
  2647. SDE_ERROR("invalid sde_kms\n");
  2648. return NULL;
  2649. }
  2650. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2651. return NULL;
  2652. return (sde_kms->aspace[domain] &&
  2653. sde_kms->aspace[domain]->domain_attached) ?
  2654. sde_kms->aspace[domain] : NULL;
  2655. }
  2656. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2657. unsigned int domain)
  2658. {
  2659. struct sde_kms *sde_kms;
  2660. struct msm_gem_address_space *aspace;
  2661. if (!kms) {
  2662. SDE_ERROR("invalid kms\n");
  2663. return NULL;
  2664. }
  2665. sde_kms = to_sde_kms(kms);
  2666. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2667. SDE_ERROR("invalid params\n");
  2668. return NULL;
  2669. }
  2670. aspace = _sde_kms_get_address_space(kms, domain);
  2671. return (aspace && aspace->domain_attached) ?
  2672. msm_gem_get_aspace_device(aspace) : NULL;
  2673. }
  2674. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2675. {
  2676. struct drm_device *dev = NULL;
  2677. struct sde_kms *sde_kms = NULL;
  2678. struct drm_connector *connector = NULL;
  2679. struct drm_connector_list_iter conn_iter;
  2680. struct sde_connector *sde_conn = NULL;
  2681. if (!kms) {
  2682. SDE_ERROR("invalid kms\n");
  2683. return;
  2684. }
  2685. sde_kms = to_sde_kms(kms);
  2686. dev = sde_kms->dev;
  2687. if (!dev) {
  2688. SDE_ERROR("invalid device\n");
  2689. return;
  2690. }
  2691. if (!dev->mode_config.poll_enabled)
  2692. return;
  2693. mutex_lock(&dev->mode_config.mutex);
  2694. drm_connector_list_iter_begin(dev, &conn_iter);
  2695. drm_for_each_connector_iter(connector, &conn_iter) {
  2696. /* Only handle HPD capable connectors. */
  2697. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2698. continue;
  2699. sde_conn = to_sde_connector(connector);
  2700. if (sde_conn->ops.post_open)
  2701. sde_conn->ops.post_open(&sde_conn->base,
  2702. sde_conn->display);
  2703. }
  2704. drm_connector_list_iter_end(&conn_iter);
  2705. mutex_unlock(&dev->mode_config.mutex);
  2706. }
  2707. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2708. struct sde_splash_display *splash_display,
  2709. struct drm_crtc *crtc)
  2710. {
  2711. struct msm_drm_private *priv;
  2712. struct drm_plane *plane;
  2713. struct sde_splash_mem *splash;
  2714. struct sde_splash_mem *demura;
  2715. struct sde_plane_state *pstate;
  2716. struct sde_sspp_index_info *pipe_info;
  2717. enum sde_sspp pipe_id;
  2718. bool is_virtual;
  2719. int i;
  2720. if (!sde_kms || !splash_display || !crtc) {
  2721. SDE_ERROR("invalid input args\n");
  2722. return -EINVAL;
  2723. }
  2724. priv = sde_kms->dev->dev_private;
  2725. pipe_info = &splash_display->pipe_info;
  2726. splash = splash_display->splash;
  2727. demura = splash_display->demura;
  2728. for (i = 0; i < priv->num_planes; i++) {
  2729. plane = priv->planes[i];
  2730. pipe_id = sde_plane_pipe(plane);
  2731. is_virtual = is_sde_plane_virtual(plane);
  2732. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2733. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2734. if (splash && sde_plane_validate_src_addr(plane,
  2735. splash->splash_buf_base,
  2736. splash->splash_buf_size)) {
  2737. if (!demura || sde_plane_validate_src_addr(
  2738. plane, demura->splash_buf_base,
  2739. demura->splash_buf_size)) {
  2740. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2741. pipe_id, DRMID(crtc));
  2742. continue;
  2743. }
  2744. }
  2745. plane->state->crtc = crtc;
  2746. crtc->state->plane_mask |= drm_plane_mask(plane);
  2747. pstate = to_sde_plane_state(plane->state);
  2748. pstate->cont_splash_populated = true;
  2749. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2750. DRMID(crtc), DRMID(plane), is_virtual);
  2751. }
  2752. }
  2753. return 0;
  2754. }
  2755. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2756. struct dsi_display *dsi_display)
  2757. {
  2758. void *display;
  2759. struct drm_encoder *encoder = NULL;
  2760. struct msm_display_info info;
  2761. struct drm_device *dev;
  2762. struct sde_kms *sde_kms;
  2763. struct drm_connector_list_iter conn_iter;
  2764. struct drm_connector *connector = NULL;
  2765. struct sde_connector *sde_conn = NULL;
  2766. int rc = 0;
  2767. sde_kms = to_sde_kms(kms);
  2768. dev = sde_kms->dev;
  2769. display = dsi_display;
  2770. if (dsi_display) {
  2771. if (dsi_display->bridge->base.encoder) {
  2772. encoder = dsi_display->bridge->base.encoder;
  2773. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2774. }
  2775. memset(&info, 0x0, sizeof(info));
  2776. rc = dsi_display_get_info(NULL, &info, display);
  2777. if (rc) {
  2778. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2779. __func__, rc);
  2780. encoder = NULL;
  2781. }
  2782. }
  2783. drm_connector_list_iter_begin(dev, &conn_iter);
  2784. drm_for_each_connector_iter(connector, &conn_iter) {
  2785. struct drm_encoder *c_encoder;
  2786. drm_connector_for_each_possible_encoder(connector,
  2787. c_encoder)
  2788. break;
  2789. if (!c_encoder) {
  2790. SDE_ERROR("c_encoder not found\n");
  2791. return -EINVAL;
  2792. }
  2793. /**
  2794. * Inform cont_splash is disabled to each interface/connector.
  2795. * This is currently supported for DSI interface.
  2796. */
  2797. sde_conn = to_sde_connector(connector);
  2798. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2799. if (!dsi_display || !encoder) {
  2800. sde_conn->ops.cont_splash_res_disable
  2801. (sde_conn->display);
  2802. } else if (c_encoder->base.id == encoder->base.id) {
  2803. /**
  2804. * This handles dual DSI
  2805. * configuration where one DSI
  2806. * interface has cont_splash
  2807. * enabled and the other doesn't.
  2808. */
  2809. sde_conn->ops.cont_splash_res_disable
  2810. (sde_conn->display);
  2811. break;
  2812. }
  2813. }
  2814. }
  2815. drm_connector_list_iter_end(&conn_iter);
  2816. return 0;
  2817. }
  2818. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2819. {
  2820. int i;
  2821. void *display;
  2822. struct dsi_display *dsi_display;
  2823. struct drm_encoder *encoder;
  2824. if (!sde_kms)
  2825. return -EINVAL;
  2826. if (!sde_in_trusted_vm(sde_kms))
  2827. return 0;
  2828. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2829. display = sde_kms->dsi_displays[i];
  2830. dsi_display = (struct dsi_display *)display;
  2831. if (!dsi_display->bridge->base.encoder) {
  2832. SDE_ERROR("no encoder on dsi display:%d", i);
  2833. return -EINVAL;
  2834. }
  2835. encoder = dsi_display->bridge->base.encoder;
  2836. encoder->possible_crtcs = 1 << i;
  2837. SDE_DEBUG(
  2838. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2839. encoder->index, encoder->base.id,
  2840. encoder->name, encoder->possible_crtcs);
  2841. }
  2842. return 0;
  2843. }
  2844. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2845. struct sde_kms *sde_kms, struct drm_connector *connector,
  2846. struct drm_atomic_state *state)
  2847. {
  2848. struct drm_display_mode *mode, *cur_mode = NULL;
  2849. struct drm_crtc *crtc;
  2850. struct drm_crtc_state *new_cstate, *old_cstate;
  2851. u32 i = 0;
  2852. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2853. list_for_each_entry(mode, &connector->modes, head) {
  2854. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2855. cur_mode = mode;
  2856. break;
  2857. }
  2858. }
  2859. } else if (state) {
  2860. /* get the mode from first atomic_check phase for trusted_vm*/
  2861. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2862. new_cstate, i) {
  2863. if (!new_cstate->active && !old_cstate->active)
  2864. continue;
  2865. list_for_each_entry(mode, &connector->modes, head) {
  2866. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2867. cur_mode = mode;
  2868. break;
  2869. }
  2870. }
  2871. }
  2872. }
  2873. return cur_mode;
  2874. }
  2875. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2876. struct drm_atomic_state *state)
  2877. {
  2878. void *display;
  2879. struct dsi_display *dsi_display;
  2880. struct msm_display_info info;
  2881. struct drm_encoder *encoder = NULL;
  2882. struct drm_crtc *crtc = NULL;
  2883. int i, rc = 0;
  2884. struct drm_display_mode *drm_mode = NULL;
  2885. struct drm_device *dev;
  2886. struct msm_drm_private *priv;
  2887. struct sde_kms *sde_kms;
  2888. struct drm_connector_list_iter conn_iter;
  2889. struct drm_connector *connector = NULL;
  2890. struct sde_connector *sde_conn = NULL;
  2891. struct sde_splash_display *splash_display;
  2892. if (!kms) {
  2893. SDE_ERROR("invalid kms\n");
  2894. return -EINVAL;
  2895. }
  2896. sde_kms = to_sde_kms(kms);
  2897. dev = sde_kms->dev;
  2898. if (!dev) {
  2899. SDE_ERROR("invalid device\n");
  2900. return -EINVAL;
  2901. }
  2902. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2903. if (rc) {
  2904. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2905. return -EINVAL;
  2906. }
  2907. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2908. && (!sde_kms->splash_data.num_splash_regions)) ||
  2909. !sde_kms->splash_data.num_splash_displays) {
  2910. DRM_INFO("cont_splash feature not enabled\n");
  2911. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2912. return rc;
  2913. }
  2914. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2915. sde_kms->splash_data.num_splash_displays,
  2916. sde_kms->dsi_display_count);
  2917. /* dsi */
  2918. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2919. struct sde_crtc_state *cstate;
  2920. struct sde_connector_state *conn_state;
  2921. display = sde_kms->dsi_displays[i];
  2922. dsi_display = (struct dsi_display *)display;
  2923. splash_display = &sde_kms->splash_data.splash_display[i];
  2924. if (!splash_display->cont_splash_enabled) {
  2925. SDE_DEBUG("display->name = %s splash not enabled\n",
  2926. dsi_display->name);
  2927. sde_kms_inform_cont_splash_res_disable(kms,
  2928. dsi_display);
  2929. continue;
  2930. }
  2931. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2932. if (dsi_display->bridge->base.encoder) {
  2933. encoder = dsi_display->bridge->base.encoder;
  2934. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2935. }
  2936. memset(&info, 0x0, sizeof(info));
  2937. rc = dsi_display_get_info(NULL, &info, display);
  2938. if (rc) {
  2939. SDE_ERROR("dsi get_info %d failed\n", i);
  2940. encoder = NULL;
  2941. continue;
  2942. }
  2943. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2944. ((info.is_connected) ? "true" : "false"),
  2945. info.display_type);
  2946. if (!encoder) {
  2947. SDE_ERROR("encoder not initialized\n");
  2948. return -EINVAL;
  2949. }
  2950. priv = sde_kms->dev->dev_private;
  2951. encoder->crtc = priv->crtcs[i];
  2952. crtc = encoder->crtc;
  2953. splash_display->encoder = encoder;
  2954. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2955. i, crtc->index, crtc->base.id, encoder->index,
  2956. encoder->base.id);
  2957. mutex_lock(&dev->mode_config.mutex);
  2958. drm_connector_list_iter_begin(dev, &conn_iter);
  2959. drm_for_each_connector_iter(connector, &conn_iter) {
  2960. struct drm_encoder *c_encoder;
  2961. drm_connector_for_each_possible_encoder(connector,
  2962. c_encoder)
  2963. break;
  2964. if (!c_encoder) {
  2965. SDE_ERROR("c_encoder not found\n");
  2966. mutex_unlock(&dev->mode_config.mutex);
  2967. return -EINVAL;
  2968. }
  2969. /**
  2970. * SDE_KMS doesn't attach more than one encoder to
  2971. * a DSI connector. So it is safe to check only with
  2972. * the first encoder entry. Revisit this logic if we
  2973. * ever have to support continuous splash for
  2974. * external displays in MST configuration.
  2975. */
  2976. if (c_encoder->base.id == encoder->base.id)
  2977. break;
  2978. }
  2979. drm_connector_list_iter_end(&conn_iter);
  2980. if (!connector) {
  2981. SDE_ERROR("connector not initialized\n");
  2982. mutex_unlock(&dev->mode_config.mutex);
  2983. return -EINVAL;
  2984. }
  2985. mutex_unlock(&dev->mode_config.mutex);
  2986. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2987. crtc->state->connector_mask = drm_connector_mask(connector);
  2988. connector->state->crtc = crtc;
  2989. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2990. if (!drm_mode) {
  2991. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2992. sde_kms->splash_data.type);
  2993. return -EINVAL;
  2994. }
  2995. SDE_DEBUG(
  2996. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2997. drm_mode->name, drm_mode->type,
  2998. drm_mode->flags, sde_kms->splash_data.type);
  2999. /* Update CRTC drm structure */
  3000. crtc->state->active = true;
  3001. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  3002. if (rc) {
  3003. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  3004. return rc;
  3005. }
  3006. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  3007. drm_mode_copy(&crtc->mode, drm_mode);
  3008. cstate = to_sde_crtc_state(crtc->state);
  3009. cstate->cont_splash_populated = true;
  3010. /* Update encoder structure */
  3011. sde_encoder_update_caps_for_cont_splash(encoder,
  3012. splash_display, true);
  3013. sde_crtc_update_cont_splash_settings(crtc);
  3014. sde_conn = to_sde_connector(connector);
  3015. if (sde_conn && sde_conn->ops.cont_splash_config)
  3016. sde_conn->ops.cont_splash_config(sde_conn->display);
  3017. conn_state = to_sde_connector_state(connector->state);
  3018. conn_state->cont_splash_populated = true;
  3019. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  3020. splash_display, crtc);
  3021. if (rc) {
  3022. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  3023. return rc;
  3024. }
  3025. }
  3026. return rc;
  3027. }
  3028. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  3029. {
  3030. struct sde_kms *sde_kms;
  3031. if (!kms) {
  3032. SDE_ERROR("invalid kms\n");
  3033. return false;
  3034. }
  3035. sde_kms = to_sde_kms(kms);
  3036. return sde_kms->splash_data.num_splash_displays;
  3037. }
  3038. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  3039. const struct drm_display_mode *mode,
  3040. const struct msm_resource_caps_info *res, u32 *num_lm)
  3041. {
  3042. struct sde_kms *sde_kms;
  3043. s64 mode_clock_hz = 0;
  3044. s64 max_mdp_clock_hz = 0;
  3045. s64 max_lm_width = 0;
  3046. s64 hdisplay_fp = 0;
  3047. s64 htotal_fp = 0;
  3048. s64 vtotal_fp = 0;
  3049. s64 vrefresh_fp = 0;
  3050. s64 mdp_fudge_factor = 0;
  3051. s64 num_lm_fp = 0;
  3052. s64 lm_clk_fp = 0;
  3053. s64 lm_width_fp = 0;
  3054. int rc = 0;
  3055. if (!num_lm) {
  3056. SDE_ERROR("invalid num_lm pointer\n");
  3057. return -EINVAL;
  3058. }
  3059. /* default to 1 layer mixer */
  3060. *num_lm = 1;
  3061. if (!kms || !mode || !res) {
  3062. SDE_ERROR("invalid input args\n");
  3063. return -EINVAL;
  3064. }
  3065. sde_kms = to_sde_kms(kms);
  3066. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  3067. max_lm_width = drm_int2fixp(res->max_mixer_width);
  3068. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  3069. htotal_fp = drm_int2fixp(mode->htotal);
  3070. vtotal_fp = drm_int2fixp(mode->vtotal);
  3071. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  3072. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3073. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3074. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3075. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3076. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3077. if (mode_clock_hz > max_mdp_clock_hz ||
  3078. hdisplay_fp > max_lm_width) {
  3079. *num_lm = 0;
  3080. do {
  3081. *num_lm += 2;
  3082. num_lm_fp = drm_int2fixp(*num_lm);
  3083. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3084. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3085. if (*num_lm > 4) {
  3086. rc = -EINVAL;
  3087. goto error;
  3088. }
  3089. } while (lm_clk_fp > max_mdp_clock_hz ||
  3090. lm_width_fp > max_lm_width);
  3091. mode_clock_hz = lm_clk_fp;
  3092. }
  3093. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3094. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3095. *num_lm, drm_fixp2int(mode_clock_hz),
  3096. sde_kms->perf.max_core_clk_rate);
  3097. return 0;
  3098. error:
  3099. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3100. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3101. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3102. *num_lm, drm_fixp2int(mode_clock_hz),
  3103. sde_kms->perf.max_core_clk_rate);
  3104. return rc;
  3105. }
  3106. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3107. u32 hdisplay, u32 *num_dsc)
  3108. {
  3109. struct sde_kms *sde_kms;
  3110. uint32_t max_dsc_width;
  3111. if (!num_dsc) {
  3112. SDE_ERROR("invalid num_dsc pointer\n");
  3113. return -EINVAL;
  3114. }
  3115. *num_dsc = 0;
  3116. if (!kms || !hdisplay) {
  3117. SDE_ERROR("invalid input args\n");
  3118. return -EINVAL;
  3119. }
  3120. sde_kms = to_sde_kms(kms);
  3121. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3122. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3123. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3124. hdisplay, max_dsc_width,
  3125. *num_dsc);
  3126. return 0;
  3127. }
  3128. static void _sde_kms_null_commit(struct drm_device *dev,
  3129. struct drm_encoder *enc)
  3130. {
  3131. struct drm_modeset_acquire_ctx ctx;
  3132. struct drm_atomic_state *state = NULL;
  3133. int retry_cnt = 0;
  3134. int ret = 0;
  3135. drm_modeset_acquire_init(&ctx, 0);
  3136. retry:
  3137. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3138. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3139. drm_modeset_backoff(&ctx);
  3140. retry_cnt++;
  3141. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3142. goto retry;
  3143. } else if (WARN_ON(ret)) {
  3144. goto end;
  3145. }
  3146. state = drm_atomic_state_alloc(dev);
  3147. if (!state) {
  3148. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3149. goto end;
  3150. }
  3151. state->acquire_ctx = &ctx;
  3152. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3153. if (ret)
  3154. goto end;
  3155. ret = drm_atomic_commit(state);
  3156. if (ret)
  3157. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3158. end:
  3159. if (state)
  3160. drm_atomic_state_put(state);
  3161. drm_modeset_drop_locks(&ctx);
  3162. drm_modeset_acquire_fini(&ctx);
  3163. }
  3164. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3165. const int32_t connector_id)
  3166. {
  3167. struct drm_connector_list_iter conn_iter;
  3168. struct drm_connector *conn;
  3169. struct drm_encoder *drm_enc;
  3170. drm_connector_list_iter_begin(dev, &conn_iter);
  3171. drm_for_each_connector_iter(conn, &conn_iter) {
  3172. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3173. connector_id != conn->base.id)
  3174. continue;
  3175. if (conn->state && conn->state->best_encoder)
  3176. drm_enc = conn->state->best_encoder;
  3177. else
  3178. drm_enc = conn->encoder;
  3179. if (drm_enc)
  3180. sde_encoder_early_wakeup(drm_enc);
  3181. }
  3182. drm_connector_list_iter_end(&conn_iter);
  3183. }
  3184. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3185. struct device *dev)
  3186. {
  3187. int i, ret, crtc_id = 0;
  3188. struct drm_device *ddev = dev_get_drvdata(dev);
  3189. struct drm_connector *conn;
  3190. struct drm_connector_list_iter conn_iter;
  3191. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3192. drm_connector_list_iter_begin(ddev, &conn_iter);
  3193. drm_for_each_connector_iter(conn, &conn_iter) {
  3194. uint64_t lp;
  3195. lp = sde_connector_get_lp(conn);
  3196. if (lp != SDE_MODE_DPMS_LP2)
  3197. continue;
  3198. if (sde_encoder_in_clone_mode(conn->encoder))
  3199. continue;
  3200. crtc_id = drm_crtc_index(conn->state->crtc);
  3201. if (priv->disp_thread[crtc_id].thread)
  3202. kthread_flush_worker(
  3203. &priv->disp_thread[crtc_id].worker);
  3204. ret = sde_encoder_wait_for_event(conn->encoder,
  3205. MSM_ENC_TX_COMPLETE);
  3206. if (ret && ret != -EWOULDBLOCK) {
  3207. SDE_ERROR(
  3208. "[conn: %d] wait for commit done returned %d\n",
  3209. conn->base.id, ret);
  3210. } else if (!ret) {
  3211. if (priv->event_thread[crtc_id].thread)
  3212. kthread_flush_worker(
  3213. &priv->event_thread[crtc_id].worker);
  3214. sde_encoder_idle_request(conn->encoder);
  3215. }
  3216. }
  3217. drm_connector_list_iter_end(&conn_iter);
  3218. for (i = 0; i < priv->num_crtcs; i++) {
  3219. if (priv->disp_thread[i].thread)
  3220. kthread_flush_worker(
  3221. &priv->disp_thread[i].worker);
  3222. if (priv->event_thread[i].thread)
  3223. kthread_flush_worker(
  3224. &priv->event_thread[i].worker);
  3225. }
  3226. kthread_flush_worker(&priv->pp_event_worker);
  3227. }
  3228. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3229. {
  3230. struct sde_connector_state *sde_conn_state;
  3231. if (!conn_state)
  3232. return NULL;
  3233. sde_conn_state = to_sde_connector_state(conn_state);
  3234. return &sde_conn_state->msm_mode;
  3235. }
  3236. static int sde_kms_pm_suspend(struct device *dev)
  3237. {
  3238. struct drm_device *ddev;
  3239. struct drm_modeset_acquire_ctx ctx;
  3240. struct drm_connector *conn;
  3241. struct drm_encoder *enc;
  3242. struct drm_connector_list_iter conn_iter;
  3243. struct drm_atomic_state *state = NULL;
  3244. struct sde_kms *sde_kms;
  3245. int ret = 0, num_crtcs = 0;
  3246. if (!dev)
  3247. return -EINVAL;
  3248. ddev = dev_get_drvdata(dev);
  3249. if (!ddev || !ddev_to_msm_kms(ddev))
  3250. return -EINVAL;
  3251. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3252. SDE_EVT32(0);
  3253. /* disable hot-plug polling */
  3254. drm_kms_helper_poll_disable(ddev);
  3255. /* if a display stuck in CS trigger a null commit to complete handoff */
  3256. drm_for_each_encoder(enc, ddev) {
  3257. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3258. _sde_kms_null_commit(ddev, enc);
  3259. }
  3260. /* acquire modeset lock(s) */
  3261. drm_modeset_acquire_init(&ctx, 0);
  3262. retry:
  3263. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3264. if (ret)
  3265. goto unlock;
  3266. /* save current state for resume */
  3267. if (sde_kms->suspend_state)
  3268. drm_atomic_state_put(sde_kms->suspend_state);
  3269. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3270. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3271. ret = PTR_ERR(sde_kms->suspend_state);
  3272. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3273. sde_kms->suspend_state = NULL;
  3274. goto unlock;
  3275. }
  3276. /* create atomic state to disable all CRTCs */
  3277. state = drm_atomic_state_alloc(ddev);
  3278. if (!state) {
  3279. ret = -ENOMEM;
  3280. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3281. goto unlock;
  3282. }
  3283. state->acquire_ctx = &ctx;
  3284. drm_connector_list_iter_begin(ddev, &conn_iter);
  3285. drm_for_each_connector_iter(conn, &conn_iter) {
  3286. struct drm_crtc_state *crtc_state;
  3287. uint64_t lp;
  3288. if (!conn->state || !conn->state->crtc ||
  3289. conn->dpms != DRM_MODE_DPMS_ON ||
  3290. sde_encoder_in_clone_mode(conn->encoder))
  3291. continue;
  3292. lp = sde_connector_get_lp(conn);
  3293. if (lp == SDE_MODE_DPMS_LP1) {
  3294. /* transition LP1->LP2 on pm suspend */
  3295. ret = sde_connector_set_property_for_commit(conn, state,
  3296. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3297. if (ret) {
  3298. DRM_ERROR("failed to set lp2 for conn %d\n",
  3299. conn->base.id);
  3300. drm_connector_list_iter_end(&conn_iter);
  3301. goto unlock;
  3302. }
  3303. }
  3304. if (lp != SDE_MODE_DPMS_LP2) {
  3305. /* force CRTC to be inactive */
  3306. crtc_state = drm_atomic_get_crtc_state(state,
  3307. conn->state->crtc);
  3308. if (IS_ERR_OR_NULL(crtc_state)) {
  3309. DRM_ERROR("failed to get crtc %d state\n",
  3310. conn->state->crtc->base.id);
  3311. drm_connector_list_iter_end(&conn_iter);
  3312. goto unlock;
  3313. }
  3314. if (lp != SDE_MODE_DPMS_LP1)
  3315. crtc_state->active = false;
  3316. ++num_crtcs;
  3317. }
  3318. }
  3319. drm_connector_list_iter_end(&conn_iter);
  3320. /* check for nothing to do */
  3321. if (num_crtcs == 0) {
  3322. DRM_DEBUG("all crtcs are already in the off state\n");
  3323. sde_kms->suspend_block = true;
  3324. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3325. goto unlock;
  3326. }
  3327. /* commit the "disable all" state */
  3328. ret = drm_atomic_commit(state);
  3329. if (ret < 0) {
  3330. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3331. goto unlock;
  3332. }
  3333. sde_kms->suspend_block = true;
  3334. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3335. unlock:
  3336. if (state) {
  3337. drm_atomic_state_put(state);
  3338. state = NULL;
  3339. }
  3340. if (ret == -EDEADLK) {
  3341. drm_modeset_backoff(&ctx);
  3342. goto retry;
  3343. }
  3344. drm_modeset_drop_locks(&ctx);
  3345. drm_modeset_acquire_fini(&ctx);
  3346. /*
  3347. * pm runtime driver avoids multiple runtime_suspend API call by
  3348. * checking runtime_status. However, this call helps when there is a
  3349. * race condition between pm_suspend call and doze_suspend/power_off
  3350. * commit. It removes the extra vote from suspend and adds it back
  3351. * later to allow power collapse during pm_suspend call
  3352. */
  3353. pm_runtime_put_sync(dev);
  3354. pm_runtime_get_noresume(dev);
  3355. /* dump clock state before entering suspend */
  3356. if (sde_kms->pm_suspend_clk_dump)
  3357. _sde_kms_dump_clks_state(sde_kms);
  3358. return ret;
  3359. }
  3360. static int sde_kms_pm_resume(struct device *dev)
  3361. {
  3362. struct drm_device *ddev;
  3363. struct sde_kms *sde_kms;
  3364. struct drm_modeset_acquire_ctx ctx;
  3365. int ret, i;
  3366. if (!dev)
  3367. return -EINVAL;
  3368. ddev = dev_get_drvdata(dev);
  3369. if (!ddev || !ddev_to_msm_kms(ddev))
  3370. return -EINVAL;
  3371. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3372. SDE_EVT32(sde_kms->suspend_state != NULL);
  3373. drm_mode_config_reset(ddev);
  3374. drm_modeset_acquire_init(&ctx, 0);
  3375. retry:
  3376. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3377. if (ret == -EDEADLK) {
  3378. drm_modeset_backoff(&ctx);
  3379. goto retry;
  3380. } else if (WARN_ON(ret)) {
  3381. goto end;
  3382. }
  3383. sde_kms->suspend_block = false;
  3384. if (sde_kms->suspend_state) {
  3385. sde_kms->suspend_state->acquire_ctx = &ctx;
  3386. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3387. ret = drm_atomic_helper_commit_duplicated_state(
  3388. sde_kms->suspend_state, &ctx);
  3389. if (ret != -EDEADLK)
  3390. break;
  3391. drm_modeset_backoff(&ctx);
  3392. }
  3393. if (ret < 0)
  3394. DRM_ERROR("failed to restore state, %d\n", ret);
  3395. drm_atomic_state_put(sde_kms->suspend_state);
  3396. sde_kms->suspend_state = NULL;
  3397. }
  3398. end:
  3399. drm_modeset_drop_locks(&ctx);
  3400. drm_modeset_acquire_fini(&ctx);
  3401. /* enable hot-plug polling */
  3402. drm_kms_helper_poll_enable(ddev);
  3403. return 0;
  3404. }
  3405. static const struct msm_kms_funcs kms_funcs = {
  3406. .hw_init = sde_kms_hw_init,
  3407. .postinit = sde_kms_postinit,
  3408. .irq_preinstall = sde_irq_preinstall,
  3409. .irq_postinstall = sde_irq_postinstall,
  3410. .irq_uninstall = sde_irq_uninstall,
  3411. .irq = sde_irq,
  3412. .preclose = sde_kms_preclose,
  3413. .lastclose = sde_kms_lastclose,
  3414. .prepare_fence = sde_kms_prepare_fence,
  3415. .prepare_commit = sde_kms_prepare_commit,
  3416. .commit = sde_kms_commit,
  3417. .complete_commit = sde_kms_complete_commit,
  3418. .get_msm_mode = sde_kms_get_msm_mode,
  3419. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3420. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3421. .check_modified_format = sde_format_check_modified_format,
  3422. .atomic_check = sde_kms_atomic_check,
  3423. .get_format = sde_get_msm_format,
  3424. .round_pixclk = sde_kms_round_pixclk,
  3425. .display_early_wakeup = sde_kms_display_early_wakeup,
  3426. .pm_suspend = sde_kms_pm_suspend,
  3427. .pm_resume = sde_kms_pm_resume,
  3428. .destroy = sde_kms_destroy,
  3429. .debugfs_destroy = sde_kms_debugfs_destroy,
  3430. .cont_splash_config = sde_kms_cont_splash_config,
  3431. .register_events = _sde_kms_register_events,
  3432. .get_address_space = _sde_kms_get_address_space,
  3433. .get_address_space_device = _sde_kms_get_address_space_device,
  3434. .postopen = _sde_kms_post_open,
  3435. .check_for_splash = sde_kms_check_for_splash,
  3436. .get_mixer_count = sde_kms_get_mixer_count,
  3437. .get_dsc_count = sde_kms_get_dsc_count,
  3438. };
  3439. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3440. {
  3441. int i;
  3442. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3443. if (!sde_kms->aspace[i])
  3444. continue;
  3445. msm_gem_address_space_put(sde_kms->aspace[i]);
  3446. sde_kms->aspace[i] = NULL;
  3447. }
  3448. return 0;
  3449. }
  3450. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3451. {
  3452. struct msm_mmu *mmu;
  3453. int i, ret;
  3454. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3455. int early_map = 0;
  3456. #endif
  3457. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3458. return -EINVAL;
  3459. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3460. struct msm_gem_address_space *aspace;
  3461. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3462. if (IS_ERR(mmu)) {
  3463. ret = PTR_ERR(mmu);
  3464. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3465. i, ret);
  3466. continue;
  3467. }
  3468. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3469. mmu, "sde");
  3470. if (IS_ERR(aspace)) {
  3471. ret = PTR_ERR(aspace);
  3472. mmu->funcs->destroy(mmu);
  3473. goto fail;
  3474. }
  3475. sde_kms->aspace[i] = aspace;
  3476. aspace->domain_attached = true;
  3477. /* Mapping splash memory block */
  3478. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3479. sde_kms->splash_data.num_splash_regions) {
  3480. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3481. if (ret) {
  3482. SDE_ERROR("failed to map ret:%d\n", ret);
  3483. goto enable_trans_fail;
  3484. }
  3485. }
  3486. /*
  3487. * disable early-map which would have been enabled during
  3488. * bootup by smmu through the device-tree hint for cont-spash
  3489. */
  3490. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3491. ret = mmu->funcs->enable_smmu_translations(mmu);
  3492. if (ret) {
  3493. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3494. goto enable_trans_fail;
  3495. }
  3496. #else
  3497. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3498. &early_map);
  3499. if (ret) {
  3500. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3501. ret, early_map);
  3502. goto enable_trans_fail;
  3503. }
  3504. #endif
  3505. }
  3506. sde_kms->base.aspace = sde_kms->aspace[0];
  3507. return 0;
  3508. enable_trans_fail:
  3509. _sde_kms_unmap_all_splash_regions(sde_kms);
  3510. fail:
  3511. _sde_kms_mmu_destroy(sde_kms);
  3512. return ret;
  3513. }
  3514. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3515. {
  3516. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3517. return;
  3518. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3519. }
  3520. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3521. {
  3522. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3523. return;
  3524. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3525. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3526. sde_kms->catalog);
  3527. }
  3528. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3529. {
  3530. struct sde_vbif_set_qos_params qos_params;
  3531. struct sde_mdss_cfg *catalog;
  3532. if (!sde_kms->catalog)
  3533. return;
  3534. catalog = sde_kms->catalog;
  3535. memset(&qos_params, 0, sizeof(qos_params));
  3536. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3537. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3538. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3539. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3540. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3541. }
  3542. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3543. {
  3544. struct sde_hw_uidle *uidle;
  3545. if (!sde_kms) {
  3546. SDE_ERROR("invalid kms\n");
  3547. return -EINVAL;
  3548. }
  3549. uidle = sde_kms->hw_uidle;
  3550. if (uidle && uidle->ops.active_override_enable)
  3551. uidle->ops.active_override_enable(uidle, enable);
  3552. return 0;
  3553. }
  3554. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3555. {
  3556. struct device *cpu_dev;
  3557. int cpu = 0;
  3558. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3559. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3560. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3561. return;
  3562. }
  3563. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3564. cpu_dev = get_cpu_device(cpu);
  3565. if (!cpu_dev) {
  3566. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3567. cpu);
  3568. continue;
  3569. }
  3570. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3571. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3572. cpu_irq_latency);
  3573. else
  3574. dev_pm_qos_add_request(cpu_dev,
  3575. &sde_kms->pm_qos_irq_req[cpu],
  3576. DEV_PM_QOS_RESUME_LATENCY,
  3577. cpu_irq_latency);
  3578. }
  3579. }
  3580. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3581. {
  3582. struct device *cpu_dev;
  3583. int cpu = 0;
  3584. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3585. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3586. return;
  3587. }
  3588. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3589. cpu_dev = get_cpu_device(cpu);
  3590. if (!cpu_dev) {
  3591. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3592. cpu);
  3593. continue;
  3594. }
  3595. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3596. dev_pm_qos_remove_request(
  3597. &sde_kms->pm_qos_irq_req[cpu]);
  3598. }
  3599. }
  3600. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3601. {
  3602. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3603. mutex_lock(&priv->phandle.phandle_lock);
  3604. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3605. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3606. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3607. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3608. mutex_unlock(&priv->phandle.phandle_lock);
  3609. }
  3610. static void sde_kms_irq_affinity_notify(
  3611. struct irq_affinity_notify *affinity_notify,
  3612. const cpumask_t *mask)
  3613. {
  3614. struct msm_drm_private *priv;
  3615. struct sde_kms *sde_kms = container_of(affinity_notify,
  3616. struct sde_kms, affinity_notify);
  3617. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3618. return;
  3619. priv = sde_kms->dev->dev_private;
  3620. mutex_lock(&priv->phandle.phandle_lock);
  3621. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3622. // save irq cpu mask
  3623. sde_kms->irq_cpu_mask = *mask;
  3624. // request vote with updated irq cpu mask
  3625. if (atomic_read(&sde_kms->irq_vote_count))
  3626. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3627. mutex_unlock(&priv->phandle.phandle_lock);
  3628. }
  3629. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3630. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3631. {
  3632. struct sde_kms *sde_kms = usr;
  3633. struct msm_kms *msm_kms;
  3634. msm_kms = &sde_kms->base;
  3635. if (!sde_kms)
  3636. return;
  3637. SDE_DEBUG("event_type:%d\n", event_type);
  3638. SDE_EVT32_VERBOSE(event_type);
  3639. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3640. sde_irq_update(msm_kms, true);
  3641. sde_kms->first_kickoff = true;
  3642. /**
  3643. * Rotator sid needs to be programmed since uefi doesn't
  3644. * configure it during continuous splash
  3645. */
  3646. sde_kms_init_rot_sid_hw(sde_kms);
  3647. if (sde_kms->splash_data.num_splash_displays ||
  3648. sde_in_trusted_vm(sde_kms))
  3649. return;
  3650. sde_vbif_init_memtypes(sde_kms);
  3651. sde_kms_init_shared_hw(sde_kms);
  3652. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3653. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3654. sde_irq_update(msm_kms, false);
  3655. sde_kms->first_kickoff = false;
  3656. if (sde_in_trusted_vm(sde_kms))
  3657. return;
  3658. _sde_kms_active_override(sde_kms, true);
  3659. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3660. sde_vbif_axi_halt_request(sde_kms);
  3661. }
  3662. }
  3663. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3664. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3665. {
  3666. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3667. int rc = -EINVAL;
  3668. SDE_DEBUG("\n");
  3669. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  3670. rc = (rc > 0) ? 0 : rc;
  3671. SDE_EVT32(rc, genpd->device_count);
  3672. return rc;
  3673. }
  3674. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3675. {
  3676. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3677. SDE_DEBUG("\n");
  3678. pm_runtime_put_sync(sde_kms->dev->dev);
  3679. SDE_EVT32(genpd->device_count);
  3680. return 0;
  3681. }
  3682. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3683. {
  3684. int i = 0;
  3685. int ret = 0;
  3686. int count = 0;
  3687. struct device_node *parent, *node;
  3688. struct resource r;
  3689. char node_name[DEMURA_REGION_NAME_MAX];
  3690. struct sde_splash_mem *mem;
  3691. struct sde_splash_display *splash_display;
  3692. if (!data->num_splash_displays) {
  3693. SDE_DEBUG("no splash displays. skipping\n");
  3694. return 0;
  3695. }
  3696. /**
  3697. * It is expected that each active demura block will have
  3698. * its own memory region defined.
  3699. */
  3700. parent = of_find_node_by_path("/reserved-memory");
  3701. for (i = 0; i < data->num_splash_displays; i++) {
  3702. splash_display = &data->splash_display[i];
  3703. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3704. "demura_region_%d", i);
  3705. splash_display->demura = NULL;
  3706. node = of_find_node_by_name(parent, node_name);
  3707. if (!node) {
  3708. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3709. node_name, data->num_splash_displays);
  3710. continue;
  3711. } else if (of_address_to_resource(node, 0, &r)) {
  3712. SDE_ERROR("invalid data for:%s\n", node_name);
  3713. ret = -EINVAL;
  3714. break;
  3715. }
  3716. mem = &data->demura_mem[i];
  3717. mem->splash_buf_base = (unsigned long)r.start;
  3718. mem->splash_buf_size = (r.end - r.start) + 1;
  3719. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3720. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3721. (i+1));
  3722. continue;
  3723. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3724. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3725. (i+1), mem->splash_buf_base,
  3726. mem->splash_buf_size);
  3727. continue;
  3728. }
  3729. mem->ref_cnt = 0;
  3730. splash_display->demura = mem;
  3731. count++;
  3732. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3733. mem->splash_buf_base,
  3734. mem->splash_buf_size);
  3735. }
  3736. if (!ret && !count)
  3737. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3738. return ret;
  3739. }
  3740. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3741. {
  3742. int i = 0;
  3743. int ret = 0;
  3744. struct device_node *parent, *node, *node1;
  3745. struct resource r, r1;
  3746. const char *node_name = "splash_region";
  3747. struct sde_splash_mem *mem;
  3748. bool share_splash_mem = false;
  3749. int num_displays, num_regions;
  3750. struct sde_splash_display *splash_display;
  3751. if (!data)
  3752. return -EINVAL;
  3753. memset(data, 0, sizeof(*data));
  3754. parent = of_find_node_by_path("/reserved-memory");
  3755. if (!parent) {
  3756. SDE_ERROR("failed to find reserved-memory node\n");
  3757. return -EINVAL;
  3758. }
  3759. node = of_find_node_by_name(parent, node_name);
  3760. if (!node) {
  3761. SDE_DEBUG("failed to find node %s\n", node_name);
  3762. return -EINVAL;
  3763. }
  3764. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3765. if (!node1)
  3766. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3767. /**
  3768. * Support sharing a single splash memory for all the built in displays
  3769. * and also independent splash region per displays. Incase of
  3770. * independent splash region for each connected display, dtsi node of
  3771. * cont_splash_region should be collection of all memory regions
  3772. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3773. */
  3774. num_displays = dsi_display_get_num_of_displays();
  3775. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3776. data->num_splash_displays = num_displays;
  3777. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3778. if (num_displays > num_regions) {
  3779. share_splash_mem = true;
  3780. pr_info(":%d displays share same splash buf\n", num_displays);
  3781. }
  3782. for (i = 0; i < num_displays; i++) {
  3783. splash_display = &data->splash_display[i];
  3784. if (!i || !share_splash_mem) {
  3785. if (of_address_to_resource(node, i, &r)) {
  3786. SDE_ERROR("invalid data for:%s\n", node_name);
  3787. return -EINVAL;
  3788. }
  3789. mem = &data->splash_mem[i];
  3790. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3791. SDE_DEBUG("failed to find ramdump memory\n");
  3792. mem->ramdump_base = 0;
  3793. mem->ramdump_size = 0;
  3794. } else {
  3795. mem->ramdump_base = (unsigned long)r1.start;
  3796. mem->ramdump_size = (r1.end - r1.start) + 1;
  3797. }
  3798. mem->splash_buf_base = (unsigned long)r.start;
  3799. mem->splash_buf_size = (r.end - r.start) + 1;
  3800. mem->ref_cnt = 0;
  3801. splash_display->splash = mem;
  3802. data->num_splash_regions++;
  3803. } else {
  3804. data->splash_display[i].splash = &data->splash_mem[0];
  3805. }
  3806. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3807. splash_display->splash->splash_buf_base,
  3808. splash_display->splash->splash_buf_size);
  3809. }
  3810. data->type = SDE_SPLASH_HANDOFF;
  3811. ret = _sde_kms_get_demura_plane_data(data);
  3812. return ret;
  3813. }
  3814. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3815. struct platform_device *platformdev)
  3816. {
  3817. int rc = -EINVAL;
  3818. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3819. if (IS_ERR(sde_kms->mmio)) {
  3820. rc = PTR_ERR(sde_kms->mmio);
  3821. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3822. sde_kms->mmio = NULL;
  3823. goto error;
  3824. }
  3825. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3826. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3827. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3828. sde_kms->mmio_len,
  3829. msm_get_phys_addr(platformdev, "mdp_phys"),
  3830. SDE_DBG_SDE);
  3831. if (rc)
  3832. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3833. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3834. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3835. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3836. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3837. sde_kms->vbif[VBIF_RT] = NULL;
  3838. goto error;
  3839. }
  3840. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3841. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3842. sde_kms->vbif_len[VBIF_RT],
  3843. msm_get_phys_addr(platformdev, "vbif_phys"),
  3844. SDE_DBG_VBIF_RT);
  3845. if (rc)
  3846. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3847. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3848. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3849. sde_kms->vbif[VBIF_NRT] = NULL;
  3850. SDE_DEBUG("VBIF NRT is not defined");
  3851. } else {
  3852. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3853. }
  3854. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3855. if (IS_ERR(sde_kms->reg_dma)) {
  3856. sde_kms->reg_dma = NULL;
  3857. SDE_DEBUG("REG_DMA is not defined");
  3858. } else {
  3859. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  3860. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3861. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  3862. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3863. sde_kms->reg_dma_len,
  3864. msm_get_phys_addr(platformdev, "regdma_phys"),
  3865. SDE_DBG_LUTDMA);
  3866. if (rc)
  3867. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3868. }
  3869. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3870. if (IS_ERR(sde_kms->sid)) {
  3871. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3872. sde_kms->sid = NULL;
  3873. } else {
  3874. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3875. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3876. sde_kms->sid_len,
  3877. msm_get_phys_addr(platformdev, "sid_phys"),
  3878. SDE_DBG_SID);
  3879. if (rc)
  3880. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3881. }
  3882. error:
  3883. return rc;
  3884. }
  3885. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3886. struct sde_kms *sde_kms)
  3887. {
  3888. int rc = 0;
  3889. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3890. sde_kms->genpd.name = dev->unique;
  3891. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3892. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3893. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3894. if (rc < 0) {
  3895. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3896. sde_kms->genpd.name, rc);
  3897. return rc;
  3898. }
  3899. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3900. &sde_kms->genpd);
  3901. if (rc < 0) {
  3902. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3903. sde_kms->genpd.name, rc);
  3904. pm_genpd_remove(&sde_kms->genpd);
  3905. return rc;
  3906. }
  3907. sde_kms->genpd_init = true;
  3908. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3909. }
  3910. return rc;
  3911. }
  3912. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3913. struct drm_device *dev,
  3914. struct msm_drm_private *priv)
  3915. {
  3916. struct sde_rm *rm = NULL;
  3917. int i, rc = -EINVAL;
  3918. sde_kms->catalog = sde_hw_catalog_init(dev);
  3919. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3920. rc = PTR_ERR(sde_kms->catalog);
  3921. if (!sde_kms->catalog)
  3922. rc = -EINVAL;
  3923. SDE_ERROR("catalog init failed: %d\n", rc);
  3924. sde_kms->catalog = NULL;
  3925. goto power_error;
  3926. }
  3927. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  3928. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3929. /* initialize power domain if defined */
  3930. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3931. if (rc) {
  3932. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3933. goto genpd_err;
  3934. }
  3935. rc = _sde_kms_mmu_init(sde_kms);
  3936. if (rc) {
  3937. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3938. goto power_error;
  3939. }
  3940. /* Initialize reg dma block which is a singleton */
  3941. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  3942. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3943. sde_kms->dev);
  3944. if (rc) {
  3945. SDE_ERROR("failed: reg dma init failed\n");
  3946. goto power_error;
  3947. }
  3948. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3949. rm = &sde_kms->rm;
  3950. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3951. sde_kms->dev);
  3952. if (rc) {
  3953. SDE_ERROR("rm init failed: %d\n", rc);
  3954. goto power_error;
  3955. }
  3956. sde_kms->rm_init = true;
  3957. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3958. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3959. rc = PTR_ERR(sde_kms->hw_intr);
  3960. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3961. sde_kms->hw_intr = NULL;
  3962. goto hw_intr_init_err;
  3963. }
  3964. /*
  3965. * Attempt continuous splash handoff only if reserved
  3966. * splash memory is found & release resources on any error
  3967. * in finding display hw config in splash
  3968. */
  3969. if (sde_kms->splash_data.num_splash_regions) {
  3970. struct sde_splash_display *display;
  3971. int ret, display_count =
  3972. sde_kms->splash_data.num_splash_displays;
  3973. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3974. &sde_kms->splash_data, sde_kms->catalog);
  3975. for (i = 0; i < display_count; i++) {
  3976. display = &sde_kms->splash_data.splash_display[i];
  3977. /*
  3978. * free splash region on resource init failure and
  3979. * cont-splash disabled case
  3980. */
  3981. if (!display->cont_splash_enabled || ret)
  3982. _sde_kms_free_splash_display_data(
  3983. sde_kms, display);
  3984. }
  3985. }
  3986. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3987. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3988. rc = PTR_ERR(sde_kms->hw_mdp);
  3989. if (!sde_kms->hw_mdp)
  3990. rc = -EINVAL;
  3991. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3992. sde_kms->hw_mdp = NULL;
  3993. goto power_error;
  3994. }
  3995. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3996. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3997. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3998. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3999. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  4000. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  4001. if (!sde_kms->hw_vbif[vbif_idx])
  4002. rc = -EINVAL;
  4003. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  4004. sde_kms->hw_vbif[vbif_idx] = NULL;
  4005. goto power_error;
  4006. }
  4007. }
  4008. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  4009. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  4010. sde_kms->mmio_len, sde_kms->catalog);
  4011. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  4012. rc = PTR_ERR(sde_kms->hw_uidle);
  4013. if (!sde_kms->hw_uidle)
  4014. rc = -EINVAL;
  4015. /* uidle is optional, so do not make it a fatal error */
  4016. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  4017. sde_kms->hw_uidle = NULL;
  4018. rc = 0;
  4019. }
  4020. } else {
  4021. sde_kms->hw_uidle = NULL;
  4022. }
  4023. if (sde_kms->sid) {
  4024. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  4025. sde_kms->sid_len, sde_kms->catalog);
  4026. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  4027. rc = PTR_ERR(sde_kms->hw_sid);
  4028. SDE_ERROR("failed to init sid %d\n", rc);
  4029. sde_kms->hw_sid = NULL;
  4030. goto power_error;
  4031. }
  4032. }
  4033. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  4034. &priv->phandle, "core_clk");
  4035. if (rc) {
  4036. SDE_ERROR("failed to init perf %d\n", rc);
  4037. goto perf_err;
  4038. }
  4039. /*
  4040. * set the disable_immediate flag when driver supports the precise vsync
  4041. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  4042. * based on the feature
  4043. */
  4044. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  4045. dev->vblank_disable_immediate = true;
  4046. /*
  4047. * _sde_kms_drm_obj_init should create the DRM related objects
  4048. * i.e. CRTCs, planes, encoders, connectors and so forth
  4049. */
  4050. rc = _sde_kms_drm_obj_init(sde_kms);
  4051. if (rc) {
  4052. SDE_ERROR("modeset init failed: %d\n", rc);
  4053. goto drm_obj_init_err;
  4054. }
  4055. return 0;
  4056. genpd_err:
  4057. drm_obj_init_err:
  4058. sde_core_perf_destroy(&sde_kms->perf);
  4059. hw_intr_init_err:
  4060. perf_err:
  4061. power_error:
  4062. return rc;
  4063. }
  4064. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  4065. {
  4066. struct list_head temp_head;
  4067. struct msm_io_mem_entry *io_mem;
  4068. int rc, i = 0;
  4069. INIT_LIST_HEAD(&temp_head);
  4070. for (i = 0; i < catalog->tvm_reg_count; i++) {
  4071. struct resource *res = &catalog->tvm_reg[i];
  4072. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  4073. if (!io_mem) {
  4074. rc = -ENOMEM;
  4075. goto parse_fail;
  4076. }
  4077. io_mem->base = res->start;
  4078. io_mem->size = resource_size(res);
  4079. list_add(&io_mem->list, &temp_head);
  4080. }
  4081. list_splice(&temp_head, mem_list);
  4082. return 0;
  4083. parse_fail:
  4084. msm_dss_clean_io_mem(&temp_head);
  4085. return rc;
  4086. }
  4087. #ifdef CONFIG_DRM_SDE_VM
  4088. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4089. {
  4090. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4091. int rc = 0;
  4092. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4093. if (rc) {
  4094. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4095. return rc;
  4096. }
  4097. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4098. if (rc) {
  4099. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4100. return rc;
  4101. }
  4102. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4103. if (rc) {
  4104. SDE_ERROR("failed to get io irq for KMS");
  4105. return rc;
  4106. }
  4107. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4108. if (rc) {
  4109. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4110. return rc;
  4111. }
  4112. return rc;
  4113. }
  4114. #endif
  4115. static int sde_kms_hw_init(struct msm_kms *kms)
  4116. {
  4117. struct sde_kms *sde_kms;
  4118. struct drm_device *dev;
  4119. struct msm_drm_private *priv;
  4120. struct platform_device *platformdev;
  4121. int irq_num, rc = -EINVAL;
  4122. if (!kms) {
  4123. SDE_ERROR("invalid kms\n");
  4124. goto end;
  4125. }
  4126. sde_kms = to_sde_kms(kms);
  4127. dev = sde_kms->dev;
  4128. if (!dev || !dev->dev) {
  4129. SDE_ERROR("invalid device\n");
  4130. goto end;
  4131. }
  4132. platformdev = to_platform_device(dev->dev);
  4133. priv = dev->dev_private;
  4134. if (!priv) {
  4135. SDE_ERROR("invalid private data\n");
  4136. goto end;
  4137. }
  4138. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4139. if (rc)
  4140. goto error;
  4141. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4142. if (rc)
  4143. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4144. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4145. if (rc)
  4146. goto error;
  4147. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4148. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4149. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4150. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4151. mutex_init(&sde_kms->secure_transition_lock);
  4152. atomic_set(&sde_kms->detach_sec_cb, 0);
  4153. atomic_set(&sde_kms->detach_all_cb, 0);
  4154. atomic_set(&sde_kms->irq_vote_count, 0);
  4155. /*
  4156. * Support format modifiers for compression etc.
  4157. */
  4158. dev->mode_config.allow_fb_modifiers = true;
  4159. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4160. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4161. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4162. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4163. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4164. if (sde_in_trusted_vm(sde_kms)) {
  4165. rc = sde_vm_trusted_init(sde_kms);
  4166. sde_dbg_set_hw_ownership_status(false);
  4167. } else {
  4168. rc = sde_vm_primary_init(sde_kms);
  4169. sde_dbg_set_hw_ownership_status(true);
  4170. }
  4171. if (rc) {
  4172. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4173. goto error;
  4174. }
  4175. return 0;
  4176. error:
  4177. _sde_kms_hw_destroy(sde_kms, platformdev);
  4178. end:
  4179. return rc;
  4180. }
  4181. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4182. {
  4183. struct msm_drm_private *priv;
  4184. struct sde_kms *sde_kms;
  4185. if (!dev || !dev->dev_private) {
  4186. SDE_ERROR("drm device node invalid\n");
  4187. return ERR_PTR(-EINVAL);
  4188. }
  4189. priv = dev->dev_private;
  4190. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4191. if (!sde_kms) {
  4192. SDE_ERROR("failed to allocate sde kms\n");
  4193. return ERR_PTR(-ENOMEM);
  4194. }
  4195. msm_kms_init(&sde_kms->base, &kms_funcs);
  4196. sde_kms->dev = dev;
  4197. return &sde_kms->base;
  4198. }
  4199. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4200. {
  4201. struct dsi_display *display;
  4202. struct sde_splash_display *handoff_display;
  4203. int i;
  4204. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4205. handoff_display = &sde_kms->splash_data.splash_display[i];
  4206. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4207. if (handoff_display->cont_splash_enabled)
  4208. _sde_kms_free_splash_display_data(sde_kms,
  4209. handoff_display);
  4210. dsi_display_set_active_state(display, false);
  4211. }
  4212. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4213. }
  4214. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4215. struct drm_atomic_state *state)
  4216. {
  4217. struct drm_device *dev;
  4218. struct msm_drm_private *priv;
  4219. struct sde_splash_display *handoff_display;
  4220. struct dsi_display *display;
  4221. int ret, i;
  4222. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4223. SDE_ERROR("invalid params\n");
  4224. return -EINVAL;
  4225. }
  4226. dev = sde_kms->dev;
  4227. priv = dev->dev_private;
  4228. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4229. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4230. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4231. &sde_kms->splash_data, sde_kms->catalog);
  4232. if (ret) {
  4233. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4234. return -EINVAL;
  4235. }
  4236. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4237. handoff_display = &sde_kms->splash_data.splash_display[i];
  4238. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4239. if (!handoff_display->cont_splash_enabled || ret)
  4240. _sde_kms_free_splash_display_data(sde_kms,
  4241. handoff_display);
  4242. else
  4243. dsi_display_set_active_state(display, true);
  4244. }
  4245. if (sde_kms->splash_data.num_splash_displays != 1) {
  4246. SDE_ERROR("no. of displays not supported:%d\n",
  4247. sde_kms->splash_data.num_splash_displays);
  4248. goto error;
  4249. }
  4250. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4251. if (ret) {
  4252. SDE_ERROR("error in setting handoff configs\n");
  4253. goto error;
  4254. }
  4255. /**
  4256. * fill-in vote for the continuous splash hanodff path, which will be
  4257. * removed on the successful first commit.
  4258. */
  4259. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  4260. if (ret < 0) {
  4261. SDE_ERROR("failed to enable power resource %d\n", ret);
  4262. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4263. goto error;
  4264. }
  4265. return 0;
  4266. error:
  4267. return ret;
  4268. }
  4269. static int _sde_kms_register_events(struct msm_kms *kms,
  4270. struct drm_mode_object *obj, u32 event, bool en)
  4271. {
  4272. int ret = 0;
  4273. struct drm_crtc *crtc;
  4274. struct drm_connector *conn;
  4275. struct sde_kms *sde_kms;
  4276. if (!kms || !obj) {
  4277. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4278. return -EINVAL;
  4279. }
  4280. sde_kms = to_sde_kms(kms);
  4281. sde_vm_lock(sde_kms);
  4282. if (!sde_vm_owns_hw(sde_kms)) {
  4283. sde_vm_unlock(sde_kms);
  4284. SDE_DEBUG("HW is owned by other VM\n");
  4285. return -EACCES;
  4286. }
  4287. /* check vm ownership, if event registration requires HW access */
  4288. switch (obj->type) {
  4289. case DRM_MODE_OBJECT_CRTC:
  4290. crtc = obj_to_crtc(obj);
  4291. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4292. break;
  4293. case DRM_MODE_OBJECT_CONNECTOR:
  4294. conn = obj_to_connector(obj);
  4295. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4296. en);
  4297. break;
  4298. }
  4299. sde_vm_unlock(sde_kms);
  4300. return ret;
  4301. }
  4302. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4303. {
  4304. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4305. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4306. }
  4307. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4308. {
  4309. struct msm_drm_private *priv;
  4310. struct sde_crtc *sde_crtc;
  4311. struct sde_crtc_state *cstate;
  4312. struct sde_connector *sde_conn;
  4313. struct sde_connector_state *conn_state;
  4314. u32 i;
  4315. priv = sde_kms->dev->dev_private;
  4316. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4317. for (i = 0; i < priv->num_crtcs; i++) {
  4318. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4319. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4320. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4321. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4322. }
  4323. for (i = 0; i < priv->num_planes; i++)
  4324. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4325. for (i = 0; i < priv->num_encoders; i++)
  4326. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4327. for (i = 0; i < priv->num_connectors; i++) {
  4328. sde_conn = to_sde_connector(priv->connectors[i]);
  4329. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4330. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4331. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4332. }
  4333. }