htt.h 1.0 MB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293212942129521296212972129821299213002130121302213032130421305213062130721308213092131021311213122131321314213152131621317213182131921320213212132221323213242132521326213272132821329213302133121332213332133421335213362133721338213392134021341213422134321344213452134621347213482134921350213512135221353213542135521356213572135821359213602136121362213632136421365213662136721368213692137021371213722137321374213752137621377213782137921380213812138221383213842138521386213872138821389213902139121392213932139421395213962139721398213992140021401214022140321404214052140621407214082140921410214112141221413214142141521416214172141821419214202142121422214232142421425214262142721428214292143021431214322143321434214352143621437214382143921440214412144221443214442144521446214472144821449214502145121452214532145421455214562145721458214592146021461214622146321464214652146621467214682146921470214712147221473214742147521476214772147821479214802148121482214832148421485214862148721488214892149021491214922149321494214952149621497214982149921500215012150221503215042150521506215072150821509215102151121512215132151421515215162151721518215192152021521215222152321524215252152621527215282152921530215312153221533215342153521536215372153821539215402154121542215432154421545215462154721548215492155021551215522155321554215552155621557215582155921560215612156221563215642156521566215672156821569215702157121572215732157421575215762157721578215792158021581215822158321584215852158621587215882158921590215912159221593215942159521596215972159821599216002160121602216032160421605216062160721608216092161021611216122161321614216152161621617216182161921620216212162221623216242162521626216272162821629216302163121632216332163421635216362163721638216392164021641216422164321644216452164621647216482164921650216512165221653216542165521656216572165821659216602166121662216632166421665216662166721668216692167021671216722167321674216752167621677216782167921680216812168221683216842168521686216872168821689216902169121692216932169421695216962169721698216992170021701217022170321704217052170621707217082170921710217112171221713217142171521716217172171821719217202172121722217232172421725217262172721728217292173021731217322173321734217352173621737217382173921740217412174221743217442174521746217472174821749217502175121752217532175421755217562175721758217592176021761217622176321764217652176621767217682176921770217712177221773217742177521776217772177821779217802178121782217832178421785217862178721788217892179021791217922179321794217952179621797217982179921800218012180221803218042180521806218072180821809218102181121812218132181421815218162181721818218192182021821218222182321824218252182621827218282182921830218312183221833218342183521836218372183821839218402184121842218432184421845218462184721848218492185021851218522185321854218552185621857218582185921860218612186221863218642186521866218672186821869218702187121872218732187421875218762187721878218792188021881218822188321884218852188621887218882188921890218912189221893218942189521896218972189821899219002190121902219032190421905219062190721908219092191021911219122191321914219152191621917219182191921920219212192221923219242192521926219272192821929219302193121932219332193421935219362193721938219392194021941219422194321944219452194621947219482194921950219512195221953219542195521956219572195821959219602196121962219632196421965219662196721968219692197021971219722197321974219752197621977219782197921980219812198221983219842198521986219872198821989219902199121992219932199421995219962199721998219992200022001220022200322004220052200622007220082200922010220112201222013220142201522016220172201822019220202202122022220232202422025220262202722028220292203022031220322203322034220352203622037220382203922040220412204222043220442204522046220472204822049220502205122052220532205422055220562205722058220592206022061220622206322064220652206622067220682206922070220712207222073220742207522076220772207822079220802208122082220832208422085220862208722088220892209022091220922209322094220952209622097220982209922100221012210222103221042210522106221072210822109221102211122112221132211422115221162211722118221192212022121221222212322124221252212622127221282212922130221312213222133221342213522136221372213822139221402214122142221432214422145221462214722148221492215022151221522215322154221552215622157221582215922160221612216222163221642216522166221672216822169221702217122172221732217422175221762217722178221792218022181221822218322184221852218622187221882218922190221912219222193221942219522196221972219822199222002220122202222032220422205222062220722208222092221022211222122221322214222152221622217
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
  246. * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
  247. * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
  248. * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
  249. * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
  250. * msg defs
  251. */
  252. #define HTT_CURRENT_VERSION_MAJOR 3
  253. #define HTT_CURRENT_VERSION_MINOR 128
  254. #define HTT_NUM_TX_FRAG_DESC 1024
  255. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  256. #define HTT_CHECK_SET_VAL(field, val) \
  257. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  258. /* macros to assist in sign-extending fields from HTT messages */
  259. #define HTT_SIGN_BIT_MASK(field) \
  260. ((field ## _M + (1 << field ## _S)) >> 1)
  261. #define HTT_SIGN_BIT(_val, field) \
  262. (_val & HTT_SIGN_BIT_MASK(field))
  263. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  264. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  265. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  266. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  267. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  268. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  269. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  270. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  271. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  272. /*
  273. * TEMPORARY:
  274. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  275. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  276. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  277. * updated.
  278. */
  279. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  280. /*
  281. * TEMPORARY:
  282. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  283. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  284. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  285. * updated.
  286. */
  287. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  288. /**
  289. * htt_dbg_stats_type -
  290. * bit positions for each stats type within a stats type bitmask
  291. * The bitmask contains 24 bits.
  292. */
  293. enum htt_dbg_stats_type {
  294. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  295. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  296. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  297. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  298. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  299. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  300. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  301. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  302. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  303. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  304. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  305. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  306. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  307. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  308. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  309. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  310. /* bits 16-23 currently reserved */
  311. /* keep this last */
  312. HTT_DBG_NUM_STATS
  313. };
  314. /*=== HTT option selection TLVs ===
  315. * Certain HTT messages have alternatives or options.
  316. * For such cases, the host and target need to agree on which option to use.
  317. * Option specification TLVs can be appended to the VERSION_REQ and
  318. * VERSION_CONF messages to select options other than the default.
  319. * These TLVs are entirely optional - if they are not provided, there is a
  320. * well-defined default for each option. If they are provided, they can be
  321. * provided in any order. Each TLV can be present or absent independent of
  322. * the presence / absence of other TLVs.
  323. *
  324. * The HTT option selection TLVs use the following format:
  325. * |31 16|15 8|7 0|
  326. * |---------------------------------+----------------+----------------|
  327. * | value (payload) | length | tag |
  328. * |-------------------------------------------------------------------|
  329. * The value portion need not be only 2 bytes; it can be extended by any
  330. * integer number of 4-byte units. The total length of the TLV, including
  331. * the tag and length fields, must be a multiple of 4 bytes. The length
  332. * field specifies the total TLV size in 4-byte units. Thus, the typical
  333. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  334. * field, would store 0x1 in its length field, to show that the TLV occupies
  335. * a single 4-byte unit.
  336. */
  337. /*--- TLV header format - applies to all HTT option TLVs ---*/
  338. enum HTT_OPTION_TLV_TAGS {
  339. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  340. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  341. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  342. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  343. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  344. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  345. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  346. };
  347. #define HTT_TCL_METADATA_VER_SZ 4
  348. PREPACK struct htt_option_tlv_header_t {
  349. A_UINT8 tag;
  350. A_UINT8 length;
  351. } POSTPACK;
  352. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  353. #define HTT_OPTION_TLV_TAG_S 0
  354. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  355. #define HTT_OPTION_TLV_LENGTH_S 8
  356. /*
  357. * value0 - 16 bit value field stored in word0
  358. * The TLV's value field may be longer than 2 bytes, in which case
  359. * the remainder of the value is stored in word1, word2, etc.
  360. */
  361. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  362. #define HTT_OPTION_TLV_VALUE0_S 16
  363. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  364. do { \
  365. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  366. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  367. } while (0)
  368. #define HTT_OPTION_TLV_TAG_GET(word) \
  369. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  370. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  371. do { \
  372. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  373. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  374. } while (0)
  375. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  376. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  377. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  378. do { \
  379. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  380. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  381. } while (0)
  382. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  383. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  384. /*--- format of specific HTT option TLVs ---*/
  385. /*
  386. * HTT option TLV for specifying LL bus address size
  387. * Some chips require bus addresses used by the target to access buffers
  388. * within the host's memory to be 32 bits; others require bus addresses
  389. * used by the target to access buffers within the host's memory to be
  390. * 64 bits.
  391. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  392. * a suffix to the VERSION_CONF message to specify which bus address format
  393. * the target requires.
  394. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  395. * default to providing bus addresses to the target in 32-bit format.
  396. */
  397. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  398. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  399. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  400. };
  401. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  402. struct htt_option_tlv_header_t hdr;
  403. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  404. } POSTPACK;
  405. /*
  406. * HTT option TLV for specifying whether HL systems should indicate
  407. * over-the-air tx completion for individual frames, or should instead
  408. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  409. * requests an OTA tx completion for a particular tx frame.
  410. * This option does not apply to LL systems, where the TX_COMPL_IND
  411. * is mandatory.
  412. * This option is primarily intended for HL systems in which the tx frame
  413. * downloads over the host --> target bus are as slow as or slower than
  414. * the transmissions over the WLAN PHY. For cases where the bus is faster
  415. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  416. * and consequently will send one TX_COMPL_IND message that covers several
  417. * tx frames. For cases where the WLAN PHY is faster than the bus,
  418. * the target will end up transmitting very short A-MPDUs, and consequently
  419. * sending many TX_COMPL_IND messages, which each cover a very small number
  420. * of tx frames.
  421. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  422. * a suffix to the VERSION_REQ message to request whether the host desires to
  423. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  424. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  425. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  426. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  427. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  428. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  429. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  430. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  431. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  432. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  433. * TLV.
  434. */
  435. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  436. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  437. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  438. };
  439. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  440. struct htt_option_tlv_header_t hdr;
  441. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  442. } POSTPACK;
  443. /*
  444. * HTT option TLV for specifying how many tx queue groups the target
  445. * may establish.
  446. * This TLV specifies the maximum value the target may send in the
  447. * txq_group_id field of any TXQ_GROUP information elements sent by
  448. * the target to the host. This allows the host to pre-allocate an
  449. * appropriate number of tx queue group structs.
  450. *
  451. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  452. * a suffix to the VERSION_REQ message to specify whether the host supports
  453. * tx queue groups at all, and if so if there is any limit on the number of
  454. * tx queue groups that the host supports.
  455. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  456. * a suffix to the VERSION_CONF message. If the host has specified in the
  457. * VER_REQ message a limit on the number of tx queue groups the host can
  458. * support, the target shall limit its specification of the maximum tx groups
  459. * to be no larger than this host-specified limit.
  460. *
  461. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  462. * shall preallocate 4 tx queue group structs, and the target shall not
  463. * specify a txq_group_id larger than 3.
  464. */
  465. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  466. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  467. /*
  468. * values 1 through N specify the max number of tx queue groups
  469. * the sender supports
  470. */
  471. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  472. };
  473. /* TEMPORARY backwards-compatibility alias for a typo fix -
  474. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  475. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  476. * to support the old name (with the typo) until all references to the
  477. * old name are replaced with the new name.
  478. */
  479. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  480. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  481. struct htt_option_tlv_header_t hdr;
  482. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  483. } POSTPACK;
  484. /*
  485. * HTT option TLV for specifying whether the target supports an extended
  486. * version of the HTT tx descriptor. If the target provides this TLV
  487. * and specifies in the TLV that the target supports an extended version
  488. * of the HTT tx descriptor, the target must check the "extension" bit in
  489. * the HTT tx descriptor, and if the extension bit is set, to expect a
  490. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  491. * descriptor. Furthermore, the target must provide room for the HTT
  492. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  493. * This option is intended for systems where the host needs to explicitly
  494. * control the transmission parameters such as tx power for individual
  495. * tx frames.
  496. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  497. * as a suffix to the VERSION_CONF message to explicitly specify whether
  498. * the target supports the HTT tx MSDU extension descriptor.
  499. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  500. * by the host as lack of target support for the HTT tx MSDU extension
  501. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  502. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  503. * the HTT tx MSDU extension descriptor.
  504. * The host is not required to provide the HTT tx MSDU extension descriptor
  505. * just because the target supports it; the target must check the
  506. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  507. * extension descriptor is present.
  508. */
  509. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  510. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  511. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  512. };
  513. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  514. struct htt_option_tlv_header_t hdr;
  515. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  516. } POSTPACK;
  517. /*
  518. * For the tcl data command V2 and higher support added a new
  519. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  520. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  521. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  522. * HTT option TLV for specifying which version of the TCL metadata struct
  523. * should be used:
  524. * V1 -> use htt_tx_tcl_metadata struct
  525. * V2 -> use htt_tx_tcl_metadata_v2 struct
  526. * Old FW will only support V1.
  527. * New FW will support V2. New FW will still support V1, at least during
  528. * a transition period.
  529. * Similarly, old host will only support V1, and new host will support V1 + V2.
  530. *
  531. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  532. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  533. * of TCL metadata the host supports. If the host doesn't provide a
  534. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  535. * is implicitly understood that the host only supports V1.
  536. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  537. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  538. * the host shall use. The target shall only select one of the versions
  539. * supported by the host. If the target doesn't provide a
  540. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  541. * is implicitly understood that the V1 TCL metadata shall be used.
  542. *
  543. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  544. * read as version 2.1. We added support for Dynamic AST Index Allocation
  545. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  546. * we will retain older behavior of making sure the AST Index for SAWF
  547. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  548. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  549. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  550. * in TCLV2 command and do the dynamic AST allocations.
  551. */
  552. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  553. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  554. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  555. /* values 3-20 reserved */
  556. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  557. };
  558. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  559. struct htt_option_tlv_header_t hdr;
  560. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  561. } POSTPACK;
  562. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  563. HTT_OPTION_TLV_VALUE0_SET(word, value)
  564. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  565. HTT_OPTION_TLV_VALUE0_GET(word)
  566. typedef struct {
  567. union {
  568. /* BIT [11 : 0] :- tag
  569. * BIT [23 : 12] :- length
  570. * BIT [31 : 24] :- reserved
  571. */
  572. A_UINT32 tag__length;
  573. /*
  574. * The following struct is not endian-portable.
  575. * It is suitable for use within the target, which is known to be
  576. * little-endian.
  577. * The host should use the above endian-portable macros to access
  578. * the tag and length bitfields in an endian-neutral manner.
  579. */
  580. struct {
  581. A_UINT32 tag : 12, /* BIT [11 : 0] */
  582. length : 12, /* BIT [23 : 12] */
  583. reserved : 8; /* BIT [31 : 24] */
  584. };
  585. };
  586. } htt_tlv_hdr_t;
  587. /** HTT stats TLV tag values */
  588. typedef enum {
  589. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  590. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  591. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  592. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  593. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  594. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  595. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  596. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  597. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  598. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  599. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  600. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  601. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  602. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  603. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  604. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  605. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  606. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  607. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  608. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  609. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  610. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  611. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  612. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  613. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  614. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  615. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  616. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  617. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  618. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  619. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  620. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  621. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  622. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  623. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  624. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  625. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  626. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  627. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  628. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  629. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  630. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  631. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  632. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  633. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  634. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  635. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  636. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  637. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  638. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  639. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  640. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  641. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  642. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  643. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  644. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  645. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  646. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  647. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  648. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  649. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  650. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  651. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  652. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  653. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  654. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  655. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  656. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  657. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  658. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  659. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  660. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  661. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  662. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  663. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  664. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  665. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  666. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  667. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  668. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  669. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  670. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  671. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  672. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  673. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  674. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  675. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  676. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  677. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  678. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  679. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  680. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  681. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  682. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  683. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  684. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  685. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  686. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  687. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  688. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  689. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  690. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  691. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  692. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  693. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  694. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  695. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  696. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  697. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  698. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  699. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  700. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  701. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  702. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  703. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  704. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  705. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  706. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  707. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  708. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  709. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  710. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  711. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  712. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  713. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  714. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  715. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  716. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  717. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  718. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  719. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  720. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  721. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  722. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  723. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  724. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  725. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  726. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  727. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  728. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  729. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  730. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  731. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  732. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  733. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  734. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  735. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  736. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  737. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  738. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  739. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  740. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  741. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  742. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  743. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  744. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  745. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  746. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  747. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  748. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  749. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  750. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  751. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  752. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  753. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  754. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  755. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  756. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  757. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  758. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  759. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  760. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v */
  761. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv */
  762. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv */
  763. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  764. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v */
  765. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  766. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  767. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  768. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  769. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  770. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  771. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  772. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  773. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  774. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  775. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  776. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  777. HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
  778. HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
  779. HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
  780. HTT_STATS_PDEV_MLO_IPC_STATS_TAG = 191, /* htt_pdev_mlo_ipc_stats_tlv */
  781. HTT_STATS_MAX_TAG,
  782. } htt_stats_tlv_tag_t;
  783. /* retain deprecated enum name as an alias for the current enum name */
  784. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  785. #define HTT_STATS_TLV_TAG_M 0x00000fff
  786. #define HTT_STATS_TLV_TAG_S 0
  787. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  788. #define HTT_STATS_TLV_LENGTH_S 12
  789. #define HTT_STATS_TLV_TAG_GET(_var) \
  790. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  791. HTT_STATS_TLV_TAG_S)
  792. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  793. do { \
  794. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  795. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  796. } while (0)
  797. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  798. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  799. HTT_STATS_TLV_LENGTH_S)
  800. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  801. do { \
  802. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  803. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  804. } while (0)
  805. /*=== host -> target messages ===============================================*/
  806. enum htt_h2t_msg_type {
  807. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  808. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  809. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  810. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  811. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  812. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  813. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  814. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  815. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  816. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  817. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  818. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  819. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  820. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  821. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  822. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  823. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  824. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  825. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  826. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  827. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  828. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  829. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  830. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  831. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  832. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  833. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  834. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  835. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  836. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  837. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  838. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  839. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  840. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  841. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  842. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  843. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  844. HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
  845. /* keep this last */
  846. HTT_H2T_NUM_MSGS
  847. };
  848. /*
  849. * HTT host to target message type -
  850. * stored in bits 7:0 of the first word of the message
  851. */
  852. #define HTT_H2T_MSG_TYPE_M 0xff
  853. #define HTT_H2T_MSG_TYPE_S 0
  854. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  855. do { \
  856. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  857. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  858. } while (0)
  859. #define HTT_H2T_MSG_TYPE_GET(word) \
  860. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  861. /**
  862. * @brief host -> target version number request message definition
  863. *
  864. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  865. *
  866. *
  867. * |31 24|23 16|15 8|7 0|
  868. * |----------------+----------------+----------------+----------------|
  869. * | reserved | msg type |
  870. * |-------------------------------------------------------------------|
  871. * : option request TLV (optional) |
  872. * :...................................................................:
  873. *
  874. * The VER_REQ message may consist of a single 4-byte word, or may be
  875. * extended with TLVs that specify which HTT options the host is requesting
  876. * from the target.
  877. * The following option TLVs may be appended to the VER_REQ message:
  878. * - HL_SUPPRESS_TX_COMPL_IND
  879. * - HL_MAX_TX_QUEUE_GROUPS
  880. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  881. * may be appended to the VER_REQ message (but only one TLV of each type).
  882. *
  883. * Header fields:
  884. * - MSG_TYPE
  885. * Bits 7:0
  886. * Purpose: identifies this as a version number request message
  887. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  888. */
  889. #define HTT_VER_REQ_BYTES 4
  890. /* TBDXXX: figure out a reasonable number */
  891. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  892. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  893. /**
  894. * @brief HTT tx MSDU descriptor
  895. *
  896. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  897. *
  898. * @details
  899. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  900. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  901. * the target firmware needs for the FW's tx processing, particularly
  902. * for creating the HW msdu descriptor.
  903. * The same HTT tx descriptor is used for HL and LL systems, though
  904. * a few fields within the tx descriptor are used only by LL or
  905. * only by HL.
  906. * The HTT tx descriptor is defined in two manners: by a struct with
  907. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  908. * definitions.
  909. * The target should use the struct def, for simplicitly and clarity,
  910. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  911. * neutral. Specifically, the host shall use the get/set macros built
  912. * around the mask + shift defs.
  913. */
  914. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  915. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  916. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  917. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  918. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  919. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  920. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  921. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  922. #define HTT_TX_VDEV_ID_WORD 0
  923. #define HTT_TX_VDEV_ID_MASK 0x3f
  924. #define HTT_TX_VDEV_ID_SHIFT 16
  925. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  926. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  927. #define HTT_TX_MSDU_LEN_DWORD 1
  928. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  929. /*
  930. * HTT_VAR_PADDR macros
  931. * Allow physical / bus addresses to be either a single 32-bit value,
  932. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  933. */
  934. #define HTT_VAR_PADDR32(var_name) \
  935. A_UINT32 var_name
  936. #define HTT_VAR_PADDR64_LE(var_name) \
  937. struct { \
  938. /* little-endian: lo precedes hi */ \
  939. A_UINT32 lo; \
  940. A_UINT32 hi; \
  941. } var_name
  942. /*
  943. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  944. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  945. * addresses are stored in a XXX-bit field.
  946. * This macro is used to define both htt_tx_msdu_desc32_t and
  947. * htt_tx_msdu_desc64_t structs.
  948. */
  949. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  950. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  951. { \
  952. /* DWORD 0: flags and meta-data */ \
  953. A_UINT32 \
  954. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  955. \
  956. /* pkt_subtype - \
  957. * Detailed specification of the tx frame contents, extending the \
  958. * general specification provided by pkt_type. \
  959. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  960. * pkt_type | pkt_subtype \
  961. * ============================================================== \
  962. * 802.3 | bit 0:3 - Reserved \
  963. * | bit 4: 0x0 - Copy-Engine Classification Results \
  964. * | not appended to the HTT message \
  965. * | 0x1 - Copy-Engine Classification Results \
  966. * | appended to the HTT message in the \
  967. * | format: \
  968. * | [HTT tx desc, frame header, \
  969. * | CE classification results] \
  970. * | The CE classification results begin \
  971. * | at the next 4-byte boundary after \
  972. * | the frame header. \
  973. * ------------+------------------------------------------------- \
  974. * Eth2 | bit 0:3 - Reserved \
  975. * | bit 4: 0x0 - Copy-Engine Classification Results \
  976. * | not appended to the HTT message \
  977. * | 0x1 - Copy-Engine Classification Results \
  978. * | appended to the HTT message. \
  979. * | See the above specification of the \
  980. * | CE classification results location. \
  981. * ------------+------------------------------------------------- \
  982. * native WiFi | bit 0:3 - Reserved \
  983. * | bit 4: 0x0 - Copy-Engine Classification Results \
  984. * | not appended to the HTT message \
  985. * | 0x1 - Copy-Engine Classification Results \
  986. * | appended to the HTT message. \
  987. * | See the above specification of the \
  988. * | CE classification results location. \
  989. * ------------+------------------------------------------------- \
  990. * mgmt | 0x0 - 802.11 MAC header absent \
  991. * | 0x1 - 802.11 MAC header present \
  992. * ------------+------------------------------------------------- \
  993. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  994. * | 0x1 - 802.11 MAC header present \
  995. * | bit 1: 0x0 - allow aggregation \
  996. * | 0x1 - don't allow aggregation \
  997. * | bit 2: 0x0 - perform encryption \
  998. * | 0x1 - don't perform encryption \
  999. * | bit 3: 0x0 - perform tx classification / queuing \
  1000. * | 0x1 - don't perform tx classification; \
  1001. * | insert the frame into the "misc" \
  1002. * | tx queue \
  1003. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1004. * | not appended to the HTT message \
  1005. * | 0x1 - Copy-Engine Classification Results \
  1006. * | appended to the HTT message. \
  1007. * | See the above specification of the \
  1008. * | CE classification results location. \
  1009. */ \
  1010. pkt_subtype: 5, \
  1011. \
  1012. /* pkt_type - \
  1013. * General specification of the tx frame contents. \
  1014. * The htt_pkt_type enum should be used to specify and check the \
  1015. * value of this field. \
  1016. */ \
  1017. pkt_type: 3, \
  1018. \
  1019. /* vdev_id - \
  1020. * ID for the vdev that is sending this tx frame. \
  1021. * For certain non-standard packet types, e.g. pkt_type == raw \
  1022. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1023. * This field is used primarily for determining where to queue \
  1024. * broadcast and multicast frames. \
  1025. */ \
  1026. vdev_id: 6, \
  1027. /* ext_tid - \
  1028. * The extended traffic ID. \
  1029. * If the TID is unknown, the extended TID is set to \
  1030. * HTT_TX_EXT_TID_INVALID. \
  1031. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1032. * value of the QoS TID. \
  1033. * If the tx frame is non-QoS data, then the extended TID is set to \
  1034. * HTT_TX_EXT_TID_NON_QOS. \
  1035. * If the tx frame is multicast or broadcast, then the extended TID \
  1036. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1037. */ \
  1038. ext_tid: 5, \
  1039. \
  1040. /* postponed - \
  1041. * This flag indicates whether the tx frame has been downloaded to \
  1042. * the target before but discarded by the target, and now is being \
  1043. * downloaded again; or if this is a new frame that is being \
  1044. * downloaded for the first time. \
  1045. * This flag allows the target to determine the correct order for \
  1046. * transmitting new vs. old frames. \
  1047. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1048. * This flag only applies to HL systems, since in LL systems, \
  1049. * the tx flow control is handled entirely within the target. \
  1050. */ \
  1051. postponed: 1, \
  1052. \
  1053. /* extension - \
  1054. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1055. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1056. * \
  1057. * 0x0 - no extension MSDU descriptor is present \
  1058. * 0x1 - an extension MSDU descriptor immediately follows the \
  1059. * regular MSDU descriptor \
  1060. */ \
  1061. extension: 1, \
  1062. \
  1063. /* cksum_offload - \
  1064. * This flag indicates whether checksum offload is enabled or not \
  1065. * for this frame. Target FW use this flag to turn on HW checksumming \
  1066. * 0x0 - No checksum offload \
  1067. * 0x1 - L3 header checksum only \
  1068. * 0x2 - L4 checksum only \
  1069. * 0x3 - L3 header checksum + L4 checksum \
  1070. */ \
  1071. cksum_offload: 2, \
  1072. \
  1073. /* tx_comp_req - \
  1074. * This flag indicates whether Tx Completion \
  1075. * from fw is required or not. \
  1076. * This flag is only relevant if tx completion is not \
  1077. * universally enabled. \
  1078. * For all LL systems, tx completion is mandatory, \
  1079. * so this flag will be irrelevant. \
  1080. * For HL systems tx completion is optional, but HL systems in which \
  1081. * the bus throughput exceeds the WLAN throughput will \
  1082. * probably want to always use tx completion, and thus \
  1083. * would not check this flag. \
  1084. * This flag is required when tx completions are not used universally, \
  1085. * but are still required for certain tx frames for which \
  1086. * an OTA delivery acknowledgment is needed by the host. \
  1087. * In practice, this would be for HL systems in which the \
  1088. * bus throughput is less than the WLAN throughput. \
  1089. * \
  1090. * 0x0 - Tx Completion Indication from Fw not required \
  1091. * 0x1 - Tx Completion Indication from Fw is required \
  1092. */ \
  1093. tx_compl_req: 1; \
  1094. \
  1095. \
  1096. /* DWORD 1: MSDU length and ID */ \
  1097. A_UINT32 \
  1098. len: 16, /* MSDU length, in bytes */ \
  1099. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1100. * and this id is used to calculate fragmentation \
  1101. * descriptor pointer inside the target based on \
  1102. * the base address, configured inside the target. \
  1103. */ \
  1104. \
  1105. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1106. /* frags_desc_ptr - \
  1107. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1108. * where the tx frame's fragments reside in memory. \
  1109. * This field only applies to LL systems, since in HL systems the \
  1110. * (degenerate single-fragment) fragmentation descriptor is created \
  1111. * within the target. \
  1112. */ \
  1113. _paddr__frags_desc_ptr_; \
  1114. \
  1115. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1116. /* \
  1117. * Peer ID : Target can use this value to know which peer-id packet \
  1118. * destined to. \
  1119. * It's intended to be specified by host in case of NAWDS. \
  1120. */ \
  1121. A_UINT16 peerid; \
  1122. \
  1123. /* \
  1124. * Channel frequency: This identifies the desired channel \
  1125. * frequency (in mhz) for tx frames. This is used by FW to help \
  1126. * determine when it is safe to transmit or drop frames for \
  1127. * off-channel operation. \
  1128. * The default value of zero indicates to FW that the corresponding \
  1129. * VDEV's home channel (if there is one) is the desired channel \
  1130. * frequency. \
  1131. */ \
  1132. A_UINT16 chanfreq; \
  1133. \
  1134. /* Reason reserved is commented is increasing the htt structure size \
  1135. * leads to some weird issues. \
  1136. * A_UINT32 reserved_dword3_bits0_31; \
  1137. */ \
  1138. } POSTPACK
  1139. /* define a htt_tx_msdu_desc32_t type */
  1140. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1141. /* define a htt_tx_msdu_desc64_t type */
  1142. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1143. /*
  1144. * Make htt_tx_msdu_desc_t be an alias for either
  1145. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1146. */
  1147. #if HTT_PADDR64
  1148. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1149. #else
  1150. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1151. #endif
  1152. /* decriptor information for Management frame*/
  1153. /*
  1154. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1155. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1156. */
  1157. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1158. extern A_UINT32 mgmt_hdr_len;
  1159. PREPACK struct htt_mgmt_tx_desc_t {
  1160. A_UINT32 msg_type;
  1161. #if HTT_PADDR64
  1162. A_UINT64 frag_paddr; /* DMAble address of the data */
  1163. #else
  1164. A_UINT32 frag_paddr; /* DMAble address of the data */
  1165. #endif
  1166. A_UINT32 desc_id; /* returned to host during completion
  1167. * to free the meory*/
  1168. A_UINT32 len; /* Fragment length */
  1169. A_UINT32 vdev_id; /* virtual device ID*/
  1170. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1171. } POSTPACK;
  1172. PREPACK struct htt_mgmt_tx_compl_ind {
  1173. A_UINT32 desc_id;
  1174. A_UINT32 status;
  1175. } POSTPACK;
  1176. /*
  1177. * This SDU header size comes from the summation of the following:
  1178. * 1. Max of:
  1179. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1180. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1181. * b. 802.11 header, for raw frames: 36 bytes
  1182. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1183. * QoS header, HT header)
  1184. * c. 802.3 header, for ethernet frames: 14 bytes
  1185. * (destination address, source address, ethertype / length)
  1186. * 2. Max of:
  1187. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1188. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1189. * 3. 802.1Q VLAN header: 4 bytes
  1190. * 4. LLC/SNAP header: 8 bytes
  1191. */
  1192. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1193. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1194. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1195. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1196. A_COMPILE_TIME_ASSERT(
  1197. htt_encap_hdr_size_max_check_nwifi,
  1198. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1199. A_COMPILE_TIME_ASSERT(
  1200. htt_encap_hdr_size_max_check_enet,
  1201. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1202. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1203. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1204. #define HTT_TX_HDR_SIZE_802_1Q 4
  1205. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1206. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1207. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1208. HTT_TX_HDR_SIZE_802_1Q + \
  1209. HTT_TX_HDR_SIZE_LLC_SNAP)
  1210. #define HTT_HL_TX_FRM_HDR_LEN \
  1211. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1212. #define HTT_LL_TX_FRM_HDR_LEN \
  1213. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1214. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1215. /* dword 0 */
  1216. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1217. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1218. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1219. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1220. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1221. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1222. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1223. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1224. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1225. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1226. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1227. #define HTT_TX_DESC_PKT_TYPE_S 13
  1228. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1229. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1230. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1231. #define HTT_TX_DESC_VDEV_ID_S 16
  1232. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1233. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1234. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1235. #define HTT_TX_DESC_EXT_TID_S 22
  1236. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1237. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1238. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1239. #define HTT_TX_DESC_POSTPONED_S 27
  1240. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1241. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1242. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1243. #define HTT_TX_DESC_EXTENSION_S 28
  1244. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1245. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1246. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1247. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1248. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1249. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1250. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1251. #define HTT_TX_DESC_TX_COMP_S 31
  1252. /* dword 1 */
  1253. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1254. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1255. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1256. #define HTT_TX_DESC_FRM_LEN_S 0
  1257. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1258. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1259. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1260. #define HTT_TX_DESC_FRM_ID_S 16
  1261. /* dword 2 */
  1262. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1263. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1264. /* for systems using 64-bit format for bus addresses */
  1265. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1266. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1267. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1268. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1269. /* for systems using 32-bit format for bus addresses */
  1270. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1271. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1272. /* dword 3 */
  1273. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1274. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1275. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1276. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1277. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1278. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1279. #if HTT_PADDR64
  1280. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1281. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1282. #else
  1283. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1284. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1285. #endif
  1286. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1287. #define HTT_TX_DESC_PEER_ID_S 0
  1288. /*
  1289. * TEMPORARY:
  1290. * The original definitions for the PEER_ID fields contained typos
  1291. * (with _DESC_PADDR appended to this PEER_ID field name).
  1292. * Retain deprecated original names for PEER_ID fields until all code that
  1293. * refers to them has been updated.
  1294. */
  1295. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1296. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1297. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1298. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1299. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1300. HTT_TX_DESC_PEER_ID_M
  1301. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1302. HTT_TX_DESC_PEER_ID_S
  1303. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1304. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1305. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1306. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1307. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1308. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1309. #if HTT_PADDR64
  1310. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1311. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1312. #else
  1313. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1314. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1315. #endif
  1316. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1317. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1318. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1319. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1320. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1321. do { \
  1322. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1323. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1324. } while (0)
  1325. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1326. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1327. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1328. do { \
  1329. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1330. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1331. } while (0)
  1332. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1333. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1334. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1335. do { \
  1336. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1337. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1338. } while (0)
  1339. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1340. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1341. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1342. do { \
  1343. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1344. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1345. } while (0)
  1346. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1347. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1348. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1349. do { \
  1350. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1351. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1352. } while (0)
  1353. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1354. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1355. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1356. do { \
  1357. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1358. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1359. } while (0)
  1360. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1361. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1362. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1363. do { \
  1364. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1365. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1366. } while (0)
  1367. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1368. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1369. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1370. do { \
  1371. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1372. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1373. } while (0)
  1374. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1375. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1376. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1377. do { \
  1378. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1379. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1380. } while (0)
  1381. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1382. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1383. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1384. do { \
  1385. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1386. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1387. } while (0)
  1388. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1389. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1390. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1391. do { \
  1392. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1393. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1394. } while (0)
  1395. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1396. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1397. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1398. do { \
  1399. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1400. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1401. } while (0)
  1402. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1403. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1404. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1405. do { \
  1406. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1407. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1408. } while (0)
  1409. /* enums used in the HTT tx MSDU extension descriptor */
  1410. enum {
  1411. htt_tx_guard_interval_regular = 0,
  1412. htt_tx_guard_interval_short = 1,
  1413. };
  1414. enum {
  1415. htt_tx_preamble_type_ofdm = 0,
  1416. htt_tx_preamble_type_cck = 1,
  1417. htt_tx_preamble_type_ht = 2,
  1418. htt_tx_preamble_type_vht = 3,
  1419. };
  1420. enum {
  1421. htt_tx_bandwidth_5MHz = 0,
  1422. htt_tx_bandwidth_10MHz = 1,
  1423. htt_tx_bandwidth_20MHz = 2,
  1424. htt_tx_bandwidth_40MHz = 3,
  1425. htt_tx_bandwidth_80MHz = 4,
  1426. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1427. };
  1428. /**
  1429. * @brief HTT tx MSDU extension descriptor
  1430. * @details
  1431. * If the target supports HTT tx MSDU extension descriptors, the host has
  1432. * the option of appending the following struct following the regular
  1433. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1434. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1435. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1436. * tx specs for each frame.
  1437. */
  1438. PREPACK struct htt_tx_msdu_desc_ext_t {
  1439. /* DWORD 0: flags */
  1440. A_UINT32
  1441. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1442. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1443. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1444. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1445. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1446. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1447. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1448. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1449. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1450. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1451. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1452. /* DWORD 1: tx power, tx rate, tx BW */
  1453. A_UINT32
  1454. /* pwr -
  1455. * Specify what power the tx frame needs to be transmitted at.
  1456. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1457. * The value needs to be appropriately sign-extended when extracting
  1458. * the value from the message and storing it in a variable that is
  1459. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1460. * automatically handles this sign-extension.)
  1461. * If the transmission uses multiple tx chains, this power spec is
  1462. * the total transmit power, assuming incoherent combination of
  1463. * per-chain power to produce the total power.
  1464. */
  1465. pwr: 8,
  1466. /* mcs_mask -
  1467. * Specify the allowable values for MCS index (modulation and coding)
  1468. * to use for transmitting the frame.
  1469. *
  1470. * For HT / VHT preamble types, this mask directly corresponds to
  1471. * the HT or VHT MCS indices that are allowed. For each bit N set
  1472. * within the mask, MCS index N is allowed for transmitting the frame.
  1473. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1474. * rates versus OFDM rates, so the host has the option of specifying
  1475. * that the target must transmit the frame with CCK or OFDM rates
  1476. * (not HT or VHT), but leaving the decision to the target whether
  1477. * to use CCK or OFDM.
  1478. *
  1479. * For CCK and OFDM, the bits within this mask are interpreted as
  1480. * follows:
  1481. * bit 0 -> CCK 1 Mbps rate is allowed
  1482. * bit 1 -> CCK 2 Mbps rate is allowed
  1483. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1484. * bit 3 -> CCK 11 Mbps rate is allowed
  1485. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1486. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1487. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1488. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1489. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1490. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1491. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1492. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1493. *
  1494. * The MCS index specification needs to be compatible with the
  1495. * bandwidth mask specification. For example, a MCS index == 9
  1496. * specification is inconsistent with a preamble type == VHT,
  1497. * Nss == 1, and channel bandwidth == 20 MHz.
  1498. *
  1499. * Furthermore, the host has only a limited ability to specify to
  1500. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1501. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1502. */
  1503. mcs_mask: 12,
  1504. /* nss_mask -
  1505. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1506. * Each bit in this mask corresponds to a Nss value:
  1507. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1508. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1509. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1510. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1511. * The values in the Nss mask must be suitable for the recipient, e.g.
  1512. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1513. * recipient which only supports 2x2 MIMO.
  1514. */
  1515. nss_mask: 4,
  1516. /* guard_interval -
  1517. * Specify a htt_tx_guard_interval enum value to indicate whether
  1518. * the transmission should use a regular guard interval or a
  1519. * short guard interval.
  1520. */
  1521. guard_interval: 1,
  1522. /* preamble_type_mask -
  1523. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1524. * may choose from for transmitting this frame.
  1525. * The bits in this mask correspond to the values in the
  1526. * htt_tx_preamble_type enum. For example, to allow the target
  1527. * to transmit the frame as either CCK or OFDM, this field would
  1528. * be set to
  1529. * (1 << htt_tx_preamble_type_ofdm) |
  1530. * (1 << htt_tx_preamble_type_cck)
  1531. */
  1532. preamble_type_mask: 4,
  1533. reserved1_31_29: 3; /* unused, set to 0x0 */
  1534. /* DWORD 2: tx chain mask, tx retries */
  1535. A_UINT32
  1536. /* chain_mask - specify which chains to transmit from */
  1537. chain_mask: 4,
  1538. /* retry_limit -
  1539. * Specify the maximum number of transmissions, including the
  1540. * initial transmission, to attempt before giving up if no ack
  1541. * is received.
  1542. * If the tx rate is specified, then all retries shall use the
  1543. * same rate as the initial transmission.
  1544. * If no tx rate is specified, the target can choose whether to
  1545. * retain the original rate during the retransmissions, or to
  1546. * fall back to a more robust rate.
  1547. */
  1548. retry_limit: 4,
  1549. /* bandwidth_mask -
  1550. * Specify what channel widths may be used for the transmission.
  1551. * A value of zero indicates "don't care" - the target may choose
  1552. * the transmission bandwidth.
  1553. * The bits within this mask correspond to the htt_tx_bandwidth
  1554. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1555. * The bandwidth_mask must be consistent with the preamble_type_mask
  1556. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1557. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1558. */
  1559. bandwidth_mask: 6,
  1560. reserved2_31_14: 18; /* unused, set to 0x0 */
  1561. /* DWORD 3: tx expiry time (TSF) LSBs */
  1562. A_UINT32 expire_tsf_lo;
  1563. /* DWORD 4: tx expiry time (TSF) MSBs */
  1564. A_UINT32 expire_tsf_hi;
  1565. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1566. } POSTPACK;
  1567. /* DWORD 0 */
  1568. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1569. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1570. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1571. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1572. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1573. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1575. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1576. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1577. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1578. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1579. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1580. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1581. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1582. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1583. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1584. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1586. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1587. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1588. /* DWORD 1 */
  1589. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1590. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1591. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1592. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1593. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1594. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1595. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1596. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1597. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1598. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1599. /* DWORD 2 */
  1600. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1601. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1602. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1603. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1604. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1605. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1606. /* DWORD 0 */
  1607. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1608. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1609. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1610. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1611. do { \
  1612. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1613. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1614. } while (0)
  1615. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1616. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1617. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1618. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1619. do { \
  1620. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1621. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1622. } while (0)
  1623. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1624. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1625. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1626. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1627. do { \
  1628. HTT_CHECK_SET_VAL( \
  1629. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1630. ((_var) |= ((_val) \
  1631. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1632. } while (0)
  1633. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1634. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1635. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1636. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1637. do { \
  1638. HTT_CHECK_SET_VAL( \
  1639. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1640. ((_var) |= ((_val) \
  1641. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1642. } while (0)
  1643. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1644. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1645. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1646. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1647. do { \
  1648. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1649. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1650. } while (0)
  1651. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1652. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1653. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1654. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1655. do { \
  1656. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1657. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1658. } while (0)
  1659. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1660. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1661. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1662. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1663. do { \
  1664. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1665. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1666. } while (0)
  1667. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1668. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1669. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1670. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1671. do { \
  1672. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1673. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1674. } while (0)
  1675. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1676. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1677. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1678. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1679. do { \
  1680. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1681. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1682. } while (0)
  1683. /* DWORD 1 */
  1684. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1685. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1686. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1687. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1688. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1689. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1690. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1691. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1692. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1693. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1694. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1695. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1696. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1697. do { \
  1698. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1699. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1700. } while (0)
  1701. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1702. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1703. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1704. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1705. do { \
  1706. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1707. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1708. } while (0)
  1709. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1710. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1711. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1712. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1713. do { \
  1714. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1715. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1716. } while (0)
  1717. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1718. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1719. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1720. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1721. do { \
  1722. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1723. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1724. } while (0)
  1725. /* DWORD 2 */
  1726. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1727. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1728. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1729. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1730. do { \
  1731. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1732. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1733. } while (0)
  1734. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1735. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1736. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1737. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1738. do { \
  1739. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1740. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1741. } while (0)
  1742. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1743. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1744. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1745. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1746. do { \
  1747. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1748. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1749. } while (0)
  1750. typedef enum {
  1751. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1752. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1753. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1754. } htt_11ax_ltf_subtype_t;
  1755. typedef enum {
  1756. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1757. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1758. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1759. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1760. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1761. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1762. } htt_tx_ext2_preamble_type_t;
  1763. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1764. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1765. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1766. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1767. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1768. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1769. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1770. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1771. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1772. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1773. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1774. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1775. /**
  1776. * @brief HTT tx MSDU extension descriptor v2
  1777. * @details
  1778. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1779. * is received as tcl_exit_base->host_meta_info in firmware.
  1780. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1781. * are already part of tcl_exit_base.
  1782. */
  1783. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1784. /* DWORD 0: flags */
  1785. A_UINT32
  1786. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1787. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1788. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1789. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1790. valid_retries : 1, /* if set, tx retries spec is valid */
  1791. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1792. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1793. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1794. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1795. valid_key_flags : 1, /* if set, key flags is valid */
  1796. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1797. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1798. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1799. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1800. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1801. 1 = ENCRYPT,
  1802. 2 ~ 3 - Reserved */
  1803. /* retry_limit -
  1804. * Specify the maximum number of transmissions, including the
  1805. * initial transmission, to attempt before giving up if no ack
  1806. * is received.
  1807. * If the tx rate is specified, then all retries shall use the
  1808. * same rate as the initial transmission.
  1809. * If no tx rate is specified, the target can choose whether to
  1810. * retain the original rate during the retransmissions, or to
  1811. * fall back to a more robust rate.
  1812. */
  1813. retry_limit : 4,
  1814. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1815. * Valid only for 11ax preamble types HE_SU
  1816. * and HE_EXT_SU
  1817. */
  1818. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1819. * Valid only for 11ax preamble types HE_SU
  1820. * and HE_EXT_SU
  1821. */
  1822. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1823. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1824. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1825. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1826. */
  1827. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1828. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1829. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1830. * Use cases:
  1831. * Any time firmware uses TQM-BYPASS for Data
  1832. * TID, firmware expect host to set this bit.
  1833. */
  1834. /* DWORD 1: tx power, tx rate */
  1835. A_UINT32
  1836. power : 8, /* unit of the power field is 0.5 dbm
  1837. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1838. * signed value ranging from -64dbm to 63.5 dbm
  1839. */
  1840. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1841. * Setting more than one MCS isn't currently
  1842. * supported by the target (but is supported
  1843. * in the interface in case in the future
  1844. * the target supports specifications of
  1845. * a limited set of MCS values.
  1846. */
  1847. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1848. * Setting more than one Nss isn't currently
  1849. * supported by the target (but is supported
  1850. * in the interface in case in the future
  1851. * the target supports specifications of
  1852. * a limited set of Nss values.
  1853. */
  1854. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1855. update_peer_cache : 1; /* When set these custom values will be
  1856. * used for all packets, until the next
  1857. * update via this ext header.
  1858. * This is to make sure not all packets
  1859. * need to include this header.
  1860. */
  1861. /* DWORD 2: tx chain mask, tx retries */
  1862. A_UINT32
  1863. /* chain_mask - specify which chains to transmit from */
  1864. chain_mask : 8,
  1865. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1866. * TODO: Update Enum values for key_flags
  1867. */
  1868. /*
  1869. * Channel frequency: This identifies the desired channel
  1870. * frequency (in MHz) for tx frames. This is used by FW to help
  1871. * determine when it is safe to transmit or drop frames for
  1872. * off-channel operation.
  1873. * The default value of zero indicates to FW that the corresponding
  1874. * VDEV's home channel (if there is one) is the desired channel
  1875. * frequency.
  1876. */
  1877. chanfreq : 16;
  1878. /* DWORD 3: tx expiry time (TSF) LSBs */
  1879. A_UINT32 expire_tsf_lo;
  1880. /* DWORD 4: tx expiry time (TSF) MSBs */
  1881. A_UINT32 expire_tsf_hi;
  1882. /* DWORD 5: flags to control routing / processing of the MSDU */
  1883. A_UINT32
  1884. /* learning_frame
  1885. * When this flag is set, this frame will be dropped by FW
  1886. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1887. */
  1888. learning_frame : 1,
  1889. /* send_as_standalone
  1890. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1891. * i.e. with no A-MSDU or A-MPDU aggregation.
  1892. * The scope is extended to other use-cases.
  1893. */
  1894. send_as_standalone : 1,
  1895. /* is_host_opaque_valid
  1896. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1897. * with valid information.
  1898. */
  1899. is_host_opaque_valid : 1,
  1900. traffic_end_indication: 1,
  1901. rsvd0 : 28;
  1902. /* DWORD 6 : Host opaque cookie for special frames */
  1903. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1904. rsvd1 : 16;
  1905. /*
  1906. * This structure can be expanded further up to 40 bytes
  1907. * by adding further DWORDs as needed.
  1908. */
  1909. } POSTPACK;
  1910. /* DWORD 0 */
  1911. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1912. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1913. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1914. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1915. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1916. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1917. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1918. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1919. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1921. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1922. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1923. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1924. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1925. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1926. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1927. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1928. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1929. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1930. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1931. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1932. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1933. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1934. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1935. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1936. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1937. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1938. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1939. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1940. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1941. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1942. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1943. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1944. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1945. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1946. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1947. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1948. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1949. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1950. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1951. /* DWORD 1 */
  1952. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1953. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1954. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1955. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1956. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1957. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1958. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1959. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1960. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1961. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1962. /* DWORD 2 */
  1963. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1964. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1965. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1966. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1967. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1968. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1969. /* DWORD 5 */
  1970. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1971. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1973. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1974. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1975. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1976. /* DWORD 6 */
  1977. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1978. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1979. /* DWORD 0 */
  1980. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1981. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1982. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1983. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1984. do { \
  1985. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1986. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1987. } while (0)
  1988. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1989. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1990. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1991. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1992. do { \
  1993. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1994. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1995. } while (0)
  1996. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1997. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1998. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1999. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  2000. do { \
  2001. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  2002. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  2003. } while (0)
  2004. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  2005. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  2006. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  2007. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  2008. do { \
  2009. HTT_CHECK_SET_VAL( \
  2010. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2011. ((_var) |= ((_val) \
  2012. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2013. } while (0)
  2014. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2015. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2016. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2017. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2018. do { \
  2019. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2020. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2021. } while (0)
  2022. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2023. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2024. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2025. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2026. do { \
  2027. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2028. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2029. } while (0)
  2030. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2031. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2032. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2033. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2034. do { \
  2035. HTT_CHECK_SET_VAL( \
  2036. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2037. ((_var) |= ((_val) \
  2038. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2039. } while (0)
  2040. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2041. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2042. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2043. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2044. do { \
  2045. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2046. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2047. } while (0)
  2048. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2049. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2050. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2051. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2052. do { \
  2053. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2054. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2055. } while (0)
  2056. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2057. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2058. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2059. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2060. do { \
  2061. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2062. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2063. } while (0)
  2064. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2065. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2066. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2067. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2068. do { \
  2069. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2070. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2071. } while (0)
  2072. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2073. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2074. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2075. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2076. do { \
  2077. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2078. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2079. } while (0)
  2080. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2081. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2082. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2083. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2084. do { \
  2085. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2086. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2087. } while (0)
  2088. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2089. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2090. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2091. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2092. do { \
  2093. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2094. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2095. } while (0)
  2096. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2097. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2098. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2099. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2100. do { \
  2101. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2102. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2103. } while (0)
  2104. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2105. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2106. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2107. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2108. do { \
  2109. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2110. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2111. } while (0)
  2112. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2113. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2114. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2115. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2116. do { \
  2117. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2118. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2119. } while (0)
  2120. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2121. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2122. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2123. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2124. do { \
  2125. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2126. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2127. } while (0)
  2128. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2129. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2130. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2131. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2132. do { \
  2133. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2134. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2135. } while (0)
  2136. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2137. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2138. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2139. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2140. do { \
  2141. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2142. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2143. } while (0)
  2144. /* DWORD 1 */
  2145. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2146. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2147. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2148. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2149. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2150. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2151. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2152. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2153. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2154. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2155. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2156. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2157. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2158. do { \
  2159. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2160. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2161. } while (0)
  2162. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2163. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2164. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2165. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2166. do { \
  2167. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2168. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2169. } while (0)
  2170. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2171. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2172. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2173. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2174. do { \
  2175. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2176. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2177. } while (0)
  2178. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2179. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2180. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2181. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2182. do { \
  2183. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2184. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2185. } while (0)
  2186. /* DWORD 2 */
  2187. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2188. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2189. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2190. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2191. do { \
  2192. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2193. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2194. } while (0)
  2195. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2196. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2197. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2198. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2199. do { \
  2200. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2201. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2202. } while (0)
  2203. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2204. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2205. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2206. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2207. do { \
  2208. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2209. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2210. } while (0)
  2211. /* DWORD 5 */
  2212. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2213. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2214. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2215. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2216. do { \
  2217. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2218. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2219. } while (0)
  2220. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2221. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2222. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2223. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2224. do { \
  2225. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2226. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2227. } while (0)
  2228. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2229. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2230. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2231. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2232. do { \
  2233. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2234. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2235. } while (0)
  2236. /* DWORD 6 */
  2237. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2238. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2239. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2240. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2241. do { \
  2242. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2243. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2244. } while (0)
  2245. typedef enum {
  2246. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2247. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2248. } htt_tcl_metadata_type;
  2249. /**
  2250. * @brief HTT TCL command number format
  2251. * @details
  2252. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2253. * available to firmware as tcl_exit_base->tcl_status_number.
  2254. * For regular / multicast packets host will send vdev and mac id and for
  2255. * NAWDS packets, host will send peer id.
  2256. * A_UINT32 is used to avoid endianness conversion problems.
  2257. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2258. */
  2259. typedef struct {
  2260. A_UINT32
  2261. type: 1, /* vdev_id based or peer_id based */
  2262. rsvd: 31;
  2263. } htt_tx_tcl_vdev_or_peer_t;
  2264. typedef struct {
  2265. A_UINT32
  2266. type: 1, /* vdev_id based or peer_id based */
  2267. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2268. vdev_id: 8,
  2269. pdev_id: 2,
  2270. host_inspected:1,
  2271. rsvd: 19;
  2272. } htt_tx_tcl_vdev_metadata;
  2273. typedef struct {
  2274. A_UINT32
  2275. type: 1, /* vdev_id based or peer_id based */
  2276. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2277. peer_id: 14,
  2278. rsvd: 16;
  2279. } htt_tx_tcl_peer_metadata;
  2280. PREPACK struct htt_tx_tcl_metadata {
  2281. union {
  2282. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2283. htt_tx_tcl_vdev_metadata vdev_meta;
  2284. htt_tx_tcl_peer_metadata peer_meta;
  2285. };
  2286. } POSTPACK;
  2287. /* DWORD 0 */
  2288. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2289. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2290. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2291. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2292. /* VDEV metadata */
  2293. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2294. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2295. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2296. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2297. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2298. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2299. /* PEER metadata */
  2300. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2301. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2302. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2303. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2304. HTT_TX_TCL_METADATA_TYPE_S)
  2305. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2306. do { \
  2307. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2308. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2309. } while (0)
  2310. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2311. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2312. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2313. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2314. do { \
  2315. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2316. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2317. } while (0)
  2318. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2319. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2320. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2321. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2322. do { \
  2323. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2324. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2325. } while (0)
  2326. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2327. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2328. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2329. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2330. do { \
  2331. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2332. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2333. } while (0)
  2334. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2335. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2336. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2337. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2338. do { \
  2339. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2340. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2341. } while (0)
  2342. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2343. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2344. HTT_TX_TCL_METADATA_PEER_ID_S)
  2345. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2346. do { \
  2347. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2348. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2349. } while (0)
  2350. /*------------------------------------------------------------------
  2351. * V2 Version of TCL Data Command
  2352. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2353. * MLO global_seq all flavours of TCL Data Cmd.
  2354. *-----------------------------------------------------------------*/
  2355. typedef enum {
  2356. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2357. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2358. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2359. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2360. } htt_tcl_metadata_type_v2;
  2361. /**
  2362. * @brief HTT TCL command number format
  2363. * @details
  2364. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2365. * available to firmware as tcl_exit_base->tcl_status_number.
  2366. * A_UINT32 is used to avoid endianness conversion problems.
  2367. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2368. */
  2369. typedef struct {
  2370. A_UINT32
  2371. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2372. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2373. vdev_id: 8,
  2374. pdev_id: 2,
  2375. host_inspected:1,
  2376. rsvd: 2,
  2377. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2378. } htt_tx_tcl_vdev_metadata_v2;
  2379. typedef struct {
  2380. A_UINT32
  2381. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2382. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2383. peer_id: 13,
  2384. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2385. } htt_tx_tcl_peer_metadata_v2;
  2386. typedef struct {
  2387. A_UINT32
  2388. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2389. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2390. svc_class_id: 8,
  2391. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2392. rsvd: 2,
  2393. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2394. } htt_tx_tcl_svc_class_id_metadata;
  2395. typedef struct {
  2396. A_UINT32
  2397. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2398. host_inspected: 1,
  2399. global_seq_no: 12,
  2400. rsvd: 1,
  2401. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2402. } htt_tx_tcl_global_seq_metadata;
  2403. PREPACK struct htt_tx_tcl_metadata_v2 {
  2404. union {
  2405. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2406. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2407. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2408. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2409. };
  2410. } POSTPACK;
  2411. /* DWORD 0 */
  2412. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2413. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2414. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2415. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2416. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2417. /* VDEV V2 metadata */
  2418. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2419. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2420. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2421. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2422. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2423. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2424. /* PEER V2 metadata */
  2425. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2426. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2427. /* SVC_CLASS_ID metadata */
  2428. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2429. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2430. /* Global Seq no metadata */
  2431. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2432. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2433. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2434. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2435. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2436. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2437. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2438. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2439. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2440. do { \
  2441. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2442. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2443. } while (0)
  2444. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2445. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2446. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2447. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2448. do { \
  2449. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2450. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2451. } while (0)
  2452. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2453. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2454. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2455. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2456. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2457. do { \
  2458. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2459. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2460. } while (0)
  2461. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2462. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2463. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2464. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2465. do { \
  2466. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2467. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2468. } while (0)
  2469. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2470. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2471. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2472. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2473. do { \
  2474. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2475. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2476. } while (0)
  2477. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2478. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2479. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2480. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2481. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2482. do { \
  2483. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2484. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2485. } while (0)
  2486. /*----- Get and Set V2 type field in Service Class fields ----*/
  2487. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2488. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2489. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2490. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2491. do { \
  2492. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2493. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2494. } while (0)
  2495. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2496. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2497. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2498. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2499. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2500. do { \
  2501. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2502. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2503. } while (0)
  2504. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2505. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2506. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2507. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2508. do { \
  2509. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2510. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2511. } while (0)
  2512. /*------------------------------------------------------------------
  2513. * End V2 Version of TCL Data Command
  2514. *-----------------------------------------------------------------*/
  2515. typedef enum {
  2516. HTT_TX_FW2WBM_TX_STATUS_OK,
  2517. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2518. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2519. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2520. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2521. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2522. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2523. HTT_TX_FW2WBM_TX_STATUS_MAX
  2524. } htt_tx_fw2wbm_tx_status_t;
  2525. typedef enum {
  2526. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2527. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2528. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2529. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2530. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2531. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2532. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2533. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2534. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2535. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2536. } htt_tx_fw2wbm_reinject_reason_t;
  2537. /**
  2538. * @brief HTT TX WBM Completion from firmware to host
  2539. * @details
  2540. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2541. * DWORD 3 and 4 for software based completions (Exception frames and
  2542. * TQM bypass frames)
  2543. * For software based completions, wbm_release_ring->release_source_module will
  2544. * be set to release_source_fw
  2545. */
  2546. PREPACK struct htt_tx_wbm_completion {
  2547. A_UINT32
  2548. sch_cmd_id: 24,
  2549. exception_frame: 1, /* If set, this packet was queued via exception path */
  2550. rsvd0_31_25: 7;
  2551. A_UINT32
  2552. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2553. * reception of an ACK or BA, this field indicates
  2554. * the RSSI of the received ACK or BA frame.
  2555. * When the frame is removed as result of a direct
  2556. * remove command from the SW, this field is set
  2557. * to 0x0 (which is never a valid value when real
  2558. * RSSI is available).
  2559. * Units: dB w.r.t noise floor
  2560. */
  2561. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2562. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2563. rsvd1_31_16: 16;
  2564. } POSTPACK;
  2565. /* DWORD 0 */
  2566. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2567. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2568. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2569. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2570. /* DWORD 1 */
  2571. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2572. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2573. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2574. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2575. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2576. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2577. /* DWORD 0 */
  2578. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2579. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2580. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2581. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2582. do { \
  2583. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2584. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2585. } while (0)
  2586. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2587. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2588. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2589. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2590. do { \
  2591. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2592. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2593. } while (0)
  2594. /* DWORD 1 */
  2595. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2596. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2597. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2598. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2599. do { \
  2600. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2601. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2602. } while (0)
  2603. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2604. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2605. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2606. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2607. do { \
  2608. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2609. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2610. } while (0)
  2611. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2612. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2613. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2614. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2615. do { \
  2616. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2617. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2618. } while (0)
  2619. /**
  2620. * @brief HTT TX WBM Completion from firmware to host
  2621. * @details
  2622. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2623. * (WBM) offload HW.
  2624. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2625. * For software based completions, release_source_module will
  2626. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2627. * struct wbm_release_ring and then switch to this after looking at
  2628. * release_source_module.
  2629. */
  2630. PREPACK struct htt_tx_wbm_completion_v2 {
  2631. A_UINT32
  2632. used_by_hw0; /* Refer to struct wbm_release_ring */
  2633. A_UINT32
  2634. used_by_hw1; /* Refer to struct wbm_release_ring */
  2635. A_UINT32
  2636. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2637. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2638. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2639. exception_frame: 1,
  2640. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2641. rsvd0: 5, /* For future use */
  2642. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2643. rsvd1: 1; /* For future use */
  2644. A_UINT32
  2645. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2646. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2647. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2648. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2649. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2650. */
  2651. A_UINT32
  2652. data1: 32;
  2653. A_UINT32
  2654. data2: 32;
  2655. A_UINT32
  2656. used_by_hw3; /* Refer to struct wbm_release_ring */
  2657. } POSTPACK;
  2658. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2659. /* DWORD 3 */
  2660. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2661. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2662. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2663. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2664. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2665. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2666. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
  2667. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
  2668. /* DWORD 3 */
  2669. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2670. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2671. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2672. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2673. do { \
  2674. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2675. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2676. } while (0)
  2677. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2678. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2679. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2680. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2681. do { \
  2682. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2683. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2684. } while (0)
  2685. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2686. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2687. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2688. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2689. do { \
  2690. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2691. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2692. } while (0)
  2693. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
  2694. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
  2695. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
  2696. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
  2697. do { \
  2698. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
  2699. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
  2700. } while (0)
  2701. /**
  2702. * @brief HTT TX WBM Completion from firmware to host (V3)
  2703. * @details
  2704. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2705. * (WBM) offload HW.
  2706. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2707. * For software based completions, release_source_module will
  2708. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2709. * struct wbm_release_ring and then switch to this after looking at
  2710. * release_source_module.
  2711. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2712. * by new generations of targets.
  2713. */
  2714. PREPACK struct htt_tx_wbm_completion_v3 {
  2715. A_UINT32
  2716. used_by_hw0; /* Refer to struct wbm_release_ring */
  2717. A_UINT32
  2718. used_by_hw1; /* Refer to struct wbm_release_ring */
  2719. A_UINT32
  2720. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2721. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2722. used_by_hw3: 15;
  2723. A_UINT32
  2724. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2725. exception_frame: 1,
  2726. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2727. rsvd0: 20; /* For future use */
  2728. A_UINT32
  2729. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2730. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2731. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2732. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2733. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2734. */
  2735. A_UINT32
  2736. data1: 32;
  2737. A_UINT32
  2738. data2: 32;
  2739. A_UINT32
  2740. rsvd1: 20,
  2741. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2742. } POSTPACK;
  2743. /* DWORD 3 */
  2744. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2745. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2746. /* DWORD 4 */
  2747. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2748. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2749. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2750. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2751. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
  2752. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
  2753. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2754. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2755. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2756. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2757. do { \
  2758. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2759. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2760. } while (0)
  2761. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2762. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2763. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2764. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2765. do { \
  2766. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2767. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2768. } while (0)
  2769. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2770. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2771. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2772. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2773. do { \
  2774. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2775. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2776. } while (0)
  2777. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
  2778. (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
  2779. HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
  2780. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
  2781. do { \
  2782. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
  2783. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
  2784. } while (0)
  2785. typedef enum {
  2786. TX_FRAME_TYPE_UNDEFINED = 0,
  2787. TX_FRAME_TYPE_EAPOL = 1,
  2788. } htt_tx_wbm_status_frame_type;
  2789. /**
  2790. * @brief HTT TX WBM transmit status from firmware to host
  2791. * @details
  2792. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2793. * (WBM) offload HW.
  2794. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2795. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2796. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2797. */
  2798. PREPACK struct htt_tx_wbm_transmit_status {
  2799. A_UINT32
  2800. sch_cmd_id: 24,
  2801. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2802. * reception of an ACK or BA, this field indicates
  2803. * the RSSI of the received ACK or BA frame.
  2804. * When the frame is removed as result of a direct
  2805. * remove command from the SW, this field is set
  2806. * to 0x0 (which is never a valid value when real
  2807. * RSSI is available).
  2808. * Units: dB w.r.t noise floor
  2809. */
  2810. A_UINT32
  2811. sw_peer_id: 16,
  2812. tid_num: 5,
  2813. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2814. * and tid_num fields contain valid data.
  2815. * If this "valid" flag is not set, the
  2816. * sw_peer_id and tid_num fields must be ignored.
  2817. */
  2818. mcast: 1,
  2819. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2820. * contains valid data.
  2821. */
  2822. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2823. transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
  2824. * transmit_count field in struct
  2825. * htt_tx_wbm_completion_vx has valid data.
  2826. */
  2827. reserved: 3;
  2828. A_UINT32
  2829. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2830. * packets in the wbm completion path
  2831. */
  2832. } POSTPACK;
  2833. /* DWORD 4 */
  2834. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2835. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2836. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2837. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2838. /* DWORD 5 */
  2839. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2840. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2841. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2842. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2843. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2844. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2845. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2846. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2847. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2848. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2849. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
  2850. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
  2851. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
  2852. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
  2853. /* DWORD 4 */
  2854. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2855. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2856. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2857. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2858. do { \
  2859. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2860. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2861. } while (0)
  2862. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2863. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2864. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2865. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2866. do { \
  2867. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2868. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2869. } while (0)
  2870. /* DWORD 5 */
  2871. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2872. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2873. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2874. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2875. do { \
  2876. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2877. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2878. } while (0)
  2879. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2880. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2881. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2882. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2883. do { \
  2884. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2885. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2886. } while (0)
  2887. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2888. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2889. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2890. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2891. do { \
  2892. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2893. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2894. } while (0)
  2895. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2896. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2897. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2898. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2899. do { \
  2900. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2901. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2902. } while (0)
  2903. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2904. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2905. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2906. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2907. do { \
  2908. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2909. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2910. } while (0)
  2911. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
  2912. (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
  2913. HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
  2914. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
  2915. do { \
  2916. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
  2917. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
  2918. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
  2919. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
  2920. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
  2921. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
  2922. do { \
  2923. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2924. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
  2925. } while (0)
  2926. /**
  2927. * @brief HTT TX WBM reinject status from firmware to host
  2928. * @details
  2929. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2930. * (WBM) offload HW.
  2931. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2932. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2933. */
  2934. PREPACK struct htt_tx_wbm_reinject_status {
  2935. A_UINT32
  2936. reserved0: 32;
  2937. A_UINT32
  2938. reserved1: 32;
  2939. A_UINT32
  2940. reserved2: 32;
  2941. } POSTPACK;
  2942. /**
  2943. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2944. * @details
  2945. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2946. * (WBM) offload HW.
  2947. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2948. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2949. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2950. * STA side.
  2951. */
  2952. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2953. A_UINT32
  2954. mec_sa_addr_31_0;
  2955. A_UINT32
  2956. mec_sa_addr_47_32: 16,
  2957. sa_ast_index: 16;
  2958. A_UINT32
  2959. vdev_id: 8,
  2960. reserved0: 24;
  2961. } POSTPACK;
  2962. /* DWORD 4 - mec_sa_addr_31_0 */
  2963. /* DWORD 5 */
  2964. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2965. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2966. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2967. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2968. /* DWORD 6 */
  2969. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2970. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2971. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2972. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2973. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2974. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2975. do { \
  2976. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2977. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2978. } while (0)
  2979. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2980. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2981. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2982. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2983. do { \
  2984. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2985. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2986. } while (0)
  2987. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2988. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2989. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2990. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2991. do { \
  2992. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2993. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2994. } while (0)
  2995. typedef enum {
  2996. TX_FLOW_PRIORITY_BE,
  2997. TX_FLOW_PRIORITY_HIGH,
  2998. TX_FLOW_PRIORITY_LOW,
  2999. } htt_tx_flow_priority_t;
  3000. typedef enum {
  3001. TX_FLOW_LATENCY_SENSITIVE,
  3002. TX_FLOW_LATENCY_INSENSITIVE,
  3003. } htt_tx_flow_latency_t;
  3004. typedef enum {
  3005. TX_FLOW_BEST_EFFORT_TRAFFIC,
  3006. TX_FLOW_INTERACTIVE_TRAFFIC,
  3007. TX_FLOW_PERIODIC_TRAFFIC,
  3008. TX_FLOW_BURSTY_TRAFFIC,
  3009. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  3010. } htt_tx_flow_traffic_pattern_t;
  3011. /**
  3012. * @brief HTT TX Flow search metadata format
  3013. * @details
  3014. * Host will set this metadata in flow table's flow search entry along with
  3015. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  3016. * firmware and TQM ring if the flow search entry wins.
  3017. * This metadata is available to firmware in that first MSDU's
  3018. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  3019. * to one of the available flows for specific tid and returns the tqm flow
  3020. * pointer as part of htt_tx_map_flow_info message.
  3021. */
  3022. PREPACK struct htt_tx_flow_metadata {
  3023. A_UINT32
  3024. rsvd0_1_0: 2,
  3025. tid: 4,
  3026. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  3027. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  3028. tid_override: 1, /* If set, tid field in this struct is the final tid.
  3029. * Else choose final tid based on latency, priority.
  3030. */
  3031. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  3032. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  3033. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  3034. } POSTPACK;
  3035. /* DWORD 0 */
  3036. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  3037. #define HTT_TX_FLOW_METADATA_TID_S 2
  3038. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  3039. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  3040. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  3041. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  3042. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  3043. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  3044. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  3045. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  3046. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  3047. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  3048. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  3049. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  3050. /* DWORD 0 */
  3051. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  3052. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  3053. HTT_TX_FLOW_METADATA_TID_S)
  3054. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  3055. do { \
  3056. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  3057. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3058. } while (0)
  3059. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3060. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3061. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3062. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3063. do { \
  3064. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3065. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3066. } while (0)
  3067. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3068. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3069. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3070. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3071. do { \
  3072. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3073. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3074. } while (0)
  3075. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3076. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3077. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3078. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3079. do { \
  3080. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3081. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3082. } while (0)
  3083. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3084. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3085. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3086. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3087. do { \
  3088. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3089. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3090. } while (0)
  3091. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3092. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3093. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3094. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3095. do { \
  3096. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3097. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3098. } while (0)
  3099. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3100. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3101. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3102. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3103. do { \
  3104. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3105. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3106. } while (0)
  3107. /**
  3108. * @brief host -> target ADD WDS Entry
  3109. *
  3110. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3111. *
  3112. * @brief host -> target DELETE WDS Entry
  3113. *
  3114. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3115. *
  3116. * @details
  3117. * HTT wds entry from source port learning
  3118. * Host will learn wds entries from rx and send this message to firmware
  3119. * to enable firmware to configure/delete AST entries for wds clients.
  3120. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3121. * and when SA's entry is deleted, firmware removes this AST entry
  3122. *
  3123. * The message would appear as follows:
  3124. *
  3125. * |31 30|29 |17 16|15 8|7 0|
  3126. * |----------------+----------------+----------------+----------------|
  3127. * | rsvd0 |PDVID| vdev_id | msg_type |
  3128. * |-------------------------------------------------------------------|
  3129. * | sa_addr_31_0 |
  3130. * |-------------------------------------------------------------------|
  3131. * | | ta_peer_id | sa_addr_47_32 |
  3132. * |-------------------------------------------------------------------|
  3133. * Where PDVID = pdev_id
  3134. *
  3135. * The message is interpreted as follows:
  3136. *
  3137. * dword0 - b'0:7 - msg_type: This will be set to
  3138. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3139. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3140. *
  3141. * dword0 - b'8:15 - vdev_id
  3142. *
  3143. * dword0 - b'16:17 - pdev_id
  3144. *
  3145. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3146. *
  3147. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3148. *
  3149. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3150. *
  3151. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3152. */
  3153. PREPACK struct htt_wds_entry {
  3154. A_UINT32
  3155. msg_type: 8,
  3156. vdev_id: 8,
  3157. pdev_id: 2,
  3158. rsvd0: 14;
  3159. A_UINT32 sa_addr_31_0;
  3160. A_UINT32
  3161. sa_addr_47_32: 16,
  3162. ta_peer_id: 14,
  3163. rsvd2: 2;
  3164. } POSTPACK;
  3165. /* DWORD 0 */
  3166. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3167. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3168. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3169. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3170. /* DWORD 2 */
  3171. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3172. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3173. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3174. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3175. /* DWORD 0 */
  3176. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3177. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3178. HTT_WDS_ENTRY_VDEV_ID_S)
  3179. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3180. do { \
  3181. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3182. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3183. } while (0)
  3184. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3185. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3186. HTT_WDS_ENTRY_PDEV_ID_S)
  3187. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3188. do { \
  3189. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3190. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3191. } while (0)
  3192. /* DWORD 2 */
  3193. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3194. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3195. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3196. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3197. do { \
  3198. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3199. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3200. } while (0)
  3201. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3202. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3203. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3204. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3205. do { \
  3206. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3207. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3208. } while (0)
  3209. /**
  3210. * @brief MAC DMA rx ring setup specification
  3211. *
  3212. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3213. *
  3214. * @details
  3215. * To allow for dynamic rx ring reconfiguration and to avoid race
  3216. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3217. * it uses. Instead, it sends this message to the target, indicating how
  3218. * the rx ring used by the host should be set up and maintained.
  3219. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3220. * specifications.
  3221. *
  3222. * |31 16|15 8|7 0|
  3223. * |---------------------------------------------------------------|
  3224. * header: | reserved | num rings | msg type |
  3225. * |---------------------------------------------------------------|
  3226. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3227. #if HTT_PADDR64
  3228. * | FW_IDX shadow register physical address (bits 63:32) |
  3229. #endif
  3230. * |---------------------------------------------------------------|
  3231. * | rx ring base physical address (bits 31:0) |
  3232. #if HTT_PADDR64
  3233. * | rx ring base physical address (bits 63:32) |
  3234. #endif
  3235. * |---------------------------------------------------------------|
  3236. * | rx ring buffer size | rx ring length |
  3237. * |---------------------------------------------------------------|
  3238. * | FW_IDX initial value | enabled flags |
  3239. * |---------------------------------------------------------------|
  3240. * | MSDU payload offset | 802.11 header offset |
  3241. * |---------------------------------------------------------------|
  3242. * | PPDU end offset | PPDU start offset |
  3243. * |---------------------------------------------------------------|
  3244. * | MPDU end offset | MPDU start offset |
  3245. * |---------------------------------------------------------------|
  3246. * | MSDU end offset | MSDU start offset |
  3247. * |---------------------------------------------------------------|
  3248. * | frag info offset | rx attention offset |
  3249. * |---------------------------------------------------------------|
  3250. * payload 2, if present, has the same format as payload 1
  3251. * Header fields:
  3252. * - MSG_TYPE
  3253. * Bits 7:0
  3254. * Purpose: identifies this as an rx ring configuration message
  3255. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3256. * - NUM_RINGS
  3257. * Bits 15:8
  3258. * Purpose: indicates whether the host is setting up one rx ring or two
  3259. * Value: 1 or 2
  3260. * Payload:
  3261. * for systems using 64-bit format for bus addresses:
  3262. * - IDX_SHADOW_REG_PADDR_LO
  3263. * Bits 31:0
  3264. * Value: lower 4 bytes of physical address of the host's
  3265. * FW_IDX shadow register
  3266. * - IDX_SHADOW_REG_PADDR_HI
  3267. * Bits 31:0
  3268. * Value: upper 4 bytes of physical address of the host's
  3269. * FW_IDX shadow register
  3270. * - RING_BASE_PADDR_LO
  3271. * Bits 31:0
  3272. * Value: lower 4 bytes of physical address of the host's rx ring
  3273. * - RING_BASE_PADDR_HI
  3274. * Bits 31:0
  3275. * Value: uppper 4 bytes of physical address of the host's rx ring
  3276. * for systems using 32-bit format for bus addresses:
  3277. * - IDX_SHADOW_REG_PADDR
  3278. * Bits 31:0
  3279. * Value: physical address of the host's FW_IDX shadow register
  3280. * - RING_BASE_PADDR
  3281. * Bits 31:0
  3282. * Value: physical address of the host's rx ring
  3283. * - RING_LEN
  3284. * Bits 15:0
  3285. * Value: number of elements in the rx ring
  3286. * - RING_BUF_SZ
  3287. * Bits 31:16
  3288. * Value: size of the buffers referenced by the rx ring, in byte units
  3289. * - ENABLED_FLAGS
  3290. * Bits 15:0
  3291. * Value: 1-bit flags to show whether different rx fields are enabled
  3292. * bit 0: 802.11 header enabled (1) or disabled (0)
  3293. * bit 1: MSDU payload enabled (1) or disabled (0)
  3294. * bit 2: PPDU start enabled (1) or disabled (0)
  3295. * bit 3: PPDU end enabled (1) or disabled (0)
  3296. * bit 4: MPDU start enabled (1) or disabled (0)
  3297. * bit 5: MPDU end enabled (1) or disabled (0)
  3298. * bit 6: MSDU start enabled (1) or disabled (0)
  3299. * bit 7: MSDU end enabled (1) or disabled (0)
  3300. * bit 8: rx attention enabled (1) or disabled (0)
  3301. * bit 9: frag info enabled (1) or disabled (0)
  3302. * bit 10: unicast rx enabled (1) or disabled (0)
  3303. * bit 11: multicast rx enabled (1) or disabled (0)
  3304. * bit 12: ctrl rx enabled (1) or disabled (0)
  3305. * bit 13: mgmt rx enabled (1) or disabled (0)
  3306. * bit 14: null rx enabled (1) or disabled (0)
  3307. * bit 15: phy data rx enabled (1) or disabled (0)
  3308. * - IDX_INIT_VAL
  3309. * Bits 31:16
  3310. * Purpose: Specify the initial value for the FW_IDX.
  3311. * Value: the number of buffers initially present in the host's rx ring
  3312. * - OFFSET_802_11_HDR
  3313. * Bits 15:0
  3314. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3315. * - OFFSET_MSDU_PAYLOAD
  3316. * Bits 31:16
  3317. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3318. * - OFFSET_PPDU_START
  3319. * Bits 15:0
  3320. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3321. * - OFFSET_PPDU_END
  3322. * Bits 31:16
  3323. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3324. * - OFFSET_MPDU_START
  3325. * Bits 15:0
  3326. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3327. * - OFFSET_MPDU_END
  3328. * Bits 31:16
  3329. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3330. * - OFFSET_MSDU_START
  3331. * Bits 15:0
  3332. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3333. * - OFFSET_MSDU_END
  3334. * Bits 31:16
  3335. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3336. * - OFFSET_RX_ATTN
  3337. * Bits 15:0
  3338. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3339. * - OFFSET_FRAG_INFO
  3340. * Bits 31:16
  3341. * Value: offset in QUAD-bytes of frag info table
  3342. */
  3343. /* header fields */
  3344. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3345. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3346. /* payload fields */
  3347. /* for systems using a 64-bit format for bus addresses */
  3348. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3349. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3350. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3351. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3352. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3353. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3354. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3355. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3356. /* for systems using a 32-bit format for bus addresses */
  3357. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3358. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3359. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3360. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3361. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3362. #define HTT_RX_RING_CFG_LEN_S 0
  3363. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3364. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3365. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3366. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3367. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3368. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3369. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3370. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3371. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3372. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3373. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3374. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3375. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3376. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3377. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3378. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3379. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3380. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3381. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3382. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3383. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3384. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3385. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3386. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3387. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3388. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3389. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3390. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3391. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3392. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3393. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3394. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3395. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3396. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3397. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3398. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3399. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3400. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3401. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3402. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3403. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3404. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3405. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3406. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3407. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3408. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3409. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3410. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3411. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3412. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3413. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3414. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3415. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3416. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3417. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3418. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3419. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3420. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3421. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3422. #if HTT_PADDR64
  3423. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3424. #else
  3425. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3426. #endif
  3427. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3428. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3429. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3430. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3431. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3432. do { \
  3433. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3434. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3435. } while (0)
  3436. /* degenerate case for 32-bit fields */
  3437. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3438. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3439. ((_var) = (_val))
  3440. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3441. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3442. ((_var) = (_val))
  3443. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3444. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3445. ((_var) = (_val))
  3446. /* degenerate case for 32-bit fields */
  3447. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3448. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3449. ((_var) = (_val))
  3450. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3451. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3452. ((_var) = (_val))
  3453. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3454. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3455. ((_var) = (_val))
  3456. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3457. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3458. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3459. do { \
  3460. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3461. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3462. } while (0)
  3463. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3464. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3465. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3466. do { \
  3467. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3468. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3469. } while (0)
  3470. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3471. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3472. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3473. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3474. do { \
  3475. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3476. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3477. } while (0)
  3478. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3479. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3480. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3481. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3482. do { \
  3483. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3484. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3485. } while (0)
  3486. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3487. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3488. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3489. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3490. do { \
  3491. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3492. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3493. } while (0)
  3494. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3495. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3496. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3497. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3498. do { \
  3499. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3500. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3501. } while (0)
  3502. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3503. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3504. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3505. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3506. do { \
  3507. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3508. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3509. } while (0)
  3510. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3511. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3512. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3513. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3514. do { \
  3515. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3516. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3517. } while (0)
  3518. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3519. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3520. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3521. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3522. do { \
  3523. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3524. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3525. } while (0)
  3526. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3527. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3528. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3529. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3530. do { \
  3531. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3532. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3533. } while (0)
  3534. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3535. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3536. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3537. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3538. do { \
  3539. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3540. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3541. } while (0)
  3542. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3543. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3544. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3545. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3546. do { \
  3547. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3548. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3549. } while (0)
  3550. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3551. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3552. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3553. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3554. do { \
  3555. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3556. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3557. } while (0)
  3558. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3559. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3560. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3561. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3562. do { \
  3563. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3564. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3565. } while (0)
  3566. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3567. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3568. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3569. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3570. do { \
  3571. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3572. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3573. } while (0)
  3574. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3575. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3576. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3577. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3578. do { \
  3579. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3580. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3581. } while (0)
  3582. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3583. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3584. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3585. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3586. do { \
  3587. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3588. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3589. } while (0)
  3590. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3591. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3592. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3593. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3594. do { \
  3595. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3596. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3597. } while (0)
  3598. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3599. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3600. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3601. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3602. do { \
  3603. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3604. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3605. } while (0)
  3606. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3607. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3608. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3609. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3610. do { \
  3611. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3612. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3613. } while (0)
  3614. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3615. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3616. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3617. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3618. do { \
  3619. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3620. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3621. } while (0)
  3622. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3623. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3624. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3625. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3626. do { \
  3627. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3628. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3629. } while (0)
  3630. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3631. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3632. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3633. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3634. do { \
  3635. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3636. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3637. } while (0)
  3638. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3639. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3640. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3641. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3642. do { \
  3643. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3644. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3645. } while (0)
  3646. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3647. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3648. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3649. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3650. do { \
  3651. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3652. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3653. } while (0)
  3654. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3655. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3656. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3657. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3658. do { \
  3659. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3660. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3661. } while (0)
  3662. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3663. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3664. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3665. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3666. do { \
  3667. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3668. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3669. } while (0)
  3670. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3671. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3672. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3673. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3674. do { \
  3675. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3676. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3677. } while (0)
  3678. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3679. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3680. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3681. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3682. do { \
  3683. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3684. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3685. } while (0)
  3686. /**
  3687. * @brief host -> target FW statistics retrieve
  3688. *
  3689. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3690. *
  3691. * @details
  3692. * The following field definitions describe the format of the HTT host
  3693. * to target FW stats retrieve message. The message specifies the type of
  3694. * stats host wants to retrieve.
  3695. *
  3696. * |31 24|23 16|15 8|7 0|
  3697. * |-----------------------------------------------------------|
  3698. * | stats types request bitmask | msg type |
  3699. * |-----------------------------------------------------------|
  3700. * | stats types reset bitmask | reserved |
  3701. * |-----------------------------------------------------------|
  3702. * | stats type | config value |
  3703. * |-----------------------------------------------------------|
  3704. * | cookie LSBs |
  3705. * |-----------------------------------------------------------|
  3706. * | cookie MSBs |
  3707. * |-----------------------------------------------------------|
  3708. * Header fields:
  3709. * - MSG_TYPE
  3710. * Bits 7:0
  3711. * Purpose: identifies this is a stats upload request message
  3712. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3713. * - UPLOAD_TYPES
  3714. * Bits 31:8
  3715. * Purpose: identifies which types of FW statistics to upload
  3716. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3717. * - RESET_TYPES
  3718. * Bits 31:8
  3719. * Purpose: identifies which types of FW statistics to reset
  3720. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3721. * - CFG_VAL
  3722. * Bits 23:0
  3723. * Purpose: give an opaque configuration value to the specified stats type
  3724. * Value: stats-type specific configuration value
  3725. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3726. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3727. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3728. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3729. * - CFG_STAT_TYPE
  3730. * Bits 31:24
  3731. * Purpose: specify which stats type (if any) the config value applies to
  3732. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3733. * a valid configuration specification
  3734. * - COOKIE_LSBS
  3735. * Bits 31:0
  3736. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3737. * message with its preceding host->target stats request message.
  3738. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3739. * - COOKIE_MSBS
  3740. * Bits 31:0
  3741. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3742. * message with its preceding host->target stats request message.
  3743. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3744. */
  3745. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3746. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3747. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3748. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3749. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3750. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3751. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3752. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3753. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3754. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3755. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3756. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3757. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3758. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3759. do { \
  3760. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3761. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3762. } while (0)
  3763. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3764. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3765. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3766. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3767. do { \
  3768. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3769. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3770. } while (0)
  3771. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3772. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3773. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3774. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3775. do { \
  3776. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3777. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3778. } while (0)
  3779. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3780. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3781. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3782. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3783. do { \
  3784. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3785. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3786. } while (0)
  3787. /**
  3788. * @brief host -> target HTT out-of-band sync request
  3789. *
  3790. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3791. *
  3792. * @details
  3793. * The HTT SYNC tells the target to suspend processing of subsequent
  3794. * HTT host-to-target messages until some other target agent locally
  3795. * informs the target HTT FW that the current sync counter is equal to
  3796. * or greater than (in a modulo sense) the sync counter specified in
  3797. * the SYNC message.
  3798. * This allows other host-target components to synchronize their operation
  3799. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3800. * security key has been downloaded to and activated by the target.
  3801. * In the absence of any explicit synchronization counter value
  3802. * specification, the target HTT FW will use zero as the default current
  3803. * sync value.
  3804. *
  3805. * |31 24|23 16|15 8|7 0|
  3806. * |-----------------------------------------------------------|
  3807. * | reserved | sync count | msg type |
  3808. * |-----------------------------------------------------------|
  3809. * Header fields:
  3810. * - MSG_TYPE
  3811. * Bits 7:0
  3812. * Purpose: identifies this as a sync message
  3813. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3814. * - SYNC_COUNT
  3815. * Bits 15:8
  3816. * Purpose: specifies what sync value the HTT FW will wait for from
  3817. * an out-of-band specification to resume its operation
  3818. * Value: in-band sync counter value to compare against the out-of-band
  3819. * counter spec.
  3820. * The HTT target FW will suspend its host->target message processing
  3821. * as long as
  3822. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3823. */
  3824. #define HTT_H2T_SYNC_MSG_SZ 4
  3825. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3826. #define HTT_H2T_SYNC_COUNT_S 8
  3827. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3828. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3829. HTT_H2T_SYNC_COUNT_S)
  3830. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3831. do { \
  3832. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3833. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3834. } while (0)
  3835. /**
  3836. * @brief host -> target HTT aggregation configuration
  3837. *
  3838. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3839. */
  3840. #define HTT_AGGR_CFG_MSG_SZ 4
  3841. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3842. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3843. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3844. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3845. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3846. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3847. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3848. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3849. do { \
  3850. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3851. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3852. } while (0)
  3853. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3854. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3855. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3856. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3857. do { \
  3858. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3859. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3860. } while (0)
  3861. /**
  3862. * @brief host -> target HTT configure max amsdu info per vdev
  3863. *
  3864. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3865. *
  3866. * @details
  3867. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3868. *
  3869. * |31 21|20 16|15 8|7 0|
  3870. * |-----------------------------------------------------------|
  3871. * | reserved | vdev id | max amsdu | msg type |
  3872. * |-----------------------------------------------------------|
  3873. * Header fields:
  3874. * - MSG_TYPE
  3875. * Bits 7:0
  3876. * Purpose: identifies this as a aggr cfg ex message
  3877. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3878. * - MAX_NUM_AMSDU_SUBFRM
  3879. * Bits 15:8
  3880. * Purpose: max MSDUs per A-MSDU
  3881. * - VDEV_ID
  3882. * Bits 20:16
  3883. * Purpose: ID of the vdev to which this limit is applied
  3884. */
  3885. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3886. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3887. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3888. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3889. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3890. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3891. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3892. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3893. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3894. do { \
  3895. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3896. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3897. } while (0)
  3898. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3899. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3900. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3901. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3902. do { \
  3903. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3904. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3905. } while (0)
  3906. /**
  3907. * @brief HTT WDI_IPA Config Message
  3908. *
  3909. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3910. *
  3911. * @details
  3912. * The HTT WDI_IPA config message is created/sent by host at driver
  3913. * init time. It contains information about data structures used on
  3914. * WDI_IPA TX and RX path.
  3915. * TX CE ring is used for pushing packet metadata from IPA uC
  3916. * to WLAN FW
  3917. * TX Completion ring is used for generating TX completions from
  3918. * WLAN FW to IPA uC
  3919. * RX Indication ring is used for indicating RX packets from FW
  3920. * to IPA uC
  3921. * RX Ring2 is used as either completion ring or as second
  3922. * indication ring. when Ring2 is used as completion ring, IPA uC
  3923. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3924. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3925. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3926. * indicated in RX Indication ring. Please see WDI_IPA specification
  3927. * for more details.
  3928. * |31 24|23 16|15 8|7 0|
  3929. * |----------------+----------------+----------------+----------------|
  3930. * | tx pkt pool size | Rsvd | msg_type |
  3931. * |-------------------------------------------------------------------|
  3932. * | tx comp ring base (bits 31:0) |
  3933. #if HTT_PADDR64
  3934. * | tx comp ring base (bits 63:32) |
  3935. #endif
  3936. * |-------------------------------------------------------------------|
  3937. * | tx comp ring size |
  3938. * |-------------------------------------------------------------------|
  3939. * | tx comp WR_IDX physical address (bits 31:0) |
  3940. #if HTT_PADDR64
  3941. * | tx comp WR_IDX physical address (bits 63:32) |
  3942. #endif
  3943. * |-------------------------------------------------------------------|
  3944. * | tx CE WR_IDX physical address (bits 31:0) |
  3945. #if HTT_PADDR64
  3946. * | tx CE WR_IDX physical address (bits 63:32) |
  3947. #endif
  3948. * |-------------------------------------------------------------------|
  3949. * | rx indication ring base (bits 31:0) |
  3950. #if HTT_PADDR64
  3951. * | rx indication ring base (bits 63:32) |
  3952. #endif
  3953. * |-------------------------------------------------------------------|
  3954. * | rx indication ring size |
  3955. * |-------------------------------------------------------------------|
  3956. * | rx ind RD_IDX physical address (bits 31:0) |
  3957. #if HTT_PADDR64
  3958. * | rx ind RD_IDX physical address (bits 63:32) |
  3959. #endif
  3960. * |-------------------------------------------------------------------|
  3961. * | rx ind WR_IDX physical address (bits 31:0) |
  3962. #if HTT_PADDR64
  3963. * | rx ind WR_IDX physical address (bits 63:32) |
  3964. #endif
  3965. * |-------------------------------------------------------------------|
  3966. * |-------------------------------------------------------------------|
  3967. * | rx ring2 base (bits 31:0) |
  3968. #if HTT_PADDR64
  3969. * | rx ring2 base (bits 63:32) |
  3970. #endif
  3971. * |-------------------------------------------------------------------|
  3972. * | rx ring2 size |
  3973. * |-------------------------------------------------------------------|
  3974. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3975. #if HTT_PADDR64
  3976. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3977. #endif
  3978. * |-------------------------------------------------------------------|
  3979. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3980. #if HTT_PADDR64
  3981. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3982. #endif
  3983. * |-------------------------------------------------------------------|
  3984. *
  3985. * Header fields:
  3986. * Header fields:
  3987. * - MSG_TYPE
  3988. * Bits 7:0
  3989. * Purpose: Identifies this as WDI_IPA config message
  3990. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3991. * - TX_PKT_POOL_SIZE
  3992. * Bits 15:0
  3993. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3994. * WDI_IPA TX path
  3995. * For systems using 32-bit format for bus addresses:
  3996. * - TX_COMP_RING_BASE_ADDR
  3997. * Bits 31:0
  3998. * Purpose: TX Completion Ring base address in DDR
  3999. * - TX_COMP_RING_SIZE
  4000. * Bits 31:0
  4001. * Purpose: TX Completion Ring size (must be power of 2)
  4002. * - TX_COMP_WR_IDX_ADDR
  4003. * Bits 31:0
  4004. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4005. * updates the Write Index for WDI_IPA TX completion ring
  4006. * - TX_CE_WR_IDX_ADDR
  4007. * Bits 31:0
  4008. * Purpose: DDR address where IPA uC
  4009. * updates the WR Index for TX CE ring
  4010. * (needed for fusion platforms)
  4011. * - RX_IND_RING_BASE_ADDR
  4012. * Bits 31:0
  4013. * Purpose: RX Indication Ring base address in DDR
  4014. * - RX_IND_RING_SIZE
  4015. * Bits 31:0
  4016. * Purpose: RX Indication Ring size
  4017. * - RX_IND_RD_IDX_ADDR
  4018. * Bits 31:0
  4019. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  4020. * RX indication ring
  4021. * - RX_IND_WR_IDX_ADDR
  4022. * Bits 31:0
  4023. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4024. * updates the Write Index for WDI_IPA RX indication ring
  4025. * - RX_RING2_BASE_ADDR
  4026. * Bits 31:0
  4027. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  4028. * - RX_RING2_SIZE
  4029. * Bits 31:0
  4030. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4031. * - RX_RING2_RD_IDX_ADDR
  4032. * Bits 31:0
  4033. * Purpose: If Second RX ring is Indication ring, DDR address where
  4034. * IPA uC updates the Read Index for Ring2.
  4035. * If Second RX ring is completion ring, this is NOT used
  4036. * - RX_RING2_WR_IDX_ADDR
  4037. * Bits 31:0
  4038. * Purpose: If Second RX ring is Indication ring, DDR address where
  4039. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  4040. * If second RX ring is completion ring, DDR address where
  4041. * IPA uC updates the Write Index for Ring 2.
  4042. * For systems using 64-bit format for bus addresses:
  4043. * - TX_COMP_RING_BASE_ADDR_LO
  4044. * Bits 31:0
  4045. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  4046. * - TX_COMP_RING_BASE_ADDR_HI
  4047. * Bits 31:0
  4048. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  4049. * - TX_COMP_RING_SIZE
  4050. * Bits 31:0
  4051. * Purpose: TX Completion Ring size (must be power of 2)
  4052. * - TX_COMP_WR_IDX_ADDR_LO
  4053. * Bits 31:0
  4054. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4055. * Lower 4 bytes of DDR address where WIFI FW
  4056. * updates the Write Index for WDI_IPA TX completion ring
  4057. * - TX_COMP_WR_IDX_ADDR_HI
  4058. * Bits 31:0
  4059. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4060. * Higher 4 bytes of DDR address where WIFI FW
  4061. * updates the Write Index for WDI_IPA TX completion ring
  4062. * - TX_CE_WR_IDX_ADDR_LO
  4063. * Bits 31:0
  4064. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4065. * updates the WR Index for TX CE ring
  4066. * (needed for fusion platforms)
  4067. * - TX_CE_WR_IDX_ADDR_HI
  4068. * Bits 31:0
  4069. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4070. * updates the WR Index for TX CE ring
  4071. * (needed for fusion platforms)
  4072. * - RX_IND_RING_BASE_ADDR_LO
  4073. * Bits 31:0
  4074. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4075. * - RX_IND_RING_BASE_ADDR_HI
  4076. * Bits 31:0
  4077. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4078. * - RX_IND_RING_SIZE
  4079. * Bits 31:0
  4080. * Purpose: RX Indication Ring size
  4081. * - RX_IND_RD_IDX_ADDR_LO
  4082. * Bits 31:0
  4083. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4084. * for WDI_IPA RX indication ring
  4085. * - RX_IND_RD_IDX_ADDR_HI
  4086. * Bits 31:0
  4087. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4088. * for WDI_IPA RX indication ring
  4089. * - RX_IND_WR_IDX_ADDR_LO
  4090. * Bits 31:0
  4091. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4092. * Lower 4 bytes of DDR address where WIFI FW
  4093. * updates the Write Index for WDI_IPA RX indication ring
  4094. * - RX_IND_WR_IDX_ADDR_HI
  4095. * Bits 31:0
  4096. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4097. * Higher 4 bytes of DDR address where WIFI FW
  4098. * updates the Write Index for WDI_IPA RX indication ring
  4099. * - RX_RING2_BASE_ADDR_LO
  4100. * Bits 31:0
  4101. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4102. * - RX_RING2_BASE_ADDR_HI
  4103. * Bits 31:0
  4104. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4105. * - RX_RING2_SIZE
  4106. * Bits 31:0
  4107. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4108. * - RX_RING2_RD_IDX_ADDR_LO
  4109. * Bits 31:0
  4110. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4111. * DDR address where IPA uC updates the Read Index for Ring2.
  4112. * If Second RX ring is completion ring, this is NOT used
  4113. * - RX_RING2_RD_IDX_ADDR_HI
  4114. * Bits 31:0
  4115. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4116. * DDR address where IPA uC updates the Read Index for Ring2.
  4117. * If Second RX ring is completion ring, this is NOT used
  4118. * - RX_RING2_WR_IDX_ADDR_LO
  4119. * Bits 31:0
  4120. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4121. * DDR address where WIFI FW updates the Write Index
  4122. * for WDI_IPA RX ring2
  4123. * If second RX ring is completion ring, lower 4 bytes of
  4124. * DDR address where IPA uC updates the Write Index for Ring 2.
  4125. * - RX_RING2_WR_IDX_ADDR_HI
  4126. * Bits 31:0
  4127. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4128. * DDR address where WIFI FW updates the Write Index
  4129. * for WDI_IPA RX ring2
  4130. * If second RX ring is completion ring, higher 4 bytes of
  4131. * DDR address where IPA uC updates the Write Index for Ring 2.
  4132. */
  4133. #if HTT_PADDR64
  4134. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4135. #else
  4136. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4137. #endif
  4138. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4139. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4140. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4141. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4142. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4143. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4144. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4145. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4146. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4147. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4148. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4149. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4150. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4151. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4152. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4153. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4154. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4155. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4156. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4157. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4158. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4159. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4160. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4161. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4162. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4163. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4164. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4165. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4166. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4167. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4168. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4169. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4170. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4171. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4172. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4173. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4174. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4175. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4176. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4177. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4178. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4179. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4180. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4181. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4182. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4183. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4184. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4185. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4186. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4187. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4188. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4189. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4190. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4191. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4192. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4193. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4194. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4195. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4196. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4197. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4198. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4199. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4200. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4201. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4202. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4203. do { \
  4204. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4205. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4206. } while (0)
  4207. /* for systems using 32-bit format for bus addr */
  4208. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4209. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4210. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4211. do { \
  4212. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4213. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4214. } while (0)
  4215. /* for systems using 64-bit format for bus addr */
  4216. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4217. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4218. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4219. do { \
  4220. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4221. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4222. } while (0)
  4223. /* for systems using 64-bit format for bus addr */
  4224. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4225. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4226. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4227. do { \
  4228. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4229. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4230. } while (0)
  4231. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4232. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4233. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4234. do { \
  4235. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4236. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4237. } while (0)
  4238. /* for systems using 32-bit format for bus addr */
  4239. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4240. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4241. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4242. do { \
  4243. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4244. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4245. } while (0)
  4246. /* for systems using 64-bit format for bus addr */
  4247. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4248. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4249. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4250. do { \
  4251. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4252. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4253. } while (0)
  4254. /* for systems using 64-bit format for bus addr */
  4255. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4256. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4257. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4258. do { \
  4259. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4260. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4261. } while (0)
  4262. /* for systems using 32-bit format for bus addr */
  4263. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4264. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4265. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4266. do { \
  4267. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4268. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4269. } while (0)
  4270. /* for systems using 64-bit format for bus addr */
  4271. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4272. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4273. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4274. do { \
  4275. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4276. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4277. } while (0)
  4278. /* for systems using 64-bit format for bus addr */
  4279. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4280. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4281. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4282. do { \
  4283. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4284. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4285. } while (0)
  4286. /* for systems using 32-bit format for bus addr */
  4287. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4288. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4289. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4290. do { \
  4291. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4292. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4293. } while (0)
  4294. /* for systems using 64-bit format for bus addr */
  4295. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4296. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4297. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4298. do { \
  4299. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4300. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4301. } while (0)
  4302. /* for systems using 64-bit format for bus addr */
  4303. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4304. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4305. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4306. do { \
  4307. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4308. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4309. } while (0)
  4310. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4311. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4312. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4313. do { \
  4314. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4315. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4316. } while (0)
  4317. /* for systems using 32-bit format for bus addr */
  4318. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4319. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4320. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4321. do { \
  4322. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4323. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4324. } while (0)
  4325. /* for systems using 64-bit format for bus addr */
  4326. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4327. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4328. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4329. do { \
  4330. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4331. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4332. } while (0)
  4333. /* for systems using 64-bit format for bus addr */
  4334. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4335. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4336. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4337. do { \
  4338. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4339. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4340. } while (0)
  4341. /* for systems using 32-bit format for bus addr */
  4342. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4343. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4344. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4345. do { \
  4346. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4347. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4348. } while (0)
  4349. /* for systems using 64-bit format for bus addr */
  4350. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4351. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4352. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4353. do { \
  4354. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4355. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4356. } while (0)
  4357. /* for systems using 64-bit format for bus addr */
  4358. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4359. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4360. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4361. do { \
  4362. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4363. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4364. } while (0)
  4365. /* for systems using 32-bit format for bus addr */
  4366. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4367. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4368. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4369. do { \
  4370. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4371. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4372. } while (0)
  4373. /* for systems using 64-bit format for bus addr */
  4374. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4375. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4376. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4377. do { \
  4378. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4379. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4380. } while (0)
  4381. /* for systems using 64-bit format for bus addr */
  4382. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4383. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4384. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4385. do { \
  4386. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4387. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4388. } while (0)
  4389. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4390. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4391. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4392. do { \
  4393. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4394. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4395. } while (0)
  4396. /* for systems using 32-bit format for bus addr */
  4397. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4398. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4399. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4400. do { \
  4401. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4402. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4403. } while (0)
  4404. /* for systems using 64-bit format for bus addr */
  4405. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4406. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4407. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4408. do { \
  4409. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4410. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4411. } while (0)
  4412. /* for systems using 64-bit format for bus addr */
  4413. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4414. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4415. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4416. do { \
  4417. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4418. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4419. } while (0)
  4420. /* for systems using 32-bit format for bus addr */
  4421. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4422. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4423. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4424. do { \
  4425. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4426. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4427. } while (0)
  4428. /* for systems using 64-bit format for bus addr */
  4429. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4430. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4431. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4432. do { \
  4433. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4434. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4435. } while (0)
  4436. /* for systems using 64-bit format for bus addr */
  4437. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4438. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4439. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4440. do { \
  4441. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4442. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4443. } while (0)
  4444. /*
  4445. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4446. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4447. * addresses are stored in a XXX-bit field.
  4448. * This macro is used to define both htt_wdi_ipa_config32_t and
  4449. * htt_wdi_ipa_config64_t structs.
  4450. */
  4451. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4452. _paddr__tx_comp_ring_base_addr_, \
  4453. _paddr__tx_comp_wr_idx_addr_, \
  4454. _paddr__tx_ce_wr_idx_addr_, \
  4455. _paddr__rx_ind_ring_base_addr_, \
  4456. _paddr__rx_ind_rd_idx_addr_, \
  4457. _paddr__rx_ind_wr_idx_addr_, \
  4458. _paddr__rx_ring2_base_addr_,\
  4459. _paddr__rx_ring2_rd_idx_addr_,\
  4460. _paddr__rx_ring2_wr_idx_addr_) \
  4461. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4462. { \
  4463. /* DWORD 0: flags and meta-data */ \
  4464. A_UINT32 \
  4465. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4466. reserved: 8, \
  4467. tx_pkt_pool_size: 16;\
  4468. /* DWORD 1 */\
  4469. _paddr__tx_comp_ring_base_addr_;\
  4470. /* DWORD 2 (or 3)*/\
  4471. A_UINT32 tx_comp_ring_size;\
  4472. /* DWORD 3 (or 4)*/\
  4473. _paddr__tx_comp_wr_idx_addr_;\
  4474. /* DWORD 4 (or 6)*/\
  4475. _paddr__tx_ce_wr_idx_addr_;\
  4476. /* DWORD 5 (or 8)*/\
  4477. _paddr__rx_ind_ring_base_addr_;\
  4478. /* DWORD 6 (or 10)*/\
  4479. A_UINT32 rx_ind_ring_size;\
  4480. /* DWORD 7 (or 11)*/\
  4481. _paddr__rx_ind_rd_idx_addr_;\
  4482. /* DWORD 8 (or 13)*/\
  4483. _paddr__rx_ind_wr_idx_addr_;\
  4484. /* DWORD 9 (or 15)*/\
  4485. _paddr__rx_ring2_base_addr_;\
  4486. /* DWORD 10 (or 17) */\
  4487. A_UINT32 rx_ring2_size;\
  4488. /* DWORD 11 (or 18) */\
  4489. _paddr__rx_ring2_rd_idx_addr_;\
  4490. /* DWORD 12 (or 20) */\
  4491. _paddr__rx_ring2_wr_idx_addr_;\
  4492. } POSTPACK
  4493. /* define a htt_wdi_ipa_config32_t type */
  4494. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4495. /* define a htt_wdi_ipa_config64_t type */
  4496. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4497. #if HTT_PADDR64
  4498. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4499. #else
  4500. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4501. #endif
  4502. enum htt_wdi_ipa_op_code {
  4503. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4504. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4505. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4506. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4507. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4508. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4509. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4510. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4511. /* keep this last */
  4512. HTT_WDI_IPA_OPCODE_MAX
  4513. };
  4514. /**
  4515. * @brief HTT WDI_IPA Operation Request Message
  4516. *
  4517. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4518. *
  4519. * @details
  4520. * HTT WDI_IPA Operation Request message is sent by host
  4521. * to either suspend or resume WDI_IPA TX or RX path.
  4522. * |31 24|23 16|15 8|7 0|
  4523. * |----------------+----------------+----------------+----------------|
  4524. * | op_code | Rsvd | msg_type |
  4525. * |-------------------------------------------------------------------|
  4526. *
  4527. * Header fields:
  4528. * - MSG_TYPE
  4529. * Bits 7:0
  4530. * Purpose: Identifies this as WDI_IPA Operation Request message
  4531. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4532. * - OP_CODE
  4533. * Bits 31:16
  4534. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4535. * value: = enum htt_wdi_ipa_op_code
  4536. */
  4537. PREPACK struct htt_wdi_ipa_op_request_t
  4538. {
  4539. /* DWORD 0: flags and meta-data */
  4540. A_UINT32
  4541. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4542. reserved: 8,
  4543. op_code: 16;
  4544. } POSTPACK;
  4545. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4546. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4547. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4548. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4549. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4550. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4551. do { \
  4552. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4553. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4554. } while (0)
  4555. /*
  4556. * @brief host -> target HTT_MSI_SETUP message
  4557. *
  4558. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4559. *
  4560. * @details
  4561. * After target is booted up, host can send MSI setup message so that
  4562. * target sets up HW registers based on setup message.
  4563. *
  4564. * The message would appear as follows:
  4565. * |31 24|23 16|15|14 8|7 0|
  4566. * |---------------+-----------------+-----------------+-----------------|
  4567. * | reserved | msi_type | pdev_id | msg_type |
  4568. * |---------------------------------------------------------------------|
  4569. * | msi_addr_lo |
  4570. * |---------------------------------------------------------------------|
  4571. * | msi_addr_hi |
  4572. * |---------------------------------------------------------------------|
  4573. * | msi_data |
  4574. * |---------------------------------------------------------------------|
  4575. *
  4576. * The message is interpreted as follows:
  4577. * dword0 - b'0:7 - msg_type: This will be set to
  4578. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4579. * b'8:15 - pdev_id:
  4580. * 0 (for rings at SOC/UMAC level),
  4581. * 1/2/3 mac id (for rings at LMAC level)
  4582. * b'16:23 - msi_type: identify which msi registers need to be setup
  4583. * more details can be got from enum htt_msi_setup_type
  4584. * b'24:31 - reserved
  4585. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4586. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4587. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4588. */
  4589. PREPACK struct htt_msi_setup_t {
  4590. A_UINT32 msg_type: 8,
  4591. pdev_id: 8,
  4592. msi_type: 8,
  4593. reserved: 8;
  4594. A_UINT32 msi_addr_lo;
  4595. A_UINT32 msi_addr_hi;
  4596. A_UINT32 msi_data;
  4597. } POSTPACK;
  4598. enum htt_msi_setup_type {
  4599. HTT_PPDU_END_MSI_SETUP_TYPE,
  4600. /* Insert new types here*/
  4601. };
  4602. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4603. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4604. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4605. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4606. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4607. HTT_MSI_SETUP_PDEV_ID_S)
  4608. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4609. do { \
  4610. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4611. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4612. } while (0)
  4613. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4614. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4615. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4616. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4617. HTT_MSI_SETUP_MSI_TYPE_S)
  4618. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4619. do { \
  4620. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4621. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4622. } while (0)
  4623. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4624. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4625. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4626. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4627. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4628. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4629. do { \
  4630. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4631. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4632. } while (0)
  4633. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4634. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4635. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4636. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4637. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4638. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4639. do { \
  4640. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4641. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4642. } while (0)
  4643. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4644. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4645. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4646. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4647. HTT_MSI_SETUP_MSI_DATA_S)
  4648. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4649. do { \
  4650. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4651. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4652. } while (0)
  4653. /*
  4654. * @brief host -> target HTT_SRING_SETUP message
  4655. *
  4656. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4657. *
  4658. * @details
  4659. * After target is booted up, Host can send SRING setup message for
  4660. * each host facing LMAC SRING. Target setups up HW registers based
  4661. * on setup message and confirms back to Host if response_required is set.
  4662. * Host should wait for confirmation message before sending new SRING
  4663. * setup message
  4664. *
  4665. * The message would appear as follows:
  4666. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4667. * |--------------- +-----------------+-----------------+-----------------|
  4668. * | ring_type | ring_id | pdev_id | msg_type |
  4669. * |----------------------------------------------------------------------|
  4670. * | ring_base_addr_lo |
  4671. * |----------------------------------------------------------------------|
  4672. * | ring_base_addr_hi |
  4673. * |----------------------------------------------------------------------|
  4674. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4675. * |----------------------------------------------------------------------|
  4676. * | ring_head_offset32_remote_addr_lo |
  4677. * |----------------------------------------------------------------------|
  4678. * | ring_head_offset32_remote_addr_hi |
  4679. * |----------------------------------------------------------------------|
  4680. * | ring_tail_offset32_remote_addr_lo |
  4681. * |----------------------------------------------------------------------|
  4682. * | ring_tail_offset32_remote_addr_hi |
  4683. * |----------------------------------------------------------------------|
  4684. * | ring_msi_addr_lo |
  4685. * |----------------------------------------------------------------------|
  4686. * | ring_msi_addr_hi |
  4687. * |----------------------------------------------------------------------|
  4688. * | ring_msi_data |
  4689. * |----------------------------------------------------------------------|
  4690. * | intr_timer_th |IM| intr_batch_counter_th |
  4691. * |----------------------------------------------------------------------|
  4692. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4693. * |----------------------------------------------------------------------|
  4694. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4695. * |----------------------------------------------------------------------|
  4696. * Where
  4697. * IM = sw_intr_mode
  4698. * RR = response_required
  4699. * PTCF = prefetch_timer_cfg
  4700. * IP = IPA drop flag
  4701. *
  4702. * The message is interpreted as follows:
  4703. * dword0 - b'0:7 - msg_type: This will be set to
  4704. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4705. * b'8:15 - pdev_id:
  4706. * 0 (for rings at SOC/UMAC level),
  4707. * 1/2/3 mac id (for rings at LMAC level)
  4708. * b'16:23 - ring_id: identify which ring is to setup,
  4709. * more details can be got from enum htt_srng_ring_id
  4710. * b'24:31 - ring_type: identify type of host rings,
  4711. * more details can be got from enum htt_srng_ring_type
  4712. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4713. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4714. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4715. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4716. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4717. * SW_TO_HW_RING.
  4718. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4719. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4720. * Lower 32 bits of memory address of the remote variable
  4721. * storing the 4-byte word offset that identifies the head
  4722. * element within the ring.
  4723. * (The head offset variable has type A_UINT32.)
  4724. * Valid for HW_TO_SW and SW_TO_SW rings.
  4725. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4726. * Upper 32 bits of memory address of the remote variable
  4727. * storing the 4-byte word offset that identifies the head
  4728. * element within the ring.
  4729. * (The head offset variable has type A_UINT32.)
  4730. * Valid for HW_TO_SW and SW_TO_SW rings.
  4731. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4732. * Lower 32 bits of memory address of the remote variable
  4733. * storing the 4-byte word offset that identifies the tail
  4734. * element within the ring.
  4735. * (The tail offset variable has type A_UINT32.)
  4736. * Valid for HW_TO_SW and SW_TO_SW rings.
  4737. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4738. * Upper 32 bits of memory address of the remote variable
  4739. * storing the 4-byte word offset that identifies the tail
  4740. * element within the ring.
  4741. * (The tail offset variable has type A_UINT32.)
  4742. * Valid for HW_TO_SW and SW_TO_SW rings.
  4743. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4744. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4745. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4746. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4747. * dword10 - b'0:31 - ring_msi_data: MSI data
  4748. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4749. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4750. * dword11 - b'0:14 - intr_batch_counter_th:
  4751. * batch counter threshold is in units of 4-byte words.
  4752. * HW internally maintains and increments batch count.
  4753. * (see SRING spec for detail description).
  4754. * When batch count reaches threshold value, an interrupt
  4755. * is generated by HW.
  4756. * b'15 - sw_intr_mode:
  4757. * This configuration shall be static.
  4758. * Only programmed at power up.
  4759. * 0: generate pulse style sw interrupts
  4760. * 1: generate level style sw interrupts
  4761. * b'16:31 - intr_timer_th:
  4762. * The timer init value when timer is idle or is
  4763. * initialized to start downcounting.
  4764. * In 8us units (to cover a range of 0 to 524 ms)
  4765. * dword12 - b'0:15 - intr_low_threshold:
  4766. * Used only by Consumer ring to generate ring_sw_int_p.
  4767. * Ring entries low threshold water mark, that is used
  4768. * in combination with the interrupt timer as well as
  4769. * the the clearing of the level interrupt.
  4770. * b'16:18 - prefetch_timer_cfg:
  4771. * Used only by Consumer ring to set timer mode to
  4772. * support Application prefetch handling.
  4773. * The external tail offset/pointer will be updated
  4774. * at following intervals:
  4775. * 3'b000: (Prefetch feature disabled; used only for debug)
  4776. * 3'b001: 1 usec
  4777. * 3'b010: 4 usec
  4778. * 3'b011: 8 usec (default)
  4779. * 3'b100: 16 usec
  4780. * Others: Reserved
  4781. * b'19 - response_required:
  4782. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4783. * b'20 - ipa_drop_flag:
  4784. Indicates that host will config ipa drop threshold percentage
  4785. * b'21:31 - reserved: reserved for future use
  4786. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4787. * b'8:15 - ipa drop high threshold percentage:
  4788. * b'16:31 - Reserved
  4789. */
  4790. PREPACK struct htt_sring_setup_t {
  4791. A_UINT32 msg_type: 8,
  4792. pdev_id: 8,
  4793. ring_id: 8,
  4794. ring_type: 8;
  4795. A_UINT32 ring_base_addr_lo;
  4796. A_UINT32 ring_base_addr_hi;
  4797. A_UINT32 ring_size: 16,
  4798. ring_entry_size: 8,
  4799. ring_misc_cfg_flag: 8;
  4800. A_UINT32 ring_head_offset32_remote_addr_lo;
  4801. A_UINT32 ring_head_offset32_remote_addr_hi;
  4802. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4803. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4804. A_UINT32 ring_msi_addr_lo;
  4805. A_UINT32 ring_msi_addr_hi;
  4806. A_UINT32 ring_msi_data;
  4807. A_UINT32 intr_batch_counter_th: 15,
  4808. sw_intr_mode: 1,
  4809. intr_timer_th: 16;
  4810. A_UINT32 intr_low_threshold: 16,
  4811. prefetch_timer_cfg: 3,
  4812. response_required: 1,
  4813. ipa_drop_flag: 1,
  4814. reserved1: 11;
  4815. A_UINT32 ipa_drop_low_threshold: 8,
  4816. ipa_drop_high_threshold: 8,
  4817. reserved: 16;
  4818. } POSTPACK;
  4819. enum htt_srng_ring_type {
  4820. HTT_HW_TO_SW_RING = 0,
  4821. HTT_SW_TO_HW_RING,
  4822. HTT_SW_TO_SW_RING,
  4823. /* Insert new ring types above this line */
  4824. };
  4825. enum htt_srng_ring_id {
  4826. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4827. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4828. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4829. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4830. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4831. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4832. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4833. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4834. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4835. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4836. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4837. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4838. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4839. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4840. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4841. /* Add Other SRING which can't be directly configured by host software above this line */
  4842. };
  4843. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4844. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4845. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4846. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4847. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4848. HTT_SRING_SETUP_PDEV_ID_S)
  4849. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4850. do { \
  4851. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4852. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4853. } while (0)
  4854. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4855. #define HTT_SRING_SETUP_RING_ID_S 16
  4856. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4857. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4858. HTT_SRING_SETUP_RING_ID_S)
  4859. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4860. do { \
  4861. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4862. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4863. } while (0)
  4864. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4865. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4866. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4867. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4868. HTT_SRING_SETUP_RING_TYPE_S)
  4869. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4870. do { \
  4871. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4872. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4873. } while (0)
  4874. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4875. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4876. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4877. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4878. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4879. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4880. do { \
  4881. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4882. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4883. } while (0)
  4884. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4885. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4886. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4887. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4888. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4889. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4890. do { \
  4891. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4892. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4893. } while (0)
  4894. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4895. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4896. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4897. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4898. HTT_SRING_SETUP_RING_SIZE_S)
  4899. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4900. do { \
  4901. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4902. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4903. } while (0)
  4904. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4905. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4906. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4907. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4908. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4909. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4910. do { \
  4911. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4912. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4913. } while (0)
  4914. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4915. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4916. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4917. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4918. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4919. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4920. do { \
  4921. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4922. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4923. } while (0)
  4924. /* This control bit is applicable to only Producer, which updates Ring ID field
  4925. * of each descriptor before pushing into the ring.
  4926. * 0: updates ring_id(default)
  4927. * 1: ring_id updating disabled */
  4928. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4929. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4930. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4931. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4932. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4933. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4934. do { \
  4935. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4936. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4937. } while (0)
  4938. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4939. * of each descriptor before pushing into the ring.
  4940. * 0: updates Loopcnt(default)
  4941. * 1: Loopcnt updating disabled */
  4942. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4943. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4944. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4945. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4946. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4947. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4948. do { \
  4949. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4950. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4951. } while (0)
  4952. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4953. * into security_id port of GXI/AXI. */
  4954. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4955. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4956. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4957. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4958. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4959. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4960. do { \
  4961. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4962. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4963. } while (0)
  4964. /* During MSI write operation, SRNG drives value of this register bit into
  4965. * swap bit of GXI/AXI. */
  4966. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4967. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4968. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4969. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4970. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4971. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4972. do { \
  4973. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4974. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4975. } while (0)
  4976. /* During Pointer write operation, SRNG drives value of this register bit into
  4977. * swap bit of GXI/AXI. */
  4978. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4979. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4980. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4981. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4982. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4983. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4984. do { \
  4985. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4986. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4987. } while (0)
  4988. /* During any data or TLV write operation, SRNG drives value of this register
  4989. * bit into swap bit of GXI/AXI. */
  4990. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4991. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4992. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4993. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4994. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4995. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4996. do { \
  4997. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4998. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4999. } while (0)
  5000. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  5001. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  5002. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5003. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5004. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5005. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5006. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5007. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5008. do { \
  5009. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5010. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5011. } while (0)
  5012. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5013. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5014. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5015. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5016. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5017. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5018. do { \
  5019. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5020. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5021. } while (0)
  5022. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5023. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5024. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5025. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5026. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5027. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5028. do { \
  5029. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5030. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5031. } while (0)
  5032. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5033. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5034. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5035. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5036. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5037. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5038. do { \
  5039. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5040. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5041. } while (0)
  5042. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  5043. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  5044. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  5045. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  5046. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  5047. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  5048. do { \
  5049. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  5050. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  5051. } while (0)
  5052. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  5053. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  5054. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  5055. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  5056. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  5057. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5058. do { \
  5059. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5060. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5061. } while (0)
  5062. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5063. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5064. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5065. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5066. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5067. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5068. do { \
  5069. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5070. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5071. } while (0)
  5072. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5073. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5074. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5075. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5076. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5077. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5078. do { \
  5079. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5080. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5081. } while (0)
  5082. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5083. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5084. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5085. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5086. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5087. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5088. do { \
  5089. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5090. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5091. } while (0)
  5092. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5093. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5094. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5095. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5096. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5097. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5098. do { \
  5099. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5100. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5101. } while (0)
  5102. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5103. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5104. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5105. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5106. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5107. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5108. do { \
  5109. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5110. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5111. } while (0)
  5112. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5113. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5114. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5115. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5116. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5117. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5118. do { \
  5119. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5120. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5121. } while (0)
  5122. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5123. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5124. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5125. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5126. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5127. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5128. do { \
  5129. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5130. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5131. } while (0)
  5132. /**
  5133. * @brief host -> target RX ring selection config message
  5134. *
  5135. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5136. *
  5137. * @details
  5138. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5139. * configure RXDMA rings.
  5140. * The configuration is per ring based and includes both packet subtypes
  5141. * and PPDU/MPDU TLVs.
  5142. *
  5143. * The message would appear as follows:
  5144. *
  5145. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5146. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5147. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5148. * |-----------------------+-----+-----+--------------------------------|
  5149. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5150. * |--------------------------------------------------------------------|
  5151. * | packet_type_enable_flags_0 |
  5152. * |--------------------------------------------------------------------|
  5153. * | packet_type_enable_flags_1 |
  5154. * |--------------------------------------------------------------------|
  5155. * | packet_type_enable_flags_2 |
  5156. * |--------------------------------------------------------------------|
  5157. * | packet_type_enable_flags_3 |
  5158. * |--------------------------------------------------------------------|
  5159. * | tlv_filter_in_flags |
  5160. * |-----------------------------------+--------------------------------|
  5161. * | rx_header_offset | rx_packet_offset |
  5162. * |-----------------------------------+--------------------------------|
  5163. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5164. * |-----------------------------------+--------------------------------|
  5165. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5166. * |-----------------------------------+--------------------------------|
  5167. * | rsvd3 | rx_attention_offset |
  5168. * |--------------------------------------------------------------------|
  5169. * | rsvd4 | mo| fp| rx_drop_threshold |
  5170. * | |ndp|ndp| |
  5171. * |--------------------------------------------------------------------|
  5172. * Where:
  5173. * PS = pkt_swap
  5174. * SS = status_swap
  5175. * OV = rx_offsets_valid
  5176. * DT = drop_thresh_valid
  5177. * CLM = config_length_mgmt
  5178. * CLC = config_length_ctrl
  5179. * CLD = config_length_data
  5180. * RXHDL = rx_hdr_len
  5181. * RX = rxpcu_filter_enable_flag
  5182. * The message is interpreted as follows:
  5183. * dword0 - b'0:7 - msg_type: This will be set to
  5184. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5185. * b'8:15 - pdev_id:
  5186. * 0 (for rings at SOC/UMAC level),
  5187. * 1/2/3 mac id (for rings at LMAC level)
  5188. * b'16:23 - ring_id : Identify the ring to configure.
  5189. * More details can be got from enum htt_srng_ring_id
  5190. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5191. * BUF_RING_CFG_0 defs within HW .h files,
  5192. * e.g. wmac_top_reg_seq_hwioreg.h
  5193. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5194. * BUF_RING_CFG_0 defs within HW .h files,
  5195. * e.g. wmac_top_reg_seq_hwioreg.h
  5196. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5197. * configuration fields are valid
  5198. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5199. * rx_drop_threshold field is valid
  5200. * b'28 - rx_mon_global_en: Enable/Disable global register
  5201. 8 configuration in Rx monitor module.
  5202. * b'29:31 - rsvd1: reserved for future use
  5203. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5204. * in byte units.
  5205. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5206. * b'16:18 - config_length_mgmt (MGMT):
  5207. * Represents the length of mpdu bytes for mgmt pkt.
  5208. * valid values:
  5209. * 001 - 64bytes
  5210. * 010 - 128bytes
  5211. * 100 - 256bytes
  5212. * 111 - Full mpdu bytes
  5213. * b'19:21 - config_length_ctrl (CTRL):
  5214. * Represents the length of mpdu bytes for ctrl pkt.
  5215. * valid values:
  5216. * 001 - 64bytes
  5217. * 010 - 128bytes
  5218. * 100 - 256bytes
  5219. * 111 - Full mpdu bytes
  5220. * b'22:24 - config_length_data (DATA):
  5221. * Represents the length of mpdu bytes for data pkt.
  5222. * valid values:
  5223. * 001 - 64bytes
  5224. * 010 - 128bytes
  5225. * 100 - 256bytes
  5226. * 111 - Full mpdu bytes
  5227. * b'25:26 - rx_hdr_len:
  5228. * Specifies the number of bytes of recvd packet to copy
  5229. * into the rx_hdr tlv.
  5230. * supported values for now by host:
  5231. * 01 - 64bytes
  5232. * 10 - 128bytes
  5233. * 11 - 256bytes
  5234. * default - 128 bytes
  5235. * b'27 - rxpcu_filter_enable_flag
  5236. * For Scan Radio Host CPU utilization is very high.
  5237. * In order to reduce CPU utilization we need to filter out
  5238. * certain configured MAC frames.
  5239. * To filter out configured MAC address frames, RxPCU should
  5240. * be zero which means allow all frames for MD at RxOLE
  5241. * host wil fiter out frames.
  5242. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5243. * b'28:31 - rsvd2: Reserved for future use
  5244. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5245. * Enable MGMT packet from 0b0000 to 0b1001
  5246. * bits from low to high: FP, MD, MO - 3 bits
  5247. * FP: Filter_Pass
  5248. * MD: Monitor_Direct
  5249. * MO: Monitor_Other
  5250. * 10 mgmt subtypes * 3 bits -> 30 bits
  5251. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5252. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5253. * Enable MGMT packet from 0b1010 to 0b1111
  5254. * bits from low to high: FP, MD, MO - 3 bits
  5255. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5256. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5257. * Enable CTRL packet from 0b0000 to 0b1001
  5258. * bits from low to high: FP, MD, MO - 3 bits
  5259. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5260. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5261. * Enable CTRL packet from 0b1010 to 0b1111,
  5262. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5263. * bits from low to high: FP, MD, MO - 3 bits
  5264. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5265. * dword6 - b'0:31 - tlv_filter_in_flags:
  5266. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5267. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5268. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5269. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5270. * A value of 0 will be considered as ignore this config.
  5271. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5272. * e.g. wmac_top_reg_seq_hwioreg.h
  5273. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5274. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5275. * A value of 0 will be considered as ignore this config.
  5276. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5277. * e.g. wmac_top_reg_seq_hwioreg.h
  5278. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5279. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5280. * A value of 0 will be considered as ignore this config.
  5281. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5282. * e.g. wmac_top_reg_seq_hwioreg.h
  5283. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5284. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5285. * A value of 0 will be considered as ignore this config.
  5286. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5287. * e.g. wmac_top_reg_seq_hwioreg.h
  5288. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5289. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5290. * A value of 0 will be considered as ignore this config.
  5291. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5292. * e.g. wmac_top_reg_seq_hwioreg.h
  5293. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5294. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5295. * A value of 0 will be considered as ignore this config.
  5296. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5297. * e.g. wmac_top_reg_seq_hwioreg.h
  5298. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5299. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5300. * A value of 0 will be considered as ignore this config.
  5301. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5302. * e.g. wmac_top_reg_seq_hwioreg.h
  5303. * - b'16:31 - rsvd3 for future use
  5304. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5305. * to source rings. Consumer drops packets if the available
  5306. * words in the ring falls below the configured threshold
  5307. * value.
  5308. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5309. * by host. 1 -> subscribed
  5310. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5311. * by host. 1 -> subscribed
  5312. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5313. * subscribed by host. 1 -> subscribed
  5314. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5315. * selection for the FP PHY ERR status tlv.
  5316. * 0 - wbm2rxdma_buf_source_ring
  5317. * 1 - fw2rxdma_buf_source_ring
  5318. * 2 - sw2rxdma_buf_source_ring
  5319. * 3 - no_buffer_ring
  5320. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5321. * selection for the FP PHY ERR status tlv.
  5322. * 0 - rxdma_release_ring
  5323. * 1 - rxdma2fw_ring
  5324. * 2 - rxdma2sw_ring
  5325. * 3 - rxdma2reo_ring
  5326. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5327. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5328. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5329. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5330. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5331. * 0: MSDU level logging
  5332. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5333. * 0: MSDU level logging
  5334. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5335. * 0: MSDU level logging
  5336. * - b'23 - word_mask_compaction: enable/disable word mask for
  5337. * mpdu/msdu start/end tlvs
  5338. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5339. * manager override
  5340. * - b'25:28 - rbm_override_val: return buffer manager override value
  5341. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5342. * which have to be posted to host from phy.
  5343. * Corresponding to errors defined in
  5344. * phyrx_abort_request_reason enums 0 to 31.
  5345. * Refer to RXPCU register definition header files for the
  5346. * phyrx_abort_request_reason enum definition.
  5347. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5348. * errors which have to be posted to host from phy.
  5349. * Corresponding to errors defined in
  5350. * phyrx_abort_request_reason enums 32 to 63.
  5351. * Refer to RXPCU register definition header files for the
  5352. * phyrx_abort_request_reason enum definition.
  5353. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5354. * applicable if word mask enabled
  5355. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5356. * applicable if word mask enabled
  5357. * - b'19:31 - rsvd7
  5358. * dword15- b'0:16 - rx_msdu_end_word_mask
  5359. * - b'17:31 - rsvd5
  5360. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5361. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5362. * buffer
  5363. * 1: RX_PKT TLV logging at specified offset for the
  5364. * subsequent buffer
  5365. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5366. */
  5367. PREPACK struct htt_rx_ring_selection_cfg_t {
  5368. A_UINT32 msg_type: 8,
  5369. pdev_id: 8,
  5370. ring_id: 8,
  5371. status_swap: 1,
  5372. pkt_swap: 1,
  5373. rx_offsets_valid: 1,
  5374. drop_thresh_valid: 1,
  5375. rx_mon_global_en: 1,
  5376. rsvd1: 3;
  5377. A_UINT32 ring_buffer_size: 16,
  5378. config_length_mgmt:3,
  5379. config_length_ctrl:3,
  5380. config_length_data:3,
  5381. rx_hdr_len: 2,
  5382. rxpcu_filter_enable_flag:1,
  5383. rsvd2: 4;
  5384. A_UINT32 packet_type_enable_flags_0;
  5385. A_UINT32 packet_type_enable_flags_1;
  5386. A_UINT32 packet_type_enable_flags_2;
  5387. A_UINT32 packet_type_enable_flags_3;
  5388. A_UINT32 tlv_filter_in_flags;
  5389. A_UINT32 rx_packet_offset: 16,
  5390. rx_header_offset: 16;
  5391. A_UINT32 rx_mpdu_end_offset: 16,
  5392. rx_mpdu_start_offset: 16;
  5393. A_UINT32 rx_msdu_end_offset: 16,
  5394. rx_msdu_start_offset: 16;
  5395. A_UINT32 rx_attn_offset: 16,
  5396. rsvd3: 16;
  5397. A_UINT32 rx_drop_threshold: 10,
  5398. fp_ndp: 1,
  5399. mo_ndp: 1,
  5400. fp_phy_err: 1,
  5401. fp_phy_err_buf_src: 2,
  5402. fp_phy_err_buf_dest: 2,
  5403. pkt_type_enable_msdu_or_mpdu_logging:3,
  5404. dma_mpdu_mgmt: 1,
  5405. dma_mpdu_ctrl: 1,
  5406. dma_mpdu_data: 1,
  5407. word_mask_compaction_enable:1,
  5408. rbm_override_enable: 1,
  5409. rbm_override_val: 4,
  5410. rsvd4: 3;
  5411. A_UINT32 phy_err_mask;
  5412. A_UINT32 phy_err_mask_cont;
  5413. A_UINT32 rx_mpdu_start_word_mask:16,
  5414. rx_mpdu_end_word_mask: 3,
  5415. rsvd7: 13;
  5416. A_UINT32 rx_msdu_end_word_mask: 17,
  5417. rsvd5: 15;
  5418. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5419. rx_pkt_tlv_offset: 15,
  5420. rsvd6: 16;
  5421. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5422. rx_mpdu_end_word_mask_v2: 8,
  5423. rsvd8: 4;
  5424. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5425. rsvd9: 12;
  5426. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5427. rsvd10: 12;
  5428. A_UINT32 packet_type_enable_fpmo_flags0;
  5429. A_UINT32 packet_type_enable_fpmo_flags1;
  5430. } POSTPACK;
  5431. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5432. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5433. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5434. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5435. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5436. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5437. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5438. do { \
  5439. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5440. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5441. } while (0)
  5442. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5443. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5444. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5445. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5446. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5447. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5448. do { \
  5449. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5450. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5451. } while (0)
  5452. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5453. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5454. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5455. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5456. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5457. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5458. do { \
  5459. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5460. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5461. } while (0)
  5462. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5463. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5464. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5465. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5466. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5467. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5468. do { \
  5469. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5470. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5471. } while (0)
  5472. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5473. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5474. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5475. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5476. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5477. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5478. do { \
  5479. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5480. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5481. } while (0)
  5482. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5483. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5484. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5485. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5486. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5487. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5488. do { \
  5489. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5490. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5491. } while (0)
  5492. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5493. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5494. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5495. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5496. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5497. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5498. do { \
  5499. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5500. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5501. } while (0)
  5502. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5503. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5504. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5505. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5506. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5507. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5508. do { \
  5509. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5510. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5511. } while (0)
  5512. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5513. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5514. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5515. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5516. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5517. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5518. do { \
  5519. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5520. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5521. } while (0)
  5522. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5523. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5524. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5525. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5526. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5527. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5528. do { \
  5529. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5530. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5531. } while (0)
  5532. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5533. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5534. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5535. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5536. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5537. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5538. do { \
  5539. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5540. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5541. } while (0)
  5542. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5543. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5544. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5545. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5546. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5547. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5548. do { \
  5549. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5550. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5551. } while(0)
  5552. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5553. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5554. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5555. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5556. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5557. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5558. do { \
  5559. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5560. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5561. } while(0)
  5562. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5563. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5564. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5565. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5566. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5567. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5568. do { \
  5569. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5570. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5571. } while (0)
  5572. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5573. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5574. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5575. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5576. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5577. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5578. do { \
  5579. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5580. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5581. } while (0)
  5582. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5583. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5584. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5585. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5586. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5587. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5588. do { \
  5589. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5590. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5591. } while (0)
  5592. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5593. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5594. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5595. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5596. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5597. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5598. do { \
  5599. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5600. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5601. } while (0)
  5602. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5603. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5604. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5605. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5606. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5607. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5608. do { \
  5609. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5610. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5611. } while (0)
  5612. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5613. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5614. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5615. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5616. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5617. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5618. do { \
  5619. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5620. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5621. } while (0)
  5622. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5623. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5624. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5625. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5626. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5627. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5628. do { \
  5629. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5630. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5631. } while (0)
  5632. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5633. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5634. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5635. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5636. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5637. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5638. do { \
  5639. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5640. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5641. } while (0)
  5642. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5643. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5644. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5645. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5646. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5647. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5648. do { \
  5649. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5650. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5651. } while (0)
  5652. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5653. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5654. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5655. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5656. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5657. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5658. do { \
  5659. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5660. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5661. } while (0)
  5662. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5663. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5664. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5665. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5666. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5667. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5668. do { \
  5669. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5670. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5671. } while (0)
  5672. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5673. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5674. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5675. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5676. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5677. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5678. do { \
  5679. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5680. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5681. } while (0)
  5682. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5683. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5684. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5685. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5686. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5687. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5688. do { \
  5689. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5690. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5691. } while (0)
  5692. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5693. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5694. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5695. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5696. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5697. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5698. do { \
  5699. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5700. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5701. } while (0)
  5702. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5703. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5704. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5705. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5706. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5707. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5708. do { \
  5709. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5710. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5711. } while (0)
  5712. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5713. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5714. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5715. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5716. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5717. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5718. do { \
  5719. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5720. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5721. } while (0)
  5722. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5723. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5724. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5725. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5726. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5727. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5728. do { \
  5729. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5730. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5731. } while (0)
  5732. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5733. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5734. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5735. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5736. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5737. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5738. do { \
  5739. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5740. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5741. } while (0)
  5742. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5743. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5744. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5745. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5746. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5747. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5748. do { \
  5749. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5750. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5751. } while (0)
  5752. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5753. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5754. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5755. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5756. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5757. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5758. do { \
  5759. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5760. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5761. } while (0)
  5762. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5763. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5764. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5765. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5766. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5767. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5768. do { \
  5769. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5770. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5771. } while (0)
  5772. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5773. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5774. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5775. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5776. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5777. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5778. do { \
  5779. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5780. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5781. } while (0)
  5782. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5783. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5784. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5785. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5786. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5787. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5788. do { \
  5789. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5790. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5791. } while (0)
  5792. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5793. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5794. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5795. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5796. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5797. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5798. do { \
  5799. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5800. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5801. } while (0)
  5802. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5803. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5804. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5805. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5806. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5807. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5808. do { \
  5809. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5810. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5811. } while (0)
  5812. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5813. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5814. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5815. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5816. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5817. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5818. do { \
  5819. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5820. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5821. } while (0)
  5822. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5823. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5824. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5825. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5826. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5827. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5828. do { \
  5829. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5830. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5831. } while (0)
  5832. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5833. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5834. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5835. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5836. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5837. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5838. do { \
  5839. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5840. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5841. } while (0)
  5842. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5843. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5844. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5845. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5846. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5847. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5848. do { \
  5849. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5850. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5851. } while (0)
  5852. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5853. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5854. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5855. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5856. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5857. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5858. do { \
  5859. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5860. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5861. } while (0)
  5862. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5863. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5864. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5865. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5866. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5867. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5868. do { \
  5869. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5870. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5871. } while (0)
  5872. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5873. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5874. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5875. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5876. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5877. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5878. do { \
  5879. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5880. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5881. } while (0)
  5882. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5883. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5884. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5885. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5886. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5887. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5888. do { \
  5889. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5890. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5891. } while (0)
  5892. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5893. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5894. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5895. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5896. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5897. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5898. do { \
  5899. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5900. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5901. } while (0)
  5902. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5903. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5904. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5905. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5906. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5907. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5908. do { \
  5909. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5910. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5911. } while (0)
  5912. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5913. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5914. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5915. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5916. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5917. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5918. do { \
  5919. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5920. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5921. } while (0)
  5922. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5923. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5924. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5925. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5926. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5927. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5928. do { \
  5929. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5930. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5931. } while (0)
  5932. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5933. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5934. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5935. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5936. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5937. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5938. do { \
  5939. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5940. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5941. } while (0)
  5942. /*
  5943. * Subtype based MGMT frames enable bits.
  5944. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5945. */
  5946. /* association request */
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5953. /* association response */
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5960. /* Reassociation request */
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5967. /* Reassociation response */
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5974. /* Probe request */
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5981. /* Probe response */
  5982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5988. /* Timing Advertisement */
  5989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5995. /* Reserved */
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  6000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  6001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  6002. /* Beacon */
  6003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  6005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  6009. /* ATIM */
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  6012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  6016. /* Disassociation */
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  6019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  6023. /* Authentication */
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  6026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  6029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  6030. /* Deauthentication */
  6031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  6032. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  6033. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  6034. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  6036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  6037. /* Action */
  6038. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  6039. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  6040. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  6041. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  6043. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  6044. /* Action No Ack */
  6045. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  6046. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  6047. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  6048. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  6050. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  6051. /* Reserved */
  6052. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  6053. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  6054. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  6055. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  6057. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6058. /*
  6059. * Subtype based CTRL frames enable bits.
  6060. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6061. */
  6062. /* Reserved */
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6065. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6068. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6069. /* Reserved */
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6072. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6075. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6076. /* Reserved */
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6079. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6082. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6083. /* Reserved */
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6086. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6089. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6090. /* Reserved */
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6093. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6096. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6097. /* Reserved */
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6100. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6103. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6104. /* Reserved */
  6105. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6106. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6107. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6108. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6110. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6111. /* Control Wrapper */
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6114. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6115. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6116. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6117. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6118. /* Block Ack Request */
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6121. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6125. /* Block Ack*/
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6128. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6132. /* PS-POLL */
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6135. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6138. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6139. /* RTS */
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6142. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6146. /* CTS */
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6149. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6153. /* ACK */
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6156. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6160. /* CF-END */
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6163. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6167. /* CF-END + CF-ACK */
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6170. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6171. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6174. /* Multicast data */
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6177. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6181. /* Unicast data */
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6184. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6188. /* NULL data */
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6194. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6195. /* FPMO mode flags */
  6196. /* MGMT */
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6198. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6199. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6202. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6204. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6205. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6206. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6209. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6212. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6213. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6216. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6217. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6218. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6219. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6220. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6221. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6222. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6223. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6224. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6225. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6226. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6227. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6228. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6229. /* CTRL */
  6230. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6231. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6232. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6233. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6234. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6235. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6236. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6237. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6238. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6239. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6240. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6241. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6242. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6243. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6244. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6245. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6246. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6247. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6248. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6249. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6250. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6251. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6252. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6253. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6254. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6255. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6256. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6257. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6258. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6259. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6260. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6261. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6262. /* DATA */
  6263. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6264. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6265. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6266. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6267. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6268. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6269. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6270. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6271. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6272. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6273. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6274. do { \
  6275. HTT_CHECK_SET_VAL(httsym, value); \
  6276. (word) |= (value) << httsym##_S; \
  6277. } while (0)
  6278. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6279. (((word) & httsym##_M) >> httsym##_S)
  6280. #define htt_rx_ring_pkt_enable_subtype_set( \
  6281. word, flag, mode, type, subtype, val) \
  6282. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6283. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6284. #define htt_rx_ring_pkt_enable_subtype_get( \
  6285. word, flag, mode, type, subtype) \
  6286. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6287. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6288. /* Definition to filter in TLVs */
  6289. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6290. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6291. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6292. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6293. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6294. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6295. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6296. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6297. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6298. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6299. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6300. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6301. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6302. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6303. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6304. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6305. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6306. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6307. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6308. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6309. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6310. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6311. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6312. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6313. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6314. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6315. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6316. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6317. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6318. do { \
  6319. HTT_CHECK_SET_VAL(httsym, enable); \
  6320. (word) |= (enable) << httsym##_S; \
  6321. } while (0)
  6322. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6323. (((word) & httsym##_M) >> httsym##_S)
  6324. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6325. HTT_RX_RING_TLV_ENABLE_SET( \
  6326. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6327. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6328. HTT_RX_RING_TLV_ENABLE_GET( \
  6329. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6330. /**
  6331. * @brief host -> target TX monitor config message
  6332. *
  6333. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6334. *
  6335. * @details
  6336. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6337. * configure RXDMA rings.
  6338. * The configuration is per ring based and includes both packet types
  6339. * and PPDU/MPDU TLVs.
  6340. *
  6341. * The message would appear as follows:
  6342. *
  6343. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6344. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6345. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6346. * |-----------+--------+--------+-----+------------------------------------|
  6347. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6348. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6349. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6350. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6351. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6352. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6353. * |------------------------------------------------------------------------|
  6354. * | tlv_filter_mask_in0 |
  6355. * |------------------------------------------------------------------------|
  6356. * | tlv_filter_mask_in1 |
  6357. * |------------------------------------------------------------------------|
  6358. * | tlv_filter_mask_in2 |
  6359. * |------------------------------------------------------------------------|
  6360. * | tlv_filter_mask_in3 |
  6361. * |-----------------+-----------------+---------------------+--------------|
  6362. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6363. * |------------------------------------------------------------------------|
  6364. * | pcu_ppdu_setup_word_mask |
  6365. * |--------------------+--+--+--+-----+---------------------+--------------|
  6366. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6367. * |------------------------------------------------------------------------|
  6368. *
  6369. * Where:
  6370. * PS = pkt_swap
  6371. * SS = status_swap
  6372. * The message is interpreted as follows:
  6373. * dword0 - b'0:7 - msg_type: This will be set to
  6374. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6375. * b'8:15 - pdev_id:
  6376. * 0 (for rings at SOC level),
  6377. * 1/2/3 mac id (for rings at LMAC level)
  6378. * b'16:23 - ring_id : Identify the ring to configure.
  6379. * More details can be got from enum htt_srng_ring_id
  6380. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6381. * BUF_RING_CFG_0 defs within HW .h files,
  6382. * e.g. wmac_top_reg_seq_hwioreg.h
  6383. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6384. * BUF_RING_CFG_0 defs within HW .h files,
  6385. * e.g. wmac_top_reg_seq_hwioreg.h
  6386. * b'26 - tx_mon_global_en: Enable/Disable global register
  6387. * configuration in Tx monitor module.
  6388. * b'27:31 - rsvd1: reserved for future use
  6389. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6390. * in byte units.
  6391. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6392. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6393. * 64, 128, 256.
  6394. * If all 3 bits are set config length is > 256.
  6395. * if val is '0', then ignore this field.
  6396. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6397. * 64, 128, 256.
  6398. * If all 3 bits are set config length is > 256.
  6399. * if val is '0', then ignore this field.
  6400. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6401. * 64, 128, 256.
  6402. * If all 3 bits are set config length is > 256.
  6403. * If val is '0', then ignore this field.
  6404. * - b'25:31 - rsvd2: Reserved for future use
  6405. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6406. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6407. * If packet_type_enable_flags is '1' for MGMT type,
  6408. * monitor will ignore this bit and allow this TLV.
  6409. * If packet_type_enable_flags is '0' for MGMT type,
  6410. * monitor will use this bit to enable/disable logging
  6411. * of this TLV.
  6412. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6413. * If packet_type_enable_flags is '1' for CTRL type,
  6414. * monitor will ignore this bit and allow this TLV.
  6415. * If packet_type_enable_flags is '0' for CTRL type,
  6416. * monitor will use this bit to enable/disable logging
  6417. * of this TLV.
  6418. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6419. * If packet_type_enable_flags is '1' for DATA type,
  6420. * monitor will ignore this bit and allow this TLV.
  6421. * If packet_type_enable_flags is '0' for DATA type,
  6422. * monitor will use this bit to enable/disable logging
  6423. * of this TLV.
  6424. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6425. * If packet_type_enable_flags is '1' for MGMT type,
  6426. * monitor will ignore this bit and allow this TLV.
  6427. * If packet_type_enable_flags is '0' for MGMT type,
  6428. * monitor will use this bit to enable/disable logging
  6429. * of this TLV.
  6430. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6431. * If packet_type_enable_flags is '1' for CTRL type,
  6432. * monitor will ignore this bit and allow this TLV.
  6433. * If packet_type_enable_flags is '0' for CTRL type,
  6434. * monitor will use this bit to enable/disable logging
  6435. * of this TLV.
  6436. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6437. * If packet_type_enable_flags is '1' for DATA type,
  6438. * monitor will ignore this bit and allow this TLV.
  6439. * If packet_type_enable_flags is '0' for DATA type,
  6440. * monitor will use this bit to enable/disable logging
  6441. * of this TLV.
  6442. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6443. * If packet_type_enable_flags is '1' for MGMT type,
  6444. * monitor will ignore this bit and allow this TLV.
  6445. * If packet_type_enable_flags is '0' for MGMT type,
  6446. * monitor will use this bit to enable/disable logging
  6447. * of this TLV.
  6448. * If filter_in_TX_MPDU_START = 1 it is recommended
  6449. * to set this bit.
  6450. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6451. * If packet_type_enable_flags is '1' for CTRL type,
  6452. * monitor will ignore this bit and allow this TLV.
  6453. * If packet_type_enable_flags is '0' for CTRL type,
  6454. * monitor will use this bit to enable/disable logging
  6455. * of this TLV.
  6456. * If filter_in_TX_MPDU_START = 1 it is recommended
  6457. * to set this bit.
  6458. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6459. * If packet_type_enable_flags is '1' for DATA type,
  6460. * monitor will ignore this bit and allow this TLV.
  6461. * If packet_type_enable_flags is '0' for DATA type,
  6462. * monitor will use this bit to enable/disable logging
  6463. * of this TLV.
  6464. * If filter_in_TX_MPDU_START = 1 it is recommended
  6465. * to set this bit.
  6466. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6467. * If packet_type_enable_flags is '1' for MGMT type,
  6468. * monitor will ignore this bit and allow this TLV.
  6469. * If packet_type_enable_flags is '0' for MGMT type,
  6470. * monitor will use this bit to enable/disable logging
  6471. * of this TLV.
  6472. * If filter_in_TX_MSDU_START = 1 it is recommended
  6473. * to set this bit.
  6474. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6475. * If packet_type_enable_flags is '1' for CTRL type,
  6476. * monitor will ignore this bit and allow this TLV.
  6477. * If packet_type_enable_flags is '0' for CTRL type,
  6478. * monitor will use this bit to enable/disable logging
  6479. * of this TLV.
  6480. * If filter_in_TX_MSDU_START = 1 it is recommended
  6481. * to set this bit.
  6482. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6483. * If packet_type_enable_flags is '1' for DATA type,
  6484. * monitor will ignore this bit and allow this TLV.
  6485. * If packet_type_enable_flags is '0' for DATA type,
  6486. * monitor will use this bit to enable/disable logging
  6487. * of this TLV.
  6488. * If filter_in_TX_MSDU_START = 1 it is recommended
  6489. * to set this bit.
  6490. * b'15:31 - rsvd3: Reserved for future use
  6491. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6492. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6493. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6494. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6495. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6496. * - b'8:15 - tx_peer_entry_word_mask:
  6497. * - b'16:23 - tx_queue_ext_word_mask:
  6498. * - b'24:31 - tx_msdu_start_word_mask:
  6499. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6500. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6501. * - b'8:15 - rxpcu_user_setup_word_mask:
  6502. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6503. * MGMT, CTRL, DATA
  6504. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6505. * 0 -> MSDU level logging is enabled
  6506. * (valid only if bit is set in
  6507. * pkt_type_enable_msdu_or_mpdu_logging)
  6508. * 1 -> MPDU level logging is enabled
  6509. * (valid only if bit is set in
  6510. * pkt_type_enable_msdu_or_mpdu_logging)
  6511. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6512. * 0 -> MSDU level logging is enabled
  6513. * (valid only if bit is set in
  6514. * pkt_type_enable_msdu_or_mpdu_logging)
  6515. * 1 -> MPDU level logging is enabled
  6516. * (valid only if bit is set in
  6517. * pkt_type_enable_msdu_or_mpdu_logging)
  6518. * - b'21 - dma_mpdu_data(D) : For DATA
  6519. * 0 -> MSDU level logging is enabled
  6520. * (valid only if bit is set in
  6521. * pkt_type_enable_msdu_or_mpdu_logging)
  6522. * 1 -> MPDU level logging is enabled
  6523. * (valid only if bit is set in
  6524. * pkt_type_enable_msdu_or_mpdu_logging)
  6525. * - b'22:31 - rsvd4 for future use
  6526. */
  6527. PREPACK struct htt_tx_monitor_cfg_t {
  6528. A_UINT32 msg_type: 8,
  6529. pdev_id: 8,
  6530. ring_id: 8,
  6531. status_swap: 1,
  6532. pkt_swap: 1,
  6533. tx_mon_global_en: 1,
  6534. rsvd1: 5;
  6535. A_UINT32 ring_buffer_size: 16,
  6536. config_length_mgmt: 3,
  6537. config_length_ctrl: 3,
  6538. config_length_data: 3,
  6539. rsvd2: 7;
  6540. A_UINT32 pkt_type_enable_flags: 3,
  6541. filter_in_tx_mpdu_start_mgmt: 1,
  6542. filter_in_tx_mpdu_start_ctrl: 1,
  6543. filter_in_tx_mpdu_start_data: 1,
  6544. filter_in_tx_msdu_start_mgmt: 1,
  6545. filter_in_tx_msdu_start_ctrl: 1,
  6546. filter_in_tx_msdu_start_data: 1,
  6547. filter_in_tx_mpdu_end_mgmt: 1,
  6548. filter_in_tx_mpdu_end_ctrl: 1,
  6549. filter_in_tx_mpdu_end_data: 1,
  6550. filter_in_tx_msdu_end_mgmt: 1,
  6551. filter_in_tx_msdu_end_ctrl: 1,
  6552. filter_in_tx_msdu_end_data: 1,
  6553. word_mask_compaction_enable: 1,
  6554. rsvd3: 16;
  6555. A_UINT32 tlv_filter_mask_in0;
  6556. A_UINT32 tlv_filter_mask_in1;
  6557. A_UINT32 tlv_filter_mask_in2;
  6558. A_UINT32 tlv_filter_mask_in3;
  6559. A_UINT32 tx_fes_setup_word_mask: 8,
  6560. tx_peer_entry_word_mask: 8,
  6561. tx_queue_ext_word_mask: 8,
  6562. tx_msdu_start_word_mask: 8;
  6563. A_UINT32 pcu_ppdu_setup_word_mask;
  6564. A_UINT32 tx_mpdu_start_word_mask: 8,
  6565. rxpcu_user_setup_word_mask: 8,
  6566. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6567. dma_mpdu_mgmt: 1,
  6568. dma_mpdu_ctrl: 1,
  6569. dma_mpdu_data: 1,
  6570. rsvd4: 10;
  6571. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6572. tx_peer_entry_v2_word_mask: 12,
  6573. rsvd5: 8;
  6574. A_UINT32 fes_status_end_word_mask: 16,
  6575. response_end_status_word_mask: 16;
  6576. A_UINT32 fes_status_prot_word_mask: 11,
  6577. rsvd6: 21;
  6578. } POSTPACK;
  6579. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6580. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6581. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6582. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6583. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6584. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6585. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6586. do { \
  6587. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6588. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6589. } while (0)
  6590. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6591. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6592. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6593. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6594. HTT_TX_MONITOR_CFG_RING_ID_S)
  6595. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6596. do { \
  6597. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6598. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6599. } while (0)
  6600. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6601. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6602. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6603. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6604. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6605. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6606. do { \
  6607. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6608. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6609. } while (0)
  6610. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6611. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6612. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6613. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6614. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6615. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6616. do { \
  6617. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6618. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6619. } while (0)
  6620. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6621. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6622. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6623. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6624. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6625. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6626. do { \
  6627. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6628. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6629. } while (0)
  6630. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6631. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6632. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6633. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6634. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6635. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6636. do { \
  6637. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6638. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6639. } while (0)
  6640. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6641. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6642. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6643. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6644. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6645. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6646. do { \
  6647. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6648. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6649. } while (0)
  6650. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6651. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6652. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6653. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6654. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6655. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6656. do { \
  6657. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6658. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6659. } while (0)
  6660. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6661. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6662. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6663. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6664. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6665. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6666. do { \
  6667. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6668. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6669. } while (0)
  6670. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6671. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6672. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6673. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6674. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6675. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6676. do { \
  6677. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6678. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6679. } while (0)
  6680. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6681. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6682. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6683. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6684. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6685. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6686. do { \
  6687. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6688. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6689. } while (0)
  6690. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6691. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6692. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6693. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6694. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6695. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6696. do { \
  6697. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6698. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6699. } while (0)
  6700. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6701. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6702. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6703. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6704. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6705. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6706. do { \
  6707. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6708. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6709. } while (0)
  6710. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6711. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6712. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6713. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6714. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6715. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6716. do { \
  6717. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6718. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6719. } while (0)
  6720. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6721. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6722. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6723. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6724. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6725. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6726. do { \
  6727. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6728. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6729. } while (0)
  6730. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6731. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6732. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6733. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6734. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6735. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6736. do { \
  6737. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6738. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6739. } while (0)
  6740. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6741. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6742. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6743. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6744. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6745. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6746. do { \
  6747. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6748. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6749. } while (0)
  6750. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6751. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6752. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6753. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6754. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6755. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6756. do { \
  6757. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6758. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6759. } while (0)
  6760. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6761. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6762. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6763. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6764. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6765. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6766. do { \
  6767. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6768. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6769. } while (0)
  6770. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6771. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6772. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6773. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6774. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6775. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6776. do { \
  6777. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6778. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6779. } while (0)
  6780. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6781. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6782. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6783. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6784. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6785. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6786. do { \
  6787. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6788. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6789. } while (0)
  6790. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6791. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6792. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6793. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6794. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6795. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6796. do { \
  6797. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6798. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6799. } while (0)
  6800. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6801. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6802. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6803. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6804. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6805. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6806. do { \
  6807. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6808. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6809. } while (0)
  6810. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6811. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6812. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6813. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6814. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6815. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6816. do { \
  6817. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6818. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6819. } while (0)
  6820. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6821. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6822. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6823. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6824. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6825. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6826. do { \
  6827. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6828. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6829. } while (0)
  6830. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6831. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6832. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6833. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6834. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6835. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6836. do { \
  6837. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6838. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6839. } while (0)
  6840. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6841. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6842. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6843. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6844. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6845. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6846. do { \
  6847. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6848. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6849. } while (0)
  6850. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6851. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6852. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6853. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6854. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6855. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6856. do { \
  6857. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6858. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6859. } while (0)
  6860. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6861. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6862. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6863. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6864. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6865. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6866. do { \
  6867. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6868. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6869. } while (0)
  6870. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6871. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6872. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6873. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6874. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6875. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6876. do { \
  6877. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6878. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6879. } while (0)
  6880. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6881. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6882. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6883. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6884. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6885. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6886. do { \
  6887. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6888. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6889. } while (0)
  6890. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6891. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6892. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6893. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6894. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6895. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6896. do { \
  6897. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6898. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6899. } while (0)
  6900. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6901. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6902. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6903. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6904. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6905. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6906. do { \
  6907. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6908. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6909. } while (0)
  6910. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6911. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6912. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6913. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6914. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6915. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6916. do { \
  6917. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6918. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6919. } while (0)
  6920. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6921. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6922. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6923. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6924. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6925. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6926. do { \
  6927. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6928. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6929. } while (0)
  6930. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6931. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6932. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6933. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6934. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6935. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6936. do { \
  6937. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6938. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6939. } while (0)
  6940. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6941. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6942. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6943. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6944. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6945. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6946. do { \
  6947. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6948. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6949. } while (0)
  6950. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6951. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6952. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6953. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6954. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  6955. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  6956. do { \
  6957. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  6958. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  6959. } while (0)
  6960. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  6961. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  6962. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  6963. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  6964. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  6965. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  6966. do { \
  6967. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  6968. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  6969. } while (0)
  6970. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  6971. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  6972. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  6973. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  6974. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  6975. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  6976. do { \
  6977. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  6978. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  6979. } while (0)
  6980. /*
  6981. * pkt_type_enable_flags
  6982. */
  6983. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6984. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6985. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6986. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6987. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6988. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6989. /*
  6990. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6991. */
  6992. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6993. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6994. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6995. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6996. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6997. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6998. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6999. do { \
  7000. HTT_CHECK_SET_VAL(httsym, value); \
  7001. (word) |= (value) << httsym##_S; \
  7002. } while (0)
  7003. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  7004. (((word) & httsym##_M) >> httsym##_S)
  7005. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  7006. * type -> MGMT, CTRL, DATA*/
  7007. #define htt_tx_ring_pkt_type_set( \
  7008. word, mode, type, val) \
  7009. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  7010. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  7011. #define htt_tx_ring_pkt_type_get( \
  7012. word, mode, type) \
  7013. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  7014. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  7015. /* Definition to filter in TLVs */
  7016. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  7017. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  7018. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  7019. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  7020. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  7021. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  7022. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  7023. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  7024. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  7025. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  7026. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  7027. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  7028. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  7029. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  7030. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  7031. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  7032. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  7033. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  7034. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  7035. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  7036. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  7037. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  7038. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  7039. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  7040. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  7041. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  7042. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  7043. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  7044. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  7045. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  7046. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  7047. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  7048. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  7049. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  7050. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  7051. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  7052. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  7053. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  7054. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  7055. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  7056. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  7057. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7058. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7059. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7060. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7077. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7078. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7079. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7080. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7081. do { \
  7082. HTT_CHECK_SET_VAL(httsym, enable); \
  7083. (word) |= (enable) << httsym##_S; \
  7084. } while (0)
  7085. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7086. (((word) & httsym##_M) >> httsym##_S)
  7087. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7088. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7089. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7090. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7091. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7092. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7099. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7100. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7101. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7102. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7103. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7104. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7105. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7106. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7107. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7108. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7109. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7110. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7111. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7125. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7126. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7127. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7128. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7129. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7130. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7131. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7132. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7133. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7134. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7135. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7136. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7137. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7154. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7155. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7156. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7157. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7158. do { \
  7159. HTT_CHECK_SET_VAL(httsym, enable); \
  7160. (word) |= (enable) << httsym##_S; \
  7161. } while (0)
  7162. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7163. (((word) & httsym##_M) >> httsym##_S)
  7164. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7165. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7166. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7167. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7168. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7169. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7202. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7203. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7204. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7205. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7206. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7207. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7208. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7209. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7210. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7211. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7212. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7213. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7214. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7215. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7216. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7217. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7218. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7219. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7220. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7221. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7222. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7223. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7224. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7225. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7226. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7227. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7228. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7229. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7230. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7231. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7232. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7233. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7234. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7235. do { \
  7236. HTT_CHECK_SET_VAL(httsym, enable); \
  7237. (word) |= (enable) << httsym##_S; \
  7238. } while (0)
  7239. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7240. (((word) & httsym##_M) >> httsym##_S)
  7241. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7242. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7243. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7244. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7245. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7246. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7247. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7248. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7249. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7250. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7251. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7252. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7253. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7254. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7255. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7256. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7257. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7258. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7259. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7260. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7261. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7262. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7263. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7264. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7265. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7266. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7267. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7268. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7269. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7270. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7271. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7272. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7273. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7274. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7275. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7276. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7277. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7278. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7279. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7280. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7281. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7282. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7283. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7284. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7285. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7286. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7287. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7288. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7289. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7290. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7291. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7292. do { \
  7293. HTT_CHECK_SET_VAL(httsym, enable); \
  7294. (word) |= (enable) << httsym##_S; \
  7295. } while (0)
  7296. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7297. (((word) & httsym##_M) >> httsym##_S)
  7298. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7299. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7300. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7301. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7302. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7303. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7304. /**
  7305. * @brief host --> target Receive Flow Steering configuration message definition
  7306. *
  7307. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7308. *
  7309. * host --> target Receive Flow Steering configuration message definition.
  7310. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7311. * The reason for this is we want RFS to be configured and ready before MAC
  7312. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7313. *
  7314. * |31 24|23 16|15 9|8|7 0|
  7315. * |----------------+----------------+----------------+----------------|
  7316. * | reserved |E| msg type |
  7317. * |-------------------------------------------------------------------|
  7318. * Where E = RFS enable flag
  7319. *
  7320. * The RFS_CONFIG message consists of a single 4-byte word.
  7321. *
  7322. * Header fields:
  7323. * - MSG_TYPE
  7324. * Bits 7:0
  7325. * Purpose: identifies this as a RFS config msg
  7326. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7327. * - RFS_CONFIG
  7328. * Bit 8
  7329. * Purpose: Tells target whether to enable (1) or disable (0)
  7330. * flow steering feature when sending rx indication messages to host
  7331. */
  7332. #define HTT_H2T_RFS_CONFIG_M 0x100
  7333. #define HTT_H2T_RFS_CONFIG_S 8
  7334. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7335. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7336. HTT_H2T_RFS_CONFIG_S)
  7337. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7338. do { \
  7339. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7340. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7341. } while (0)
  7342. #define HTT_RFS_CFG_REQ_BYTES 4
  7343. /**
  7344. * @brief host -> target FW extended statistics request
  7345. *
  7346. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7347. *
  7348. * @details
  7349. * The following field definitions describe the format of the HTT host
  7350. * to target FW extended stats retrieve message.
  7351. * The message specifies the type of stats the host wants to retrieve.
  7352. *
  7353. * |31 24|23 16|15 8|7 0|
  7354. * |-----------------------------------------------------------|
  7355. * | reserved | stats type | pdev_mask | msg type |
  7356. * |-----------------------------------------------------------|
  7357. * | config param [0] |
  7358. * |-----------------------------------------------------------|
  7359. * | config param [1] |
  7360. * |-----------------------------------------------------------|
  7361. * | config param [2] |
  7362. * |-----------------------------------------------------------|
  7363. * | config param [3] |
  7364. * |-----------------------------------------------------------|
  7365. * | reserved |
  7366. * |-----------------------------------------------------------|
  7367. * | cookie LSBs |
  7368. * |-----------------------------------------------------------|
  7369. * | cookie MSBs |
  7370. * |-----------------------------------------------------------|
  7371. * Header fields:
  7372. * - MSG_TYPE
  7373. * Bits 7:0
  7374. * Purpose: identifies this is a extended stats upload request message
  7375. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7376. * - PDEV_MASK
  7377. * Bits 8:15
  7378. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7379. * Value: This is a overloaded field, refer to usage and interpretation of
  7380. * PDEV in interface document.
  7381. * Bit 8 : Reserved for SOC stats
  7382. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7383. * Indicates MACID_MASK in DBS
  7384. * - STATS_TYPE
  7385. * Bits 23:16
  7386. * Purpose: identifies which FW statistics to upload
  7387. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7388. * - Reserved
  7389. * Bits 31:24
  7390. * - CONFIG_PARAM [0]
  7391. * Bits 31:0
  7392. * Purpose: give an opaque configuration value to the specified stats type
  7393. * Value: stats-type specific configuration value
  7394. * Refer to htt_stats.h for interpretation for each stats sub_type
  7395. * - CONFIG_PARAM [1]
  7396. * Bits 31:0
  7397. * Purpose: give an opaque configuration value to the specified stats type
  7398. * Value: stats-type specific configuration value
  7399. * Refer to htt_stats.h for interpretation for each stats sub_type
  7400. * - CONFIG_PARAM [2]
  7401. * Bits 31:0
  7402. * Purpose: give an opaque configuration value to the specified stats type
  7403. * Value: stats-type specific configuration value
  7404. * Refer to htt_stats.h for interpretation for each stats sub_type
  7405. * - CONFIG_PARAM [3]
  7406. * Bits 31:0
  7407. * Purpose: give an opaque configuration value to the specified stats type
  7408. * Value: stats-type specific configuration value
  7409. * Refer to htt_stats.h for interpretation for each stats sub_type
  7410. * - Reserved [31:0] for future use.
  7411. * - COOKIE_LSBS
  7412. * Bits 31:0
  7413. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7414. * message with its preceding host->target stats request message.
  7415. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7416. * - COOKIE_MSBS
  7417. * Bits 31:0
  7418. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7419. * message with its preceding host->target stats request message.
  7420. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7421. */
  7422. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7423. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7424. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7425. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7426. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7427. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7428. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7429. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7430. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7431. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7432. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7433. do { \
  7434. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7435. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7436. } while (0)
  7437. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7438. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7439. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7440. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7441. do { \
  7442. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7443. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7444. } while (0)
  7445. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7446. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7447. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7448. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7449. do { \
  7450. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7451. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7452. } while (0)
  7453. /**
  7454. * @brief host -> target FW streaming statistics request
  7455. *
  7456. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7457. *
  7458. * @details
  7459. * The following field definitions describe the format of the HTT host
  7460. * to target message that requests the target to start or stop producing
  7461. * ongoing stats of the specified type.
  7462. *
  7463. * |31|30 |23 16|15 8|7 0|
  7464. * |-----------------------------------------------------------|
  7465. * |EN| reserved | stats type | reserved | msg type |
  7466. * |-----------------------------------------------------------|
  7467. * | config param [0] |
  7468. * |-----------------------------------------------------------|
  7469. * | config param [1] |
  7470. * |-----------------------------------------------------------|
  7471. * | config param [2] |
  7472. * |-----------------------------------------------------------|
  7473. * | config param [3] |
  7474. * |-----------------------------------------------------------|
  7475. * Where:
  7476. * - EN is an enable/disable flag
  7477. * Header fields:
  7478. * - MSG_TYPE
  7479. * Bits 7:0
  7480. * Purpose: identifies this is a streaming stats upload request message
  7481. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7482. * - STATS_TYPE
  7483. * Bits 23:16
  7484. * Purpose: identifies which FW statistics to upload
  7485. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7486. * Only the htt_dbg_ext_stats_type values identified as streaming
  7487. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7488. * - ENABLE
  7489. * Bit 31
  7490. * Purpose: enable/disable the target's ongoing stats of the specified type
  7491. * Value:
  7492. * 0 - disable ongoing production of the specified stats type
  7493. * 1 - enable ongoing production of the specified stats type
  7494. * - CONFIG_PARAM [0]
  7495. * Bits 31:0
  7496. * Purpose: give an opaque configuration value to the specified stats type
  7497. * Value: stats-type specific configuration value
  7498. * Refer to htt_stats.h for interpretation for each stats sub_type
  7499. * - CONFIG_PARAM [1]
  7500. * Bits 31:0
  7501. * Purpose: give an opaque configuration value to the specified stats type
  7502. * Value: stats-type specific configuration value
  7503. * Refer to htt_stats.h for interpretation for each stats sub_type
  7504. * - CONFIG_PARAM [2]
  7505. * Bits 31:0
  7506. * Purpose: give an opaque configuration value to the specified stats type
  7507. * Value: stats-type specific configuration value
  7508. * Refer to htt_stats.h for interpretation for each stats sub_type
  7509. * - CONFIG_PARAM [3]
  7510. * Bits 31:0
  7511. * Purpose: give an opaque configuration value to the specified stats type
  7512. * Value: stats-type specific configuration value
  7513. * Refer to htt_stats.h for interpretation for each stats sub_type
  7514. */
  7515. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7516. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7517. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7518. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7519. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7520. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7521. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7522. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7523. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7524. do { \
  7525. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7526. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7527. } while (0)
  7528. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7529. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7530. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7531. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7532. do { \
  7533. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7534. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7535. } while (0)
  7536. /**
  7537. * @brief host -> target FW PPDU_STATS request message
  7538. *
  7539. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7540. *
  7541. * @details
  7542. * The following field definitions describe the format of the HTT host
  7543. * to target FW for PPDU_STATS_CFG msg.
  7544. * The message allows the host to configure the PPDU_STATS_IND messages
  7545. * produced by the target.
  7546. *
  7547. * |31 24|23 16|15 8|7 0|
  7548. * |-----------------------------------------------------------|
  7549. * | REQ bit mask | pdev_mask | msg type |
  7550. * |-----------------------------------------------------------|
  7551. * Header fields:
  7552. * - MSG_TYPE
  7553. * Bits 7:0
  7554. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7555. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7556. * - PDEV_MASK
  7557. * Bits 8:15
  7558. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7559. * Value: This is a overloaded field, refer to usage and interpretation of
  7560. * PDEV in interface document.
  7561. * Bit 8 : Reserved for SOC stats
  7562. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7563. * Indicates MACID_MASK in DBS
  7564. * - REQ_TLV_BIT_MASK
  7565. * Bits 16:31
  7566. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7567. * needs to be included in the target's PPDU_STATS_IND messages.
  7568. * Value: refer htt_ppdu_stats_tlv_tag_t
  7569. *
  7570. */
  7571. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7572. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7573. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7574. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7575. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7576. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7577. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7578. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7579. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7580. do { \
  7581. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7582. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7583. } while (0)
  7584. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7585. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7586. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7587. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7588. do { \
  7589. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7590. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7591. } while (0)
  7592. /**
  7593. * @brief Host-->target HTT RX FSE setup message
  7594. *
  7595. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7596. *
  7597. * @details
  7598. * Through this message, the host will provide details of the flow tables
  7599. * in host DDR along with hash keys.
  7600. * This message can be sent per SOC or per PDEV, which is differentiated
  7601. * by pdev id values.
  7602. * The host will allocate flow search table and sends table size,
  7603. * physical DMA address of flow table, and hash keys to firmware to
  7604. * program into the RXOLE FSE HW block.
  7605. *
  7606. * The following field definitions describe the format of the RX FSE setup
  7607. * message sent from the host to target
  7608. *
  7609. * Header fields:
  7610. * dword0 - b'7:0 - msg_type: This will be set to
  7611. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7612. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7613. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7614. * pdev's LMAC ring.
  7615. * b'31:16 - reserved : Reserved for future use
  7616. * dword1 - b'19:0 - number of records: This field indicates the number of
  7617. * entries in the flow table. For example: 8k number of
  7618. * records is equivalent to
  7619. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7620. * b'27:20 - max search: This field specifies the skid length to FSE
  7621. * parser HW module whenever match is not found at the
  7622. * exact index pointed by hash.
  7623. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7624. * Refer htt_ip_da_sa_prefix below for more details.
  7625. * b'31:30 - reserved: Reserved for future use
  7626. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7627. * table allocated by host in DDR
  7628. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7629. * table allocated by host in DDR
  7630. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7631. * entry hashing
  7632. *
  7633. *
  7634. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7635. * |---------------------------------------------------------------|
  7636. * | reserved | pdev_id | MSG_TYPE |
  7637. * |---------------------------------------------------------------|
  7638. * |resvd|IPDSA| max_search | Number of records |
  7639. * |---------------------------------------------------------------|
  7640. * | base address lo |
  7641. * |---------------------------------------------------------------|
  7642. * | base address high |
  7643. * |---------------------------------------------------------------|
  7644. * | toeplitz key 31_0 |
  7645. * |---------------------------------------------------------------|
  7646. * | toeplitz key 63_32 |
  7647. * |---------------------------------------------------------------|
  7648. * | toeplitz key 95_64 |
  7649. * |---------------------------------------------------------------|
  7650. * | toeplitz key 127_96 |
  7651. * |---------------------------------------------------------------|
  7652. * | toeplitz key 159_128 |
  7653. * |---------------------------------------------------------------|
  7654. * | toeplitz key 191_160 |
  7655. * |---------------------------------------------------------------|
  7656. * | toeplitz key 223_192 |
  7657. * |---------------------------------------------------------------|
  7658. * | toeplitz key 255_224 |
  7659. * |---------------------------------------------------------------|
  7660. * | toeplitz key 287_256 |
  7661. * |---------------------------------------------------------------|
  7662. * | reserved | toeplitz key 314_288(26:0 bits) |
  7663. * |---------------------------------------------------------------|
  7664. * where:
  7665. * IPDSA = ip_da_sa
  7666. */
  7667. /**
  7668. * @brief: htt_ip_da_sa_prefix
  7669. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7670. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7671. * documentation per RFC3849
  7672. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7673. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7674. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7675. */
  7676. enum htt_ip_da_sa_prefix {
  7677. HTT_RX_IPV6_20010db8,
  7678. HTT_RX_IPV4_MAPPED_IPV6,
  7679. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7680. HTT_RX_IPV6_64FF9B,
  7681. };
  7682. /**
  7683. * @brief Host-->target HTT RX FISA configure and enable
  7684. *
  7685. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7686. *
  7687. * @details
  7688. * The host will send this command down to configure and enable the FISA
  7689. * operational params.
  7690. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7691. * register.
  7692. * Should configure both the MACs.
  7693. *
  7694. * dword0 - b'7:0 - msg_type:
  7695. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7696. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7697. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7698. * pdev's LMAC ring.
  7699. * b'31:16 - reserved : Reserved for future use
  7700. *
  7701. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7702. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7703. * packets. 1 flow search will be skipped
  7704. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7705. * tcp,udp packets
  7706. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7707. * calculation
  7708. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7709. * calculation
  7710. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7711. * calculation
  7712. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7713. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7714. * length
  7715. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7716. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7717. * length
  7718. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7719. * num jump
  7720. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7721. * num jump
  7722. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7723. * data type switch has happened for MPDU Sequence num jump
  7724. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7725. * for MPDU Sequence num jump
  7726. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7727. * for decrypt errors
  7728. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7729. * while aggregating a msdu
  7730. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7731. * The aggregation is done until (number of MSDUs aggregated
  7732. * < LIMIT + 1)
  7733. * b'31:18 - Reserved
  7734. *
  7735. * fisa_control_value - 32bit value FW can write to register
  7736. *
  7737. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7738. * Threshold value for FISA timeout (units are microseconds).
  7739. * When the global timestamp exceeds this threshold, FISA
  7740. * aggregation will be restarted.
  7741. * A value of 0 means timeout is disabled.
  7742. * Compare the threshold register with timestamp field in
  7743. * flow entry to generate timeout for the flow.
  7744. *
  7745. * |31 18 |17 16|15 8|7 0|
  7746. * |-------------------------------------------------------------|
  7747. * | reserved | pdev_mask | msg type |
  7748. * |-------------------------------------------------------------|
  7749. * | reserved | FISA_CTRL |
  7750. * |-------------------------------------------------------------|
  7751. * | FISA_TIMEOUT_THRESH |
  7752. * |-------------------------------------------------------------|
  7753. */
  7754. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7755. A_UINT32 msg_type:8,
  7756. pdev_id:8,
  7757. reserved0:16;
  7758. /**
  7759. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7760. * [17:0]
  7761. */
  7762. union {
  7763. /*
  7764. * fisa_control_bits structure is deprecated.
  7765. * Please use fisa_control_bits_v2 going forward.
  7766. */
  7767. struct {
  7768. A_UINT32 fisa_enable: 1,
  7769. ipsec_skip_search: 1,
  7770. nontcp_skip_search: 1,
  7771. add_ipv4_fixed_hdr_len: 1,
  7772. add_ipv6_fixed_hdr_len: 1,
  7773. add_tcp_fixed_hdr_len: 1,
  7774. add_udp_hdr_len: 1,
  7775. chksum_cum_ip_len_en: 1,
  7776. disable_tid_check: 1,
  7777. disable_ta_check: 1,
  7778. disable_qos_check: 1,
  7779. disable_raw_check: 1,
  7780. disable_decrypt_err_check: 1,
  7781. disable_msdu_drop_check: 1,
  7782. fisa_aggr_limit: 4,
  7783. reserved: 14;
  7784. } fisa_control_bits;
  7785. struct {
  7786. A_UINT32 fisa_enable: 1,
  7787. fisa_aggr_limit: 6,
  7788. reserved: 25;
  7789. } fisa_control_bits_v2;
  7790. A_UINT32 fisa_control_value;
  7791. } u_fisa_control;
  7792. /**
  7793. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7794. * timeout threshold for aggregation. Unit in usec.
  7795. * [31:0]
  7796. */
  7797. A_UINT32 fisa_timeout_threshold;
  7798. } POSTPACK;
  7799. /* DWord 0: pdev-ID */
  7800. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7801. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7802. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7803. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7804. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7805. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7806. do { \
  7807. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7808. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7809. } while (0)
  7810. /* Dword 1: fisa_control_value fisa config */
  7811. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7812. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7813. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7814. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7815. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7816. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7817. do { \
  7818. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7819. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7820. } while (0)
  7821. /* Dword 1: fisa_control_value ipsec_skip_search */
  7822. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7823. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7824. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7825. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7826. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7827. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7828. do { \
  7829. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7830. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7831. } while (0)
  7832. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7833. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7834. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7835. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7836. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7837. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7838. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7839. do { \
  7840. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7841. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7842. } while (0)
  7843. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7844. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7845. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7846. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7847. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7848. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7849. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7850. do { \
  7851. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7852. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7853. } while (0)
  7854. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7855. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7856. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7857. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7858. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7859. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7860. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7861. do { \
  7862. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7863. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7864. } while (0)
  7865. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7866. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7867. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7868. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7869. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7870. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7871. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7872. do { \
  7873. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7874. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7875. } while (0)
  7876. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7877. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7878. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7879. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7880. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7881. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7882. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7883. do { \
  7884. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7885. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7886. } while (0)
  7887. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7888. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7889. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7890. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7891. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7892. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7893. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7894. do { \
  7895. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7896. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7897. } while (0)
  7898. /* Dword 1: fisa_control_value disable_tid_check */
  7899. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7900. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7901. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7902. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7903. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7904. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7905. do { \
  7906. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7907. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7908. } while (0)
  7909. /* Dword 1: fisa_control_value disable_ta_check */
  7910. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7911. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7912. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7913. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7914. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7915. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7916. do { \
  7917. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7918. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7919. } while (0)
  7920. /* Dword 1: fisa_control_value disable_qos_check */
  7921. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7922. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7923. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7924. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7925. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7926. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7927. do { \
  7928. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7929. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7930. } while (0)
  7931. /* Dword 1: fisa_control_value disable_raw_check */
  7932. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7933. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7934. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7935. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7936. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7937. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7938. do { \
  7939. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7940. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7941. } while (0)
  7942. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7943. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7944. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7945. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7946. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7947. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7948. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7949. do { \
  7950. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7951. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7952. } while (0)
  7953. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7954. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7955. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7956. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7957. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7958. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7959. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7960. do { \
  7961. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7962. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7963. } while (0)
  7964. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7965. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7966. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7967. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7968. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7969. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7970. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7971. do { \
  7972. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7973. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7974. } while (0)
  7975. /* Dword 1: fisa_control_value fisa config */
  7976. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7977. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7978. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7979. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7980. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7981. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7982. do { \
  7983. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7984. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7985. } while (0)
  7986. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7987. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
  7988. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7989. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7990. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7991. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7992. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7993. do { \
  7994. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7995. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7996. } while (0)
  7997. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7998. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7999. pdev_id:8,
  8000. reserved0:16;
  8001. A_UINT32 num_records:20,
  8002. max_search:8,
  8003. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  8004. reserved1:2;
  8005. A_UINT32 base_addr_lo;
  8006. A_UINT32 base_addr_hi;
  8007. A_UINT32 toeplitz31_0;
  8008. A_UINT32 toeplitz63_32;
  8009. A_UINT32 toeplitz95_64;
  8010. A_UINT32 toeplitz127_96;
  8011. A_UINT32 toeplitz159_128;
  8012. A_UINT32 toeplitz191_160;
  8013. A_UINT32 toeplitz223_192;
  8014. A_UINT32 toeplitz255_224;
  8015. A_UINT32 toeplitz287_256;
  8016. A_UINT32 toeplitz314_288:27,
  8017. reserved2:5;
  8018. } POSTPACK;
  8019. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  8020. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  8021. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  8022. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  8023. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  8024. /* DWORD 0: Pdev ID */
  8025. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  8026. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  8027. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  8028. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  8029. HTT_RX_FSE_SETUP_PDEV_ID_S)
  8030. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  8031. do { \
  8032. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  8033. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  8034. } while (0)
  8035. /* DWORD 1:num of records */
  8036. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  8037. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  8038. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  8039. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  8040. HTT_RX_FSE_SETUP_NUM_REC_S)
  8041. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  8042. do { \
  8043. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  8044. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  8045. } while (0)
  8046. /* DWORD 1:max_search */
  8047. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  8048. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  8049. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  8050. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  8051. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  8052. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  8053. do { \
  8054. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  8055. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  8056. } while (0)
  8057. /* DWORD 1:ip_da_sa prefix */
  8058. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8059. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8060. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8061. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8062. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8063. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8064. do { \
  8065. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8066. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8067. } while (0)
  8068. /* DWORD 2: Base Address LO */
  8069. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8070. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8071. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8072. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8073. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8074. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8075. do { \
  8076. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8077. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8078. } while (0)
  8079. /* DWORD 3: Base Address High */
  8080. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8081. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8082. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8083. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8084. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8085. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8086. do { \
  8087. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8088. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8089. } while (0)
  8090. /* DWORD 4-12: Hash Value */
  8091. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8092. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8093. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8094. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8095. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8096. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8097. do { \
  8098. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8099. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8100. } while (0)
  8101. /* DWORD 13: Hash Value 314:288 bits */
  8102. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8103. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8104. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8105. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8106. do { \
  8107. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8108. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8109. } while (0)
  8110. /**
  8111. * @brief Host-->target HTT RX FSE operation message
  8112. *
  8113. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8114. *
  8115. * @details
  8116. * The host will send this Flow Search Engine (FSE) operation message for
  8117. * every flow add/delete operation.
  8118. * The FSE operation includes FSE full cache invalidation or individual entry
  8119. * invalidation.
  8120. * This message can be sent per SOC or per PDEV which is differentiated
  8121. * by pdev id values.
  8122. *
  8123. * |31 16|15 8|7 1|0|
  8124. * |-------------------------------------------------------------|
  8125. * | reserved | pdev_id | MSG_TYPE |
  8126. * |-------------------------------------------------------------|
  8127. * | reserved | operation |I|
  8128. * |-------------------------------------------------------------|
  8129. * | ip_src_addr_31_0 |
  8130. * |-------------------------------------------------------------|
  8131. * | ip_src_addr_63_32 |
  8132. * |-------------------------------------------------------------|
  8133. * | ip_src_addr_95_64 |
  8134. * |-------------------------------------------------------------|
  8135. * | ip_src_addr_127_96 |
  8136. * |-------------------------------------------------------------|
  8137. * | ip_dst_addr_31_0 |
  8138. * |-------------------------------------------------------------|
  8139. * | ip_dst_addr_63_32 |
  8140. * |-------------------------------------------------------------|
  8141. * | ip_dst_addr_95_64 |
  8142. * |-------------------------------------------------------------|
  8143. * | ip_dst_addr_127_96 |
  8144. * |-------------------------------------------------------------|
  8145. * | l4_dst_port | l4_src_port |
  8146. * | (32-bit SPI incase of IPsec) |
  8147. * |-------------------------------------------------------------|
  8148. * | reserved | l4_proto |
  8149. * |-------------------------------------------------------------|
  8150. *
  8151. * where I is 1-bit ipsec_valid.
  8152. *
  8153. * The following field definitions describe the format of the RX FSE operation
  8154. * message sent from the host to target for every add/delete flow entry to flow
  8155. * table.
  8156. *
  8157. * Header fields:
  8158. * dword0 - b'7:0 - msg_type: This will be set to
  8159. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8160. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8161. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8162. * specified pdev's LMAC ring.
  8163. * b'31:16 - reserved : Reserved for future use
  8164. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8165. * (Internet Protocol Security).
  8166. * IPsec describes the framework for providing security at
  8167. * IP layer. IPsec is defined for both versions of IP:
  8168. * IPV4 and IPV6.
  8169. * Please refer to htt_rx_flow_proto enumeration below for
  8170. * more info.
  8171. * ipsec_valid = 1 for IPSEC packets
  8172. * ipsec_valid = 0 for IP Packets
  8173. * b'7:1 - operation: This indicates types of FSE operation.
  8174. * Refer to htt_rx_fse_operation enumeration:
  8175. * 0 - No Cache Invalidation required
  8176. * 1 - Cache invalidate only one entry given by IP
  8177. * src/dest address at DWORD[2:9]
  8178. * 2 - Complete FSE Cache Invalidation
  8179. * 3 - FSE Disable
  8180. * 4 - FSE Enable
  8181. * b'31:8 - reserved: Reserved for future use
  8182. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8183. * for per flow addition/deletion
  8184. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8185. * and the subsequent 3 A_UINT32 will be padding bytes.
  8186. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8187. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8188. * from 0 to 65535 but only 0 to 1023 are designated as
  8189. * well-known ports. Refer to [RFC1700] for more details.
  8190. * This field is valid only if
  8191. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8192. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8193. * range from 0 to 65535 but only 0 to 1023 are designated
  8194. * as well-known ports. Refer to [RFC1700] for more details.
  8195. * This field is valid only if
  8196. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8197. * - SPI (31:0): Security Parameters Index is an
  8198. * identification tag added to the header while using IPsec
  8199. * for tunneling the IP traffici.
  8200. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8201. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8202. * Assigned Internet Protocol Numbers.
  8203. * l4_proto numbers for standard protocol like UDP/TCP
  8204. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8205. * l4_proto = 17 for UDP etc.
  8206. * b'31:8 - reserved: Reserved for future use.
  8207. *
  8208. */
  8209. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8210. A_UINT32 msg_type:8,
  8211. pdev_id:8,
  8212. reserved0:16;
  8213. A_UINT32 ipsec_valid:1,
  8214. operation:7,
  8215. reserved1:24;
  8216. A_UINT32 ip_src_addr_31_0;
  8217. A_UINT32 ip_src_addr_63_32;
  8218. A_UINT32 ip_src_addr_95_64;
  8219. A_UINT32 ip_src_addr_127_96;
  8220. A_UINT32 ip_dest_addr_31_0;
  8221. A_UINT32 ip_dest_addr_63_32;
  8222. A_UINT32 ip_dest_addr_95_64;
  8223. A_UINT32 ip_dest_addr_127_96;
  8224. union {
  8225. A_UINT32 spi;
  8226. struct {
  8227. A_UINT32 l4_src_port:16,
  8228. l4_dest_port:16;
  8229. } ip;
  8230. } u;
  8231. A_UINT32 l4_proto:8,
  8232. reserved:24;
  8233. } POSTPACK;
  8234. /**
  8235. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8236. *
  8237. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8238. *
  8239. * @details
  8240. * The host will send this Full monitor mode register configuration message.
  8241. * This message can be sent per SOC or per PDEV which is differentiated
  8242. * by pdev id values.
  8243. *
  8244. * |31 16|15 11|10 8|7 3|2|1|0|
  8245. * |-------------------------------------------------------------|
  8246. * | reserved | pdev_id | MSG_TYPE |
  8247. * |-------------------------------------------------------------|
  8248. * | reserved |Release Ring |N|Z|E|
  8249. * |-------------------------------------------------------------|
  8250. *
  8251. * where E is 1-bit full monitor mode enable/disable.
  8252. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8253. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8254. *
  8255. * The following field definitions describe the format of the full monitor
  8256. * mode configuration message sent from the host to target for each pdev.
  8257. *
  8258. * Header fields:
  8259. * dword0 - b'7:0 - msg_type: This will be set to
  8260. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8261. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8262. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8263. * specified pdev's LMAC ring.
  8264. * b'31:16 - reserved : Reserved for future use.
  8265. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8266. * monitor mode rxdma register is to be enabled or disabled.
  8267. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8268. * additional descriptors at ppdu end for zero mpdus
  8269. * enabled or disabled.
  8270. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8271. * additional descriptors at ppdu end for non zero mpdus
  8272. * enabled or disabled.
  8273. * b'10:3 - release_ring: This indicates the destination ring
  8274. * selection for the descriptor at the end of PPDU
  8275. * 0 - REO ring select
  8276. * 1 - FW ring select
  8277. * 2 - SW ring select
  8278. * 3 - Release ring select
  8279. * Refer to htt_rx_full_mon_release_ring.
  8280. * b'31:11 - reserved for future use
  8281. */
  8282. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8283. A_UINT32 msg_type:8,
  8284. pdev_id:8,
  8285. reserved0:16;
  8286. A_UINT32 full_monitor_mode_enable:1,
  8287. addnl_descs_zero_mpdus_end:1,
  8288. addnl_descs_non_zero_mpdus_end:1,
  8289. release_ring:8,
  8290. reserved1:21;
  8291. } POSTPACK;
  8292. /**
  8293. * Enumeration for full monitor mode destination ring select
  8294. * 0 - REO destination ring select
  8295. * 1 - FW destination ring select
  8296. * 2 - SW destination ring select
  8297. * 3 - Release destination ring select
  8298. */
  8299. enum htt_rx_full_mon_release_ring {
  8300. HTT_RX_MON_RING_REO,
  8301. HTT_RX_MON_RING_FW,
  8302. HTT_RX_MON_RING_SW,
  8303. HTT_RX_MON_RING_RELEASE,
  8304. };
  8305. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8306. /* DWORD 0: Pdev ID */
  8307. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8308. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8309. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8310. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8311. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8312. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8313. do { \
  8314. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8315. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8316. } while (0)
  8317. /* DWORD 1:ENABLE */
  8318. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8319. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8320. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8321. do { \
  8322. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8323. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8324. } while (0)
  8325. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8326. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8327. /* DWORD 1:ZERO_MPDU */
  8328. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8329. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8330. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8331. do { \
  8332. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8333. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8334. } while (0)
  8335. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8336. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8337. /* DWORD 1:NON_ZERO_MPDU */
  8338. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8339. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8340. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8341. do { \
  8342. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8343. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8344. } while (0)
  8345. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8346. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8347. /* DWORD 1:RELEASE_RINGS */
  8348. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8349. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8350. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8351. do { \
  8352. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8353. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8354. } while (0)
  8355. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8356. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8357. /**
  8358. * Enumeration for IP Protocol or IPSEC Protocol
  8359. * IPsec describes the framework for providing security at IP layer.
  8360. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8361. */
  8362. enum htt_rx_flow_proto {
  8363. HTT_RX_FLOW_IP_PROTO,
  8364. HTT_RX_FLOW_IPSEC_PROTO,
  8365. };
  8366. /**
  8367. * Enumeration for FSE Cache Invalidation
  8368. * 0 - No Cache Invalidation required
  8369. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8370. * 2 - Complete FSE Cache Invalidation
  8371. * 3 - FSE Disable
  8372. * 4 - FSE Enable
  8373. */
  8374. enum htt_rx_fse_operation {
  8375. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8376. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8377. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8378. HTT_RX_FSE_DISABLE,
  8379. HTT_RX_FSE_ENABLE,
  8380. };
  8381. /* DWORD 0: Pdev ID */
  8382. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8383. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8384. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8385. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8386. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8387. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8388. do { \
  8389. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8390. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8391. } while (0)
  8392. /* DWORD 1:IP PROTO or IPSEC */
  8393. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8394. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8395. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8396. do { \
  8397. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8398. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8399. } while (0)
  8400. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8401. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8402. /* DWORD 1:FSE Operation */
  8403. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8404. #define HTT_RX_FSE_OPERATION_S 1
  8405. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8406. do { \
  8407. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8408. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8409. } while (0)
  8410. #define HTT_RX_FSE_OPERATION_GET(word) \
  8411. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8412. /* DWORD 2-9:IP Address */
  8413. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8414. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8415. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8416. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8417. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8418. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8419. do { \
  8420. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8421. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8422. } while (0)
  8423. /* DWORD 10:Source Port Number */
  8424. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8425. #define HTT_RX_FSE_SOURCEPORT_S 0
  8426. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8427. do { \
  8428. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8429. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8430. } while (0)
  8431. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8432. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8433. /* DWORD 11:Destination Port Number */
  8434. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8435. #define HTT_RX_FSE_DESTPORT_S 16
  8436. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8437. do { \
  8438. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8439. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8440. } while (0)
  8441. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8442. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8443. /* DWORD 10-11:SPI (In case of IPSEC) */
  8444. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8445. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8446. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8447. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8448. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8449. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8450. do { \
  8451. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8452. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8453. } while (0)
  8454. /* DWORD 12:L4 PROTO */
  8455. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8456. #define HTT_RX_FSE_L4_PROTO_S 0
  8457. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8458. do { \
  8459. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8460. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8461. } while (0)
  8462. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8463. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8464. /**
  8465. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8466. *
  8467. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8468. *
  8469. * |31 24|23 |15 8|7 2|1|0|
  8470. * |----------------+----------------+----------------+----------------|
  8471. * | reserved | pdev_id | msg_type |
  8472. * |---------------------------------+----------------+----------------|
  8473. * | reserved |E|F|
  8474. * |---------------------------------+----------------+----------------|
  8475. * Where E = Configure the target to provide the 3-tuple hash value in
  8476. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8477. * F = Configure the target to provide the 3-tuple hash value in
  8478. * flow_id_toeplitz field of rx_msdu_start tlv
  8479. *
  8480. * The following field definitions describe the format of the 3 tuple hash value
  8481. * message sent from the host to target as part of initialization sequence.
  8482. *
  8483. * Header fields:
  8484. * dword0 - b'7:0 - msg_type: This will be set to
  8485. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8486. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8487. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8488. * specified pdev's LMAC ring.
  8489. * b'31:16 - reserved : Reserved for future use
  8490. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8491. * b'1 - toeplitz_hash_2_or_4_field_enable
  8492. * b'31:2 - reserved : Reserved for future use
  8493. * ---------+------+----------------------------------------------------------
  8494. * bit1 | bit0 | Functionality
  8495. * ---------+------+----------------------------------------------------------
  8496. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8497. * | | in flow_id_toeplitz field
  8498. * ---------+------+----------------------------------------------------------
  8499. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8500. * | | in toeplitz_hash_2_or_4 field
  8501. * ---------+------+----------------------------------------------------------
  8502. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8503. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8504. * ---------+------+----------------------------------------------------------
  8505. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8506. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8507. * | | toeplitz_hash_2_or_4 field
  8508. *----------------------------------------------------------------------------
  8509. */
  8510. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8511. A_UINT32 msg_type :8,
  8512. pdev_id :8,
  8513. reserved0 :16;
  8514. A_UINT32 flow_id_toeplitz_field_enable :1,
  8515. toeplitz_hash_2_or_4_field_enable :1,
  8516. reserved1 :30;
  8517. } POSTPACK;
  8518. /* DWORD0 : pdev_id configuration Macros */
  8519. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8520. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8521. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8522. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8523. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8524. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8525. do { \
  8526. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8527. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8528. } while (0)
  8529. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8530. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8531. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8532. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8533. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8534. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8535. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8536. do { \
  8537. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8538. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8539. } while (0)
  8540. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8541. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8542. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8543. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8544. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8545. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8546. do { \
  8547. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8548. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8549. } while (0)
  8550. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8551. /**
  8552. * @brief host --> target Host PA Address Size
  8553. *
  8554. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8555. *
  8556. * @details
  8557. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8558. * provide the physical start address and size of each of the memory
  8559. * areas within host DDR that the target FW may need to access.
  8560. *
  8561. * For example, the host can use this message to allow the target FW
  8562. * to set up access to the host's pools of TQM link descriptors.
  8563. * The message would appear as follows:
  8564. *
  8565. * |31 24|23 16|15 8|7 0|
  8566. * |----------------+----------------+----------------+----------------|
  8567. * | reserved | num_entries | msg_type |
  8568. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8569. * | mem area 0 size |
  8570. * |----------------+----------------+----------------+----------------|
  8571. * | mem area 0 physical_address_lo |
  8572. * |----------------+----------------+----------------+----------------|
  8573. * | mem area 0 physical_address_hi |
  8574. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8575. * | mem area 1 size |
  8576. * |----------------+----------------+----------------+----------------|
  8577. * | mem area 1 physical_address_lo |
  8578. * |----------------+----------------+----------------+----------------|
  8579. * | mem area 1 physical_address_hi |
  8580. * |----------------+----------------+----------------+----------------|
  8581. * ...
  8582. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8583. * | mem area N size |
  8584. * |----------------+----------------+----------------+----------------|
  8585. * | mem area N physical_address_lo |
  8586. * |----------------+----------------+----------------+----------------|
  8587. * | mem area N physical_address_hi |
  8588. * |----------------+----------------+----------------+----------------|
  8589. *
  8590. * The message is interpreted as follows:
  8591. * dword0 - b'0:7 - msg_type: This will be set to
  8592. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8593. * b'8:15 - number_entries: Indicated the number of host memory
  8594. * areas specified within the remainder of the message
  8595. * b'16:31 - reserved.
  8596. * dword1 - b'0:31 - memory area 0 size in bytes
  8597. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8598. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8599. * and similar for memory area 1 through memory area N.
  8600. */
  8601. PREPACK struct htt_h2t_host_paddr_size {
  8602. A_UINT32 msg_type: 8,
  8603. num_entries: 8,
  8604. reserved: 16;
  8605. } POSTPACK;
  8606. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8607. A_UINT32 size;
  8608. A_UINT32 physical_address_lo;
  8609. A_UINT32 physical_address_hi;
  8610. } POSTPACK;
  8611. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8612. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8613. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8614. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8615. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8616. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8617. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8618. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8619. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8620. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8621. do { \
  8622. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8623. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8624. } while (0)
  8625. /**
  8626. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8627. *
  8628. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8629. *
  8630. * @details
  8631. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8632. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8633. *
  8634. * The message would appear as follows:
  8635. *
  8636. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8637. * |---------------------------------+---+---+----------+-+-----------|
  8638. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8639. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8640. *
  8641. *
  8642. * The message is interpreted as follows:
  8643. * dword0 - b'0:7 - msg_type: This will be set to
  8644. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8645. * b'8 - override bit to drive MSDUs to PPE ring
  8646. * b'9:13 - REO destination ring indication
  8647. * b'14 - Multi buffer msdu override enable bit
  8648. * b'15 - Intra BSS override
  8649. * b'16 - Decap raw override
  8650. * b'17 - Decap Native wifi override
  8651. * b'18 - IP frag override
  8652. * b'19:31 - reserved
  8653. */
  8654. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8655. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8656. override: 1,
  8657. reo_destination_indication: 5,
  8658. multi_buffer_msdu_override_en: 1,
  8659. intra_bss_override: 1,
  8660. decap_raw_override: 1,
  8661. decap_nwifi_override: 1,
  8662. ip_frag_override: 1,
  8663. reserved: 13;
  8664. } POSTPACK;
  8665. /* DWORD 0: Override */
  8666. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8667. #define HTT_PPE_CFG_OVERRIDE_S 8
  8668. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8669. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8670. HTT_PPE_CFG_OVERRIDE_S)
  8671. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8672. do { \
  8673. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8674. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8675. } while (0)
  8676. /* DWORD 0: REO Destination Indication*/
  8677. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8678. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8679. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8680. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8681. HTT_PPE_CFG_REO_DEST_IND_S)
  8682. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8683. do { \
  8684. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8685. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8686. } while (0)
  8687. /* DWORD 0: Multi buffer MSDU override */
  8688. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8689. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8690. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8691. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8692. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8693. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8694. do { \
  8695. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8696. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8697. } while (0)
  8698. /* DWORD 0: Intra BSS override */
  8699. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8700. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8701. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8702. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8703. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8704. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8705. do { \
  8706. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8707. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8708. } while (0)
  8709. /* DWORD 0: Decap RAW override */
  8710. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8711. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8712. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8713. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8714. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8715. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8716. do { \
  8717. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8718. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8719. } while (0)
  8720. /* DWORD 0: Decap NWIFI override */
  8721. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8722. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8723. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8724. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8725. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8726. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8727. do { \
  8728. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8729. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8730. } while (0)
  8731. /* DWORD 0: IP frag override */
  8732. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8733. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8734. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8735. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8736. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8737. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8738. do { \
  8739. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8740. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8741. } while (0)
  8742. /*
  8743. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8744. *
  8745. * @details
  8746. * The following field definitions describe the format of the HTT host
  8747. * to target FW VDEV TX RX stats retrieve message.
  8748. * The message specifies the type of stats the host wants to retrieve.
  8749. *
  8750. * |31 27|26 25|24 17|16|15 8|7 0|
  8751. * |-----------------------------------------------------------|
  8752. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8753. * |-----------------------------------------------------------|
  8754. * | vdev_id lower bitmask |
  8755. * |-----------------------------------------------------------|
  8756. * | vdev_id upper bitmask |
  8757. * |-----------------------------------------------------------|
  8758. * Header fields:
  8759. * Where:
  8760. * dword0 - b'7:0 - msg_type: This will be set to
  8761. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8762. * b'15:8 - pdev id
  8763. * b'16(E) - Enable/Disable the vdev HW stats
  8764. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8765. * b'25:26(R) - Reset stats bits
  8766. * 0: don't reset stats
  8767. * 1: reset stats once
  8768. * 2: reset stats at the start of each periodic interval
  8769. * b'27:31 - reserved for future use
  8770. * dword1 - b'0:31 - vdev_id lower bitmask
  8771. * dword2 - b'0:31 - vdev_id upper bitmask
  8772. */
  8773. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8774. A_UINT32 msg_type :8,
  8775. pdev_id :8,
  8776. enable :1,
  8777. periodic_interval :8,
  8778. reset_stats_bits :2,
  8779. reserved0 :5;
  8780. A_UINT32 vdev_id_lower_bitmask;
  8781. A_UINT32 vdev_id_upper_bitmask;
  8782. } POSTPACK;
  8783. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8784. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8785. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8786. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8787. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8788. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8789. do { \
  8790. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8791. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8792. } while (0)
  8793. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8794. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8795. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8796. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8797. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8798. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8799. do { \
  8800. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8801. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8802. } while (0)
  8803. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8804. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8805. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8806. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8807. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8808. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8809. do { \
  8810. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8811. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8812. } while (0)
  8813. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8814. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8815. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8816. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8817. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8818. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8819. do { \
  8820. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8821. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8822. } while (0)
  8823. /*
  8824. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8825. *
  8826. * @details
  8827. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8828. * the default MSDU queues for one of the TIDs within the specified peer
  8829. * to the specified service class.
  8830. * The TID is indirectly specified - each service class is associated
  8831. * with a TID. All default MSDU queues for this peer-TID will be
  8832. * linked to the service class in question.
  8833. *
  8834. * |31 16|15 8|7 0|
  8835. * |------------------------------+--------------+--------------|
  8836. * | peer ID | svc class ID | msg type |
  8837. * |------------------------------------------------------------|
  8838. * Header fields:
  8839. * dword0 - b'7:0 - msg_type: This will be set to
  8840. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8841. * b'15:8 - service class ID
  8842. * b'31:16 - peer ID
  8843. */
  8844. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8845. A_UINT32 msg_type :8,
  8846. svc_class_id :8,
  8847. peer_id :16;
  8848. } POSTPACK;
  8849. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8850. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8851. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8852. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8853. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8854. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8855. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8856. do { \
  8857. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8858. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8859. } while (0)
  8860. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8861. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8862. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8863. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8864. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8865. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8866. do { \
  8867. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8868. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8869. } while (0)
  8870. /*
  8871. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8872. *
  8873. * @details
  8874. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8875. * remove the linkage of the specified peer-TID's MSDU queues to
  8876. * service classes.
  8877. *
  8878. * |31 16|15 8|7 0|
  8879. * |------------------------------+--------------+--------------|
  8880. * | peer ID | svc class ID | msg type |
  8881. * |------------------------------------------------------------|
  8882. * Header fields:
  8883. * dword0 - b'7:0 - msg_type: This will be set to
  8884. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8885. * b'15:8 - service class ID
  8886. * b'31:16 - peer ID
  8887. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8888. * value for peer ID indicates that the target should
  8889. * apply the UNMAP_REQ to all peers.
  8890. */
  8891. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8892. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8893. A_UINT32 msg_type :8,
  8894. svc_class_id :8,
  8895. peer_id :16;
  8896. } POSTPACK;
  8897. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8898. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8899. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8900. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8901. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8902. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8903. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8904. do { \
  8905. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8906. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8907. } while (0)
  8908. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8909. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8910. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8911. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8912. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8913. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8914. do { \
  8915. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8916. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8917. } while (0)
  8918. /*
  8919. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8920. *
  8921. * @details
  8922. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8923. * request the target to report what service class the default MSDU queues
  8924. * of the specified TIDs within the peer are linked to.
  8925. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8926. * to report what service class (if any) the default MSDU queues for
  8927. * each of the specified TIDs are linked to.
  8928. *
  8929. * |31 16|15 8|7 1| 0|
  8930. * |------------------------------+--------------+--------------|
  8931. * | peer ID | TID mask | msg type |
  8932. * |------------------------------------------------------------|
  8933. * | reserved |ETO|
  8934. * |------------------------------------------------------------|
  8935. * Header fields:
  8936. * dword0 - b'7:0 - msg_type: This will be set to
  8937. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8938. * b'15:8 - TID mask
  8939. * b'31:16 - peer ID
  8940. * dword1 - b'0 - "Existing Tids Only" flag
  8941. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8942. * message generated by this REQ will only show the
  8943. * mapping for TIDs that actually exist in the target's
  8944. * peer object.
  8945. * Any TIDs that are covered by a MAP_REQ but which
  8946. * do not actually exist will be shown as being
  8947. * unmapped (i.e. svc class ID 0xff).
  8948. * If this flag is cleared, the MAP_REPORT_CONF message
  8949. * will consider not only the mapping of TIDs currently
  8950. * existing in the peer, but also the mapping that will
  8951. * be applied for any TID objects created within this
  8952. * peer in the future.
  8953. * b'31:1 - reserved for future use
  8954. */
  8955. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8956. A_UINT32 msg_type :8,
  8957. tid_mask :8,
  8958. peer_id :16;
  8959. A_UINT32 existing_tids_only:1,
  8960. reserved :31;
  8961. } POSTPACK;
  8962. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8963. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8964. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8965. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8966. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8967. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8968. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8969. do { \
  8970. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8971. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8972. } while (0)
  8973. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8974. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8975. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8976. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8977. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8978. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8979. do { \
  8980. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8981. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8982. } while (0)
  8983. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8984. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8985. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8986. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8987. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8988. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8989. do { \
  8990. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8991. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8992. } while (0)
  8993. /**
  8994. * @brief Format of shared memory between Host and Target
  8995. * for UMAC recovery feature messaging.
  8996. * @details
  8997. * This is shared memory between Host and Target allocated
  8998. * and used in chips where UMAC recovery feature is supported.
  8999. * This shared memory is allocated per SOC level by Host since each
  9000. * SOC's target Q6FW needs to communicate independently to the Host
  9001. * through its own shared memory.
  9002. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  9003. * then host interprets it as a new message from target.
  9004. * Host clears that particular read bit in t2h_msg after each read
  9005. * operation. It is vice versa for h2t_msg. At any given point
  9006. * of time there is expected to be only one bit set
  9007. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  9008. *
  9009. * The message is interpreted as follows:
  9010. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  9011. * added for debuggability purpose.
  9012. * dword1 - b'0 - do_pre_reset
  9013. * b'1 - do_post_reset_start
  9014. * b'2 - do_post_reset_complete
  9015. * b'3 - initiate_umac_recovery
  9016. * b'4 - initiate_target_recovery_sync_using_umac
  9017. * b'5:31 - rsvd_t2h
  9018. * dword2 - b'0 - pre_reset_done
  9019. * b'1 - post_reset_start_done
  9020. * b'2 - post_reset_complete_done
  9021. * b'3 - start_pre_reset (deprecated)
  9022. * b'4:31 - rsvd_h2t
  9023. */
  9024. PREPACK typedef struct {
  9025. /** Magic number added for debuggability. */
  9026. A_UINT32 magic_num;
  9027. union {
  9028. /*
  9029. * BIT [0] :- T2H msg to do pre-reset
  9030. * BIT [1] :- T2H msg to do post-reset start
  9031. * BIT [2] :- T2H msg to do post-reset complete
  9032. * BIT [3] :- T2H msg to indicate to Host that
  9033. * a trigger request for MLO UMAC Recovery
  9034. * is received for UMAC hang.
  9035. * BIT [4] :- T2H msg to indicate to Host that
  9036. * a trigger request for MLO UMAC Recovery
  9037. * is received for Mode-1 Target Recovery.
  9038. * BIT [31 : 5] :- reserved
  9039. */
  9040. A_UINT32 t2h_msg;
  9041. struct {
  9042. A_UINT32
  9043. do_pre_reset: 1, /* BIT [0] */
  9044. do_post_reset_start: 1, /* BIT [1] */
  9045. do_post_reset_complete: 1, /* BIT [2] */
  9046. initiate_umac_recovery: 1, /* BIT [3] */
  9047. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  9048. rsvd_t2h: 27; /* BIT [31:5] */
  9049. };
  9050. };
  9051. union {
  9052. /*
  9053. * BIT [0] :- H2T msg to send pre-reset done
  9054. * BIT [1] :- H2T msg to send post-reset start done
  9055. * BIT [2] :- H2T msg to send post-reset complete done
  9056. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  9057. * BIT [31 : 4] :- reserved
  9058. */
  9059. A_UINT32 h2t_msg;
  9060. struct {
  9061. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9062. post_reset_start_done : 1, /* BIT [1] */
  9063. post_reset_complete_done : 1, /* BIT [2] */
  9064. start_pre_reset : 1, /* BIT [3] */
  9065. rsvd_h2t : 28; /* BIT [31 : 4] */
  9066. };
  9067. };
  9068. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9069. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9070. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9071. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9072. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9073. /* dword1 - b'0 - do_pre_reset */
  9074. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9075. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9076. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9077. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9078. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9079. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9080. do { \
  9081. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9082. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9083. } while (0)
  9084. /* dword1 - b'1 - do_post_reset_start */
  9085. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9086. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9087. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9088. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9089. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9090. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9091. do { \
  9092. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9093. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9094. } while (0)
  9095. /* dword1 - b'2 - do_post_reset_complete */
  9096. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9097. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9098. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9099. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9100. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9101. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9102. do { \
  9103. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9104. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9105. } while (0)
  9106. /* dword1 - b'3 - initiate_umac_recovery */
  9107. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9108. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9109. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9110. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9111. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9112. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9113. do { \
  9114. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9115. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9116. } while (0)
  9117. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9118. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9119. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9120. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9121. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9122. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9123. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9124. do { \
  9125. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9126. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9127. } while (0)
  9128. /* dword2 - b'0 - pre_reset_done */
  9129. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9130. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9131. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9132. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9133. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9134. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9135. do { \
  9136. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9137. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9138. } while (0)
  9139. /* dword2 - b'1 - post_reset_start_done */
  9140. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9141. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9142. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9143. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9144. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9145. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9146. do { \
  9147. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9148. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9149. } while (0)
  9150. /* dword2 - b'2 - post_reset_complete_done */
  9151. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9152. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9153. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9154. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9155. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9156. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9157. do { \
  9158. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9159. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9160. } while (0)
  9161. /* dword2 - b'3 - start_pre_reset */
  9162. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9163. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9164. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9165. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9166. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9167. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9168. do { \
  9169. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9170. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9171. } while (0)
  9172. /**
  9173. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9174. *
  9175. * @details
  9176. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9177. * by the host to provide prerequisite info to target for the UMAC hang
  9178. * recovery feature.
  9179. * The info sent in this H2T message are T2H message method, H2T message
  9180. * method, T2H MSI interrupt number and physical start address, size of
  9181. * the shared memory (refers to the shared memory dedicated for messaging
  9182. * between host and target when the DUT is in UMAC hang recovery mode).
  9183. * This H2T message is expected to be only sent if the WMI service bit
  9184. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9185. *
  9186. * |31 16|15 12|11 8|7 0|
  9187. * |-------------------------------+--------------+--------------+------------|
  9188. * | reserved |h2t msg method|t2h msg method| msg_type |
  9189. * |--------------------------------------------------------------------------|
  9190. * | t2h msi interrupt number |
  9191. * |--------------------------------------------------------------------------|
  9192. * | shared memory area size |
  9193. * |--------------------------------------------------------------------------|
  9194. * | shared memory area physical address low |
  9195. * |--------------------------------------------------------------------------|
  9196. * | shared memory area physical address high |
  9197. * |--------------------------------------------------------------------------|
  9198. *
  9199. * The message is interpreted as follows:
  9200. * dword0 - b'0:7 - msg_type
  9201. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9202. * b'8:11 - t2h_msg_method: indicates method to be used for
  9203. * T2H communication in UMAC hang recovery mode.
  9204. * Value zero indicates MSI interrupt (default method).
  9205. * Refer to htt_umac_hang_recovery_msg_method enum.
  9206. * b'12:15 - h2t_msg_method: indicates method to be used for
  9207. * H2T communication in UMAC hang recovery mode.
  9208. * Value zero indicates polling by target for this h2t msg
  9209. * during UMAC hang recovery mode.
  9210. * Refer to htt_umac_hang_recovery_msg_method enum.
  9211. * b'16:31 - reserved.
  9212. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9213. * T2H communication in UMAC hang recovery mode.
  9214. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9215. * only when in UMAC hang recovery mode.
  9216. * This refers to size in bytes.
  9217. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9218. * of the shared memory dedicated for messaging only when
  9219. * in UMAC hang recovery mode.
  9220. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9221. * of the shared memory dedicated for messaging only when
  9222. * in UMAC hang recovery mode.
  9223. */
  9224. /* t2h_msg_method and h2t_msg_method */
  9225. enum htt_umac_hang_recovery_msg_method {
  9226. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9227. };
  9228. PREPACK typedef struct {
  9229. A_UINT32 msg_type : 8,
  9230. t2h_msg_method : 4,
  9231. h2t_msg_method : 4,
  9232. reserved : 16;
  9233. A_UINT32 t2h_msi_data;
  9234. /* size bytes and physical address of shared memory. */
  9235. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9236. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9237. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9238. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9239. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9240. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9241. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9242. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9243. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9244. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9245. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9246. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9247. do { \
  9248. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9249. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9250. } while (0)
  9251. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9252. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9253. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9254. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9255. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9256. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9257. do { \
  9258. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9259. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9260. } while (0)
  9261. /**
  9262. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9263. *
  9264. * @details
  9265. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9266. * HTT message sent by the host to indicate that the target needs to start the
  9267. * UMAC hang recovery feature from the point of pre-reset routine.
  9268. * The purpose of this H2T message is to have host synchronize and trigger
  9269. * UMAC recovery across all targets.
  9270. * The info sent in this H2T message is the flag to indicate whether the
  9271. * target needs to execute UMAC-recovery in context of the Initiator or
  9272. * Non-Initiator.
  9273. * This H2T message is expected to be sent as response to the
  9274. * initiate_umac_recovery indication from the Initiator target attached to
  9275. * this same host.
  9276. * This H2T message is expected to be only sent if the WMI service bit
  9277. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9278. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9279. * beforehand.
  9280. *
  9281. * |31 10|9|8|7 0|
  9282. * |-----------------------------------------------------------|
  9283. * | reserved |U|I| msg_type |
  9284. * |-----------------------------------------------------------|
  9285. * Where:
  9286. * I = is_initiator
  9287. * U = is_umac_hang
  9288. *
  9289. * The message is interpreted as follows:
  9290. * dword0 - b'0:7 - msg_type
  9291. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9292. * b'8 - is_initiator: indicates whether the target needs to
  9293. * execute the UMAC-recovery in context of the Initiator or
  9294. * Non-Initiator.
  9295. * The value zero indicates this target is Non-Initiator.
  9296. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9297. * executed in context of UMAC hang or Target recovery.
  9298. * b'10:31 - reserved.
  9299. */
  9300. PREPACK typedef struct {
  9301. A_UINT32 msg_type : 8,
  9302. is_initiator : 1,
  9303. is_umac_hang : 1,
  9304. reserved : 22;
  9305. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9306. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9307. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9308. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9309. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9310. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9311. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9312. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9313. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9314. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9315. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9316. do { \
  9317. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9318. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9319. } while (0)
  9320. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9321. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9322. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9323. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9324. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9325. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9326. do { \
  9327. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9328. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9329. } while (0)
  9330. /*
  9331. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9332. *
  9333. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9334. *
  9335. * @details
  9336. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9337. * install or uninstall rx cce super rules to match certain kind of packets
  9338. * with specific parameters. Target sets up HW registers based on setup message
  9339. * and always confirms back to Host.
  9340. *
  9341. * The message would appear as follows:
  9342. * |31 24|23 16|15 8|7 0|
  9343. * |-----------------+-----------------+-----------------+-----------------|
  9344. * | reserved | operation | pdev_id | msg_type |
  9345. * |-----------------------------------------------------------------------|
  9346. * | cce_super_rule_param[0] |
  9347. * |-----------------------------------------------------------------------|
  9348. * | cce_super_rule_param[1] |
  9349. * |-----------------------------------------------------------------------|
  9350. *
  9351. * The message is interpreted as follows:
  9352. * dword0 - b'0:7 - msg_type: This will be set to
  9353. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9354. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9355. * b'16:23 - operation: Identify operation to be taken,
  9356. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9357. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9358. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9359. * b'24:31 - reserved
  9360. * dword1~10 - cce_super_rule_param[0]:
  9361. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9362. * dword11~20 - cce_super_rule_param[1]:
  9363. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9364. *
  9365. * Each cce_super_rule_param structure would appear as follows:
  9366. * |31 24|23 16|15 8|7 0|
  9367. * |-----------------+-----------------+-----------------+-----------------|
  9368. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9369. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9370. * |-----------------------------------------------------------------------|
  9371. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9372. * |-----------------------------------------------------------------------|
  9373. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9374. * |-----------------------------------------------------------------------|
  9375. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9376. * |-----------------------------------------------------------------------|
  9377. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9378. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9379. * |-----------------------------------------------------------------------|
  9380. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9381. * |-----------------------------------------------------------------------|
  9382. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9383. * |-----------------------------------------------------------------------|
  9384. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9385. * |-----------------------------------------------------------------------|
  9386. * | is_valid | l4_type | l3_type |
  9387. * |-----------------------------------------------------------------------|
  9388. * | l4_dst_port | l4_src_port |
  9389. * |-----------------------------------------------------------------------|
  9390. *
  9391. * The cce_super_rule_param[0] structure is interpreted as follows:
  9392. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9393. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9394. * in case of ipv4)
  9395. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9396. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9397. * in case of ipv4)
  9398. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9399. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9400. * in case of ipv4)
  9401. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9402. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9403. * in case of ipv4)
  9404. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9405. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9406. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9407. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9408. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9409. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9410. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9411. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9412. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9413. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9414. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9415. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9416. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9417. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9418. * ipv4 address, in case of ipv4)
  9419. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9420. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9421. * ipv4 address, in case of ipv4)
  9422. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9423. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9424. * ipv4 address, in case of ipv4)
  9425. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9426. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9427. * ipv4 address, in case of ipv4)
  9428. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9429. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9430. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9431. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9432. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9433. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9434. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9435. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9436. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9437. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9438. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9439. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9440. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9441. * 0x0008: ipv4
  9442. * 0xdd86: ipv6
  9443. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9444. * 6: TCP
  9445. * 17: UDP
  9446. * b'24:31 - is_valid: indicate whether this parameter is valid
  9447. * 0: invalid
  9448. * 1: valid
  9449. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9450. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9451. *
  9452. * The cce_super_rule_param[1] structure is similar.
  9453. */
  9454. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9455. enum htt_rx_cce_super_rule_setup_operation {
  9456. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9457. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9458. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9459. /* All operation should be before this */
  9460. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9461. };
  9462. typedef struct {
  9463. union {
  9464. A_UINT8 src_ipv4_addr[4];
  9465. A_UINT8 src_ipv6_addr[16];
  9466. };
  9467. union {
  9468. A_UINT8 dst_ipv4_addr[4];
  9469. A_UINT8 dst_ipv6_addr[16];
  9470. };
  9471. A_UINT32 l3_type: 16,
  9472. l4_type: 8,
  9473. is_valid: 8;
  9474. A_UINT32 l4_src_port: 16,
  9475. l4_dst_port: 16;
  9476. } htt_rx_cce_super_rule_param_t;
  9477. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9478. A_UINT32 msg_type: 8,
  9479. pdev_id: 8,
  9480. operation: 8,
  9481. reserved: 8;
  9482. htt_rx_cce_super_rule_param_t
  9483. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9484. } POSTPACK;
  9485. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9486. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9487. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9488. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9489. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9490. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9491. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9492. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9493. do { \
  9494. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9495. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9496. } while (0)
  9497. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9498. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9499. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9500. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9501. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9502. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9503. do { \
  9504. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9505. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9506. } while (0)
  9507. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9508. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9509. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9510. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9511. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9512. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9513. do { \
  9514. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9515. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9516. } while (0)
  9517. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9518. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9519. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9520. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9521. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9522. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9523. do { \
  9524. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9525. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9526. } while (0)
  9527. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9528. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9529. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9530. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9531. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9532. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9533. do { \
  9534. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9535. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9536. } while (0)
  9537. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9538. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9539. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9540. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9541. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9542. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9543. do { \
  9544. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9545. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9546. } while (0)
  9547. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9548. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9549. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9550. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9551. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9552. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9553. do { \
  9554. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9555. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9556. } while (0)
  9557. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9558. do { \
  9559. A_MEMCPY(_array, _ptr, 4); \
  9560. } while (0)
  9561. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9562. do { \
  9563. A_MEMCPY(_ptr, _array, 4); \
  9564. } while (0)
  9565. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9566. do { \
  9567. A_MEMCPY(_array, _ptr, 16); \
  9568. } while (0)
  9569. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9570. do { \
  9571. A_MEMCPY(_ptr, _array, 16); \
  9572. } while (0)
  9573. /**
  9574. * htt_h2t_primary_link_peer_status_type -
  9575. * Unique number for each status or reasons
  9576. * The status reasons can go up to 255 max
  9577. */
  9578. enum htt_h2t_primary_link_peer_status_type {
  9579. /* Host Primary Link Peer migration Success */
  9580. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9581. /* keep this last */
  9582. /* Host Primary Link Peer migration Fail */
  9583. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9584. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9585. };
  9586. /**
  9587. * @brief host -> Primary peer migration completion message from host
  9588. *
  9589. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9590. *
  9591. * @details
  9592. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9593. * target Confirming that primary link peer migration has completed,
  9594. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9595. * message from the target.
  9596. *
  9597. * The message would appear as follows:
  9598. *
  9599. * |31 25|24|23 16|15 12|11 8|7 0|
  9600. * |----------------------------+----------+---------+--------------|
  9601. * | vdev ID | pdev ID | chip ID | msg type |
  9602. * |----------------------------+----------+---------+--------------|
  9603. * | ML peer ID | SW peer ID |
  9604. * |------------+--+------------+--------------------+--------------|
  9605. * | reserved |SV| src_info | status |
  9606. * |------------+--+---------------------------------+--------------|
  9607. * Where:
  9608. * SV = src_info_valid flag
  9609. *
  9610. * The message is interpreted as follows:
  9611. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9612. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9613. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9614. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9615. * as primary
  9616. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9617. * as primary
  9618. *
  9619. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9620. * chosen as primary
  9621. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9622. * primary peer belongs.
  9623. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  9624. * b'8:23 - src_info: Indicates New Virtual port number through
  9625. * which Rx Pipe connects to the correct PPE.
  9626. * b'24 - src_info_valid: Indicates src_info is valid.
  9627. */
  9628. typedef struct {
  9629. A_UINT32 msg_type: 8, /* bits 7:0 */
  9630. chip_id: 4, /* bits 11:8 */
  9631. pdev_id: 4, /* bits 15:12 */
  9632. vdev_id: 16; /* bits 31:16 */
  9633. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9634. ml_peer_id: 16; /* bits 31:16 */
  9635. A_UINT32 status: 8, /* bits 7:0 */
  9636. src_info: 16, /* bits 23:8 */
  9637. src_info_valid: 1, /* bit 24 */
  9638. reserved: 7; /* bits 31:25 */
  9639. } htt_h2t_primary_link_peer_migrate_resp_t;
  9640. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9641. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9642. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9643. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9644. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9645. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9646. do { \
  9647. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9648. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9649. } while (0)
  9650. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9651. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9652. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9653. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9654. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9655. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9656. do { \
  9657. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9658. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9659. } while (0)
  9660. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9661. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9662. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9663. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9664. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9665. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9666. do { \
  9667. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9668. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9669. } while (0)
  9670. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9671. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9672. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9673. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9674. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9675. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9676. do { \
  9677. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9678. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9679. } while (0)
  9680. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9681. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9682. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9683. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9684. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9685. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9686. do { \
  9687. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9688. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9689. } while (0)
  9690. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9691. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9692. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9693. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9694. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9695. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9696. do { \
  9697. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9698. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9699. } while (0)
  9700. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  9701. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  9702. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  9703. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  9704. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  9705. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  9706. do { \
  9707. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  9708. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  9709. } while (0)
  9710. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  9711. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  9712. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  9713. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  9714. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  9715. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  9716. do { \
  9717. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  9718. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  9719. } while (0)
  9720. /**
  9721. * @brief host -> tgt msg to configure params for PPDU tx latency stats report
  9722. *
  9723. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
  9724. *
  9725. * @details
  9726. * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
  9727. * configure the parameters needed for FW to report PPDU tx latency stats
  9728. * for latency prediction in user space.
  9729. *
  9730. * The message would appear as follows:
  9731. * |31 28|27 12|11|10 8|7 0|
  9732. * |-----------+-------------------+--+-------+--------------|
  9733. * |granularity| periodic interval | E|vdev ID| msg type |
  9734. * |-----------+-------------------+--+-------+--------------|
  9735. * Where: E = enable
  9736. *
  9737. * The message is interpreted as follows:
  9738. * dword0 - b'0:7 - msg_type: This will be set to 0x25
  9739. * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
  9740. * b'8:10 - vdev_id: Indicate which vdev is configuration is for
  9741. * b'11 - enable: Indicate this message is to enable/disable
  9742. * PPDU latency report from FW
  9743. * b'12:27 - periodic_interval: Indicate the report interval in MS
  9744. * b'28:31 - granularity: Indicate the granularity of the latency
  9745. * stats report, in ms
  9746. */
  9747. /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
  9748. PREPACK struct htt_h2t_tx_latency_stats_cfg {
  9749. A_UINT32 msg_type :8,
  9750. vdev_id :3,
  9751. enable :1,
  9752. periodic_interval :16,
  9753. granularity :4;
  9754. } POSTPACK;
  9755. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
  9756. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
  9757. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
  9758. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
  9759. HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
  9760. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
  9761. do { \
  9762. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
  9763. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
  9764. } while (0)
  9765. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
  9766. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
  9767. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
  9768. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
  9769. HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
  9770. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
  9771. do { \
  9772. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
  9773. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
  9774. } while (0)
  9775. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
  9776. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
  9777. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
  9778. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
  9779. HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
  9780. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
  9781. do { \
  9782. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
  9783. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
  9784. } while (0)
  9785. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
  9786. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
  9787. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
  9788. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
  9789. HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
  9790. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
  9791. do { \
  9792. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
  9793. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
  9794. } while (0)
  9795. /*=== target -> host messages ===============================================*/
  9796. enum htt_t2h_msg_type {
  9797. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9798. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9799. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9800. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9801. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9802. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9803. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9804. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9805. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9806. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9807. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9808. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9809. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9810. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9811. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9812. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9813. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9814. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9815. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9816. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9817. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9818. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9819. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9820. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9821. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9822. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9823. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9824. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9825. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9826. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9827. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9828. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9829. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9830. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9831. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9832. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9833. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9834. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9835. /* TX_OFFLOAD_DELIVER_IND:
  9836. * Forward the target's locally-generated packets to the host,
  9837. * to provide to the monitor mode interface.
  9838. */
  9839. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9840. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9841. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9842. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9843. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9844. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9845. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9846. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9847. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9848. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9849. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9850. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9851. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9852. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9853. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9854. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9855. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9856. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
  9857. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9858. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9859. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9860. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  9861. HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
  9862. HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
  9863. HTT_T2H_MSG_TYPE_TEST,
  9864. /* keep this last */
  9865. HTT_T2H_NUM_MSGS
  9866. };
  9867. /*
  9868. * HTT target to host message type -
  9869. * stored in bits 7:0 of the first word of the message
  9870. */
  9871. #define HTT_T2H_MSG_TYPE_M 0xff
  9872. #define HTT_T2H_MSG_TYPE_S 0
  9873. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9874. do { \
  9875. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9876. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9877. } while (0)
  9878. #define HTT_T2H_MSG_TYPE_GET(word) \
  9879. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9880. /**
  9881. * @brief target -> host version number confirmation message definition
  9882. *
  9883. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9884. *
  9885. * |31 24|23 16|15 8|7 0|
  9886. * |----------------+----------------+----------------+----------------|
  9887. * | reserved | major number | minor number | msg type |
  9888. * |-------------------------------------------------------------------|
  9889. * : option request TLV (optional) |
  9890. * :...................................................................:
  9891. *
  9892. * The VER_CONF message may consist of a single 4-byte word, or may be
  9893. * extended with TLVs that specify HTT options selected by the target.
  9894. * The following option TLVs may be appended to the VER_CONF message:
  9895. * - LL_BUS_ADDR_SIZE
  9896. * - HL_SUPPRESS_TX_COMPL_IND
  9897. * - MAX_TX_QUEUE_GROUPS
  9898. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9899. * may be appended to the VER_CONF message (but only one TLV of each type).
  9900. *
  9901. * Header fields:
  9902. * - MSG_TYPE
  9903. * Bits 7:0
  9904. * Purpose: identifies this as a version number confirmation message
  9905. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9906. * - VER_MINOR
  9907. * Bits 15:8
  9908. * Purpose: Specify the minor number of the HTT message library version
  9909. * in use by the target firmware.
  9910. * The minor number specifies the specific revision within a range
  9911. * of fundamentally compatible HTT message definition revisions.
  9912. * Compatible revisions involve adding new messages or perhaps
  9913. * adding new fields to existing messages, in a backwards-compatible
  9914. * manner.
  9915. * Incompatible revisions involve changing the message type values,
  9916. * or redefining existing messages.
  9917. * Value: minor number
  9918. * - VER_MAJOR
  9919. * Bits 15:8
  9920. * Purpose: Specify the major number of the HTT message library version
  9921. * in use by the target firmware.
  9922. * The major number specifies the family of minor revisions that are
  9923. * fundamentally compatible with each other, but not with prior or
  9924. * later families.
  9925. * Value: major number
  9926. */
  9927. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9928. #define HTT_VER_CONF_MINOR_S 8
  9929. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9930. #define HTT_VER_CONF_MAJOR_S 16
  9931. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9932. do { \
  9933. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9934. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9935. } while (0)
  9936. #define HTT_VER_CONF_MINOR_GET(word) \
  9937. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9938. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9939. do { \
  9940. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9941. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9942. } while (0)
  9943. #define HTT_VER_CONF_MAJOR_GET(word) \
  9944. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9945. #define HTT_VER_CONF_BYTES 4
  9946. /**
  9947. * @brief - target -> host HTT Rx In order indication message
  9948. *
  9949. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9950. *
  9951. * @details
  9952. *
  9953. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9954. * |----------------+-------------------+---------------------+---------------|
  9955. * | peer ID | P| F| O| ext TID | msg type |
  9956. * |--------------------------------------------------------------------------|
  9957. * | MSDU count | Reserved | vdev id |
  9958. * |--------------------------------------------------------------------------|
  9959. * | MSDU 0 bus address (bits 31:0) |
  9960. #if HTT_PADDR64
  9961. * | MSDU 0 bus address (bits 63:32) |
  9962. #endif
  9963. * |--------------------------------------------------------------------------|
  9964. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9965. * |--------------------------------------------------------------------------|
  9966. * | MSDU 1 bus address (bits 31:0) |
  9967. #if HTT_PADDR64
  9968. * | MSDU 1 bus address (bits 63:32) |
  9969. #endif
  9970. * |--------------------------------------------------------------------------|
  9971. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9972. * |--------------------------------------------------------------------------|
  9973. */
  9974. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9975. *
  9976. * @details
  9977. * bits
  9978. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9979. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9980. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9981. * | | frag | | | | fail |chksum fail|
  9982. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9983. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9984. */
  9985. struct htt_rx_in_ord_paddr_ind_hdr_t
  9986. {
  9987. A_UINT32 /* word 0 */
  9988. msg_type: 8,
  9989. ext_tid: 5,
  9990. offload: 1,
  9991. frag: 1,
  9992. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9993. peer_id: 16;
  9994. A_UINT32 /* word 1 */
  9995. vap_id: 8,
  9996. /* NOTE:
  9997. * This reserved_1 field is not truly reserved - certain targets use
  9998. * this field internally to store debug information, and do not zero
  9999. * out the contents of the field before uploading the message to the
  10000. * host. Thus, any host-target communication supported by this field
  10001. * is limited to using values that are never used by the debug
  10002. * information stored by certain targets in the reserved_1 field.
  10003. * In particular, the targets in question don't use the value 0x3
  10004. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  10005. * so this previously-unused value within these bits is available to
  10006. * use as the host / target PKT_CAPTURE_MODE flag.
  10007. */
  10008. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  10009. /* if pkt_capture_mode == 0x3, host should
  10010. * send rx frames to monitor mode interface
  10011. */
  10012. msdu_cnt: 16;
  10013. };
  10014. struct htt_rx_in_ord_paddr_ind_msdu32_t
  10015. {
  10016. A_UINT32 dma_addr;
  10017. A_UINT32
  10018. length: 16,
  10019. fw_desc: 8,
  10020. msdu_info:8;
  10021. };
  10022. struct htt_rx_in_ord_paddr_ind_msdu64_t
  10023. {
  10024. A_UINT32 dma_addr_lo;
  10025. A_UINT32 dma_addr_hi;
  10026. A_UINT32
  10027. length: 16,
  10028. fw_desc: 8,
  10029. msdu_info:8;
  10030. };
  10031. #if HTT_PADDR64
  10032. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  10033. #else
  10034. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  10035. #endif
  10036. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  10037. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  10038. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  10039. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  10040. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  10041. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  10042. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  10043. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  10044. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  10045. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  10046. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  10047. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  10048. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  10049. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  10050. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  10051. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  10052. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  10053. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  10054. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  10055. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  10056. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  10057. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  10058. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  10059. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  10060. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  10061. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  10062. /* for systems using 64-bit format for bus addresses */
  10063. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  10064. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  10065. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  10066. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  10067. /* for systems using 32-bit format for bus addresses */
  10068. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  10069. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  10070. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  10071. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  10072. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  10073. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  10074. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  10075. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  10076. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  10077. do { \
  10078. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  10079. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  10080. } while (0)
  10081. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  10082. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  10083. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  10084. do { \
  10085. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  10086. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  10087. } while (0)
  10088. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  10089. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  10090. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  10091. do { \
  10092. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  10093. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  10094. } while (0)
  10095. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  10096. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  10097. /*
  10098. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  10099. * deliver the rx frames to the monitor mode interface.
  10100. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  10101. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  10102. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  10103. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  10104. */
  10105. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  10106. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  10107. do { \
  10108. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  10109. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  10110. } while (0)
  10111. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  10112. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  10113. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  10114. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  10115. do { \
  10116. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  10117. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  10118. } while (0)
  10119. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  10120. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  10121. /* for systems using 64-bit format for bus addresses */
  10122. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  10123. do { \
  10124. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  10125. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  10126. } while (0)
  10127. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  10128. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  10129. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  10130. do { \
  10131. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  10132. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  10133. } while (0)
  10134. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10135. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10136. /* for systems using 32-bit format for bus addresses */
  10137. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10138. do { \
  10139. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10140. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10141. } while (0)
  10142. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10143. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10144. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10145. do { \
  10146. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10147. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10148. } while (0)
  10149. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10150. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10151. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10152. do { \
  10153. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10154. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10155. } while (0)
  10156. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10157. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10158. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10159. do { \
  10160. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10161. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10162. } while (0)
  10163. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10164. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10165. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10166. do { \
  10167. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10168. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10169. } while (0)
  10170. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10171. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10172. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10173. do { \
  10174. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10175. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10176. } while (0)
  10177. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10178. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10179. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10180. do { \
  10181. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10182. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10183. } while (0)
  10184. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10185. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10186. /* definitions used within target -> host rx indication message */
  10187. PREPACK struct htt_rx_ind_hdr_prefix_t
  10188. {
  10189. A_UINT32 /* word 0 */
  10190. msg_type: 8,
  10191. ext_tid: 5,
  10192. release_valid: 1,
  10193. flush_valid: 1,
  10194. reserved0: 1,
  10195. peer_id: 16;
  10196. A_UINT32 /* word 1 */
  10197. flush_start_seq_num: 6,
  10198. flush_end_seq_num: 6,
  10199. release_start_seq_num: 6,
  10200. release_end_seq_num: 6,
  10201. num_mpdu_ranges: 8;
  10202. } POSTPACK;
  10203. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10204. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10205. #define HTT_TGT_RSSI_INVALID 0x80
  10206. PREPACK struct htt_rx_ppdu_desc_t
  10207. {
  10208. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10209. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10210. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10211. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10212. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10213. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10214. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10215. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10216. A_UINT32 /* word 0 */
  10217. rssi_cmb: 8,
  10218. timestamp_submicrosec: 8,
  10219. phy_err_code: 8,
  10220. phy_err: 1,
  10221. legacy_rate: 4,
  10222. legacy_rate_sel: 1,
  10223. end_valid: 1,
  10224. start_valid: 1;
  10225. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10226. union {
  10227. A_UINT32 /* word 1 */
  10228. rssi0_pri20: 8,
  10229. rssi0_ext20: 8,
  10230. rssi0_ext40: 8,
  10231. rssi0_ext80: 8;
  10232. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10233. } u0;
  10234. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10235. union {
  10236. A_UINT32 /* word 2 */
  10237. rssi1_pri20: 8,
  10238. rssi1_ext20: 8,
  10239. rssi1_ext40: 8,
  10240. rssi1_ext80: 8;
  10241. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10242. } u1;
  10243. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10244. union {
  10245. A_UINT32 /* word 3 */
  10246. rssi2_pri20: 8,
  10247. rssi2_ext20: 8,
  10248. rssi2_ext40: 8,
  10249. rssi2_ext80: 8;
  10250. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10251. } u2;
  10252. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10253. union {
  10254. A_UINT32 /* word 4 */
  10255. rssi3_pri20: 8,
  10256. rssi3_ext20: 8,
  10257. rssi3_ext40: 8,
  10258. rssi3_ext80: 8;
  10259. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10260. } u3;
  10261. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10262. A_UINT32 tsf32; /* word 5 */
  10263. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10264. A_UINT32 timestamp_microsec; /* word 6 */
  10265. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10266. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10267. A_UINT32 /* word 7 */
  10268. vht_sig_a1: 24,
  10269. preamble_type: 8;
  10270. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10271. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10272. A_UINT32 /* word 8 */
  10273. vht_sig_a2: 24,
  10274. /* sa_ant_matrix
  10275. * For cases where a single rx chain has options to be connected to
  10276. * different rx antennas, show which rx antennas were in use during
  10277. * receipt of a given PPDU.
  10278. * This sa_ant_matrix provides a bitmask of the antennas used while
  10279. * receiving this frame.
  10280. */
  10281. sa_ant_matrix: 8;
  10282. } POSTPACK;
  10283. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10284. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10285. PREPACK struct htt_rx_ind_hdr_suffix_t
  10286. {
  10287. A_UINT32 /* word 0 */
  10288. fw_rx_desc_bytes: 16,
  10289. reserved0: 16;
  10290. } POSTPACK;
  10291. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10292. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10293. PREPACK struct htt_rx_ind_hdr_t
  10294. {
  10295. struct htt_rx_ind_hdr_prefix_t prefix;
  10296. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10297. struct htt_rx_ind_hdr_suffix_t suffix;
  10298. } POSTPACK;
  10299. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10300. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10301. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10302. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10303. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10304. /*
  10305. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10306. * the offset into the HTT rx indication message at which the
  10307. * FW rx PPDU descriptor resides
  10308. */
  10309. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10310. /*
  10311. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10312. * the offset into the HTT rx indication message at which the
  10313. * header suffix (FW rx MSDU byte count) resides
  10314. */
  10315. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10316. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10317. /*
  10318. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10319. * the offset into the HTT rx indication message at which the per-MSDU
  10320. * information starts
  10321. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10322. * per-MSDU information portion of the message. The per-MSDU info itself
  10323. * starts at byte 12.
  10324. */
  10325. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10326. /**
  10327. * @brief target -> host rx indication message definition
  10328. *
  10329. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10330. *
  10331. * @details
  10332. * The following field definitions describe the format of the rx indication
  10333. * message sent from the target to the host.
  10334. * The message consists of three major sections:
  10335. * 1. a fixed-length header
  10336. * 2. a variable-length list of firmware rx MSDU descriptors
  10337. * 3. one or more 4-octet MPDU range information elements
  10338. * The fixed length header itself has two sub-sections
  10339. * 1. the message meta-information, including identification of the
  10340. * sender and type of the received data, and a 4-octet flush/release IE
  10341. * 2. the firmware rx PPDU descriptor
  10342. *
  10343. * The format of the message is depicted below.
  10344. * in this depiction, the following abbreviations are used for information
  10345. * elements within the message:
  10346. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10347. * elements associated with the PPDU start are valid.
  10348. * Specifically, the following fields are valid only if SV is set:
  10349. * RSSI (all variants), L, legacy rate, preamble type, service,
  10350. * VHT-SIG-A
  10351. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10352. * elements associated with the PPDU end are valid.
  10353. * Specifically, the following fields are valid only if EV is set:
  10354. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10355. * - L - Legacy rate selector - if legacy rates are used, this flag
  10356. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10357. * (L == 0) PHY.
  10358. * - P - PHY error flag - boolean indication of whether the rx frame had
  10359. * a PHY error
  10360. *
  10361. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10362. * |----------------+-------------------+---------------------+---------------|
  10363. * | peer ID | |RV|FV| ext TID | msg type |
  10364. * |--------------------------------------------------------------------------|
  10365. * | num | release | release | flush | flush |
  10366. * | MPDU | end | start | end | start |
  10367. * | ranges | seq num | seq num | seq num | seq num |
  10368. * |==========================================================================|
  10369. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10370. * |V|V| | rate | | | timestamp | RSSI |
  10371. * |--------------------------------------------------------------------------|
  10372. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10373. * |--------------------------------------------------------------------------|
  10374. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10375. * |--------------------------------------------------------------------------|
  10376. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10377. * |--------------------------------------------------------------------------|
  10378. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10379. * |--------------------------------------------------------------------------|
  10380. * | TSF LSBs |
  10381. * |--------------------------------------------------------------------------|
  10382. * | microsec timestamp |
  10383. * |--------------------------------------------------------------------------|
  10384. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10385. * |--------------------------------------------------------------------------|
  10386. * | service | HT-SIG / VHT-SIG-A2 |
  10387. * |==========================================================================|
  10388. * | reserved | FW rx desc bytes |
  10389. * |--------------------------------------------------------------------------|
  10390. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10391. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10392. * |--------------------------------------------------------------------------|
  10393. * : : :
  10394. * |--------------------------------------------------------------------------|
  10395. * | alignment | MSDU Rx |
  10396. * | padding | desc Bn |
  10397. * |--------------------------------------------------------------------------|
  10398. * | reserved | MPDU range status | MPDU count |
  10399. * |--------------------------------------------------------------------------|
  10400. * : reserved : MPDU range status : MPDU count :
  10401. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10402. *
  10403. * Header fields:
  10404. * - MSG_TYPE
  10405. * Bits 7:0
  10406. * Purpose: identifies this as an rx indication message
  10407. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10408. * - EXT_TID
  10409. * Bits 12:8
  10410. * Purpose: identify the traffic ID of the rx data, including
  10411. * special "extended" TID values for multicast, broadcast, and
  10412. * non-QoS data frames
  10413. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10414. * - FLUSH_VALID (FV)
  10415. * Bit 13
  10416. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10417. * is valid
  10418. * Value:
  10419. * 1 -> flush IE is valid and needs to be processed
  10420. * 0 -> flush IE is not valid and should be ignored
  10421. * - REL_VALID (RV)
  10422. * Bit 13
  10423. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10424. * is valid
  10425. * Value:
  10426. * 1 -> release IE is valid and needs to be processed
  10427. * 0 -> release IE is not valid and should be ignored
  10428. * - PEER_ID
  10429. * Bits 31:16
  10430. * Purpose: Identify, by ID, which peer sent the rx data
  10431. * Value: ID of the peer who sent the rx data
  10432. * - FLUSH_SEQ_NUM_START
  10433. * Bits 5:0
  10434. * Purpose: Indicate the start of a series of MPDUs to flush
  10435. * Not all MPDUs within this series are necessarily valid - the host
  10436. * must check each sequence number within this range to see if the
  10437. * corresponding MPDU is actually present.
  10438. * This field is only valid if the FV bit is set.
  10439. * Value:
  10440. * The sequence number for the first MPDUs to check to flush.
  10441. * The sequence number is masked by 0x3f.
  10442. * - FLUSH_SEQ_NUM_END
  10443. * Bits 11:6
  10444. * Purpose: Indicate the end of a series of MPDUs to flush
  10445. * Value:
  10446. * The sequence number one larger than the sequence number of the
  10447. * last MPDU to check to flush.
  10448. * The sequence number is masked by 0x3f.
  10449. * Not all MPDUs within this series are necessarily valid - the host
  10450. * must check each sequence number within this range to see if the
  10451. * corresponding MPDU is actually present.
  10452. * This field is only valid if the FV bit is set.
  10453. * - REL_SEQ_NUM_START
  10454. * Bits 17:12
  10455. * Purpose: Indicate the start of a series of MPDUs to release.
  10456. * All MPDUs within this series are present and valid - the host
  10457. * need not check each sequence number within this range to see if
  10458. * the corresponding MPDU is actually present.
  10459. * This field is only valid if the RV bit is set.
  10460. * Value:
  10461. * The sequence number for the first MPDUs to check to release.
  10462. * The sequence number is masked by 0x3f.
  10463. * - REL_SEQ_NUM_END
  10464. * Bits 23:18
  10465. * Purpose: Indicate the end of a series of MPDUs to release.
  10466. * Value:
  10467. * The sequence number one larger than the sequence number of the
  10468. * last MPDU to check to release.
  10469. * The sequence number is masked by 0x3f.
  10470. * All MPDUs within this series are present and valid - the host
  10471. * need not check each sequence number within this range to see if
  10472. * the corresponding MPDU is actually present.
  10473. * This field is only valid if the RV bit is set.
  10474. * - NUM_MPDU_RANGES
  10475. * Bits 31:24
  10476. * Purpose: Indicate how many ranges of MPDUs are present.
  10477. * Each MPDU range consists of a series of contiguous MPDUs within the
  10478. * rx frame sequence which all have the same MPDU status.
  10479. * Value: 1-63 (typically a small number, like 1-3)
  10480. *
  10481. * Rx PPDU descriptor fields:
  10482. * - RSSI_CMB
  10483. * Bits 7:0
  10484. * Purpose: Combined RSSI from all active rx chains, across the active
  10485. * bandwidth.
  10486. * Value: RSSI dB units w.r.t. noise floor
  10487. * - TIMESTAMP_SUBMICROSEC
  10488. * Bits 15:8
  10489. * Purpose: high-resolution timestamp
  10490. * Value:
  10491. * Sub-microsecond time of PPDU reception.
  10492. * This timestamp ranges from [0,MAC clock MHz).
  10493. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10494. * to form a high-resolution, large range rx timestamp.
  10495. * - PHY_ERR_CODE
  10496. * Bits 23:16
  10497. * Purpose:
  10498. * If the rx frame processing resulted in a PHY error, indicate what
  10499. * type of rx PHY error occurred.
  10500. * Value:
  10501. * This field is valid if the "P" (PHY_ERR) flag is set.
  10502. * TBD: document/specify the values for this field
  10503. * - PHY_ERR
  10504. * Bit 24
  10505. * Purpose: indicate whether the rx PPDU had a PHY error
  10506. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10507. * - LEGACY_RATE
  10508. * Bits 28:25
  10509. * Purpose:
  10510. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10511. * specify which rate was used.
  10512. * Value:
  10513. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10514. * flag.
  10515. * If LEGACY_RATE_SEL is 0:
  10516. * 0x8: OFDM 48 Mbps
  10517. * 0x9: OFDM 24 Mbps
  10518. * 0xA: OFDM 12 Mbps
  10519. * 0xB: OFDM 6 Mbps
  10520. * 0xC: OFDM 54 Mbps
  10521. * 0xD: OFDM 36 Mbps
  10522. * 0xE: OFDM 18 Mbps
  10523. * 0xF: OFDM 9 Mbps
  10524. * If LEGACY_RATE_SEL is 1:
  10525. * 0x8: CCK 11 Mbps long preamble
  10526. * 0x9: CCK 5.5 Mbps long preamble
  10527. * 0xA: CCK 2 Mbps long preamble
  10528. * 0xB: CCK 1 Mbps long preamble
  10529. * 0xC: CCK 11 Mbps short preamble
  10530. * 0xD: CCK 5.5 Mbps short preamble
  10531. * 0xE: CCK 2 Mbps short preamble
  10532. * - LEGACY_RATE_SEL
  10533. * Bit 29
  10534. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10535. * Value:
  10536. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10537. * used a legacy rate.
  10538. * 0 -> OFDM, 1 -> CCK
  10539. * - END_VALID
  10540. * Bit 30
  10541. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10542. * the start of the PPDU are valid. Specifically, the following
  10543. * fields are only valid if END_VALID is set:
  10544. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10545. * TIMESTAMP_SUBMICROSEC
  10546. * Value:
  10547. * 0 -> rx PPDU desc end fields are not valid
  10548. * 1 -> rx PPDU desc end fields are valid
  10549. * - START_VALID
  10550. * Bit 31
  10551. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10552. * the end of the PPDU are valid. Specifically, the following
  10553. * fields are only valid if START_VALID is set:
  10554. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10555. * VHT-SIG-A
  10556. * Value:
  10557. * 0 -> rx PPDU desc start fields are not valid
  10558. * 1 -> rx PPDU desc start fields are valid
  10559. * - RSSI0_PRI20
  10560. * Bits 7:0
  10561. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10562. * Value: RSSI dB units w.r.t. noise floor
  10563. *
  10564. * - RSSI0_EXT20
  10565. * Bits 7:0
  10566. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10567. * (if the rx bandwidth was >= 40 MHz)
  10568. * Value: RSSI dB units w.r.t. noise floor
  10569. * - RSSI0_EXT40
  10570. * Bits 7:0
  10571. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10572. * (if the rx bandwidth was >= 80 MHz)
  10573. * Value: RSSI dB units w.r.t. noise floor
  10574. * - RSSI0_EXT80
  10575. * Bits 7:0
  10576. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10577. * (if the rx bandwidth was >= 160 MHz)
  10578. * Value: RSSI dB units w.r.t. noise floor
  10579. *
  10580. * - RSSI1_PRI20
  10581. * Bits 7:0
  10582. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10583. * Value: RSSI dB units w.r.t. noise floor
  10584. * - RSSI1_EXT20
  10585. * Bits 7:0
  10586. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10587. * (if the rx bandwidth was >= 40 MHz)
  10588. * Value: RSSI dB units w.r.t. noise floor
  10589. * - RSSI1_EXT40
  10590. * Bits 7:0
  10591. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10592. * (if the rx bandwidth was >= 80 MHz)
  10593. * Value: RSSI dB units w.r.t. noise floor
  10594. * - RSSI1_EXT80
  10595. * Bits 7:0
  10596. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10597. * (if the rx bandwidth was >= 160 MHz)
  10598. * Value: RSSI dB units w.r.t. noise floor
  10599. *
  10600. * - RSSI2_PRI20
  10601. * Bits 7:0
  10602. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10603. * Value: RSSI dB units w.r.t. noise floor
  10604. * - RSSI2_EXT20
  10605. * Bits 7:0
  10606. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10607. * (if the rx bandwidth was >= 40 MHz)
  10608. * Value: RSSI dB units w.r.t. noise floor
  10609. * - RSSI2_EXT40
  10610. * Bits 7:0
  10611. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10612. * (if the rx bandwidth was >= 80 MHz)
  10613. * Value: RSSI dB units w.r.t. noise floor
  10614. * - RSSI2_EXT80
  10615. * Bits 7:0
  10616. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10617. * (if the rx bandwidth was >= 160 MHz)
  10618. * Value: RSSI dB units w.r.t. noise floor
  10619. *
  10620. * - RSSI3_PRI20
  10621. * Bits 7:0
  10622. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10623. * Value: RSSI dB units w.r.t. noise floor
  10624. * - RSSI3_EXT20
  10625. * Bits 7:0
  10626. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10627. * (if the rx bandwidth was >= 40 MHz)
  10628. * Value: RSSI dB units w.r.t. noise floor
  10629. * - RSSI3_EXT40
  10630. * Bits 7:0
  10631. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10632. * (if the rx bandwidth was >= 80 MHz)
  10633. * Value: RSSI dB units w.r.t. noise floor
  10634. * - RSSI3_EXT80
  10635. * Bits 7:0
  10636. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10637. * (if the rx bandwidth was >= 160 MHz)
  10638. * Value: RSSI dB units w.r.t. noise floor
  10639. *
  10640. * - TSF32
  10641. * Bits 31:0
  10642. * Purpose: specify the time the rx PPDU was received, in TSF units
  10643. * Value: 32 LSBs of the TSF
  10644. * - TIMESTAMP_MICROSEC
  10645. * Bits 31:0
  10646. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10647. * Value: PPDU rx time, in microseconds
  10648. * - VHT_SIG_A1
  10649. * Bits 23:0
  10650. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10651. * from the rx PPDU
  10652. * Value:
  10653. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10654. * VHT-SIG-A1 data.
  10655. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10656. * first 24 bits of the HT-SIG data.
  10657. * Otherwise, this field is invalid.
  10658. * Refer to the the 802.11 protocol for the definition of the
  10659. * HT-SIG and VHT-SIG-A1 fields
  10660. * - VHT_SIG_A2
  10661. * Bits 23:0
  10662. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10663. * from the rx PPDU
  10664. * Value:
  10665. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10666. * VHT-SIG-A2 data.
  10667. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10668. * last 24 bits of the HT-SIG data.
  10669. * Otherwise, this field is invalid.
  10670. * Refer to the the 802.11 protocol for the definition of the
  10671. * HT-SIG and VHT-SIG-A2 fields
  10672. * - PREAMBLE_TYPE
  10673. * Bits 31:24
  10674. * Purpose: indicate the PHY format of the received burst
  10675. * Value:
  10676. * 0x4: Legacy (OFDM/CCK)
  10677. * 0x8: HT
  10678. * 0x9: HT with TxBF
  10679. * 0xC: VHT
  10680. * 0xD: VHT with TxBF
  10681. * - SERVICE
  10682. * Bits 31:24
  10683. * Purpose: TBD
  10684. * Value: TBD
  10685. *
  10686. * Rx MSDU descriptor fields:
  10687. * - FW_RX_DESC_BYTES
  10688. * Bits 15:0
  10689. * Purpose: Indicate how many bytes in the Rx indication are used for
  10690. * FW Rx descriptors
  10691. *
  10692. * Payload fields:
  10693. * - MPDU_COUNT
  10694. * Bits 7:0
  10695. * Purpose: Indicate how many sequential MPDUs share the same status.
  10696. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10697. * - MPDU_STATUS
  10698. * Bits 15:8
  10699. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10700. * received successfully.
  10701. * Value:
  10702. * 0x1: success
  10703. * 0x2: FCS error
  10704. * 0x3: duplicate error
  10705. * 0x4: replay error
  10706. * 0x5: invalid peer
  10707. */
  10708. /* header fields */
  10709. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10710. #define HTT_RX_IND_EXT_TID_S 8
  10711. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10712. #define HTT_RX_IND_FLUSH_VALID_S 13
  10713. #define HTT_RX_IND_REL_VALID_M 0x4000
  10714. #define HTT_RX_IND_REL_VALID_S 14
  10715. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10716. #define HTT_RX_IND_PEER_ID_S 16
  10717. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10718. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10719. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10720. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10721. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10722. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10723. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10724. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10725. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10726. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10727. /* rx PPDU descriptor fields */
  10728. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10729. #define HTT_RX_IND_RSSI_CMB_S 0
  10730. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10731. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10732. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10733. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10734. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10735. #define HTT_RX_IND_PHY_ERR_S 24
  10736. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10737. #define HTT_RX_IND_LEGACY_RATE_S 25
  10738. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10739. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10740. #define HTT_RX_IND_END_VALID_M 0x40000000
  10741. #define HTT_RX_IND_END_VALID_S 30
  10742. #define HTT_RX_IND_START_VALID_M 0x80000000
  10743. #define HTT_RX_IND_START_VALID_S 31
  10744. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10745. #define HTT_RX_IND_RSSI_PRI20_S 0
  10746. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10747. #define HTT_RX_IND_RSSI_EXT20_S 8
  10748. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10749. #define HTT_RX_IND_RSSI_EXT40_S 16
  10750. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10751. #define HTT_RX_IND_RSSI_EXT80_S 24
  10752. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10753. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10754. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10755. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10756. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10757. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10758. #define HTT_RX_IND_SERVICE_M 0xff000000
  10759. #define HTT_RX_IND_SERVICE_S 24
  10760. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10761. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10762. /* rx MSDU descriptor fields */
  10763. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10764. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10765. /* payload fields */
  10766. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10767. #define HTT_RX_IND_MPDU_COUNT_S 0
  10768. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10769. #define HTT_RX_IND_MPDU_STATUS_S 8
  10770. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10771. do { \
  10772. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10773. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10774. } while (0)
  10775. #define HTT_RX_IND_EXT_TID_GET(word) \
  10776. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10777. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10778. do { \
  10779. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10780. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10781. } while (0)
  10782. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10783. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10784. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10785. do { \
  10786. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10787. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10788. } while (0)
  10789. #define HTT_RX_IND_REL_VALID_GET(word) \
  10790. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10791. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10792. do { \
  10793. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10794. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10795. } while (0)
  10796. #define HTT_RX_IND_PEER_ID_GET(word) \
  10797. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10798. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10799. do { \
  10800. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10801. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10802. } while (0)
  10803. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10804. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10805. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10806. do { \
  10807. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10808. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10809. } while (0)
  10810. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10811. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10812. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10813. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10814. do { \
  10815. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10816. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10817. } while (0)
  10818. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10819. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10820. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10821. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10822. do { \
  10823. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10824. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10825. } while (0)
  10826. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10827. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10828. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10829. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10830. do { \
  10831. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10832. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10833. } while (0)
  10834. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10835. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10836. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10837. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10838. do { \
  10839. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10840. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10841. } while (0)
  10842. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10843. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10844. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10845. /* FW rx PPDU descriptor fields */
  10846. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10847. do { \
  10848. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10849. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10850. } while (0)
  10851. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10852. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10853. HTT_RX_IND_RSSI_CMB_S)
  10854. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10855. do { \
  10856. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10857. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10858. } while (0)
  10859. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10860. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10861. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10862. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10863. do { \
  10864. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10865. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10866. } while (0)
  10867. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10868. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10869. HTT_RX_IND_PHY_ERR_CODE_S)
  10870. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10871. do { \
  10872. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10873. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10874. } while (0)
  10875. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10876. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10877. HTT_RX_IND_PHY_ERR_S)
  10878. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10879. do { \
  10880. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10881. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10882. } while (0)
  10883. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10884. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10885. HTT_RX_IND_LEGACY_RATE_S)
  10886. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10887. do { \
  10888. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10889. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10890. } while (0)
  10891. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10892. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10893. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10894. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10895. do { \
  10896. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10897. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10898. } while (0)
  10899. #define HTT_RX_IND_END_VALID_GET(word) \
  10900. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10901. HTT_RX_IND_END_VALID_S)
  10902. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10903. do { \
  10904. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10905. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10906. } while (0)
  10907. #define HTT_RX_IND_START_VALID_GET(word) \
  10908. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10909. HTT_RX_IND_START_VALID_S)
  10910. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10911. do { \
  10912. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10913. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10914. } while (0)
  10915. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10916. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10917. HTT_RX_IND_RSSI_PRI20_S)
  10918. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10919. do { \
  10920. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10921. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10922. } while (0)
  10923. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10924. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10925. HTT_RX_IND_RSSI_EXT20_S)
  10926. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10927. do { \
  10928. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10929. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10930. } while (0)
  10931. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10932. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10933. HTT_RX_IND_RSSI_EXT40_S)
  10934. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10935. do { \
  10936. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10937. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10938. } while (0)
  10939. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10940. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10941. HTT_RX_IND_RSSI_EXT80_S)
  10942. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10943. do { \
  10944. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10945. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10946. } while (0)
  10947. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10948. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10949. HTT_RX_IND_VHT_SIG_A1_S)
  10950. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10951. do { \
  10952. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10953. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10954. } while (0)
  10955. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10956. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10957. HTT_RX_IND_VHT_SIG_A2_S)
  10958. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10959. do { \
  10960. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10961. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10962. } while (0)
  10963. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10964. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10965. HTT_RX_IND_PREAMBLE_TYPE_S)
  10966. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10967. do { \
  10968. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10969. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10970. } while (0)
  10971. #define HTT_RX_IND_SERVICE_GET(word) \
  10972. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10973. HTT_RX_IND_SERVICE_S)
  10974. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10975. do { \
  10976. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10977. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10978. } while (0)
  10979. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10980. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10981. HTT_RX_IND_SA_ANT_MATRIX_S)
  10982. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10983. do { \
  10984. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10985. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10986. } while (0)
  10987. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10988. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10989. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10990. do { \
  10991. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10992. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10993. } while (0)
  10994. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10995. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10996. #define HTT_RX_IND_HL_BYTES \
  10997. (HTT_RX_IND_HDR_BYTES + \
  10998. 4 /* single FW rx MSDU descriptor */ + \
  10999. 4 /* single MPDU range information element */)
  11000. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  11001. /* Could we use one macro entry? */
  11002. #define HTT_WORD_SET(word, field, value) \
  11003. do { \
  11004. HTT_CHECK_SET_VAL(field, value); \
  11005. (word) |= ((value) << field ## _S); \
  11006. } while (0)
  11007. #define HTT_WORD_GET(word, field) \
  11008. (((word) & field ## _M) >> field ## _S)
  11009. PREPACK struct hl_htt_rx_ind_base {
  11010. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  11011. } POSTPACK;
  11012. /*
  11013. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  11014. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  11015. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  11016. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  11017. * htt_rx_ind_hl_rx_desc_t.
  11018. */
  11019. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  11020. struct htt_rx_ind_hl_rx_desc_t {
  11021. A_UINT8 ver;
  11022. A_UINT8 len;
  11023. struct {
  11024. A_UINT8
  11025. first_msdu: 1,
  11026. last_msdu: 1,
  11027. c3_failed: 1,
  11028. c4_failed: 1,
  11029. ipv6: 1,
  11030. tcp: 1,
  11031. udp: 1,
  11032. reserved: 1;
  11033. } flags;
  11034. /* NOTE: no reserved space - don't append any new fields here */
  11035. };
  11036. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  11037. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11038. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  11039. #define HTT_RX_IND_HL_RX_DESC_VER 0
  11040. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  11041. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11042. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  11043. #define HTT_RX_IND_HL_FLAG_OFFSET \
  11044. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11045. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  11046. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  11047. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  11048. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  11049. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  11050. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  11051. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  11052. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  11053. /* This structure is used in HL, the basic descriptor information
  11054. * used by host. the structure is translated by FW from HW desc
  11055. * or generated by FW. But in HL monitor mode, the host would use
  11056. * the same structure with LL.
  11057. */
  11058. PREPACK struct hl_htt_rx_desc_base {
  11059. A_UINT32
  11060. seq_num:12,
  11061. encrypted:1,
  11062. chan_info_present:1,
  11063. resv0:2,
  11064. mcast_bcast:1,
  11065. fragment:1,
  11066. key_id_oct:8,
  11067. resv1:6;
  11068. A_UINT32
  11069. pn_31_0;
  11070. union {
  11071. struct {
  11072. A_UINT16 pn_47_32;
  11073. A_UINT16 pn_63_48;
  11074. } pn16;
  11075. A_UINT32 pn_63_32;
  11076. } u0;
  11077. A_UINT32
  11078. pn_95_64;
  11079. A_UINT32
  11080. pn_127_96;
  11081. } POSTPACK;
  11082. /*
  11083. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  11084. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  11085. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  11086. * Please see htt_chan_change_t for description of the fields.
  11087. */
  11088. PREPACK struct htt_chan_info_t
  11089. {
  11090. A_UINT32 primary_chan_center_freq_mhz: 16,
  11091. contig_chan1_center_freq_mhz: 16;
  11092. A_UINT32 contig_chan2_center_freq_mhz: 16,
  11093. phy_mode: 8,
  11094. reserved: 8;
  11095. } POSTPACK;
  11096. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  11097. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  11098. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  11099. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  11100. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  11101. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  11102. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  11103. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  11104. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  11105. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  11106. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  11107. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  11108. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  11109. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  11110. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  11111. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  11112. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  11113. /* Channel information */
  11114. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  11115. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  11116. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  11117. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  11118. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  11119. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  11120. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  11121. #define HTT_CHAN_INFO_PHY_MODE_S 16
  11122. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  11123. do { \
  11124. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  11125. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  11126. } while (0)
  11127. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  11128. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  11129. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  11130. do { \
  11131. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  11132. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  11133. } while (0)
  11134. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11135. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11136. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11137. do { \
  11138. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11139. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11140. } while (0)
  11141. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11142. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11143. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11144. do { \
  11145. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11146. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11147. } while (0)
  11148. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11149. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11150. /*
  11151. * @brief target -> host message definition for FW offloaded pkts
  11152. *
  11153. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11154. *
  11155. * @details
  11156. * The following field definitions describe the format of the firmware
  11157. * offload deliver message sent from the target to the host.
  11158. *
  11159. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11160. *
  11161. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11162. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11163. * | reserved_1 | msg type |
  11164. * |--------------------------------------------------------------------------|
  11165. * | phy_timestamp_l32 |
  11166. * |--------------------------------------------------------------------------|
  11167. * | WORD2 (see below) |
  11168. * |--------------------------------------------------------------------------|
  11169. * | seqno | framectrl |
  11170. * |--------------------------------------------------------------------------|
  11171. * | reserved_3 | vdev_id | tid_num|
  11172. * |--------------------------------------------------------------------------|
  11173. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11174. * |--------------------------------------------------------------------------|
  11175. *
  11176. * where:
  11177. * STAT = status
  11178. * F = format (802.3 vs. 802.11)
  11179. *
  11180. * definition for word 2
  11181. *
  11182. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11183. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11184. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11185. * |--------------------------------------------------------------------------|
  11186. *
  11187. * where:
  11188. * PR = preamble
  11189. * BF = beamformed
  11190. */
  11191. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11192. {
  11193. A_UINT32 /* word 0 */
  11194. msg_type:8, /* [ 7: 0] */
  11195. reserved_1:24; /* [31: 8] */
  11196. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11197. A_UINT32 /* word 2 */
  11198. /* preamble:
  11199. * 0-OFDM,
  11200. * 1-CCk,
  11201. * 2-HT,
  11202. * 3-VHT
  11203. */
  11204. preamble: 2, /* [1:0] */
  11205. /* mcs:
  11206. * In case of HT preamble interpret
  11207. * MCS along with NSS.
  11208. * Valid values for HT are 0 to 7.
  11209. * HT mcs 0 with NSS 2 is mcs 8.
  11210. * Valid values for VHT are 0 to 9.
  11211. */
  11212. mcs: 4, /* [5:2] */
  11213. /* rate:
  11214. * This is applicable only for
  11215. * CCK and OFDM preamble type
  11216. * rate 0: OFDM 48 Mbps,
  11217. * 1: OFDM 24 Mbps,
  11218. * 2: OFDM 12 Mbps
  11219. * 3: OFDM 6 Mbps
  11220. * 4: OFDM 54 Mbps
  11221. * 5: OFDM 36 Mbps
  11222. * 6: OFDM 18 Mbps
  11223. * 7: OFDM 9 Mbps
  11224. * rate 0: CCK 11 Mbps Long
  11225. * 1: CCK 5.5 Mbps Long
  11226. * 2: CCK 2 Mbps Long
  11227. * 3: CCK 1 Mbps Long
  11228. * 4: CCK 11 Mbps Short
  11229. * 5: CCK 5.5 Mbps Short
  11230. * 6: CCK 2 Mbps Short
  11231. */
  11232. rate : 3, /* [ 8: 6] */
  11233. rssi : 8, /* [16: 9] units=dBm */
  11234. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11235. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11236. stbc : 1, /* [22] */
  11237. sgi : 1, /* [23] */
  11238. ldpc : 1, /* [24] */
  11239. beamformed: 1, /* [25] */
  11240. reserved_2: 6; /* [31:26] */
  11241. A_UINT32 /* word 3 */
  11242. framectrl:16, /* [15: 0] */
  11243. seqno:16; /* [31:16] */
  11244. A_UINT32 /* word 4 */
  11245. tid_num:5, /* [ 4: 0] actual TID number */
  11246. vdev_id:8, /* [12: 5] */
  11247. reserved_3:19; /* [31:13] */
  11248. A_UINT32 /* word 5 */
  11249. /* status:
  11250. * 0: tx_ok
  11251. * 1: retry
  11252. * 2: drop
  11253. * 3: filtered
  11254. * 4: abort
  11255. * 5: tid delete
  11256. * 6: sw abort
  11257. * 7: dropped by peer migration
  11258. */
  11259. status:3, /* [2:0] */
  11260. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11261. tx_mpdu_bytes:16, /* [19:4] */
  11262. /* Indicates retry count of offloaded/local generated Data tx frames */
  11263. tx_retry_cnt:6, /* [25:20] */
  11264. reserved_4:6; /* [31:26] */
  11265. } POSTPACK;
  11266. /* FW offload deliver ind message header fields */
  11267. /* DWORD one */
  11268. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11269. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11270. /* DWORD two */
  11271. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11272. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11273. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11274. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11275. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11276. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11277. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11278. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11279. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11280. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11281. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11282. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11283. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11284. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11285. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11286. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11287. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11288. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11289. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11290. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11291. /* DWORD three*/
  11292. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11293. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11294. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11295. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11296. /* DWORD four */
  11297. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11298. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11299. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11300. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11301. /* DWORD five */
  11302. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11303. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11304. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11305. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11306. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11307. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11308. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11309. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11310. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11311. do { \
  11312. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11313. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11314. } while (0)
  11315. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11316. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11317. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11318. do { \
  11319. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11320. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11321. } while (0)
  11322. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11323. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11324. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11325. do { \
  11326. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11327. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11328. } while (0)
  11329. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11330. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11331. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11332. do { \
  11333. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11334. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11335. } while (0)
  11336. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11337. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11338. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11339. do { \
  11340. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11341. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11342. } while (0)
  11343. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11344. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11345. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11346. do { \
  11347. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11348. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11349. } while (0)
  11350. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11351. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11352. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11353. do { \
  11354. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11355. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11356. } while (0)
  11357. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11358. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11359. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11360. do { \
  11361. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11362. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11363. } while (0)
  11364. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11365. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11366. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11367. do { \
  11368. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11369. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11370. } while (0)
  11371. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11372. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11373. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11374. do { \
  11375. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11376. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11377. } while (0)
  11378. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11379. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11380. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11381. do { \
  11382. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11383. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11384. } while (0)
  11385. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11386. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11387. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11388. do { \
  11389. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11390. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11391. } while (0)
  11392. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11393. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11394. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11395. do { \
  11396. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11397. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11398. } while (0)
  11399. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11400. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11401. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11402. do { \
  11403. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11404. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11405. } while (0)
  11406. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11407. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11408. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11409. do { \
  11410. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11411. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11412. } while (0)
  11413. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11414. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11415. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11416. do { \
  11417. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11418. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11419. } while (0)
  11420. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11421. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11422. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11423. do { \
  11424. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11425. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11426. } while (0)
  11427. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11428. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11429. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11430. do { \
  11431. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11432. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11433. } while (0)
  11434. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11435. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11436. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11437. do { \
  11438. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11439. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11440. } while (0)
  11441. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11442. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11443. /*
  11444. * @brief target -> host rx reorder flush message definition
  11445. *
  11446. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11447. *
  11448. * @details
  11449. * The following field definitions describe the format of the rx flush
  11450. * message sent from the target to the host.
  11451. * The message consists of a 4-octet header, followed by one or more
  11452. * 4-octet payload information elements.
  11453. *
  11454. * |31 24|23 8|7 0|
  11455. * |--------------------------------------------------------------|
  11456. * | TID | peer ID | msg type |
  11457. * |--------------------------------------------------------------|
  11458. * | seq num end | seq num start | MPDU status | reserved |
  11459. * |--------------------------------------------------------------|
  11460. * First DWORD:
  11461. * - MSG_TYPE
  11462. * Bits 7:0
  11463. * Purpose: identifies this as an rx flush message
  11464. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11465. * - PEER_ID
  11466. * Bits 23:8 (only bits 18:8 actually used)
  11467. * Purpose: identify which peer's rx data is being flushed
  11468. * Value: (rx) peer ID
  11469. * - TID
  11470. * Bits 31:24 (only bits 27:24 actually used)
  11471. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11472. * Value: traffic identifier
  11473. * Second DWORD:
  11474. * - MPDU_STATUS
  11475. * Bits 15:8
  11476. * Purpose:
  11477. * Indicate whether the flushed MPDUs should be discarded or processed.
  11478. * Value:
  11479. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11480. * stages of rx processing
  11481. * other: discard the MPDUs
  11482. * It is anticipated that flush messages will always have
  11483. * MPDU status == 1, but the status flag is included for
  11484. * flexibility.
  11485. * - SEQ_NUM_START
  11486. * Bits 23:16
  11487. * Purpose:
  11488. * Indicate the start of a series of consecutive MPDUs being flushed.
  11489. * Not all MPDUs within this range are necessarily valid - the host
  11490. * must check each sequence number within this range to see if the
  11491. * corresponding MPDU is actually present.
  11492. * Value:
  11493. * The sequence number for the first MPDU in the sequence.
  11494. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11495. * - SEQ_NUM_END
  11496. * Bits 30:24
  11497. * Purpose:
  11498. * Indicate the end of a series of consecutive MPDUs being flushed.
  11499. * Value:
  11500. * The sequence number one larger than the sequence number of the
  11501. * last MPDU being flushed.
  11502. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11503. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11504. * are to be released for further rx processing.
  11505. * Not all MPDUs within this range are necessarily valid - the host
  11506. * must check each sequence number within this range to see if the
  11507. * corresponding MPDU is actually present.
  11508. */
  11509. /* first DWORD */
  11510. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11511. #define HTT_RX_FLUSH_PEER_ID_S 8
  11512. #define HTT_RX_FLUSH_TID_M 0xff000000
  11513. #define HTT_RX_FLUSH_TID_S 24
  11514. /* second DWORD */
  11515. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11516. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11517. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11518. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11519. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11520. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11521. #define HTT_RX_FLUSH_BYTES 8
  11522. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11523. do { \
  11524. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11525. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11526. } while (0)
  11527. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11528. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11529. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11530. do { \
  11531. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11532. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11533. } while (0)
  11534. #define HTT_RX_FLUSH_TID_GET(word) \
  11535. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11536. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11537. do { \
  11538. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11539. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11540. } while (0)
  11541. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11542. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11543. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11544. do { \
  11545. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11546. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11547. } while (0)
  11548. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11549. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11550. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11551. do { \
  11552. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11553. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11554. } while (0)
  11555. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11556. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11557. /*
  11558. * @brief target -> host rx pn check indication message
  11559. *
  11560. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11561. *
  11562. * @details
  11563. * The following field definitions describe the format of the Rx PN check
  11564. * indication message sent from the target to the host.
  11565. * The message consists of a 4-octet header, followed by the start and
  11566. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11567. * IE is one octet containing the sequence number that failed the PN
  11568. * check.
  11569. *
  11570. * |31 24|23 8|7 0|
  11571. * |--------------------------------------------------------------|
  11572. * | TID | peer ID | msg type |
  11573. * |--------------------------------------------------------------|
  11574. * | Reserved | PN IE count | seq num end | seq num start|
  11575. * |--------------------------------------------------------------|
  11576. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11577. * |--------------------------------------------------------------|
  11578. * First DWORD:
  11579. * - MSG_TYPE
  11580. * Bits 7:0
  11581. * Purpose: Identifies this as an rx pn check indication message
  11582. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11583. * - PEER_ID
  11584. * Bits 23:8 (only bits 18:8 actually used)
  11585. * Purpose: identify which peer
  11586. * Value: (rx) peer ID
  11587. * - TID
  11588. * Bits 31:24 (only bits 27:24 actually used)
  11589. * Purpose: identify traffic identifier
  11590. * Value: traffic identifier
  11591. * Second DWORD:
  11592. * - SEQ_NUM_START
  11593. * Bits 7:0
  11594. * Purpose:
  11595. * Indicates the starting sequence number of the MPDU in this
  11596. * series of MPDUs that went though PN check.
  11597. * Value:
  11598. * The sequence number for the first MPDU in the sequence.
  11599. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11600. * - SEQ_NUM_END
  11601. * Bits 15:8
  11602. * Purpose:
  11603. * Indicates the ending sequence number of the MPDU in this
  11604. * series of MPDUs that went though PN check.
  11605. * Value:
  11606. * The sequence number one larger then the sequence number of the last
  11607. * MPDU being flushed.
  11608. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11609. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11610. * for invalid PN numbers and are ready to be released for further processing.
  11611. * Not all MPDUs within this range are necessarily valid - the host
  11612. * must check each sequence number within this range to see if the
  11613. * corresponding MPDU is actually present.
  11614. * - PN_IE_COUNT
  11615. * Bits 23:16
  11616. * Purpose:
  11617. * Used to determine the variable number of PN information elements in this
  11618. * message
  11619. *
  11620. * PN information elements:
  11621. * - PN_IE_x-
  11622. * Purpose:
  11623. * Each PN information element contains the sequence number of the MPDU that
  11624. * has failed the target PN check.
  11625. * Value:
  11626. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11627. * that failed the PN check.
  11628. */
  11629. /* first DWORD */
  11630. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11631. #define HTT_RX_PN_IND_PEER_ID_S 8
  11632. #define HTT_RX_PN_IND_TID_M 0xff000000
  11633. #define HTT_RX_PN_IND_TID_S 24
  11634. /* second DWORD */
  11635. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11636. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11637. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11638. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11639. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11640. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11641. #define HTT_RX_PN_IND_BYTES 8
  11642. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11643. do { \
  11644. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11645. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11646. } while (0)
  11647. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11648. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11649. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11650. do { \
  11651. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11652. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11653. } while (0)
  11654. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11655. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11656. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11657. do { \
  11658. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11659. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11660. } while (0)
  11661. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11662. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11663. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11664. do { \
  11665. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11666. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11667. } while (0)
  11668. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11669. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11670. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11671. do { \
  11672. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11673. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11674. } while (0)
  11675. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11676. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11677. /*
  11678. * @brief target -> host rx offload deliver message for LL system
  11679. *
  11680. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11681. *
  11682. * @details
  11683. * In a low latency system this message is sent whenever the offload
  11684. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11685. * The DMA of the actual packets into host memory is done before sending out
  11686. * this message. This message indicates only how many MSDUs to reap. The
  11687. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11688. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11689. * DMA'd by the MAC directly into host memory these packets do not contain
  11690. * the MAC descriptors in the header portion of the packet. Instead they contain
  11691. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11692. * message, the packets are delivered directly to the NW stack without going
  11693. * through the regular reorder buffering and PN checking path since it has
  11694. * already been done in target.
  11695. *
  11696. * |31 24|23 16|15 8|7 0|
  11697. * |-----------------------------------------------------------------------|
  11698. * | Total MSDU count | reserved | msg type |
  11699. * |-----------------------------------------------------------------------|
  11700. *
  11701. * @brief target -> host rx offload deliver message for HL system
  11702. *
  11703. * @details
  11704. * In a high latency system this message is sent whenever the offload manager
  11705. * flushes out the packets it has coalesced in its coalescing buffer. The
  11706. * actual packets are also carried along with this message. When the host
  11707. * receives this message, it is expected to deliver these packets to the NW
  11708. * stack directly instead of routing them through the reorder buffering and
  11709. * PN checking path since it has already been done in target.
  11710. *
  11711. * |31 24|23 16|15 8|7 0|
  11712. * |-----------------------------------------------------------------------|
  11713. * | Total MSDU count | reserved | msg type |
  11714. * |-----------------------------------------------------------------------|
  11715. * | peer ID | MSDU length |
  11716. * |-----------------------------------------------------------------------|
  11717. * | MSDU payload | FW Desc | tid | vdev ID |
  11718. * |-----------------------------------------------------------------------|
  11719. * | MSDU payload contd. |
  11720. * |-----------------------------------------------------------------------|
  11721. * | peer ID | MSDU length |
  11722. * |-----------------------------------------------------------------------|
  11723. * | MSDU payload | FW Desc | tid | vdev ID |
  11724. * |-----------------------------------------------------------------------|
  11725. * | MSDU payload contd. |
  11726. * |-----------------------------------------------------------------------|
  11727. *
  11728. */
  11729. /* first DWORD */
  11730. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11731. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11732. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11733. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11734. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11735. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11736. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11737. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11738. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11739. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11740. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11741. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11742. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11743. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11744. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11745. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11746. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11747. do { \
  11748. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11749. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11750. } while (0)
  11751. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11752. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11753. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11754. do { \
  11755. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11756. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11757. } while (0)
  11758. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11759. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11760. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11761. do { \
  11762. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11763. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11764. } while (0)
  11765. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11766. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11767. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11768. do { \
  11769. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11770. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11771. } while (0)
  11772. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11773. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11774. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11775. do { \
  11776. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11777. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11778. } while (0)
  11779. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11780. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11781. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11782. do { \
  11783. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11784. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11785. } while (0)
  11786. /**
  11787. * @brief target -> host rx peer map/unmap message definition
  11788. *
  11789. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11790. *
  11791. * @details
  11792. * The following diagram shows the format of the rx peer map message sent
  11793. * from the target to the host. This layout assumes the target operates
  11794. * as little-endian.
  11795. *
  11796. * This message always contains a SW peer ID. The main purpose of the
  11797. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11798. * with, so that the host can use that peer ID to determine which peer
  11799. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11800. * other purposes, such as identifying during tx completions which peer
  11801. * the tx frames in question were transmitted to.
  11802. *
  11803. * In certain generations of chips, the peer map message also contains
  11804. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11805. * to identify which peer the frame needs to be forwarded to (i.e. the
  11806. * peer associated with the Destination MAC Address within the packet),
  11807. * and particularly which vdev needs to transmit the frame (for cases
  11808. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11809. * meaning as AST_INDEX_0.
  11810. * This DA-based peer ID that is provided for certain rx frames
  11811. * (the rx frames that need to be re-transmitted as tx frames)
  11812. * is the ID that the HW uses for referring to the peer in question,
  11813. * rather than the peer ID that the SW+FW use to refer to the peer.
  11814. *
  11815. *
  11816. * |31 24|23 16|15 8|7 0|
  11817. * |-----------------------------------------------------------------------|
  11818. * | SW peer ID | VDEV ID | msg type |
  11819. * |-----------------------------------------------------------------------|
  11820. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11821. * |-----------------------------------------------------------------------|
  11822. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11823. * |-----------------------------------------------------------------------|
  11824. *
  11825. *
  11826. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11827. *
  11828. * The following diagram shows the format of the rx peer unmap message sent
  11829. * from the target to the host.
  11830. *
  11831. * |31 24|23 16|15 8|7 0|
  11832. * |-----------------------------------------------------------------------|
  11833. * | SW peer ID | VDEV ID | msg type |
  11834. * |-----------------------------------------------------------------------|
  11835. *
  11836. * The following field definitions describe the format of the rx peer map
  11837. * and peer unmap messages sent from the target to the host.
  11838. * - MSG_TYPE
  11839. * Bits 7:0
  11840. * Purpose: identifies this as an rx peer map or peer unmap message
  11841. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11842. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11843. * - VDEV_ID
  11844. * Bits 15:8
  11845. * Purpose: Indicates which virtual device the peer is associated
  11846. * with.
  11847. * Value: vdev ID (used in the host to look up the vdev object)
  11848. * - PEER_ID (a.k.a. SW_PEER_ID)
  11849. * Bits 31:16
  11850. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11851. * freeing (unmap)
  11852. * Value: (rx) peer ID
  11853. * - MAC_ADDR_L32 (peer map only)
  11854. * Bits 31:0
  11855. * Purpose: Identifies which peer node the peer ID is for.
  11856. * Value: lower 4 bytes of peer node's MAC address
  11857. * - MAC_ADDR_U16 (peer map only)
  11858. * Bits 15:0
  11859. * Purpose: Identifies which peer node the peer ID is for.
  11860. * Value: upper 2 bytes of peer node's MAC address
  11861. * - HW_PEER_ID
  11862. * Bits 31:16
  11863. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11864. * address, so for rx frames marked for rx --> tx forwarding, the
  11865. * host can determine from the HW peer ID provided as meta-data with
  11866. * the rx frame which peer the frame is supposed to be forwarded to.
  11867. * Value: ID used by the MAC HW to identify the peer
  11868. */
  11869. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11870. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11871. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11872. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11873. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11874. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11875. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11876. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11877. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11878. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11879. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11880. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11881. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11882. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11883. do { \
  11884. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11885. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11886. } while (0)
  11887. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11888. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11889. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11890. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11891. do { \
  11892. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11893. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11894. } while (0)
  11895. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11896. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11897. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11898. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11899. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11900. do { \
  11901. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11902. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11903. } while (0)
  11904. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11905. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11906. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11907. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11908. #define HTT_RX_PEER_MAP_BYTES 12
  11909. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11910. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11911. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11912. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11913. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11914. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11915. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11916. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11917. #define HTT_RX_PEER_UNMAP_BYTES 4
  11918. /**
  11919. * @brief target -> host rx peer map V2 message definition
  11920. *
  11921. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11922. *
  11923. * @details
  11924. * The following diagram shows the format of the rx peer map v2 message sent
  11925. * from the target to the host. This layout assumes the target operates
  11926. * as little-endian.
  11927. *
  11928. * This message always contains a SW peer ID. The main purpose of the
  11929. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11930. * with, so that the host can use that peer ID to determine which peer
  11931. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11932. * other purposes, such as identifying during tx completions which peer
  11933. * the tx frames in question were transmitted to.
  11934. *
  11935. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11936. * is used during rx --> tx frame forwarding to identify which peer the
  11937. * frame needs to be forwarded to (i.e. the peer associated with the
  11938. * Destination MAC Address within the packet), and particularly which vdev
  11939. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11940. * This DA-based peer ID that is provided for certain rx frames
  11941. * (the rx frames that need to be re-transmitted as tx frames)
  11942. * is the ID that the HW uses for referring to the peer in question,
  11943. * rather than the peer ID that the SW+FW use to refer to the peer.
  11944. *
  11945. * The HW peer id here is the same meaning as AST_INDEX_0.
  11946. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11947. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11948. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11949. * AST is valid.
  11950. *
  11951. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11952. * |-------------------------------------------------------------------------|
  11953. * | SW peer ID | VDEV ID | msg type |
  11954. * |-------------------------------------------------------------------------|
  11955. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11956. * |-------------------------------------------------------------------------|
  11957. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11958. * |-------------------------------------------------------------------------|
  11959. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11960. * |-------------------------------------------------------------------------|
  11961. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11962. * |-------------------------------------------------------------------------|
  11963. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11964. * |-------------------------------------------------------------------------|
  11965. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11966. * |-------------------------------------------------------------------------|
  11967. * | Reserved_2 |
  11968. * |-------------------------------------------------------------------------|
  11969. * Where:
  11970. * NH = Next Hop
  11971. * ASTVM = AST valid mask
  11972. * OA = on-chip AST valid bit
  11973. * ASTFM = AST flow mask
  11974. *
  11975. * The following field definitions describe the format of the rx peer map v2
  11976. * messages sent from the target to the host.
  11977. * - MSG_TYPE
  11978. * Bits 7:0
  11979. * Purpose: identifies this as an rx peer map v2 message
  11980. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11981. * - VDEV_ID
  11982. * Bits 15:8
  11983. * Purpose: Indicates which virtual device the peer is associated with.
  11984. * Value: vdev ID (used in the host to look up the vdev object)
  11985. * - SW_PEER_ID
  11986. * Bits 31:16
  11987. * Purpose: The peer ID (index) that WAL is allocating
  11988. * Value: (rx) peer ID
  11989. * - MAC_ADDR_L32
  11990. * Bits 31:0
  11991. * Purpose: Identifies which peer node the peer ID is for.
  11992. * Value: lower 4 bytes of peer node's MAC address
  11993. * - MAC_ADDR_U16
  11994. * Bits 15:0
  11995. * Purpose: Identifies which peer node the peer ID is for.
  11996. * Value: upper 2 bytes of peer node's MAC address
  11997. * - HW_PEER_ID / AST_INDEX_0
  11998. * Bits 31:16
  11999. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12000. * address, so for rx frames marked for rx --> tx forwarding, the
  12001. * host can determine from the HW peer ID provided as meta-data with
  12002. * the rx frame which peer the frame is supposed to be forwarded to.
  12003. * Value: ID used by the MAC HW to identify the peer
  12004. * - AST_HASH_VALUE
  12005. * Bits 15:0
  12006. * Purpose: Indicates AST Hash value is required for the TCL AST index
  12007. * override feature.
  12008. * - NEXT_HOP
  12009. * Bit 16
  12010. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  12011. * (Wireless Distribution System).
  12012. * - AST_VALID_MASK
  12013. * Bits 19:17
  12014. * Purpose: Indicate if the AST 1 through AST 3 are valid
  12015. * - ONCHIP_AST_VALID_FLAG
  12016. * Bit 20
  12017. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  12018. * is valid.
  12019. * - AST_INDEX_1
  12020. * Bits 15:0
  12021. * Purpose: indicate the second AST index for this peer
  12022. * - AST_0_FLOW_MASK
  12023. * Bits 19:16
  12024. * Purpose: identify the which flow the AST 0 entry corresponds to.
  12025. * - AST_1_FLOW_MASK
  12026. * Bits 23:20
  12027. * Purpose: identify the which flow the AST 1 entry corresponds to.
  12028. * - AST_2_FLOW_MASK
  12029. * Bits 27:24
  12030. * Purpose: identify the which flow the AST 2 entry corresponds to.
  12031. * - AST_3_FLOW_MASK
  12032. * Bits 31:28
  12033. * Purpose: identify the which flow the AST 3 entry corresponds to.
  12034. * - AST_INDEX_2
  12035. * Bits 15:0
  12036. * Purpose: indicate the third AST index for this peer
  12037. * - TID_VALID_HI_PRI
  12038. * Bits 23:16
  12039. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  12040. * - TID_VALID_LOW_PRI
  12041. * Bits 31:24
  12042. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  12043. * - AST_INDEX_3
  12044. * Bits 15:0
  12045. * Purpose: indicate the fourth AST index for this peer
  12046. * - ONCHIP_AST_IDX / RESERVED
  12047. * Bits 31:16
  12048. * Purpose: This field is valid only when split AST feature is enabled.
  12049. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  12050. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12051. * address, this ast_idx is used for LMAC modules for RXPCU.
  12052. * Value: ID used by the LMAC HW to identify the peer
  12053. */
  12054. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  12055. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  12056. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  12057. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  12058. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  12059. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  12060. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  12061. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  12062. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  12063. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  12064. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  12065. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  12066. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  12067. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  12068. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  12069. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  12070. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  12071. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  12072. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  12073. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  12074. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  12075. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  12076. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  12077. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  12078. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  12079. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  12080. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  12081. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  12082. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  12083. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  12084. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  12085. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  12086. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  12087. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  12088. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  12089. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  12090. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  12091. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  12092. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  12093. do { \
  12094. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  12095. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  12096. } while (0)
  12097. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  12098. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  12099. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  12100. do { \
  12101. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  12102. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  12103. } while (0)
  12104. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  12105. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  12106. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  12107. do { \
  12108. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  12109. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  12110. } while (0)
  12111. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  12112. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  12113. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  12114. do { \
  12115. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  12116. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  12117. } while (0)
  12118. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  12119. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  12120. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  12121. do { \
  12122. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  12123. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  12124. } while (0)
  12125. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  12126. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  12127. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  12128. do { \
  12129. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  12130. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  12131. } while (0)
  12132. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  12133. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  12134. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12135. do { \
  12136. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12137. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12138. } while (0)
  12139. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12140. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12141. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12142. do { \
  12143. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12144. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12145. } while (0)
  12146. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12147. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12148. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12149. do { \
  12150. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12151. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12152. } while (0)
  12153. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12154. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12155. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12156. do { \
  12157. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12158. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12159. } while (0)
  12160. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12161. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12162. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12163. do { \
  12164. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12165. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12166. } while (0)
  12167. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12168. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12169. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12170. do { \
  12171. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12172. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12173. } while (0)
  12174. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12175. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12176. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12177. do { \
  12178. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12179. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12180. } while (0)
  12181. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12182. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12183. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12184. do { \
  12185. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12186. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12187. } while (0)
  12188. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12189. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12190. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12191. do { \
  12192. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12193. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12194. } while (0)
  12195. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12196. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12197. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12198. do { \
  12199. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12200. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12201. } while (0)
  12202. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12203. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12204. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12205. do { \
  12206. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12207. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12208. } while (0)
  12209. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12210. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12211. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12212. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12213. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12214. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12215. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12216. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12217. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12218. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12219. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12220. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12221. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12222. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12223. /**
  12224. * @brief target -> host rx peer map V3 message definition
  12225. *
  12226. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12227. *
  12228. * @details
  12229. * The following diagram shows the format of the rx peer map v3 message sent
  12230. * from the target to the host.
  12231. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12232. * This layout assumes the target operates as little-endian.
  12233. *
  12234. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12235. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12236. * | SW peer ID | VDEV ID | msg type |
  12237. * |-----------------+--------------------+-----------------+-----------------|
  12238. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12239. * |-----------------+--------------------+-----------------+-----------------|
  12240. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12241. * |-----------------+--------+-----------+-----------------+-----------------|
  12242. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12243. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12244. * | (8bits) | | (4bits) | |
  12245. * |-----------------+--------+--+--+--+--------------------------------------|
  12246. * | RESERVED |E |O | | |
  12247. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12248. * | |V |V | | |
  12249. * |-----------------+--------------------+-----------------------------------|
  12250. * | HTT_MSDU_IDX_ | RESERVED | |
  12251. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12252. * | (8bits) | | |
  12253. * |-----------------+--------------------+-----------------------------------|
  12254. * | Reserved_2 |
  12255. * |--------------------------------------------------------------------------|
  12256. * | Reserved_3 |
  12257. * |--------------------------------------------------------------------------|
  12258. *
  12259. * Where:
  12260. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12261. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12262. * NH = Next Hop
  12263. * The following field definitions describe the format of the rx peer map v3
  12264. * messages sent from the target to the host.
  12265. * - MSG_TYPE
  12266. * Bits 7:0
  12267. * Purpose: identifies this as a peer map v3 message
  12268. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12269. * - VDEV_ID
  12270. * Bits 15:8
  12271. * Purpose: Indicates which virtual device the peer is associated with.
  12272. * - SW_PEER_ID
  12273. * Bits 31:16
  12274. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12275. * - MAC_ADDR_L32
  12276. * Bits 31:0
  12277. * Purpose: Identifies which peer node the peer ID is for.
  12278. * Value: lower 4 bytes of peer node's MAC address
  12279. * - MAC_ADDR_U16
  12280. * Bits 15:0
  12281. * Purpose: Identifies which peer node the peer ID is for.
  12282. * Value: upper 2 bytes of peer node's MAC address
  12283. * - MULTICAST_SW_PEER_ID
  12284. * Bits 31:16
  12285. * Purpose: The multicast peer ID (index)
  12286. * Value: set to HTT_INVALID_PEER if not valid
  12287. * - HW_PEER_ID / AST_INDEX
  12288. * Bits 15:0
  12289. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12290. * address, so for rx frames marked for rx --> tx forwarding, the
  12291. * host can determine from the HW peer ID provided as meta-data with
  12292. * the rx frame which peer the frame is supposed to be forwarded to.
  12293. * - CACHE_SET_NUM
  12294. * Bits 19:16
  12295. * Purpose: Cache Set Number for AST_INDEX
  12296. * Cache set number that should be used to cache the index based
  12297. * search results, for address and flow search.
  12298. * This value should be equal to LSB 4 bits of the hash value
  12299. * of match data, in case of search index points to an entry which
  12300. * may be used in content based search also. The value can be
  12301. * anything when the entry pointed by search index will not be
  12302. * used for content based search.
  12303. * - HTT_MSDU_IDX_VALID_MASK
  12304. * Bits 31:24
  12305. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12306. * - ONCHIP_AST_IDX / RESERVED
  12307. * Bits 15:0
  12308. * Purpose: This field is valid only when split AST feature is enabled.
  12309. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12310. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12311. * address, this ast_idx is used for LMAC modules for RXPCU.
  12312. * - NEXT_HOP
  12313. * Bits 16
  12314. * Purpose: Flag indicates next_hop AST entry used for WDS
  12315. * (Wireless Distribution System).
  12316. * - ONCHIP_AST_VALID
  12317. * Bits 17
  12318. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12319. * - EXT_AST_VALID
  12320. * Bits 18
  12321. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12322. * - EXT_AST_INDEX
  12323. * Bits 15:0
  12324. * Purpose: This field describes Extended AST index
  12325. * Valid if EXT_AST_VALID flag set
  12326. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12327. * Bits 31:24
  12328. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12329. */
  12330. /* dword 0 */
  12331. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12332. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12333. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12334. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12335. /* dword 1 */
  12336. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12337. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12338. /* dword 2 */
  12339. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12340. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12341. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12342. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12343. /* dword 3 */
  12344. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12345. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12346. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12347. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12348. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12349. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12350. /* dword 4 */
  12351. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12352. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12353. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12354. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12355. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12356. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12357. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12358. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12359. /* dword 5 */
  12360. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12361. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12362. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12363. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12364. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12365. do { \
  12366. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12367. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12368. } while (0)
  12369. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12370. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12371. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12372. do { \
  12373. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12374. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12375. } while (0)
  12376. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12377. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12378. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12379. do { \
  12380. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12381. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12382. } while (0)
  12383. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12384. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12385. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12386. do { \
  12387. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12388. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12389. } while (0)
  12390. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12391. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12392. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12393. do { \
  12394. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12395. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12396. } while (0)
  12397. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12398. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12399. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12400. do { \
  12401. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12402. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12403. } while (0)
  12404. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12405. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12406. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12407. do { \
  12408. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12409. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12410. } while (0)
  12411. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12412. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12413. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12414. do { \
  12415. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12416. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12417. } while (0)
  12418. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12419. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12420. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12421. do { \
  12422. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12423. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12424. } while (0)
  12425. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12426. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12427. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12428. do { \
  12429. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12430. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12431. } while (0)
  12432. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12433. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12434. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12435. do { \
  12436. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12437. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12438. } while (0)
  12439. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12440. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12441. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12442. do { \
  12443. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12444. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12445. } while (0)
  12446. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12447. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12448. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12449. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12450. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12451. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12452. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12453. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12454. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12455. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12456. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12457. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12458. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12459. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12460. /**
  12461. * @brief target -> host rx peer unmap V2 message definition
  12462. *
  12463. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12464. *
  12465. * The following diagram shows the format of the rx peer unmap message sent
  12466. * from the target to the host.
  12467. *
  12468. * |31 24|23 16|15 8|7 0|
  12469. * |-----------------------------------------------------------------------|
  12470. * | SW peer ID | VDEV ID | msg type |
  12471. * |-----------------------------------------------------------------------|
  12472. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12473. * |-----------------------------------------------------------------------|
  12474. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12475. * |-----------------------------------------------------------------------|
  12476. * | Peer Delete Duration |
  12477. * |-----------------------------------------------------------------------|
  12478. * | Reserved_0 | WDS Free Count |
  12479. * |-----------------------------------------------------------------------|
  12480. * | Reserved_1 |
  12481. * |-----------------------------------------------------------------------|
  12482. * | Reserved_2 |
  12483. * |-----------------------------------------------------------------------|
  12484. *
  12485. *
  12486. * The following field definitions describe the format of the rx peer unmap
  12487. * messages sent from the target to the host.
  12488. * - MSG_TYPE
  12489. * Bits 7:0
  12490. * Purpose: identifies this as an rx peer unmap v2 message
  12491. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12492. * - VDEV_ID
  12493. * Bits 15:8
  12494. * Purpose: Indicates which virtual device the peer is associated
  12495. * with.
  12496. * Value: vdev ID (used in the host to look up the vdev object)
  12497. * - SW_PEER_ID
  12498. * Bits 31:16
  12499. * Purpose: The peer ID (index) that WAL is freeing
  12500. * Value: (rx) peer ID
  12501. * - MAC_ADDR_L32
  12502. * Bits 31:0
  12503. * Purpose: Identifies which peer node the peer ID is for.
  12504. * Value: lower 4 bytes of peer node's MAC address
  12505. * - MAC_ADDR_U16
  12506. * Bits 15:0
  12507. * Purpose: Identifies which peer node the peer ID is for.
  12508. * Value: upper 2 bytes of peer node's MAC address
  12509. * - NEXT_HOP
  12510. * Bits 16
  12511. * Purpose: Bit indicates next_hop AST entry used for WDS
  12512. * (Wireless Distribution System).
  12513. * - PEER_DELETE_DURATION
  12514. * Bits 31:0
  12515. * Purpose: Time taken to delete peer, in msec,
  12516. * Used for monitoring / debugging PEER delete response delay
  12517. * - PEER_WDS_FREE_COUNT
  12518. * Bits 15:0
  12519. * Purpose: Count of WDS entries deleted associated to peer deleted
  12520. */
  12521. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12522. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12523. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12524. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12525. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12526. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12527. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12528. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12529. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12530. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12531. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12532. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12533. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12534. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12535. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12536. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12537. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12538. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12539. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12540. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12541. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12542. do { \
  12543. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12544. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12545. } while (0)
  12546. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12547. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12548. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12549. do { \
  12550. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12551. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12552. } while (0)
  12553. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12554. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12555. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12556. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12557. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12558. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12559. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12560. /**
  12561. * @brief target -> host rx peer mlo map message definition
  12562. *
  12563. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12564. *
  12565. * @details
  12566. * The following diagram shows the format of the rx mlo peer map message sent
  12567. * from the target to the host. This layout assumes the target operates
  12568. * as little-endian.
  12569. *
  12570. * MCC:
  12571. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12572. *
  12573. * WIN:
  12574. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12575. * It will be sent on the Assoc Link.
  12576. *
  12577. * This message always contains a MLO peer ID. The main purpose of the
  12578. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12579. * with, so that the host can use that MLO peer ID to determine which peer
  12580. * transmitted the rx frame.
  12581. *
  12582. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12583. * |-------------------------------------------------------------------------|
  12584. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12585. * |-------------------------------------------------------------------------|
  12586. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12587. * |-------------------------------------------------------------------------|
  12588. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12589. * |-------------------------------------------------------------------------|
  12590. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12591. * |-------------------------------------------------------------------------|
  12592. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12593. * |-------------------------------------------------------------------------|
  12594. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12595. * |-------------------------------------------------------------------------|
  12596. * |RSVD |
  12597. * |-------------------------------------------------------------------------|
  12598. * |RSVD |
  12599. * |-------------------------------------------------------------------------|
  12600. * | htt_tlv_hdr_t |
  12601. * |-------------------------------------------------------------------------|
  12602. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12603. * |-------------------------------------------------------------------------|
  12604. * | htt_tlv_hdr_t |
  12605. * |-------------------------------------------------------------------------|
  12606. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12607. * |-------------------------------------------------------------------------|
  12608. * | htt_tlv_hdr_t |
  12609. * |-------------------------------------------------------------------------|
  12610. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12611. * |-------------------------------------------------------------------------|
  12612. *
  12613. * Where:
  12614. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12615. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12616. * V (valid) - 1 Bit Bit17
  12617. * CHIPID - 3 Bits
  12618. * TIDMASK - 8 Bits
  12619. * CACHE_SET_NUM - 8 Bits
  12620. *
  12621. * The following field definitions describe the format of the rx MLO peer map
  12622. * messages sent from the target to the host.
  12623. * - MSG_TYPE
  12624. * Bits 7:0
  12625. * Purpose: identifies this as an rx mlo peer map message
  12626. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12627. *
  12628. * - MLO_PEER_ID
  12629. * Bits 23:8
  12630. * Purpose: The MLO peer ID (index).
  12631. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12632. * Value: MLO peer ID
  12633. *
  12634. * - NUMLINK
  12635. * Bits: 26:24 (3Bits)
  12636. * Purpose: Indicate the max number of logical links supported per client.
  12637. * Value: number of logical links
  12638. *
  12639. * - PRC
  12640. * Bits: 29:27 (3Bits)
  12641. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12642. * if there is migration of the primary chip.
  12643. * Value: Primary REO CHIPID
  12644. *
  12645. * - MAC_ADDR_L32
  12646. * Bits 31:0
  12647. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12648. * Value: lower 4 bytes of peer node's MAC address
  12649. *
  12650. * - MAC_ADDR_U16
  12651. * Bits 15:0
  12652. * Purpose: Identifies which peer node the peer ID is for.
  12653. * Value: upper 2 bytes of peer node's MAC address
  12654. *
  12655. * - PRIMARY_TCL_AST_IDX
  12656. * Bits 15:0
  12657. * Purpose: Primary TCL AST index for this peer.
  12658. *
  12659. * - V
  12660. * 1 Bit Position 16
  12661. * Purpose: If the ast idx is valid.
  12662. *
  12663. * - CHIPID
  12664. * Bits 19:17
  12665. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12666. *
  12667. * - TIDMASK
  12668. * Bits 27:20
  12669. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12670. *
  12671. * - CACHE_SET_NUM
  12672. * Bits 31:28
  12673. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12674. * Cache set number that should be used to cache the index based
  12675. * search results, for address and flow search.
  12676. * This value should be equal to LSB four bits of the hash value
  12677. * of match data, in case of search index points to an entry which
  12678. * may be used in content based search also. The value can be
  12679. * anything when the entry pointed by search index will not be
  12680. * used for content based search.
  12681. *
  12682. * - htt_tlv_hdr_t
  12683. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12684. *
  12685. * Bits 11:0
  12686. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12687. *
  12688. * Bits 23:12
  12689. * Purpose: Length, Length of the value that follows the header
  12690. *
  12691. * Bits 31:28
  12692. * Purpose: Reserved.
  12693. *
  12694. *
  12695. * - SW_PEER_ID
  12696. * Bits 15:0
  12697. * Purpose: The peer ID (index) that WAL is allocating
  12698. * Value: (rx) peer ID
  12699. *
  12700. * - VDEV_ID
  12701. * Bits 23:16
  12702. * Purpose: Indicates which virtual device the peer is associated with.
  12703. * Value: vdev ID (used in the host to look up the vdev object)
  12704. *
  12705. * - CHIPID
  12706. * Bits 26:24
  12707. * Purpose: Indicates which Chip id the peer is associated with.
  12708. * Value: chip ID (Provided by Host as part of QMI exchange)
  12709. */
  12710. typedef enum {
  12711. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12712. } MLO_PEER_MAP_TLV_TAG_ID;
  12713. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12714. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12715. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12716. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12717. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12718. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12719. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12720. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12721. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12722. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12723. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12724. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12725. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12726. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12727. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12728. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12729. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12730. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12731. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12732. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12733. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12734. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12735. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12736. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12737. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12738. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12739. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12740. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12741. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12742. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12743. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12744. do { \
  12745. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12746. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12747. } while (0)
  12748. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12749. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12750. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12751. do { \
  12752. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12753. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12754. } while (0)
  12755. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12756. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12757. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12758. do { \
  12759. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12760. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12761. } while (0)
  12762. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12763. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12764. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12765. do { \
  12766. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12767. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12768. } while (0)
  12769. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12770. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12771. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12772. do { \
  12773. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12774. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12775. } while (0)
  12776. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12777. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12778. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12779. do { \
  12780. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12781. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12782. } while (0)
  12783. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12784. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12785. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12786. do { \
  12787. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12788. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12789. } while (0)
  12790. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12791. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12792. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12793. do { \
  12794. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12795. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12796. } while (0)
  12797. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12798. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12799. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12800. do { \
  12801. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12802. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12803. } while (0)
  12804. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12805. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12806. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12807. do { \
  12808. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12809. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12810. } while (0)
  12811. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12812. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12813. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12814. do { \
  12815. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12816. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12817. } while (0)
  12818. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12819. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12820. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12821. do { \
  12822. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12823. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12824. } while (0)
  12825. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12826. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12827. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12828. do { \
  12829. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12830. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12831. } while (0)
  12832. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12833. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12834. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12835. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12836. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12837. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12838. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12839. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12840. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12841. *
  12842. * The following diagram shows the format of the rx mlo peer unmap message sent
  12843. * from the target to the host.
  12844. *
  12845. * |31 24|23 16|15 8|7 0|
  12846. * |-----------------------------------------------------------------------|
  12847. * | RSVD_24_31 | MLO peer ID | msg type |
  12848. * |-----------------------------------------------------------------------|
  12849. */
  12850. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12851. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12852. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12853. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12854. /**
  12855. * @brief target -> host peer extended event for additional information
  12856. *
  12857. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
  12858. *
  12859. * @details
  12860. * The following diagram shows the format of the peer extended message sent
  12861. * from the target to the host. This layout assumes the target operates
  12862. * as little-endian.
  12863. *
  12864. * This message always contains a SW peer ID. The main purpose of the
  12865. * SW peer ID is to tell the host what peer ID logical link id will be tagged
  12866. * with, so that the host can use that peer ID to determine which link
  12867. * transmitted the rx/tx frame.
  12868. *
  12869. * This message also contains MLO logical link id assigned to peer
  12870. * with sw_peer_id if it is valid ML link peer.
  12871. *
  12872. *
  12873. * |31 28|27 24|23 20|19|18 16|15 8|7 0|
  12874. * |---------------------------------------------------------------------------|
  12875. * | VDEV_ID | SW peer ID | msg type |
  12876. * |---------------------------------------------------------------------------|
  12877. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12878. * |---------------------------------------------------------------------------|
  12879. * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
  12880. * |---------------------------------------------------------------------------|
  12881. * | Reserved |
  12882. * |---------------------------------------------------------------------------|
  12883. * | Reserved |
  12884. * |---------------------------------------------------------------------------|
  12885. *
  12886. * Where:
  12887. * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
  12888. * V (valid) - 1 Bit Bit19 of 3rd byte
  12889. *
  12890. * The following field definitions describe the format of the rx peer extended
  12891. * event messages sent from the target to the host.
  12892. * MSG_TYPE
  12893. * Bits 7:0
  12894. * Purpose: identifies this as an rx MLO peer extended information message
  12895. * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
  12896. * - PEER_ID (a.k.a. SW_PEER_ID)
  12897. * Bits 8:23
  12898. * Purpose: The peer ID (index) that WAL has allocated
  12899. * Value: (rx) peer ID
  12900. * - VDEV_ID
  12901. * Bits 24:31
  12902. * Purpose: Gives the vdev id of peer with peer_id as above.
  12903. * Value: VDEV ID of wal_peer
  12904. *
  12905. * - MAC_ADDR_L32
  12906. * Bits 31:0
  12907. * Purpose: Identifies which peer node the peer ID is for.
  12908. * Value: lower 4 bytes of peer node's MAC address
  12909. *
  12910. * - MAC_ADDR_U16
  12911. * Bits 15:0
  12912. * Purpose: Identifies which peer node the peer ID is for.
  12913. * Value: upper 2 bytes of peer node's MAC address
  12914. * Rest all bits are reserved for future expansion
  12915. * - LOGICAL_LINK_ID
  12916. * Bits 18:16
  12917. * Purpose: Gives the logical link id of peer with peer_id as above. This
  12918. * field should be taken alongwith LOGICAL_LINK_ID_VALID
  12919. * Value: Logical link id used by wal_peer
  12920. * - LOGICAL_LINK_ID_VALID
  12921. * Bit 19
  12922. * Purpose: Clarifies whether the logical link id of peer with peer_id as
  12923. * is valid or not
  12924. * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
  12925. */
  12926. #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
  12927. #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
  12928. #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
  12929. #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
  12930. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
  12931. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
  12932. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
  12933. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
  12934. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
  12935. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
  12936. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
  12937. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
  12938. #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
  12939. do { \
  12940. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  12941. (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
  12942. } while (0)
  12943. #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
  12944. (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
  12945. #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
  12946. do { \
  12947. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
  12948. (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
  12949. } while (0)
  12950. #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
  12951. (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
  12952. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
  12953. do { \
  12954. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
  12955. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
  12956. } while (0)
  12957. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
  12958. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
  12959. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
  12960. do { \
  12961. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
  12962. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
  12963. } while (0)
  12964. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
  12965. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
  12966. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
  12967. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
  12968. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
  12969. #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
  12970. /**
  12971. * @brief target -> host message specifying security parameters
  12972. *
  12973. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  12974. *
  12975. * @details
  12976. * The following diagram shows the format of the security specification
  12977. * message sent from the target to the host.
  12978. * This security specification message tells the host whether a PN check is
  12979. * necessary on rx data frames, and if so, how large the PN counter is.
  12980. * This message also tells the host about the security processing to apply
  12981. * to defragmented rx frames - specifically, whether a Message Integrity
  12982. * Check is required, and the Michael key to use.
  12983. *
  12984. * |31 24|23 16|15|14 8|7 0|
  12985. * |-----------------------------------------------------------------------|
  12986. * | peer ID | U| security type | msg type |
  12987. * |-----------------------------------------------------------------------|
  12988. * | Michael Key K0 |
  12989. * |-----------------------------------------------------------------------|
  12990. * | Michael Key K1 |
  12991. * |-----------------------------------------------------------------------|
  12992. * | WAPI RSC Low0 |
  12993. * |-----------------------------------------------------------------------|
  12994. * | WAPI RSC Low1 |
  12995. * |-----------------------------------------------------------------------|
  12996. * | WAPI RSC Hi0 |
  12997. * |-----------------------------------------------------------------------|
  12998. * | WAPI RSC Hi1 |
  12999. * |-----------------------------------------------------------------------|
  13000. *
  13001. * The following field definitions describe the format of the security
  13002. * indication message sent from the target to the host.
  13003. * - MSG_TYPE
  13004. * Bits 7:0
  13005. * Purpose: identifies this as a security specification message
  13006. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  13007. * - SEC_TYPE
  13008. * Bits 14:8
  13009. * Purpose: specifies which type of security applies to the peer
  13010. * Value: htt_sec_type enum value
  13011. * - UNICAST
  13012. * Bit 15
  13013. * Purpose: whether this security is applied to unicast or multicast data
  13014. * Value: 1 -> unicast, 0 -> multicast
  13015. * - PEER_ID
  13016. * Bits 31:16
  13017. * Purpose: The ID number for the peer the security specification is for
  13018. * Value: peer ID
  13019. * - MICHAEL_KEY_K0
  13020. * Bits 31:0
  13021. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  13022. * Value: Michael Key K0 (if security type is TKIP)
  13023. * - MICHAEL_KEY_K1
  13024. * Bits 31:0
  13025. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  13026. * Value: Michael Key K1 (if security type is TKIP)
  13027. * - WAPI_RSC_LOW0
  13028. * Bits 31:0
  13029. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  13030. * Value: WAPI RSC Low0 (if security type is WAPI)
  13031. * - WAPI_RSC_LOW1
  13032. * Bits 31:0
  13033. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  13034. * Value: WAPI RSC Low1 (if security type is WAPI)
  13035. * - WAPI_RSC_HI0
  13036. * Bits 31:0
  13037. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  13038. * Value: WAPI RSC Hi0 (if security type is WAPI)
  13039. * - WAPI_RSC_HI1
  13040. * Bits 31:0
  13041. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  13042. * Value: WAPI RSC Hi1 (if security type is WAPI)
  13043. */
  13044. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  13045. #define HTT_SEC_IND_SEC_TYPE_S 8
  13046. #define HTT_SEC_IND_UNICAST_M 0x00008000
  13047. #define HTT_SEC_IND_UNICAST_S 15
  13048. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  13049. #define HTT_SEC_IND_PEER_ID_S 16
  13050. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  13051. do { \
  13052. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  13053. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  13054. } while (0)
  13055. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  13056. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  13057. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  13058. do { \
  13059. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  13060. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  13061. } while (0)
  13062. #define HTT_SEC_IND_UNICAST_GET(word) \
  13063. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  13064. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  13065. do { \
  13066. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  13067. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  13068. } while (0)
  13069. #define HTT_SEC_IND_PEER_ID_GET(word) \
  13070. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  13071. #define HTT_SEC_IND_BYTES 28
  13072. /**
  13073. * @brief target -> host rx ADDBA / DELBA message definitions
  13074. *
  13075. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  13076. *
  13077. * @details
  13078. * The following diagram shows the format of the rx ADDBA message sent
  13079. * from the target to the host:
  13080. *
  13081. * |31 20|19 16|15 8|7 0|
  13082. * |---------------------------------------------------------------------|
  13083. * | peer ID | TID | window size | msg type |
  13084. * |---------------------------------------------------------------------|
  13085. *
  13086. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  13087. *
  13088. * The following diagram shows the format of the rx DELBA message sent
  13089. * from the target to the host:
  13090. *
  13091. * |31 20|19 16|15 10|9 8|7 0|
  13092. * |---------------------------------------------------------------------|
  13093. * | peer ID | TID | window size | IR| msg type |
  13094. * |---------------------------------------------------------------------|
  13095. *
  13096. * The following field definitions describe the format of the rx ADDBA
  13097. * and DELBA messages sent from the target to the host.
  13098. * - MSG_TYPE
  13099. * Bits 7:0
  13100. * Purpose: identifies this as an rx ADDBA or DELBA message
  13101. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  13102. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  13103. * - IR (initiator / recipient)
  13104. * Bits 9:8 (DELBA only)
  13105. * Purpose: specify whether the DELBA handshake was initiated by the
  13106. * local STA/AP, or by the peer STA/AP
  13107. * Value:
  13108. * 0 - unspecified
  13109. * 1 - initiator (a.k.a. originator)
  13110. * 2 - recipient (a.k.a. responder)
  13111. * 3 - unused / reserved
  13112. * - WIN_SIZE
  13113. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  13114. * Purpose: Specifies the length of the block ack window (max = 64).
  13115. * Value:
  13116. * block ack window length specified by the received ADDBA/DELBA
  13117. * management message.
  13118. * - TID
  13119. * Bits 19:16
  13120. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13121. * Value:
  13122. * TID specified by the received ADDBA or DELBA management message.
  13123. * - PEER_ID
  13124. * Bits 31:20
  13125. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13126. * Value:
  13127. * ID (hash value) used by the host for fast, direct lookup of
  13128. * host SW peer info, including rx reorder states.
  13129. */
  13130. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  13131. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  13132. #define HTT_RX_ADDBA_TID_M 0xf0000
  13133. #define HTT_RX_ADDBA_TID_S 16
  13134. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  13135. #define HTT_RX_ADDBA_PEER_ID_S 20
  13136. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  13137. do { \
  13138. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  13139. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  13140. } while (0)
  13141. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  13142. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13143. #define HTT_RX_ADDBA_TID_SET(word, value) \
  13144. do { \
  13145. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  13146. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  13147. } while (0)
  13148. #define HTT_RX_ADDBA_TID_GET(word) \
  13149. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  13150. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  13151. do { \
  13152. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  13153. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  13154. } while (0)
  13155. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  13156. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  13157. #define HTT_RX_ADDBA_BYTES 4
  13158. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  13159. #define HTT_RX_DELBA_INITIATOR_S 8
  13160. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  13161. #define HTT_RX_DELBA_WIN_SIZE_S 10
  13162. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  13163. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  13164. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  13165. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  13166. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  13167. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  13168. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  13169. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  13170. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13171. do { \
  13172. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13173. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13174. } while (0)
  13175. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13176. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13177. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  13178. do { \
  13179. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  13180. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  13181. } while (0)
  13182. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  13183. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  13184. #define HTT_RX_DELBA_BYTES 4
  13185. /**
  13186. * @brief target -> host rx ADDBA / DELBA message definitions
  13187. *
  13188. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  13189. *
  13190. * @details
  13191. * The following diagram shows the format of the rx ADDBA extn message sent
  13192. * from the target to the host:
  13193. *
  13194. * |31 20|19 16|15 13|12 8|7 0|
  13195. * |---------------------------------------------------------------------|
  13196. * | peer ID | TID | reserved | msg type |
  13197. * |---------------------------------------------------------------------|
  13198. * | reserved | window size |
  13199. * |---------------------------------------------------------------------|
  13200. *
  13201. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  13202. *
  13203. * The following diagram shows the format of the rx DELBA message sent
  13204. * from the target to the host:
  13205. *
  13206. * |31 20|19 16|15 13|12 10|9 8|7 0|
  13207. * |---------------------------------------------------------------------|
  13208. * | peer ID | TID | reserved | IR| msg type |
  13209. * |---------------------------------------------------------------------|
  13210. * | reserved | window size |
  13211. * |---------------------------------------------------------------------|
  13212. *
  13213. * The following field definitions describe the format of the rx ADDBA
  13214. * and DELBA messages sent from the target to the host.
  13215. * - MSG_TYPE
  13216. * Bits 7:0
  13217. * Purpose: identifies this as an rx ADDBA or DELBA message
  13218. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  13219. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  13220. * - IR (initiator / recipient)
  13221. * Bits 9:8 (DELBA only)
  13222. * Purpose: specify whether the DELBA handshake was initiated by the
  13223. * local STA/AP, or by the peer STA/AP
  13224. * Value:
  13225. * 0 - unspecified
  13226. * 1 - initiator (a.k.a. originator)
  13227. * 2 - recipient (a.k.a. responder)
  13228. * 3 - unused / reserved
  13229. * Value:
  13230. * block ack window length specified by the received ADDBA/DELBA
  13231. * management message.
  13232. * - TID
  13233. * Bits 19:16
  13234. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13235. * Value:
  13236. * TID specified by the received ADDBA or DELBA management message.
  13237. * - PEER_ID
  13238. * Bits 31:20
  13239. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13240. * Value:
  13241. * ID (hash value) used by the host for fast, direct lookup of
  13242. * host SW peer info, including rx reorder states.
  13243. * == DWORD 1
  13244. * - WIN_SIZE
  13245. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  13246. * Purpose: Specifies the length of the block ack window (max = 8191).
  13247. */
  13248. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  13249. #define HTT_RX_ADDBA_EXTN_TID_S 16
  13250. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13251. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13252. /*--- Dword 0 ---*/
  13253. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13254. do { \
  13255. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13256. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13257. } while (0)
  13258. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13259. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13260. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13261. do { \
  13262. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13263. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13264. } while (0)
  13265. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13266. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13267. /*--- Dword 1 ---*/
  13268. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13269. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13270. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13271. do { \
  13272. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13273. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13274. } while (0)
  13275. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13276. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13277. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13278. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13279. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13280. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13281. #define HTT_RX_DELBA_EXTN_TID_S 16
  13282. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13283. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13284. /*--- Dword 0 ---*/
  13285. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13286. do { \
  13287. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13288. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13289. } while (0)
  13290. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13291. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13292. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13293. do { \
  13294. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13295. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13296. } while (0)
  13297. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13298. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13299. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13300. do { \
  13301. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13302. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13303. } while (0)
  13304. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13305. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13306. /*--- Dword 1 ---*/
  13307. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13308. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13309. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13310. do { \
  13311. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13312. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13313. } while (0)
  13314. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13315. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13316. #define HTT_RX_DELBA_EXTN_BYTES 8
  13317. /**
  13318. * @brief tx queue group information element definition
  13319. *
  13320. * @details
  13321. * The following diagram shows the format of the tx queue group
  13322. * information element, which can be included in target --> host
  13323. * messages to specify the number of tx "credits" (tx descriptors
  13324. * for LL, or tx buffers for HL) available to a particular group
  13325. * of host-side tx queues, and which host-side tx queues belong to
  13326. * the group.
  13327. *
  13328. * |31|30 24|23 16|15|14|13 0|
  13329. * |------------------------------------------------------------------------|
  13330. * | X| reserved | tx queue grp ID | A| S| credit count |
  13331. * |------------------------------------------------------------------------|
  13332. * | vdev ID mask | AC mask |
  13333. * |------------------------------------------------------------------------|
  13334. *
  13335. * The following definitions describe the fields within the tx queue group
  13336. * information element:
  13337. * - credit_count
  13338. * Bits 13:1
  13339. * Purpose: specify how many tx credits are available to the tx queue group
  13340. * Value: An absolute or relative, positive or negative credit value
  13341. * The 'A' bit specifies whether the value is absolute or relative.
  13342. * The 'S' bit specifies whether the value is positive or negative.
  13343. * A negative value can only be relative, not absolute.
  13344. * An absolute value replaces any prior credit value the host has for
  13345. * the tx queue group in question.
  13346. * A relative value is added to the prior credit value the host has for
  13347. * the tx queue group in question.
  13348. * - sign
  13349. * Bit 14
  13350. * Purpose: specify whether the credit count is positive or negative
  13351. * Value: 0 -> positive, 1 -> negative
  13352. * - absolute
  13353. * Bit 15
  13354. * Purpose: specify whether the credit count is absolute or relative
  13355. * Value: 0 -> relative, 1 -> absolute
  13356. * - txq_group_id
  13357. * Bits 23:16
  13358. * Purpose: indicate which tx queue group's credit and/or membership are
  13359. * being specified
  13360. * Value: 0 to max_tx_queue_groups-1
  13361. * - reserved
  13362. * Bits 30:16
  13363. * Value: 0x0
  13364. * - eXtension
  13365. * Bit 31
  13366. * Purpose: specify whether another tx queue group info element follows
  13367. * Value: 0 -> no more tx queue group information elements
  13368. * 1 -> another tx queue group information element immediately follows
  13369. * - ac_mask
  13370. * Bits 15:0
  13371. * Purpose: specify which Access Categories belong to the tx queue group
  13372. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13373. * the tx queue group.
  13374. * The AC bit-mask values are obtained by left-shifting by the
  13375. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13376. * - vdev_id_mask
  13377. * Bits 31:16
  13378. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13379. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13380. * belong to the tx queue group.
  13381. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13382. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13383. */
  13384. PREPACK struct htt_txq_group {
  13385. A_UINT32
  13386. credit_count: 14,
  13387. sign: 1,
  13388. absolute: 1,
  13389. tx_queue_group_id: 8,
  13390. reserved0: 7,
  13391. extension: 1;
  13392. A_UINT32
  13393. ac_mask: 16,
  13394. vdev_id_mask: 16;
  13395. } POSTPACK;
  13396. /* first word */
  13397. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13398. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13399. #define HTT_TXQ_GROUP_SIGN_S 14
  13400. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13401. #define HTT_TXQ_GROUP_ABS_S 15
  13402. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13403. #define HTT_TXQ_GROUP_ID_S 16
  13404. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13405. #define HTT_TXQ_GROUP_EXT_S 31
  13406. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13407. /* second word */
  13408. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13409. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13410. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13411. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13412. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13413. do { \
  13414. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13415. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13416. } while (0)
  13417. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13418. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13419. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13420. do { \
  13421. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13422. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13423. } while (0)
  13424. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13425. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13426. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13427. do { \
  13428. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13429. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13430. } while (0)
  13431. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13432. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13433. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13434. do { \
  13435. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13436. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13437. } while (0)
  13438. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13439. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13440. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13441. do { \
  13442. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13443. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13444. } while (0)
  13445. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13446. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13447. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13448. do { \
  13449. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13450. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13451. } while (0)
  13452. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13453. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13454. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13455. do { \
  13456. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13457. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13458. } while (0)
  13459. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13460. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13461. /**
  13462. * @brief target -> host TX completion indication message definition
  13463. *
  13464. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13465. *
  13466. * @details
  13467. * The following diagram shows the format of the TX completion indication sent
  13468. * from the target to the host
  13469. *
  13470. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13471. * |-------------------------------------------------------------------|
  13472. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13473. * |-------------------------------------------------------------------|
  13474. * payload:| MSDU1 ID | MSDU0 ID |
  13475. * |-------------------------------------------------------------------|
  13476. * : MSDU3 ID | MSDU2 ID :
  13477. * |-------------------------------------------------------------------|
  13478. * | struct htt_tx_compl_ind_append_retries |
  13479. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13480. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13481. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13482. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13483. * |-------------------------------------------------------------------|
  13484. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13485. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13486. * | MSDU0 tx_tsf64_low |
  13487. * |-------------------------------------------------------------------|
  13488. * | MSDU0 tx_tsf64_high |
  13489. * |-------------------------------------------------------------------|
  13490. * | MSDU1 tx_tsf64_low |
  13491. * |-------------------------------------------------------------------|
  13492. * | MSDU1 tx_tsf64_high |
  13493. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13494. * | phy_timestamp |
  13495. * |-------------------------------------------------------------------|
  13496. * | rate specs (see below) |
  13497. * |-------------------------------------------------------------------|
  13498. * | seqctrl | framectrl |
  13499. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13500. * Where:
  13501. * A0 = append (a.k.a. append0)
  13502. * A1 = append1
  13503. * TP = MSDU tx power presence
  13504. * A2 = append2
  13505. * A3 = append3
  13506. * A4 = append4
  13507. *
  13508. * The following field definitions describe the format of the TX completion
  13509. * indication sent from the target to the host
  13510. * Header fields:
  13511. * - msg_type
  13512. * Bits 7:0
  13513. * Purpose: identifies this as HTT TX completion indication
  13514. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13515. * - status
  13516. * Bits 10:8
  13517. * Purpose: the TX completion status of payload fragmentations descriptors
  13518. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13519. * - tid
  13520. * Bits 14:11
  13521. * Purpose: the tid associated with those fragmentation descriptors. It is
  13522. * valid or not, depending on the tid_invalid bit.
  13523. * Value: 0 to 15
  13524. * - tid_invalid
  13525. * Bits 15:15
  13526. * Purpose: this bit indicates whether the tid field is valid or not
  13527. * Value: 0 indicates valid; 1 indicates invalid
  13528. * - num
  13529. * Bits 23:16
  13530. * Purpose: the number of payload in this indication
  13531. * Value: 1 to 255
  13532. * - append (a.k.a. append0)
  13533. * Bits 24:24
  13534. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13535. * the number of tx retries for one MSDU at the end of this message
  13536. * Value: 0 indicates no appending; 1 indicates appending
  13537. * - append1
  13538. * Bits 25:25
  13539. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13540. * contains the timestamp info for each TX msdu id in payload.
  13541. * The order of the timestamps matches the order of the MSDU IDs.
  13542. * Note that a big-endian host needs to account for the reordering
  13543. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13544. * conversion) when determining which tx timestamp corresponds to
  13545. * which MSDU ID.
  13546. * Value: 0 indicates no appending; 1 indicates appending
  13547. * - msdu_tx_power_presence
  13548. * Bits 26:26
  13549. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13550. * for each MSDU referenced by the TX_COMPL_IND message.
  13551. * The tx power is reported in 0.5 dBm units.
  13552. * The order of the per-MSDU tx power reports matches the order
  13553. * of the MSDU IDs.
  13554. * Note that a big-endian host needs to account for the reordering
  13555. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13556. * conversion) when determining which Tx Power corresponds to
  13557. * which MSDU ID.
  13558. * Value: 0 indicates MSDU tx power reports are not appended,
  13559. * 1 indicates MSDU tx power reports are appended
  13560. * - append2
  13561. * Bits 27:27
  13562. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13563. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13564. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13565. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13566. * for each MSDU, for convenience.
  13567. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13568. * this append2 bit is set).
  13569. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13570. * dB above the noise floor.
  13571. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13572. * 1 indicates MSDU ACK RSSI values are appended.
  13573. * - append3
  13574. * Bits 28:28
  13575. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13576. * contains the tx tsf info based on wlan global TSF for
  13577. * each TX msdu id in payload.
  13578. * The order of the tx tsf matches the order of the MSDU IDs.
  13579. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13580. * values to indicate the the lower 32 bits and higher 32 bits of
  13581. * the tx tsf.
  13582. * The tx_tsf64 here represents the time MSDU was acked and the
  13583. * tx_tsf64 has microseconds units.
  13584. * Value: 0 indicates no appending; 1 indicates appending
  13585. * - append4
  13586. * Bits 29:29
  13587. * Purpose: Indicate whether data frame control fields and fields required
  13588. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13589. * message. The order of the this message matches the order of
  13590. * the MSDU IDs.
  13591. * Value: 0 indicates frame control fields and fields required for
  13592. * radio tap header values are not appended,
  13593. * 1 indicates frame control fields and fields required for
  13594. * radio tap header values are appended.
  13595. * Payload fields:
  13596. * - hmsdu_id
  13597. * Bits 15:0
  13598. * Purpose: this ID is used to track the Tx buffer in host
  13599. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13600. */
  13601. PREPACK struct htt_tx_data_hdr_information {
  13602. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13603. A_UINT32 /* word 1 */
  13604. /* preamble:
  13605. * 0-OFDM,
  13606. * 1-CCk,
  13607. * 2-HT,
  13608. * 3-VHT
  13609. */
  13610. preamble: 2, /* [1:0] */
  13611. /* mcs:
  13612. * In case of HT preamble interpret
  13613. * MCS along with NSS.
  13614. * Valid values for HT are 0 to 7.
  13615. * HT mcs 0 with NSS 2 is mcs 8.
  13616. * Valid values for VHT are 0 to 9.
  13617. */
  13618. mcs: 4, /* [5:2] */
  13619. /* rate:
  13620. * This is applicable only for
  13621. * CCK and OFDM preamble type
  13622. * rate 0: OFDM 48 Mbps,
  13623. * 1: OFDM 24 Mbps,
  13624. * 2: OFDM 12 Mbps
  13625. * 3: OFDM 6 Mbps
  13626. * 4: OFDM 54 Mbps
  13627. * 5: OFDM 36 Mbps
  13628. * 6: OFDM 18 Mbps
  13629. * 7: OFDM 9 Mbps
  13630. * rate 0: CCK 11 Mbps Long
  13631. * 1: CCK 5.5 Mbps Long
  13632. * 2: CCK 2 Mbps Long
  13633. * 3: CCK 1 Mbps Long
  13634. * 4: CCK 11 Mbps Short
  13635. * 5: CCK 5.5 Mbps Short
  13636. * 6: CCK 2 Mbps Short
  13637. */
  13638. rate : 3, /* [ 8: 6] */
  13639. rssi : 8, /* [16: 9] units=dBm */
  13640. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13641. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13642. stbc : 1, /* [22] */
  13643. sgi : 1, /* [23] */
  13644. ldpc : 1, /* [24] */
  13645. beamformed: 1, /* [25] */
  13646. /* tx_retry_cnt:
  13647. * Indicates retry count of data tx frames provided by the host.
  13648. */
  13649. tx_retry_cnt: 6; /* [31:26] */
  13650. A_UINT32 /* word 2 */
  13651. framectrl:16, /* [15: 0] */
  13652. seqno:16; /* [31:16] */
  13653. } POSTPACK;
  13654. #define HTT_TX_COMPL_IND_STATUS_S 8
  13655. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13656. #define HTT_TX_COMPL_IND_TID_S 11
  13657. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13658. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13659. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13660. #define HTT_TX_COMPL_IND_NUM_S 16
  13661. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13662. #define HTT_TX_COMPL_IND_APPEND_S 24
  13663. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13664. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13665. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13666. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13667. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13668. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13669. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13670. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13671. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13672. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13673. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13674. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13675. do { \
  13676. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13677. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13678. } while (0)
  13679. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13680. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13681. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13682. do { \
  13683. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13684. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13685. } while (0)
  13686. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13687. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13688. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13689. do { \
  13690. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13691. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13692. } while (0)
  13693. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13694. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13695. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13696. do { \
  13697. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13698. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13699. } while (0)
  13700. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13701. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13702. HTT_TX_COMPL_IND_TID_INV_S)
  13703. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13704. do { \
  13705. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13706. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13707. } while (0)
  13708. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13709. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13710. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13711. do { \
  13712. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13713. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13714. } while (0)
  13715. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13716. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13717. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13718. do { \
  13719. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13720. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13721. } while (0)
  13722. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13723. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13724. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13725. do { \
  13726. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13727. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13728. } while (0)
  13729. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13730. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13731. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13732. do { \
  13733. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13734. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13735. } while (0)
  13736. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13737. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13738. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13739. do { \
  13740. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13741. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13742. } while (0)
  13743. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13744. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13745. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13746. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13747. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13748. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13749. #define HTT_TX_COMPL_IND_STAT_OK 0
  13750. /* DISCARD:
  13751. * current meaning:
  13752. * MSDUs were queued for transmission but filtered by HW or SW
  13753. * without any over the air attempts
  13754. * legacy meaning (HL Rome):
  13755. * MSDUs were discarded by the target FW without any over the air
  13756. * attempts due to lack of space
  13757. */
  13758. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13759. /* NO_ACK:
  13760. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13761. */
  13762. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13763. /* POSTPONE:
  13764. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13765. * be downloaded again later (in the appropriate order), when they are
  13766. * deliverable.
  13767. */
  13768. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13769. /*
  13770. * The PEER_DEL tx completion status is used for HL cases
  13771. * where the peer the frame is for has been deleted.
  13772. * The host has already discarded its copy of the frame, but
  13773. * it still needs the tx completion to restore its credit.
  13774. */
  13775. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13776. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13777. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13778. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13779. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13780. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13781. PREPACK struct htt_tx_compl_ind_base {
  13782. A_UINT32 hdr;
  13783. A_UINT16 payload[1/*or more*/];
  13784. } POSTPACK;
  13785. PREPACK struct htt_tx_compl_ind_append_retries {
  13786. A_UINT16 msdu_id;
  13787. A_UINT8 tx_retries;
  13788. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13789. 0: this is the last append_retries struct */
  13790. } POSTPACK;
  13791. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13792. A_UINT32 timestamp[1/*or more*/];
  13793. } POSTPACK;
  13794. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13795. A_UINT32 tx_tsf64_low;
  13796. A_UINT32 tx_tsf64_high;
  13797. } POSTPACK;
  13798. /* htt_tx_data_hdr_information payload extension fields: */
  13799. /* DWORD zero */
  13800. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13801. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13802. /* DWORD one */
  13803. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13804. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13805. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13806. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13807. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13808. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13809. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13810. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13811. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13812. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13813. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13814. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13815. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13816. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13817. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13818. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13819. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13820. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13821. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13822. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13823. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13824. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13825. /* DWORD two */
  13826. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13827. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13828. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13829. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13830. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13831. do { \
  13832. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13833. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13834. } while (0)
  13835. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13836. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13837. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13838. do { \
  13839. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13840. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13841. } while (0)
  13842. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13843. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13844. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13845. do { \
  13846. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13847. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13848. } while (0)
  13849. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13850. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13851. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13852. do { \
  13853. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13854. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13855. } while (0)
  13856. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13857. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13858. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13859. do { \
  13860. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13861. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13862. } while (0)
  13863. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13864. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13865. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13866. do { \
  13867. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13868. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13869. } while (0)
  13870. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13871. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13872. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13873. do { \
  13874. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13875. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13876. } while (0)
  13877. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13878. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13879. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13880. do { \
  13881. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13882. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13883. } while (0)
  13884. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13885. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13886. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13887. do { \
  13888. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13889. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13890. } while (0)
  13891. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13892. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13893. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13894. do { \
  13895. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13896. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13897. } while (0)
  13898. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13899. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13900. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13901. do { \
  13902. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13903. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13904. } while (0)
  13905. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13906. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13907. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13908. do { \
  13909. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13910. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13911. } while (0)
  13912. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13913. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13914. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13915. do { \
  13916. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13917. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13918. } while (0)
  13919. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13920. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13921. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13922. do { \
  13923. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13924. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13925. } while (0)
  13926. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13927. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13928. /**
  13929. * @brief target -> host software UMAC TX completion indication message
  13930. *
  13931. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13932. *
  13933. * @details
  13934. * The following diagram shows the format of the soft UMAC TX completion
  13935. * indication sent from the target to the host
  13936. *
  13937. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13938. * |-------------------------------------+----------------+------------|
  13939. * hdr: | rsvd | msdu_cnt | msg_type |
  13940. * pyld: |===================================================================|
  13941. * MSDU 0| buf addr low (bits 31:0) |
  13942. * |-----------------------------------------------+------+------------|
  13943. * | SW buffer cookie | RS | buf addr hi|
  13944. * |--------+--+--+-------------+--------+---------+------+------------|
  13945. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13946. * |--------+--+--+-------------+--------+----------------------+------|
  13947. * | frametype | TQM status number | RELR |
  13948. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13949. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13950. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13951. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13952. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13953. * | PPDU transmission TSF |
  13954. * |-------------------------------------------------------------------|
  13955. * | rsvd3 |
  13956. * |===================================================================|
  13957. * MSDU 1| buf addr low (bits 31:0) |
  13958. * : ... :
  13959. * | rsvd3 |
  13960. * |===================================================================|
  13961. * etc.
  13962. *
  13963. * Where:
  13964. * RS = release source
  13965. * V = valid
  13966. * M = multicast
  13967. * RELR = release reason
  13968. * F = first MSDU
  13969. * L = last MSDU
  13970. * A = MSDU is part of A-MSDU
  13971. * I = rate info valid
  13972. * PKTYP = packet type
  13973. * S = STBC
  13974. * LC = LDPC
  13975. * OF = OFDMA transmission
  13976. */
  13977. typedef enum {
  13978. /* 0 (REASON_FRAME_ACKED):
  13979. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  13980. * frame is removed because an ACK of BA for it was received.
  13981. */
  13982. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  13983. /* 1 (REASON_REMOVE_CMD_FW):
  13984. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  13985. * frame is removed because a remove command of type "Remove_mpdus"
  13986. * initiated by SW.
  13987. */
  13988. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  13989. /* 2 (REASON_REMOVE_CMD_TX):
  13990. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  13991. * frame is removed because a remove command of type
  13992. * "Remove_transmitted_mpdus" initiated by SW.
  13993. */
  13994. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  13995. /* 3 (REASON_REMOVE_CMD_NOTX):
  13996. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  13997. * frame is removed because a remove command of type
  13998. * "Remove_untransmitted_mpdus" initiated by SW.
  13999. */
  14000. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  14001. /* 4 (REASON_REMOVE_CMD_AGED):
  14002. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  14003. * frame is removed because a remove command of type "Remove_aged_mpdus"
  14004. * or "Remove_aged_msdus" initiated by SW.
  14005. */
  14006. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  14007. /* 5 (RELEASE_FW_REASON1):
  14008. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  14009. * frame is removed because a remove command where fw indicated that
  14010. * remove reason is fw_reason1.
  14011. */
  14012. HTT_TX_MSDU_RELEASE_FW_REASON1,
  14013. /* 6 (RELEASE_FW_REASON2):
  14014. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  14015. * frame is removed because a remove command where fw indicated that
  14016. * remove reason is fw_reason1.
  14017. */
  14018. HTT_TX_MSDU_RELEASE_FW_REASON2,
  14019. /* 7 (RELEASE_FW_REASON3):
  14020. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  14021. * frame is removed because a remove command where fw indicated that
  14022. * remove reason is fw_reason1.
  14023. */
  14024. HTT_TX_MSDU_RELEASE_FW_REASON3,
  14025. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  14026. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  14027. * frame is removed because a remove command of type
  14028. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  14029. * initiated by SW.
  14030. */
  14031. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  14032. /* 9 (REASON_DROP_MISC):
  14033. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14034. * any discard reason that is not categorized as MSDU TTL expired.
  14035. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  14036. * tid delete, no resource credit available.
  14037. */
  14038. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  14039. /* 10 (REASON_DROP_TTL):
  14040. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14041. * discard reason that frame is not transmitted due to MSDU TTL expired.
  14042. */
  14043. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  14044. /* 11 - available for use */
  14045. /* 12 - available for use */
  14046. /* 13 - available for use */
  14047. /* 14 - available for use */
  14048. /* 15 - available for use */
  14049. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  14050. } htt_t2h_tx_msdu_release_reason_e;
  14051. typedef enum {
  14052. /* 0 (RELEASE_SOURCE_FW):
  14053. * MSDU released by FW even before the frame was queued to TQM-L HW.
  14054. */
  14055. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  14056. /* 1 (RELEASE_SOURCE_TQM_LITE):
  14057. * MSDU released by TQM-L HW.
  14058. */
  14059. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  14060. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  14061. } htt_t2h_tx_msdu_release_source_e;
  14062. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  14063. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  14064. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  14065. /* release_source:
  14066. * holds a htt_t2h_tx_msdu_release_source_e enum value
  14067. */
  14068. release_source : 3, /* [10:8] */
  14069. sw_buffer_cookie : 21; /* [31:11] */
  14070. /* NOTE:
  14071. * To preserve backwards compatibility,
  14072. * no new fields can be added in this struct.
  14073. */
  14074. };
  14075. /* member definitions of htt_t2h_tx_buffer_addr_info */
  14076. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  14077. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  14078. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  14079. do { \
  14080. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  14081. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  14082. } while (0)
  14083. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  14084. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  14085. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  14086. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  14087. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  14088. do { \
  14089. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  14090. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  14091. } while (0)
  14092. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  14093. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  14094. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  14095. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  14096. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  14097. do { \
  14098. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  14099. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  14100. } while (0)
  14101. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  14102. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  14103. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  14104. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  14105. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  14106. do { \
  14107. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  14108. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  14109. } while (0)
  14110. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  14111. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  14112. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  14113. /* word 0 */
  14114. A_UINT32
  14115. /* tx_rate_stats_info_valid:
  14116. * Indicates if the tx rate stats below are valid.
  14117. */
  14118. tx_rate_stats_info_valid : 1, /* [0] */
  14119. /* transmit_bw:
  14120. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14121. * Indicates the BW of the upcoming transmission that shall likely
  14122. * start in about 3 -4 us on the medium:
  14123. * <enum 0 transmit_bw_20_MHz>
  14124. * <enum 1 transmit_bw_40_MHz>
  14125. * <enum 2 transmit_bw_80_MHz>
  14126. * <enum 3 transmit_bw_160_MHz>
  14127. * <enum 4 transmit_bw_320_MHz>
  14128. */
  14129. transmit_bw : 3, /* [3:1] */
  14130. /* transmit_pkt_type:
  14131. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14132. * Field filled in by PDG.
  14133. * Not valid when in SW transmit mode
  14134. * The packet type
  14135. * <enum_type PKT_TYPE_ENUM>
  14136. * Type: enum Definition Name: PKT_TYPE_ENUM
  14137. * enum number enum name Description
  14138. * ------------------------------------
  14139. * 0 dot11a 802.11a PPDU type
  14140. * 1 dot11b 802.11b PPDU type
  14141. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  14142. * 3 dot11ac 802.11ac PPDU type
  14143. * 4 dot11ax 802.11ax PPDU type
  14144. * 5 dot11ba 802.11ba (WUR) PPDU type
  14145. * 6 dot11be 802.11be PPDU type
  14146. * 7 dot11az 802.11az (ranging) PPDU type
  14147. */
  14148. transmit_pkt_type : 4, /* [7:4] */
  14149. /* transmit_stbc:
  14150. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14151. * Field filled in by PDG.
  14152. * Not valid when in SW transmit mode
  14153. * When set, STBC transmission rate was used.
  14154. */
  14155. transmit_stbc : 1, /* [8] */
  14156. /* transmit_ldpc:
  14157. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14158. * Field filled in by PDG.
  14159. * Not valid when in SW transmit mode
  14160. * When set, use LDPC transmission rates
  14161. */
  14162. transmit_ldpc : 1, /* [9] */
  14163. /* transmit_sgi:
  14164. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14165. * Field filled in by PDG.
  14166. * Not valid when in SW transmit mode
  14167. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  14168. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  14169. * <enum 2 1_6_us_sgi > HE related GI
  14170. * <enum 3 3_2_us_sgi > HE related GI
  14171. * <legal 0 - 3>
  14172. */
  14173. transmit_sgi : 2, /* [11:10] */
  14174. /* transmit_mcs:
  14175. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14176. * Field filled in by PDG.
  14177. * Not valid when in SW transmit mode
  14178. *
  14179. * For details, refer to MCS_TYPE description
  14180. * <legal all>
  14181. * Pkt_type Related definition of MCS_TYPE
  14182. * dot11b This field is the rate:
  14183. * 0: CCK 11 Mbps Long
  14184. * 1: CCK 5.5 Mbps Long
  14185. * 2: CCK 2 Mbps Long
  14186. * 3: CCK 1 Mbps Long
  14187. * 4: CCK 11 Mbps Short
  14188. * 5: CCK 5.5 Mbps Short
  14189. * 6: CCK 2 Mbps Short
  14190. * NOTE: The numbering here is NOT the same as the as MAC gives
  14191. * in the "rate" field in the SIG given to the PHY.
  14192. * The MAC will do an internal translation.
  14193. *
  14194. * Dot11a This field is the rate:
  14195. * 0: OFDM 48 Mbps
  14196. * 1: OFDM 24 Mbps
  14197. * 2: OFDM 12 Mbps
  14198. * 3: OFDM 6 Mbps
  14199. * 4: OFDM 54 Mbps
  14200. * 5: OFDM 36 Mbps
  14201. * 6: OFDM 18 Mbps
  14202. * 7: OFDM 9 Mbps
  14203. * NOTE: The numbering here is NOT the same as the as MAC gives
  14204. * in the "rate" field in the SIG given to the PHY.
  14205. * The MAC will do an internal translation.
  14206. *
  14207. * Dot11n_mm (mixed mode) This field represends the MCS.
  14208. * 0: HT MCS 0 (BPSK 1/2)
  14209. * 1: HT MCS 1 (QPSK 1/2)
  14210. * 2: HT MCS 2 (QPSK 3/4)
  14211. * 3: HT MCS 3 (16-QAM 1/2)
  14212. * 4: HT MCS 4 (16-QAM 3/4)
  14213. * 5: HT MCS 5 (64-QAM 2/3)
  14214. * 6: HT MCS 6 (64-QAM 3/4)
  14215. * 7: HT MCS 7 (64-QAM 5/6)
  14216. * NOTE: To get higher MCS's use the nss field to indicate the
  14217. * number of spatial streams.
  14218. *
  14219. * Dot11ac This field represends the MCS.
  14220. * 0: VHT MCS 0 (BPSK 1/2)
  14221. * 1: VHT MCS 1 (QPSK 1/2)
  14222. * 2: VHT MCS 2 (QPSK 3/4)
  14223. * 3: VHT MCS 3 (16-QAM 1/2)
  14224. * 4: VHT MCS 4 (16-QAM 3/4)
  14225. * 5: VHT MCS 5 (64-QAM 2/3)
  14226. * 6: VHT MCS 6 (64-QAM 3/4)
  14227. * 7: VHT MCS 7 (64-QAM 5/6)
  14228. * 8: VHT MCS 8 (256-QAM 3/4)
  14229. * 9: VHT MCS 9 (256-QAM 5/6)
  14230. * 10: VHT MCS 10 (1024-QAM 3/4)
  14231. * 11: VHT MCS 11 (1024-QAM 5/6)
  14232. * NOTE: There are several illegal VHT rates due to fractional
  14233. * number of bits per symbol.
  14234. * Below are the illegal rates for 4 streams and lower:
  14235. * 20 MHz, 1 stream, MCS 9
  14236. * 20 MHz, 2 stream, MCS 9
  14237. * 20 MHz, 4 stream, MCS 9
  14238. * 80 MHz, 3 stream, MCS 6
  14239. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  14240. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  14241. *
  14242. * dot11ax This field represends the MCS.
  14243. * 0: HE MCS 0 (BPSK 1/2)
  14244. * 1: HE MCS 1 (QPSK 1/2)
  14245. * 2: HE MCS 2 (QPSK 3/4)
  14246. * 3: HE MCS 3 (16-QAM 1/2)
  14247. * 4: HE MCS 4 (16-QAM 3/4)
  14248. * 5: HE MCS 5 (64-QAM 2/3)
  14249. * 6: HE MCS 6 (64-QAM 3/4)
  14250. * 7: HE MCS 7 (64-QAM 5/6)
  14251. * 8: HE MCS 8 (256-QAM 3/4)
  14252. * 9: HE MCS 9 (256-QAM 5/6)
  14253. * 10: HE MCS 10 (1024-QAM 3/4)
  14254. * 11: HE MCS 11 (1024-QAM 5/6)
  14255. * 12: HE MCS 12 (4096-QAM 3/4)
  14256. * 13: HE MCS 13 (4096-QAM 5/6)
  14257. *
  14258. * dot11ba This field is the rate:
  14259. * 0: LDR
  14260. * 1: HDR
  14261. * 2: Exclusive rate
  14262. */
  14263. transmit_mcs : 4, /* [15:12] */
  14264. /* ofdma_transmission:
  14265. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14266. * Field filled in by PDG.
  14267. * Set when the transmission was an OFDMA transmission (DL or UL).
  14268. * <legal all>
  14269. */
  14270. ofdma_transmission : 1, /* [16] */
  14271. /* tones_in_ru:
  14272. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14273. * Field filled in by PDG.
  14274. * Not valid when in SW transmit mode
  14275. * The number of tones in the RU used.
  14276. * <legal all>
  14277. */
  14278. tones_in_ru : 12, /* [28:17] */
  14279. rsvd2 : 3; /* [31:29] */
  14280. /* word 1 */
  14281. /* ppdu_transmission_tsf:
  14282. * Based on a HWSCH configuration register setting,
  14283. * this field either contains:
  14284. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14285. * of the PPDU containing the frame finished.
  14286. * OR
  14287. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14288. * of the PPDU containing the frame started.
  14289. * <legal all>
  14290. */
  14291. A_UINT32 ppdu_transmission_tsf;
  14292. /* NOTE:
  14293. * To preserve backwards compatibility,
  14294. * no new fields can be added in this struct.
  14295. */
  14296. };
  14297. /* member definitions of htt_t2h_tx_rate_stats_info */
  14298. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14299. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14300. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14301. do { \
  14302. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14303. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14304. } while (0)
  14305. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14306. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14307. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14308. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14309. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14310. do { \
  14311. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14312. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14313. } while (0)
  14314. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14315. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14316. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14317. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14318. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14319. do { \
  14320. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14321. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14322. } while (0)
  14323. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14324. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14325. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14326. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14327. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14328. do { \
  14329. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14330. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14331. } while (0)
  14332. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14333. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14334. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14335. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14336. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14337. do { \
  14338. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14339. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14340. } while (0)
  14341. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14342. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14343. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14344. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14345. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14346. do { \
  14347. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14348. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14349. } while (0)
  14350. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14351. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14352. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14353. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14354. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14355. do { \
  14356. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14357. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14358. } while (0)
  14359. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14360. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14361. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14362. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14363. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14364. do { \
  14365. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14366. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14367. } while (0)
  14368. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14369. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14370. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14371. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14372. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14373. do { \
  14374. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14375. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14376. } while (0)
  14377. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14378. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14379. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14380. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14381. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14382. do { \
  14383. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14384. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14385. } while (0)
  14386. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14387. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14388. struct htt_t2h_tx_msdu_info { /* 8 words */
  14389. /* words 0 + 1 */
  14390. struct htt_t2h_tx_buffer_addr_info addr_info;
  14391. /* word 2 */
  14392. A_UINT32
  14393. sw_peer_id : 16,
  14394. tid : 4,
  14395. transmit_cnt : 7,
  14396. valid : 1,
  14397. mcast : 1,
  14398. rsvd0 : 3;
  14399. /* word 3 */
  14400. A_UINT32
  14401. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14402. tqm_status_number : 24,
  14403. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14404. /* word 4 */
  14405. A_UINT32
  14406. /* ack_frame_rssi:
  14407. * If this frame is removed as the result of the
  14408. * reception of an ACK or BA, this field indicates
  14409. * the RSSI of the received ACK or BA frame.
  14410. * When the frame is removed as result of a direct
  14411. * remove command from the SW, this field is set
  14412. * to 0x0 (which is never a valid value when real
  14413. * RSSI is available).
  14414. * Units: dB w.r.t noise floor
  14415. */
  14416. ack_frame_rssi : 8,
  14417. first_msdu : 1,
  14418. last_msdu : 1,
  14419. msdu_part_of_amsdu : 1,
  14420. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14421. rsvd1 : 2;
  14422. /* words 5 + 6 */
  14423. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14424. /* word 7 */
  14425. /* rsvd3:
  14426. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14427. * is not sufficient
  14428. */
  14429. A_UINT32 rsvd3;
  14430. /* NOTE:
  14431. * To preserve backwards compatibility,
  14432. * no new fields can be added in this struct.
  14433. */
  14434. };
  14435. /* member definitions of htt_t2h_tx_msdu_info */
  14436. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14437. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14438. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14439. do { \
  14440. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14441. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14442. } while (0)
  14443. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14444. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14445. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14446. #define HTT_TX_MSDU_INFO_TID_S 16
  14447. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14448. do { \
  14449. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14450. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14451. } while (0)
  14452. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14453. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14454. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14455. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14456. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14457. do { \
  14458. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14459. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14460. } while (0)
  14461. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14462. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14463. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14464. #define HTT_TX_MSDU_INFO_VALID_S 27
  14465. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14466. do { \
  14467. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14468. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14469. } while (0)
  14470. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14471. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14472. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14473. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14474. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14475. do { \
  14476. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14477. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14478. } while (0)
  14479. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14480. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14481. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14482. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14483. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14484. do { \
  14485. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14486. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14487. } while (0)
  14488. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14489. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14490. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14491. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14492. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14493. do { \
  14494. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14495. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14496. } while (0)
  14497. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14498. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14499. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14500. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14501. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14502. do { \
  14503. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14504. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14505. } while (0)
  14506. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14507. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14508. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14509. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14510. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14511. do { \
  14512. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14513. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14514. } while (0)
  14515. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14516. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14517. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14518. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14519. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14520. do { \
  14521. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14522. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14523. } while (0)
  14524. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14525. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14526. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14527. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14528. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14529. do { \
  14530. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14531. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14532. } while (0)
  14533. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14534. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14535. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14536. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14537. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14538. do { \
  14539. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14540. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14541. } while (0)
  14542. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14543. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14544. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14545. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14546. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14547. do { \
  14548. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14549. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14550. } while (0)
  14551. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14552. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14553. struct htt_t2h_soft_umac_tx_compl_ind {
  14554. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14555. msdu_cnt : 8, /* min: 0, max: 255 */
  14556. rsvd0 : 16;
  14557. /* NOTE:
  14558. * To preserve backwards compatibility,
  14559. * no new fields can be added in this struct.
  14560. */
  14561. /*
  14562. * append here:
  14563. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14564. * for all the msdu's that are part of this completion.
  14565. */
  14566. };
  14567. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14568. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14569. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14570. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14571. do { \
  14572. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14573. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14574. } while (0)
  14575. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14576. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14577. /**
  14578. * @brief target -> host rate-control update indication message
  14579. *
  14580. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14581. *
  14582. * @details
  14583. * The following diagram shows the format of the RC Update message
  14584. * sent from the target to the host, while processing the tx-completion
  14585. * of a transmitted PPDU.
  14586. *
  14587. * |31 24|23 16|15 8|7 0|
  14588. * |-------------------------------------------------------------|
  14589. * | peer ID | vdev ID | msg_type |
  14590. * |-------------------------------------------------------------|
  14591. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14592. * |-------------------------------------------------------------|
  14593. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14594. * |-------------------------------------------------------------|
  14595. * | : |
  14596. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14597. * | : |
  14598. * |-------------------------------------------------------------|
  14599. * | : |
  14600. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14601. * | : |
  14602. * |-------------------------------------------------------------|
  14603. * : :
  14604. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14605. *
  14606. */
  14607. typedef struct {
  14608. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14609. A_UINT32 rate_code_flags;
  14610. A_UINT32 flags; /* Encodes information such as excessive
  14611. retransmission, aggregate, some info
  14612. from .11 frame control,
  14613. STBC, LDPC, (SGI and Tx Chain Mask
  14614. are encoded in ptx_rc->flags field),
  14615. AMPDU truncation (BT/time based etc.),
  14616. RTS/CTS attempt */
  14617. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14618. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14619. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14620. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14621. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14622. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14623. } HTT_RC_TX_DONE_PARAMS;
  14624. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14625. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14626. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14627. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14628. #define HTT_RC_UPDATE_VDEVID_S 8
  14629. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14630. #define HTT_RC_UPDATE_PEERID_S 16
  14631. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14632. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14633. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14634. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14635. do { \
  14636. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14637. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14638. } while (0)
  14639. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14640. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14641. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14642. do { \
  14643. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14644. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14645. } while (0)
  14646. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14647. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14648. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14649. do { \
  14650. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14651. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14652. } while (0)
  14653. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14654. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14655. /**
  14656. * @brief target -> host rx fragment indication message definition
  14657. *
  14658. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14659. *
  14660. * @details
  14661. * The following field definitions describe the format of the rx fragment
  14662. * indication message sent from the target to the host.
  14663. * The rx fragment indication message shares the format of the
  14664. * rx indication message, but not all fields from the rx indication message
  14665. * are relevant to the rx fragment indication message.
  14666. *
  14667. *
  14668. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14669. * |-----------+-------------------+---------------------+-------------|
  14670. * | peer ID | |FV| ext TID | msg type |
  14671. * |-------------------------------------------------------------------|
  14672. * | | flush | flush |
  14673. * | | end | start |
  14674. * | | seq num | seq num |
  14675. * |-------------------------------------------------------------------|
  14676. * | reserved | FW rx desc bytes |
  14677. * |-------------------------------------------------------------------|
  14678. * | | FW MSDU Rx |
  14679. * | | desc B0 |
  14680. * |-------------------------------------------------------------------|
  14681. * Header fields:
  14682. * - MSG_TYPE
  14683. * Bits 7:0
  14684. * Purpose: identifies this as an rx fragment indication message
  14685. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14686. * - EXT_TID
  14687. * Bits 12:8
  14688. * Purpose: identify the traffic ID of the rx data, including
  14689. * special "extended" TID values for multicast, broadcast, and
  14690. * non-QoS data frames
  14691. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14692. * - FLUSH_VALID (FV)
  14693. * Bit 13
  14694. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14695. * is valid
  14696. * Value:
  14697. * 1 -> flush IE is valid and needs to be processed
  14698. * 0 -> flush IE is not valid and should be ignored
  14699. * - PEER_ID
  14700. * Bits 31:16
  14701. * Purpose: Identify, by ID, which peer sent the rx data
  14702. * Value: ID of the peer who sent the rx data
  14703. * - FLUSH_SEQ_NUM_START
  14704. * Bits 5:0
  14705. * Purpose: Indicate the start of a series of MPDUs to flush
  14706. * Not all MPDUs within this series are necessarily valid - the host
  14707. * must check each sequence number within this range to see if the
  14708. * corresponding MPDU is actually present.
  14709. * This field is only valid if the FV bit is set.
  14710. * Value:
  14711. * The sequence number for the first MPDUs to check to flush.
  14712. * The sequence number is masked by 0x3f.
  14713. * - FLUSH_SEQ_NUM_END
  14714. * Bits 11:6
  14715. * Purpose: Indicate the end of a series of MPDUs to flush
  14716. * Value:
  14717. * The sequence number one larger than the sequence number of the
  14718. * last MPDU to check to flush.
  14719. * The sequence number is masked by 0x3f.
  14720. * Not all MPDUs within this series are necessarily valid - the host
  14721. * must check each sequence number within this range to see if the
  14722. * corresponding MPDU is actually present.
  14723. * This field is only valid if the FV bit is set.
  14724. * Rx descriptor fields:
  14725. * - FW_RX_DESC_BYTES
  14726. * Bits 15:0
  14727. * Purpose: Indicate how many bytes in the Rx indication are used for
  14728. * FW Rx descriptors
  14729. * Value: 1
  14730. */
  14731. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14732. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14733. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14734. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14735. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14736. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14737. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14738. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14739. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14740. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14741. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14742. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14743. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14744. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14745. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14746. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14747. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14748. #define HTT_RX_FRAG_IND_BYTES \
  14749. (4 /* msg hdr */ + \
  14750. 4 /* flush spec */ + \
  14751. 4 /* (unused) FW rx desc bytes spec */ + \
  14752. 4 /* FW rx desc */)
  14753. /**
  14754. * @brief target -> host test message definition
  14755. *
  14756. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14757. *
  14758. * @details
  14759. * The following field definitions describe the format of the test
  14760. * message sent from the target to the host.
  14761. * The message consists of a 4-octet header, followed by a variable
  14762. * number of 32-bit integer values, followed by a variable number
  14763. * of 8-bit character values.
  14764. *
  14765. * |31 16|15 8|7 0|
  14766. * |-----------------------------------------------------------|
  14767. * | num chars | num ints | msg type |
  14768. * |-----------------------------------------------------------|
  14769. * | int 0 |
  14770. * |-----------------------------------------------------------|
  14771. * | int 1 |
  14772. * |-----------------------------------------------------------|
  14773. * | ... |
  14774. * |-----------------------------------------------------------|
  14775. * | char 3 | char 2 | char 1 | char 0 |
  14776. * |-----------------------------------------------------------|
  14777. * | | | ... | char 4 |
  14778. * |-----------------------------------------------------------|
  14779. * - MSG_TYPE
  14780. * Bits 7:0
  14781. * Purpose: identifies this as a test message
  14782. * Value: HTT_MSG_TYPE_TEST
  14783. * - NUM_INTS
  14784. * Bits 15:8
  14785. * Purpose: indicate how many 32-bit integers follow the message header
  14786. * - NUM_CHARS
  14787. * Bits 31:16
  14788. * Purpose: indicate how many 8-bit characters follow the series of integers
  14789. */
  14790. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14791. #define HTT_RX_TEST_NUM_INTS_S 8
  14792. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14793. #define HTT_RX_TEST_NUM_CHARS_S 16
  14794. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14795. do { \
  14796. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14797. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14798. } while (0)
  14799. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14800. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14801. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14802. do { \
  14803. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14804. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14805. } while (0)
  14806. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14807. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14808. /**
  14809. * @brief target -> host packet log message
  14810. *
  14811. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14812. *
  14813. * @details
  14814. * The following field definitions describe the format of the packet log
  14815. * message sent from the target to the host.
  14816. * The message consists of a 4-octet header,followed by a variable number
  14817. * of 32-bit character values.
  14818. *
  14819. * |31 16|15 12|11 10|9 8|7 0|
  14820. * |------------------------------------------------------------------|
  14821. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14822. * |------------------------------------------------------------------|
  14823. * | payload |
  14824. * |------------------------------------------------------------------|
  14825. * - MSG_TYPE
  14826. * Bits 7:0
  14827. * Purpose: identifies this as a pktlog message
  14828. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14829. * - mac_id
  14830. * Bits 9:8
  14831. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14832. * Value: 0-3
  14833. * - pdev_id
  14834. * Bits 11:10
  14835. * Purpose: pdev_id
  14836. * Value: 0-3
  14837. * 0 (for rings at SOC level),
  14838. * 1/2/3 PDEV -> 0/1/2
  14839. * - payload_size
  14840. * Bits 31:16
  14841. * Purpose: explicitly specify the payload size
  14842. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14843. */
  14844. PREPACK struct htt_pktlog_msg {
  14845. A_UINT32 header;
  14846. A_UINT32 payload[1/* or more */];
  14847. } POSTPACK;
  14848. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14849. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14850. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14851. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14852. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14853. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14854. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14855. do { \
  14856. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14857. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14858. } while (0)
  14859. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14860. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14861. HTT_T2H_PKTLOG_MAC_ID_S)
  14862. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14863. do { \
  14864. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14865. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14866. } while (0)
  14867. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14868. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14869. HTT_T2H_PKTLOG_PDEV_ID_S)
  14870. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14871. do { \
  14872. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14873. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14874. } while (0)
  14875. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14876. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14877. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14878. /*
  14879. * Rx reorder statistics
  14880. * NB: all the fields must be defined in 4 octets size.
  14881. */
  14882. struct rx_reorder_stats {
  14883. /* Non QoS MPDUs received */
  14884. A_UINT32 deliver_non_qos;
  14885. /* MPDUs received in-order */
  14886. A_UINT32 deliver_in_order;
  14887. /* Flush due to reorder timer expired */
  14888. A_UINT32 deliver_flush_timeout;
  14889. /* Flush due to move out of window */
  14890. A_UINT32 deliver_flush_oow;
  14891. /* Flush due to DELBA */
  14892. A_UINT32 deliver_flush_delba;
  14893. /* MPDUs dropped due to FCS error */
  14894. A_UINT32 fcs_error;
  14895. /* MPDUs dropped due to monitor mode non-data packet */
  14896. A_UINT32 mgmt_ctrl;
  14897. /* Unicast-data MPDUs dropped due to invalid peer */
  14898. A_UINT32 invalid_peer;
  14899. /* MPDUs dropped due to duplication (non aggregation) */
  14900. A_UINT32 dup_non_aggr;
  14901. /* MPDUs dropped due to processed before */
  14902. A_UINT32 dup_past;
  14903. /* MPDUs dropped due to duplicate in reorder queue */
  14904. A_UINT32 dup_in_reorder;
  14905. /* Reorder timeout happened */
  14906. A_UINT32 reorder_timeout;
  14907. /* invalid bar ssn */
  14908. A_UINT32 invalid_bar_ssn;
  14909. /* reorder reset due to bar ssn */
  14910. A_UINT32 ssn_reset;
  14911. /* Flush due to delete peer */
  14912. A_UINT32 deliver_flush_delpeer;
  14913. /* Flush due to offload*/
  14914. A_UINT32 deliver_flush_offload;
  14915. /* Flush due to out of buffer*/
  14916. A_UINT32 deliver_flush_oob;
  14917. /* MPDUs dropped due to PN check fail */
  14918. A_UINT32 pn_fail;
  14919. /* MPDUs dropped due to unable to allocate memory */
  14920. A_UINT32 store_fail;
  14921. /* Number of times the tid pool alloc succeeded */
  14922. A_UINT32 tid_pool_alloc_succ;
  14923. /* Number of times the MPDU pool alloc succeeded */
  14924. A_UINT32 mpdu_pool_alloc_succ;
  14925. /* Number of times the MSDU pool alloc succeeded */
  14926. A_UINT32 msdu_pool_alloc_succ;
  14927. /* Number of times the tid pool alloc failed */
  14928. A_UINT32 tid_pool_alloc_fail;
  14929. /* Number of times the MPDU pool alloc failed */
  14930. A_UINT32 mpdu_pool_alloc_fail;
  14931. /* Number of times the MSDU pool alloc failed */
  14932. A_UINT32 msdu_pool_alloc_fail;
  14933. /* Number of times the tid pool freed */
  14934. A_UINT32 tid_pool_free;
  14935. /* Number of times the MPDU pool freed */
  14936. A_UINT32 mpdu_pool_free;
  14937. /* Number of times the MSDU pool freed */
  14938. A_UINT32 msdu_pool_free;
  14939. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14940. A_UINT32 msdu_queued;
  14941. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14942. A_UINT32 msdu_recycled;
  14943. /* Number of MPDUs with invalid peer but A2 found in AST */
  14944. A_UINT32 invalid_peer_a2_in_ast;
  14945. /* Number of MPDUs with invalid peer but A3 found in AST */
  14946. A_UINT32 invalid_peer_a3_in_ast;
  14947. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14948. A_UINT32 invalid_peer_bmc_mpdus;
  14949. /* Number of MSDUs with err attention word */
  14950. A_UINT32 rxdesc_err_att;
  14951. /* Number of MSDUs with flag of peer_idx_invalid */
  14952. A_UINT32 rxdesc_err_peer_idx_inv;
  14953. /* Number of MSDUs with flag of peer_idx_timeout */
  14954. A_UINT32 rxdesc_err_peer_idx_to;
  14955. /* Number of MSDUs with flag of overflow */
  14956. A_UINT32 rxdesc_err_ov;
  14957. /* Number of MSDUs with flag of msdu_length_err */
  14958. A_UINT32 rxdesc_err_msdu_len;
  14959. /* Number of MSDUs with flag of mpdu_length_err */
  14960. A_UINT32 rxdesc_err_mpdu_len;
  14961. /* Number of MSDUs with flag of tkip_mic_err */
  14962. A_UINT32 rxdesc_err_tkip_mic;
  14963. /* Number of MSDUs with flag of decrypt_err */
  14964. A_UINT32 rxdesc_err_decrypt;
  14965. /* Number of MSDUs with flag of fcs_err */
  14966. A_UINT32 rxdesc_err_fcs;
  14967. /* Number of Unicast (bc_mc bit is not set in attention word)
  14968. * frames with invalid peer handler
  14969. */
  14970. A_UINT32 rxdesc_uc_msdus_inv_peer;
  14971. /* Number of unicast frame directly (direct bit is set in attention word)
  14972. * to DUT with invalid peer handler
  14973. */
  14974. A_UINT32 rxdesc_direct_msdus_inv_peer;
  14975. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  14976. * frames with invalid peer handler
  14977. */
  14978. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  14979. /* Number of MSDUs dropped due to no first MSDU flag */
  14980. A_UINT32 rxdesc_no_1st_msdu;
  14981. /* Number of MSDUs dropped due to ring overflow */
  14982. A_UINT32 msdu_drop_ring_ov;
  14983. /* Number of MSDUs dropped due to FC mismatch */
  14984. A_UINT32 msdu_drop_fc_mismatch;
  14985. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  14986. A_UINT32 msdu_drop_mgmt_remote_ring;
  14987. /* Number of MSDUs dropped due to errors not reported in attention word */
  14988. A_UINT32 msdu_drop_misc;
  14989. /* Number of MSDUs go to offload before reorder */
  14990. A_UINT32 offload_msdu_wal;
  14991. /* Number of data frame dropped by offload after reorder */
  14992. A_UINT32 offload_msdu_reorder;
  14993. /* Number of MPDUs with sequence number in the past and within the BA window */
  14994. A_UINT32 dup_past_within_window;
  14995. /* Number of MPDUs with sequence number in the past and outside the BA window */
  14996. A_UINT32 dup_past_outside_window;
  14997. /* Number of MSDUs with decrypt/MIC error */
  14998. A_UINT32 rxdesc_err_decrypt_mic;
  14999. /* Number of data MSDUs received on both local and remote rings */
  15000. A_UINT32 data_msdus_on_both_rings;
  15001. /* MPDUs never filled */
  15002. A_UINT32 holes_not_filled;
  15003. };
  15004. /*
  15005. * Rx Remote buffer statistics
  15006. * NB: all the fields must be defined in 4 octets size.
  15007. */
  15008. struct rx_remote_buffer_mgmt_stats {
  15009. /* Total number of MSDUs reaped for Rx processing */
  15010. A_UINT32 remote_reaped;
  15011. /* MSDUs recycled within firmware */
  15012. A_UINT32 remote_recycled;
  15013. /* MSDUs stored by Data Rx */
  15014. A_UINT32 data_rx_msdus_stored;
  15015. /* Number of HTT indications from WAL Rx MSDU */
  15016. A_UINT32 wal_rx_ind;
  15017. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  15018. A_UINT32 wal_rx_ind_unconsumed;
  15019. /* Number of HTT indications from Data Rx MSDU */
  15020. A_UINT32 data_rx_ind;
  15021. /* Number of unconsumed HTT indications from Data Rx MSDU */
  15022. A_UINT32 data_rx_ind_unconsumed;
  15023. /* Number of HTT indications from ATHBUF */
  15024. A_UINT32 athbuf_rx_ind;
  15025. /* Number of remote buffers requested for refill */
  15026. A_UINT32 refill_buf_req;
  15027. /* Number of remote buffers filled by the host */
  15028. A_UINT32 refill_buf_rsp;
  15029. /* Number of times MAC hw_index = f/w write_index */
  15030. A_INT32 mac_no_bufs;
  15031. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  15032. A_INT32 fw_indices_equal;
  15033. /* Number of times f/w finds no buffers to post */
  15034. A_INT32 host_no_bufs;
  15035. };
  15036. /*
  15037. * TXBF MU/SU packets and NDPA statistics
  15038. * NB: all the fields must be defined in 4 octets size.
  15039. */
  15040. struct rx_txbf_musu_ndpa_pkts_stats {
  15041. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  15042. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  15043. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  15044. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  15045. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  15046. A_UINT32 reserved[3]; /* must be set to 0x0 */
  15047. };
  15048. /*
  15049. * htt_dbg_stats_status -
  15050. * present - The requested stats have been delivered in full.
  15051. * This indicates that either the stats information was contained
  15052. * in its entirety within this message, or else this message
  15053. * completes the delivery of the requested stats info that was
  15054. * partially delivered through earlier STATS_CONF messages.
  15055. * partial - The requested stats have been delivered in part.
  15056. * One or more subsequent STATS_CONF messages with the same
  15057. * cookie value will be sent to deliver the remainder of the
  15058. * information.
  15059. * error - The requested stats could not be delivered, for example due
  15060. * to a shortage of memory to construct a message holding the
  15061. * requested stats.
  15062. * invalid - The requested stat type is either not recognized, or the
  15063. * target is configured to not gather the stats type in question.
  15064. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15065. * series_done - This special value indicates that no further stats info
  15066. * elements are present within a series of stats info elems
  15067. * (within a stats upload confirmation message).
  15068. */
  15069. enum htt_dbg_stats_status {
  15070. HTT_DBG_STATS_STATUS_PRESENT = 0,
  15071. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  15072. HTT_DBG_STATS_STATUS_ERROR = 2,
  15073. HTT_DBG_STATS_STATUS_INVALID = 3,
  15074. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  15075. };
  15076. /**
  15077. * @brief target -> host statistics upload
  15078. *
  15079. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  15080. *
  15081. * @details
  15082. * The following field definitions describe the format of the HTT target
  15083. * to host stats upload confirmation message.
  15084. * The message contains a cookie echoed from the HTT host->target stats
  15085. * upload request, which identifies which request the confirmation is
  15086. * for, and a series of tag-length-value stats information elements.
  15087. * The tag-length header for each stats info element also includes a
  15088. * status field, to indicate whether the request for the stat type in
  15089. * question was fully met, partially met, unable to be met, or invalid
  15090. * (if the stat type in question is disabled in the target).
  15091. * A special value of all 1's in this status field is used to indicate
  15092. * the end of the series of stats info elements.
  15093. *
  15094. *
  15095. * |31 16|15 8|7 5|4 0|
  15096. * |------------------------------------------------------------|
  15097. * | reserved | msg type |
  15098. * |------------------------------------------------------------|
  15099. * | cookie LSBs |
  15100. * |------------------------------------------------------------|
  15101. * | cookie MSBs |
  15102. * |------------------------------------------------------------|
  15103. * | stats entry length | reserved | S |stat type|
  15104. * |------------------------------------------------------------|
  15105. * | |
  15106. * | type-specific stats info |
  15107. * | |
  15108. * |------------------------------------------------------------|
  15109. * | stats entry length | reserved | S |stat type|
  15110. * |------------------------------------------------------------|
  15111. * | |
  15112. * | type-specific stats info |
  15113. * | |
  15114. * |------------------------------------------------------------|
  15115. * | n/a | reserved | 111 | n/a |
  15116. * |------------------------------------------------------------|
  15117. * Header fields:
  15118. * - MSG_TYPE
  15119. * Bits 7:0
  15120. * Purpose: identifies this is a statistics upload confirmation message
  15121. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  15122. * - COOKIE_LSBS
  15123. * Bits 31:0
  15124. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15125. * message with its preceding host->target stats request message.
  15126. * Value: LSBs of the opaque cookie specified by the host-side requestor
  15127. * - COOKIE_MSBS
  15128. * Bits 31:0
  15129. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15130. * message with its preceding host->target stats request message.
  15131. * Value: MSBs of the opaque cookie specified by the host-side requestor
  15132. *
  15133. * Stats Information Element tag-length header fields:
  15134. * - STAT_TYPE
  15135. * Bits 4:0
  15136. * Purpose: identifies the type of statistics info held in the
  15137. * following information element
  15138. * Value: htt_dbg_stats_type
  15139. * - STATUS
  15140. * Bits 7:5
  15141. * Purpose: indicate whether the requested stats are present
  15142. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  15143. * the completion of the stats entry series
  15144. * - LENGTH
  15145. * Bits 31:16
  15146. * Purpose: indicate the stats information size
  15147. * Value: This field specifies the number of bytes of stats information
  15148. * that follows the element tag-length header.
  15149. * It is expected but not required that this length is a multiple of
  15150. * 4 bytes. Even if the length is not an integer multiple of 4, the
  15151. * subsequent stats entry header will begin on a 4-byte aligned
  15152. * boundary.
  15153. */
  15154. #define HTT_T2H_STATS_COOKIE_SIZE 8
  15155. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  15156. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  15157. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  15158. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  15159. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  15160. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  15161. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  15162. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  15163. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  15164. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  15165. do { \
  15166. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  15167. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  15168. } while (0)
  15169. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  15170. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  15171. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  15172. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  15173. do { \
  15174. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  15175. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  15176. } while (0)
  15177. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  15178. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  15179. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  15180. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  15181. do { \
  15182. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  15183. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  15184. } while (0)
  15185. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  15186. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  15187. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  15188. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  15189. #define HTT_MAX_AGGR 64
  15190. #define HTT_HL_MAX_AGGR 18
  15191. /**
  15192. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  15193. *
  15194. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  15195. *
  15196. * @details
  15197. * The following field definitions describe the format of the HTT host
  15198. * to target frag_desc/msdu_ext bank configuration message.
  15199. * The message contains the based address and the min and max id of the
  15200. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  15201. * MSDU_EXT/FRAG_DESC.
  15202. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  15203. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  15204. * the hardware does the mapping/translation.
  15205. *
  15206. * Total banks that can be configured is configured to 16.
  15207. *
  15208. * This should be called before any TX has be initiated by the HTT
  15209. *
  15210. * |31 16|15 8|7 5|4 0|
  15211. * |------------------------------------------------------------|
  15212. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  15213. * |------------------------------------------------------------|
  15214. * | BANK0_BASE_ADDRESS (bits 31:0) |
  15215. #if HTT_PADDR64
  15216. * | BANK0_BASE_ADDRESS (bits 63:32) |
  15217. #endif
  15218. * |------------------------------------------------------------|
  15219. * | ... |
  15220. * |------------------------------------------------------------|
  15221. * | BANK15_BASE_ADDRESS (bits 31:0) |
  15222. #if HTT_PADDR64
  15223. * | BANK15_BASE_ADDRESS (bits 63:32) |
  15224. #endif
  15225. * |------------------------------------------------------------|
  15226. * | BANK0_MAX_ID | BANK0_MIN_ID |
  15227. * |------------------------------------------------------------|
  15228. * | ... |
  15229. * |------------------------------------------------------------|
  15230. * | BANK15_MAX_ID | BANK15_MIN_ID |
  15231. * |------------------------------------------------------------|
  15232. * Header fields:
  15233. * - MSG_TYPE
  15234. * Bits 7:0
  15235. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  15236. * for systems with 64-bit format for bus addresses:
  15237. * - BANKx_BASE_ADDRESS_LO
  15238. * Bits 31:0
  15239. * Purpose: Provide a mechanism to specify the base address of the
  15240. * MSDU_EXT bank physical/bus address.
  15241. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  15242. * - BANKx_BASE_ADDRESS_HI
  15243. * Bits 31:0
  15244. * Purpose: Provide a mechanism to specify the base address of the
  15245. * MSDU_EXT bank physical/bus address.
  15246. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  15247. * for systems with 32-bit format for bus addresses:
  15248. * - BANKx_BASE_ADDRESS
  15249. * Bits 31:0
  15250. * Purpose: Provide a mechanism to specify the base address of the
  15251. * MSDU_EXT bank physical/bus address.
  15252. * Value: MSDU_EXT bank physical / bus address
  15253. * - BANKx_MIN_ID
  15254. * Bits 15:0
  15255. * Purpose: Provide a mechanism to specify the min index that needs to
  15256. * mapped.
  15257. * - BANKx_MAX_ID
  15258. * Bits 31:16
  15259. * Purpose: Provide a mechanism to specify the max index that needs to
  15260. * mapped.
  15261. *
  15262. */
  15263. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15264. * safe value.
  15265. * @note MAX supported banks is 16.
  15266. */
  15267. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15268. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15269. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15270. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15271. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15272. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15273. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15274. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15275. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15276. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15277. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15278. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15279. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15280. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15281. do { \
  15282. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15283. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15284. } while (0)
  15285. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15286. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15287. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15288. do { \
  15289. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15290. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15291. } while (0)
  15292. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15293. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15294. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15295. do { \
  15296. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15297. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15298. } while (0)
  15299. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15300. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15301. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15302. do { \
  15303. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15304. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15305. } while (0)
  15306. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15307. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15308. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15309. do { \
  15310. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15311. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15312. } while (0)
  15313. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15314. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15315. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15316. do { \
  15317. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15318. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15319. } while (0)
  15320. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15321. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15322. /*
  15323. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15324. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15325. * addresses are stored in a XXX-bit field.
  15326. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15327. * htt_tx_frag_desc64_bank_cfg_t structs.
  15328. */
  15329. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15330. _paddr_bits_, \
  15331. _paddr__bank_base_address_) \
  15332. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15333. /** word 0 \
  15334. * msg_type: 8, \
  15335. * pdev_id: 2, \
  15336. * swap: 1, \
  15337. * reserved0: 5, \
  15338. * num_banks: 8, \
  15339. * desc_size: 8; \
  15340. */ \
  15341. A_UINT32 word0; \
  15342. /* \
  15343. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15344. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15345. * the second A_UINT32). \
  15346. */ \
  15347. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15348. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15349. } POSTPACK
  15350. /* define htt_tx_frag_desc32_bank_cfg_t */
  15351. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15352. /* define htt_tx_frag_desc64_bank_cfg_t */
  15353. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15354. /*
  15355. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15356. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15357. */
  15358. #if HTT_PADDR64
  15359. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15360. #else
  15361. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15362. #endif
  15363. /**
  15364. * @brief target -> host HTT TX Credit total count update message definition
  15365. *
  15366. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15367. *
  15368. *|31 16|15|14 9| 8 |7 0 |
  15369. *|---------------------+--+----------+-------+----------|
  15370. *|cur htt credit delta | Q| reserved | sign | msg type |
  15371. *|------------------------------------------------------|
  15372. *
  15373. * Header fields:
  15374. * - MSG_TYPE
  15375. * Bits 7:0
  15376. * Purpose: identifies this as a htt tx credit delta update message
  15377. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15378. * - SIGN
  15379. * Bits 8
  15380. * identifies whether credit delta is positive or negative
  15381. * Value:
  15382. * - 0x0: credit delta is positive, rebalance in some buffers
  15383. * - 0x1: credit delta is negative, rebalance out some buffers
  15384. * - reserved
  15385. * Bits 14:9
  15386. * Value: 0x0
  15387. * - TXQ_GRP
  15388. * Bit 15
  15389. * Purpose: indicates whether any tx queue group information elements
  15390. * are appended to the tx credit update message
  15391. * Value: 0 -> no tx queue group information element is present
  15392. * 1 -> a tx queue group information element immediately follows
  15393. * - DELTA_COUNT
  15394. * Bits 31:16
  15395. * Purpose: Specify current htt credit delta absolute count
  15396. */
  15397. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15398. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15399. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15400. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15401. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15402. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15403. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15404. do { \
  15405. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15406. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15407. } while (0)
  15408. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15409. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15410. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15411. do { \
  15412. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15413. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15414. } while (0)
  15415. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15416. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15417. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15418. do { \
  15419. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15420. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15421. } while (0)
  15422. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15423. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15424. #define HTT_TX_CREDIT_MSG_BYTES 4
  15425. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15426. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15427. /**
  15428. * @brief HTT WDI_IPA Operation Response Message
  15429. *
  15430. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15431. *
  15432. * @details
  15433. * HTT WDI_IPA Operation Response message is sent by target
  15434. * to host confirming suspend or resume operation.
  15435. * |31 24|23 16|15 8|7 0|
  15436. * |----------------+----------------+----------------+----------------|
  15437. * | op_code | Rsvd | msg_type |
  15438. * |-------------------------------------------------------------------|
  15439. * | Rsvd | Response len |
  15440. * |-------------------------------------------------------------------|
  15441. * | |
  15442. * | Response-type specific info |
  15443. * | |
  15444. * | |
  15445. * |-------------------------------------------------------------------|
  15446. * Header fields:
  15447. * - MSG_TYPE
  15448. * Bits 7:0
  15449. * Purpose: Identifies this as WDI_IPA Operation Response message
  15450. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15451. * - OP_CODE
  15452. * Bits 31:16
  15453. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15454. * value: = enum htt_wdi_ipa_op_code
  15455. * - RSP_LEN
  15456. * Bits 16:0
  15457. * Purpose: length for the response-type specific info
  15458. * value: = length in bytes for response-type specific info
  15459. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15460. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15461. */
  15462. PREPACK struct htt_wdi_ipa_op_response_t
  15463. {
  15464. /* DWORD 0: flags and meta-data */
  15465. A_UINT32
  15466. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15467. reserved1: 8,
  15468. op_code: 16;
  15469. A_UINT32
  15470. rsp_len: 16,
  15471. reserved2: 16;
  15472. } POSTPACK;
  15473. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15474. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15475. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15476. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15477. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15478. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15479. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15480. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15481. do { \
  15482. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15483. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15484. } while (0)
  15485. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15486. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15487. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15488. do { \
  15489. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15490. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15491. } while (0)
  15492. enum htt_phy_mode {
  15493. htt_phy_mode_11a = 0,
  15494. htt_phy_mode_11g = 1,
  15495. htt_phy_mode_11b = 2,
  15496. htt_phy_mode_11g_only = 3,
  15497. htt_phy_mode_11na_ht20 = 4,
  15498. htt_phy_mode_11ng_ht20 = 5,
  15499. htt_phy_mode_11na_ht40 = 6,
  15500. htt_phy_mode_11ng_ht40 = 7,
  15501. htt_phy_mode_11ac_vht20 = 8,
  15502. htt_phy_mode_11ac_vht40 = 9,
  15503. htt_phy_mode_11ac_vht80 = 10,
  15504. htt_phy_mode_11ac_vht20_2g = 11,
  15505. htt_phy_mode_11ac_vht40_2g = 12,
  15506. htt_phy_mode_11ac_vht80_2g = 13,
  15507. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15508. htt_phy_mode_11ac_vht160 = 15,
  15509. htt_phy_mode_max,
  15510. };
  15511. /**
  15512. * @brief target -> host HTT channel change indication
  15513. *
  15514. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15515. *
  15516. * @details
  15517. * Specify when a channel change occurs.
  15518. * This allows the host to precisely determine which rx frames arrived
  15519. * on the old channel and which rx frames arrived on the new channel.
  15520. *
  15521. *|31 |7 0 |
  15522. *|-------------------------------------------+----------|
  15523. *| reserved | msg type |
  15524. *|------------------------------------------------------|
  15525. *| primary_chan_center_freq_mhz |
  15526. *|------------------------------------------------------|
  15527. *| contiguous_chan1_center_freq_mhz |
  15528. *|------------------------------------------------------|
  15529. *| contiguous_chan2_center_freq_mhz |
  15530. *|------------------------------------------------------|
  15531. *| phy_mode |
  15532. *|------------------------------------------------------|
  15533. *
  15534. * Header fields:
  15535. * - MSG_TYPE
  15536. * Bits 7:0
  15537. * Purpose: identifies this as a htt channel change indication message
  15538. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15539. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15540. * Bits 31:0
  15541. * Purpose: identify the (center of the) new 20 MHz primary channel
  15542. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15543. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15544. * Bits 31:0
  15545. * Purpose: identify the (center of the) contiguous frequency range
  15546. * comprising the new channel.
  15547. * For example, if the new channel is a 80 MHz channel extending
  15548. * 60 MHz beyond the primary channel, this field would be 30 larger
  15549. * than the primary channel center frequency field.
  15550. * Value: center frequency of the contiguous frequency range comprising
  15551. * the full channel in MHz units
  15552. * (80+80 channels also use the CONTIG_CHAN2 field)
  15553. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15554. * Bits 31:0
  15555. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15556. * within a VHT 80+80 channel.
  15557. * This field is only relevant for VHT 80+80 channels.
  15558. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15559. * channel (arbitrary value for cases besides VHT 80+80)
  15560. * - PHY_MODE
  15561. * Bits 31:0
  15562. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15563. * and band
  15564. * Value: htt_phy_mode enum value
  15565. */
  15566. PREPACK struct htt_chan_change_t
  15567. {
  15568. /* DWORD 0: flags and meta-data */
  15569. A_UINT32
  15570. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15571. reserved1: 24;
  15572. A_UINT32 primary_chan_center_freq_mhz;
  15573. A_UINT32 contig_chan1_center_freq_mhz;
  15574. A_UINT32 contig_chan2_center_freq_mhz;
  15575. A_UINT32 phy_mode;
  15576. } POSTPACK;
  15577. /*
  15578. * Due to historical / backwards-compatibility reasons, maintain the
  15579. * below htt_chan_change_msg struct definition, which needs to be
  15580. * consistent with the above htt_chan_change_t struct definition
  15581. * (aside from the htt_chan_change_t definition including the msg_type
  15582. * dword within the message, and the htt_chan_change_msg only containing
  15583. * the payload of the message that follows the msg_type dword).
  15584. */
  15585. PREPACK struct htt_chan_change_msg {
  15586. A_UINT32 chan_mhz; /* frequency in mhz */
  15587. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15588. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15589. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15590. } POSTPACK;
  15591. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15592. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15593. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15594. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15595. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15596. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15597. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15598. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15599. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15600. do { \
  15601. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15602. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15603. } while (0)
  15604. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15605. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15606. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15607. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15608. do { \
  15609. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15610. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15611. } while (0)
  15612. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15613. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15614. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15615. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15616. do { \
  15617. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15618. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15619. } while (0)
  15620. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15621. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15622. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15623. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15624. do { \
  15625. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15626. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15627. } while (0)
  15628. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15629. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15630. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15631. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15632. /**
  15633. * @brief rx offload packet error message
  15634. *
  15635. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15636. *
  15637. * @details
  15638. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15639. * of target payload like mic err.
  15640. *
  15641. * |31 24|23 16|15 8|7 0|
  15642. * |----------------+----------------+----------------+----------------|
  15643. * | tid | vdev_id | msg_sub_type | msg_type |
  15644. * |-------------------------------------------------------------------|
  15645. * : (sub-type dependent content) :
  15646. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15647. * Header fields:
  15648. * - msg_type
  15649. * Bits 7:0
  15650. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15651. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15652. * - msg_sub_type
  15653. * Bits 15:8
  15654. * Purpose: Identifies which type of rx error is reported by this message
  15655. * value: htt_rx_ofld_pkt_err_type
  15656. * - vdev_id
  15657. * Bits 23:16
  15658. * Purpose: Identifies which vdev received the erroneous rx frame
  15659. * value:
  15660. * - tid
  15661. * Bits 31:24
  15662. * Purpose: Identifies the traffic type of the rx frame
  15663. * value:
  15664. *
  15665. * - The payload fields used if the sub-type == MIC error are shown below.
  15666. * Note - MIC err is per MSDU, while PN is per MPDU.
  15667. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15668. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15669. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15670. * instead of sending separate HTT messages for each wrong MSDU within
  15671. * the MPDU.
  15672. *
  15673. * |31 24|23 16|15 8|7 0|
  15674. * |----------------+----------------+----------------+----------------|
  15675. * | Rsvd | key_id | peer_id |
  15676. * |-------------------------------------------------------------------|
  15677. * | receiver MAC addr 31:0 |
  15678. * |-------------------------------------------------------------------|
  15679. * | Rsvd | receiver MAC addr 47:32 |
  15680. * |-------------------------------------------------------------------|
  15681. * | transmitter MAC addr 31:0 |
  15682. * |-------------------------------------------------------------------|
  15683. * | Rsvd | transmitter MAC addr 47:32 |
  15684. * |-------------------------------------------------------------------|
  15685. * | PN 31:0 |
  15686. * |-------------------------------------------------------------------|
  15687. * | Rsvd | PN 47:32 |
  15688. * |-------------------------------------------------------------------|
  15689. * - peer_id
  15690. * Bits 15:0
  15691. * Purpose: identifies which peer is frame is from
  15692. * value:
  15693. * - key_id
  15694. * Bits 23:16
  15695. * Purpose: identifies key_id of rx frame
  15696. * value:
  15697. * - RA_31_0 (receiver MAC addr 31:0)
  15698. * Bits 31:0
  15699. * Purpose: identifies by MAC address which vdev received the frame
  15700. * value: MAC address lower 4 bytes
  15701. * - RA_47_32 (receiver MAC addr 47:32)
  15702. * Bits 15:0
  15703. * Purpose: identifies by MAC address which vdev received the frame
  15704. * value: MAC address upper 2 bytes
  15705. * - TA_31_0 (transmitter MAC addr 31:0)
  15706. * Bits 31:0
  15707. * Purpose: identifies by MAC address which peer transmitted the frame
  15708. * value: MAC address lower 4 bytes
  15709. * - TA_47_32 (transmitter MAC addr 47:32)
  15710. * Bits 15:0
  15711. * Purpose: identifies by MAC address which peer transmitted the frame
  15712. * value: MAC address upper 2 bytes
  15713. * - PN_31_0
  15714. * Bits 31:0
  15715. * Purpose: Identifies pn of rx frame
  15716. * value: PN lower 4 bytes
  15717. * - PN_47_32
  15718. * Bits 15:0
  15719. * Purpose: Identifies pn of rx frame
  15720. * value:
  15721. * TKIP or CCMP: PN upper 2 bytes
  15722. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15723. */
  15724. enum htt_rx_ofld_pkt_err_type {
  15725. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15726. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15727. };
  15728. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15729. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15730. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15731. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15732. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15733. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15734. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15735. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15736. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15737. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15738. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15739. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15740. do { \
  15741. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15742. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15743. } while (0)
  15744. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15745. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15746. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15747. do { \
  15748. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15749. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15750. } while (0)
  15751. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15752. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15753. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15754. do { \
  15755. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15756. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15757. } while (0)
  15758. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15759. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15760. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15761. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15762. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15763. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15764. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15765. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15766. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15767. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15768. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15769. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15770. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15771. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15772. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15773. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15774. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15775. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15776. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15777. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15778. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15779. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15780. do { \
  15781. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15782. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15783. } while (0)
  15784. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15785. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15786. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15787. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15788. do { \
  15789. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15790. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15791. } while (0)
  15792. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15793. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15794. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15795. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15796. do { \
  15797. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15798. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15799. } while (0)
  15800. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15801. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15802. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15803. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15804. do { \
  15805. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15806. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15807. } while (0)
  15808. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15809. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15810. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15811. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15812. do { \
  15813. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15814. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15815. } while (0)
  15816. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15817. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15818. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15819. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15820. do { \
  15821. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15822. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15823. } while (0)
  15824. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15825. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15826. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15827. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15828. do { \
  15829. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15830. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15831. } while (0)
  15832. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15833. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15834. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15835. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15836. do { \
  15837. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15838. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15839. } while (0)
  15840. /**
  15841. * @brief target -> host peer rate report message
  15842. *
  15843. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15844. *
  15845. * @details
  15846. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15847. * justified rate of all the peers.
  15848. *
  15849. * |31 24|23 16|15 8|7 0|
  15850. * |----------------+----------------+----------------+----------------|
  15851. * | peer_count | | msg_type |
  15852. * |-------------------------------------------------------------------|
  15853. * : Payload (variant number of peer rate report) :
  15854. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15855. * Header fields:
  15856. * - msg_type
  15857. * Bits 7:0
  15858. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15859. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15860. * - reserved
  15861. * Bits 15:8
  15862. * Purpose:
  15863. * value:
  15864. * - peer_count
  15865. * Bits 31:16
  15866. * Purpose: Specify how many peer rate report elements are present in the payload.
  15867. * value:
  15868. *
  15869. * Payload:
  15870. * There are variant number of peer rate report follow the first 32 bits.
  15871. * The peer rate report is defined as follows.
  15872. *
  15873. * |31 20|19 16|15 0|
  15874. * |-----------------------+---------+---------------------------------|-
  15875. * | reserved | phy | peer_id | \
  15876. * |-------------------------------------------------------------------| -> report #0
  15877. * | rate | /
  15878. * |-----------------------+---------+---------------------------------|-
  15879. * | reserved | phy | peer_id | \
  15880. * |-------------------------------------------------------------------| -> report #1
  15881. * | rate | /
  15882. * |-----------------------+---------+---------------------------------|-
  15883. * | reserved | phy | peer_id | \
  15884. * |-------------------------------------------------------------------| -> report #2
  15885. * | rate | /
  15886. * |-------------------------------------------------------------------|-
  15887. * : :
  15888. * : :
  15889. * : :
  15890. * :-------------------------------------------------------------------:
  15891. *
  15892. * - peer_id
  15893. * Bits 15:0
  15894. * Purpose: identify the peer
  15895. * value:
  15896. * - phy
  15897. * Bits 19:16
  15898. * Purpose: identify which phy is in use
  15899. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15900. * Please see enum htt_peer_report_phy_type for detail.
  15901. * - reserved
  15902. * Bits 31:20
  15903. * Purpose:
  15904. * value:
  15905. * - rate
  15906. * Bits 31:0
  15907. * Purpose: represent the justified rate of the peer specified by peer_id
  15908. * value:
  15909. */
  15910. enum htt_peer_rate_report_phy_type {
  15911. HTT_PEER_RATE_REPORT_11B = 0,
  15912. HTT_PEER_RATE_REPORT_11A_G,
  15913. HTT_PEER_RATE_REPORT_11N,
  15914. HTT_PEER_RATE_REPORT_11AC,
  15915. };
  15916. #define HTT_PEER_RATE_REPORT_SIZE 8
  15917. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15918. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15919. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15920. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15921. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15922. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15923. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15924. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15925. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15926. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15927. do { \
  15928. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15929. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15930. } while (0)
  15931. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15932. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15933. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15934. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15935. do { \
  15936. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15937. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15938. } while (0)
  15939. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15940. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15941. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15942. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15943. do { \
  15944. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15945. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15946. } while (0)
  15947. /**
  15948. * @brief target -> host flow pool map message
  15949. *
  15950. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15951. *
  15952. * @details
  15953. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  15954. * a flow of descriptors.
  15955. *
  15956. * This message is in TLV format and indicates the parameters to be setup a
  15957. * flow in the host. Each entry indicates that a particular flow ID is ready to
  15958. * receive descriptors from a specified pool.
  15959. *
  15960. * The message would appear as follows:
  15961. *
  15962. * |31 24|23 16|15 8|7 0|
  15963. * |----------------+----------------+----------------+----------------|
  15964. * header | reserved | num_flows | msg_type |
  15965. * |-------------------------------------------------------------------|
  15966. * | |
  15967. * : payload :
  15968. * | |
  15969. * |-------------------------------------------------------------------|
  15970. *
  15971. * The header field is one DWORD long and is interpreted as follows:
  15972. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  15973. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  15974. * this message
  15975. * b'16-31 - reserved: These bits are reserved for future use
  15976. *
  15977. * Payload:
  15978. * The payload would contain multiple objects of the following structure. Each
  15979. * object represents a flow.
  15980. *
  15981. * |31 24|23 16|15 8|7 0|
  15982. * |----------------+----------------+----------------+----------------|
  15983. * header | reserved | num_flows | msg_type |
  15984. * |-------------------------------------------------------------------|
  15985. * payload0| flow_type |
  15986. * |-------------------------------------------------------------------|
  15987. * | flow_id |
  15988. * |-------------------------------------------------------------------|
  15989. * | reserved0 | flow_pool_id |
  15990. * |-------------------------------------------------------------------|
  15991. * | reserved1 | flow_pool_size |
  15992. * |-------------------------------------------------------------------|
  15993. * | reserved2 |
  15994. * |-------------------------------------------------------------------|
  15995. * payload1| flow_type |
  15996. * |-------------------------------------------------------------------|
  15997. * | flow_id |
  15998. * |-------------------------------------------------------------------|
  15999. * | reserved0 | flow_pool_id |
  16000. * |-------------------------------------------------------------------|
  16001. * | reserved1 | flow_pool_size |
  16002. * |-------------------------------------------------------------------|
  16003. * | reserved2 |
  16004. * |-------------------------------------------------------------------|
  16005. * | . |
  16006. * | . |
  16007. * | . |
  16008. * |-------------------------------------------------------------------|
  16009. *
  16010. * Each payload is 5 DWORDS long and is interpreted as follows:
  16011. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  16012. * this flow is associated. It can be VDEV, peer,
  16013. * or tid (AC). Based on enum htt_flow_type.
  16014. *
  16015. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16016. * object. For flow_type vdev it is set to the
  16017. * vdevid, for peer it is peerid and for tid, it is
  16018. * tid_num.
  16019. *
  16020. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  16021. * in the host for this flow
  16022. * b'16:31 - reserved0: This field in reserved for the future. In case
  16023. * we have a hierarchical implementation (HCM) of
  16024. * pools, it can be used to indicate the ID of the
  16025. * parent-pool.
  16026. *
  16027. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  16028. * Descriptors for this flow will be
  16029. * allocated from this pool in the host.
  16030. * b'16:31 - reserved1: This field in reserved for the future. In case
  16031. * we have a hierarchical implementation of pools,
  16032. * it can be used to indicate the max number of
  16033. * descriptors in the pool. The b'0:15 can be used
  16034. * to indicate min number of descriptors in the
  16035. * HCM scheme.
  16036. *
  16037. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  16038. * we have a hierarchical implementation of pools,
  16039. * b'0:15 can be used to indicate the
  16040. * priority-based borrowing (PBB) threshold of
  16041. * the flow's pool. The b'16:31 are still left
  16042. * reserved.
  16043. */
  16044. enum htt_flow_type {
  16045. FLOW_TYPE_VDEV = 0,
  16046. /* Insert new flow types above this line */
  16047. };
  16048. PREPACK struct htt_flow_pool_map_payload_t {
  16049. A_UINT32 flow_type;
  16050. A_UINT32 flow_id;
  16051. A_UINT32 flow_pool_id:16,
  16052. reserved0:16;
  16053. A_UINT32 flow_pool_size:16,
  16054. reserved1:16;
  16055. A_UINT32 reserved2;
  16056. } POSTPACK;
  16057. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  16058. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  16059. (sizeof(struct htt_flow_pool_map_payload_t))
  16060. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  16061. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  16062. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  16063. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  16064. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  16065. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  16066. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  16067. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  16068. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  16069. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  16070. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  16071. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  16072. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  16073. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  16074. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  16075. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  16076. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  16077. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  16078. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  16079. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  16080. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  16081. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  16082. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  16083. do { \
  16084. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  16085. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  16086. } while (0)
  16087. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  16088. do { \
  16089. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  16090. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  16091. } while (0)
  16092. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  16093. do { \
  16094. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  16095. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  16096. } while (0)
  16097. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  16098. do { \
  16099. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  16100. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  16101. } while (0)
  16102. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  16103. do { \
  16104. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  16105. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  16106. } while (0)
  16107. /**
  16108. * @brief target -> host flow pool unmap message
  16109. *
  16110. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  16111. *
  16112. * @details
  16113. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  16114. * down a flow of descriptors.
  16115. * This message indicates that for the flow (whose ID is provided) is wanting
  16116. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  16117. * pool of descriptors from where descriptors are being allocated for this
  16118. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  16119. * be unmapped by the host.
  16120. *
  16121. * The message would appear as follows:
  16122. *
  16123. * |31 24|23 16|15 8|7 0|
  16124. * |----------------+----------------+----------------+----------------|
  16125. * | reserved0 | msg_type |
  16126. * |-------------------------------------------------------------------|
  16127. * | flow_type |
  16128. * |-------------------------------------------------------------------|
  16129. * | flow_id |
  16130. * |-------------------------------------------------------------------|
  16131. * | reserved1 | flow_pool_id |
  16132. * |-------------------------------------------------------------------|
  16133. *
  16134. * The message is interpreted as follows:
  16135. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  16136. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  16137. * b'8:31 - reserved0: Reserved for future use
  16138. *
  16139. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  16140. * this flow is associated. It can be VDEV, peer,
  16141. * or tid (AC). Based on enum htt_flow_type.
  16142. *
  16143. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16144. * object. For flow_type vdev it is set to the
  16145. * vdevid, for peer it is peerid and for tid, it is
  16146. * tid_num.
  16147. *
  16148. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  16149. * used in the host for this flow
  16150. * b'16:31 - reserved0: This field in reserved for the future.
  16151. *
  16152. */
  16153. PREPACK struct htt_flow_pool_unmap_t {
  16154. A_UINT32 msg_type:8,
  16155. reserved0:24;
  16156. A_UINT32 flow_type;
  16157. A_UINT32 flow_id;
  16158. A_UINT32 flow_pool_id:16,
  16159. reserved1:16;
  16160. } POSTPACK;
  16161. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  16162. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  16163. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  16164. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  16165. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  16166. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  16167. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  16168. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  16169. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  16170. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  16171. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  16172. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  16173. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  16174. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  16175. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  16176. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  16177. do { \
  16178. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  16179. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  16180. } while (0)
  16181. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  16182. do { \
  16183. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  16184. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  16185. } while (0)
  16186. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  16187. do { \
  16188. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  16189. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  16190. } while (0)
  16191. /**
  16192. * @brief target -> host SRING setup done message
  16193. *
  16194. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  16195. *
  16196. * @details
  16197. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  16198. * SRNG ring setup is done
  16199. *
  16200. * This message indicates whether the last setup operation is successful.
  16201. * It will be sent to host when host set respose_required bit in
  16202. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  16203. * The message would appear as follows:
  16204. *
  16205. * |31 24|23 16|15 8|7 0|
  16206. * |--------------- +----------------+----------------+----------------|
  16207. * | setup_status | ring_id | pdev_id | msg_type |
  16208. * |-------------------------------------------------------------------|
  16209. *
  16210. * The message is interpreted as follows:
  16211. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  16212. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  16213. * b'8:15 - pdev_id:
  16214. * 0 (for rings at SOC/UMAC level),
  16215. * 1/2/3 mac id (for rings at LMAC level)
  16216. * b'16:23 - ring_id: Identify the ring which is set up
  16217. * More details can be got from enum htt_srng_ring_id
  16218. * b'24:31 - setup_status: Indicate status of setup operation
  16219. * Refer to htt_ring_setup_status
  16220. */
  16221. PREPACK struct htt_sring_setup_done_t {
  16222. A_UINT32 msg_type: 8,
  16223. pdev_id: 8,
  16224. ring_id: 8,
  16225. setup_status: 8;
  16226. } POSTPACK;
  16227. enum htt_ring_setup_status {
  16228. htt_ring_setup_status_ok = 0,
  16229. htt_ring_setup_status_error,
  16230. };
  16231. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  16232. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  16233. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  16234. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  16235. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  16236. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  16237. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  16238. do { \
  16239. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  16240. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16241. } while (0)
  16242. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  16243. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  16244. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  16245. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  16246. HTT_SRING_SETUP_DONE_RING_ID_S)
  16247. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  16248. do { \
  16249. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  16250. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16251. } while (0)
  16252. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16253. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16254. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16255. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16256. HTT_SRING_SETUP_DONE_STATUS_S)
  16257. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16258. do { \
  16259. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16260. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16261. } while (0)
  16262. /**
  16263. * @brief target -> flow map flow info
  16264. *
  16265. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16266. *
  16267. * @details
  16268. * HTT TX map flow entry with tqm flow pointer
  16269. * Sent from firmware to host to add tqm flow pointer in corresponding
  16270. * flow search entry. Flow metadata is replayed back to host as part of this
  16271. * struct to enable host to find the specific flow search entry
  16272. *
  16273. * The message would appear as follows:
  16274. *
  16275. * |31 28|27 18|17 14|13 8|7 0|
  16276. * |-------+------------------------------------------+----------------|
  16277. * | rsvd0 | fse_hsh_idx | msg_type |
  16278. * |-------------------------------------------------------------------|
  16279. * | rsvd1 | tid | peer_id |
  16280. * |-------------------------------------------------------------------|
  16281. * | tqm_flow_pntr_lo |
  16282. * |-------------------------------------------------------------------|
  16283. * | tqm_flow_pntr_hi |
  16284. * |-------------------------------------------------------------------|
  16285. * | fse_meta_data |
  16286. * |-------------------------------------------------------------------|
  16287. *
  16288. * The message is interpreted as follows:
  16289. *
  16290. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16291. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16292. *
  16293. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16294. * for this flow entry
  16295. *
  16296. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16297. *
  16298. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16299. *
  16300. * dword1 - b'14:17 - tid
  16301. *
  16302. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16303. *
  16304. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16305. *
  16306. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16307. *
  16308. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16309. * given by host
  16310. */
  16311. PREPACK struct htt_tx_map_flow_info {
  16312. A_UINT32
  16313. msg_type: 8,
  16314. fse_hsh_idx: 20,
  16315. rsvd0: 4;
  16316. A_UINT32
  16317. peer_id: 14,
  16318. tid: 4,
  16319. rsvd1: 14;
  16320. A_UINT32 tqm_flow_pntr_lo;
  16321. A_UINT32 tqm_flow_pntr_hi;
  16322. struct htt_tx_flow_metadata fse_meta_data;
  16323. } POSTPACK;
  16324. /* DWORD 0 */
  16325. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16326. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16327. /* DWORD 1 */
  16328. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16329. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16330. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16331. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16332. /* DWORD 0 */
  16333. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16334. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16335. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16336. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16337. do { \
  16338. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16339. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16340. } while (0)
  16341. /* DWORD 1 */
  16342. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16343. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16344. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16345. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16346. do { \
  16347. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16348. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16349. } while (0)
  16350. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16351. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16352. HTT_TX_MAP_FLOW_INFO_TID_S)
  16353. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16354. do { \
  16355. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16356. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16357. } while (0)
  16358. /*
  16359. * htt_dbg_ext_stats_status -
  16360. * present - The requested stats have been delivered in full.
  16361. * This indicates that either the stats information was contained
  16362. * in its entirety within this message, or else this message
  16363. * completes the delivery of the requested stats info that was
  16364. * partially delivered through earlier STATS_CONF messages.
  16365. * partial - The requested stats have been delivered in part.
  16366. * One or more subsequent STATS_CONF messages with the same
  16367. * cookie value will be sent to deliver the remainder of the
  16368. * information.
  16369. * error - The requested stats could not be delivered, for example due
  16370. * to a shortage of memory to construct a message holding the
  16371. * requested stats.
  16372. * invalid - The requested stat type is either not recognized, or the
  16373. * target is configured to not gather the stats type in question.
  16374. */
  16375. enum htt_dbg_ext_stats_status {
  16376. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16377. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16378. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16379. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16380. };
  16381. /**
  16382. * @brief target -> host ppdu stats upload
  16383. *
  16384. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16385. *
  16386. * @details
  16387. * The following field definitions describe the format of the HTT target
  16388. * to host ppdu stats indication message.
  16389. *
  16390. *
  16391. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16392. * |-----------------------------+-------+-------+--------+---------------|
  16393. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16394. * |-------------+---------------+-------+-------+--------+---------------|
  16395. * | tgt_private | ppdu_id |
  16396. * |-------------+--------------------------------------------------------|
  16397. * | Timestamp in us |
  16398. * |----------------------------------------------------------------------|
  16399. * | reserved |
  16400. * |----------------------------------------------------------------------|
  16401. * | type-specific stats info |
  16402. * | (see htt_ppdu_stats.h) |
  16403. * |----------------------------------------------------------------------|
  16404. * Header fields:
  16405. * - MSG_TYPE
  16406. * Bits 7:0
  16407. * Purpose: Identifies this is a PPDU STATS indication
  16408. * message.
  16409. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16410. * - mac_id
  16411. * Bits 9:8
  16412. * Purpose: mac_id of this ppdu_id
  16413. * Value: 0-3
  16414. * - pdev_id
  16415. * Bits 11:10
  16416. * Purpose: pdev_id of this ppdu_id
  16417. * Value: 0-3
  16418. * 0 (for rings at SOC level),
  16419. * 1/2/3 PDEV -> 0/1/2
  16420. * - payload_size
  16421. * Bits 31:16
  16422. * Purpose: total tlv size
  16423. * Value: payload_size in bytes
  16424. */
  16425. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16426. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16427. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16428. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16429. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16430. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16431. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16432. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  16433. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16434. /* bits 31:24 are used by the target for internal purposes */
  16435. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16436. do { \
  16437. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16438. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16439. } while (0)
  16440. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16441. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16442. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16443. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16444. do { \
  16445. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16446. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16447. } while (0)
  16448. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16449. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16450. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16451. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16452. do { \
  16453. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16454. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16455. } while (0)
  16456. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16457. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16458. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16459. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16460. do { \
  16461. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  16462. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16463. } while (0)
  16464. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16465. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16466. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16467. /* htt_t2h_ppdu_stats_ind_hdr_t
  16468. * This struct contains the fields within the header of the
  16469. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16470. * stats info.
  16471. * This struct assumes little-endian layout, and thus is only
  16472. * suitable for use within processors known to be little-endian
  16473. * (such as the target).
  16474. * In contrast, the above macros provide endian-portable methods
  16475. * to get and set the bitfields within this PPDU_STATS_IND header.
  16476. */
  16477. typedef struct {
  16478. A_UINT32 msg_type: 8, /* bits 7:0 */
  16479. mac_id: 2, /* bits 9:8 */
  16480. pdev_id: 2, /* bits 11:10 */
  16481. reserved1: 4, /* bits 15:12 */
  16482. payload_size: 16; /* bits 31:16 */
  16483. A_UINT32 ppdu_id;
  16484. A_UINT32 timestamp_us;
  16485. A_UINT32 reserved2;
  16486. } htt_t2h_ppdu_stats_ind_hdr_t;
  16487. /**
  16488. * @brief target -> host extended statistics upload
  16489. *
  16490. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16491. *
  16492. * @details
  16493. * The following field definitions describe the format of the HTT target
  16494. * to host stats upload confirmation message.
  16495. * The message contains a cookie echoed from the HTT host->target stats
  16496. * upload request, which identifies which request the confirmation is
  16497. * for, and a single stats can span over multiple HTT stats indication
  16498. * due to the HTT message size limitation so every HTT ext stats indication
  16499. * will have tag-length-value stats information elements.
  16500. * The tag-length header for each HTT stats IND message also includes a
  16501. * status field, to indicate whether the request for the stat type in
  16502. * question was fully met, partially met, unable to be met, or invalid
  16503. * (if the stat type in question is disabled in the target).
  16504. * A Done bit 1's indicate the end of the of stats info elements.
  16505. *
  16506. *
  16507. * |31 16|15 12|11|10 8|7 5|4 0|
  16508. * |--------------------------------------------------------------|
  16509. * | reserved | msg type |
  16510. * |--------------------------------------------------------------|
  16511. * | cookie LSBs |
  16512. * |--------------------------------------------------------------|
  16513. * | cookie MSBs |
  16514. * |--------------------------------------------------------------|
  16515. * | stats entry length | rsvd | D| S | stat type |
  16516. * |--------------------------------------------------------------|
  16517. * | type-specific stats info |
  16518. * | (see htt_stats.h) |
  16519. * |--------------------------------------------------------------|
  16520. * Header fields:
  16521. * - MSG_TYPE
  16522. * Bits 7:0
  16523. * Purpose: Identifies this is a extended statistics upload confirmation
  16524. * message.
  16525. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16526. * - COOKIE_LSBS
  16527. * Bits 31:0
  16528. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16529. * message with its preceding host->target stats request message.
  16530. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16531. * - COOKIE_MSBS
  16532. * Bits 31:0
  16533. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16534. * message with its preceding host->target stats request message.
  16535. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16536. *
  16537. * Stats Information Element tag-length header fields:
  16538. * - STAT_TYPE
  16539. * Bits 7:0
  16540. * Purpose: identifies the type of statistics info held in the
  16541. * following information element
  16542. * Value: htt_dbg_ext_stats_type
  16543. * - STATUS
  16544. * Bits 10:8
  16545. * Purpose: indicate whether the requested stats are present
  16546. * Value: htt_dbg_ext_stats_status
  16547. * - DONE
  16548. * Bits 11
  16549. * Purpose:
  16550. * Indicates the completion of the stats entry, this will be the last
  16551. * stats conf HTT segment for the requested stats type.
  16552. * Value:
  16553. * 0 -> the stats retrieval is ongoing
  16554. * 1 -> the stats retrieval is complete
  16555. * - LENGTH
  16556. * Bits 31:16
  16557. * Purpose: indicate the stats information size
  16558. * Value: This field specifies the number of bytes of stats information
  16559. * that follows the element tag-length header.
  16560. * It is expected but not required that this length is a multiple of
  16561. * 4 bytes.
  16562. */
  16563. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16564. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16565. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16566. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16567. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16568. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16569. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16570. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16571. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16572. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16573. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16574. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16575. do { \
  16576. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16577. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16578. } while (0)
  16579. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16580. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16581. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16582. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16583. do { \
  16584. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16585. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16586. } while (0)
  16587. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16588. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16589. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16590. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16591. do { \
  16592. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16593. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16594. } while (0)
  16595. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16596. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16597. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16598. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16599. do { \
  16600. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16601. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16602. } while (0)
  16603. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16604. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16605. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16606. /**
  16607. * @brief target -> host streaming statistics upload
  16608. *
  16609. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16610. *
  16611. * @details
  16612. * The following field definitions describe the format of the HTT target
  16613. * to host streaming stats upload indication message.
  16614. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16615. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16616. * use the STREAMING_STATS_REQ message to halt the target's production of
  16617. * STREAMING_STATS_IND messages.
  16618. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16619. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16620. *
  16621. * |31 8|7 0|
  16622. * |--------------------------------------------------------------|
  16623. * | reserved | msg type |
  16624. * |--------------------------------------------------------------|
  16625. * | type-specific stats info |
  16626. * | (see htt_stats.h) |
  16627. * |--------------------------------------------------------------|
  16628. * Header fields:
  16629. * - MSG_TYPE
  16630. * Bits 7:0
  16631. * Purpose: Identifies this as a streaming statistics upload indication
  16632. * message.
  16633. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16634. */
  16635. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16636. typedef enum {
  16637. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16638. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16639. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16640. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16641. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16642. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16643. /* Reserved from 128 - 255 for target internal use.*/
  16644. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16645. } HTT_PEER_TYPE;
  16646. /** macro to convert MAC address from char array to HTT word format */
  16647. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16648. (phtt_mac_addr)->mac_addr31to0 = \
  16649. (((c_macaddr)[0] << 0) | \
  16650. ((c_macaddr)[1] << 8) | \
  16651. ((c_macaddr)[2] << 16) | \
  16652. ((c_macaddr)[3] << 24)); \
  16653. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16654. } while (0)
  16655. /**
  16656. * @brief target -> host monitor mac header indication message
  16657. *
  16658. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16659. *
  16660. * @details
  16661. * The following diagram shows the format of the monitor mac header message
  16662. * sent from the target to the host.
  16663. * This message is primarily sent when promiscuous rx mode is enabled.
  16664. * One message is sent per rx PPDU.
  16665. *
  16666. * |31 24|23 16|15 8|7 0|
  16667. * |-------------------------------------------------------------|
  16668. * | peer_id | reserved0 | msg_type |
  16669. * |-------------------------------------------------------------|
  16670. * | reserved1 | num_mpdu |
  16671. * |-------------------------------------------------------------|
  16672. * | struct hw_rx_desc |
  16673. * | (see wal_rx_desc.h) |
  16674. * |-------------------------------------------------------------|
  16675. * | struct ieee80211_frame_addr4 |
  16676. * | (see ieee80211_defs.h) |
  16677. * |-------------------------------------------------------------|
  16678. * | struct ieee80211_frame_addr4 |
  16679. * | (see ieee80211_defs.h) |
  16680. * |-------------------------------------------------------------|
  16681. * | ...... |
  16682. * |-------------------------------------------------------------|
  16683. *
  16684. * Header fields:
  16685. * - msg_type
  16686. * Bits 7:0
  16687. * Purpose: Identifies this is a monitor mac header indication message.
  16688. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16689. * - peer_id
  16690. * Bits 31:16
  16691. * Purpose: Software peer id given by host during association,
  16692. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16693. * for rx PPDUs received from unassociated peers.
  16694. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16695. * - num_mpdu
  16696. * Bits 15:0
  16697. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16698. * delivered within the message.
  16699. * Value: 1 to 32
  16700. * num_mpdu is limited to a maximum value of 32, due to buffer
  16701. * size limits. For PPDUs with more than 32 MPDUs, only the
  16702. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16703. * the PPDU will be provided.
  16704. */
  16705. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16706. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16707. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16708. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16709. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16710. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16711. do { \
  16712. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16713. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16714. } while (0)
  16715. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16716. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16717. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16718. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16719. do { \
  16720. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16721. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16722. } while (0)
  16723. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16724. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16725. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16726. /**
  16727. * @brief target -> host flow pool resize Message
  16728. *
  16729. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16730. *
  16731. * @details
  16732. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16733. * the flow pool associated with the specified ID is resized
  16734. *
  16735. * The message would appear as follows:
  16736. *
  16737. * |31 16|15 8|7 0|
  16738. * |---------------------------------+----------------+----------------|
  16739. * | reserved0 | Msg type |
  16740. * |-------------------------------------------------------------------|
  16741. * | flow pool new size | flow pool ID |
  16742. * |-------------------------------------------------------------------|
  16743. *
  16744. * The message is interpreted as follows:
  16745. * b'0:7 - msg_type: This will be set to 0x21
  16746. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16747. *
  16748. * b'0:15 - flow pool ID: Existing flow pool ID
  16749. *
  16750. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16751. *
  16752. */
  16753. PREPACK struct htt_flow_pool_resize_t {
  16754. A_UINT32 msg_type:8,
  16755. reserved0:24;
  16756. A_UINT32 flow_pool_id:16,
  16757. flow_pool_new_size:16;
  16758. } POSTPACK;
  16759. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16760. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16761. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16762. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16763. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16764. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16765. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16766. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16767. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16768. do { \
  16769. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16770. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16771. } while (0)
  16772. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16773. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16774. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16775. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16776. do { \
  16777. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16778. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16779. } while (0)
  16780. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16781. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16782. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16783. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16784. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16785. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16786. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16787. /*
  16788. * The read and write indices point to the data within the host buffer.
  16789. * Because the first 4 bytes of the host buffer is used for the read index and
  16790. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16791. * The read index and write index are the byte offsets from the base of the
  16792. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16793. * Refer the ASCII text picture below.
  16794. */
  16795. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16796. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16797. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16798. /*
  16799. ***************************************************************************
  16800. *
  16801. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16802. *
  16803. ***************************************************************************
  16804. *
  16805. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16806. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16807. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16808. * written into the Host memory region mentioned below.
  16809. *
  16810. * Read index is updated by the Host. At any point of time, the read index will
  16811. * indicate the index that will next be read by the Host. The read index is
  16812. * in units of bytes offset from the base of the meta-data buffer.
  16813. *
  16814. * Write index is updated by the FW. At any point of time, the write index will
  16815. * indicate from where the FW can start writing any new data. The write index is
  16816. * in units of bytes offset from the base of the meta-data buffer.
  16817. *
  16818. * If the Host is not fast enough in reading the CFR data, any new capture data
  16819. * would be dropped if there is no space left to write the new captures.
  16820. *
  16821. * The last 4 bytes of the memory region will have the magic pattern
  16822. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16823. * not overrun the host buffer.
  16824. *
  16825. * ,--------------------. read and write indices store the
  16826. * | | byte offset from the base of the
  16827. * | ,--------+--------. meta-data buffer to the next
  16828. * | | | | location within the data buffer
  16829. * | | v v that will be read / written
  16830. * ************************************************************************
  16831. * * Read * Write * * Magic *
  16832. * * index * index * CFR data1 ...... CFR data N * pattern *
  16833. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16834. * ************************************************************************
  16835. * |<---------- data buffer ---------->|
  16836. *
  16837. * |<----------------- meta-data buffer allocated in Host ----------------|
  16838. *
  16839. * Note:
  16840. * - Considering the 4 bytes needed to store the Read index (R) and the
  16841. * Write index (W), the initial value is as follows:
  16842. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16843. * - Buffer empty condition:
  16844. * R = W
  16845. *
  16846. * Regarding CFR data format:
  16847. * --------------------------
  16848. *
  16849. * Each CFR tone is stored in HW as 16-bits with the following format:
  16850. * {bits[15:12], bits[11:6], bits[5:0]} =
  16851. * {unsigned exponent (4 bits),
  16852. * signed mantissa_real (6 bits),
  16853. * signed mantissa_imag (6 bits)}
  16854. *
  16855. * CFR_real = mantissa_real * 2^(exponent-5)
  16856. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16857. *
  16858. *
  16859. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16860. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16861. *
  16862. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16863. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16864. * .
  16865. * .
  16866. * .
  16867. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16868. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16869. */
  16870. /* Bandwidth of peer CFR captures */
  16871. typedef enum {
  16872. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16873. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16874. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16875. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16876. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16877. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16878. } HTT_PEER_CFR_CAPTURE_BW;
  16879. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16880. * was captured
  16881. */
  16882. typedef enum {
  16883. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16884. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16885. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16886. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16887. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16888. } HTT_PEER_CFR_CAPTURE_MODE;
  16889. typedef enum {
  16890. /* This message type is currently used for the below purpose:
  16891. *
  16892. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16893. * wmi_peer_cfr_capture_cmd.
  16894. * If payload_present bit is set to 0 then the associated memory region
  16895. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16896. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16897. * message; the CFR dump will be present at the end of the message,
  16898. * after the chan_phy_mode.
  16899. */
  16900. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16901. /* Always keep this last */
  16902. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16903. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16904. /**
  16905. * @brief target -> host CFR dump completion indication message definition
  16906. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16907. *
  16908. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16909. *
  16910. * @details
  16911. * The following diagram shows the format of the Channel Frequency Response
  16912. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16913. * the channel capture of a peer is copied by Firmware into the Host memory
  16914. *
  16915. * **************************************************************************
  16916. *
  16917. * Message format when the CFR capture message type is
  16918. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16919. *
  16920. * **************************************************************************
  16921. *
  16922. * |31 16|15 |8|7 0|
  16923. * |----------------------------------------------------------------|
  16924. * header: | reserved |P| msg_type |
  16925. * word 0 | | | |
  16926. * |----------------------------------------------------------------|
  16927. * payload: | cfr_capture_msg_type |
  16928. * word 1 | |
  16929. * |----------------------------------------------------------------|
  16930. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16931. * word 2 | | | | | | | | |
  16932. * |----------------------------------------------------------------|
  16933. * | mac_addr31to0 |
  16934. * word 3 | |
  16935. * |----------------------------------------------------------------|
  16936. * | unused / reserved | mac_addr47to32 |
  16937. * word 4 | | |
  16938. * |----------------------------------------------------------------|
  16939. * | index |
  16940. * word 5 | |
  16941. * |----------------------------------------------------------------|
  16942. * | length |
  16943. * word 6 | |
  16944. * |----------------------------------------------------------------|
  16945. * | timestamp |
  16946. * word 7 | |
  16947. * |----------------------------------------------------------------|
  16948. * | counter |
  16949. * word 8 | |
  16950. * |----------------------------------------------------------------|
  16951. * | chan_mhz |
  16952. * word 9 | |
  16953. * |----------------------------------------------------------------|
  16954. * | band_center_freq1 |
  16955. * word 10 | |
  16956. * |----------------------------------------------------------------|
  16957. * | band_center_freq2 |
  16958. * word 11 | |
  16959. * |----------------------------------------------------------------|
  16960. * | chan_phy_mode |
  16961. * word 12 | |
  16962. * |----------------------------------------------------------------|
  16963. * where,
  16964. * P - payload present bit (payload_present explained below)
  16965. * req_id - memory request id (mem_req_id explained below)
  16966. * S - status field (status explained below)
  16967. * capbw - capture bandwidth (capture_bw explained below)
  16968. * mode - mode of capture (mode explained below)
  16969. * sts - space time streams (sts_count explained below)
  16970. * chbw - channel bandwidth (channel_bw explained below)
  16971. * captype - capture type (cap_type explained below)
  16972. *
  16973. * The following field definitions describe the format of the CFR dump
  16974. * completion indication sent from the target to the host
  16975. *
  16976. * Header fields:
  16977. *
  16978. * Word 0
  16979. * - msg_type
  16980. * Bits 7:0
  16981. * Purpose: Identifies this as CFR TX completion indication
  16982. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  16983. * - payload_present
  16984. * Bit 8
  16985. * Purpose: Identifies how CFR data is sent to host
  16986. * Value: 0 - If CFR Payload is written to host memory
  16987. * 1 - If CFR Payload is sent as part of HTT message
  16988. * (This is the requirement for SDIO/USB where it is
  16989. * not possible to write CFR data to host memory)
  16990. * - reserved
  16991. * Bits 31:9
  16992. * Purpose: Reserved
  16993. * Value: 0
  16994. *
  16995. * Payload fields:
  16996. *
  16997. * Word 1
  16998. * - cfr_capture_msg_type
  16999. * Bits 31:0
  17000. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  17001. * to specify the format used for the remainder of the message
  17002. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17003. * (currently only MSG_TYPE_1 is defined)
  17004. *
  17005. * Word 2
  17006. * - mem_req_id
  17007. * Bits 6:0
  17008. * Purpose: Contain the mem request id of the region where the CFR capture
  17009. * has been stored - of type WMI_HOST_MEM_REQ_ID
  17010. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  17011. this value is invalid)
  17012. * - status
  17013. * Bit 7
  17014. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  17015. * Value: 1 (True) - Successful; 0 (False) - Not successful
  17016. * - capture_bw
  17017. * Bits 10:8
  17018. * Purpose: Carry the bandwidth of the CFR capture
  17019. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  17020. * - mode
  17021. * Bits 13:11
  17022. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  17023. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  17024. * - sts_count
  17025. * Bits 16:14
  17026. * Purpose: Carry the number of space time streams
  17027. * Value: Number of space time streams
  17028. * - channel_bw
  17029. * Bits 19:17
  17030. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  17031. * measurement
  17032. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  17033. * - cap_type
  17034. * Bits 23:20
  17035. * Purpose: Carry the type of the capture
  17036. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  17037. * - vdev_id
  17038. * Bits 31:24
  17039. * Purpose: Carry the virtual device id
  17040. * Value: vdev ID
  17041. *
  17042. * Word 3
  17043. * - mac_addr31to0
  17044. * Bits 31:0
  17045. * Purpose: Contain the bits 31:0 of the peer MAC address
  17046. * Value: Bits 31:0 of the peer MAC address
  17047. *
  17048. * Word 4
  17049. * - mac_addr47to32
  17050. * Bits 15:0
  17051. * Purpose: Contain the bits 47:32 of the peer MAC address
  17052. * Value: Bits 47:32 of the peer MAC address
  17053. *
  17054. * Word 5
  17055. * - index
  17056. * Bits 31:0
  17057. * Purpose: Contain the index at which this CFR dump was written in the Host
  17058. * allocated memory. This index is the number of bytes from the base address.
  17059. * Value: Index position
  17060. *
  17061. * Word 6
  17062. * - length
  17063. * Bits 31:0
  17064. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  17065. * Value: Length of the CFR capture of the peer
  17066. *
  17067. * Word 7
  17068. * - timestamp
  17069. * Bits 31:0
  17070. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  17071. * clock used for this timestamp is private to the target and not visible to
  17072. * the host i.e., Host can interpret only the relative timestamp deltas from
  17073. * one message to the next, but can't interpret the absolute timestamp from a
  17074. * single message.
  17075. * Value: Timestamp in microseconds
  17076. *
  17077. * Word 8
  17078. * - counter
  17079. * Bits 31:0
  17080. * Purpose: Carry the count of the current CFR capture from FW. This is
  17081. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  17082. * in host memory)
  17083. * Value: Count of the current CFR capture
  17084. *
  17085. * Word 9
  17086. * - chan_mhz
  17087. * Bits 31:0
  17088. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  17089. * Value: Primary 20 channel frequency
  17090. *
  17091. * Word 10
  17092. * - band_center_freq1
  17093. * Bits 31:0
  17094. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  17095. * Value: Center frequency 1 in MHz
  17096. *
  17097. * Word 11
  17098. * - band_center_freq2
  17099. * Bits 31:0
  17100. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  17101. * the VDEV
  17102. * 80plus80 mode
  17103. * Value: Center frequency 2 in MHz
  17104. *
  17105. * Word 12
  17106. * - chan_phy_mode
  17107. * Bits 31:0
  17108. * Purpose: Carry the phy mode of the channel, of the VDEV
  17109. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  17110. */
  17111. PREPACK struct htt_cfr_dump_ind_type_1 {
  17112. A_UINT32 mem_req_id:7,
  17113. status:1,
  17114. capture_bw:3,
  17115. mode:3,
  17116. sts_count:3,
  17117. channel_bw:3,
  17118. cap_type:4,
  17119. vdev_id:8;
  17120. htt_mac_addr addr;
  17121. A_UINT32 index;
  17122. A_UINT32 length;
  17123. A_UINT32 timestamp;
  17124. A_UINT32 counter;
  17125. struct htt_chan_change_msg chan;
  17126. } POSTPACK;
  17127. PREPACK struct htt_cfr_dump_compl_ind {
  17128. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  17129. union {
  17130. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  17131. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  17132. /* If there is a need to change the memory layout and its associated
  17133. * HTT indication format, a new CFR capture message type can be
  17134. * introduced and added into this union.
  17135. */
  17136. };
  17137. } POSTPACK;
  17138. /*
  17139. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  17140. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17141. */
  17142. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  17143. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  17144. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  17145. do { \
  17146. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  17147. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  17148. } while(0)
  17149. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  17150. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  17151. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  17152. /*
  17153. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  17154. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17155. */
  17156. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  17157. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  17158. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  17159. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  17160. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  17161. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  17162. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  17163. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  17164. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  17165. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  17166. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  17167. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  17168. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  17169. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  17170. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  17171. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  17172. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  17173. do { \
  17174. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  17175. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  17176. } while (0)
  17177. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  17178. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  17179. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  17180. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  17181. do { \
  17182. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  17183. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  17184. } while (0)
  17185. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  17186. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  17187. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  17188. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  17189. do { \
  17190. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  17191. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  17192. } while (0)
  17193. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  17194. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  17195. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  17196. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  17197. do { \
  17198. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  17199. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  17200. } while (0)
  17201. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  17202. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  17203. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  17204. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  17205. do { \
  17206. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  17207. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  17208. } while (0)
  17209. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  17210. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  17211. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  17212. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  17213. do { \
  17214. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  17215. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  17216. } while (0)
  17217. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  17218. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  17219. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  17220. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  17221. do { \
  17222. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  17223. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  17224. } while (0)
  17225. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  17226. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  17227. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  17228. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  17229. do { \
  17230. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  17231. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  17232. } while (0)
  17233. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  17234. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  17235. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  17236. /**
  17237. * @brief target -> host peer (PPDU) stats message
  17238. *
  17239. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  17240. *
  17241. * @details
  17242. * This message is generated by FW when FW is sending stats to host
  17243. * about one or more PPDUs that the FW has transmitted to one or more peers.
  17244. * This message is sent autonomously by the target rather than upon request
  17245. * by the host.
  17246. * The following field definitions describe the format of the HTT target
  17247. * to host peer stats indication message.
  17248. *
  17249. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  17250. * or more PPDU stats records.
  17251. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17252. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17253. * then the message would start with the
  17254. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17255. * below.
  17256. *
  17257. * |31 16|15|14|13 11|10 9|8|7 0|
  17258. * |-------------------------------------------------------------|
  17259. * | reserved |MSG_TYPE |
  17260. * |-------------------------------------------------------------|
  17261. * rec 0 | TLV header |
  17262. * rec 0 |-------------------------------------------------------------|
  17263. * rec 0 | ppdu successful bytes |
  17264. * rec 0 |-------------------------------------------------------------|
  17265. * rec 0 | ppdu retry bytes |
  17266. * rec 0 |-------------------------------------------------------------|
  17267. * rec 0 | ppdu failed bytes |
  17268. * rec 0 |-------------------------------------------------------------|
  17269. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17270. * rec 0 |-------------------------------------------------------------|
  17271. * rec 0 | retried MSDUs | successful MSDUs |
  17272. * rec 0 |-------------------------------------------------------------|
  17273. * rec 0 | TX duration | failed MSDUs |
  17274. * rec 0 |-------------------------------------------------------------|
  17275. * ...
  17276. * |-------------------------------------------------------------|
  17277. * rec N | TLV header |
  17278. * rec N |-------------------------------------------------------------|
  17279. * rec N | ppdu successful bytes |
  17280. * rec N |-------------------------------------------------------------|
  17281. * rec N | ppdu retry bytes |
  17282. * rec N |-------------------------------------------------------------|
  17283. * rec N | ppdu failed bytes |
  17284. * rec N |-------------------------------------------------------------|
  17285. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17286. * rec N |-------------------------------------------------------------|
  17287. * rec N | retried MSDUs | successful MSDUs |
  17288. * rec N |-------------------------------------------------------------|
  17289. * rec N | TX duration | failed MSDUs |
  17290. * rec N |-------------------------------------------------------------|
  17291. *
  17292. * where:
  17293. * A = is A-MPDU flag
  17294. * BA = block-ack failure flags
  17295. * BW = bandwidth spec
  17296. * SG = SGI enabled spec
  17297. * S = skipped rate ctrl
  17298. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17299. *
  17300. * Header
  17301. * ------
  17302. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17303. * dword0 - b'8:31 - reserved : Reserved for future use
  17304. *
  17305. * payload include below peer_stats information
  17306. * --------------------------------------------
  17307. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17308. * @tx_success_bytes : total successful bytes in the PPDU.
  17309. * @tx_retry_bytes : total retried bytes in the PPDU.
  17310. * @tx_failed_bytes : total failed bytes in the PPDU.
  17311. * @tx_ratecode : rate code used for the PPDU.
  17312. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17313. * @ba_ack_failed : BA/ACK failed for this PPDU
  17314. * b00 -> BA received
  17315. * b01 -> BA failed once
  17316. * b10 -> BA failed twice, when HW retry is enabled.
  17317. * @bw : BW
  17318. * b00 -> 20 MHz
  17319. * b01 -> 40 MHz
  17320. * b10 -> 80 MHz
  17321. * b11 -> 160 MHz (or 80+80)
  17322. * @sg : SGI enabled
  17323. * @s : skipped ratectrl
  17324. * @peer_id : peer id
  17325. * @tx_success_msdus : successful MSDUs
  17326. * @tx_retry_msdus : retried MSDUs
  17327. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17328. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17329. */
  17330. /**
  17331. * @brief target -> host backpressure event
  17332. *
  17333. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17334. *
  17335. * @details
  17336. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17337. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17338. * This message will only be sent if the backpressure condition has existed
  17339. * continuously for an initial period (100 ms).
  17340. * Repeat messages with updated information will be sent after each
  17341. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17342. * This message indicates the ring id along with current head and tail index
  17343. * locations (i.e. write and read indices).
  17344. * The backpressure time indicates the time in ms for which continuous
  17345. * backpressure has been observed in the ring.
  17346. *
  17347. * The message format is as follows:
  17348. *
  17349. * |31 24|23 16|15 8|7 0|
  17350. * |----------------+----------------+----------------+----------------|
  17351. * | ring_id | ring_type | pdev_id | msg_type |
  17352. * |-------------------------------------------------------------------|
  17353. * | tail_idx | head_idx |
  17354. * |-------------------------------------------------------------------|
  17355. * | backpressure_time_ms |
  17356. * |-------------------------------------------------------------------|
  17357. *
  17358. * The message is interpreted as follows:
  17359. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17360. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17361. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17362. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17363. * the msg is for LMAC ring.
  17364. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17365. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17366. * htt_backpressure_lmac_ring_id. This represents
  17367. * the ring id for which continuous backpressure
  17368. * is seen
  17369. *
  17370. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17371. * the ring indicated by the ring_id
  17372. *
  17373. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17374. * the ring indicated by the ring id
  17375. *
  17376. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17377. * backpressure has been seen in the ring
  17378. * indicated by the ring_id.
  17379. * Units = milliseconds
  17380. */
  17381. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17382. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17383. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17384. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17385. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17386. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17387. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17388. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17389. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17390. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17391. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17392. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17393. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17394. do { \
  17395. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17396. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17397. } while (0)
  17398. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17399. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17400. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17401. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17402. do { \
  17403. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17404. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17405. } while (0)
  17406. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17407. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17408. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17409. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17410. do { \
  17411. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17412. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17413. } while (0)
  17414. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17415. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17416. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17417. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17418. do { \
  17419. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17420. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17421. } while (0)
  17422. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17423. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17424. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17425. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17426. do { \
  17427. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17428. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17429. } while (0)
  17430. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17431. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17432. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17433. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17434. do { \
  17435. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17436. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17437. } while (0)
  17438. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17439. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17440. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17441. enum htt_backpressure_ring_type {
  17442. HTT_SW_RING_TYPE_UMAC,
  17443. HTT_SW_RING_TYPE_LMAC,
  17444. HTT_SW_RING_TYPE_MAX,
  17445. };
  17446. /* Ring id for which the message is sent to host */
  17447. enum htt_backpressure_umac_ringid {
  17448. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17449. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17450. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17451. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17452. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17453. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17454. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17455. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17456. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17457. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17458. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17459. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17460. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17461. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17462. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17463. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17464. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17465. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17466. HTT_SW_UMAC_RING_IDX_MAX,
  17467. };
  17468. enum htt_backpressure_lmac_ringid {
  17469. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17470. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17471. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17472. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17473. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17474. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17475. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17476. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17477. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17478. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17479. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17480. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17481. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17482. HTT_SW_LMAC_RING_IDX_MAX,
  17483. };
  17484. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17485. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17486. pdev_id: 8,
  17487. ring_type: 8, /* htt_backpressure_ring_type */
  17488. /*
  17489. * ring_id holds an enum value from either
  17490. * htt_backpressure_umac_ringid or
  17491. * htt_backpressure_lmac_ringid, based on
  17492. * the ring_type setting.
  17493. */
  17494. ring_id: 8;
  17495. A_UINT16 head_idx;
  17496. A_UINT16 tail_idx;
  17497. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17498. } POSTPACK;
  17499. /*
  17500. * Defines two 32 bit words that can be used by the target to indicate a per
  17501. * user RU allocation and rate information.
  17502. *
  17503. * This information is currently provided in the "sw_response_reference_ptr"
  17504. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17505. * "rx_ppdu_end_user_stats" TLV.
  17506. *
  17507. * VALID:
  17508. * The consumer of these words must explicitly check the valid bit,
  17509. * and only attempt interpretation of any of the remaining fields if
  17510. * the valid bit is set to 1.
  17511. *
  17512. * VERSION:
  17513. * The consumer of these words must also explicitly check the version bit,
  17514. * and only use the V0 definition if the VERSION field is set to 0.
  17515. *
  17516. * Version 1 is currently undefined, with the exception of the VALID and
  17517. * VERSION fields.
  17518. *
  17519. * Version 0:
  17520. *
  17521. * The fields below are duplicated per BW.
  17522. *
  17523. * The consumer must determine which BW field to use, based on the UL OFDMA
  17524. * PPDU BW indicated by HW.
  17525. *
  17526. * RU_START: RU26 start index for the user.
  17527. * Note that this is always using the RU26 index, regardless
  17528. * of the actual RU assigned to the user
  17529. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17530. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17531. *
  17532. * For example, 20MHz (the value in the top row is RU_START)
  17533. *
  17534. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17535. * RU Size 1 (52): | | | | | |
  17536. * RU Size 2 (106): | | | |
  17537. * RU Size 3 (242): | |
  17538. *
  17539. * RU_SIZE: Indicates the RU size, as defined by enum
  17540. * htt_ul_ofdma_user_info_ru_size.
  17541. *
  17542. * LDPC: LDPC enabled (if 0, BCC is used)
  17543. *
  17544. * DCM: DCM enabled
  17545. *
  17546. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17547. * |---------------------------------+--------------------------------|
  17548. * |Ver|Valid| FW internal |
  17549. * |---------------------------------+--------------------------------|
  17550. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17551. * |---------------------------------+--------------------------------|
  17552. */
  17553. enum htt_ul_ofdma_user_info_ru_size {
  17554. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17555. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17556. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17557. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17558. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17559. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17560. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17561. };
  17562. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17563. struct htt_ul_ofdma_user_info_v0 {
  17564. A_UINT32 word0;
  17565. A_UINT32 word1;
  17566. };
  17567. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17568. A_UINT32 w0_fw_rsvd:29; \
  17569. A_UINT32 w0_manual_ulofdma_trig:1; \
  17570. A_UINT32 w0_valid:1; \
  17571. A_UINT32 w0_version:1;
  17572. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17573. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17574. };
  17575. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17576. A_UINT32 w1_nss:3; \
  17577. A_UINT32 w1_mcs:4; \
  17578. A_UINT32 w1_ldpc:1; \
  17579. A_UINT32 w1_dcm:1; \
  17580. A_UINT32 w1_ru_start:7; \
  17581. A_UINT32 w1_ru_size:3; \
  17582. A_UINT32 w1_trig_type:4; \
  17583. A_UINT32 w1_unused:9;
  17584. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17585. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17586. };
  17587. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17588. A_UINT32 w0_fw_rsvd:27; \
  17589. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  17590. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17591. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17592. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17593. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17594. };
  17595. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17596. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17597. A_UINT32 w1_trig_type:4; \
  17598. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17599. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17600. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17601. };
  17602. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17603. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17604. union {
  17605. A_UINT32 word0;
  17606. struct {
  17607. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17608. };
  17609. };
  17610. union {
  17611. A_UINT32 word1;
  17612. struct {
  17613. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17614. };
  17615. };
  17616. } POSTPACK;
  17617. /*
  17618. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17619. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17620. * this should be picked.
  17621. */
  17622. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17623. union {
  17624. A_UINT32 word0;
  17625. struct {
  17626. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17627. };
  17628. };
  17629. union {
  17630. A_UINT32 word1;
  17631. struct {
  17632. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17633. };
  17634. };
  17635. } POSTPACK;
  17636. enum HTT_UL_OFDMA_TRIG_TYPE {
  17637. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17638. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17639. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17640. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17641. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17642. };
  17643. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17644. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17645. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17646. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  17647. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  17648. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17649. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17650. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17651. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17652. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17653. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17654. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17655. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17656. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17657. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17658. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17659. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17660. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17661. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17662. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17663. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17664. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17665. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17666. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17667. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17668. /*--- word 0 ---*/
  17669. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17670. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17671. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17672. do { \
  17673. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17674. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17675. } while (0)
  17676. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17677. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17678. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17679. do { \
  17680. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17681. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17682. } while (0)
  17683. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17684. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17685. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17686. do { \
  17687. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17688. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17689. } while (0)
  17690. /*--- word 1 ---*/
  17691. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17692. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17693. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17694. do { \
  17695. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17696. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17697. } while (0)
  17698. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17699. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17700. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17701. do { \
  17702. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17703. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17704. } while (0)
  17705. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17706. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17707. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17708. do { \
  17709. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17710. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17711. } while (0)
  17712. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17713. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17714. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17715. do { \
  17716. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17717. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17718. } while (0)
  17719. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17720. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17721. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17722. do { \
  17723. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17724. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17725. } while (0)
  17726. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17727. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17728. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17729. do { \
  17730. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17731. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17732. } while (0)
  17733. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17734. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17735. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17736. do { \
  17737. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17738. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17739. } while (0)
  17740. /**
  17741. * @brief target -> host channel calibration data message
  17742. *
  17743. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17744. *
  17745. * @brief host -> target channel calibration data message
  17746. *
  17747. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17748. *
  17749. * @details
  17750. * The following field definitions describe the format of the channel
  17751. * calibration data message sent from the target to the host when
  17752. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17753. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17754. * The message is defined as htt_chan_caldata_msg followed by a variable
  17755. * number of 32-bit character values.
  17756. *
  17757. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17758. * |------------------------------------------------------------------|
  17759. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17760. * |------------------------------------------------------------------|
  17761. * | payload size | mhz |
  17762. * |------------------------------------------------------------------|
  17763. * | center frequency 2 | center frequency 1 |
  17764. * |------------------------------------------------------------------|
  17765. * | check sum |
  17766. * |------------------------------------------------------------------|
  17767. * | payload |
  17768. * |------------------------------------------------------------------|
  17769. * message info field:
  17770. * - MSG_TYPE
  17771. * Bits 7:0
  17772. * Purpose: identifies this as a channel calibration data message
  17773. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17774. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17775. * - SUB_TYPE
  17776. * Bits 11:8
  17777. * Purpose: T2H: indicates whether target is providing chan cal data
  17778. * to the host to store, or requesting that the host
  17779. * download previously-stored data.
  17780. * H2T: indicates whether the host is providing the requested
  17781. * channel cal data, or if it is rejecting the data
  17782. * request because it does not have the requested data.
  17783. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17784. * - CHKSUM_VALID
  17785. * Bit 12
  17786. * Purpose: indicates if the checksum field is valid
  17787. * value:
  17788. * - FRAG
  17789. * Bit 19:16
  17790. * Purpose: indicates the fragment index for message
  17791. * value: 0 for first fragment, 1 for second fragment, ...
  17792. * - APPEND
  17793. * Bit 20
  17794. * Purpose: indicates if this is the last fragment
  17795. * value: 0 = final fragment, 1 = more fragments will be appended
  17796. *
  17797. * channel and payload size field
  17798. * - MHZ
  17799. * Bits 15:0
  17800. * Purpose: indicates the channel primary frequency
  17801. * Value:
  17802. * - PAYLOAD_SIZE
  17803. * Bits 31:16
  17804. * Purpose: indicates the bytes of calibration data in payload
  17805. * Value:
  17806. *
  17807. * center frequency field
  17808. * - CENTER FREQUENCY 1
  17809. * Bits 15:0
  17810. * Purpose: indicates the channel center frequency
  17811. * Value: channel center frequency, in MHz units
  17812. * - CENTER FREQUENCY 2
  17813. * Bits 31:16
  17814. * Purpose: indicates the secondary channel center frequency,
  17815. * only for 11acvht 80plus80 mode
  17816. * Value: secondary channel center frequency, in MHz units, if applicable
  17817. *
  17818. * checksum field
  17819. * - CHECK_SUM
  17820. * Bits 31:0
  17821. * Purpose: check the payload data, it is just for this fragment.
  17822. * This is intended for the target to check that the channel
  17823. * calibration data returned by the host is the unmodified data
  17824. * that was previously provided to the host by the target.
  17825. * value: checksum of fragment payload
  17826. */
  17827. PREPACK struct htt_chan_caldata_msg {
  17828. /* DWORD 0: message info */
  17829. A_UINT32
  17830. msg_type: 8,
  17831. sub_type: 4 ,
  17832. chksum_valid: 1, /** 1:valid, 0:invalid */
  17833. reserved1: 3,
  17834. frag_idx: 4, /** fragment index for calibration data */
  17835. appending: 1, /** 0: no fragment appending,
  17836. * 1: extra fragment appending */
  17837. reserved2: 11;
  17838. /* DWORD 1: channel and payload size */
  17839. A_UINT32
  17840. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17841. payload_size: 16; /** unit: bytes */
  17842. /* DWORD 2: center frequency */
  17843. A_UINT32
  17844. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17845. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17846. * valid only for 11acvht 80plus80 mode */
  17847. /* DWORD 3: check sum */
  17848. A_UINT32 chksum;
  17849. /* variable length for calibration data */
  17850. A_UINT32 payload[1/* or more */];
  17851. } POSTPACK;
  17852. /* T2H SUBTYPE */
  17853. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17854. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17855. /* H2T SUBTYPE */
  17856. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17857. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17858. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17859. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17860. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17861. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17862. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17863. do { \
  17864. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17865. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17866. } while (0)
  17867. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17868. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17869. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17870. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17871. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17872. do { \
  17873. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17874. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17875. } while (0)
  17876. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17877. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17878. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17879. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17880. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17881. do { \
  17882. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17883. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17884. } while (0)
  17885. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17886. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17887. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17888. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17889. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17890. do { \
  17891. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17892. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17893. } while (0)
  17894. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17895. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17896. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17897. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17898. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17899. do { \
  17900. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17901. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17902. } while (0)
  17903. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17904. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17905. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17906. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17907. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17908. do { \
  17909. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17910. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17911. } while (0)
  17912. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17913. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17914. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17915. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17916. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17917. do { \
  17918. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17919. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17920. } while (0)
  17921. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17922. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17923. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17924. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17925. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17926. do { \
  17927. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17928. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17929. } while (0)
  17930. /**
  17931. * @brief target -> host FSE CMEM based send
  17932. *
  17933. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17934. *
  17935. * @details
  17936. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17937. * FSE placement in CMEM is enabled.
  17938. *
  17939. * This message sends the non-secure CMEM base address.
  17940. * It will be sent to host in response to message
  17941. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17942. * The message would appear as follows:
  17943. *
  17944. * |31 24|23 16|15 8|7 0|
  17945. * |----------------+----------------+----------------+----------------|
  17946. * | reserved | num_entries | msg_type |
  17947. * |----------------+----------------+----------------+----------------|
  17948. * | base_address_lo |
  17949. * |----------------+----------------+----------------+----------------|
  17950. * | base_address_hi |
  17951. * |-------------------------------------------------------------------|
  17952. *
  17953. * The message is interpreted as follows:
  17954. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  17955. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  17956. * b'8:15 - number_entries: Indicated the number of entries
  17957. * programmed.
  17958. * b'16:31 - reserved.
  17959. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  17960. * CMEM base address
  17961. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  17962. * CMEM base address
  17963. */
  17964. PREPACK struct htt_cmem_base_send_t {
  17965. A_UINT32 msg_type: 8,
  17966. num_entries: 8,
  17967. reserved: 16;
  17968. A_UINT32 base_address_lo;
  17969. A_UINT32 base_address_hi;
  17970. } POSTPACK;
  17971. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  17972. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  17973. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  17974. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  17975. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  17976. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  17977. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  17978. do { \
  17979. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  17980. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  17981. } while (0)
  17982. /**
  17983. * @brief - HTT PPDU ID format
  17984. *
  17985. * @details
  17986. * The following field definitions describe the format of the PPDU ID.
  17987. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  17988. *
  17989. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  17990. * +--------------------------------------------------------------------------
  17991. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  17992. * +--------------------------------------------------------------------------
  17993. *
  17994. * sch id :Schedule command id
  17995. * Bits [11 : 0] : monotonically increasing counter to track the
  17996. * PPDU posted to a specific transmit queue.
  17997. *
  17998. * hwq_id: Hardware Queue ID.
  17999. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  18000. *
  18001. * mac_id: MAC ID
  18002. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  18003. *
  18004. * seq_idx: Sequence index.
  18005. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  18006. * a particular TXOP.
  18007. *
  18008. * tqm_cmd: HWSCH/TQM flag.
  18009. * Bit [23] : Always set to 0.
  18010. *
  18011. * seq_cmd_type: Sequence command type.
  18012. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  18013. * Refer to enum HTT_STATS_FTYPE for values.
  18014. */
  18015. PREPACK struct htt_ppdu_id {
  18016. A_UINT32
  18017. sch_id: 12,
  18018. hwq_id: 5,
  18019. mac_id: 2,
  18020. seq_idx: 2,
  18021. reserved1: 2,
  18022. tqm_cmd: 1,
  18023. seq_cmd_type: 6,
  18024. reserved2: 2;
  18025. } POSTPACK;
  18026. #define HTT_PPDU_ID_SCH_ID_S 0
  18027. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  18028. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  18029. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  18030. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  18031. do { \
  18032. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  18033. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  18034. } while (0)
  18035. #define HTT_PPDU_ID_HWQ_ID_S 12
  18036. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  18037. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  18038. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  18039. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  18040. do { \
  18041. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  18042. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  18043. } while (0)
  18044. #define HTT_PPDU_ID_MAC_ID_S 17
  18045. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  18046. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  18047. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  18048. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  18049. do { \
  18050. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  18051. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  18052. } while (0)
  18053. #define HTT_PPDU_ID_SEQ_IDX_S 19
  18054. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  18055. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  18056. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  18057. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  18058. do { \
  18059. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  18060. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  18061. } while (0)
  18062. #define HTT_PPDU_ID_TQM_CMD_S 23
  18063. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  18064. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  18065. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  18066. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  18067. do { \
  18068. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  18069. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  18070. } while (0)
  18071. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  18072. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  18073. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  18074. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  18075. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  18076. do { \
  18077. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  18078. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  18079. } while (0)
  18080. /**
  18081. * @brief target -> RX PEER METADATA V0 format
  18082. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18083. * message from target, and will confirm to the target which peer metadata
  18084. * version to use in the wmi_init message.
  18085. *
  18086. * The following diagram shows the format of the RX PEER METADATA.
  18087. *
  18088. * |31 24|23 16|15 8|7 0|
  18089. * |-----------------------------------------------------------------------|
  18090. * | Reserved | VDEV ID | PEER ID |
  18091. * |-----------------------------------------------------------------------|
  18092. */
  18093. PREPACK struct htt_rx_peer_metadata_v0 {
  18094. A_UINT32
  18095. peer_id: 16,
  18096. vdev_id: 8,
  18097. reserved1: 8;
  18098. } POSTPACK;
  18099. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  18100. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  18101. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  18102. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  18103. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  18104. do { \
  18105. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  18106. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  18107. } while (0)
  18108. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  18109. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  18110. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  18111. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  18112. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  18113. do { \
  18114. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  18115. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  18116. } while (0)
  18117. /**
  18118. * @brief target -> RX PEER METADATA V1 format
  18119. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18120. * message from target, and will confirm to the target which peer metadata
  18121. * version to use in the wmi_init message.
  18122. *
  18123. * The following diagram shows the format of the RX PEER METADATA V1 format.
  18124. *
  18125. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  18126. * |---------------------------------------------------------------------------|
  18127. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  18128. * |---------------------------------------------------------------------------|
  18129. */
  18130. PREPACK struct htt_rx_peer_metadata_v1 {
  18131. A_UINT32
  18132. peer_id: 13,
  18133. ml_peer_valid: 1,
  18134. logical_link_id: 2,
  18135. vdev_id: 8,
  18136. lmac_id: 2,
  18137. chip_id: 3,
  18138. reserved2: 3;
  18139. } POSTPACK;
  18140. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  18141. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  18142. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  18143. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  18144. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  18145. do { \
  18146. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  18147. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  18148. } while (0)
  18149. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  18150. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  18151. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  18152. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  18153. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  18154. do { \
  18155. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  18156. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  18157. } while (0)
  18158. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  18159. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  18160. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  18161. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  18162. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  18163. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  18164. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  18165. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  18166. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  18167. do { \
  18168. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  18169. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  18170. } while (0)
  18171. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  18172. do { \
  18173. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  18174. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  18175. } while (0)
  18176. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  18177. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  18178. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  18179. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  18180. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  18181. do { \
  18182. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  18183. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  18184. } while (0)
  18185. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  18186. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  18187. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  18188. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  18189. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  18190. do { \
  18191. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  18192. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  18193. } while (0)
  18194. /**
  18195. * @brief target -> RX PEER METADATA V1A format
  18196. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18197. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18198. * and will confirm to the target which peer metadata version to use in the
  18199. * wmi_init message.
  18200. *
  18201. * The following diagram shows the format of the RX PEER METADATA V1A format.
  18202. *
  18203. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18204. * |-------------------------------------------------------------------|
  18205. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18206. * |-------------------------------------------------------------------|
  18207. */
  18208. PREPACK struct htt_rx_peer_metadata_v1a {
  18209. A_UINT32
  18210. peer_id: 13,
  18211. ml_peer_valid: 1,
  18212. vdev_id: 8,
  18213. logical_link_id: 4,
  18214. chip_id: 3,
  18215. reserved2: 3;
  18216. } POSTPACK;
  18217. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  18218. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  18219. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  18220. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  18221. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  18222. do { \
  18223. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  18224. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  18225. } while (0)
  18226. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  18227. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  18228. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  18229. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  18230. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  18231. do { \
  18232. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  18233. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  18234. } while (0)
  18235. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  18236. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  18237. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  18238. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  18239. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  18240. do { \
  18241. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  18242. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  18243. } while (0)
  18244. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  18245. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  18246. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  18247. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  18248. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  18249. do { \
  18250. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18251. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18252. } while (0)
  18253. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18254. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18255. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18256. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18257. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18258. do { \
  18259. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18260. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18261. } while (0)
  18262. /**
  18263. * @brief target -> RX PEER METADATA V1B format
  18264. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18265. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18266. * and will confirm to the target which peer metadata version to use in the
  18267. * wmi_init message.
  18268. *
  18269. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18270. *
  18271. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18272. * |--------------------------------------------------------------|
  18273. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18274. * |--------------------------------------------------------------|
  18275. */
  18276. PREPACK struct htt_rx_peer_metadata_v1b {
  18277. A_UINT32
  18278. peer_id: 13,
  18279. ml_peer_valid: 1,
  18280. vdev_id: 8,
  18281. hw_link_id: 4,
  18282. chip_id: 3,
  18283. reserved2: 3;
  18284. } POSTPACK;
  18285. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18286. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18287. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18288. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18289. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18290. do { \
  18291. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18292. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18293. } while (0)
  18294. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18295. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18296. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18297. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18298. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18299. do { \
  18300. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18301. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18302. } while (0)
  18303. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18304. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18305. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18306. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18307. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18308. do { \
  18309. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18310. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18311. } while (0)
  18312. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18313. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18314. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18315. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18316. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18317. do { \
  18318. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18319. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18320. } while (0)
  18321. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18322. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18323. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18324. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18325. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18326. do { \
  18327. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18328. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18329. } while (0)
  18330. /* generic variables for masks and shifts for various fields */
  18331. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18332. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18333. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18334. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18335. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18336. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18337. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18338. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18339. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18340. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18341. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18342. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18343. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18344. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18345. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18346. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18347. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18348. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18349. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18350. /*
  18351. * In some systems, the host SW wants to specify priorities between
  18352. * different MSDU / flow queues within the same peer-TID.
  18353. * The below enums are used for the host to identify to the target
  18354. * which MSDU queue's priority it wants to adjust.
  18355. */
  18356. /*
  18357. * The MSDUQ index describe index of TCL HW, where each index is
  18358. * used for queuing particular types of MSDUs.
  18359. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18360. */
  18361. enum HTT_MSDUQ_INDEX {
  18362. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18363. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18364. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18365. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18366. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18367. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18368. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18369. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18370. HTT_MSDUQ_MAX_INDEX,
  18371. };
  18372. /* MSDU qtype definition */
  18373. enum HTT_MSDU_QTYPE {
  18374. /*
  18375. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18376. * relative priority. Instead, the relative priority of CRIT_0 versus
  18377. * CRIT_1 is controlled by the FW, through the configuration parameters
  18378. * it applies to the queues.
  18379. */
  18380. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18381. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18382. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18383. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18384. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18385. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18386. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18387. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18388. /* New MSDU_QTYPE should be added above this line */
  18389. /*
  18390. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18391. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18392. * any host/target message definitions. The QTYPE_MAX value can
  18393. * only be used internally within the host or within the target.
  18394. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18395. * it must regard the unexpected value as a default qtype value,
  18396. * or ignore it.
  18397. */
  18398. HTT_MSDU_QTYPE_MAX,
  18399. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18400. };
  18401. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18402. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18403. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18404. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18405. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18406. };
  18407. /**
  18408. * @brief target -> host mlo timestamp offset indication
  18409. *
  18410. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18411. *
  18412. * @details
  18413. * The following field definitions describe the format of the HTT target
  18414. * to host mlo timestamp offset indication message.
  18415. *
  18416. *
  18417. * |31 16|15 12|11 10|9 8|7 0 |
  18418. * |----------------------------------------------------------------------|
  18419. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18420. * |----------------------------------------------------------------------|
  18421. * | Sync time stamp lo in us |
  18422. * |----------------------------------------------------------------------|
  18423. * | Sync time stamp hi in us |
  18424. * |----------------------------------------------------------------------|
  18425. * | mlo time stamp offset lo in us |
  18426. * |----------------------------------------------------------------------|
  18427. * | mlo time stamp offset hi in us |
  18428. * |----------------------------------------------------------------------|
  18429. * | mlo time stamp offset clocks in clock ticks |
  18430. * |----------------------------------------------------------------------|
  18431. * |31 26|25 16|15 0 |
  18432. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18433. * | | compensation in clks | |
  18434. * |----------------------------------------------------------------------|
  18435. * |31 22|21 0 |
  18436. * | rsvd 3 | mlo time stamp comp timer period |
  18437. * |----------------------------------------------------------------------|
  18438. * The message is interpreted as follows:
  18439. *
  18440. * dword0 - b'0:7 - msg_type: This will be set to
  18441. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18442. * value: 0x28
  18443. *
  18444. * dword0 - b'9:8 - pdev_id
  18445. *
  18446. * dword0 - b'11:10 - chip_id
  18447. *
  18448. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18449. *
  18450. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18451. *
  18452. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18453. * which last sync interrupt was received
  18454. *
  18455. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18456. * which last sync interrupt was received
  18457. *
  18458. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18459. *
  18460. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18461. *
  18462. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18463. *
  18464. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18465. *
  18466. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18467. * for sub us resolution
  18468. *
  18469. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18470. *
  18471. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18472. * is applied, in us
  18473. *
  18474. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18475. */
  18476. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18477. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18478. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18479. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18480. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18481. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18482. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18483. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18484. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18485. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18486. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18487. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18488. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18489. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18490. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18491. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18492. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18493. do { \
  18494. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18495. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18496. } while (0)
  18497. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18498. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18499. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18500. do { \
  18501. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18502. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18503. } while (0)
  18504. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18505. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18506. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18507. do { \
  18508. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18509. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18510. } while (0)
  18511. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18512. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18513. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18514. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18515. do { \
  18516. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18517. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18518. } while (0)
  18519. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18520. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18521. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18522. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18523. do { \
  18524. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18525. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18526. } while (0)
  18527. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18528. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18529. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18530. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18531. do { \
  18532. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18533. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18534. } while (0)
  18535. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18536. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18537. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18538. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18539. do { \
  18540. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18541. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18542. } while (0)
  18543. typedef struct {
  18544. A_UINT32 msg_type: 8, /* bits 7:0 */
  18545. pdev_id: 2, /* bits 9:8 */
  18546. chip_id: 2, /* bits 11:10 */
  18547. reserved1: 4, /* bits 15:12 */
  18548. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18549. A_UINT32 sync_timestamp_lo_us;
  18550. A_UINT32 sync_timestamp_hi_us;
  18551. A_UINT32 mlo_timestamp_offset_lo_us;
  18552. A_UINT32 mlo_timestamp_offset_hi_us;
  18553. A_UINT32 mlo_timestamp_offset_clks;
  18554. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18555. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18556. reserved2: 6; /* bits 31:26 */
  18557. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18558. reserved3: 10; /* bits 31:22 */
  18559. } htt_t2h_mlo_offset_ind_t;
  18560. /*
  18561. * @brief target -> host VDEV TX RX STATS
  18562. *
  18563. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18564. *
  18565. * @details
  18566. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18567. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18568. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18569. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18570. * periodically by target even in the absence of any further HTT request
  18571. * messages from host.
  18572. *
  18573. * The message is formatted as follows:
  18574. *
  18575. * |31 16|15 8|7 0|
  18576. * |---------------------------------+----------------+----------------|
  18577. * | payload_size | pdev_id | msg_type |
  18578. * |---------------------------------+----------------+----------------|
  18579. * | reserved0 |
  18580. * |-------------------------------------------------------------------|
  18581. * | reserved1 |
  18582. * |-------------------------------------------------------------------|
  18583. * | reserved2 |
  18584. * |-------------------------------------------------------------------|
  18585. * | |
  18586. * | VDEV specific Tx Rx stats info |
  18587. * | |
  18588. * |-------------------------------------------------------------------|
  18589. *
  18590. * The message is interpreted as follows:
  18591. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18592. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18593. * b'8:15 - pdev_id
  18594. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18595. * message header fields (msg_type through reserved2)
  18596. * dword1 - b'0:31 - reserved0.
  18597. * dword2 - b'0:31 - reserved1.
  18598. * dword3 - b'0:31 - reserved2.
  18599. */
  18600. typedef struct {
  18601. A_UINT32 msg_type: 8,
  18602. pdev_id: 8,
  18603. payload_size: 16;
  18604. A_UINT32 reserved0;
  18605. A_UINT32 reserved1;
  18606. A_UINT32 reserved2;
  18607. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18608. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18609. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18610. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18611. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18612. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18613. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18614. do { \
  18615. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18616. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18617. } while (0)
  18618. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18619. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18620. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18621. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18622. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18623. do { \
  18624. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18625. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18626. } while (0)
  18627. /* SOC related stats */
  18628. typedef struct {
  18629. htt_tlv_hdr_t tlv_hdr;
  18630. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18631. * This can be due to either the peer is deleted or deletion is ongoing
  18632. * */
  18633. A_UINT32 inv_peers_msdu_drop_count_lo;
  18634. A_UINT32 inv_peers_msdu_drop_count_hi;
  18635. } htt_t2h_soc_txrx_stats_common_tlv;
  18636. /* VDEV HW Tx/Rx stats */
  18637. typedef struct {
  18638. htt_tlv_hdr_t tlv_hdr;
  18639. A_UINT32 vdev_id;
  18640. /* Rx msdu byte cnt */
  18641. A_UINT32 rx_msdu_byte_cnt_lo;
  18642. A_UINT32 rx_msdu_byte_cnt_hi;
  18643. /* Rx msdu cnt */
  18644. A_UINT32 rx_msdu_cnt_lo;
  18645. A_UINT32 rx_msdu_cnt_hi;
  18646. /* tx msdu byte cnt */
  18647. A_UINT32 tx_msdu_byte_cnt_lo;
  18648. A_UINT32 tx_msdu_byte_cnt_hi;
  18649. /* tx msdu cnt */
  18650. A_UINT32 tx_msdu_cnt_lo;
  18651. A_UINT32 tx_msdu_cnt_hi;
  18652. /* tx excessive retry discarded msdu cnt */
  18653. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18654. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18655. /* TX congestion ctrl msdu drop cnt */
  18656. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18657. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18658. /* discarded tx msdus cnt coz of time to live expiry */
  18659. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18660. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18661. /* tx excessive retry discarded msdu byte cnt */
  18662. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18663. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18664. /* TX congestion ctrl msdu drop byte cnt */
  18665. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18666. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18667. /* discarded tx msdus byte cnt coz of time to live expiry */
  18668. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18669. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18670. /* TQM bypass frame cnt */
  18671. A_UINT32 tqm_bypass_frame_cnt_lo;
  18672. A_UINT32 tqm_bypass_frame_cnt_hi;
  18673. /* TQM bypass byte cnt */
  18674. A_UINT32 tqm_bypass_byte_cnt_lo;
  18675. A_UINT32 tqm_bypass_byte_cnt_hi;
  18676. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18677. /*
  18678. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18679. *
  18680. * @details
  18681. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18682. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18683. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18684. * the default MSDU queues of each of the specified TIDs for the peer
  18685. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18686. * If the default MSDU queues of a given TID within the peer are not linked
  18687. * to a service class, the svc_class_id field for that TID will have a
  18688. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18689. * queues for that TID are not mapped to any service class.
  18690. *
  18691. * |31 16|15 8|7 0|
  18692. * |------------------------------+--------------+--------------|
  18693. * | peer ID | reserved | msg type |
  18694. * |------------------------------+--------------+------+-------|
  18695. * | reserved | svc class ID | TID |
  18696. * |------------------------------------------------------------|
  18697. * ...
  18698. * |------------------------------------------------------------|
  18699. * | reserved | svc class ID | TID |
  18700. * |------------------------------------------------------------|
  18701. * Header fields:
  18702. * dword0 - b'7:0 - msg_type: This will be set to
  18703. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18704. * b'31:16 - peer ID
  18705. * dword1 - b'7:0 - TID
  18706. * b'15:8 - svc class ID
  18707. * (dword2, etc. same format as dword1)
  18708. */
  18709. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18710. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18711. A_UINT32 msg_type :8,
  18712. reserved0 :8,
  18713. peer_id :16;
  18714. struct {
  18715. A_UINT32 tid :8,
  18716. svc_class_id :8,
  18717. reserved1 :16;
  18718. } tid_reports[1/*or more*/];
  18719. } POSTPACK;
  18720. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18721. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18722. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18723. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18724. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18725. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18726. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18727. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18728. do { \
  18729. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18730. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18731. } while (0)
  18732. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18733. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18734. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18735. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18736. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18737. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18738. do { \
  18739. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18740. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18741. } while (0)
  18742. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18743. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18744. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18745. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18746. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18747. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18748. do { \
  18749. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18750. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18751. } while (0)
  18752. /*
  18753. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18754. *
  18755. * @details
  18756. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18757. * flow if the flow is seen the associated service class is conveyed to the
  18758. * target via TCL Data Command. Target on the other hand internally creates the
  18759. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18760. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18761. * the newly created MSDUQ
  18762. *
  18763. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18764. * |------------------------------+------------------------+--------------|
  18765. * | peer ID | HTT qtype | msg type |
  18766. * |---------------------------------+--------------+--+---+-------+------|
  18767. * | reserved |AST list index|FO|WC | HLOS | remap|
  18768. * | | | | | TID | TID |
  18769. * |---------------------+------------------------------------------------|
  18770. * | reserved1 | tgt_opaque_id |
  18771. * |---------------------+------------------------------------------------|
  18772. *
  18773. * Header fields:
  18774. *
  18775. * dword0 - b'7:0 - msg_type: This will be set to
  18776. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18777. * b'15:8 - HTT qtype
  18778. * b'31:16 - peer ID
  18779. *
  18780. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18781. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18782. * hlos_tid : Common to Lithium and Beryllium
  18783. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18784. * TCL Data Command : Beryllium
  18785. * b10 - flow_override (FO), as sent by host in
  18786. * TCL Data Command: Beryllium
  18787. * b11:14 - ast_list_idx
  18788. * Array index into the list of extension AST entries
  18789. * (not the actual AST 16-bit index).
  18790. * The ast_list_idx is one-based, with the following
  18791. * range of values:
  18792. * - legacy targets supporting 16 user-defined
  18793. * MSDU queues: 1-2
  18794. * - legacy targets supporting 48 user-defined
  18795. * MSDU queues: 1-6
  18796. * - new targets: 0 (peer_id is used instead)
  18797. * Note that since ast_list_idx is one-based,
  18798. * the host will need to subtract 1 to use it as an
  18799. * index into a list of extension AST entries.
  18800. * b15:31 - reserved
  18801. *
  18802. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18803. * unique MSDUQ id in firmware
  18804. * b'24:31 - reserved1
  18805. */
  18806. PREPACK struct htt_t2h_sawf_msduq_event {
  18807. A_UINT32 msg_type : 8,
  18808. htt_qtype : 8,
  18809. peer_id :16;
  18810. A_UINT32 remap_tid : 4,
  18811. hlos_tid : 4,
  18812. who_classify_info_sel : 2,
  18813. flow_override : 1,
  18814. ast_list_idx : 4,
  18815. reserved :17;
  18816. A_UINT32 tgt_opaque_id :24,
  18817. reserved1 : 8;
  18818. } POSTPACK;
  18819. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18820. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18821. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18822. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18823. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18824. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18825. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18826. do { \
  18827. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18828. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18829. } while (0)
  18830. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18831. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18832. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18833. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18834. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18835. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18836. do { \
  18837. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18838. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18839. } while (0)
  18840. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18841. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18842. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18843. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18844. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18845. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18846. do { \
  18847. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18848. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18849. } while (0)
  18850. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18851. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18852. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18853. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18854. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18855. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18856. do { \
  18857. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18858. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18859. } while (0)
  18860. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18861. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18862. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18863. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18864. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18865. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18866. do { \
  18867. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18868. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18869. } while (0)
  18870. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18871. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18872. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18873. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18874. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18875. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18876. do { \
  18877. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18878. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18879. } while (0)
  18880. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18881. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18882. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18883. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18884. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18885. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18886. do { \
  18887. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18888. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18889. } while (0)
  18890. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18891. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18892. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18893. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18894. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18895. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18896. do { \
  18897. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18898. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18899. } while (0)
  18900. /**
  18901. * @brief target -> PPDU id format indication
  18902. *
  18903. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18904. *
  18905. * @details
  18906. * The following field definitions describe the format of the HTT target
  18907. * to host PPDU ID format indication message.
  18908. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18909. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18910. * seq_idx :- Sequence control index of this PPDU.
  18911. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18912. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18913. * tqm_cmd:-
  18914. *
  18915. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18916. * |--------------------------------------------------+------------------------|
  18917. * | rsvd0 | msg type |
  18918. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18919. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18920. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18921. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18922. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18923. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18924. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18925. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18926. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18927. * Where: OF = bit offset, NB = number of bits, V = valid
  18928. * The message is interpreted as follows:
  18929. *
  18930. * dword0 - b'7:0 - msg_type: This will be set to
  18931. * HTT_T2H_PPDU_ID_FMT_IND
  18932. * value: 0x30
  18933. *
  18934. * dword0 - b'31:8 - reserved
  18935. *
  18936. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18937. *
  18938. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18939. *
  18940. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18941. *
  18942. * dword1 - b'15:11 - reserved for future use
  18943. *
  18944. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18945. *
  18946. * dword1 - b'21:17 - number of bits in ring_id
  18947. *
  18948. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  18949. *
  18950. * dword1 - b'31:27 - reserved for future use
  18951. *
  18952. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  18953. *
  18954. * dword2 - b'5:1 - number of bits in sequence index
  18955. *
  18956. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  18957. *
  18958. * dword2 - b'15:11 - reserved for future use
  18959. *
  18960. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  18961. *
  18962. * dword2 - b'21:17 - number of bits in link_id
  18963. *
  18964. * dword2 - b'26:22 - offset of link_id (in number of bits)
  18965. *
  18966. * dword2 - b'31:27 - reserved for future use
  18967. *
  18968. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  18969. *
  18970. * dword3 - b'5:1 - number of bits in seq_cmd_type
  18971. *
  18972. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  18973. *
  18974. * dword3 - b'15:11 - reserved for future use
  18975. *
  18976. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  18977. *
  18978. * dword3 - b'21:17 - number of bits in tqm_cmd
  18979. *
  18980. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  18981. *
  18982. * dword3 - b'31:27 - reserved for future use
  18983. *
  18984. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  18985. *
  18986. * dword4 - b'5:1 - number of bits in mac_id
  18987. *
  18988. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  18989. *
  18990. * dword4 - b'15:11 - reserved for future use
  18991. *
  18992. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  18993. *
  18994. * dword4 - b'21:17 - number of bits in crc
  18995. *
  18996. * dword4 - b'26:22 - offset of crc (in number of bits)
  18997. *
  18998. * dword4 - b'31:27 - reserved for future use
  18999. *
  19000. */
  19001. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  19002. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  19003. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  19004. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  19005. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  19006. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  19007. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  19008. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  19009. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  19010. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  19011. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  19012. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  19013. /* macros for accessing lower 16 bits in dword */
  19014. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  19015. do { \
  19016. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  19017. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  19018. } while (0)
  19019. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  19020. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  19021. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  19022. do { \
  19023. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  19024. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  19025. } while (0)
  19026. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  19027. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  19028. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  19029. do { \
  19030. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  19031. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  19032. } while (0)
  19033. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  19034. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  19035. /* macros for accessing upper 16 bits in dword */
  19036. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  19037. do { \
  19038. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  19039. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  19040. } while (0)
  19041. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  19042. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  19043. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  19044. do { \
  19045. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  19046. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  19047. } while (0)
  19048. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  19049. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  19050. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  19051. do { \
  19052. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  19053. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  19054. } while (0)
  19055. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  19056. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  19057. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  19058. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19059. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  19060. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19061. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  19062. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19063. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  19064. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19065. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  19066. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19067. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  19068. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19069. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  19070. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19071. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  19072. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19073. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  19074. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19075. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  19076. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19077. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  19078. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19079. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  19080. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19081. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  19082. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19083. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  19084. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19085. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  19086. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19087. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  19088. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19089. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  19090. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19091. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  19092. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19093. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  19094. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19095. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  19096. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19097. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  19098. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19099. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  19100. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19101. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  19102. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19103. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  19104. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19105. /* offsets in number dwords */
  19106. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  19107. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  19108. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  19109. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  19110. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  19111. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  19112. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  19113. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  19114. typedef struct {
  19115. A_UINT32 msg_type: 8, /* bits 7:0 */
  19116. rsvd0: 24;/* bits 31:8 */
  19117. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  19118. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  19119. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  19120. rsvd1: 5, /* bits 15:11 */
  19121. ring_id_valid: 1, /* bits 16:16 */
  19122. ring_id_bits: 5, /* bits 21:17 */
  19123. ring_id_offset: 5, /* bits 26:22 */
  19124. rsvd2: 5; /* bits 31:27 */
  19125. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  19126. seq_idx_bits: 5, /* bits 5:1 */
  19127. seq_idx_offset: 5, /* bits 10:6 */
  19128. rsvd3: 5, /* bits 15:11 */
  19129. link_id_valid: 1, /* bits 16:16 */
  19130. link_id_bits: 5, /* bits 21:17 */
  19131. link_id_offset: 5, /* bits 26:22 */
  19132. rsvd4: 5; /* bits 31:27 */
  19133. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  19134. seq_cmd_type_bits: 5, /* bits 5:1 */
  19135. seq_cmd_type_offset: 5, /* bits 10:6 */
  19136. rsvd5: 5, /* bits 15:11 */
  19137. tqm_cmd_valid: 1, /* bits 16:16 */
  19138. tqm_cmd_bits: 5, /* bits 21:17 */
  19139. tqm_cmd_offset: 5, /* bits 26:12 */
  19140. rsvd6: 5; /* bits 31:27 */
  19141. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  19142. mac_id_bits: 5, /* bits 5:1 */
  19143. mac_id_offset: 5, /* bits 10:6 */
  19144. rsvd8: 5, /* bits 15:11 */
  19145. crc_valid: 1, /* bits 16:16 */
  19146. crc_bits: 5, /* bits 21:17 */
  19147. crc_offset: 5, /* bits 26:12 */
  19148. rsvd9: 5; /* bits 31:27 */
  19149. } htt_t2h_ppdu_id_fmt_ind_t;
  19150. /**
  19151. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  19152. *
  19153. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  19154. *
  19155. * @details
  19156. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19157. * when RX_CCE_SUPER_RULE setup is done
  19158. *
  19159. * This message shows the configuration results after the setup operation.
  19160. * It will always be sent to host.
  19161. * The message would appear as follows:
  19162. *
  19163. * |31 24|23 16|15 8|7 0|
  19164. * |-----------------+-----------------+----------------+----------------|
  19165. * | result | response_type | pdev_id | msg_type |
  19166. * |---------------------------------------------------------------------|
  19167. *
  19168. * The message is interpreted as follows:
  19169. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  19170. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  19171. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  19172. * b'16:23 - response_type: Indicate the response type of this setup
  19173. * done msg
  19174. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  19175. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  19176. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19177. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  19178. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19179. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  19180. * b'24:31 - result: Indicate result of setup operation
  19181. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  19182. * b'24 - is_rule_enough: indicate if there are
  19183. * enough free cce rule slots
  19184. * 0: not enough
  19185. * 1: enough
  19186. * b'25:31 - avail_rule_num: indicate the number of
  19187. * remaining free cce rule slots, only makes sense
  19188. * when is_rule_enough = 0
  19189. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  19190. * b'24 - cfg_result_0: indicate the config result
  19191. * of RX_CCE_SUPER_RULE_0
  19192. * 0: Install/Uninstall fails
  19193. * 1: Install/Uninstall succeeds
  19194. * b'25 - cfg_result_1: indicate the config result
  19195. * of RX_CCE_SUPER_RULE_1
  19196. * 0: Install/Uninstall fails
  19197. * 1: Install/Uninstall succeeds
  19198. * b'26:31 - reserved
  19199. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  19200. * b'24 - cfg_result_0: indicate the config result
  19201. * of RX_CCE_SUPER_RULE_0
  19202. * 0: Release fails
  19203. * 1: Release succeeds
  19204. * b'25 - cfg_result_1: indicate the config result
  19205. * of RX_CCE_SUPER_RULE_1
  19206. * 0: Release fails
  19207. * 1: Release succeeds
  19208. * b'26:31 - reserved
  19209. */
  19210. enum htt_rx_cce_super_rule_setup_done_response_type {
  19211. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  19212. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19213. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19214. /*All reply type should be before this*/
  19215. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  19216. };
  19217. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  19218. A_UINT8 msg_type;
  19219. A_UINT8 pdev_id;
  19220. A_UINT8 response_type;
  19221. union {
  19222. struct {
  19223. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  19224. A_UINT8 is_rule_enough: 1,
  19225. avail_rule_num: 7;
  19226. };
  19227. struct {
  19228. /*
  19229. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  19230. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  19231. */
  19232. A_UINT8 cfg_result_0: 1,
  19233. cfg_result_1: 1,
  19234. rsvd: 6;
  19235. };
  19236. } result;
  19237. } POSTPACK;
  19238. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  19239. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19240. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19241. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19242. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19243. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19244. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19245. do { \
  19246. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19247. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19248. } while (0)
  19249. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19250. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19251. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19252. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19253. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19254. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19255. do { \
  19256. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19257. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19258. } while (0)
  19259. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19260. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19261. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19262. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19263. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19264. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19265. do { \
  19266. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19267. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19268. } while (0)
  19269. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19270. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19271. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19272. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19273. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19274. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19275. do { \
  19276. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19277. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19278. } while (0)
  19279. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19280. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19281. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19282. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19283. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19284. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19285. do { \
  19286. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19287. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19288. } while (0)
  19289. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19290. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19291. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19292. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19293. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19294. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19295. do { \
  19296. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19297. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19298. } while (0)
  19299. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19300. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19301. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19302. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19303. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19304. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19305. do { \
  19306. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19307. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19308. } while (0)
  19309. /**
  19310. * THE BELOW MESSAGE HAS BEEN DEPRECATED
  19311. *======================================
  19312. * @brief target -> host CoDel MSDU queue latencies array configuration
  19313. *
  19314. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  19315. *
  19316. * @details
  19317. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  19318. * by the target to inform the host of the location and size of the DDR array of
  19319. * per MSDU queue latency metrics. This array is updated by the host and
  19320. * read by the target. The target uses these metric values to determine
  19321. * which MSDU queues have latencies exceeding their CoDel latency target.
  19322. *
  19323. * |31 16|15 8|7 0|
  19324. * |-------------------------------------------+----------|
  19325. * | number of array elements | reserved | MSG_TYPE |
  19326. * |-------------------------------------------+----------|
  19327. * | array physical address, low bits |
  19328. * |------------------------------------------------------|
  19329. * | array physical address, high bits |
  19330. * |------------------------------------------------------|
  19331. * Header fields:
  19332. * - MSG_TYPE
  19333. * Bits 7:0
  19334. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19335. * array configuration message.
  19336. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19337. * - NUM_ELEM
  19338. * Bits 31:16
  19339. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19340. * Value: Specifies the number of elements in the MSDU queue latency
  19341. * metrics array. This value is the same as the maximum number of
  19342. * MSDU queues supported by the target.
  19343. * Since each array element is 16 bits, the size in bytes of the
  19344. * MSDU queue latency metrics array is twice the number of elements.
  19345. * - PADDR_LOW
  19346. * Bits 31:0
  19347. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19348. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19349. * metrics array.
  19350. * - PADDR_HIGH
  19351. * Bits 31:0
  19352. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19353. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19354. * metrics array.
  19355. */
  19356. typedef struct {
  19357. A_UINT32 msg_type: 8, /* bits 7:0 */
  19358. reserved: 8, /* bits 15:8 */
  19359. num_elem: 16; /* bits 31:16 */
  19360. A_UINT32 paddr_low;
  19361. A_UINT32 paddr_high;
  19362. } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
  19363. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19364. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19365. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19366. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19367. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19368. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19369. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19370. do { \
  19371. HTT_CHECK_SET_VAL( \
  19372. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19373. ((_var) |= ((_val) << \
  19374. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19375. } while (0)
  19376. /*
  19377. * This CoDel MSDU queue latencies array whose location and number of
  19378. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19379. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19380. * using milliseconds units.
  19381. */
  19382. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19383. /**
  19384. * @brief target -> host rx completion indication message definition
  19385. *
  19386. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19387. *
  19388. * @details
  19389. * The following diagram shows the format of the Rx completion indication sent
  19390. * from the target to the host
  19391. *
  19392. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19393. * |---------------+----------------------------+----------------|
  19394. * | vdev_id | peer_id | msg_type |
  19395. * hdr: |---------------+--------------------------+-+----------------|
  19396. * | rsvd0 |F| msdu_cnt |
  19397. * pyld: |==========================================+=+================|
  19398. * MSDU 0 | buf addr lo (bits 31:0) |
  19399. * |-----+--------------------------------------+----------------|
  19400. * |rsvd1| SW buffer cookie | buf addr hi |
  19401. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19402. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19403. * |-------------------------------------------------+---------+-|
  19404. * | rsvd3 | err info|E|
  19405. * |=================================================+=========+=|
  19406. * MSDU 1 | buf addr lo (bits 31:0) |
  19407. * : ... :
  19408. * | rsvd3 | err info|E|
  19409. * |-------------------------------------------------------------|
  19410. * Where:
  19411. * F = fragment
  19412. * M = MPDU retry bit
  19413. * R = raw MPDU frame
  19414. * F = first MSDU in MPDU
  19415. * L = last MSDU in MPDU
  19416. * C = MSDU continuation
  19417. * S = Souce Addr is valid
  19418. * D = Dest Addr is valid
  19419. * MC = Dest Addr is multicast / broadcast
  19420. * W = is first MSDU after WoW wakeup
  19421. * R2 = rsvd2
  19422. * E = error valid
  19423. */
  19424. /* htt_t2h_rx_data_msdu_err:
  19425. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19426. * when FW forwards MSDU to host.
  19427. */
  19428. typedef enum htt_t2h_rx_data_msdu_err {
  19429. /* ERR_DECRYPT:
  19430. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19431. * host maintains error stats, recycles buffer.
  19432. */
  19433. HTT_RXDATA_ERR_DECRYPT = 0,
  19434. /* ERR_TKIP_MIC:
  19435. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19436. * Host maintains error stats, recycles buffer, sends notification to
  19437. * middleware.
  19438. */
  19439. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19440. /* ERR_UNENCRYPTED:
  19441. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19442. * Host maintains error stats, recycles buffer.
  19443. */
  19444. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19445. /* ERR_MSDU_LIMIT:
  19446. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19447. * Host maintains error stats, recycles buffer.
  19448. */
  19449. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19450. /* ERR_FLUSH_REQUEST:
  19451. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19452. * Host maintains error stats, recycles buffer.
  19453. */
  19454. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19455. /* ERR_OOR:
  19456. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19457. * Host maintains error stats, recycles buffer mainly for low
  19458. * TCP KPI debugging.
  19459. */
  19460. HTT_RXDATA_ERR_OOR = 5,
  19461. /* ERR_2K_JUMP:
  19462. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19463. * Host maintains error stats, recycles buffer mainly for low
  19464. * TCP KPI debugging.
  19465. */
  19466. HTT_RXDATA_ERR_2K_JUMP = 6,
  19467. /* ERR_ZERO_LEN_MSDU:
  19468. * FW sets this error flag for a 0 length MSDU.
  19469. * Host maintains error stats, recycles buffer.
  19470. */
  19471. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19472. /* ERR_INVALID_PEER:
  19473. * FW sets this error flag when MSDU is recived from invalid PEER
  19474. * HOST decides to send DEAUTH or not, recyles buffer.
  19475. */
  19476. HTT_RXDATA_ERR_INVALID_PEER = 8,
  19477. /* add new error codes here */
  19478. HTT_RXDATA_ERR_MAX = 32
  19479. } htt_t2h_rx_data_msdu_err_e;
  19480. struct htt_t2h_rx_data_ind_t
  19481. {
  19482. A_UINT32 /* word 0 */
  19483. /* msg_type:
  19484. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19485. */
  19486. msg_type: 8,
  19487. peer_id: 16, /* This will provide peer data */
  19488. vdev_id: 8; /* This will provide vdev id info */
  19489. A_UINT32 /* word 1 */
  19490. /* msdu_cnt:
  19491. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19492. */
  19493. msdu_cnt: 8,
  19494. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19495. rsvd0: 23;
  19496. /* NOTE:
  19497. * To preserve backwards compatibility,
  19498. * no new fields can be added in this struct.
  19499. */
  19500. };
  19501. struct htt_t2h_rx_data_msdu_info
  19502. {
  19503. A_UINT32 /* word 0 */
  19504. buffer_addr_low : 32;
  19505. A_UINT32 /* word 1 */
  19506. buffer_addr_high : 8,
  19507. sw_buffer_cookie : 21,
  19508. /* fw_offloads_inspected:
  19509. * When reo_destination_indication is 6 in reo_entrance_ring
  19510. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  19511. * of the MPDU are inspected by FW offloads layer, subsequently
  19512. * the MSDUs are qualified to be host interested.
  19513. * In such case the fw_offloads_inspected is set to 1, else 0.
  19514. * This will assist host to not consider such MSDUs for FISA
  19515. * flow addition.
  19516. */
  19517. fw_offloads_inspected : 1,
  19518. rsvd1 : 2;
  19519. A_UINT32 /* word 2 */
  19520. mpdu_retry_bit : 1, /* used for stats maintenance */
  19521. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19522. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19523. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19524. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19525. sa_is_valid : 1, /* used for HW issue check in
  19526. * is_sa_da_idx_valid() */
  19527. da_is_valid : 1, /* used for HW issue check and
  19528. * intra-BSS forwarding */
  19529. da_is_mcbc : 1,
  19530. tid_info : 8, /* used for stats maintenance */
  19531. msdu_length : 14,
  19532. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19533. * provided by fw after WoW exit */
  19534. rsvd2 : 1;
  19535. A_UINT32 /* word 3 */
  19536. error_valid : 1, /* Set if the MSDU has any error */
  19537. error_info : 5, /* If error_valid is TRUE, then refer to
  19538. * "htt_t2h_rx_data_msdu_err_e" for
  19539. * checking error reason. */
  19540. rsvd3 : 26;
  19541. /* NOTE:
  19542. * To preserve backwards compatibility,
  19543. * no new fields can be added in this struct.
  19544. */
  19545. };
  19546. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19547. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19548. * for every Rx DATA IND sent by FW to host.
  19549. */
  19550. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19551. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19552. * This is the size of each MSDU detail that will be piggybacked with the
  19553. * RX IND header.
  19554. */
  19555. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19556. /* member definitions of htt_t2h_rx_data_ind_t */
  19557. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19558. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19559. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19560. do { \
  19561. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19562. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19563. } while (0)
  19564. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19565. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19566. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19567. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19568. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19569. do { \
  19570. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19571. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19572. } while (0)
  19573. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19574. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19575. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19576. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19577. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19578. do { \
  19579. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19580. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19581. } while (0)
  19582. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19583. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19584. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19585. #define HTT_RX_DATA_IND_FRAG_S 8
  19586. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19587. do { \
  19588. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19589. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19590. } while (0)
  19591. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19592. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19593. /* member definitions of htt_t2h_rx_data_msdu_info */
  19594. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19595. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19596. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19597. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19598. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19599. do { \
  19600. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19601. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19602. } while (0)
  19603. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19604. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19605. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19606. do { \
  19607. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19608. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19609. } while (0)
  19610. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19611. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19612. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19613. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19614. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19615. do { \
  19616. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19617. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19618. } while (0)
  19619. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19620. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19621. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  19622. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  19623. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  19624. do { \
  19625. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  19626. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  19627. } while (0)
  19628. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  19629. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  19630. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19631. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19632. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19633. do { \
  19634. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19635. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19636. } while (0)
  19637. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19638. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19639. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19640. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19641. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19642. do { \
  19643. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19644. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19645. } while (0)
  19646. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19647. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19648. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19649. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19650. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19651. do { \
  19652. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19653. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19654. } while (0)
  19655. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19656. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19657. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19658. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19659. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19660. do { \
  19661. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19662. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19663. } while (0)
  19664. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19665. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19666. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19667. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19668. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19669. do { \
  19670. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19671. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19672. } while (0)
  19673. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19674. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19675. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19676. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19677. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19678. do { \
  19679. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19680. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19681. } while (0)
  19682. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19683. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19684. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19685. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19686. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19687. do { \
  19688. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19689. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19690. } while (0)
  19691. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19692. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19693. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19694. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19695. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19696. do { \
  19697. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19698. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19699. } while (0)
  19700. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19701. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19702. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19703. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19704. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19705. do { \
  19706. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19707. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19708. } while (0)
  19709. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19710. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19711. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19712. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19713. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19714. do { \
  19715. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19716. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19717. } while (0)
  19718. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19719. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19720. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19721. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19722. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19723. do { \
  19724. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19725. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19726. } while (0)
  19727. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19728. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19729. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19730. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19731. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19732. do { \
  19733. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19734. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19735. } while (0)
  19736. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19737. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19738. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19739. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19740. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19741. do { \
  19742. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19743. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19744. } while (0)
  19745. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19746. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19747. /**
  19748. * @brief target -> Primary peer migration message to host
  19749. *
  19750. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19751. *
  19752. * @details
  19753. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19754. * to host to flush & set-up the RX rings to new primary peer
  19755. *
  19756. * The message would appear as follows:
  19757. *
  19758. * |31 16|15 12|11 8|7 0|
  19759. * |-------------------------------+---------+---------+--------------|
  19760. * | vdev ID | pdev ID | chip ID | msg type |
  19761. * |-------------------------------+---------+---------+--------------|
  19762. * | ML peer ID | SW peer ID |
  19763. * |-------------------------------+----------------------------------|
  19764. *
  19765. * The message is interpreted as follows:
  19766. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19767. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19768. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19769. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19770. * as primary
  19771. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19772. * as primary
  19773. *
  19774. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19775. * chosen as primary
  19776. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19777. * primary peer belongs.
  19778. */
  19779. typedef struct {
  19780. A_UINT32 msg_type: 8, /* bits 7:0 */
  19781. chip_id: 4, /* bits 11:8 */
  19782. pdev_id: 4, /* bits 15:12 */
  19783. vdev_id: 16; /* bits 31:16 */
  19784. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19785. ml_peer_id: 16; /* bits 31:16 */
  19786. } htt_t2h_primary_link_peer_migrate_ind_t;
  19787. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19788. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19789. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19790. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19791. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19792. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19793. do { \
  19794. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19795. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19796. } while (0)
  19797. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19798. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19799. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19800. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19801. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19802. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19803. do { \
  19804. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19805. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19806. } while (0)
  19807. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19808. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19809. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19810. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19811. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19812. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19813. do { \
  19814. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19815. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19816. } while (0)
  19817. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19818. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19819. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19820. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19821. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19822. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19823. do { \
  19824. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19825. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19826. } while (0)
  19827. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19828. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19829. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19830. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19831. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19832. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19833. do { \
  19834. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19835. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19836. } while (0)
  19837. /**
  19838. * @brief target -> host rx peer AST override message defenition
  19839. *
  19840. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  19841. *
  19842. * @details
  19843. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  19844. * where in the dummy ast index is provided to the host.
  19845. * This new message below is sent to the host at run time from the TX_DE
  19846. * exception path when a SAWF flow is detected for a peer.
  19847. * This is sent up once per SAWF peer.
  19848. * This layout assumes the target operates as little-endian.
  19849. *
  19850. * |31 24|23 16|15 8|7 0|
  19851. * |--------------------------------------+-----------------+-----------------|
  19852. * | SW peer ID | vdev ID | msg type |
  19853. * |-----------------+--------------------+-----------------+-----------------|
  19854. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  19855. * |-----------------+--------------------+-----------------+-----------------|
  19856. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  19857. * |--------------------------------------+-----------------+-----------------|
  19858. * | reserved | dummy AST Index #2 |
  19859. * |--------------------------------------+-----------------------------------|
  19860. *
  19861. * The following field definitions describe the format of the peer ast override
  19862. * index messages sent from the target to the host.
  19863. * - MSG_TYPE
  19864. * Bits 7:0
  19865. * Purpose: identifies this as a peer map v3 message
  19866. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  19867. * - VDEV_ID
  19868. * Bits 15:8
  19869. * Purpose: Indicates which virtual device the peer is associated with.
  19870. * - SW_PEER_ID
  19871. * Bits 31:16
  19872. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  19873. * - MAC_ADDR_L32
  19874. * Bits 31:0
  19875. * Purpose: Identifies which peer node the peer ID is for.
  19876. * Value: lower 4 bytes of peer node's MAC address
  19877. * - MAC_ADDR_U16
  19878. * Bits 15:0
  19879. * Purpose: Identifies which peer node the peer ID is for.
  19880. * Value: upper 2 bytes of peer node's MAC address
  19881. * - AST_INDEX1
  19882. * Bits 31:16
  19883. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  19884. * - AST_INDEX2
  19885. * Bits 15:0
  19886. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  19887. */
  19888. /* dword 0 */
  19889. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  19890. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  19891. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  19892. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  19893. /* dword 1 */
  19894. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  19895. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  19896. /* dword 2 */
  19897. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  19898. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  19899. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  19900. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  19901. /* dword 3 */
  19902. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  19903. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  19904. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  19905. do { \
  19906. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  19907. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  19908. } while (0)
  19909. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  19910. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  19911. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  19912. do { \
  19913. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  19914. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  19915. } while (0)
  19916. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  19917. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  19918. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  19919. do { \
  19920. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  19921. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  19922. } while (0)
  19923. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  19924. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  19925. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  19926. do { \
  19927. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  19928. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  19929. } while (0)
  19930. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  19931. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  19932. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  19933. do { \
  19934. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  19935. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  19936. } while (0)
  19937. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  19938. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  19939. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  19940. do { \
  19941. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  19942. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  19943. } while (0)
  19944. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  19945. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  19946. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  19947. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  19948. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  19949. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  19950. /**
  19951. * @brief target -> periodic report of tx latency to host
  19952. *
  19953. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
  19954. *
  19955. * @details
  19956. * The message starts with a message header followed by one or more
  19957. * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
  19958. * After each upload, these tx latency stats will be reset.
  19959. *
  19960. * |31 24|23 16|15 14|13 10|9 8|7 0|
  19961. * +-------------------------+-----+-----+---+----------|
  19962. * hdr | |pyld elem sz| | GR | P | msg type |
  19963. *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  19964. * pyld | peer ID |
  19965. * |----------------------------------------------------|
  19966. * | peer_tx_latency[0] |
  19967. * |----------------------------------------------------|
  19968. * 1st | peer_tx_latency[1] |
  19969. * peer |----------------------------------------------------|
  19970. * | peer_tx_latency[2] |
  19971. * |----------------------------------------------------|
  19972. * | peer_tx_latency[3] |
  19973. * |----------------------------------------------------|
  19974. * | avg latency |
  19975. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  19976. * | peer ID |
  19977. * |----------------------------------------------------|
  19978. * | peer_tx_latency[0] |
  19979. * |----------------------------------------------------|
  19980. * 2nd | peer_tx_latency[1] |
  19981. * peer |----------------------------------------------------|
  19982. * | peer_tx_latency[2] |
  19983. * |----------------------------------------------------|
  19984. * | peer_tx_latency[3] |
  19985. * |----------------------------------------------------|
  19986. * | avg latency |
  19987. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  19988. * Where:
  19989. * P = pdev ID
  19990. * GR = granularity
  19991. *
  19992. * @details
  19993. * htt_t2h_tx_latency_stats_periodic_hdr_t:
  19994. * - msg_type
  19995. * Bits 7:0
  19996. * Purpose: identifies this as a tx latency report message
  19997. * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
  19998. * - pdev_id
  19999. * Bits 9:8
  20000. * Purpose: Indicates which pdev this message is associated with.
  20001. * - granularity
  20002. * Bits 13:10
  20003. * Purpose: specifies the granulairty of each tx latency bucket in MS.
  20004. * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
  20005. * then the ranges for the 4 latency histogram buckets will be
  20006. * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
  20007. * - payload_elem_size
  20008. * Bits 23:16
  20009. * Purpose: specifies the size of each element within the msg's payload
  20010. * In other words, this field specified the value of
  20011. * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
  20012. * revision of the htt_t2h_peer_tx_latency_stats definition.
  20013. * If the payload_elem_size reported in the message exceeds the
  20014. * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20015. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20016. * the host shall ignore the excess data.
  20017. * Conversely, if the payload_elem_size reported in the message is
  20018. * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20019. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20020. * the host shall use 0x0 values for the portion of the data not
  20021. * provided by the target.
  20022. * The host can compare the payload_elem_size to the total size of
  20023. * the message minus the size of the message header to determine
  20024. * how many peer payload elements are present in the message.
  20025. * - sw_peer_id
  20026. * Purpose: The peer to which the following stats belong
  20027. * - peer_tx_latency
  20028. * Purpose: tx latency histogram for this peer, with 4 buckets whose
  20029. * size (in milliseconds) is specified by the granularity field
  20030. * - avg_latency
  20031. * Purpose: average tx latency (in ms) for this peer in this report interval
  20032. */
  20033. typedef struct {
  20034. A_UINT32 msg_type: 8,
  20035. pdev_id: 2,
  20036. granularity: 4,
  20037. reserved1: 2,
  20038. payload_elem_size: 8,
  20039. reserved2: 8;
  20040. } htt_t2h_tx_latency_stats_periodic_hdr_t;
  20041. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
  20042. (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
  20043. #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
  20044. typedef struct _htt_tx_latency_stats {
  20045. A_UINT32 peer_id;
  20046. A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
  20047. A_UINT32 avg_latency;
  20048. } htt_t2h_peer_tx_latency_stats;
  20049. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
  20050. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
  20051. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  20052. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
  20053. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  20054. do { \
  20055. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
  20056. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
  20057. } while (0)
  20058. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
  20059. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
  20060. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
  20061. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
  20062. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
  20063. do { \
  20064. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
  20065. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
  20066. } while (0)
  20067. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
  20068. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
  20069. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
  20070. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
  20071. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
  20072. do { \
  20073. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
  20074. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
  20075. } while (0)
  20076. #endif