dp_ipa.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796
  1. /*
  2. * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifdef IPA_OFFLOAD
  17. #include <qdf_ipa_wdi3.h>
  18. #include <qdf_types.h>
  19. #include <qdf_lock.h>
  20. #include <hal_hw_headers.h>
  21. #include <hal_api.h>
  22. #include <hif.h>
  23. #include <htt.h>
  24. #include <wdi_event.h>
  25. #include <queue.h>
  26. #include "dp_types.h"
  27. #include "dp_htt.h"
  28. #include "dp_tx.h"
  29. #include "dp_rx.h"
  30. #include "dp_ipa.h"
  31. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  32. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  33. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  34. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  35. * This causes back pressure, resulting in a FW crash.
  36. * By leaving some entries with no buffer attached, WBM will be able to write
  37. * to the ring, and from dumps we can figure out the buffer which is causing
  38. * this issue.
  39. */
  40. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  41. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  42. qdf_nbuf_t nbuf,
  43. bool create)
  44. {
  45. qdf_mem_info_t mem_map_table = {0};
  46. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  47. qdf_nbuf_get_frag_paddr(nbuf, 0),
  48. skb_end_pointer(nbuf) - nbuf->data);
  49. if (create)
  50. qdf_ipa_wdi_create_smmu_mapping(1, &mem_map_table);
  51. else
  52. qdf_ipa_wdi_release_smmu_mapping(1, &mem_map_table);
  53. return QDF_STATUS_SUCCESS;
  54. }
  55. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  56. qdf_nbuf_t nbuf,
  57. bool create)
  58. {
  59. struct dp_pdev *pdev;
  60. int i;
  61. for (i = 0; i < soc->pdev_count; i++) {
  62. pdev = soc->pdev_list[i];
  63. if (pdev && pdev->monitor_configured)
  64. return QDF_STATUS_SUCCESS;
  65. }
  66. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  67. !qdf_mem_smmu_s1_enabled(soc->osdev))
  68. return QDF_STATUS_SUCCESS;
  69. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  70. return QDF_STATUS_SUCCESS;
  71. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  72. }
  73. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  74. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  75. struct dp_pdev *pdev,
  76. bool create)
  77. {
  78. struct rx_desc_pool *rx_pool;
  79. uint8_t pdev_id;
  80. uint32_t num_desc, page_id, offset, i;
  81. uint16_t num_desc_per_page;
  82. union dp_rx_desc_list_elem_t *rx_desc_elem;
  83. struct dp_rx_desc *rx_desc;
  84. qdf_nbuf_t nbuf;
  85. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  86. return QDF_STATUS_SUCCESS;
  87. pdev_id = pdev->pdev_id;
  88. rx_pool = &soc->rx_desc_buf[pdev_id];
  89. qdf_spin_lock_bh(&rx_pool->lock);
  90. num_desc = rx_pool->pool_size;
  91. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  92. for (i = 0; i < num_desc; i++) {
  93. page_id = i / num_desc_per_page;
  94. offset = i % num_desc_per_page;
  95. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  96. break;
  97. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  98. rx_desc = &rx_desc_elem->rx_desc;
  99. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  100. continue;
  101. nbuf = rx_desc->nbuf;
  102. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  103. }
  104. qdf_spin_unlock_bh(&rx_pool->lock);
  105. return QDF_STATUS_SUCCESS;
  106. }
  107. #else
  108. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  109. struct dp_pdev *pdev,
  110. bool create)
  111. {
  112. struct rx_desc_pool *rx_pool;
  113. uint8_t pdev_id;
  114. qdf_nbuf_t nbuf;
  115. int i;
  116. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  117. return QDF_STATUS_SUCCESS;
  118. pdev_id = pdev->pdev_id;
  119. rx_pool = &soc->rx_desc_buf[pdev_id];
  120. qdf_spin_lock_bh(&rx_pool->lock);
  121. for (i = 0; i < rx_pool->pool_size; i++) {
  122. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  123. rx_pool->array[i].rx_desc.unmapped)
  124. continue;
  125. nbuf = rx_pool->array[i].rx_desc.nbuf;
  126. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, create);
  127. }
  128. qdf_spin_unlock_bh(&rx_pool->lock);
  129. return QDF_STATUS_SUCCESS;
  130. }
  131. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  132. /**
  133. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  134. * @soc: data path instance
  135. * @pdev: core txrx pdev context
  136. *
  137. * Free allocated TX buffers with WBM SRNG
  138. *
  139. * Return: none
  140. */
  141. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  142. {
  143. int idx;
  144. qdf_nbuf_t nbuf;
  145. struct dp_ipa_resources *ipa_res;
  146. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  147. nbuf = (qdf_nbuf_t)
  148. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  149. if (!nbuf)
  150. continue;
  151. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  152. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, false);
  153. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  154. qdf_nbuf_free(nbuf);
  155. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  156. (void *)NULL;
  157. }
  158. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  159. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  160. ipa_res = &pdev->ipa_resource;
  161. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  162. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  163. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  164. }
  165. /**
  166. * dp_rx_ipa_uc_detach - free autonomy RX resources
  167. * @soc: data path instance
  168. * @pdev: core txrx pdev context
  169. *
  170. * This function will detach DP RX into main device context
  171. * will free DP Rx resources.
  172. *
  173. * Return: none
  174. */
  175. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  176. {
  177. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  178. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  179. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  180. }
  181. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  182. {
  183. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  184. return QDF_STATUS_SUCCESS;
  185. /* TX resource detach */
  186. dp_tx_ipa_uc_detach(soc, pdev);
  187. /* RX resource detach */
  188. dp_rx_ipa_uc_detach(soc, pdev);
  189. return QDF_STATUS_SUCCESS; /* success */
  190. }
  191. /**
  192. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  193. * @soc: data path instance
  194. * @pdev: Physical device handle
  195. *
  196. * Allocate TX buffer from non-cacheable memory
  197. * Attache allocated TX buffers with WBM SRNG
  198. *
  199. * Return: int
  200. */
  201. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  202. {
  203. uint32_t tx_buffer_count;
  204. uint32_t ring_base_align = 8;
  205. qdf_dma_addr_t buffer_paddr;
  206. struct hal_srng *wbm_srng = (struct hal_srng *)
  207. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  208. struct hal_srng_params srng_params;
  209. uint32_t paddr_lo;
  210. uint32_t paddr_hi;
  211. void *ring_entry;
  212. int num_entries;
  213. qdf_nbuf_t nbuf;
  214. int retval = QDF_STATUS_SUCCESS;
  215. int max_alloc_count = 0;
  216. /*
  217. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  218. * unsigned int uc_tx_buf_sz =
  219. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  220. */
  221. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  222. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  223. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  224. &srng_params);
  225. num_entries = srng_params.num_entries;
  226. max_alloc_count =
  227. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  228. if (max_alloc_count <= 0) {
  229. dp_err("incorrect value for buffer count %u", max_alloc_count);
  230. return -EINVAL;
  231. }
  232. dp_info("requested %d buffers to be posted to wbm ring",
  233. max_alloc_count);
  234. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  235. qdf_mem_malloc(num_entries *
  236. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  237. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  238. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  239. return -ENOMEM;
  240. }
  241. hal_srng_access_start_unlocked(soc->hal_soc,
  242. hal_srng_to_hal_ring_handle(wbm_srng));
  243. /*
  244. * Allocate Tx buffers as many as possible.
  245. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  246. * Populate Tx buffers into WBM2IPA ring
  247. * This initial buffer population will simulate H/W as source ring,
  248. * and update HP
  249. */
  250. for (tx_buffer_count = 0;
  251. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  252. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  253. if (!nbuf)
  254. break;
  255. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  256. hal_srng_to_hal_ring_handle(wbm_srng));
  257. if (!ring_entry) {
  258. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  259. "%s: Failed to get WBM ring entry",
  260. __func__);
  261. qdf_nbuf_free(nbuf);
  262. break;
  263. }
  264. qdf_nbuf_map_single(soc->osdev, nbuf,
  265. QDF_DMA_BIDIRECTIONAL);
  266. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  267. paddr_lo = ((uint64_t)buffer_paddr & 0x00000000ffffffff);
  268. paddr_hi = ((uint64_t)buffer_paddr & 0x0000001f00000000) >> 32;
  269. HAL_RXDMA_PADDR_LO_SET(ring_entry, paddr_lo);
  270. HAL_RXDMA_PADDR_HI_SET(ring_entry, paddr_hi);
  271. HAL_RXDMA_MANAGER_SET(ring_entry, (IPA_TCL_DATA_RING_IDX +
  272. HAL_WBM_SW0_BM_ID));
  273. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  274. = (void *)nbuf;
  275. if (qdf_mem_smmu_s1_enabled(soc->osdev))
  276. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, true);
  277. }
  278. hal_srng_access_end_unlocked(soc->hal_soc,
  279. hal_srng_to_hal_ring_handle(wbm_srng));
  280. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  281. if (tx_buffer_count) {
  282. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  283. } else {
  284. dp_err("No IPA WDI TX buffer allocated!");
  285. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  286. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  287. retval = -ENOMEM;
  288. }
  289. return retval;
  290. }
  291. /**
  292. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  293. * @soc: data path instance
  294. * @pdev: core txrx pdev context
  295. *
  296. * This function will attach a DP RX instance into the main
  297. * device (SOC) context.
  298. *
  299. * Return: QDF_STATUS_SUCCESS: success
  300. * QDF_STATUS_E_RESOURCES: Error return
  301. */
  302. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  303. {
  304. return QDF_STATUS_SUCCESS;
  305. }
  306. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  307. {
  308. int error;
  309. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  310. return QDF_STATUS_SUCCESS;
  311. /* TX resource attach */
  312. error = dp_tx_ipa_uc_attach(soc, pdev);
  313. if (error) {
  314. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  315. "%s: DP IPA UC TX attach fail code %d",
  316. __func__, error);
  317. return error;
  318. }
  319. /* RX resource attach */
  320. error = dp_rx_ipa_uc_attach(soc, pdev);
  321. if (error) {
  322. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  323. "%s: DP IPA UC RX attach fail code %d",
  324. __func__, error);
  325. dp_tx_ipa_uc_detach(soc, pdev);
  326. return error;
  327. }
  328. return QDF_STATUS_SUCCESS; /* success */
  329. }
  330. /*
  331. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  332. * @soc: data path SoC handle
  333. *
  334. * Return: none
  335. */
  336. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  337. struct dp_pdev *pdev)
  338. {
  339. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  340. struct hal_srng *hal_srng;
  341. struct hal_srng_params srng_params;
  342. qdf_dma_addr_t hp_addr;
  343. unsigned long addr_offset, dev_base_paddr;
  344. uint32_t ix0;
  345. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  346. return QDF_STATUS_SUCCESS;
  347. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  348. hal_srng = (struct hal_srng *)
  349. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  350. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  351. hal_srng_to_hal_ring_handle(hal_srng),
  352. &srng_params);
  353. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  354. srng_params.ring_base_paddr;
  355. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  356. srng_params.ring_base_vaddr;
  357. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  358. (srng_params.num_entries * srng_params.entry_size) << 2;
  359. /*
  360. * For the register backed memory addresses, use the scn->mem_pa to
  361. * calculate the physical address of the shadow registers
  362. */
  363. dev_base_paddr =
  364. (unsigned long)
  365. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  366. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  367. (unsigned long)(hal_soc->dev_base_addr);
  368. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  369. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  370. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  371. (unsigned int)addr_offset,
  372. (unsigned int)dev_base_paddr,
  373. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  374. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  375. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  376. srng_params.num_entries,
  377. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  378. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  379. hal_srng = (struct hal_srng *)
  380. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  381. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  382. hal_srng_to_hal_ring_handle(hal_srng),
  383. &srng_params);
  384. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  385. srng_params.ring_base_paddr;
  386. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  387. srng_params.ring_base_vaddr;
  388. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  389. (srng_params.num_entries * srng_params.entry_size) << 2;
  390. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  391. (unsigned long)(hal_soc->dev_base_addr);
  392. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  393. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  394. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  395. (unsigned int)addr_offset,
  396. (unsigned int)dev_base_paddr,
  397. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  398. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  399. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  400. srng_params.num_entries,
  401. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  402. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  403. hal_srng = (struct hal_srng *)
  404. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  405. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  406. hal_srng_to_hal_ring_handle(hal_srng),
  407. &srng_params);
  408. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  409. srng_params.ring_base_paddr;
  410. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  411. srng_params.ring_base_vaddr;
  412. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  413. (srng_params.num_entries * srng_params.entry_size) << 2;
  414. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  415. (unsigned long)(hal_soc->dev_base_addr);
  416. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  417. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  418. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  419. (unsigned int)addr_offset,
  420. (unsigned int)dev_base_paddr,
  421. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  422. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  423. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  424. srng_params.num_entries,
  425. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  426. hal_srng = (struct hal_srng *)
  427. pdev->rx_refill_buf_ring2.hal_srng;
  428. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  429. hal_srng_to_hal_ring_handle(hal_srng),
  430. &srng_params);
  431. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  432. srng_params.ring_base_paddr;
  433. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  434. srng_params.ring_base_vaddr;
  435. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  436. (srng_params.num_entries * srng_params.entry_size) << 2;
  437. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  438. hal_srng_to_hal_ring_handle(hal_srng));
  439. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  440. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  441. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  442. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  443. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  444. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  445. srng_params.num_entries,
  446. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  447. /*
  448. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  449. * DESTINATION_RING_CTRL_IX_0.
  450. */
  451. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  452. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  453. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  454. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  455. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  456. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  457. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  458. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  459. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  460. return 0;
  461. }
  462. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  463. qdf_shared_mem_t *shared_mem,
  464. void *cpu_addr,
  465. qdf_dma_addr_t dma_addr,
  466. uint32_t size)
  467. {
  468. qdf_dma_addr_t paddr;
  469. int ret;
  470. shared_mem->vaddr = cpu_addr;
  471. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  472. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  473. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  474. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  475. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  476. shared_mem->vaddr, dma_addr, size);
  477. if (ret) {
  478. dp_err("Unable to get DMA sgtable");
  479. return QDF_STATUS_E_NOMEM;
  480. }
  481. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  482. return QDF_STATUS_SUCCESS;
  483. }
  484. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  485. {
  486. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  487. struct dp_pdev *pdev =
  488. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  489. struct dp_ipa_resources *ipa_res;
  490. if (!pdev) {
  491. dp_err("%s invalid instance", __func__);
  492. return QDF_STATUS_E_FAILURE;
  493. }
  494. ipa_res = &pdev->ipa_resource;
  495. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  496. return QDF_STATUS_SUCCESS;
  497. ipa_res->tx_num_alloc_buffer =
  498. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  499. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  500. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  501. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  502. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  503. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  504. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  505. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  506. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  507. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  508. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  509. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  510. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  511. dp_ipa_get_shared_mem_info(
  512. soc->osdev, &ipa_res->rx_refill_ring,
  513. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  514. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  515. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  516. if (!qdf_mem_get_dma_addr(soc->osdev,
  517. &ipa_res->tx_comp_ring.mem_info) ||
  518. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info))
  519. return QDF_STATUS_E_FAILURE;
  520. return QDF_STATUS_SUCCESS;
  521. }
  522. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  523. {
  524. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  525. struct dp_pdev *pdev =
  526. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  527. struct dp_ipa_resources *ipa_res;
  528. struct hal_srng *wbm_srng = (struct hal_srng *)
  529. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  530. struct hal_srng *reo_srng = (struct hal_srng *)
  531. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  532. uint32_t tx_comp_doorbell_dmaaddr;
  533. uint32_t rx_ready_doorbell_dmaaddr;
  534. if (!pdev) {
  535. dp_err("%s invalid instance", __func__);
  536. return QDF_STATUS_E_FAILURE;
  537. }
  538. ipa_res = &pdev->ipa_resource;
  539. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  540. return QDF_STATUS_SUCCESS;
  541. ipa_res->tx_comp_doorbell_vaddr =
  542. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  543. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  544. pld_smmu_map(soc->osdev->dev, ipa_res->tx_comp_doorbell_paddr,
  545. &tx_comp_doorbell_dmaaddr, sizeof(uint32_t));
  546. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  547. pld_smmu_map(soc->osdev->dev, ipa_res->rx_ready_doorbell_paddr,
  548. &rx_ready_doorbell_dmaaddr, sizeof(uint32_t));
  549. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  550. }
  551. hal_srng_dst_set_hp_paddr(wbm_srng, ipa_res->tx_comp_doorbell_paddr);
  552. dp_info("paddr %pK vaddr %pK",
  553. (void *)ipa_res->tx_comp_doorbell_paddr,
  554. (void *)ipa_res->tx_comp_doorbell_vaddr);
  555. hal_srng_dst_init_hp(wbm_srng, ipa_res->tx_comp_doorbell_vaddr);
  556. /*
  557. * For RX, REO module on Napier/Hastings does reordering on incoming
  558. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  559. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  560. * to IPA.
  561. * Set the doorbell addr for the REO ring.
  562. */
  563. hal_srng_dst_set_hp_paddr(reo_srng, ipa_res->rx_ready_doorbell_paddr);
  564. return QDF_STATUS_SUCCESS;
  565. }
  566. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  567. uint8_t *op_msg)
  568. {
  569. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  570. struct dp_pdev *pdev =
  571. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  572. if (!pdev) {
  573. dp_err("%s invalid instance", __func__);
  574. return QDF_STATUS_E_FAILURE;
  575. }
  576. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  577. return QDF_STATUS_SUCCESS;
  578. if (pdev->ipa_uc_op_cb) {
  579. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  580. } else {
  581. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  582. "%s: IPA callback function is not registered", __func__);
  583. qdf_mem_free(op_msg);
  584. return QDF_STATUS_E_FAILURE;
  585. }
  586. return QDF_STATUS_SUCCESS;
  587. }
  588. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  589. ipa_uc_op_cb_type op_cb,
  590. void *usr_ctxt)
  591. {
  592. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  593. struct dp_pdev *pdev =
  594. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  595. if (!pdev) {
  596. dp_err("%s invalid instance", __func__);
  597. return QDF_STATUS_E_FAILURE;
  598. }
  599. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  600. return QDF_STATUS_SUCCESS;
  601. pdev->ipa_uc_op_cb = op_cb;
  602. pdev->usr_ctxt = usr_ctxt;
  603. return QDF_STATUS_SUCCESS;
  604. }
  605. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  606. {
  607. /* TBD */
  608. return QDF_STATUS_SUCCESS;
  609. }
  610. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  611. qdf_nbuf_t skb)
  612. {
  613. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  614. struct dp_vdev *vdev =
  615. dp_get_vdev_from_soc_vdev_id_wifi3(soc, vdev_id);
  616. qdf_nbuf_t ret;
  617. if (!vdev) {
  618. dp_err("%s invalid instance", __func__);
  619. return skb;
  620. }
  621. /* Terminate the (single-element) list of tx frames */
  622. qdf_nbuf_set_next(skb, NULL);
  623. ret = dp_tx_send(dp_vdev_to_cdp_vdev(vdev), skb);
  624. if (ret) {
  625. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  626. "%s: Failed to tx", __func__);
  627. return ret;
  628. }
  629. return NULL;
  630. }
  631. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  632. {
  633. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  634. struct dp_pdev *pdev =
  635. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  636. uint32_t ix0;
  637. uint32_t ix2;
  638. if (!pdev) {
  639. dp_err("%s invalid instance", __func__);
  640. return QDF_STATUS_E_FAILURE;
  641. }
  642. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  643. return QDF_STATUS_SUCCESS;
  644. /* Call HAL API to remap REO rings to REO2IPA ring */
  645. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  646. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 1) |
  647. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 2) |
  648. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 3) |
  649. HAL_REO_REMAP_IX0(REO_REMAP_SW4, 4) |
  650. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  651. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  652. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  653. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  654. ix2 = HAL_REO_REMAP_IX2(REO_REMAP_SW4, 16) |
  655. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 17) |
  656. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 18) |
  657. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 19) |
  658. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 20) |
  659. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 21) |
  660. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 22) |
  661. HAL_REO_REMAP_IX2(REO_REMAP_SW4, 23);
  662. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  663. &ix2, &ix2);
  664. } else {
  665. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  666. NULL, NULL);
  667. }
  668. return QDF_STATUS_SUCCESS;
  669. }
  670. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  671. {
  672. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  673. struct dp_pdev *pdev =
  674. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  675. uint32_t ix0;
  676. uint32_t ix2;
  677. uint32_t ix3;
  678. if (!pdev) {
  679. dp_err("%s invalid instance", __func__);
  680. return QDF_STATUS_E_FAILURE;
  681. }
  682. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  683. return QDF_STATUS_SUCCESS;
  684. /* Call HAL API to remap REO rings to REO2IPA ring */
  685. ix0 = HAL_REO_REMAP_IX0(REO_REMAP_TCL, 0) |
  686. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  687. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  688. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  689. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  690. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  691. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  692. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  693. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  694. dp_reo_remap_config(soc, &ix2, &ix3);
  695. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  696. &ix2, &ix3);
  697. } else {
  698. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  699. NULL, NULL);
  700. }
  701. return QDF_STATUS_SUCCESS;
  702. }
  703. /* This should be configurable per H/W configuration enable status */
  704. #define L3_HEADER_PADDING 2
  705. #ifdef CONFIG_IPA_WDI_UNIFIED_API
  706. #ifndef QCA_LL_TX_FLOW_CONTROL_V2
  707. static inline void dp_setup_mcc_sys_pipes(
  708. qdf_ipa_sys_connect_params_t *sys_in,
  709. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  710. {
  711. /* Setup MCC sys pipe */
  712. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  713. DP_IPA_MAX_IFACE;
  714. for (int i = 0; i < DP_IPA_MAX_IFACE; i++)
  715. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  716. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  717. }
  718. #else
  719. static inline void dp_setup_mcc_sys_pipes(
  720. qdf_ipa_sys_connect_params_t *sys_in,
  721. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  722. {
  723. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  724. }
  725. #endif
  726. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  727. struct dp_ipa_resources *ipa_res,
  728. qdf_ipa_wdi_pipe_setup_info_t *tx,
  729. bool over_gsi)
  730. {
  731. struct tcl_data_cmd *tcl_desc_ptr;
  732. uint8_t *desc_addr;
  733. uint32_t desc_size;
  734. if (over_gsi)
  735. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  736. else
  737. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  738. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  739. qdf_mem_get_dma_addr(soc->osdev,
  740. &ipa_res->tx_comp_ring.mem_info);
  741. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  742. qdf_mem_get_dma_size(soc->osdev,
  743. &ipa_res->tx_comp_ring.mem_info);
  744. /* WBM Tail Pointer Address */
  745. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  746. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  747. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  748. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  749. qdf_mem_get_dma_addr(soc->osdev,
  750. &ipa_res->tx_ring.mem_info);
  751. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  752. qdf_mem_get_dma_size(soc->osdev,
  753. &ipa_res->tx_ring.mem_info);
  754. /* TCL Head Pointer Address */
  755. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  756. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  757. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  758. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  759. ipa_res->tx_num_alloc_buffer;
  760. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  761. /* Preprogram TCL descriptor */
  762. desc_addr =
  763. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  764. desc_size = sizeof(struct tcl_data_cmd);
  765. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  766. tcl_desc_ptr = (struct tcl_data_cmd *)
  767. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  768. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  769. HAL_RX_BUF_RBM_SW2_BM;
  770. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  771. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  772. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  773. }
  774. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  775. struct dp_ipa_resources *ipa_res,
  776. qdf_ipa_wdi_pipe_setup_info_t *rx,
  777. bool over_gsi)
  778. {
  779. if (over_gsi)
  780. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  781. IPA_CLIENT_WLAN2_PROD;
  782. else
  783. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  784. IPA_CLIENT_WLAN1_PROD;
  785. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  786. qdf_mem_get_dma_addr(soc->osdev,
  787. &ipa_res->rx_rdy_ring.mem_info);
  788. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  789. qdf_mem_get_dma_size(soc->osdev,
  790. &ipa_res->rx_rdy_ring.mem_info);
  791. /* REO Tail Pointer Address */
  792. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  793. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  794. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  795. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  796. qdf_mem_get_dma_addr(soc->osdev,
  797. &ipa_res->rx_refill_ring.mem_info);
  798. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  799. qdf_mem_get_dma_size(soc->osdev,
  800. &ipa_res->rx_refill_ring.mem_info);
  801. /* FW Head Pointer Address */
  802. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  803. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  804. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  805. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  806. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  807. }
  808. static void
  809. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  810. struct dp_ipa_resources *ipa_res,
  811. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  812. bool over_gsi)
  813. {
  814. struct tcl_data_cmd *tcl_desc_ptr;
  815. uint8_t *desc_addr;
  816. uint32_t desc_size;
  817. if (over_gsi)
  818. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  819. IPA_CLIENT_WLAN2_CONS;
  820. else
  821. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  822. IPA_CLIENT_WLAN1_CONS;
  823. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  824. &ipa_res->tx_comp_ring.sgtable,
  825. sizeof(sgtable_t));
  826. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  827. qdf_mem_get_dma_size(soc->osdev,
  828. &ipa_res->tx_comp_ring.mem_info);
  829. /* WBM Tail Pointer Address */
  830. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  831. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  832. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  833. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  834. &ipa_res->tx_ring.sgtable,
  835. sizeof(sgtable_t));
  836. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  837. qdf_mem_get_dma_size(soc->osdev,
  838. &ipa_res->tx_ring.mem_info);
  839. /* TCL Head Pointer Address */
  840. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  841. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  842. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  843. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  844. ipa_res->tx_num_alloc_buffer;
  845. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  846. /* Preprogram TCL descriptor */
  847. desc_addr = (uint8_t *)QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(
  848. tx_smmu);
  849. desc_size = sizeof(struct tcl_data_cmd);
  850. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  851. tcl_desc_ptr = (struct tcl_data_cmd *)
  852. (QDF_IPA_WDI_SETUP_INFO_SMMU_DESC_FORMAT_TEMPLATE(tx_smmu) + 1);
  853. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  854. HAL_RX_BUF_RBM_SW2_BM;
  855. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  856. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  857. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  858. }
  859. static void
  860. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  861. struct dp_ipa_resources *ipa_res,
  862. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  863. bool over_gsi)
  864. {
  865. if (over_gsi)
  866. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  867. IPA_CLIENT_WLAN2_PROD;
  868. else
  869. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  870. IPA_CLIENT_WLAN1_PROD;
  871. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  872. &ipa_res->rx_rdy_ring.sgtable,
  873. sizeof(sgtable_t));
  874. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  875. qdf_mem_get_dma_size(soc->osdev,
  876. &ipa_res->rx_rdy_ring.mem_info);
  877. /* REO Tail Pointer Address */
  878. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  879. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  880. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  881. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  882. &ipa_res->rx_refill_ring.sgtable,
  883. sizeof(sgtable_t));
  884. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  885. qdf_mem_get_dma_size(soc->osdev,
  886. &ipa_res->rx_refill_ring.mem_info);
  887. /* FW Head Pointer Address */
  888. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  889. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  890. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  891. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  892. RX_PKT_TLVS_LEN + L3_HEADER_PADDING;
  893. }
  894. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  895. void *ipa_i2w_cb, void *ipa_w2i_cb,
  896. void *ipa_wdi_meter_notifier_cb,
  897. uint32_t ipa_desc_size, void *ipa_priv,
  898. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  899. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  900. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi)
  901. {
  902. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  903. struct dp_pdev *pdev =
  904. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  905. struct dp_ipa_resources *ipa_res;
  906. qdf_ipa_ep_cfg_t *tx_cfg;
  907. qdf_ipa_ep_cfg_t *rx_cfg;
  908. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  909. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  910. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  911. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu;
  912. qdf_ipa_wdi_conn_in_params_t pipe_in;
  913. qdf_ipa_wdi_conn_out_params_t pipe_out;
  914. int ret;
  915. if (!pdev) {
  916. dp_err("%s invalid instance", __func__);
  917. return QDF_STATUS_E_FAILURE;
  918. }
  919. ipa_res = &pdev->ipa_resource;
  920. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  921. return QDF_STATUS_SUCCESS;
  922. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  923. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  924. if (is_smmu_enabled)
  925. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = true;
  926. else
  927. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in) = false;
  928. dp_setup_mcc_sys_pipes(sys_in, &pipe_in);
  929. /* TX PIPE */
  930. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  931. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(&pipe_in);
  932. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  933. } else {
  934. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  935. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  936. }
  937. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  938. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  939. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  940. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  941. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  942. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  943. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  944. /**
  945. * Transfer Ring: WBM Ring
  946. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  947. * Event Ring: TCL ring
  948. * Event Ring Doorbell PA: TCL Head Pointer Address
  949. */
  950. if (is_smmu_enabled)
  951. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi);
  952. else
  953. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  954. /* RX PIPE */
  955. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(&pipe_in)) {
  956. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(&pipe_in);
  957. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  958. } else {
  959. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  960. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  961. }
  962. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  963. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  964. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  965. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  966. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  967. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  968. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  969. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  970. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  971. /**
  972. * Transfer Ring: REO Ring
  973. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  974. * Event Ring: FW ring
  975. * Event Ring Doorbell PA: FW Head Pointer Address
  976. */
  977. if (is_smmu_enabled)
  978. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi);
  979. else
  980. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  981. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  982. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  983. /* Connect WDI IPA PIPEs */
  984. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  985. if (ret) {
  986. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  987. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  988. __func__, ret);
  989. return QDF_STATUS_E_FAILURE;
  990. }
  991. /* IPA uC Doorbell registers */
  992. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  993. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  994. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  995. ipa_res->tx_comp_doorbell_paddr =
  996. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  997. ipa_res->rx_ready_doorbell_paddr =
  998. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  999. return QDF_STATUS_SUCCESS;
  1000. }
  1001. /**
  1002. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1003. * @ifname: Interface name
  1004. * @mac_addr: Interface MAC address
  1005. * @prod_client: IPA prod client type
  1006. * @cons_client: IPA cons client type
  1007. * @session_id: Session ID
  1008. * @is_ipv6_enabled: Is IPV6 enabled or not
  1009. *
  1010. * Return: QDF_STATUS
  1011. */
  1012. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1013. qdf_ipa_client_type_t prod_client,
  1014. qdf_ipa_client_type_t cons_client,
  1015. uint8_t session_id, bool is_ipv6_enabled)
  1016. {
  1017. qdf_ipa_wdi_reg_intf_in_params_t in;
  1018. qdf_ipa_wdi_hdr_info_t hdr_info;
  1019. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1020. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1021. int ret = -EINVAL;
  1022. dp_debug("Add Partial hdr: %s, %pM", ifname, mac_addr);
  1023. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1024. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1025. /* IPV4 header */
  1026. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1027. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1028. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1029. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1030. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1031. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1032. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1033. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1034. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1035. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1036. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1037. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1038. htonl(session_id << 16);
  1039. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1040. /* IPV6 header */
  1041. if (is_ipv6_enabled) {
  1042. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1043. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1044. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1045. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1046. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1047. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1048. }
  1049. dp_debug("registering for session_id: %u", session_id);
  1050. ret = qdf_ipa_wdi_reg_intf(&in);
  1051. if (ret) {
  1052. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1053. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1054. __func__, ret);
  1055. return QDF_STATUS_E_FAILURE;
  1056. }
  1057. return QDF_STATUS_SUCCESS;
  1058. }
  1059. #else /* CONFIG_IPA_WDI_UNIFIED_API */
  1060. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1061. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1062. void *ipa_wdi_meter_notifier_cb,
  1063. uint32_t ipa_desc_size, void *ipa_priv,
  1064. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1065. uint32_t *rx_pipe_handle)
  1066. {
  1067. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1068. struct dp_pdev *pdev =
  1069. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1070. struct dp_ipa_resources *ipa_res;
  1071. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1072. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1073. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1074. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1075. struct tcl_data_cmd *tcl_desc_ptr;
  1076. uint8_t *desc_addr;
  1077. uint32_t desc_size;
  1078. int ret;
  1079. if (!pdev) {
  1080. dp_err("%s invalid instance", __func__);
  1081. return QDF_STATUS_E_FAILURE;
  1082. }
  1083. ipa_res = &pdev->ipa_resource;
  1084. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1085. return QDF_STATUS_SUCCESS;
  1086. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1087. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1088. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1089. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1090. /* TX PIPE */
  1091. /**
  1092. * Transfer Ring: WBM Ring
  1093. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1094. * Event Ring: TCL ring
  1095. * Event Ring Doorbell PA: TCL Head Pointer Address
  1096. */
  1097. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1098. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1099. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1100. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1101. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1102. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1103. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1104. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1105. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1106. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1107. ipa_res->tx_comp_ring_base_paddr;
  1108. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1109. ipa_res->tx_comp_ring_size;
  1110. /* WBM Tail Pointer Address */
  1111. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1112. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1113. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1114. ipa_res->tx_ring_base_paddr;
  1115. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1116. /* TCL Head Pointer Address */
  1117. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1118. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1119. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1120. ipa_res->tx_num_alloc_buffer;
  1121. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1122. /* Preprogram TCL descriptor */
  1123. desc_addr =
  1124. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1125. desc_size = sizeof(struct tcl_data_cmd);
  1126. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1127. tcl_desc_ptr = (struct tcl_data_cmd *)
  1128. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1129. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  1130. HAL_RX_BUF_RBM_SW2_BM;
  1131. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  1132. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  1133. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  1134. /* RX PIPE */
  1135. /**
  1136. * Transfer Ring: REO Ring
  1137. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1138. * Event Ring: FW ring
  1139. * Event Ring Doorbell PA: FW Head Pointer Address
  1140. */
  1141. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  1142. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  1143. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1144. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  1145. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  1146. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  1147. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  1148. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  1149. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  1150. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  1151. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  1152. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1153. ipa_res->rx_rdy_ring_base_paddr;
  1154. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1155. ipa_res->rx_rdy_ring_size;
  1156. /* REO Tail Pointer Address */
  1157. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1158. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1159. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1160. ipa_res->rx_refill_ring_base_paddr;
  1161. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1162. ipa_res->rx_refill_ring_size;
  1163. /* FW Head Pointer Address */
  1164. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1165. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1166. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = RX_PKT_TLVS_LEN +
  1167. L3_HEADER_PADDING;
  1168. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  1169. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  1170. /* Connect WDI IPA PIPE */
  1171. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  1172. if (ret) {
  1173. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1174. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1175. __func__, ret);
  1176. return QDF_STATUS_E_FAILURE;
  1177. }
  1178. /* IPA uC Doorbell registers */
  1179. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1180. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  1181. __func__,
  1182. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1183. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1184. ipa_res->tx_comp_doorbell_paddr =
  1185. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  1186. ipa_res->tx_comp_doorbell_vaddr =
  1187. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  1188. ipa_res->rx_ready_doorbell_paddr =
  1189. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  1190. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1191. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1192. __func__,
  1193. "transfer_ring_base_pa",
  1194. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  1195. "transfer_ring_size",
  1196. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  1197. "transfer_ring_doorbell_pa",
  1198. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  1199. "event_ring_base_pa",
  1200. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  1201. "event_ring_size",
  1202. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  1203. "event_ring_doorbell_pa",
  1204. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  1205. "num_pkt_buffers",
  1206. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  1207. "tx_comp_doorbell_paddr",
  1208. (void *)ipa_res->tx_comp_doorbell_paddr);
  1209. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1210. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  1211. __func__,
  1212. "transfer_ring_base_pa",
  1213. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  1214. "transfer_ring_size",
  1215. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  1216. "transfer_ring_doorbell_pa",
  1217. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  1218. "event_ring_base_pa",
  1219. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  1220. "event_ring_size",
  1221. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  1222. "event_ring_doorbell_pa",
  1223. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  1224. "num_pkt_buffers",
  1225. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  1226. "tx_comp_doorbell_paddr",
  1227. (void *)ipa_res->rx_ready_doorbell_paddr);
  1228. return QDF_STATUS_SUCCESS;
  1229. }
  1230. /**
  1231. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1232. * @ifname: Interface name
  1233. * @mac_addr: Interface MAC address
  1234. * @prod_client: IPA prod client type
  1235. * @cons_client: IPA cons client type
  1236. * @session_id: Session ID
  1237. * @is_ipv6_enabled: Is IPV6 enabled or not
  1238. *
  1239. * Return: QDF_STATUS
  1240. */
  1241. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1242. qdf_ipa_client_type_t prod_client,
  1243. qdf_ipa_client_type_t cons_client,
  1244. uint8_t session_id, bool is_ipv6_enabled)
  1245. {
  1246. qdf_ipa_wdi_reg_intf_in_params_t in;
  1247. qdf_ipa_wdi_hdr_info_t hdr_info;
  1248. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1249. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1250. int ret = -EINVAL;
  1251. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1252. "%s: Add Partial hdr: %s, %pM",
  1253. __func__, ifname, mac_addr);
  1254. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1255. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1256. /* IPV4 header */
  1257. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1258. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1259. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1260. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  1261. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1262. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1263. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1264. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1265. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1266. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1267. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  1268. htonl(session_id << 16);
  1269. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  1270. /* IPV6 header */
  1271. if (is_ipv6_enabled) {
  1272. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1273. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1274. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1275. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1276. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1277. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1278. }
  1279. ret = qdf_ipa_wdi_reg_intf(&in);
  1280. if (ret) {
  1281. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1282. ret);
  1283. return QDF_STATUS_E_FAILURE;
  1284. }
  1285. return QDF_STATUS_SUCCESS;
  1286. }
  1287. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  1288. /**
  1289. * dp_ipa_cleanup() - Disconnect IPA pipes
  1290. * @tx_pipe_handle: Tx pipe handle
  1291. * @rx_pipe_handle: Rx pipe handle
  1292. *
  1293. * Return: QDF_STATUS
  1294. */
  1295. QDF_STATUS dp_ipa_cleanup(uint32_t tx_pipe_handle, uint32_t rx_pipe_handle)
  1296. {
  1297. int ret;
  1298. ret = qdf_ipa_wdi_disconn_pipes();
  1299. if (ret) {
  1300. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  1301. ret);
  1302. return QDF_STATUS_E_FAILURE;
  1303. }
  1304. return QDF_STATUS_SUCCESS;
  1305. }
  1306. /**
  1307. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  1308. * @ifname: Interface name
  1309. * @is_ipv6_enabled: Is IPV6 enabled or not
  1310. *
  1311. * Return: QDF_STATUS
  1312. */
  1313. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled)
  1314. {
  1315. int ret;
  1316. ret = qdf_ipa_wdi_dereg_intf(ifname);
  1317. if (ret) {
  1318. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1319. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  1320. __func__, ret);
  1321. return QDF_STATUS_E_FAILURE;
  1322. }
  1323. return QDF_STATUS_SUCCESS;
  1324. }
  1325. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1326. {
  1327. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1328. struct dp_pdev *pdev =
  1329. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1330. QDF_STATUS result;
  1331. if (!pdev) {
  1332. dp_err("%s invalid instance", __func__);
  1333. return QDF_STATUS_E_FAILURE;
  1334. }
  1335. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  1336. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  1337. result = qdf_ipa_wdi_enable_pipes();
  1338. if (result) {
  1339. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1340. "%s: Enable WDI PIPE fail, code %d",
  1341. __func__, result);
  1342. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1343. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1344. return QDF_STATUS_E_FAILURE;
  1345. }
  1346. return QDF_STATUS_SUCCESS;
  1347. }
  1348. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1349. {
  1350. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1351. struct dp_pdev *pdev =
  1352. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1353. QDF_STATUS result;
  1354. if (!pdev) {
  1355. dp_err("%s invalid instance", __func__);
  1356. return QDF_STATUS_E_FAILURE;
  1357. }
  1358. result = qdf_ipa_wdi_disable_pipes();
  1359. if (result)
  1360. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1361. "%s: Disable WDI PIPE fail, code %d",
  1362. __func__, result);
  1363. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  1364. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  1365. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  1366. }
  1367. /**
  1368. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  1369. * @client: Client type
  1370. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  1371. *
  1372. * Return: QDF_STATUS
  1373. */
  1374. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps)
  1375. {
  1376. qdf_ipa_wdi_perf_profile_t profile;
  1377. QDF_STATUS result;
  1378. profile.client = client;
  1379. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  1380. result = qdf_ipa_wdi_set_perf_profile(&profile);
  1381. if (result) {
  1382. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1383. "%s: ipa_wdi_set_perf_profile fail, code %d",
  1384. __func__, result);
  1385. return QDF_STATUS_E_FAILURE;
  1386. }
  1387. return QDF_STATUS_SUCCESS;
  1388. }
  1389. /**
  1390. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  1391. * @pdev: pdev
  1392. * @vdev: vdev
  1393. * @nbuf: skb
  1394. *
  1395. * Return: nbuf if TX fails and NULL if TX succeeds
  1396. */
  1397. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  1398. struct dp_vdev *vdev,
  1399. qdf_nbuf_t nbuf)
  1400. {
  1401. struct dp_peer *vdev_peer;
  1402. uint16_t len;
  1403. vdev_peer = vdev->vap_bss_peer;
  1404. if (qdf_unlikely(!vdev_peer))
  1405. return nbuf;
  1406. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  1407. len = qdf_nbuf_len(nbuf);
  1408. if (dp_tx_send(dp_vdev_to_cdp_vdev(vdev), nbuf)) {
  1409. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.fail, 1, len);
  1410. return nbuf;
  1411. }
  1412. DP_STATS_INC_PKT(vdev_peer, rx.intra_bss.pkts, 1, len);
  1413. return NULL;
  1414. }
  1415. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1416. qdf_nbuf_t nbuf, bool *fwd_success)
  1417. {
  1418. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1419. struct dp_vdev *vdev =
  1420. dp_get_vdev_from_soc_vdev_id_wifi3(soc, vdev_id);
  1421. struct dp_pdev *pdev;
  1422. struct dp_peer *da_peer;
  1423. struct dp_peer *sa_peer;
  1424. qdf_nbuf_t nbuf_copy;
  1425. uint8_t da_is_bcmc;
  1426. struct ethhdr *eh;
  1427. uint8_t local_id;
  1428. *fwd_success = false; /* set default as failure */
  1429. /*
  1430. * WDI 3.0 skb->cb[] info from IPA driver
  1431. * skb->cb[0] = vdev_id
  1432. * skb->cb[1].bit#1 = da_is_bcmc
  1433. */
  1434. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  1435. if (qdf_unlikely(!vdev))
  1436. return false;
  1437. pdev = vdev->pdev;
  1438. if (qdf_unlikely(!pdev))
  1439. return false;
  1440. /* no fwd for station mode and just pass up to stack */
  1441. if (vdev->opmode == wlan_op_mode_sta)
  1442. return false;
  1443. if (da_is_bcmc) {
  1444. nbuf_copy = qdf_nbuf_copy(nbuf);
  1445. if (!nbuf_copy)
  1446. return false;
  1447. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  1448. qdf_nbuf_free(nbuf_copy);
  1449. else
  1450. *fwd_success = true;
  1451. /* return false to pass original pkt up to stack */
  1452. return false;
  1453. }
  1454. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  1455. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  1456. return false;
  1457. da_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_dest,
  1458. &local_id);
  1459. if (!da_peer)
  1460. return false;
  1461. if (da_peer->vdev != vdev)
  1462. return false;
  1463. sa_peer = dp_find_peer_by_addr((struct cdp_pdev *)pdev, eh->h_source,
  1464. &local_id);
  1465. if (!sa_peer)
  1466. return false;
  1467. if (sa_peer->vdev != vdev)
  1468. return false;
  1469. /*
  1470. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  1471. * Need to add skb to internal tracking table to avoid nbuf memory
  1472. * leak check for unallocated skb.
  1473. */
  1474. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  1475. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  1476. qdf_nbuf_free(nbuf);
  1477. else
  1478. *fwd_success = true;
  1479. return true;
  1480. }
  1481. #ifdef MDM_PLATFORM
  1482. bool dp_ipa_is_mdm_platform(void)
  1483. {
  1484. return true;
  1485. }
  1486. #else
  1487. bool dp_ipa_is_mdm_platform(void)
  1488. {
  1489. return false;
  1490. }
  1491. #endif
  1492. /**
  1493. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  1494. * @soc: soc
  1495. * @nbuf: skb
  1496. *
  1497. * Return: nbuf if success and otherwise NULL
  1498. */
  1499. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  1500. {
  1501. uint8_t *rx_pkt_tlvs;
  1502. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1503. return nbuf;
  1504. /* WLAN IPA is run-time disabled */
  1505. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  1506. return nbuf;
  1507. /* Linearize the skb since IPA assumes linear buffer */
  1508. if (qdf_likely(qdf_nbuf_is_frag(nbuf))) {
  1509. if (qdf_nbuf_linearize(nbuf)) {
  1510. dp_err_rl("nbuf linearize failed");
  1511. return NULL;
  1512. }
  1513. }
  1514. rx_pkt_tlvs = qdf_mem_malloc(RX_PKT_TLVS_LEN);
  1515. if (!rx_pkt_tlvs) {
  1516. dp_err_rl("rx_pkt_tlvs alloc failed");
  1517. return NULL;
  1518. }
  1519. qdf_mem_copy(rx_pkt_tlvs, qdf_nbuf_data(nbuf), RX_PKT_TLVS_LEN);
  1520. /* Pad L3_HEADER_PADDING before ethhdr and after rx_pkt_tlvs */
  1521. qdf_nbuf_push_head(nbuf, L3_HEADER_PADDING);
  1522. qdf_mem_copy(qdf_nbuf_data(nbuf), rx_pkt_tlvs, RX_PKT_TLVS_LEN);
  1523. /* L3_HEADDING_PADDING is not accounted for real skb length */
  1524. qdf_nbuf_set_len(nbuf, qdf_nbuf_len(nbuf) - L3_HEADER_PADDING);
  1525. qdf_mem_free(rx_pkt_tlvs);
  1526. return nbuf;
  1527. }
  1528. #endif