dp_ipa.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040
  1. /*
  2. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifdef IPA_OFFLOAD
  18. #include <wlan_ipa_ucfg_api.h>
  19. #include <qdf_ipa_wdi3.h>
  20. #include <qdf_types.h>
  21. #include <qdf_lock.h>
  22. #include <hal_hw_headers.h>
  23. #include <hal_api.h>
  24. #include <hal_reo.h>
  25. #include <hif.h>
  26. #include <htt.h>
  27. #include <wdi_event.h>
  28. #include <queue.h>
  29. #include "dp_types.h"
  30. #include "dp_htt.h"
  31. #include "dp_tx.h"
  32. #include "dp_rx.h"
  33. #include "dp_ipa.h"
  34. #include "dp_internal.h"
  35. #ifdef WIFI_MONITOR_SUPPORT
  36. #include "dp_mon.h"
  37. #endif
  38. #ifdef FEATURE_WDS
  39. #include "dp_txrx_wds.h"
  40. #endif
  41. /* Ring index for WBM2SW2 release ring */
  42. #define IPA_TX_COMP_RING_IDX HAL_IPA_TX_COMP_RING_IDX
  43. /* Hard coded config parameters until dp_ops_cfg.cfg_attach implemented */
  44. #define CFG_IPA_UC_TX_BUF_SIZE_DEFAULT (2048)
  45. /* WAR for IPA_OFFLOAD case. In some cases, its observed that WBM tries to
  46. * release a buffer into WBM2SW RELEASE ring for IPA, and the ring is full.
  47. * This causes back pressure, resulting in a FW crash.
  48. * By leaving some entries with no buffer attached, WBM will be able to write
  49. * to the ring, and from dumps we can figure out the buffer which is causing
  50. * this issue.
  51. */
  52. #define DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES 16
  53. /**
  54. *struct dp_ipa_reo_remap_record - history for dp ipa reo remaps
  55. * @ix0_reg: reo destination ring IX0 value
  56. * @ix2_reg: reo destination ring IX2 value
  57. * @ix3_reg: reo destination ring IX3 value
  58. */
  59. struct dp_ipa_reo_remap_record {
  60. uint64_t timestamp;
  61. uint32_t ix0_reg;
  62. uint32_t ix2_reg;
  63. uint32_t ix3_reg;
  64. };
  65. #ifdef IPA_WDS_EASYMESH_FEATURE
  66. #define WLAN_IPA_META_DATA_MASK htonl(0x000000FF)
  67. #define WLAN_IPA_HDR_L2_ETHERNET IPA_HDR_L2_ETHERNET_II_AST
  68. #else
  69. #define WLAN_IPA_META_DATA_MASK htonl(0x00FF0000)
  70. #define WLAN_IPA_HDR_L2_ETHERNET IPA_HDR_L2_ETHERNET_II
  71. #endif
  72. #define REO_REMAP_HISTORY_SIZE 32
  73. struct dp_ipa_reo_remap_record dp_ipa_reo_remap_history[REO_REMAP_HISTORY_SIZE];
  74. static qdf_atomic_t dp_ipa_reo_remap_history_index;
  75. static int dp_ipa_reo_remap_record_index_next(qdf_atomic_t *index)
  76. {
  77. int next = qdf_atomic_inc_return(index);
  78. if (next == REO_REMAP_HISTORY_SIZE)
  79. qdf_atomic_sub(REO_REMAP_HISTORY_SIZE, index);
  80. return next % REO_REMAP_HISTORY_SIZE;
  81. }
  82. /**
  83. * dp_ipa_reo_remap_history_add() - Record dp ipa reo remap values
  84. * @ix0_val: reo destination ring IX0 value
  85. * @ix2_val: reo destination ring IX2 value
  86. * @ix3_val: reo destination ring IX3 value
  87. *
  88. * Return: None
  89. */
  90. static void dp_ipa_reo_remap_history_add(uint32_t ix0_val, uint32_t ix2_val,
  91. uint32_t ix3_val)
  92. {
  93. int idx = dp_ipa_reo_remap_record_index_next(
  94. &dp_ipa_reo_remap_history_index);
  95. struct dp_ipa_reo_remap_record *record = &dp_ipa_reo_remap_history[idx];
  96. record->timestamp = qdf_get_log_timestamp();
  97. record->ix0_reg = ix0_val;
  98. record->ix2_reg = ix2_val;
  99. record->ix3_reg = ix3_val;
  100. }
  101. static QDF_STATUS __dp_ipa_handle_buf_smmu_mapping(struct dp_soc *soc,
  102. qdf_nbuf_t nbuf,
  103. uint32_t size,
  104. bool create)
  105. {
  106. qdf_mem_info_t mem_map_table = {0};
  107. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  108. qdf_ipa_wdi_hdl_t hdl;
  109. /* Need to handle the case when one soc will
  110. * have multiple pdev(radio's), Currently passing
  111. * pdev_id as 0 assuming 1 soc has only 1 radio.
  112. */
  113. hdl = wlan_ipa_get_hdl(soc->ctrl_psoc, 0);
  114. if (hdl == DP_IPA_HDL_INVALID) {
  115. dp_err("IPA handle is invalid");
  116. return QDF_STATUS_E_INVAL;
  117. }
  118. qdf_update_mem_map_table(soc->osdev, &mem_map_table,
  119. qdf_nbuf_get_frag_paddr(nbuf, 0),
  120. size);
  121. if (create) {
  122. /* Assert if PA is zero */
  123. qdf_assert_always(mem_map_table.pa);
  124. ret = qdf_ipa_wdi_create_smmu_mapping(hdl, 1,
  125. &mem_map_table);
  126. } else {
  127. ret = qdf_ipa_wdi_release_smmu_mapping(hdl, 1,
  128. &mem_map_table);
  129. }
  130. qdf_assert_always(!ret);
  131. /* Return status of mapping/unmapping is stored in
  132. * mem_map_table.result field, assert if the result
  133. * is failure
  134. */
  135. if (create)
  136. qdf_assert_always(!mem_map_table.result);
  137. else
  138. qdf_assert_always(mem_map_table.result >= mem_map_table.size);
  139. return ret;
  140. }
  141. QDF_STATUS dp_ipa_handle_rx_buf_smmu_mapping(struct dp_soc *soc,
  142. qdf_nbuf_t nbuf,
  143. uint32_t size,
  144. bool create)
  145. {
  146. struct dp_pdev *pdev;
  147. int i;
  148. for (i = 0; i < soc->pdev_count; i++) {
  149. pdev = soc->pdev_list[i];
  150. if (pdev && dp_monitor_is_configured(pdev))
  151. return QDF_STATUS_SUCCESS;
  152. }
  153. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx) ||
  154. !qdf_mem_smmu_s1_enabled(soc->osdev))
  155. return QDF_STATUS_SUCCESS;
  156. /**
  157. * Even if ipa pipes is disabled, but if it's unmap
  158. * operation and nbuf has done ipa smmu map before,
  159. * do ipa smmu unmap as well.
  160. */
  161. if (!qdf_atomic_read(&soc->ipa_pipes_enabled)) {
  162. if (!create && qdf_nbuf_is_rx_ipa_smmu_map(nbuf)) {
  163. DP_STATS_INC(soc, rx.err.ipa_unmap_no_pipe, 1);
  164. } else {
  165. return QDF_STATUS_SUCCESS;
  166. }
  167. }
  168. if (qdf_unlikely(create == qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  169. if (create) {
  170. DP_STATS_INC(soc, rx.err.ipa_smmu_map_dup, 1);
  171. } else {
  172. DP_STATS_INC(soc, rx.err.ipa_smmu_unmap_dup, 1);
  173. }
  174. return QDF_STATUS_E_INVAL;
  175. }
  176. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  177. return __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, size, create);
  178. }
  179. static QDF_STATUS __dp_ipa_tx_buf_smmu_mapping(
  180. struct dp_soc *soc,
  181. struct dp_pdev *pdev,
  182. bool create)
  183. {
  184. uint32_t index;
  185. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  186. uint32_t tx_buffer_cnt = soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  187. qdf_nbuf_t nbuf;
  188. uint32_t buf_len;
  189. if (!ipa_is_ready()) {
  190. dp_info("IPA is not READY");
  191. return 0;
  192. }
  193. for (index = 0; index < tx_buffer_cnt; index++) {
  194. nbuf = (qdf_nbuf_t)
  195. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[index];
  196. if (!nbuf)
  197. continue;
  198. buf_len = qdf_nbuf_get_data_len(nbuf);
  199. ret = __dp_ipa_handle_buf_smmu_mapping(soc, nbuf, buf_len,
  200. create);
  201. }
  202. return ret;
  203. }
  204. #ifndef QCA_OL_DP_SRNG_LOCK_LESS_ACCESS
  205. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  206. bool lock_required)
  207. {
  208. hal_ring_handle_t hal_ring_hdl;
  209. int ring;
  210. for (ring = 0; ring < soc->num_reo_dest_rings; ring++) {
  211. hal_ring_hdl = soc->reo_dest_ring[ring].hal_srng;
  212. hal_srng_lock(hal_ring_hdl);
  213. soc->ipa_reo_ctx_lock_required[ring] = lock_required;
  214. hal_srng_unlock(hal_ring_hdl);
  215. }
  216. }
  217. #else
  218. static void dp_ipa_set_reo_ctx_mapping_lock_required(struct dp_soc *soc,
  219. bool lock_required)
  220. {
  221. }
  222. #endif
  223. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  224. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  225. struct dp_pdev *pdev,
  226. bool create)
  227. {
  228. struct rx_desc_pool *rx_pool;
  229. uint8_t pdev_id;
  230. uint32_t num_desc, page_id, offset, i;
  231. uint16_t num_desc_per_page;
  232. union dp_rx_desc_list_elem_t *rx_desc_elem;
  233. struct dp_rx_desc *rx_desc;
  234. qdf_nbuf_t nbuf;
  235. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  236. if (!qdf_ipa_is_ready())
  237. return ret;
  238. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  239. return ret;
  240. pdev_id = pdev->pdev_id;
  241. rx_pool = &soc->rx_desc_buf[pdev_id];
  242. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  243. qdf_spin_lock_bh(&rx_pool->lock);
  244. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  245. num_desc = rx_pool->pool_size;
  246. num_desc_per_page = rx_pool->desc_pages.num_element_per_page;
  247. for (i = 0; i < num_desc; i++) {
  248. page_id = i / num_desc_per_page;
  249. offset = i % num_desc_per_page;
  250. if (qdf_unlikely(!(rx_pool->desc_pages.cacheable_pages)))
  251. break;
  252. rx_desc_elem = dp_rx_desc_find(page_id, offset, rx_pool);
  253. rx_desc = &rx_desc_elem->rx_desc;
  254. if ((!(rx_desc->in_use)) || rx_desc->unmapped)
  255. continue;
  256. nbuf = rx_desc->nbuf;
  257. if (qdf_unlikely(create ==
  258. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  259. if (create) {
  260. DP_STATS_INC(soc,
  261. rx.err.ipa_smmu_map_dup, 1);
  262. } else {
  263. DP_STATS_INC(soc,
  264. rx.err.ipa_smmu_unmap_dup, 1);
  265. }
  266. continue;
  267. }
  268. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  269. ret = __dp_ipa_handle_buf_smmu_mapping(
  270. soc, nbuf, rx_pool->buf_size, create);
  271. }
  272. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  273. qdf_spin_unlock_bh(&rx_pool->lock);
  274. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  275. return ret;
  276. }
  277. #else
  278. static QDF_STATUS dp_ipa_handle_rx_buf_pool_smmu_mapping(struct dp_soc *soc,
  279. struct dp_pdev *pdev,
  280. bool create)
  281. {
  282. struct rx_desc_pool *rx_pool;
  283. uint8_t pdev_id;
  284. qdf_nbuf_t nbuf;
  285. int i;
  286. if (!qdf_ipa_is_ready())
  287. return QDF_STATUS_SUCCESS;
  288. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  289. return QDF_STATUS_SUCCESS;
  290. pdev_id = pdev->pdev_id;
  291. rx_pool = &soc->rx_desc_buf[pdev_id];
  292. dp_ipa_set_reo_ctx_mapping_lock_required(soc, true);
  293. qdf_spin_lock_bh(&rx_pool->lock);
  294. dp_ipa_rx_buf_smmu_mapping_lock(soc);
  295. for (i = 0; i < rx_pool->pool_size; i++) {
  296. if ((!(rx_pool->array[i].rx_desc.in_use)) ||
  297. rx_pool->array[i].rx_desc.unmapped)
  298. continue;
  299. nbuf = rx_pool->array[i].rx_desc.nbuf;
  300. if (qdf_unlikely(create ==
  301. qdf_nbuf_is_rx_ipa_smmu_map(nbuf))) {
  302. if (create) {
  303. DP_STATS_INC(soc,
  304. rx.err.ipa_smmu_map_dup, 1);
  305. } else {
  306. DP_STATS_INC(soc,
  307. rx.err.ipa_smmu_unmap_dup, 1);
  308. }
  309. continue;
  310. }
  311. qdf_nbuf_set_rx_ipa_smmu_map(nbuf, create);
  312. __dp_ipa_handle_buf_smmu_mapping(soc, nbuf,
  313. rx_pool->buf_size, create);
  314. }
  315. dp_ipa_rx_buf_smmu_mapping_unlock(soc);
  316. qdf_spin_unlock_bh(&rx_pool->lock);
  317. dp_ipa_set_reo_ctx_mapping_lock_required(soc, false);
  318. return QDF_STATUS_SUCCESS;
  319. }
  320. #endif /* RX_DESC_MULTI_PAGE_ALLOC */
  321. static QDF_STATUS dp_ipa_get_shared_mem_info(qdf_device_t osdev,
  322. qdf_shared_mem_t *shared_mem,
  323. void *cpu_addr,
  324. qdf_dma_addr_t dma_addr,
  325. uint32_t size)
  326. {
  327. qdf_dma_addr_t paddr;
  328. int ret;
  329. shared_mem->vaddr = cpu_addr;
  330. qdf_mem_set_dma_size(osdev, &shared_mem->mem_info, size);
  331. *qdf_mem_get_dma_addr_ptr(osdev, &shared_mem->mem_info) = dma_addr;
  332. paddr = qdf_mem_paddr_from_dmaaddr(osdev, dma_addr);
  333. qdf_mem_set_dma_pa(osdev, &shared_mem->mem_info, paddr);
  334. ret = qdf_mem_dma_get_sgtable(osdev->dev, &shared_mem->sgtable,
  335. shared_mem->vaddr, dma_addr, size);
  336. if (ret) {
  337. dp_err("Unable to get DMA sgtable");
  338. return QDF_STATUS_E_NOMEM;
  339. }
  340. qdf_dma_get_sgtable_dma_addr(&shared_mem->sgtable);
  341. return QDF_STATUS_SUCCESS;
  342. }
  343. #ifdef IPA_WDI3_TX_TWO_PIPES
  344. static void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  345. {
  346. struct dp_ipa_resources *ipa_res;
  347. qdf_nbuf_t nbuf;
  348. int idx;
  349. for (idx = 0; idx < soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt; idx++) {
  350. nbuf = (qdf_nbuf_t)
  351. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx];
  352. if (!nbuf)
  353. continue;
  354. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  355. qdf_mem_dp_tx_skb_cnt_dec();
  356. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  357. qdf_nbuf_free(nbuf);
  358. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[idx] =
  359. (void *)NULL;
  360. }
  361. qdf_mem_free(soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  362. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  363. ipa_res = &pdev->ipa_resource;
  364. if (!ipa_res->is_db_ddr_mapped)
  365. iounmap(ipa_res->tx_alt_comp_doorbell_vaddr);
  366. qdf_mem_free_sgtable(&ipa_res->tx_alt_ring.sgtable);
  367. qdf_mem_free_sgtable(&ipa_res->tx_alt_comp_ring.sgtable);
  368. }
  369. static int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  370. {
  371. uint32_t tx_buffer_count;
  372. uint32_t ring_base_align = 8;
  373. qdf_dma_addr_t buffer_paddr;
  374. struct hal_srng *wbm_srng = (struct hal_srng *)
  375. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  376. struct hal_srng_params srng_params;
  377. uint32_t wbm_sw0_bm_id = soc->wbm_sw0_bm_id;
  378. void *ring_entry;
  379. int num_entries;
  380. qdf_nbuf_t nbuf;
  381. int retval = QDF_STATUS_SUCCESS;
  382. int max_alloc_count = 0;
  383. /*
  384. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  385. * unsigned int uc_tx_buf_sz =
  386. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  387. */
  388. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  389. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  390. hal_get_srng_params(soc->hal_soc,
  391. hal_srng_to_hal_ring_handle(wbm_srng),
  392. &srng_params);
  393. num_entries = srng_params.num_entries;
  394. max_alloc_count =
  395. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  396. if (max_alloc_count <= 0) {
  397. dp_err("incorrect value for buffer count %u", max_alloc_count);
  398. return -EINVAL;
  399. }
  400. dp_info("requested %d buffers to be posted to wbm ring",
  401. max_alloc_count);
  402. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned =
  403. qdf_mem_malloc(num_entries *
  404. sizeof(*soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned));
  405. if (!soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned) {
  406. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  407. return -ENOMEM;
  408. }
  409. hal_srng_access_start_unlocked(soc->hal_soc,
  410. hal_srng_to_hal_ring_handle(wbm_srng));
  411. /*
  412. * Allocate Tx buffers as many as possible.
  413. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  414. * Populate Tx buffers into WBM2IPA ring
  415. * This initial buffer population will simulate H/W as source ring,
  416. * and update HP
  417. */
  418. for (tx_buffer_count = 0;
  419. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  420. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  421. if (!nbuf)
  422. break;
  423. ring_entry = hal_srng_dst_get_next_hp(
  424. soc->hal_soc,
  425. hal_srng_to_hal_ring_handle(wbm_srng));
  426. if (!ring_entry) {
  427. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  428. "%s: Failed to get WBM ring entry",
  429. __func__);
  430. qdf_nbuf_free(nbuf);
  431. break;
  432. }
  433. qdf_nbuf_map_single(soc->osdev, nbuf,
  434. QDF_DMA_BIDIRECTIONAL);
  435. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  436. qdf_mem_dp_tx_skb_cnt_inc();
  437. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  438. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  439. buffer_paddr, 0,
  440. HAL_WBM_SW4_BM_ID(wbm_sw0_bm_id));
  441. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned[
  442. tx_buffer_count] = (void *)nbuf;
  443. }
  444. hal_srng_access_end_unlocked(soc->hal_soc,
  445. hal_srng_to_hal_ring_handle(wbm_srng));
  446. soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt = tx_buffer_count;
  447. if (tx_buffer_count) {
  448. dp_info("IPA TX buffer pool2: %d allocated", tx_buffer_count);
  449. } else {
  450. dp_err("Failed to allocate IPA TX buffer pool2");
  451. qdf_mem_free(
  452. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned);
  453. soc->ipa_uc_tx_rsc_alt.tx_buf_pool_vaddr_unaligned = NULL;
  454. retval = -ENOMEM;
  455. }
  456. return retval;
  457. }
  458. static QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  459. {
  460. struct dp_soc *soc = pdev->soc;
  461. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  462. ipa_res->tx_alt_ring_num_alloc_buffer =
  463. (uint32_t)soc->ipa_uc_tx_rsc_alt.alloc_tx_buf_cnt;
  464. dp_ipa_get_shared_mem_info(
  465. soc->osdev, &ipa_res->tx_alt_ring,
  466. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  467. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  468. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  469. dp_ipa_get_shared_mem_info(
  470. soc->osdev, &ipa_res->tx_alt_comp_ring,
  471. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  472. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  473. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  474. if (!qdf_mem_get_dma_addr(soc->osdev,
  475. &ipa_res->tx_alt_comp_ring.mem_info))
  476. return QDF_STATUS_E_FAILURE;
  477. return QDF_STATUS_SUCCESS;
  478. }
  479. static void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  480. {
  481. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  482. struct hal_srng *hal_srng;
  483. struct hal_srng_params srng_params;
  484. unsigned long addr_offset, dev_base_paddr;
  485. /* IPA TCL_DATA Alternative Ring - HAL_SRNG_SW2TCL2 */
  486. hal_srng = (struct hal_srng *)
  487. soc->tcl_data_ring[IPA_TX_ALT_RING_IDX].hal_srng;
  488. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  489. hal_srng_to_hal_ring_handle(hal_srng),
  490. &srng_params);
  491. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr =
  492. srng_params.ring_base_paddr;
  493. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr =
  494. srng_params.ring_base_vaddr;
  495. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size =
  496. (srng_params.num_entries * srng_params.entry_size) << 2;
  497. /*
  498. * For the register backed memory addresses, use the scn->mem_pa to
  499. * calculate the physical address of the shadow registers
  500. */
  501. dev_base_paddr =
  502. (unsigned long)
  503. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  504. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  505. (unsigned long)(hal_soc->dev_base_addr);
  506. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr =
  507. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  508. dp_info("IPA TCL_DATA Alt Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  509. (unsigned int)addr_offset,
  510. (unsigned int)dev_base_paddr,
  511. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr),
  512. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_paddr,
  513. (void *)soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_base_vaddr,
  514. srng_params.num_entries,
  515. soc->ipa_uc_tx_rsc_alt.ipa_tcl_ring_size);
  516. /* IPA TX Alternative COMP Ring - HAL_SRNG_WBM2SW4_RELEASE */
  517. hal_srng = (struct hal_srng *)
  518. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  519. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  520. hal_srng_to_hal_ring_handle(hal_srng),
  521. &srng_params);
  522. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr =
  523. srng_params.ring_base_paddr;
  524. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr =
  525. srng_params.ring_base_vaddr;
  526. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size =
  527. (srng_params.num_entries * srng_params.entry_size) << 2;
  528. soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr =
  529. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  530. hal_srng_to_hal_ring_handle(hal_srng));
  531. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  532. (unsigned long)(hal_soc->dev_base_addr);
  533. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr =
  534. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  535. dp_info("IPA TX Alt COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  536. (unsigned int)addr_offset,
  537. (unsigned int)dev_base_paddr,
  538. (unsigned int)(soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr),
  539. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_paddr,
  540. (void *)soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_base_vaddr,
  541. srng_params.num_entries,
  542. soc->ipa_uc_tx_rsc_alt.ipa_wbm_ring_size);
  543. }
  544. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  545. {
  546. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  547. uint32_t rx_ready_doorbell_dmaaddr;
  548. uint32_t tx_comp_doorbell_dmaaddr;
  549. struct dp_soc *soc = pdev->soc;
  550. int ret = 0;
  551. if (ipa_res->is_db_ddr_mapped)
  552. ipa_res->tx_comp_doorbell_vaddr =
  553. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  554. else
  555. ipa_res->tx_comp_doorbell_vaddr =
  556. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  557. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  558. ret = pld_smmu_map(soc->osdev->dev,
  559. ipa_res->tx_comp_doorbell_paddr,
  560. &tx_comp_doorbell_dmaaddr,
  561. sizeof(uint32_t));
  562. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  563. qdf_assert_always(!ret);
  564. ret = pld_smmu_map(soc->osdev->dev,
  565. ipa_res->rx_ready_doorbell_paddr,
  566. &rx_ready_doorbell_dmaaddr,
  567. sizeof(uint32_t));
  568. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  569. qdf_assert_always(!ret);
  570. }
  571. /* Setup for alternative TX pipe */
  572. if (!ipa_res->tx_alt_comp_doorbell_paddr)
  573. return;
  574. if (ipa_res->is_db_ddr_mapped)
  575. ipa_res->tx_alt_comp_doorbell_vaddr =
  576. phys_to_virt(ipa_res->tx_alt_comp_doorbell_paddr);
  577. else
  578. ipa_res->tx_alt_comp_doorbell_vaddr =
  579. ioremap(ipa_res->tx_alt_comp_doorbell_paddr, 4);
  580. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  581. ret = pld_smmu_map(soc->osdev->dev,
  582. ipa_res->tx_alt_comp_doorbell_paddr,
  583. &tx_comp_doorbell_dmaaddr,
  584. sizeof(uint32_t));
  585. ipa_res->tx_alt_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  586. qdf_assert_always(!ret);
  587. }
  588. }
  589. static void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  590. {
  591. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  592. struct dp_soc *soc = pdev->soc;
  593. int ret = 0;
  594. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  595. return;
  596. /* Unmap must be in reverse order of map */
  597. if (ipa_res->tx_alt_comp_doorbell_paddr) {
  598. ret = pld_smmu_unmap(soc->osdev->dev,
  599. ipa_res->tx_alt_comp_doorbell_paddr,
  600. sizeof(uint32_t));
  601. qdf_assert_always(!ret);
  602. }
  603. ret = pld_smmu_unmap(soc->osdev->dev,
  604. ipa_res->rx_ready_doorbell_paddr,
  605. sizeof(uint32_t));
  606. qdf_assert_always(!ret);
  607. ret = pld_smmu_unmap(soc->osdev->dev,
  608. ipa_res->tx_comp_doorbell_paddr,
  609. sizeof(uint32_t));
  610. qdf_assert_always(!ret);
  611. }
  612. static QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  613. struct dp_pdev *pdev,
  614. bool create)
  615. {
  616. QDF_STATUS ret = QDF_STATUS_SUCCESS;
  617. struct ipa_dp_tx_rsc *rsc;
  618. uint32_t tx_buffer_cnt;
  619. uint32_t buf_len;
  620. qdf_nbuf_t nbuf;
  621. uint32_t index;
  622. if (!ipa_is_ready()) {
  623. dp_info("IPA is not READY");
  624. return QDF_STATUS_SUCCESS;
  625. }
  626. rsc = &soc->ipa_uc_tx_rsc_alt;
  627. tx_buffer_cnt = rsc->alloc_tx_buf_cnt;
  628. for (index = 0; index < tx_buffer_cnt; index++) {
  629. nbuf = (qdf_nbuf_t)rsc->tx_buf_pool_vaddr_unaligned[index];
  630. if (!nbuf)
  631. continue;
  632. buf_len = qdf_nbuf_get_data_len(nbuf);
  633. ret = __dp_ipa_handle_buf_smmu_mapping(
  634. soc, nbuf, buf_len, create);
  635. }
  636. return ret;
  637. }
  638. static void dp_ipa_wdi_tx_alt_pipe_params(struct dp_soc *soc,
  639. struct dp_ipa_resources *ipa_res,
  640. qdf_ipa_wdi_pipe_setup_info_t *tx)
  641. {
  642. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS1;
  643. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  644. qdf_mem_get_dma_addr(soc->osdev,
  645. &ipa_res->tx_alt_comp_ring.mem_info);
  646. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  647. qdf_mem_get_dma_size(soc->osdev,
  648. &ipa_res->tx_alt_comp_ring.mem_info);
  649. /* WBM Tail Pointer Address */
  650. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  651. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  652. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  653. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  654. qdf_mem_get_dma_addr(soc->osdev,
  655. &ipa_res->tx_alt_ring.mem_info);
  656. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  657. qdf_mem_get_dma_size(soc->osdev,
  658. &ipa_res->tx_alt_ring.mem_info);
  659. /* TCL Head Pointer Address */
  660. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  661. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  662. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  663. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  664. ipa_res->tx_alt_ring_num_alloc_buffer;
  665. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  666. }
  667. static void
  668. dp_ipa_wdi_tx_alt_pipe_smmu_params(struct dp_soc *soc,
  669. struct dp_ipa_resources *ipa_res,
  670. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu)
  671. {
  672. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) = IPA_CLIENT_WLAN2_CONS1;
  673. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  674. &ipa_res->tx_alt_comp_ring.sgtable,
  675. sizeof(sgtable_t));
  676. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  677. qdf_mem_get_dma_size(soc->osdev,
  678. &ipa_res->tx_alt_comp_ring.mem_info);
  679. /* WBM Tail Pointer Address */
  680. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  681. soc->ipa_uc_tx_rsc_alt.ipa_wbm_tp_paddr;
  682. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  683. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  684. &ipa_res->tx_alt_ring.sgtable,
  685. sizeof(sgtable_t));
  686. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  687. qdf_mem_get_dma_size(soc->osdev,
  688. &ipa_res->tx_alt_ring.mem_info);
  689. /* TCL Head Pointer Address */
  690. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  691. soc->ipa_uc_tx_rsc_alt.ipa_tcl_hp_paddr;
  692. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  693. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  694. ipa_res->tx_alt_ring_num_alloc_buffer;
  695. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  696. }
  697. static void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc,
  698. struct dp_ipa_resources *res,
  699. qdf_ipa_wdi_conn_in_params_t *in)
  700. {
  701. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu = NULL;
  702. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  703. qdf_ipa_ep_cfg_t *tx_cfg;
  704. QDF_IPA_WDI_CONN_IN_PARAMS_IS_TX1_USED(in) = true;
  705. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  706. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE_SMMU(in);
  707. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  708. dp_ipa_wdi_tx_alt_pipe_smmu_params(soc, res, tx_smmu);
  709. } else {
  710. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_ALT_PIPE(in);
  711. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx);
  712. dp_ipa_wdi_tx_alt_pipe_params(soc, res, tx);
  713. }
  714. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  715. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  716. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  717. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  718. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  719. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  720. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  721. }
  722. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  723. qdf_ipa_wdi_conn_out_params_t *out)
  724. {
  725. res->tx_comp_doorbell_paddr =
  726. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  727. res->rx_ready_doorbell_paddr =
  728. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  729. res->tx_alt_comp_doorbell_paddr =
  730. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_ALT_DB_PA(out);
  731. }
  732. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  733. uint8_t session_id)
  734. {
  735. bool is_2g_iface = session_id & IPA_SESSION_ID_SHIFT;
  736. session_id = session_id >> IPA_SESSION_ID_SHIFT;
  737. dp_debug("session_id %u is_2g_iface %d", session_id, is_2g_iface);
  738. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  739. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_TX1_USED(in) = is_2g_iface;
  740. }
  741. static void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  742. struct dp_ipa_resources *res)
  743. {
  744. struct hal_srng *wbm_srng;
  745. /* Init first TX comp ring */
  746. wbm_srng = (struct hal_srng *)
  747. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  748. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  749. res->tx_comp_doorbell_vaddr);
  750. /* Init the alternate TX comp ring */
  751. wbm_srng = (struct hal_srng *)
  752. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  753. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  754. res->tx_alt_comp_doorbell_vaddr);
  755. }
  756. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  757. struct dp_ipa_resources *ipa_res)
  758. {
  759. struct hal_srng *wbm_srng;
  760. wbm_srng = (struct hal_srng *)
  761. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  762. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  763. ipa_res->tx_comp_doorbell_paddr);
  764. dp_info("paddr %pK vaddr %pK",
  765. (void *)ipa_res->tx_comp_doorbell_paddr,
  766. (void *)ipa_res->tx_comp_doorbell_vaddr);
  767. /* Setup for alternative TX comp ring */
  768. wbm_srng = (struct hal_srng *)
  769. soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  770. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  771. ipa_res->tx_alt_comp_doorbell_paddr);
  772. dp_info("paddr %pK vaddr %pK",
  773. (void *)ipa_res->tx_alt_comp_doorbell_paddr,
  774. (void *)ipa_res->tx_alt_comp_doorbell_vaddr);
  775. }
  776. #ifdef IPA_SET_RESET_TX_DB_PA
  777. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  778. struct dp_ipa_resources *ipa_res)
  779. {
  780. hal_ring_handle_t wbm_srng;
  781. qdf_dma_addr_t hp_addr;
  782. wbm_srng = soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  783. if (!wbm_srng)
  784. return QDF_STATUS_E_FAILURE;
  785. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  786. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  787. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  788. /* Reset alternative TX comp ring */
  789. wbm_srng = soc->tx_comp_ring[IPA_TX_ALT_COMP_RING_IDX].hal_srng;
  790. if (!wbm_srng)
  791. return QDF_STATUS_E_FAILURE;
  792. hp_addr = soc->ipa_uc_tx_rsc_alt.ipa_wbm_hp_shadow_paddr;
  793. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  794. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  795. return QDF_STATUS_SUCCESS;
  796. }
  797. #endif /* IPA_SET_RESET_TX_DB_PA */
  798. #else /* !IPA_WDI3_TX_TWO_PIPES */
  799. static inline
  800. void dp_ipa_tx_alt_pool_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  801. {
  802. }
  803. static inline void dp_ipa_tx_alt_ring_resource_setup(struct dp_soc *soc)
  804. {
  805. }
  806. static inline int dp_ipa_tx_alt_pool_attach(struct dp_soc *soc)
  807. {
  808. return 0;
  809. }
  810. static inline QDF_STATUS dp_ipa_tx_alt_ring_get_resource(struct dp_pdev *pdev)
  811. {
  812. return QDF_STATUS_SUCCESS;
  813. }
  814. static void dp_ipa_map_ring_doorbell_paddr(struct dp_pdev *pdev)
  815. {
  816. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  817. uint32_t rx_ready_doorbell_dmaaddr;
  818. uint32_t tx_comp_doorbell_dmaaddr;
  819. struct dp_soc *soc = pdev->soc;
  820. int ret = 0;
  821. if (ipa_res->is_db_ddr_mapped)
  822. ipa_res->tx_comp_doorbell_vaddr =
  823. phys_to_virt(ipa_res->tx_comp_doorbell_paddr);
  824. else
  825. ipa_res->tx_comp_doorbell_vaddr =
  826. ioremap(ipa_res->tx_comp_doorbell_paddr, 4);
  827. if (qdf_mem_smmu_s1_enabled(soc->osdev)) {
  828. ret = pld_smmu_map(soc->osdev->dev,
  829. ipa_res->tx_comp_doorbell_paddr,
  830. &tx_comp_doorbell_dmaaddr,
  831. sizeof(uint32_t));
  832. ipa_res->tx_comp_doorbell_paddr = tx_comp_doorbell_dmaaddr;
  833. qdf_assert_always(!ret);
  834. ret = pld_smmu_map(soc->osdev->dev,
  835. ipa_res->rx_ready_doorbell_paddr,
  836. &rx_ready_doorbell_dmaaddr,
  837. sizeof(uint32_t));
  838. ipa_res->rx_ready_doorbell_paddr = rx_ready_doorbell_dmaaddr;
  839. qdf_assert_always(!ret);
  840. }
  841. }
  842. static inline void dp_ipa_unmap_ring_doorbell_paddr(struct dp_pdev *pdev)
  843. {
  844. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  845. struct dp_soc *soc = pdev->soc;
  846. int ret = 0;
  847. if (!qdf_mem_smmu_s1_enabled(soc->osdev))
  848. return;
  849. ret = pld_smmu_unmap(soc->osdev->dev,
  850. ipa_res->rx_ready_doorbell_paddr,
  851. sizeof(uint32_t));
  852. qdf_assert_always(!ret);
  853. ret = pld_smmu_unmap(soc->osdev->dev,
  854. ipa_res->tx_comp_doorbell_paddr,
  855. sizeof(uint32_t));
  856. qdf_assert_always(!ret);
  857. }
  858. static inline QDF_STATUS dp_ipa_tx_alt_buf_smmu_mapping(struct dp_soc *soc,
  859. struct dp_pdev *pdev,
  860. bool create)
  861. {
  862. return QDF_STATUS_SUCCESS;
  863. }
  864. static inline
  865. void dp_ipa_setup_tx_alt_pipe(struct dp_soc *soc, struct dp_ipa_resources *res,
  866. qdf_ipa_wdi_conn_in_params_t *in)
  867. {
  868. }
  869. static void dp_ipa_set_pipe_db(struct dp_ipa_resources *res,
  870. qdf_ipa_wdi_conn_out_params_t *out)
  871. {
  872. res->tx_comp_doorbell_paddr =
  873. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(out);
  874. res->rx_ready_doorbell_paddr =
  875. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(out);
  876. }
  877. #ifdef IPA_WDS_EASYMESH_FEATURE
  878. /**
  879. * dp_ipa_setup_iface_session_id - Pass vdev id to IPA
  880. * @in: ipa in params
  881. * @session_id: vdev id
  882. *
  883. * Pass Vdev id to IPA, IPA metadata order is changed and vdev id
  884. * is stored at higher nibble so, no shift is required.
  885. *
  886. * Return: none
  887. */
  888. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  889. uint8_t session_id)
  890. {
  891. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id);
  892. }
  893. #else
  894. static void dp_ipa_setup_iface_session_id(qdf_ipa_wdi_reg_intf_in_params_t *in,
  895. uint8_t session_id)
  896. {
  897. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(in) = htonl(session_id << 16);
  898. }
  899. #endif
  900. static inline void dp_ipa_tx_comp_ring_init_hp(struct dp_soc *soc,
  901. struct dp_ipa_resources *res)
  902. {
  903. struct hal_srng *wbm_srng = (struct hal_srng *)
  904. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  905. hal_srng_dst_init_hp(soc->hal_soc, wbm_srng,
  906. res->tx_comp_doorbell_vaddr);
  907. }
  908. static void dp_ipa_set_tx_doorbell_paddr(struct dp_soc *soc,
  909. struct dp_ipa_resources *ipa_res)
  910. {
  911. struct hal_srng *wbm_srng = (struct hal_srng *)
  912. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  913. hal_srng_dst_set_hp_paddr_confirm(wbm_srng,
  914. ipa_res->tx_comp_doorbell_paddr);
  915. dp_info("paddr %pK vaddr %pK",
  916. (void *)ipa_res->tx_comp_doorbell_paddr,
  917. (void *)ipa_res->tx_comp_doorbell_vaddr);
  918. }
  919. #ifdef IPA_SET_RESET_TX_DB_PA
  920. static QDF_STATUS dp_ipa_reset_tx_doorbell_pa(struct dp_soc *soc,
  921. struct dp_ipa_resources *ipa_res)
  922. {
  923. hal_ring_handle_t wbm_srng =
  924. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  925. qdf_dma_addr_t hp_addr;
  926. if (!wbm_srng)
  927. return QDF_STATUS_E_FAILURE;
  928. hp_addr = soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr;
  929. hal_srng_dst_set_hp_paddr_confirm((struct hal_srng *)wbm_srng, hp_addr);
  930. dp_info("Reset WBM HP addr paddr: %pK", (void *)hp_addr);
  931. return QDF_STATUS_SUCCESS;
  932. }
  933. #endif /* IPA_SET_RESET_TX_DB_PA */
  934. #endif /* IPA_WDI3_TX_TWO_PIPES */
  935. /**
  936. * dp_tx_ipa_uc_detach - Free autonomy TX resources
  937. * @soc: data path instance
  938. * @pdev: core txrx pdev context
  939. *
  940. * Free allocated TX buffers with WBM SRNG
  941. *
  942. * Return: none
  943. */
  944. static void dp_tx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  945. {
  946. int idx;
  947. qdf_nbuf_t nbuf;
  948. struct dp_ipa_resources *ipa_res;
  949. for (idx = 0; idx < soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt; idx++) {
  950. nbuf = (qdf_nbuf_t)
  951. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx];
  952. if (!nbuf)
  953. continue;
  954. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_BIDIRECTIONAL);
  955. qdf_mem_dp_tx_skb_cnt_dec();
  956. qdf_mem_dp_tx_skb_dec(qdf_nbuf_get_end_offset(nbuf));
  957. qdf_nbuf_free(nbuf);
  958. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[idx] =
  959. (void *)NULL;
  960. }
  961. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  962. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  963. ipa_res = &pdev->ipa_resource;
  964. qdf_mem_free_sgtable(&ipa_res->tx_ring.sgtable);
  965. qdf_mem_free_sgtable(&ipa_res->tx_comp_ring.sgtable);
  966. }
  967. /**
  968. * dp_rx_ipa_uc_detach - free autonomy RX resources
  969. * @soc: data path instance
  970. * @pdev: core txrx pdev context
  971. *
  972. * This function will detach DP RX into main device context
  973. * will free DP Rx resources.
  974. *
  975. * Return: none
  976. */
  977. static void dp_rx_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  978. {
  979. struct dp_ipa_resources *ipa_res = &pdev->ipa_resource;
  980. qdf_mem_free_sgtable(&ipa_res->rx_rdy_ring.sgtable);
  981. qdf_mem_free_sgtable(&ipa_res->rx_refill_ring.sgtable);
  982. }
  983. int dp_ipa_uc_detach(struct dp_soc *soc, struct dp_pdev *pdev)
  984. {
  985. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  986. return QDF_STATUS_SUCCESS;
  987. /* TX resource detach */
  988. dp_tx_ipa_uc_detach(soc, pdev);
  989. /* Cleanup 2nd TX pipe resources */
  990. dp_ipa_tx_alt_pool_detach(soc, pdev);
  991. /* RX resource detach */
  992. dp_rx_ipa_uc_detach(soc, pdev);
  993. return QDF_STATUS_SUCCESS; /* success */
  994. }
  995. /**
  996. * dp_tx_ipa_uc_attach - Allocate autonomy TX resources
  997. * @soc: data path instance
  998. * @pdev: Physical device handle
  999. *
  1000. * Allocate TX buffer from non-cacheable memory
  1001. * Attache allocated TX buffers with WBM SRNG
  1002. *
  1003. * Return: int
  1004. */
  1005. static int dp_tx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1006. {
  1007. uint32_t tx_buffer_count;
  1008. uint32_t ring_base_align = 8;
  1009. qdf_dma_addr_t buffer_paddr;
  1010. struct hal_srng *wbm_srng = (struct hal_srng *)
  1011. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1012. struct hal_srng_params srng_params;
  1013. void *ring_entry;
  1014. int num_entries;
  1015. qdf_nbuf_t nbuf;
  1016. int retval = QDF_STATUS_SUCCESS;
  1017. int max_alloc_count = 0;
  1018. /*
  1019. * Uncomment when dp_ops_cfg.cfg_attach is implemented
  1020. * unsigned int uc_tx_buf_sz =
  1021. * dp_cfg_ipa_uc_tx_buf_size(pdev->osif_pdev);
  1022. */
  1023. unsigned int uc_tx_buf_sz = CFG_IPA_UC_TX_BUF_SIZE_DEFAULT;
  1024. unsigned int alloc_size = uc_tx_buf_sz + ring_base_align - 1;
  1025. hal_get_srng_params(soc->hal_soc, hal_srng_to_hal_ring_handle(wbm_srng),
  1026. &srng_params);
  1027. num_entries = srng_params.num_entries;
  1028. max_alloc_count =
  1029. num_entries - DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES;
  1030. if (max_alloc_count <= 0) {
  1031. dp_err("incorrect value for buffer count %u", max_alloc_count);
  1032. return -EINVAL;
  1033. }
  1034. dp_info("requested %d buffers to be posted to wbm ring",
  1035. max_alloc_count);
  1036. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned =
  1037. qdf_mem_malloc(num_entries *
  1038. sizeof(*soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned));
  1039. if (!soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned) {
  1040. dp_err("IPA WBM Ring Tx buf pool vaddr alloc fail");
  1041. return -ENOMEM;
  1042. }
  1043. hal_srng_access_start_unlocked(soc->hal_soc,
  1044. hal_srng_to_hal_ring_handle(wbm_srng));
  1045. /*
  1046. * Allocate Tx buffers as many as possible.
  1047. * Leave DP_IPA_WAR_WBM2SW_REL_RING_NO_BUF_ENTRIES empty
  1048. * Populate Tx buffers into WBM2IPA ring
  1049. * This initial buffer population will simulate H/W as source ring,
  1050. * and update HP
  1051. */
  1052. for (tx_buffer_count = 0;
  1053. tx_buffer_count < max_alloc_count - 1; tx_buffer_count++) {
  1054. nbuf = qdf_nbuf_alloc(soc->osdev, alloc_size, 0, 256, FALSE);
  1055. if (!nbuf)
  1056. break;
  1057. ring_entry = hal_srng_dst_get_next_hp(soc->hal_soc,
  1058. hal_srng_to_hal_ring_handle(wbm_srng));
  1059. if (!ring_entry) {
  1060. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1061. "%s: Failed to get WBM ring entry",
  1062. __func__);
  1063. qdf_nbuf_free(nbuf);
  1064. break;
  1065. }
  1066. qdf_nbuf_map_single(soc->osdev, nbuf,
  1067. QDF_DMA_BIDIRECTIONAL);
  1068. buffer_paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1069. qdf_mem_dp_tx_skb_cnt_inc();
  1070. qdf_mem_dp_tx_skb_inc(qdf_nbuf_get_end_offset(nbuf));
  1071. /*
  1072. * TODO - KIWI code can directly call the be handler
  1073. * instead of hal soc ops.
  1074. */
  1075. hal_rxdma_buff_addr_info_set(soc->hal_soc, ring_entry,
  1076. buffer_paddr, 0,
  1077. (IPA_TCL_DATA_RING_IDX +
  1078. soc->wbm_sw0_bm_id));
  1079. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned[tx_buffer_count]
  1080. = (void *)nbuf;
  1081. }
  1082. hal_srng_access_end_unlocked(soc->hal_soc,
  1083. hal_srng_to_hal_ring_handle(wbm_srng));
  1084. soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt = tx_buffer_count;
  1085. if (tx_buffer_count) {
  1086. dp_info("IPA WDI TX buffer: %d allocated", tx_buffer_count);
  1087. } else {
  1088. dp_err("No IPA WDI TX buffer allocated!");
  1089. qdf_mem_free(soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned);
  1090. soc->ipa_uc_tx_rsc.tx_buf_pool_vaddr_unaligned = NULL;
  1091. retval = -ENOMEM;
  1092. }
  1093. return retval;
  1094. }
  1095. /**
  1096. * dp_rx_ipa_uc_attach - Allocate autonomy RX resources
  1097. * @soc: data path instance
  1098. * @pdev: core txrx pdev context
  1099. *
  1100. * This function will attach a DP RX instance into the main
  1101. * device (SOC) context.
  1102. *
  1103. * Return: QDF_STATUS_SUCCESS: success
  1104. * QDF_STATUS_E_RESOURCES: Error return
  1105. */
  1106. static int dp_rx_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1107. {
  1108. return QDF_STATUS_SUCCESS;
  1109. }
  1110. int dp_ipa_uc_attach(struct dp_soc *soc, struct dp_pdev *pdev)
  1111. {
  1112. int error;
  1113. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1114. return QDF_STATUS_SUCCESS;
  1115. /* TX resource attach */
  1116. error = dp_tx_ipa_uc_attach(soc, pdev);
  1117. if (error) {
  1118. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1119. "%s: DP IPA UC TX attach fail code %d",
  1120. __func__, error);
  1121. return error;
  1122. }
  1123. /* Setup 2nd TX pipe */
  1124. error = dp_ipa_tx_alt_pool_attach(soc);
  1125. if (error) {
  1126. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1127. "%s: DP IPA TX pool2 attach fail code %d",
  1128. __func__, error);
  1129. dp_tx_ipa_uc_detach(soc, pdev);
  1130. return error;
  1131. }
  1132. /* RX resource attach */
  1133. error = dp_rx_ipa_uc_attach(soc, pdev);
  1134. if (error) {
  1135. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1136. "%s: DP IPA UC RX attach fail code %d",
  1137. __func__, error);
  1138. dp_ipa_tx_alt_pool_detach(soc, pdev);
  1139. dp_tx_ipa_uc_detach(soc, pdev);
  1140. return error;
  1141. }
  1142. return QDF_STATUS_SUCCESS; /* success */
  1143. }
  1144. /*
  1145. * dp_ipa_ring_resource_setup() - setup IPA ring resources
  1146. * @soc: data path SoC handle
  1147. *
  1148. * Return: none
  1149. */
  1150. int dp_ipa_ring_resource_setup(struct dp_soc *soc,
  1151. struct dp_pdev *pdev)
  1152. {
  1153. struct hal_soc *hal_soc = (struct hal_soc *)soc->hal_soc;
  1154. struct hal_srng *hal_srng;
  1155. struct hal_srng_params srng_params;
  1156. qdf_dma_addr_t hp_addr;
  1157. unsigned long addr_offset, dev_base_paddr;
  1158. uint32_t ix0;
  1159. uint8_t ix0_map[8];
  1160. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1161. return QDF_STATUS_SUCCESS;
  1162. /* IPA TCL_DATA Ring - HAL_SRNG_SW2TCL3 */
  1163. hal_srng = (struct hal_srng *)
  1164. soc->tcl_data_ring[IPA_TCL_DATA_RING_IDX].hal_srng;
  1165. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1166. hal_srng_to_hal_ring_handle(hal_srng),
  1167. &srng_params);
  1168. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr =
  1169. srng_params.ring_base_paddr;
  1170. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr =
  1171. srng_params.ring_base_vaddr;
  1172. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size =
  1173. (srng_params.num_entries * srng_params.entry_size) << 2;
  1174. /*
  1175. * For the register backed memory addresses, use the scn->mem_pa to
  1176. * calculate the physical address of the shadow registers
  1177. */
  1178. dev_base_paddr =
  1179. (unsigned long)
  1180. ((struct hif_softc *)(hal_soc->hif_handle))->mem_pa;
  1181. addr_offset = (unsigned long)(hal_srng->u.src_ring.hp_addr) -
  1182. (unsigned long)(hal_soc->dev_base_addr);
  1183. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr =
  1184. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1185. dp_info("IPA TCL_DATA Ring addr_offset=%x, dev_base_paddr=%x, hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1186. (unsigned int)addr_offset,
  1187. (unsigned int)dev_base_paddr,
  1188. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr),
  1189. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1190. (void *)soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1191. srng_params.num_entries,
  1192. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1193. /* IPA TX COMP Ring - HAL_SRNG_WBM2SW2_RELEASE */
  1194. hal_srng = (struct hal_srng *)
  1195. soc->tx_comp_ring[IPA_TX_COMP_RING_IDX].hal_srng;
  1196. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1197. hal_srng_to_hal_ring_handle(hal_srng),
  1198. &srng_params);
  1199. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr =
  1200. srng_params.ring_base_paddr;
  1201. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr =
  1202. srng_params.ring_base_vaddr;
  1203. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size =
  1204. (srng_params.num_entries * srng_params.entry_size) << 2;
  1205. soc->ipa_uc_tx_rsc.ipa_wbm_hp_shadow_paddr =
  1206. hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1207. hal_srng_to_hal_ring_handle(hal_srng));
  1208. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1209. (unsigned long)(hal_soc->dev_base_addr);
  1210. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr =
  1211. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1212. dp_info("IPA TX COMP Ring addr_offset=%x, dev_base_paddr=%x, ipa_wbm_tp_paddr=%x paddr=%pK vaddr=0%pK size= %u(%u bytes)",
  1213. (unsigned int)addr_offset,
  1214. (unsigned int)dev_base_paddr,
  1215. (unsigned int)(soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr),
  1216. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1217. (void *)soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1218. srng_params.num_entries,
  1219. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1220. dp_ipa_tx_alt_ring_resource_setup(soc);
  1221. /* IPA REO_DEST Ring - HAL_SRNG_REO2SW4 */
  1222. hal_srng = (struct hal_srng *)
  1223. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1224. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1225. hal_srng_to_hal_ring_handle(hal_srng),
  1226. &srng_params);
  1227. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr =
  1228. srng_params.ring_base_paddr;
  1229. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr =
  1230. srng_params.ring_base_vaddr;
  1231. soc->ipa_uc_rx_rsc.ipa_reo_ring_size =
  1232. (srng_params.num_entries * srng_params.entry_size) << 2;
  1233. addr_offset = (unsigned long)(hal_srng->u.dst_ring.tp_addr) -
  1234. (unsigned long)(hal_soc->dev_base_addr);
  1235. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr =
  1236. (qdf_dma_addr_t)(addr_offset + dev_base_paddr);
  1237. dp_info("IPA REO_DEST Ring addr_offset=%x, dev_base_paddr=%x, tp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1238. (unsigned int)addr_offset,
  1239. (unsigned int)dev_base_paddr,
  1240. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr),
  1241. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1242. (void *)soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1243. srng_params.num_entries,
  1244. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1245. hal_srng = (struct hal_srng *)
  1246. pdev->rx_refill_buf_ring2.hal_srng;
  1247. hal_get_srng_params(hal_soc_to_hal_soc_handle(hal_soc),
  1248. hal_srng_to_hal_ring_handle(hal_srng),
  1249. &srng_params);
  1250. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr =
  1251. srng_params.ring_base_paddr;
  1252. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr =
  1253. srng_params.ring_base_vaddr;
  1254. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size =
  1255. (srng_params.num_entries * srng_params.entry_size) << 2;
  1256. hp_addr = hal_srng_get_hp_addr(hal_soc_to_hal_soc_handle(hal_soc),
  1257. hal_srng_to_hal_ring_handle(hal_srng));
  1258. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr =
  1259. qdf_mem_paddr_from_dmaaddr(soc->osdev, hp_addr);
  1260. dp_info("IPA REFILL_BUF Ring hp_paddr=%x paddr=%pK vaddr=%pK size= %u(%u bytes)",
  1261. (unsigned int)(soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr),
  1262. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1263. (void *)soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1264. srng_params.num_entries,
  1265. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1266. /*
  1267. * Set DEST_RING_MAPPING_4 to SW2 as default value for
  1268. * DESTINATION_RING_CTRL_IX_0.
  1269. */
  1270. ix0_map[0] = REO_REMAP_SW1;
  1271. ix0_map[1] = REO_REMAP_SW1;
  1272. ix0_map[2] = REO_REMAP_SW2;
  1273. ix0_map[3] = REO_REMAP_SW3;
  1274. ix0_map[4] = REO_REMAP_SW2;
  1275. ix0_map[5] = REO_REMAP_RELEASE;
  1276. ix0_map[6] = REO_REMAP_FW;
  1277. ix0_map[7] = REO_REMAP_FW;
  1278. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1279. ix0_map);
  1280. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL, NULL, NULL);
  1281. return 0;
  1282. }
  1283. QDF_STATUS dp_ipa_get_resource(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1284. {
  1285. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1286. struct dp_pdev *pdev =
  1287. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1288. struct dp_ipa_resources *ipa_res;
  1289. if (!pdev) {
  1290. dp_err("Invalid instance");
  1291. return QDF_STATUS_E_FAILURE;
  1292. }
  1293. ipa_res = &pdev->ipa_resource;
  1294. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1295. return QDF_STATUS_SUCCESS;
  1296. ipa_res->tx_num_alloc_buffer =
  1297. (uint32_t)soc->ipa_uc_tx_rsc.alloc_tx_buf_cnt;
  1298. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_ring,
  1299. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_vaddr,
  1300. soc->ipa_uc_tx_rsc.ipa_tcl_ring_base_paddr,
  1301. soc->ipa_uc_tx_rsc.ipa_tcl_ring_size);
  1302. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->tx_comp_ring,
  1303. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_vaddr,
  1304. soc->ipa_uc_tx_rsc.ipa_wbm_ring_base_paddr,
  1305. soc->ipa_uc_tx_rsc.ipa_wbm_ring_size);
  1306. dp_ipa_get_shared_mem_info(soc->osdev, &ipa_res->rx_rdy_ring,
  1307. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_vaddr,
  1308. soc->ipa_uc_rx_rsc.ipa_reo_ring_base_paddr,
  1309. soc->ipa_uc_rx_rsc.ipa_reo_ring_size);
  1310. dp_ipa_get_shared_mem_info(
  1311. soc->osdev, &ipa_res->rx_refill_ring,
  1312. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_vaddr,
  1313. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_base_paddr,
  1314. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_ring_size);
  1315. if (!qdf_mem_get_dma_addr(soc->osdev, &ipa_res->tx_ring.mem_info) ||
  1316. !qdf_mem_get_dma_addr(soc->osdev,
  1317. &ipa_res->tx_comp_ring.mem_info) ||
  1318. !qdf_mem_get_dma_addr(soc->osdev, &ipa_res->rx_rdy_ring.mem_info) ||
  1319. !qdf_mem_get_dma_addr(soc->osdev,
  1320. &ipa_res->rx_refill_ring.mem_info))
  1321. return QDF_STATUS_E_FAILURE;
  1322. if (dp_ipa_tx_alt_ring_get_resource(pdev))
  1323. return QDF_STATUS_E_FAILURE;
  1324. return QDF_STATUS_SUCCESS;
  1325. }
  1326. #ifdef IPA_SET_RESET_TX_DB_PA
  1327. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res)
  1328. #else
  1329. #define DP_IPA_SET_TX_DB_PADDR(soc, ipa_res) \
  1330. dp_ipa_set_tx_doorbell_paddr(soc, ipa_res)
  1331. #endif
  1332. QDF_STATUS dp_ipa_set_doorbell_paddr(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1333. {
  1334. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1335. struct dp_pdev *pdev =
  1336. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1337. struct dp_ipa_resources *ipa_res;
  1338. struct hal_srng *reo_srng = (struct hal_srng *)
  1339. soc->reo_dest_ring[IPA_REO_DEST_RING_IDX].hal_srng;
  1340. if (!pdev) {
  1341. dp_err("Invalid instance");
  1342. return QDF_STATUS_E_FAILURE;
  1343. }
  1344. ipa_res = &pdev->ipa_resource;
  1345. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1346. return QDF_STATUS_SUCCESS;
  1347. dp_ipa_map_ring_doorbell_paddr(pdev);
  1348. DP_IPA_SET_TX_DB_PADDR(soc, ipa_res);
  1349. /*
  1350. * For RX, REO module on Napier/Hastings does reordering on incoming
  1351. * Ethernet packets and writes one or more descriptors to REO2IPA Rx
  1352. * ring.It then updates the ring’s Write/Head ptr and rings a doorbell
  1353. * to IPA.
  1354. * Set the doorbell addr for the REO ring.
  1355. */
  1356. hal_srng_dst_set_hp_paddr_confirm(reo_srng,
  1357. ipa_res->rx_ready_doorbell_paddr);
  1358. return QDF_STATUS_SUCCESS;
  1359. }
  1360. QDF_STATUS dp_ipa_iounmap_doorbell_vaddr(struct cdp_soc_t *soc_hdl,
  1361. uint8_t pdev_id)
  1362. {
  1363. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1364. struct dp_pdev *pdev =
  1365. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1366. struct dp_ipa_resources *ipa_res;
  1367. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1368. return QDF_STATUS_SUCCESS;
  1369. if (!pdev) {
  1370. dp_err("Invalid instance");
  1371. return QDF_STATUS_E_FAILURE;
  1372. }
  1373. ipa_res = &pdev->ipa_resource;
  1374. if (!ipa_res->is_db_ddr_mapped)
  1375. iounmap(ipa_res->tx_comp_doorbell_vaddr);
  1376. return QDF_STATUS_SUCCESS;
  1377. }
  1378. QDF_STATUS dp_ipa_op_response(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1379. uint8_t *op_msg)
  1380. {
  1381. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1382. struct dp_pdev *pdev =
  1383. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1384. if (!pdev) {
  1385. dp_err("Invalid instance");
  1386. return QDF_STATUS_E_FAILURE;
  1387. }
  1388. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1389. return QDF_STATUS_SUCCESS;
  1390. if (pdev->ipa_uc_op_cb) {
  1391. pdev->ipa_uc_op_cb(op_msg, pdev->usr_ctxt);
  1392. } else {
  1393. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1394. "%s: IPA callback function is not registered", __func__);
  1395. qdf_mem_free(op_msg);
  1396. return QDF_STATUS_E_FAILURE;
  1397. }
  1398. return QDF_STATUS_SUCCESS;
  1399. }
  1400. QDF_STATUS dp_ipa_register_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1401. ipa_uc_op_cb_type op_cb,
  1402. void *usr_ctxt)
  1403. {
  1404. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1405. struct dp_pdev *pdev =
  1406. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1407. if (!pdev) {
  1408. dp_err("Invalid instance");
  1409. return QDF_STATUS_E_FAILURE;
  1410. }
  1411. if (!wlan_cfg_is_ipa_enabled(pdev->soc->wlan_cfg_ctx))
  1412. return QDF_STATUS_SUCCESS;
  1413. pdev->ipa_uc_op_cb = op_cb;
  1414. pdev->usr_ctxt = usr_ctxt;
  1415. return QDF_STATUS_SUCCESS;
  1416. }
  1417. void dp_ipa_deregister_op_cb(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1418. {
  1419. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1420. struct dp_pdev *pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1421. if (!pdev) {
  1422. dp_err("Invalid instance");
  1423. return;
  1424. }
  1425. dp_debug("Deregister OP handler callback");
  1426. pdev->ipa_uc_op_cb = NULL;
  1427. pdev->usr_ctxt = NULL;
  1428. }
  1429. QDF_STATUS dp_ipa_get_stat(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1430. {
  1431. /* TBD */
  1432. return QDF_STATUS_SUCCESS;
  1433. }
  1434. /**
  1435. * dp_tx_send_ipa_data_frame() - send IPA data frame
  1436. * @soc_hdl: datapath soc handle
  1437. * @vdev_id: id of the virtual device
  1438. * @skb: skb to transmit
  1439. *
  1440. * Return: skb/ NULL is for success
  1441. */
  1442. qdf_nbuf_t dp_tx_send_ipa_data_frame(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  1443. qdf_nbuf_t skb)
  1444. {
  1445. qdf_nbuf_t ret;
  1446. /* Terminate the (single-element) list of tx frames */
  1447. qdf_nbuf_set_next(skb, NULL);
  1448. ret = dp_tx_send(soc_hdl, vdev_id, skb);
  1449. if (ret) {
  1450. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1451. "%s: Failed to tx", __func__);
  1452. return ret;
  1453. }
  1454. return NULL;
  1455. }
  1456. #ifdef QCA_IPA_LL_TX_FLOW_CONTROL
  1457. /**
  1458. * dp_ipa_is_target_ready() - check if target is ready or not
  1459. * @soc: datapath soc handle
  1460. *
  1461. * Return: true if target is ready
  1462. */
  1463. static inline
  1464. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1465. {
  1466. if (hif_get_target_status(soc->hif_handle) == TARGET_STATUS_RESET)
  1467. return false;
  1468. else
  1469. return true;
  1470. }
  1471. #else
  1472. static inline
  1473. bool dp_ipa_is_target_ready(struct dp_soc *soc)
  1474. {
  1475. return true;
  1476. }
  1477. #endif
  1478. QDF_STATUS dp_ipa_enable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1479. {
  1480. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1481. struct dp_pdev *pdev =
  1482. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1483. uint32_t ix0;
  1484. uint32_t ix2;
  1485. uint8_t ix_map[8];
  1486. if (!pdev) {
  1487. dp_err("Invalid instance");
  1488. return QDF_STATUS_E_FAILURE;
  1489. }
  1490. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1491. return QDF_STATUS_SUCCESS;
  1492. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1493. return QDF_STATUS_E_AGAIN;
  1494. if (!dp_ipa_is_target_ready(soc))
  1495. return QDF_STATUS_E_AGAIN;
  1496. /* Call HAL API to remap REO rings to REO2IPA ring */
  1497. ix_map[0] = REO_REMAP_SW1;
  1498. ix_map[1] = REO_REMAP_SW4;
  1499. ix_map[2] = REO_REMAP_SW1;
  1500. ix_map[3] = REO_REMAP_SW4;
  1501. ix_map[4] = REO_REMAP_SW4;
  1502. ix_map[5] = REO_REMAP_RELEASE;
  1503. ix_map[6] = REO_REMAP_FW;
  1504. ix_map[7] = REO_REMAP_FW;
  1505. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1506. ix_map);
  1507. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1508. ix_map[0] = REO_REMAP_SW4;
  1509. ix_map[1] = REO_REMAP_SW4;
  1510. ix_map[2] = REO_REMAP_SW4;
  1511. ix_map[3] = REO_REMAP_SW4;
  1512. ix_map[4] = REO_REMAP_SW4;
  1513. ix_map[5] = REO_REMAP_SW4;
  1514. ix_map[6] = REO_REMAP_SW4;
  1515. ix_map[7] = REO_REMAP_SW4;
  1516. ix2 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX2,
  1517. ix_map);
  1518. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1519. &ix2, &ix2);
  1520. dp_ipa_reo_remap_history_add(ix0, ix2, ix2);
  1521. } else {
  1522. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1523. NULL, NULL);
  1524. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1525. }
  1526. return QDF_STATUS_SUCCESS;
  1527. }
  1528. QDF_STATUS dp_ipa_disable_autonomy(struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  1529. {
  1530. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1531. struct dp_pdev *pdev =
  1532. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1533. uint8_t ix0_map[8];
  1534. uint32_t ix0;
  1535. uint32_t ix1;
  1536. uint32_t ix2;
  1537. uint32_t ix3;
  1538. if (!pdev) {
  1539. dp_err("Invalid instance");
  1540. return QDF_STATUS_E_FAILURE;
  1541. }
  1542. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1543. return QDF_STATUS_SUCCESS;
  1544. if (!hif_is_target_ready(HIF_GET_SOFTC(soc->hif_handle)))
  1545. return QDF_STATUS_E_AGAIN;
  1546. if (!dp_ipa_is_target_ready(soc))
  1547. return QDF_STATUS_E_AGAIN;
  1548. ix0_map[0] = REO_REMAP_SW1;
  1549. ix0_map[1] = REO_REMAP_SW1;
  1550. ix0_map[2] = REO_REMAP_SW2;
  1551. ix0_map[3] = REO_REMAP_SW3;
  1552. ix0_map[4] = REO_REMAP_SW2;
  1553. ix0_map[5] = REO_REMAP_RELEASE;
  1554. ix0_map[6] = REO_REMAP_FW;
  1555. ix0_map[7] = REO_REMAP_FW;
  1556. /* Call HAL API to remap REO rings to REO2IPA ring */
  1557. ix0 = hal_gen_reo_remap_val(soc->hal_soc, HAL_REO_REMAP_REG_IX0,
  1558. ix0_map);
  1559. if (wlan_cfg_is_rx_hash_enabled(soc->wlan_cfg_ctx)) {
  1560. dp_reo_remap_config(soc, &ix1, &ix2, &ix3);
  1561. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1562. &ix2, &ix3);
  1563. dp_ipa_reo_remap_history_add(ix0, ix2, ix3);
  1564. } else {
  1565. hal_reo_read_write_ctrl_ix(soc->hal_soc, false, &ix0, NULL,
  1566. NULL, NULL);
  1567. dp_ipa_reo_remap_history_add(ix0, 0, 0);
  1568. }
  1569. return QDF_STATUS_SUCCESS;
  1570. }
  1571. /* This should be configurable per H/W configuration enable status */
  1572. #define L3_HEADER_PADDING 2
  1573. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 10, 0)) || \
  1574. defined(CONFIG_IPA_WDI_UNIFIED_API)
  1575. #if !defined(QCA_LL_TX_FLOW_CONTROL_V2) && !defined(QCA_IPA_LL_TX_FLOW_CONTROL)
  1576. static inline void dp_setup_mcc_sys_pipes(
  1577. qdf_ipa_sys_connect_params_t *sys_in,
  1578. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1579. {
  1580. int i = 0;
  1581. /* Setup MCC sys pipe */
  1582. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) =
  1583. DP_IPA_MAX_IFACE;
  1584. for (i = 0; i < DP_IPA_MAX_IFACE; i++)
  1585. memcpy(&QDF_IPA_WDI_CONN_IN_PARAMS_SYS_IN(pipe_in)[i],
  1586. &sys_in[i], sizeof(qdf_ipa_sys_connect_params_t));
  1587. }
  1588. #else
  1589. static inline void dp_setup_mcc_sys_pipes(
  1590. qdf_ipa_sys_connect_params_t *sys_in,
  1591. qdf_ipa_wdi_conn_in_params_t *pipe_in)
  1592. {
  1593. QDF_IPA_WDI_CONN_IN_PARAMS_NUM_SYS_PIPE_NEEDED(pipe_in) = 0;
  1594. }
  1595. #endif
  1596. static void dp_ipa_wdi_tx_params(struct dp_soc *soc,
  1597. struct dp_ipa_resources *ipa_res,
  1598. qdf_ipa_wdi_pipe_setup_info_t *tx,
  1599. bool over_gsi)
  1600. {
  1601. if (over_gsi)
  1602. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN2_CONS;
  1603. else
  1604. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1605. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1606. qdf_mem_get_dma_addr(soc->osdev,
  1607. &ipa_res->tx_comp_ring.mem_info);
  1608. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1609. qdf_mem_get_dma_size(soc->osdev,
  1610. &ipa_res->tx_comp_ring.mem_info);
  1611. /* WBM Tail Pointer Address */
  1612. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1613. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1614. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(tx) = true;
  1615. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1616. qdf_mem_get_dma_addr(soc->osdev,
  1617. &ipa_res->tx_ring.mem_info);
  1618. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) =
  1619. qdf_mem_get_dma_size(soc->osdev,
  1620. &ipa_res->tx_ring.mem_info);
  1621. /* TCL Head Pointer Address */
  1622. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1623. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1624. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(tx) = true;
  1625. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1626. ipa_res->tx_num_alloc_buffer;
  1627. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1628. }
  1629. static void dp_ipa_wdi_rx_params(struct dp_soc *soc,
  1630. struct dp_ipa_resources *ipa_res,
  1631. qdf_ipa_wdi_pipe_setup_info_t *rx,
  1632. bool over_gsi)
  1633. {
  1634. if (over_gsi)
  1635. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1636. IPA_CLIENT_WLAN2_PROD;
  1637. else
  1638. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) =
  1639. IPA_CLIENT_WLAN1_PROD;
  1640. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  1641. qdf_mem_get_dma_addr(soc->osdev,
  1642. &ipa_res->rx_rdy_ring.mem_info);
  1643. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  1644. qdf_mem_get_dma_size(soc->osdev,
  1645. &ipa_res->rx_rdy_ring.mem_info);
  1646. /* REO Tail Pointer Address */
  1647. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  1648. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1649. QDF_IPA_WDI_SETUP_INFO_IS_TXR_RN_DB_PCIE_ADDR(rx) = true;
  1650. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  1651. qdf_mem_get_dma_addr(soc->osdev,
  1652. &ipa_res->rx_refill_ring.mem_info);
  1653. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  1654. qdf_mem_get_dma_size(soc->osdev,
  1655. &ipa_res->rx_refill_ring.mem_info);
  1656. /* FW Head Pointer Address */
  1657. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  1658. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1659. QDF_IPA_WDI_SETUP_INFO_IS_EVT_RN_DB_PCIE_ADDR(rx) = false;
  1660. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) =
  1661. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1662. }
  1663. static void
  1664. dp_ipa_wdi_tx_smmu_params(struct dp_soc *soc,
  1665. struct dp_ipa_resources *ipa_res,
  1666. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu,
  1667. bool over_gsi,
  1668. qdf_ipa_wdi_hdl_t hdl)
  1669. {
  1670. if (over_gsi) {
  1671. if (hdl == DP_IPA_HDL_FIRST)
  1672. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1673. IPA_CLIENT_WLAN2_CONS;
  1674. else if (hdl == DP_IPA_HDL_SECOND)
  1675. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1676. IPA_CLIENT_WLAN4_CONS;
  1677. } else {
  1678. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(tx_smmu) =
  1679. IPA_CLIENT_WLAN1_CONS;
  1680. }
  1681. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(tx_smmu),
  1682. &ipa_res->tx_comp_ring.sgtable,
  1683. sizeof(sgtable_t));
  1684. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(tx_smmu) =
  1685. qdf_mem_get_dma_size(soc->osdev,
  1686. &ipa_res->tx_comp_ring.mem_info);
  1687. /* WBM Tail Pointer Address */
  1688. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(tx_smmu) =
  1689. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1690. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1691. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(tx_smmu),
  1692. &ipa_res->tx_ring.sgtable,
  1693. sizeof(sgtable_t));
  1694. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(tx_smmu) =
  1695. qdf_mem_get_dma_size(soc->osdev,
  1696. &ipa_res->tx_ring.mem_info);
  1697. /* TCL Head Pointer Address */
  1698. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(tx_smmu) =
  1699. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1700. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(tx_smmu) = true;
  1701. QDF_IPA_WDI_SETUP_INFO_SMMU_NUM_PKT_BUFFERS(tx_smmu) =
  1702. ipa_res->tx_num_alloc_buffer;
  1703. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(tx_smmu) = 0;
  1704. }
  1705. static void
  1706. dp_ipa_wdi_rx_smmu_params(struct dp_soc *soc,
  1707. struct dp_ipa_resources *ipa_res,
  1708. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu,
  1709. bool over_gsi,
  1710. qdf_ipa_wdi_hdl_t hdl)
  1711. {
  1712. if (over_gsi) {
  1713. if (hdl == DP_IPA_HDL_FIRST)
  1714. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1715. IPA_CLIENT_WLAN2_PROD;
  1716. else if (hdl == DP_IPA_HDL_SECOND)
  1717. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1718. IPA_CLIENT_WLAN3_PROD;
  1719. } else {
  1720. QDF_IPA_WDI_SETUP_INFO_SMMU_CLIENT(rx_smmu) =
  1721. IPA_CLIENT_WLAN1_PROD;
  1722. }
  1723. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_BASE(rx_smmu),
  1724. &ipa_res->rx_rdy_ring.sgtable,
  1725. sizeof(sgtable_t));
  1726. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_SIZE(rx_smmu) =
  1727. qdf_mem_get_dma_size(soc->osdev,
  1728. &ipa_res->rx_rdy_ring.mem_info);
  1729. /* REO Tail Pointer Address */
  1730. QDF_IPA_WDI_SETUP_INFO_SMMU_TRANSFER_RING_DOORBELL_PA(rx_smmu) =
  1731. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  1732. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_TXR_RN_DB_PCIE_ADDR(rx_smmu) = true;
  1733. qdf_mem_copy(&QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_BASE(rx_smmu),
  1734. &ipa_res->rx_refill_ring.sgtable,
  1735. sizeof(sgtable_t));
  1736. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_SIZE(rx_smmu) =
  1737. qdf_mem_get_dma_size(soc->osdev,
  1738. &ipa_res->rx_refill_ring.mem_info);
  1739. /* FW Head Pointer Address */
  1740. QDF_IPA_WDI_SETUP_INFO_SMMU_EVENT_RING_DOORBELL_PA(rx_smmu) =
  1741. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  1742. QDF_IPA_WDI_SETUP_INFO_SMMU_IS_EVT_RN_DB_PCIE_ADDR(rx_smmu) = false;
  1743. QDF_IPA_WDI_SETUP_INFO_SMMU_PKT_OFFSET(rx_smmu) =
  1744. soc->rx_pkt_tlv_size + L3_HEADER_PADDING;
  1745. }
  1746. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1747. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1748. void *ipa_wdi_meter_notifier_cb,
  1749. uint32_t ipa_desc_size, void *ipa_priv,
  1750. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1751. uint32_t *rx_pipe_handle, bool is_smmu_enabled,
  1752. qdf_ipa_sys_connect_params_t *sys_in, bool over_gsi,
  1753. qdf_ipa_wdi_hdl_t hdl, qdf_ipa_wdi_hdl_t id,
  1754. void *ipa_ast_notify_cb)
  1755. {
  1756. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1757. struct dp_pdev *pdev =
  1758. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1759. struct dp_ipa_resources *ipa_res;
  1760. qdf_ipa_ep_cfg_t *tx_cfg;
  1761. qdf_ipa_ep_cfg_t *rx_cfg;
  1762. qdf_ipa_wdi_pipe_setup_info_t *tx = NULL;
  1763. qdf_ipa_wdi_pipe_setup_info_t *rx = NULL;
  1764. qdf_ipa_wdi_pipe_setup_info_smmu_t *tx_smmu;
  1765. qdf_ipa_wdi_pipe_setup_info_smmu_t *rx_smmu = NULL;
  1766. qdf_ipa_wdi_conn_in_params_t *pipe_in = NULL;
  1767. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1768. int ret;
  1769. if (!pdev) {
  1770. dp_err("Invalid instance");
  1771. return QDF_STATUS_E_FAILURE;
  1772. }
  1773. ipa_res = &pdev->ipa_resource;
  1774. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1775. return QDF_STATUS_SUCCESS;
  1776. pipe_in = qdf_mem_malloc(sizeof(*pipe_in));
  1777. if (!pipe_in)
  1778. return QDF_STATUS_E_NOMEM;
  1779. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1780. if (is_smmu_enabled)
  1781. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = true;
  1782. else
  1783. QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in) = false;
  1784. dp_setup_mcc_sys_pipes(sys_in, pipe_in);
  1785. /* TX PIPE */
  1786. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1787. tx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_TX_SMMU(pipe_in);
  1788. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(tx_smmu);
  1789. } else {
  1790. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(pipe_in);
  1791. tx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(tx);
  1792. }
  1793. QDF_IPA_EP_CFG_NAT_EN(tx_cfg) = IPA_BYPASS_NAT;
  1794. QDF_IPA_EP_CFG_HDR_LEN(tx_cfg) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1795. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(tx_cfg) = 0;
  1796. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(tx_cfg) = 0;
  1797. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(tx_cfg) = 0;
  1798. QDF_IPA_EP_CFG_MODE(tx_cfg) = IPA_BASIC;
  1799. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(tx_cfg) = true;
  1800. /**
  1801. * Transfer Ring: WBM Ring
  1802. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1803. * Event Ring: TCL ring
  1804. * Event Ring Doorbell PA: TCL Head Pointer Address
  1805. */
  1806. if (is_smmu_enabled)
  1807. dp_ipa_wdi_tx_smmu_params(soc, ipa_res, tx_smmu, over_gsi, id);
  1808. else
  1809. dp_ipa_wdi_tx_params(soc, ipa_res, tx, over_gsi);
  1810. dp_ipa_setup_tx_alt_pipe(soc, ipa_res, pipe_in);
  1811. /* RX PIPE */
  1812. if (QDF_IPA_WDI_CONN_IN_PARAMS_SMMU_ENABLED(pipe_in)) {
  1813. rx_smmu = &QDF_IPA_WDI_CONN_IN_PARAMS_RX_SMMU(pipe_in);
  1814. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_SMMU_EP_CFG(rx_smmu);
  1815. } else {
  1816. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(pipe_in);
  1817. rx_cfg = &QDF_IPA_WDI_SETUP_INFO_EP_CFG(rx);
  1818. }
  1819. QDF_IPA_EP_CFG_NAT_EN(rx_cfg) = IPA_BYPASS_NAT;
  1820. if (ucfg_ipa_is_wds_enabled())
  1821. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN_AST;
  1822. else
  1823. QDF_IPA_EP_CFG_HDR_LEN(rx_cfg) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  1824. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE_VALID(rx_cfg) = 1;
  1825. QDF_IPA_EP_CFG_HDR_OFST_PKT_SIZE(rx_cfg) = 0;
  1826. QDF_IPA_EP_CFG_HDR_ADDITIONAL_CONST_LEN(rx_cfg) = 0;
  1827. QDF_IPA_EP_CFG_HDR_OFST_METADATA_VALID(rx_cfg) = 0;
  1828. QDF_IPA_EP_CFG_HDR_METADATA_REG_VALID(rx_cfg) = 1;
  1829. QDF_IPA_EP_CFG_MODE(rx_cfg) = IPA_BASIC;
  1830. QDF_IPA_EP_CFG_HDR_LITTLE_ENDIAN(rx_cfg) = true;
  1831. /**
  1832. * Transfer Ring: REO Ring
  1833. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  1834. * Event Ring: FW ring
  1835. * Event Ring Doorbell PA: FW Head Pointer Address
  1836. */
  1837. if (is_smmu_enabled)
  1838. dp_ipa_wdi_rx_smmu_params(soc, ipa_res, rx_smmu, over_gsi, id);
  1839. else
  1840. dp_ipa_wdi_rx_params(soc, ipa_res, rx, over_gsi);
  1841. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(pipe_in) = ipa_w2i_cb;
  1842. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(pipe_in) = ipa_priv;
  1843. QDF_IPA_WDI_CONN_IN_PARAMS_HANDLE(pipe_in) = hdl;
  1844. dp_ipa_ast_notify_cb(pipe_in, ipa_ast_notify_cb);
  1845. /* Connect WDI IPA PIPEs */
  1846. ret = qdf_ipa_wdi_conn_pipes(pipe_in, &pipe_out);
  1847. if (ret) {
  1848. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1849. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  1850. __func__, ret);
  1851. qdf_mem_free(pipe_in);
  1852. return QDF_STATUS_E_FAILURE;
  1853. }
  1854. /* IPA uC Doorbell registers */
  1855. dp_info("Tx DB PA=0x%x, Rx DB PA=0x%x",
  1856. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  1857. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  1858. dp_ipa_set_pipe_db(ipa_res, &pipe_out);
  1859. ipa_res->is_db_ddr_mapped =
  1860. QDF_IPA_WDI_CONN_OUT_PARAMS_IS_DB_DDR_MAPPED(&pipe_out);
  1861. soc->ipa_first_tx_db_access = true;
  1862. qdf_mem_free(pipe_in);
  1863. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  1864. soc->ipa_rx_buf_map_lock_initialized = true;
  1865. return QDF_STATUS_SUCCESS;
  1866. }
  1867. /**
  1868. * dp_ipa_setup_iface() - Setup IPA header and register interface
  1869. * @ifname: Interface name
  1870. * @mac_addr: Interface MAC address
  1871. * @prod_client: IPA prod client type
  1872. * @cons_client: IPA cons client type
  1873. * @session_id: Session ID
  1874. * @is_ipv6_enabled: Is IPV6 enabled or not
  1875. * @hdl: IPA handle
  1876. *
  1877. * Return: QDF_STATUS
  1878. */
  1879. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  1880. qdf_ipa_client_type_t prod_client,
  1881. qdf_ipa_client_type_t cons_client,
  1882. uint8_t session_id, bool is_ipv6_enabled,
  1883. qdf_ipa_wdi_hdl_t hdl)
  1884. {
  1885. qdf_ipa_wdi_reg_intf_in_params_t in;
  1886. qdf_ipa_wdi_hdr_info_t hdr_info;
  1887. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  1888. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  1889. int ret = -EINVAL;
  1890. qdf_mem_zero(&in, sizeof(qdf_ipa_wdi_reg_intf_in_params_t));
  1891. dp_debug("Add Partial hdr: %s, "QDF_MAC_ADDR_FMT, ifname,
  1892. QDF_MAC_ADDR_REF(mac_addr));
  1893. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1894. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  1895. /* IPV4 header */
  1896. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  1897. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  1898. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1899. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = WLAN_IPA_HDR_L2_ETHERNET;
  1900. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  1901. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  1902. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  1903. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  1904. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1905. QDF_IPA_WDI_REG_INTF_IN_PARAMS_ALT_DST_PIPE(&in) = cons_client;
  1906. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  1907. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = WLAN_IPA_META_DATA_MASK;
  1908. QDF_IPA_WDI_REG_INTF_IN_PARAMS_HANDLE(&in) = hdl;
  1909. dp_ipa_setup_iface_session_id(&in, session_id);
  1910. /* IPV6 header */
  1911. if (is_ipv6_enabled) {
  1912. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  1913. DP_IPA_UC_WLAN_TX_HDR_LEN);
  1914. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  1915. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  1916. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  1917. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  1918. }
  1919. dp_debug("registering for session_id: %u", session_id);
  1920. ret = qdf_ipa_wdi_reg_intf(&in);
  1921. if (ret) {
  1922. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1923. "%s: ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  1924. __func__, ret);
  1925. return QDF_STATUS_E_FAILURE;
  1926. }
  1927. return QDF_STATUS_SUCCESS;
  1928. }
  1929. #else /* !CONFIG_IPA_WDI_UNIFIED_API */
  1930. QDF_STATUS dp_ipa_setup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  1931. void *ipa_i2w_cb, void *ipa_w2i_cb,
  1932. void *ipa_wdi_meter_notifier_cb,
  1933. uint32_t ipa_desc_size, void *ipa_priv,
  1934. bool is_rm_enabled, uint32_t *tx_pipe_handle,
  1935. uint32_t *rx_pipe_handle)
  1936. {
  1937. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  1938. struct dp_pdev *pdev =
  1939. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  1940. struct dp_ipa_resources *ipa_res;
  1941. qdf_ipa_wdi_pipe_setup_info_t *tx;
  1942. qdf_ipa_wdi_pipe_setup_info_t *rx;
  1943. qdf_ipa_wdi_conn_in_params_t pipe_in;
  1944. qdf_ipa_wdi_conn_out_params_t pipe_out;
  1945. struct tcl_data_cmd *tcl_desc_ptr;
  1946. uint8_t *desc_addr;
  1947. uint32_t desc_size;
  1948. int ret;
  1949. if (!pdev) {
  1950. dp_err("Invalid instance");
  1951. return QDF_STATUS_E_FAILURE;
  1952. }
  1953. ipa_res = &pdev->ipa_resource;
  1954. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  1955. return QDF_STATUS_SUCCESS;
  1956. qdf_mem_zero(&tx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1957. qdf_mem_zero(&rx, sizeof(qdf_ipa_wdi_pipe_setup_info_t));
  1958. qdf_mem_zero(&pipe_in, sizeof(pipe_in));
  1959. qdf_mem_zero(&pipe_out, sizeof(pipe_out));
  1960. /* TX PIPE */
  1961. /**
  1962. * Transfer Ring: WBM Ring
  1963. * Transfer Ring Doorbell PA: WBM Tail Pointer Address
  1964. * Event Ring: TCL ring
  1965. * Event Ring Doorbell PA: TCL Head Pointer Address
  1966. */
  1967. tx = &QDF_IPA_WDI_CONN_IN_PARAMS_TX(&pipe_in);
  1968. QDF_IPA_WDI_SETUP_INFO_NAT_EN(tx) = IPA_BYPASS_NAT;
  1969. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(tx) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  1970. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(tx) = 0;
  1971. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(tx) = 0;
  1972. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(tx) = 0;
  1973. QDF_IPA_WDI_SETUP_INFO_MODE(tx) = IPA_BASIC;
  1974. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(tx) = true;
  1975. QDF_IPA_WDI_SETUP_INFO_CLIENT(tx) = IPA_CLIENT_WLAN1_CONS;
  1976. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx) =
  1977. ipa_res->tx_comp_ring_base_paddr;
  1978. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx) =
  1979. ipa_res->tx_comp_ring_size;
  1980. /* WBM Tail Pointer Address */
  1981. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx) =
  1982. soc->ipa_uc_tx_rsc.ipa_wbm_tp_paddr;
  1983. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx) =
  1984. ipa_res->tx_ring_base_paddr;
  1985. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx) = ipa_res->tx_ring_size;
  1986. /* TCL Head Pointer Address */
  1987. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx) =
  1988. soc->ipa_uc_tx_rsc.ipa_tcl_hp_paddr;
  1989. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx) =
  1990. ipa_res->tx_num_alloc_buffer;
  1991. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(tx) = 0;
  1992. /* Preprogram TCL descriptor */
  1993. desc_addr =
  1994. (uint8_t *)QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx);
  1995. desc_size = sizeof(struct tcl_data_cmd);
  1996. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG, desc_size);
  1997. tcl_desc_ptr = (struct tcl_data_cmd *)
  1998. (QDF_IPA_WDI_SETUP_INFO_DESC_FORMAT_TEMPLATE(tx) + 1);
  1999. tcl_desc_ptr->buf_addr_info.return_buffer_manager =
  2000. HAL_RX_BUF_RBM_SW2_BM;
  2001. tcl_desc_ptr->addrx_en = 1; /* Address X search enable in ASE */
  2002. tcl_desc_ptr->encap_type = HAL_TX_ENCAP_TYPE_ETHERNET;
  2003. tcl_desc_ptr->packet_offset = 2; /* padding for alignment */
  2004. /* RX PIPE */
  2005. /**
  2006. * Transfer Ring: REO Ring
  2007. * Transfer Ring Doorbell PA: REO Tail Pointer Address
  2008. * Event Ring: FW ring
  2009. * Event Ring Doorbell PA: FW Head Pointer Address
  2010. */
  2011. rx = &QDF_IPA_WDI_CONN_IN_PARAMS_RX(&pipe_in);
  2012. QDF_IPA_WDI_SETUP_INFO_NAT_EN(rx) = IPA_BYPASS_NAT;
  2013. QDF_IPA_WDI_SETUP_INFO_HDR_LEN(rx) = DP_IPA_UC_WLAN_RX_HDR_LEN;
  2014. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE_VALID(rx) = 0;
  2015. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_PKT_SIZE(rx) = 0;
  2016. QDF_IPA_WDI_SETUP_INFO_HDR_ADDITIONAL_CONST_LEN(rx) = 0;
  2017. QDF_IPA_WDI_SETUP_INFO_HDR_OFST_METADATA_VALID(rx) = 0;
  2018. QDF_IPA_WDI_SETUP_INFO_HDR_METADATA_REG_VALID(rx) = 1;
  2019. QDF_IPA_WDI_SETUP_INFO_MODE(rx) = IPA_BASIC;
  2020. QDF_IPA_WDI_SETUP_INFO_HDR_LITTLE_ENDIAN(rx) = true;
  2021. QDF_IPA_WDI_SETUP_INFO_CLIENT(rx) = IPA_CLIENT_WLAN1_PROD;
  2022. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx) =
  2023. ipa_res->rx_rdy_ring_base_paddr;
  2024. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx) =
  2025. ipa_res->rx_rdy_ring_size;
  2026. /* REO Tail Pointer Address */
  2027. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx) =
  2028. soc->ipa_uc_rx_rsc.ipa_reo_tp_paddr;
  2029. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx) =
  2030. ipa_res->rx_refill_ring_base_paddr;
  2031. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx) =
  2032. ipa_res->rx_refill_ring_size;
  2033. /* FW Head Pointer Address */
  2034. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx) =
  2035. soc->ipa_uc_rx_rsc.ipa_rx_refill_buf_hp_paddr;
  2036. QDF_IPA_WDI_SETUP_INFO_PKT_OFFSET(rx) = soc->rx_pkt_tlv_size +
  2037. L3_HEADER_PADDING;
  2038. QDF_IPA_WDI_CONN_IN_PARAMS_NOTIFY(&pipe_in) = ipa_w2i_cb;
  2039. QDF_IPA_WDI_CONN_IN_PARAMS_PRIV(&pipe_in) = ipa_priv;
  2040. /* Connect WDI IPA PIPE */
  2041. ret = qdf_ipa_wdi_conn_pipes(&pipe_in, &pipe_out);
  2042. if (ret) {
  2043. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2044. "%s: ipa_wdi_conn_pipes: IPA pipe setup failed: ret=%d",
  2045. __func__, ret);
  2046. return QDF_STATUS_E_FAILURE;
  2047. }
  2048. /* IPA uC Doorbell registers */
  2049. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2050. "%s: Tx DB PA=0x%x, Rx DB PA=0x%x",
  2051. __func__,
  2052. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out),
  2053. (unsigned int)QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out));
  2054. ipa_res->tx_comp_doorbell_paddr =
  2055. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_PA(&pipe_out);
  2056. ipa_res->tx_comp_doorbell_vaddr =
  2057. QDF_IPA_WDI_CONN_OUT_PARAMS_TX_UC_DB_VA(&pipe_out);
  2058. ipa_res->rx_ready_doorbell_paddr =
  2059. QDF_IPA_WDI_CONN_OUT_PARAMS_RX_UC_DB_PA(&pipe_out);
  2060. soc->ipa_first_tx_db_access = true;
  2061. qdf_spinlock_create(&soc->ipa_rx_buf_map_lock);
  2062. soc->ipa_rx_buf_map_lock_initialized = true;
  2063. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2064. "%s: Tx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2065. __func__,
  2066. "transfer_ring_base_pa",
  2067. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(tx),
  2068. "transfer_ring_size",
  2069. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(tx),
  2070. "transfer_ring_doorbell_pa",
  2071. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(tx),
  2072. "event_ring_base_pa",
  2073. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(tx),
  2074. "event_ring_size",
  2075. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(tx),
  2076. "event_ring_doorbell_pa",
  2077. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(tx),
  2078. "num_pkt_buffers",
  2079. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(tx),
  2080. "tx_comp_doorbell_paddr",
  2081. (void *)ipa_res->tx_comp_doorbell_paddr);
  2082. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2083. "%s: Rx: %s=%pK, %s=%d, %s=%pK, %s=%pK, %s=%d, %s=%pK, %s=%d, %s=%pK",
  2084. __func__,
  2085. "transfer_ring_base_pa",
  2086. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_BASE_PA(rx),
  2087. "transfer_ring_size",
  2088. QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_SIZE(rx),
  2089. "transfer_ring_doorbell_pa",
  2090. (void *)QDF_IPA_WDI_SETUP_INFO_TRANSFER_RING_DOORBELL_PA(rx),
  2091. "event_ring_base_pa",
  2092. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_BASE_PA(rx),
  2093. "event_ring_size",
  2094. QDF_IPA_WDI_SETUP_INFO_EVENT_RING_SIZE(rx),
  2095. "event_ring_doorbell_pa",
  2096. (void *)QDF_IPA_WDI_SETUP_INFO_EVENT_RING_DOORBELL_PA(rx),
  2097. "num_pkt_buffers",
  2098. QDF_IPA_WDI_SETUP_INFO_NUM_PKT_BUFFERS(rx),
  2099. "tx_comp_doorbell_paddr",
  2100. (void *)ipa_res->rx_ready_doorbell_paddr);
  2101. return QDF_STATUS_SUCCESS;
  2102. }
  2103. /**
  2104. * dp_ipa_setup_iface() - Setup IPA header and register interface
  2105. * @ifname: Interface name
  2106. * @mac_addr: Interface MAC address
  2107. * @prod_client: IPA prod client type
  2108. * @cons_client: IPA cons client type
  2109. * @session_id: Session ID
  2110. * @is_ipv6_enabled: Is IPV6 enabled or not
  2111. * @hdl: IPA handle
  2112. *
  2113. * Return: QDF_STATUS
  2114. */
  2115. QDF_STATUS dp_ipa_setup_iface(char *ifname, uint8_t *mac_addr,
  2116. qdf_ipa_client_type_t prod_client,
  2117. qdf_ipa_client_type_t cons_client,
  2118. uint8_t session_id, bool is_ipv6_enabled,
  2119. qdf_ipa_wdi_hdl_t hdl)
  2120. {
  2121. qdf_ipa_wdi_reg_intf_in_params_t in;
  2122. qdf_ipa_wdi_hdr_info_t hdr_info;
  2123. struct dp_ipa_uc_tx_hdr uc_tx_hdr;
  2124. struct dp_ipa_uc_tx_hdr uc_tx_hdr_v6;
  2125. int ret = -EINVAL;
  2126. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  2127. "%s: Add Partial hdr: %s, "QDF_MAC_ADDR_FMT,
  2128. __func__, ifname, QDF_MAC_ADDR_REF(mac_addr));
  2129. qdf_mem_zero(&hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2130. qdf_ether_addr_copy(uc_tx_hdr.eth.h_source, mac_addr);
  2131. /* IPV4 header */
  2132. uc_tx_hdr.eth.h_proto = qdf_htons(ETH_P_IP);
  2133. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr;
  2134. QDF_IPA_WDI_HDR_INFO_HDR_LEN(&hdr_info) = DP_IPA_UC_WLAN_TX_HDR_LEN;
  2135. QDF_IPA_WDI_HDR_INFO_HDR_TYPE(&hdr_info) = IPA_HDR_L2_ETHERNET_II;
  2136. QDF_IPA_WDI_HDR_INFO_DST_MAC_ADDR_OFFSET(&hdr_info) =
  2137. DP_IPA_UC_WLAN_HDR_DES_MAC_OFFSET;
  2138. QDF_IPA_WDI_REG_INTF_IN_PARAMS_NETDEV_NAME(&in) = ifname;
  2139. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v4]),
  2140. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2141. QDF_IPA_WDI_REG_INTF_IN_PARAMS_IS_META_DATA_VALID(&in) = 1;
  2142. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA(&in) =
  2143. htonl(session_id << 16);
  2144. QDF_IPA_WDI_REG_INTF_IN_PARAMS_META_DATA_MASK(&in) = htonl(0x00FF0000);
  2145. /* IPV6 header */
  2146. if (is_ipv6_enabled) {
  2147. qdf_mem_copy(&uc_tx_hdr_v6, &uc_tx_hdr,
  2148. DP_IPA_UC_WLAN_TX_HDR_LEN);
  2149. uc_tx_hdr_v6.eth.h_proto = qdf_htons(ETH_P_IPV6);
  2150. QDF_IPA_WDI_HDR_INFO_HDR(&hdr_info) = (uint8_t *)&uc_tx_hdr_v6;
  2151. qdf_mem_copy(&(QDF_IPA_WDI_REG_INTF_IN_PARAMS_HDR_INFO(&in)[IPA_IP_v6]),
  2152. &hdr_info, sizeof(qdf_ipa_wdi_hdr_info_t));
  2153. }
  2154. ret = qdf_ipa_wdi_reg_intf(&in);
  2155. if (ret) {
  2156. dp_err("ipa_wdi_reg_intf: register IPA interface falied: ret=%d",
  2157. ret);
  2158. return QDF_STATUS_E_FAILURE;
  2159. }
  2160. return QDF_STATUS_SUCCESS;
  2161. }
  2162. #endif /* CONFIG_IPA_WDI_UNIFIED_API */
  2163. /**
  2164. * dp_ipa_cleanup() - Disconnect IPA pipes
  2165. * @soc_hdl: dp soc handle
  2166. * @pdev_id: dp pdev id
  2167. * @tx_pipe_handle: Tx pipe handle
  2168. * @rx_pipe_handle: Rx pipe handle
  2169. * @hdl: IPA handle
  2170. *
  2171. * Return: QDF_STATUS
  2172. */
  2173. QDF_STATUS dp_ipa_cleanup(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2174. uint32_t tx_pipe_handle, uint32_t rx_pipe_handle,
  2175. qdf_ipa_wdi_hdl_t hdl)
  2176. {
  2177. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2178. QDF_STATUS status = QDF_STATUS_SUCCESS;
  2179. struct dp_pdev *pdev;
  2180. int ret;
  2181. ret = qdf_ipa_wdi_disconn_pipes(hdl);
  2182. if (ret) {
  2183. dp_err("ipa_wdi_disconn_pipes: IPA pipe cleanup failed: ret=%d",
  2184. ret);
  2185. status = QDF_STATUS_E_FAILURE;
  2186. }
  2187. if (soc->ipa_rx_buf_map_lock_initialized) {
  2188. qdf_spinlock_destroy(&soc->ipa_rx_buf_map_lock);
  2189. soc->ipa_rx_buf_map_lock_initialized = false;
  2190. }
  2191. pdev = dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2192. if (qdf_unlikely(!pdev)) {
  2193. dp_err_rl("Invalid pdev for pdev_id %d", pdev_id);
  2194. status = QDF_STATUS_E_FAILURE;
  2195. goto exit;
  2196. }
  2197. dp_ipa_unmap_ring_doorbell_paddr(pdev);
  2198. exit:
  2199. return status;
  2200. }
  2201. /**
  2202. * dp_ipa_cleanup_iface() - Cleanup IPA header and deregister interface
  2203. * @ifname: Interface name
  2204. * @is_ipv6_enabled: Is IPV6 enabled or not
  2205. * @hdl: IPA handle
  2206. *
  2207. * Return: QDF_STATUS
  2208. */
  2209. QDF_STATUS dp_ipa_cleanup_iface(char *ifname, bool is_ipv6_enabled,
  2210. qdf_ipa_wdi_hdl_t hdl)
  2211. {
  2212. int ret;
  2213. ret = qdf_ipa_wdi_dereg_intf(ifname, hdl);
  2214. if (ret) {
  2215. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2216. "%s: ipa_wdi_dereg_intf: IPA pipe deregistration failed: ret=%d",
  2217. __func__, ret);
  2218. return QDF_STATUS_E_FAILURE;
  2219. }
  2220. return QDF_STATUS_SUCCESS;
  2221. }
  2222. #ifdef IPA_SET_RESET_TX_DB_PA
  2223. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res) \
  2224. dp_ipa_set_tx_doorbell_paddr((soc), (ipa_res))
  2225. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res) \
  2226. dp_ipa_reset_tx_doorbell_pa((soc), (ipa_res))
  2227. #else
  2228. #define DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res)
  2229. #define DP_IPA_RESET_TX_DB_PA(soc, ipa_res)
  2230. #endif
  2231. QDF_STATUS dp_ipa_enable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2232. qdf_ipa_wdi_hdl_t hdl)
  2233. {
  2234. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2235. struct dp_pdev *pdev =
  2236. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2237. struct dp_ipa_resources *ipa_res;
  2238. QDF_STATUS result;
  2239. if (!pdev) {
  2240. dp_err("Invalid instance");
  2241. return QDF_STATUS_E_FAILURE;
  2242. }
  2243. ipa_res = &pdev->ipa_resource;
  2244. qdf_atomic_set(&soc->ipa_pipes_enabled, 1);
  2245. DP_IPA_EP_SET_TX_DB_PA(soc, ipa_res);
  2246. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, true);
  2247. result = qdf_ipa_wdi_enable_pipes(hdl);
  2248. if (result) {
  2249. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2250. "%s: Enable WDI PIPE fail, code %d",
  2251. __func__, result);
  2252. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2253. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2254. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2255. return QDF_STATUS_E_FAILURE;
  2256. }
  2257. if (soc->ipa_first_tx_db_access) {
  2258. dp_ipa_tx_comp_ring_init_hp(soc, ipa_res);
  2259. soc->ipa_first_tx_db_access = false;
  2260. }
  2261. return QDF_STATUS_SUCCESS;
  2262. }
  2263. QDF_STATUS dp_ipa_disable_pipes(struct cdp_soc_t *soc_hdl, uint8_t pdev_id,
  2264. qdf_ipa_wdi_hdl_t hdl)
  2265. {
  2266. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2267. struct dp_pdev *pdev =
  2268. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2269. QDF_STATUS result;
  2270. struct dp_ipa_resources *ipa_res;
  2271. if (!pdev) {
  2272. dp_err("Invalid instance");
  2273. return QDF_STATUS_E_FAILURE;
  2274. }
  2275. ipa_res = &pdev->ipa_resource;
  2276. qdf_sleep(TX_COMP_DRAIN_WAIT_TIMEOUT_MS);
  2277. /*
  2278. * Reset the tx completion doorbell address before invoking IPA disable
  2279. * pipes API to ensure that there is no access to IPA tx doorbell
  2280. * address post disable pipes.
  2281. */
  2282. DP_IPA_RESET_TX_DB_PA(soc, ipa_res);
  2283. result = qdf_ipa_wdi_disable_pipes(hdl);
  2284. if (result) {
  2285. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2286. "%s: Disable WDI PIPE fail, code %d",
  2287. __func__, result);
  2288. qdf_assert_always(0);
  2289. return QDF_STATUS_E_FAILURE;
  2290. }
  2291. qdf_atomic_set(&soc->ipa_pipes_enabled, 0);
  2292. dp_ipa_handle_rx_buf_pool_smmu_mapping(soc, pdev, false);
  2293. return result ? QDF_STATUS_E_FAILURE : QDF_STATUS_SUCCESS;
  2294. }
  2295. /**
  2296. * dp_ipa_set_perf_level() - Set IPA clock bandwidth based on data rates
  2297. * @client: Client type
  2298. * @max_supported_bw_mbps: Maximum bandwidth needed (in Mbps)
  2299. * @hdl: IPA handle
  2300. *
  2301. * Return: QDF_STATUS
  2302. */
  2303. QDF_STATUS dp_ipa_set_perf_level(int client, uint32_t max_supported_bw_mbps,
  2304. qdf_ipa_wdi_hdl_t hdl)
  2305. {
  2306. qdf_ipa_wdi_perf_profile_t profile;
  2307. QDF_STATUS result;
  2308. profile.client = client;
  2309. profile.max_supported_bw_mbps = max_supported_bw_mbps;
  2310. result = qdf_ipa_wdi_set_perf_profile(hdl, &profile);
  2311. if (result) {
  2312. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2313. "%s: ipa_wdi_set_perf_profile fail, code %d",
  2314. __func__, result);
  2315. return QDF_STATUS_E_FAILURE;
  2316. }
  2317. return QDF_STATUS_SUCCESS;
  2318. }
  2319. /**
  2320. * dp_ipa_intrabss_send - send IPA RX intra-bss frames
  2321. * @pdev: pdev
  2322. * @vdev: vdev
  2323. * @nbuf: skb
  2324. *
  2325. * Return: nbuf if TX fails and NULL if TX succeeds
  2326. */
  2327. static qdf_nbuf_t dp_ipa_intrabss_send(struct dp_pdev *pdev,
  2328. struct dp_vdev *vdev,
  2329. qdf_nbuf_t nbuf)
  2330. {
  2331. struct dp_peer *vdev_peer;
  2332. uint16_t len;
  2333. vdev_peer = dp_vdev_bss_peer_ref_n_get(pdev->soc, vdev, DP_MOD_ID_IPA);
  2334. if (qdf_unlikely(!vdev_peer))
  2335. return nbuf;
  2336. if (qdf_unlikely(!vdev_peer->txrx_peer)) {
  2337. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2338. return nbuf;
  2339. }
  2340. qdf_mem_zero(nbuf->cb, sizeof(nbuf->cb));
  2341. len = qdf_nbuf_len(nbuf);
  2342. if (dp_tx_send((struct cdp_soc_t *)pdev->soc, vdev->vdev_id, nbuf)) {
  2343. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2344. rx.intra_bss.fail, 1, len);
  2345. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2346. return nbuf;
  2347. }
  2348. DP_PEER_PER_PKT_STATS_INC_PKT(vdev_peer->txrx_peer,
  2349. rx.intra_bss.pkts, 1, len);
  2350. dp_peer_unref_delete(vdev_peer, DP_MOD_ID_IPA);
  2351. return NULL;
  2352. }
  2353. bool dp_ipa_rx_intrabss_fwd(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  2354. qdf_nbuf_t nbuf, bool *fwd_success)
  2355. {
  2356. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2357. struct dp_vdev *vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  2358. DP_MOD_ID_IPA);
  2359. struct dp_pdev *pdev;
  2360. struct dp_peer *da_peer;
  2361. struct dp_peer *sa_peer;
  2362. qdf_nbuf_t nbuf_copy;
  2363. uint8_t da_is_bcmc;
  2364. struct ethhdr *eh;
  2365. bool status = false;
  2366. *fwd_success = false; /* set default as failure */
  2367. /*
  2368. * WDI 3.0 skb->cb[] info from IPA driver
  2369. * skb->cb[0] = vdev_id
  2370. * skb->cb[1].bit#1 = da_is_bcmc
  2371. */
  2372. da_is_bcmc = ((uint8_t)nbuf->cb[1]) & 0x2;
  2373. if (qdf_unlikely(!vdev))
  2374. return false;
  2375. pdev = vdev->pdev;
  2376. if (qdf_unlikely(!pdev))
  2377. goto out;
  2378. /* no fwd for station mode and just pass up to stack */
  2379. if (vdev->opmode == wlan_op_mode_sta)
  2380. goto out;
  2381. if (da_is_bcmc) {
  2382. nbuf_copy = qdf_nbuf_copy(nbuf);
  2383. if (!nbuf_copy)
  2384. goto out;
  2385. if (dp_ipa_intrabss_send(pdev, vdev, nbuf_copy))
  2386. qdf_nbuf_free(nbuf_copy);
  2387. else
  2388. *fwd_success = true;
  2389. /* return false to pass original pkt up to stack */
  2390. goto out;
  2391. }
  2392. eh = (struct ethhdr *)qdf_nbuf_data(nbuf);
  2393. if (!qdf_mem_cmp(eh->h_dest, vdev->mac_addr.raw, QDF_MAC_ADDR_SIZE))
  2394. goto out;
  2395. da_peer = dp_peer_find_hash_find(soc, eh->h_dest, 0, vdev->vdev_id,
  2396. DP_MOD_ID_IPA);
  2397. if (!da_peer)
  2398. goto out;
  2399. dp_peer_unref_delete(da_peer, DP_MOD_ID_IPA);
  2400. sa_peer = dp_peer_find_hash_find(soc, eh->h_source, 0, vdev->vdev_id,
  2401. DP_MOD_ID_IPA);
  2402. if (!sa_peer)
  2403. goto out;
  2404. dp_peer_unref_delete(sa_peer, DP_MOD_ID_IPA);
  2405. /*
  2406. * In intra-bss forwarding scenario, skb is allocated by IPA driver.
  2407. * Need to add skb to internal tracking table to avoid nbuf memory
  2408. * leak check for unallocated skb.
  2409. */
  2410. qdf_net_buf_debug_acquire_skb(nbuf, __FILE__, __LINE__);
  2411. if (dp_ipa_intrabss_send(pdev, vdev, nbuf))
  2412. qdf_nbuf_free(nbuf);
  2413. else
  2414. *fwd_success = true;
  2415. status = true;
  2416. out:
  2417. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_IPA);
  2418. return status;
  2419. }
  2420. #ifdef MDM_PLATFORM
  2421. bool dp_ipa_is_mdm_platform(void)
  2422. {
  2423. return true;
  2424. }
  2425. #else
  2426. bool dp_ipa_is_mdm_platform(void)
  2427. {
  2428. return false;
  2429. }
  2430. #endif
  2431. /**
  2432. * dp_ipa_frag_nbuf_linearize - linearize nbuf for IPA
  2433. * @soc: soc
  2434. * @nbuf: source skb
  2435. *
  2436. * Return: new nbuf if success and otherwise NULL
  2437. */
  2438. static qdf_nbuf_t dp_ipa_frag_nbuf_linearize(struct dp_soc *soc,
  2439. qdf_nbuf_t nbuf)
  2440. {
  2441. uint8_t *src_nbuf_data;
  2442. uint8_t *dst_nbuf_data;
  2443. qdf_nbuf_t dst_nbuf;
  2444. qdf_nbuf_t temp_nbuf = nbuf;
  2445. uint32_t nbuf_len = qdf_nbuf_len(nbuf);
  2446. bool is_nbuf_head = true;
  2447. uint32_t copy_len = 0;
  2448. dst_nbuf = qdf_nbuf_alloc(soc->osdev, RX_DATA_BUFFER_SIZE,
  2449. RX_BUFFER_RESERVATION,
  2450. RX_DATA_BUFFER_ALIGNMENT, FALSE);
  2451. if (!dst_nbuf) {
  2452. dp_err_rl("nbuf allocate fail");
  2453. return NULL;
  2454. }
  2455. if ((nbuf_len + L3_HEADER_PADDING) > RX_DATA_BUFFER_SIZE) {
  2456. qdf_nbuf_free(dst_nbuf);
  2457. dp_err_rl("nbuf is jumbo data");
  2458. return NULL;
  2459. }
  2460. /* prepeare to copy all data into new skb */
  2461. dst_nbuf_data = qdf_nbuf_data(dst_nbuf);
  2462. while (temp_nbuf) {
  2463. src_nbuf_data = qdf_nbuf_data(temp_nbuf);
  2464. /* first head nbuf */
  2465. if (is_nbuf_head) {
  2466. qdf_mem_copy(dst_nbuf_data, src_nbuf_data,
  2467. soc->rx_pkt_tlv_size);
  2468. /* leave extra 2 bytes L3_HEADER_PADDING */
  2469. dst_nbuf_data += (soc->rx_pkt_tlv_size +
  2470. L3_HEADER_PADDING);
  2471. src_nbuf_data += soc->rx_pkt_tlv_size;
  2472. copy_len = qdf_nbuf_headlen(temp_nbuf) -
  2473. soc->rx_pkt_tlv_size;
  2474. temp_nbuf = qdf_nbuf_get_ext_list(temp_nbuf);
  2475. is_nbuf_head = false;
  2476. } else {
  2477. copy_len = qdf_nbuf_len(temp_nbuf);
  2478. temp_nbuf = qdf_nbuf_queue_next(temp_nbuf);
  2479. }
  2480. qdf_mem_copy(dst_nbuf_data, src_nbuf_data, copy_len);
  2481. dst_nbuf_data += copy_len;
  2482. }
  2483. qdf_nbuf_set_len(dst_nbuf, nbuf_len);
  2484. /* copy is done, free original nbuf */
  2485. qdf_nbuf_free(nbuf);
  2486. return dst_nbuf;
  2487. }
  2488. /**
  2489. * dp_ipa_handle_rx_reo_reinject - Handle RX REO reinject skb buffer
  2490. * @soc: soc
  2491. * @nbuf: skb
  2492. *
  2493. * Return: nbuf if success and otherwise NULL
  2494. */
  2495. qdf_nbuf_t dp_ipa_handle_rx_reo_reinject(struct dp_soc *soc, qdf_nbuf_t nbuf)
  2496. {
  2497. if (!wlan_cfg_is_ipa_enabled(soc->wlan_cfg_ctx))
  2498. return nbuf;
  2499. /* WLAN IPA is run-time disabled */
  2500. if (!qdf_atomic_read(&soc->ipa_pipes_enabled))
  2501. return nbuf;
  2502. if (!qdf_nbuf_is_frag(nbuf))
  2503. return nbuf;
  2504. /* linearize skb for IPA */
  2505. return dp_ipa_frag_nbuf_linearize(soc, nbuf);
  2506. }
  2507. QDF_STATUS dp_ipa_tx_buf_smmu_mapping(
  2508. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2509. {
  2510. QDF_STATUS ret;
  2511. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2512. struct dp_pdev *pdev =
  2513. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2514. if (!pdev) {
  2515. dp_err("%s invalid instance", __func__);
  2516. return QDF_STATUS_E_FAILURE;
  2517. }
  2518. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2519. dp_debug("SMMU S1 disabled");
  2520. return QDF_STATUS_SUCCESS;
  2521. }
  2522. ret = __dp_ipa_tx_buf_smmu_mapping(soc, pdev, true);
  2523. if (ret)
  2524. return ret;
  2525. ret = dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, true);
  2526. if (ret)
  2527. __dp_ipa_tx_buf_smmu_mapping(soc, pdev, false);
  2528. return ret;
  2529. }
  2530. QDF_STATUS dp_ipa_tx_buf_smmu_unmapping(
  2531. struct cdp_soc_t *soc_hdl, uint8_t pdev_id)
  2532. {
  2533. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2534. struct dp_pdev *pdev =
  2535. dp_get_pdev_from_soc_pdev_id_wifi3(soc, pdev_id);
  2536. if (!pdev) {
  2537. dp_err("%s invalid instance", __func__);
  2538. return QDF_STATUS_E_FAILURE;
  2539. }
  2540. if (!qdf_mem_smmu_s1_enabled(soc->osdev)) {
  2541. dp_debug("SMMU S1 disabled");
  2542. return QDF_STATUS_SUCCESS;
  2543. }
  2544. if (__dp_ipa_tx_buf_smmu_mapping(soc, pdev, false) ||
  2545. dp_ipa_tx_alt_buf_smmu_mapping(soc, pdev, false))
  2546. return QDF_STATUS_E_FAILURE;
  2547. return QDF_STATUS_SUCCESS;
  2548. }
  2549. #ifdef IPA_WDS_EASYMESH_FEATURE
  2550. QDF_STATUS dp_ipa_ast_create(struct cdp_soc_t *soc_hdl,
  2551. qdf_ipa_ast_info_type_t *data)
  2552. {
  2553. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  2554. uint8_t *rx_tlv_hdr;
  2555. struct dp_peer *peer;
  2556. struct hal_rx_msdu_metadata msdu_metadata;
  2557. qdf_ipa_ast_info_type_t *ast_info;
  2558. if (!data) {
  2559. dp_err("Data is NULL !!!");
  2560. return QDF_STATUS_E_FAILURE;
  2561. }
  2562. ast_info = data;
  2563. rx_tlv_hdr = qdf_nbuf_data(ast_info->skb);
  2564. peer = dp_peer_get_ref_by_id(soc, ast_info->ta_peer_id,
  2565. DP_MOD_ID_IPA);
  2566. if (!peer) {
  2567. dp_err("Peer is NULL !!!!");
  2568. return QDF_STATUS_E_FAILURE;
  2569. }
  2570. hal_rx_msdu_metadata_get(soc->hal_soc, rx_tlv_hdr, &msdu_metadata);
  2571. dp_rx_ipa_wds_srcport_learn(soc, peer, ast_info->skb, msdu_metadata,
  2572. ast_info->mac_addr_ad4_valid,
  2573. ast_info->first_msdu_in_mpdu_flag);
  2574. dp_peer_unref_delete(peer, DP_MOD_ID_IPA);
  2575. return QDF_STATUS_SUCCESS;
  2576. }
  2577. #endif
  2578. #endif