htt_stats.h 136 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705
  1. /*
  2. * Copyright (c) 2017-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * @file htt_stats.h
  20. *
  21. * @details the public header file of HTT STATS
  22. */
  23. #ifndef __HTT_STATS_H__
  24. #define __HTT_STATS_H__
  25. #include <htt.h>
  26. /*
  27. * htt_dbg_ext_stats_type -
  28. * The base structure for each of the stats_type is only for reference
  29. * Host should use this information to know the type of TLVs to expect
  30. * for a particular stats type.
  31. *
  32. * Max supported stats :- 256.
  33. */
  34. enum htt_dbg_ext_stats_type {
  35. /* HTT_DBG_EXT_STATS_RESET
  36. * PARAM:
  37. * - config_param0 : start_offset (stats type)
  38. * - config_param1 : stats bmask from start offset
  39. * - config_param2 : stats bmask from start offset + 32
  40. * - config_param3 : stats bmask from start offset + 64
  41. * RESP MSG:
  42. * - No response sent.
  43. */
  44. HTT_DBG_EXT_STATS_RESET = 0,
  45. /* HTT_DBG_EXT_STATS_PDEV_TX
  46. * PARAMS:
  47. * - No Params
  48. * RESP MSG:
  49. * - htt_tx_pdev_stats_t
  50. */
  51. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  52. /* HTT_DBG_EXT_STATS_PDEV_RX
  53. * PARAMS:
  54. * - No Params
  55. * RESP MSG:
  56. * - htt_rx_pdev_stats_t
  57. */
  58. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  59. /* HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  60. * PARAMS:
  61. * - config_param0: [Bit31: Bit0] HWQ mask
  62. * RESP MSG:
  63. * - htt_tx_hwq_stats_t
  64. */
  65. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  66. /* HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  67. * PARAMS:
  68. * - config_param0: [Bit31: Bit0] TXQ mask
  69. * RESP MSG:
  70. * - htt_stats_tx_sched_t
  71. */
  72. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  73. /* HTT_DBG_EXT_STATS_PDEV_ERROR
  74. * PARAMS:
  75. * - No Params
  76. * RESP MSG:
  77. * - htt_hw_err_stats_t
  78. */
  79. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  80. /* HTT_DBG_EXT_STATS_PDEV_TQM
  81. * PARAMS:
  82. * - No Params
  83. * RESP MSG:
  84. * - htt_tx_tqm_pdev_stats_t
  85. */
  86. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  87. /* HTT_DBG_EXT_STATS_TQM_CMDQ
  88. * PARAMS:
  89. * - config_param0:
  90. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  91. * [Bit31: Bit16] reserved
  92. * RESP MSG:
  93. * - htt_tx_tqm_cmdq_stats_t
  94. */
  95. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  96. /* HTT_DBG_EXT_STATS_TX_DE_INFO
  97. * PARAMS:
  98. * - No Params
  99. * RESP MSG:
  100. * - htt_tx_de_stats_t
  101. */
  102. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  103. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE
  104. * PARAMS:
  105. * - No Params
  106. * RESP MSG:
  107. * - htt_tx_pdev_rate_stats_t
  108. */
  109. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  110. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE
  111. * PARAMS:
  112. * - No Params
  113. * RESP MSG:
  114. * - htt_rx_pdev_rate_stats_t
  115. */
  116. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  117. /* HTT_DBG_EXT_STATS_PEER_INFO
  118. * PARAMS:
  119. * - config_param0:
  120. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  121. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  122. * [Bit31 : Bit16] sw_peer_id
  123. * config_param1:
  124. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  125. * 0 bit htt_peer_stats_cmn_tlv
  126. * 1 bit htt_peer_details_tlv
  127. * 2 bit htt_tx_peer_rate_stats_tlv
  128. * 3 bit htt_rx_peer_rate_stats_tlv
  129. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  130. * 5 bit htt_rx_tid_stats_tlv
  131. * 6 bit htt_msdu_flow_stats_tlv
  132. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  133. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  134. * [Bit31 : Bit16] reserved
  135. * RESP MSG:
  136. * - htt_peer_stats_t
  137. */
  138. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  139. /* HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  140. * PARAMS:
  141. * - No Params
  142. * RESP MSG:
  143. * - htt_tx_pdev_selfgen_stats_t
  144. */
  145. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  146. /* HTT_DBG_EXT_STATS_TX_MU_HWQ
  147. * PARAMS:
  148. * - config_param0: [Bit31: Bit0] HWQ mask
  149. * RESP MSG:
  150. * - htt_tx_hwq_mu_mimo_stats_t
  151. */
  152. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  153. /* HTT_DBG_EXT_STATS_RING_IF_INFO
  154. * PARAMS:
  155. * - config_param0:
  156. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  157. * [Bit31: Bit16] reserved
  158. * RESP MSG:
  159. * - htt_ring_if_stats_t
  160. */
  161. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  162. /* HTT_DBG_EXT_STATS_SRNG_INFO
  163. * PARAMS:
  164. * - config_param0:
  165. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  166. * [Bit31: Bit16] reserved
  167. * - No Params
  168. * RESP MSG:
  169. * - htt_sring_stats_t
  170. */
  171. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  172. /* HTT_DBG_EXT_STATS_SFM_INFO
  173. * PARAMS:
  174. * - No Params
  175. * RESP MSG:
  176. * - htt_sfm_stats_t
  177. */
  178. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  179. /* HTT_DBG_EXT_STATS_PDEV_TX_MU
  180. * PARAMS:
  181. * - No Params
  182. * RESP MSG:
  183. * - htt_tx_pdev_mu_mimo_stats_t
  184. */
  185. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  186. /* HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  187. * PARAMS:
  188. * - config_param0:
  189. * [Bit7 : Bit0] vdev_id:8
  190. * note:0xFF to get all active peers based on pdev_mask.
  191. * [Bit31 : Bit8] rsvd:24
  192. * RESP MSG:
  193. * - htt_active_peer_details_list_t
  194. */
  195. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  196. /* HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  197. * PARAMS:
  198. * - config_param0:
  199. * [Bit0] - 1 sec interval histogram
  200. * [Bit1] - 100ms interval histogram
  201. * [Bit3] - Cumulative CCA stats
  202. * RESP MSG:
  203. * - htt_pdev_cca_stats_t
  204. */
  205. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  206. /* HTT_DBG_EXT_STATS_TWT_SESSIONS
  207. * PARAMS:
  208. * - config_param0:
  209. * No params
  210. * RESP MSG:
  211. * - htt_pdev_twt_sessions_stats_t
  212. */
  213. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  214. /* HTT_DBG_EXT_STATS_REO_CNTS
  215. * PARAMS:
  216. * - config_param0:
  217. * No params
  218. * RESP MSG:
  219. * - htt_soc_reo_resource_stats_t
  220. */
  221. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  222. /* HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  223. * PARAMS:
  224. * - config_param0:
  225. * [Bit0] vdev_id_set:1
  226. * set to 1 if vdev_id is set and vdev stats are requested
  227. * [Bit8 : Bit1] vdev_id:8
  228. * note:0xFF to get all active vdevs based on pdev_mask.
  229. * [Bit31 : Bit9] rsvd:22
  230. *
  231. * RESP MSG:
  232. * - htt_tx_sounding_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  235. /* HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  236. * PARAMS:
  237. * - config_param0:
  238. * No params
  239. * RESP MSG:
  240. * - htt_pdev_obss_pd_stats_t
  241. */
  242. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  243. /* keep this last */
  244. HTT_DBG_NUM_EXT_STATS = 256,
  245. };
  246. typedef enum {
  247. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  248. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  249. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  250. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  251. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  252. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  253. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  254. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  255. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  256. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  257. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  258. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  259. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  260. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  261. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  262. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  263. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  264. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  265. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  266. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  267. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  268. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  269. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  270. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  271. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  272. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  273. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  274. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  275. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  276. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  277. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  278. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  279. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  280. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  281. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  282. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  283. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  284. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  285. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  286. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  287. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  288. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  289. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  290. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  291. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  292. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  293. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  294. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  295. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  296. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  297. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  298. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  299. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  300. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  301. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  302. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  303. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  304. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  305. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  306. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  307. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  308. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  309. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  310. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  311. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  312. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  313. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  314. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  315. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  316. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  317. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  318. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  319. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  320. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  321. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  322. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  323. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  324. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  325. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  326. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  327. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  328. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  329. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  330. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  331. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  332. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  333. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  334. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  335. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  336. HTT_STATS_MAX_TAG,
  337. } htt_tlv_tag_t;
  338. #define HTT_STATS_TLV_TAG_M 0x00000fff
  339. #define HTT_STATS_TLV_TAG_S 0
  340. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  341. #define HTT_STATS_TLV_LENGTH_S 12
  342. #define HTT_STATS_TLV_TAG_GET(_var) \
  343. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  344. HTT_STATS_TLV_TAG_S)
  345. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  346. do { \
  347. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  348. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  349. } while (0)
  350. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  351. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  352. HTT_STATS_TLV_LENGTH_S)
  353. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  354. do { \
  355. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  356. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  357. } while (0)
  358. typedef struct {
  359. union {
  360. /* BIT [11 : 0] :- tag
  361. * BIT [23 : 12] :- length
  362. * BIT [31 : 24] :- reserved
  363. */
  364. A_UINT32 tag__length;
  365. /*
  366. * The following struct is not endian-portable.
  367. * It is suitable for use within the target, which is known to be
  368. * little-endian.
  369. * The host should use the above endian-portable macros to access
  370. * the tag and length bitfields in an endian-neutral manner.
  371. */
  372. struct {
  373. A_UINT32 tag: 12, /* BIT [11 : 0] */
  374. length: 12, /* BIT [23 : 12] */
  375. reserved: 8; /* BIT [31 : 24] */
  376. };
  377. };
  378. } htt_tlv_hdr_t;
  379. #define HTT_STATS_MAX_STRING_SZ32 4
  380. #define HTT_STATS_MACID_INVALID 0xff
  381. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  382. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  383. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  384. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  385. typedef enum {
  386. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  387. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  388. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  389. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  390. } htt_tx_pdev_underrun_enum;
  391. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 71
  392. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  393. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  394. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  395. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  396. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  397. #define HTT_RX_STATS_REFILL_MAX_RING 4
  398. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  399. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  400. /* Bytes stored in little endian order */
  401. /* Length should be multiple of DWORD */
  402. typedef struct {
  403. htt_tlv_hdr_t tlv_hdr;
  404. A_UINT32 data[1]; /* Can be variable length */
  405. } htt_stats_string_tlv;
  406. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  407. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  408. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  409. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  410. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  411. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  412. do { \
  413. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  414. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  415. } while (0)
  416. /* == TX PDEV STATS == */
  417. typedef struct {
  418. htt_tlv_hdr_t tlv_hdr;
  419. /* BIT [ 7 : 0] :- mac_id
  420. * BIT [31 : 8] :- reserved
  421. */
  422. A_UINT32 mac_id__word;
  423. /* Num queued to HW */
  424. A_UINT32 hw_queued;
  425. /* Num PPDU reaped from HW */
  426. A_UINT32 hw_reaped;
  427. /* Num underruns */
  428. A_UINT32 underrun;
  429. /* Num HW Paused counter. */
  430. A_UINT32 hw_paused;
  431. /* Num HW flush counter. */
  432. A_UINT32 hw_flush;
  433. /* Num HW filtered counter. */
  434. A_UINT32 hw_filt;
  435. /* Num PPDUs cleaned up in TX abort */
  436. A_UINT32 tx_abort;
  437. /* Num MPDUs requed by SW */
  438. A_UINT32 mpdu_requed;
  439. /* excessive retries */
  440. A_UINT32 tx_xretry;
  441. /* Last used data hw rate code */
  442. A_UINT32 data_rc;
  443. /* frames dropped due to excessive sw retries */
  444. A_UINT32 mpdu_dropped_xretry;
  445. /* illegal rate phy errors */
  446. A_UINT32 illgl_rate_phy_err;
  447. /* wal pdev continous xretry */
  448. A_UINT32 cont_xretry;
  449. /* wal pdev tx timeout */
  450. A_UINT32 tx_timeout;
  451. /* wal pdev resets */
  452. A_UINT32 pdev_resets;
  453. /* PhY/BB underrun */
  454. A_UINT32 phy_underrun;
  455. /* MPDU is more than txop limit */
  456. A_UINT32 txop_ovf;
  457. /* Number of Sequences posted */
  458. A_UINT32 seq_posted;
  459. /* Number of Sequences failed queueing */
  460. A_UINT32 seq_failed_queueing;
  461. /* Number of Sequences completed */
  462. A_UINT32 seq_completed;
  463. /* Number of Sequences restarted */
  464. A_UINT32 seq_restarted;
  465. /* Number of MU Sequences posted */
  466. A_UINT32 mu_seq_posted;
  467. /* Number of time HW ring is paused between seq switch within ISR */
  468. A_UINT32 seq_switch_hw_paused;
  469. /* Number of times seq continuation in DSR */
  470. A_UINT32 next_seq_posted_dsr;
  471. /* Number of times seq continuation in ISR */
  472. A_UINT32 seq_posted_isr;
  473. /* Number of seq_ctrl cached. */
  474. A_UINT32 seq_ctrl_cached;
  475. /* Number of MPDUs successfully transmitted */
  476. A_UINT32 mpdu_count_tqm;
  477. /* Number of MSDUs successfully transmitted */
  478. A_UINT32 msdu_count_tqm;
  479. /* Number of MPDUs dropped */
  480. A_UINT32 mpdu_removed_tqm;
  481. /* Number of MSDUs dropped */
  482. A_UINT32 msdu_removed_tqm;
  483. /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  484. A_UINT32 mpdus_sw_flush;
  485. /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
  486. A_UINT32 mpdus_hw_filter;
  487. /* Num MPDUs truncated by PDG (TXOP, TBTT, PPDU_duration based on rate, dyn_bw) */
  488. A_UINT32 mpdus_truncated;
  489. /* Num MPDUs that was tried but didn't receive ACK or BA */
  490. A_UINT32 mpdus_ack_failed;
  491. /* Num MPDUs that was dropped due to expiry (MSDU TTL). */
  492. A_UINT32 mpdus_expired;
  493. /* Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  494. A_UINT32 mpdus_seq_hw_retry;
  495. /* Num of TQM acked cmds processed */
  496. A_UINT32 ack_tlv_proc;
  497. /* coex_abort_mpdu_cnt valid. */
  498. A_UINT32 coex_abort_mpdu_cnt_valid;
  499. /* coex_abort_mpdu_cnt from TX FES stats. */
  500. A_UINT32 coex_abort_mpdu_cnt;
  501. /* Number of total PPDUs(DATA, MGMT, excludes selfgen) tried over the air (OTA) */
  502. A_UINT32 num_total_ppdus_tried_ota;
  503. /* Number of data PPDUs tried over the air (OTA) */
  504. A_UINT32 num_data_ppdus_tried_ota;
  505. /* Num Local control/mgmt frames (MSDUs) queued */
  506. A_UINT32 local_ctrl_mgmt_enqued;
  507. /* local_ctrl_mgmt_freed:
  508. * Num Local control/mgmt frames (MSDUs) done
  509. * It includes all local ctrl/mgmt completions
  510. * (acked, no ack, flush, TTL, etc)
  511. */
  512. A_UINT32 local_ctrl_mgmt_freed;
  513. /* Num Local data frames (MSDUs) queued */
  514. A_UINT32 local_data_enqued;
  515. /* local_data_freed:
  516. * Num Local data frames (MSDUs) done
  517. * It includes all local data completions
  518. * (acked, no ack, flush, TTL, etc)
  519. */
  520. A_UINT32 local_data_freed;
  521. /* Num MPDUs tried by SW */
  522. A_UINT32 mpdu_tried;
  523. /* Num of waiting seq posted in isr completion handler */
  524. A_UINT32 isr_wait_seq_posted;
  525. A_UINT32 tx_active_dur_us_low;
  526. A_UINT32 tx_active_dur_us_high;
  527. } htt_tx_pdev_stats_cmn_tlv;
  528. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  529. /* NOTE: Variable length TLV, use length spec to infer array size */
  530. typedef struct {
  531. htt_tlv_hdr_t tlv_hdr;
  532. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  533. } htt_tx_pdev_stats_urrn_tlv_v;
  534. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  535. /* NOTE: Variable length TLV, use length spec to infer array size */
  536. typedef struct {
  537. htt_tlv_hdr_t tlv_hdr;
  538. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  539. } htt_tx_pdev_stats_flush_tlv_v;
  540. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  541. /* NOTE: Variable length TLV, use length spec to infer array size */
  542. typedef struct {
  543. htt_tlv_hdr_t tlv_hdr;
  544. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  545. } htt_tx_pdev_stats_sifs_tlv_v;
  546. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  547. /* NOTE: Variable length TLV, use length spec to infer array size */
  548. typedef struct {
  549. htt_tlv_hdr_t tlv_hdr;
  550. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  551. } htt_tx_pdev_stats_phy_err_tlv_v;
  552. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  553. /* NOTE: Variable length TLV, use length spec to infer array size */
  554. typedef struct {
  555. htt_tlv_hdr_t tlv_hdr;
  556. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  557. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  558. typedef struct {
  559. htt_tlv_hdr_t tlv_hdr;
  560. A_UINT32 num_data_ppdus_legacy_su;
  561. A_UINT32 num_data_ppdus_ac_su;
  562. A_UINT32 num_data_ppdus_ax_su;
  563. A_UINT32 num_data_ppdus_ac_su_txbf;
  564. A_UINT32 num_data_ppdus_ax_su_txbf;
  565. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  566. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  567. /* NOTE: Variable length TLV, use length spec to infer array size .
  568. *
  569. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  570. * The tries here is the count of the MPDUS within a PPDU that the
  571. * HW had attempted to transmit on air, for the HWSCH Schedule
  572. * command submitted by FW.It is not the retry attempts.
  573. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  574. * 10 bins in this histogram. They are defined in FW using the
  575. * following macros
  576. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  577. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  578. *
  579. */
  580. typedef struct {
  581. htt_tlv_hdr_t tlv_hdr;
  582. A_UINT32 hist_bin_size;
  583. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  584. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  585. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  586. * TLV_TAGS:
  587. * - HTT_STATS_TX_PDEV_CMN_TAG
  588. * - HTT_STATS_TX_PDEV_URRN_TAG
  589. * - HTT_STATS_TX_PDEV_SIFS_TAG
  590. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  591. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  592. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  593. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  594. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  595. */
  596. /* NOTE:
  597. * This structure is for documentation, and cannot be safely used directly.
  598. * Instead, use the constituent TLV structures to fill/parse.
  599. */
  600. typedef struct _htt_tx_pdev_stats {
  601. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  602. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  603. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  604. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  605. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  606. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  607. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  608. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  609. } htt_tx_pdev_stats_t;
  610. /* == SOC ERROR STATS == */
  611. /* =============== PDEV ERROR STATS ============== */
  612. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  613. typedef struct {
  614. htt_tlv_hdr_t tlv_hdr;
  615. /* Stored as little endian */
  616. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  617. A_UINT32 mask;
  618. A_UINT32 count;
  619. } htt_hw_stats_intr_misc_tlv;
  620. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  621. typedef struct {
  622. htt_tlv_hdr_t tlv_hdr;
  623. /* Stored as little endian */
  624. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  625. A_UINT32 count;
  626. } htt_hw_stats_wd_timeout_tlv;
  627. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  628. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  629. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  630. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  631. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  632. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  633. do { \
  634. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  635. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  636. } while (0)
  637. typedef struct {
  638. htt_tlv_hdr_t tlv_hdr;
  639. /* BIT [ 7 : 0] :- mac_id
  640. * BIT [31 : 8] :- reserved
  641. */
  642. A_UINT32 mac_id__word;
  643. A_UINT32 tx_abort;
  644. A_UINT32 tx_abort_fail_count;
  645. A_UINT32 rx_abort;
  646. A_UINT32 rx_abort_fail_count;
  647. A_UINT32 warm_reset;
  648. A_UINT32 cold_reset;
  649. A_UINT32 tx_flush;
  650. A_UINT32 tx_glb_reset;
  651. A_UINT32 tx_txq_reset;
  652. A_UINT32 rx_timeout_reset;
  653. } htt_hw_stats_pdev_errs_tlv;
  654. typedef struct {
  655. htt_tlv_hdr_t tlv_hdr;
  656. /* BIT [ 7 : 0] :- mac_id
  657. * BIT [31 : 8] :- reserved
  658. */
  659. A_UINT32 mac_id__word;
  660. A_UINT32 last_unpause_ppdu_id;
  661. A_UINT32 hwsch_unpause_wait_tqm_write;
  662. A_UINT32 hwsch_dummy_tlv_skipped;
  663. A_UINT32 hwsch_misaligned_offset_received;
  664. A_UINT32 hwsch_reset_count;
  665. A_UINT32 hwsch_dev_reset_war;
  666. A_UINT32 hwsch_delayed_pause;
  667. A_UINT32 hwsch_long_delayed_pause;
  668. A_UINT32 sch_rx_ppdu_no_response;
  669. A_UINT32 sch_selfgen_response;
  670. A_UINT32 sch_rx_sifs_resp_trigger;
  671. } htt_hw_stats_whal_tx_tlv;
  672. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  673. * TLV_TAGS:
  674. * - HTT_STATS_HW_PDEV_ERRS_TAG
  675. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  676. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  677. * - HTT_STATS_WHAL_TX_TAG
  678. */
  679. /* NOTE:
  680. * This structure is for documentation, and cannot be safely used directly.
  681. * Instead, use the constituent TLV structures to fill/parse.
  682. */
  683. typedef struct _htt_pdev_err_stats {
  684. htt_hw_stats_pdev_errs_tlv pdev_errs;
  685. htt_hw_stats_intr_misc_tlv misc_stats[1];
  686. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  687. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  688. } htt_hw_err_stats_t;
  689. /* ============ PEER STATS ============ */
  690. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  691. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  692. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  693. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  694. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  695. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  696. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  697. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  698. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  699. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  700. do { \
  701. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  702. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  703. } while (0)
  704. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  705. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  706. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  707. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  708. do { \
  709. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  710. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  711. } while (0)
  712. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  713. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  714. HTT_MSDU_FLOW_STATS_DROP_S)
  715. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  716. do { \
  717. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  718. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  719. } while (0)
  720. typedef struct _htt_msdu_flow_stats_tlv {
  721. htt_tlv_hdr_t tlv_hdr;
  722. A_UINT32 last_update_timestamp;
  723. A_UINT32 last_add_timestamp;
  724. A_UINT32 last_remove_timestamp;
  725. A_UINT32 total_processed_msdu_count;
  726. A_UINT32 cur_msdu_count_in_flowq;
  727. A_UINT32 sw_peer_id; /* This will help to find which peer_id is stuck state */
  728. /* BIT [15 : 0] :- tx_flow_number
  729. * BIT [19 : 16] :- tid_num
  730. * BIT [20 : 20] :- drop_rule
  731. * BIT [31 : 21] :- reserved
  732. */
  733. A_UINT32 tx_flow_no__tid_num__drop_rule;
  734. A_UINT32 last_cycle_enqueue_count;
  735. A_UINT32 last_cycle_dequeue_count;
  736. A_UINT32 last_cycle_drop_count;
  737. /* BIT [15 : 0] :- current_drop_th
  738. * BIT [31 : 16] :- reserved
  739. */
  740. A_UINT32 current_drop_th;
  741. } htt_msdu_flow_stats_tlv;
  742. #define MAX_HTT_TID_NAME 8
  743. /* DWORD sw_peer_id__tid_num */
  744. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  745. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  746. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  747. #define HTT_TX_TID_STATS_TID_NUM_S 16
  748. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  749. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  750. HTT_TX_TID_STATS_SW_PEER_ID_S)
  751. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  752. do { \
  753. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  754. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  755. } while (0)
  756. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  757. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  758. HTT_TX_TID_STATS_TID_NUM_S)
  759. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  760. do { \
  761. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  762. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  763. } while (0)
  764. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  765. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  766. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  767. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  768. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  769. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  770. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  771. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  772. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  773. do { \
  774. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  775. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  776. } while (0)
  777. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  778. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  779. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  780. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  781. do { \
  782. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  783. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  784. } while (0)
  785. /* Tidq stats */
  786. typedef struct _htt_tx_tid_stats_tlv {
  787. htt_tlv_hdr_t tlv_hdr;
  788. /* Stored as little endian */
  789. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  790. /* BIT [15 : 0] :- sw_peer_id
  791. * BIT [31 : 16] :- tid_num
  792. */
  793. A_UINT32 sw_peer_id__tid_num;
  794. /* BIT [ 7 : 0] :- num_sched_pending
  795. * BIT [15 : 8] :- num_ppdu_in_hwq
  796. * BIT [31 : 16] :- reserved
  797. */
  798. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  799. A_UINT32 tid_flags;
  800. /* per tid # of hw_queued ppdu.*/
  801. A_UINT32 hw_queued;
  802. /* number of per tid successful PPDU. */
  803. A_UINT32 hw_reaped;
  804. /* per tid Num MPDUs filtered by HW */
  805. A_UINT32 mpdus_hw_filter;
  806. A_UINT32 qdepth_bytes;
  807. A_UINT32 qdepth_num_msdu;
  808. A_UINT32 qdepth_num_mpdu;
  809. A_UINT32 last_scheduled_tsmp;
  810. A_UINT32 pause_module_id;
  811. A_UINT32 block_module_id;
  812. /* tid tx airtime in sec */
  813. A_UINT32 tid_tx_airtime;
  814. } htt_tx_tid_stats_tlv;
  815. /* Tidq stats */
  816. typedef struct _htt_tx_tid_stats_v1_tlv {
  817. htt_tlv_hdr_t tlv_hdr;
  818. /* Stored as little endian */
  819. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  820. /* BIT [15 : 0] :- sw_peer_id
  821. * BIT [31 : 16] :- tid_num
  822. */
  823. A_UINT32 sw_peer_id__tid_num;
  824. /* BIT [ 7 : 0] :- num_sched_pending
  825. * BIT [15 : 8] :- num_ppdu_in_hwq
  826. * BIT [31 : 16] :- reserved
  827. */
  828. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  829. A_UINT32 tid_flags;
  830. /* Max qdepth in bytes reached by this tid*/
  831. A_UINT32 max_qdepth_bytes;
  832. /* number of msdus qdepth reached max */
  833. A_UINT32 max_qdepth_n_msdus;
  834. /* Made reserved this field */
  835. A_UINT32 rsvd;
  836. A_UINT32 qdepth_bytes;
  837. A_UINT32 qdepth_num_msdu;
  838. A_UINT32 qdepth_num_mpdu;
  839. A_UINT32 last_scheduled_tsmp;
  840. A_UINT32 pause_module_id;
  841. A_UINT32 block_module_id;
  842. /* tid tx airtime in sec */
  843. A_UINT32 tid_tx_airtime;
  844. A_UINT32 allow_n_flags;
  845. /* BIT [15 : 0] :- sendn_frms_allowed
  846. * BIT [31 : 16] :- reserved
  847. */
  848. A_UINT32 sendn_frms_allowed;
  849. } htt_tx_tid_stats_v1_tlv;
  850. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  851. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  852. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  853. #define HTT_RX_TID_STATS_TID_NUM_S 16
  854. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  855. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  856. HTT_RX_TID_STATS_SW_PEER_ID_S)
  857. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  858. do { \
  859. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  860. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  861. } while (0)
  862. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  863. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  864. HTT_RX_TID_STATS_TID_NUM_S)
  865. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  866. do { \
  867. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  868. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  869. } while (0)
  870. typedef struct _htt_rx_tid_stats_tlv {
  871. htt_tlv_hdr_t tlv_hdr;
  872. /* BIT [15 : 0] : sw_peer_id
  873. * BIT [31 : 16] : tid_num
  874. */
  875. A_UINT32 sw_peer_id__tid_num;
  876. /* Stored as little endian */
  877. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  878. /* dup_in_reorder not collected per tid for now,
  879. as there is no wal_peer back ptr in data rx peer. */
  880. A_UINT32 dup_in_reorder;
  881. A_UINT32 dup_past_outside_window;
  882. A_UINT32 dup_past_within_window;
  883. /* Number of per tid MSDUs with flag of decrypt_err */
  884. A_UINT32 rxdesc_err_decrypt;
  885. /* tid rx airtime in sec */
  886. A_UINT32 tid_rx_airtime;
  887. } htt_rx_tid_stats_tlv;
  888. #define HTT_MAX_COUNTER_NAME 8
  889. typedef struct {
  890. htt_tlv_hdr_t tlv_hdr;
  891. /* Stored as little endian */
  892. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  893. A_UINT32 count;
  894. } htt_counter_tlv;
  895. typedef struct {
  896. htt_tlv_hdr_t tlv_hdr;
  897. /* Number of rx ppdu. */
  898. A_UINT32 ppdu_cnt;
  899. /* Number of rx mpdu. */
  900. A_UINT32 mpdu_cnt;
  901. /* Number of rx msdu */
  902. A_UINT32 msdu_cnt;
  903. /* Pause bitmap */
  904. A_UINT32 pause_bitmap;
  905. /* Block bitmap */
  906. A_UINT32 block_bitmap;
  907. /* Current timestamp */
  908. A_UINT32 current_timestamp;
  909. /* Peer cumulative tx airtime in sec */
  910. A_UINT32 peer_tx_airtime;
  911. /* Peer cumulative rx airtime in sec */
  912. A_UINT32 peer_rx_airtime;
  913. /* Peer current rssi in dBm */
  914. A_INT32 rssi;
  915. /* Total enqueued, dequeued and dropped msdu's for peer */
  916. A_UINT32 peer_enqueued_count_low;
  917. A_UINT32 peer_enqueued_count_high;
  918. A_UINT32 peer_dequeued_count_low;
  919. A_UINT32 peer_dequeued_count_high;
  920. A_UINT32 peer_dropped_count_low;
  921. A_UINT32 peer_dropped_count_high;
  922. /* Total ppdu transmitted bytes for peer: includes MAC header overhead */
  923. A_UINT32 ppdu_transmitted_bytes_low;
  924. A_UINT32 ppdu_transmitted_bytes_high;
  925. A_UINT32 peer_ttl_removed_count;
  926. /* inactive_time
  927. * Running duration of the time since last tx/rx activity by this peer,
  928. * units = seconds.
  929. * If the peer is currently active, this inactive_time will be 0x0.
  930. */
  931. A_UINT32 inactive_time;
  932. } htt_peer_stats_cmn_tlv;
  933. typedef struct {
  934. htt_tlv_hdr_t tlv_hdr;
  935. /* This enum type of HTT_PEER_TYPE */
  936. A_UINT32 peer_type;
  937. A_UINT32 sw_peer_id;
  938. /* BIT [7 : 0] :- vdev_id
  939. * BIT [15 : 8] :- pdev_id
  940. * BIT [31 : 16] :- ast_indx
  941. */
  942. A_UINT32 vdev_pdev_ast_idx;
  943. htt_mac_addr mac_addr;
  944. A_UINT32 peer_flags;
  945. A_UINT32 qpeer_flags;
  946. } htt_peer_details_tlv;
  947. typedef enum {
  948. HTT_STATS_PREAM_OFDM,
  949. HTT_STATS_PREAM_CCK,
  950. HTT_STATS_PREAM_HT,
  951. HTT_STATS_PREAM_VHT,
  952. HTT_STATS_PREAM_HE,
  953. HTT_STATS_PREAM_RSVD,
  954. HTT_STATS_PREAM_RSVD1,
  955. HTT_STATS_PREAM_COUNT,
  956. } HTT_STATS_PREAM_TYPE;
  957. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12
  958. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  959. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  960. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  961. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  962. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  963. typedef struct _htt_tx_peer_rate_stats_tlv {
  964. htt_tlv_hdr_t tlv_hdr;
  965. /* Number of tx ldpc packets */
  966. A_UINT32 tx_ldpc;
  967. /* Number of tx rts packets */
  968. A_UINT32 rts_cnt;
  969. /* RSSI value of last ack packet (units = dB above noise floor) */
  970. A_UINT32 ack_rssi;
  971. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  972. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  973. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  974. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  975. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  976. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  977. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  978. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  979. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  980. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  981. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  982. } htt_tx_peer_rate_stats_tlv;
  983. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12
  984. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  985. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  986. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  987. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  988. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  989. typedef struct _htt_rx_peer_rate_stats_tlv {
  990. htt_tlv_hdr_t tlv_hdr;
  991. A_UINT32 nsts;
  992. /* Number of rx ldpc packets */
  993. A_UINT32 rx_ldpc;
  994. /* Number of rx rts packets */
  995. A_UINT32 rts_cnt;
  996. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  997. A_UINT32 rssi_data; /* units = dB above noise floor */
  998. A_UINT32 rssi_comb; /* units = dB above noise floor */
  999. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1000. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1001. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1002. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1003. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1004. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1005. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  1006. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  1007. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1008. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  1009. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  1010. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  1011. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  1012. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];/* dBm unit */
  1013. /* per_chain_rssi_pkt_type:
  1014. * This field shows what type of rx frame the per-chain RSSI was computed
  1015. * on, by recording the frame type and sub-type as bit-fields within this
  1016. * field:
  1017. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1018. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1019. * BIT [31 : 8] :- Reserved
  1020. */
  1021. A_UINT32 per_chain_rssi_pkt_type;
  1022. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1023. } htt_rx_peer_rate_stats_tlv;
  1024. typedef enum {
  1025. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1026. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1027. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1028. } htt_peer_stats_req_mode_t;
  1029. typedef enum {
  1030. HTT_PEER_STATS_CMN_TLV = 0,
  1031. HTT_PEER_DETAILS_TLV = 1,
  1032. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1033. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1034. HTT_TX_TID_STATS_TLV = 4,
  1035. HTT_RX_TID_STATS_TLV = 5,
  1036. HTT_MSDU_FLOW_STATS_TLV = 6,
  1037. HTT_PEER_STATS_MAX_TLV = 31,
  1038. } htt_peer_stats_tlv_enum;
  1039. /* config_param0 */
  1040. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1041. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1042. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1043. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1044. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1045. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1046. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET( _var, _val)\
  1047. do { \
  1048. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1049. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1050. } while (0)
  1051. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1052. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1053. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1054. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1055. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1056. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1057. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1058. do { \
  1059. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1060. } while (0)
  1061. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1062. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1063. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1064. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1065. do { \
  1066. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1067. } while (0)
  1068. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1069. * TLV_TAGS:
  1070. * - HTT_STATS_PEER_STATS_CMN_TAG
  1071. * - HTT_STATS_PEER_DETAILS_TAG
  1072. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1073. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1074. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1075. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1076. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1077. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1078. */
  1079. /* NOTE:
  1080. * This structure is for documentation, and cannot be safely used directly.
  1081. * Instead, use the constituent TLV structures to fill/parse.
  1082. */
  1083. typedef struct _htt_peer_stats {
  1084. htt_peer_stats_cmn_tlv cmn_tlv;
  1085. htt_peer_details_tlv peer_details;
  1086. /* from g_rate_info_stats */
  1087. htt_tx_peer_rate_stats_tlv tx_rate;
  1088. htt_rx_peer_rate_stats_tlv rx_rate;
  1089. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1090. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1091. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1092. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1093. } htt_peer_stats_t;
  1094. /* =========== ACTIVE PEER LIST ========== */
  1095. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1096. * TLV_TAGS:
  1097. * - HTT_STATS_PEER_DETAILS_TAG
  1098. */
  1099. /* NOTE:
  1100. * This structure is for documentation, and cannot be safely used directly.
  1101. * Instead, use the constituent TLV structures to fill/parse.
  1102. */
  1103. typedef struct {
  1104. htt_peer_details_tlv peer_details[1];
  1105. } htt_active_peer_details_list_t;
  1106. /* =========== MUMIMO HWQ stats =========== */
  1107. /* MU MIMO stats per hwQ */
  1108. typedef struct {
  1109. htt_tlv_hdr_t tlv_hdr;
  1110. A_UINT32 mu_mimo_sch_posted;
  1111. A_UINT32 mu_mimo_sch_failed;
  1112. A_UINT32 mu_mimo_ppdu_posted;
  1113. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1114. typedef struct {
  1115. htt_tlv_hdr_t tlv_hdr;
  1116. A_UINT32 mu_mimo_mpdus_queued_usr; /* Number of mpdus queued per user */
  1117. A_UINT32 mu_mimo_mpdus_tried_usr; /* Number of mpdus actually transmitted by TxPCU per user */
  1118. A_UINT32 mu_mimo_mpdus_failed_usr; /* Number of mpdus failed per user */
  1119. A_UINT32 mu_mimo_mpdus_requeued_usr; /* Number of mpdus requeued per user */
  1120. A_UINT32 mu_mimo_err_no_ba_usr; /* Number of times BA is not received for a user in MU PPDU */
  1121. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1122. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1123. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1124. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1125. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1126. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1127. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1128. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1129. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1130. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1131. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1132. do { \
  1133. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1134. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1135. } while (0)
  1136. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1137. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1138. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1139. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1140. do { \
  1141. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1142. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1143. } while (0)
  1144. typedef struct {
  1145. htt_tlv_hdr_t tlv_hdr;
  1146. /* BIT [ 7 : 0] :- mac_id
  1147. * BIT [15 : 8] :- hwq_id
  1148. * BIT [31 : 16] :- reserved
  1149. */
  1150. A_UINT32 mac_id__hwq_id__word;
  1151. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1152. /* NOTE:
  1153. * This structure is for documentation, and cannot be safely used directly.
  1154. * Instead, use the constituent TLV structures to fill/parse.
  1155. */
  1156. typedef struct {
  1157. struct _hwq_mu_mimo_stats {
  1158. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1159. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1160. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_TX_MAX_NUM_USERS */
  1161. } hwq[1];
  1162. } htt_tx_hwq_mu_mimo_stats_t;
  1163. /* == TX HWQ STATS == */
  1164. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1165. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1166. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1167. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1168. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1169. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1170. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1171. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1172. do { \
  1173. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1174. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1175. } while (0)
  1176. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1177. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1178. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1179. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1180. do { \
  1181. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1182. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1183. } while (0)
  1184. typedef struct {
  1185. htt_tlv_hdr_t tlv_hdr;
  1186. /* BIT [ 7 : 0] :- mac_id
  1187. * BIT [15 : 8] :- hwq_id
  1188. * BIT [31 : 16] :- reserved
  1189. */
  1190. A_UINT32 mac_id__hwq_id__word;
  1191. /* PPDU level stats */
  1192. A_UINT32 xretry; /* Number of times ack is failed for the PPDU scheduled on this txQ */
  1193. A_UINT32 underrun_cnt; /* Number of times sched cmd status reported mpdu underrun */
  1194. A_UINT32 flush_cnt; /* Number of times sched cmd is flushed */
  1195. A_UINT32 filt_cnt; /* Number of times sched cmd is filtered */
  1196. A_UINT32 null_mpdu_bmap; /* Number of times HWSCH uploaded null mpdu bitmap */
  1197. A_UINT32 user_ack_failure; /* Number of time user ack or ba tlv is not seen on FES ring where it is expected to be */
  1198. A_UINT32 ack_tlv_proc; /* Number of times TQM processed ack tlv received from HWSCH */
  1199. A_UINT32 sched_id_proc; /* Cache latest processed scheduler ID received from ack ba tlv */
  1200. A_UINT32 null_mpdu_tx_count; /* Number of times TxPCU reported mpdus transmitted for a user is zero */
  1201. A_UINT32 mpdu_bmap_not_recvd; /* Number of times SW did not see any mpdu info bitmap tlv on FES status ring */
  1202. /* Selfgen stats per hwQ */
  1203. A_UINT32 num_bar; /* Number of SU/MU BAR frames posted to hwQ */
  1204. A_UINT32 rts; /* Number of RTS frames posted to hwQ */
  1205. A_UINT32 cts2self; /* Number of cts2self frames posted to hwQ */
  1206. A_UINT32 qos_null; /* Number of qos null frames posted to hwQ */
  1207. /* MPDU level stats */
  1208. A_UINT32 mpdu_tried_cnt; /* mpdus tried Tx by HWSCH/TQM */
  1209. A_UINT32 mpdu_queued_cnt; /* mpdus queued to HWSCH */
  1210. A_UINT32 mpdu_ack_fail_cnt; /* mpdus tried but ack was not received */
  1211. A_UINT32 mpdu_filt_cnt; /* This will include sched cmd flush and time based discard */
  1212. A_UINT32 false_mpdu_ack_count; /* Number of MPDUs for which ACK was sucessful but no Tx happened */
  1213. A_UINT32 txq_timeout; /* Number of times txq timeout happened */
  1214. } htt_tx_hwq_stats_cmn_tlv;
  1215. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) ( sizeof(A_UINT32) + /* hist_intvl */ \
  1216. (sizeof(A_UINT32) * (_num_elems)))
  1217. /* NOTE: Variable length TLV, use length spec to infer array size */
  1218. typedef struct {
  1219. htt_tlv_hdr_t tlv_hdr;
  1220. A_UINT32 hist_intvl;
  1221. /* histogram of ppdu post to hwsch - > cmd status received */
  1222. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1223. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1224. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1225. /* NOTE: Variable length TLV, use length spec to infer array size */
  1226. typedef struct {
  1227. htt_tlv_hdr_t tlv_hdr;
  1228. /* Histogram of sched cmd result */
  1229. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1230. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1231. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1232. /* NOTE: Variable length TLV, use length spec to infer array size */
  1233. typedef struct {
  1234. htt_tlv_hdr_t tlv_hdr;
  1235. /* Histogram of various pause conitions */
  1236. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1237. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1238. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1239. /* NOTE: Variable length TLV, use length spec to infer array size */
  1240. typedef struct {
  1241. htt_tlv_hdr_t tlv_hdr;
  1242. /* Histogram of number of user fes result */
  1243. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1244. } htt_tx_hwq_fes_result_stats_tlv_v;
  1245. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1246. /* NOTE: Variable length TLV, use length spec to infer array size
  1247. *
  1248. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1249. * The tries here is the count of the MPDUS within a PPDU that the HW
  1250. * had attempted to transmit on air, for the HWSCH Schedule command
  1251. * submitted by FW in this HWQ .It is not the retry attempts. The
  1252. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1253. * in this histogram.
  1254. * they are defined in FW using the following macros
  1255. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1256. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1257. *
  1258. * */
  1259. typedef struct {
  1260. htt_tlv_hdr_t tlv_hdr;
  1261. A_UINT32 hist_bin_size;
  1262. /* Histogram of number of mpdus on tried mpdu */
  1263. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1264. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1265. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1266. /* NOTE: Variable length TLV, use length spec to infer array size
  1267. *
  1268. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1269. * completing the burst, we identify the txop used in the burst and
  1270. * incr the corresponding bin.
  1271. * Each bin represents 1ms & we have 10 bins in this histogram.
  1272. * they are deined in FW using the following macros
  1273. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1274. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1275. *
  1276. * */
  1277. typedef struct {
  1278. htt_tlv_hdr_t tlv_hdr;
  1279. /* Histogram of txop used cnt */
  1280. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1281. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1282. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1283. * TLV_TAGS:
  1284. * - HTT_STATS_STRING_TAG
  1285. * - HTT_STATS_TX_HWQ_CMN_TAG
  1286. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1287. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1288. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1289. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1290. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1291. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1292. */
  1293. /* NOTE:
  1294. * This structure is for documentation, and cannot be safely used directly.
  1295. * Instead, use the constituent TLV structures to fill/parse.
  1296. * General HWQ stats Mechanism:
  1297. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1298. * for all the HWQ requested. & the FW send the buffer to host. In the
  1299. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1300. * HWQ distinctly.
  1301. */
  1302. typedef struct _htt_tx_hwq_stats {
  1303. htt_stats_string_tlv hwq_str_tlv;
  1304. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1305. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1306. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1307. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1308. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1309. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1310. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1311. } htt_tx_hwq_stats_t;
  1312. /* == TX SELFGEN STATS == */
  1313. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1314. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1315. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1316. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1317. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1318. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1319. do { \
  1320. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1321. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1322. } while (0)
  1323. typedef struct {
  1324. htt_tlv_hdr_t tlv_hdr;
  1325. /* BIT [ 7 : 0] :- mac_id
  1326. * BIT [31 : 8] :- reserved
  1327. */
  1328. A_UINT32 mac_id__word;
  1329. A_UINT32 su_bar;
  1330. A_UINT32 rts;
  1331. A_UINT32 cts2self;
  1332. A_UINT32 qos_null;
  1333. A_UINT32 delayed_bar_1; /* MU user 1 */
  1334. A_UINT32 delayed_bar_2; /* MU user 2 */
  1335. A_UINT32 delayed_bar_3; /* MU user 3 */
  1336. A_UINT32 delayed_bar_4; /* MU user 4 */
  1337. A_UINT32 delayed_bar_5; /* MU user 5 */
  1338. A_UINT32 delayed_bar_6; /* MU user 6 */
  1339. A_UINT32 delayed_bar_7; /* MU user 7 */
  1340. } htt_tx_selfgen_cmn_stats_tlv;
  1341. typedef struct {
  1342. htt_tlv_hdr_t tlv_hdr;
  1343. /* 11AC */
  1344. A_UINT32 ac_su_ndpa;
  1345. A_UINT32 ac_su_ndp;
  1346. A_UINT32 ac_mu_mimo_ndpa;
  1347. A_UINT32 ac_mu_mimo_ndp;
  1348. A_UINT32 ac_mu_mimo_brpoll_1; /* MU user 1 */
  1349. A_UINT32 ac_mu_mimo_brpoll_2; /* MU user 2 */
  1350. A_UINT32 ac_mu_mimo_brpoll_3; /* MU user 3 */
  1351. } htt_tx_selfgen_ac_stats_tlv;
  1352. typedef struct {
  1353. htt_tlv_hdr_t tlv_hdr;
  1354. /* 11AX */
  1355. A_UINT32 ax_su_ndpa;
  1356. A_UINT32 ax_su_ndp;
  1357. A_UINT32 ax_mu_mimo_ndpa;
  1358. A_UINT32 ax_mu_mimo_ndp;
  1359. A_UINT32 ax_mu_mimo_brpoll_1; /* MU user 1 */
  1360. A_UINT32 ax_mu_mimo_brpoll_2; /* MU user 2 */
  1361. A_UINT32 ax_mu_mimo_brpoll_3; /* MU user 3 */
  1362. A_UINT32 ax_mu_mimo_brpoll_4; /* MU user 4 */
  1363. A_UINT32 ax_mu_mimo_brpoll_5; /* MU user 5 */
  1364. A_UINT32 ax_mu_mimo_brpoll_6; /* MU user 6 */
  1365. A_UINT32 ax_mu_mimo_brpoll_7; /* MU user 7 */
  1366. A_UINT32 ax_basic_trigger;
  1367. A_UINT32 ax_bsr_trigger;
  1368. A_UINT32 ax_mu_bar_trigger;
  1369. A_UINT32 ax_mu_rts_trigger;
  1370. } htt_tx_selfgen_ax_stats_tlv;
  1371. typedef struct {
  1372. htt_tlv_hdr_t tlv_hdr;
  1373. /* 11AC error stats */
  1374. A_UINT32 ac_su_ndp_err;
  1375. A_UINT32 ac_su_ndpa_err;
  1376. A_UINT32 ac_mu_mimo_ndpa_err;
  1377. A_UINT32 ac_mu_mimo_ndp_err;
  1378. A_UINT32 ac_mu_mimo_brp1_err;
  1379. A_UINT32 ac_mu_mimo_brp2_err;
  1380. A_UINT32 ac_mu_mimo_brp3_err;
  1381. } htt_tx_selfgen_ac_err_stats_tlv;
  1382. typedef struct {
  1383. htt_tlv_hdr_t tlv_hdr;
  1384. /* 11AX error stats */
  1385. A_UINT32 ax_su_ndp_err;
  1386. A_UINT32 ax_su_ndpa_err;
  1387. A_UINT32 ax_mu_mimo_ndpa_err;
  1388. A_UINT32 ax_mu_mimo_ndp_err;
  1389. A_UINT32 ax_mu_mimo_brp1_err;
  1390. A_UINT32 ax_mu_mimo_brp2_err;
  1391. A_UINT32 ax_mu_mimo_brp3_err;
  1392. A_UINT32 ax_mu_mimo_brp4_err;
  1393. A_UINT32 ax_mu_mimo_brp5_err;
  1394. A_UINT32 ax_mu_mimo_brp6_err;
  1395. A_UINT32 ax_mu_mimo_brp7_err;
  1396. A_UINT32 ax_basic_trigger_err;
  1397. A_UINT32 ax_bsr_trigger_err;
  1398. A_UINT32 ax_mu_bar_trigger_err;
  1399. A_UINT32 ax_mu_rts_trigger_err;
  1400. } htt_tx_selfgen_ax_err_stats_tlv;
  1401. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  1402. * TLV_TAGS:
  1403. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  1404. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  1405. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  1406. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  1407. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  1408. */
  1409. /* NOTE:
  1410. * This structure is for documentation, and cannot be safely used directly.
  1411. * Instead, use the constituent TLV structures to fill/parse.
  1412. */
  1413. typedef struct {
  1414. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  1415. /* 11AC */
  1416. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  1417. /* 11AX */
  1418. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  1419. /* 11AC error stats */
  1420. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  1421. /* 11AX error stats */
  1422. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  1423. } htt_tx_pdev_selfgen_stats_t;
  1424. /* == TX MU STATS == */
  1425. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1426. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1427. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1428. typedef struct {
  1429. htt_tlv_hdr_t tlv_hdr;
  1430. /* mu-mimo sw sched cmd stats */
  1431. A_UINT32 mu_mimo_sch_posted;
  1432. A_UINT32 mu_mimo_sch_failed;
  1433. /* MU PPDU stats per hwQ */
  1434. A_UINT32 mu_mimo_ppdu_posted;
  1435. /*
  1436. * Counts the number of users in each transmission of
  1437. * the given TX mode.
  1438. *
  1439. * Index is the number of users - 1.
  1440. */
  1441. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1442. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1443. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1444. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  1445. typedef struct {
  1446. htt_tlv_hdr_t tlv_hdr;
  1447. /* mu-mimo mpdu level stats */
  1448. /*
  1449. * This first block of stats is limited to 11ac
  1450. * MU-MIMO transmission.
  1451. */
  1452. A_UINT32 mu_mimo_mpdus_queued_usr;
  1453. A_UINT32 mu_mimo_mpdus_tried_usr;
  1454. A_UINT32 mu_mimo_mpdus_failed_usr;
  1455. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1456. A_UINT32 mu_mimo_err_no_ba_usr;
  1457. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1458. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1459. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  1460. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  1461. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  1462. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  1463. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  1464. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  1465. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  1466. A_UINT32 ax_ofdma_mpdus_queued_usr;
  1467. A_UINT32 ax_ofdma_mpdus_tried_usr;
  1468. A_UINT32 ax_ofdma_mpdus_failed_usr;
  1469. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  1470. A_UINT32 ax_ofdma_err_no_ba_usr;
  1471. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  1472. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  1473. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  1474. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  1475. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  1476. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  1477. typedef struct {
  1478. htt_tlv_hdr_t tlv_hdr;
  1479. /* mpdu level stats */
  1480. A_UINT32 mpdus_queued_usr;
  1481. A_UINT32 mpdus_tried_usr;
  1482. A_UINT32 mpdus_failed_usr;
  1483. A_UINT32 mpdus_requeued_usr;
  1484. A_UINT32 err_no_ba_usr;
  1485. A_UINT32 mpdu_underrun_usr;
  1486. A_UINT32 ampdu_underrun_usr;
  1487. A_UINT32 user_index;
  1488. A_UINT32 tx_sched_mode; /* HTT_STATS_TX_SCHED_MODE_xxx */
  1489. } htt_tx_pdev_mpdu_stats_tlv;
  1490. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  1491. * TLV_TAGS:
  1492. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  1493. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  1494. */
  1495. /* NOTE:
  1496. * This structure is for documentation, and cannot be safely used directly.
  1497. * Instead, use the constituent TLV structures to fill/parse.
  1498. */
  1499. typedef struct {
  1500. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1501. /*
  1502. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  1503. * it can also hold MU-OFDMA stats.
  1504. */
  1505. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  1506. } htt_tx_pdev_mu_mimo_stats_t;
  1507. /* == TX SCHED STATS == */
  1508. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1509. /* NOTE: Variable length TLV, use length spec to infer array size */
  1510. typedef struct {
  1511. htt_tlv_hdr_t tlv_hdr;
  1512. /* Scheduler command posted per tx_mode su / mu mimo 11ac / mu mimo 11ax / mu ofdma */
  1513. A_UINT32 sched_cmd_posted[1]; /* HTT_TX_PDEV_SCHED_TX_MODE_MAX */
  1514. } htt_sched_txq_cmd_posted_tlv_v;
  1515. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1516. /* NOTE: Variable length TLV, use length spec to infer array size */
  1517. typedef struct {
  1518. htt_tlv_hdr_t tlv_hdr;
  1519. /* Scheduler command reaped per tx_mode su / mu mimo 11ac / mu mimo 11ax / mu ofdma */
  1520. A_UINT32 sched_cmd_reaped[1]; /* HTT_TX_PDEV_SCHED_TX_MODE_MAX */
  1521. } htt_sched_txq_cmd_reaped_tlv_v;
  1522. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1523. /* NOTE: Variable length TLV, use length spec to infer array size */
  1524. typedef struct {
  1525. htt_tlv_hdr_t tlv_hdr;
  1526. /*
  1527. * sched_order_su contains the peer IDs of peers chosen in the last
  1528. * NUM_SCHED_ORDER_LOG scheduler instances.
  1529. * The array is circular; it's unspecified which array element corresponds
  1530. * to the most recent scheduler invocation, and which corresponds to
  1531. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  1532. */
  1533. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  1534. } htt_sched_txq_sched_order_su_tlv_v;
  1535. typedef enum {
  1536. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  1537. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  1538. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  1539. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  1540. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  1541. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  1542. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  1543. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  1544. HTT_SCHED_TID_SKIP_NO_ENQ, /* Skip the tid when num_frames is zero with g_disable_remove_tid as true */
  1545. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  1546. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  1547. HTT_SCHED_TID_SKIP_UL, /* UL tid skip */
  1548. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  1549. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  1550. HTT_SCHED_TID_REMOVE_UL, /* UL tid remove */
  1551. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  1552. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  1553. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  1554. HTT_SCHED_INELIGIBILITY_MAX,
  1555. } htt_sched_txq_sched_ineligibility_tlv_enum;
  1556. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1557. /* NOTE: Variable length TLV, use length spec to infer array size */
  1558. typedef struct {
  1559. htt_tlv_hdr_t tlv_hdr;
  1560. /* sched_ineligibility counts the number of occurrences of different reasons for tid ineligibility during eligibility checks per txq in scheduling */
  1561. A_UINT32 sched_ineligibility[1]; /* indexed by htt_sched_txq_sched_ineligibility_tlv_enum */
  1562. } htt_sched_txq_sched_ineligibility_tlv_v;
  1563. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  1564. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  1565. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  1566. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  1567. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  1568. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  1569. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  1570. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  1571. do { \
  1572. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  1573. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  1574. } while (0)
  1575. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  1576. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  1577. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  1578. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  1579. do { \
  1580. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  1581. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  1582. } while (0)
  1583. typedef struct {
  1584. htt_tlv_hdr_t tlv_hdr;
  1585. /* BIT [ 7 : 0] :- mac_id
  1586. * BIT [15 : 8] :- txq_id
  1587. * BIT [31 : 16] :- reserved
  1588. */
  1589. A_UINT32 mac_id__txq_id__word;
  1590. /* Scheduler policy ised for this TxQ */
  1591. A_UINT32 sched_policy;
  1592. /* Timestamp of last scheduler command posted */
  1593. A_UINT32 last_sched_cmd_posted_timestamp;
  1594. /* Timestamp of last scheduler command completed */
  1595. A_UINT32 last_sched_cmd_compl_timestamp;
  1596. /* Num of Sched2TAC ring hit Low Water Mark condition */
  1597. A_UINT32 sched_2_tac_lwm_count;
  1598. /* Num of Sched2TAC ring full condition */
  1599. A_UINT32 sched_2_tac_ring_full;
  1600. /* Num of scheduler command post failures that includes su/mu mimo/mu ofdma sequence type */
  1601. A_UINT32 sched_cmd_post_failure;
  1602. /* Num of active tids for this TxQ at current instance */
  1603. A_UINT32 num_active_tids;
  1604. /* Num of powersave schedules */
  1605. A_UINT32 num_ps_schedules;
  1606. /* Num of scheduler commands pending for this TxQ */
  1607. A_UINT32 sched_cmds_pending;
  1608. /* Num of tidq registration for this TxQ */
  1609. A_UINT32 num_tid_register;
  1610. /* Num of tidq de-registration for this TxQ */
  1611. A_UINT32 num_tid_unregister;
  1612. /* Num of iterations msduq stats was updated */
  1613. A_UINT32 num_qstats_queried;
  1614. /* qstats query update status */
  1615. A_UINT32 qstats_update_pending;
  1616. /* Timestamp of Last query stats made */
  1617. A_UINT32 last_qstats_query_timestamp;
  1618. /* Num of sched2tqm command queue full condition */
  1619. A_UINT32 num_tqm_cmdq_full;
  1620. /* Num of scheduler trigger from DE Module */
  1621. A_UINT32 num_de_sched_algo_trigger;
  1622. /* Num of scheduler trigger from RT Module */
  1623. A_UINT32 num_rt_sched_algo_trigger;
  1624. /* Num of scheduler trigger from TQM Module */
  1625. A_UINT32 num_tqm_sched_algo_trigger;
  1626. /* Num of schedules for notify frame */
  1627. A_UINT32 notify_sched;
  1628. /* Duration based sendn termination */
  1629. A_UINT32 dur_based_sendn_term;
  1630. } htt_tx_pdev_stats_sched_per_txq_tlv;
  1631. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  1632. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  1633. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  1634. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  1635. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  1636. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  1637. do { \
  1638. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  1639. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  1640. } while (0)
  1641. typedef struct {
  1642. htt_tlv_hdr_t tlv_hdr;
  1643. /* BIT [ 7 : 0] :- mac_id
  1644. * BIT [31 : 8] :- reserved
  1645. */
  1646. A_UINT32 mac_id__word;
  1647. /* Current timestamp */
  1648. A_UINT32 current_timestamp;
  1649. } htt_stats_tx_sched_cmn_tlv;
  1650. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  1651. * TLV_TAGS:
  1652. * - HTT_STATS_TX_SCHED_CMN_TAG
  1653. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  1654. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  1655. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  1656. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  1657. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  1658. */
  1659. /* NOTE:
  1660. * This structure is for documentation, and cannot be safely used directly.
  1661. * Instead, use the constituent TLV structures to fill/parse.
  1662. */
  1663. typedef struct {
  1664. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  1665. struct _txq_tx_sched_stats {
  1666. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  1667. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  1668. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  1669. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  1670. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  1671. } txq[1];
  1672. } htt_stats_tx_sched_t;
  1673. /* == TQM STATS == */
  1674. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  1675. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  1676. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  1677. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1678. /* NOTE: Variable length TLV, use length spec to infer array size */
  1679. typedef struct {
  1680. htt_tlv_hdr_t tlv_hdr;
  1681. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  1682. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  1683. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1684. /* NOTE: Variable length TLV, use length spec to infer array size */
  1685. typedef struct {
  1686. htt_tlv_hdr_t tlv_hdr;
  1687. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  1688. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  1689. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1690. /* NOTE: Variable length TLV, use length spec to infer array size */
  1691. typedef struct {
  1692. htt_tlv_hdr_t tlv_hdr;
  1693. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  1694. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  1695. typedef struct {
  1696. htt_tlv_hdr_t tlv_hdr;
  1697. A_UINT32 msdu_count;
  1698. A_UINT32 mpdu_count;
  1699. A_UINT32 remove_msdu;
  1700. A_UINT32 remove_mpdu;
  1701. A_UINT32 remove_msdu_ttl;
  1702. A_UINT32 send_bar;
  1703. A_UINT32 bar_sync;
  1704. A_UINT32 notify_mpdu;
  1705. A_UINT32 sync_cmd;
  1706. A_UINT32 write_cmd;
  1707. A_UINT32 hwsch_trigger;
  1708. A_UINT32 ack_tlv_proc;
  1709. A_UINT32 gen_mpdu_cmd;
  1710. A_UINT32 gen_list_cmd;
  1711. A_UINT32 remove_mpdu_cmd;
  1712. A_UINT32 remove_mpdu_tried_cmd;
  1713. A_UINT32 mpdu_queue_stats_cmd;
  1714. A_UINT32 mpdu_head_info_cmd;
  1715. A_UINT32 msdu_flow_stats_cmd;
  1716. A_UINT32 remove_msdu_cmd;
  1717. A_UINT32 remove_msdu_ttl_cmd;
  1718. A_UINT32 flush_cache_cmd;
  1719. A_UINT32 update_mpduq_cmd;
  1720. A_UINT32 enqueue;
  1721. A_UINT32 enqueue_notify;
  1722. A_UINT32 notify_mpdu_at_head;
  1723. A_UINT32 notify_mpdu_state_valid;
  1724. /*
  1725. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  1726. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  1727. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  1728. * for non-UDP MSDUs.
  1729. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  1730. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  1731. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  1732. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  1733. *
  1734. * Notify signifies that we trigger the scheduler.
  1735. */
  1736. A_UINT32 sched_udp_notify1;
  1737. A_UINT32 sched_udp_notify2;
  1738. A_UINT32 sched_nonudp_notify1;
  1739. A_UINT32 sched_nonudp_notify2;
  1740. } htt_tx_tqm_pdev_stats_tlv_v;
  1741. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  1742. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  1743. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  1744. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  1745. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  1746. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  1747. do { \
  1748. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  1749. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  1750. } while (0)
  1751. typedef struct {
  1752. htt_tlv_hdr_t tlv_hdr;
  1753. /* BIT [ 7 : 0] :- mac_id
  1754. * BIT [31 : 8] :- reserved
  1755. */
  1756. A_UINT32 mac_id__word;
  1757. A_UINT32 max_cmdq_id;
  1758. A_UINT32 list_mpdu_cnt_hist_intvl;
  1759. /* Global stats */
  1760. A_UINT32 add_msdu;
  1761. A_UINT32 q_empty;
  1762. A_UINT32 q_not_empty;
  1763. A_UINT32 drop_notification;
  1764. A_UINT32 desc_threshold;
  1765. } htt_tx_tqm_cmn_stats_tlv;
  1766. typedef struct {
  1767. htt_tlv_hdr_t tlv_hdr;
  1768. /* Error stats */
  1769. A_UINT32 q_empty_failure;
  1770. A_UINT32 q_not_empty_failure;
  1771. A_UINT32 add_msdu_failure;
  1772. } htt_tx_tqm_error_stats_tlv;
  1773. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  1774. * TLV_TAGS:
  1775. * - HTT_STATS_TX_TQM_CMN_TAG
  1776. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  1777. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  1778. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  1779. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  1780. * - HTT_STATS_TX_TQM_PDEV_TAG
  1781. */
  1782. /* NOTE:
  1783. * This structure is for documentation, and cannot be safely used directly.
  1784. * Instead, use the constituent TLV structures to fill/parse.
  1785. */
  1786. typedef struct {
  1787. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  1788. htt_tx_tqm_error_stats_tlv err_tlv;
  1789. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  1790. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  1791. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  1792. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  1793. } htt_tx_tqm_pdev_stats_t;
  1794. /* == TQM CMDQ stats == */
  1795. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  1796. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  1797. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  1798. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  1799. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  1800. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  1801. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  1802. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  1803. do { \
  1804. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  1805. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  1806. } while (0)
  1807. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  1808. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  1809. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  1810. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  1811. do { \
  1812. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  1813. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  1814. } while (0)
  1815. typedef struct {
  1816. htt_tlv_hdr_t tlv_hdr;
  1817. /* BIT [ 7 : 0] :- mac_id
  1818. * BIT [15 : 8] :- cmdq_id
  1819. * BIT [31 : 16] :- reserved
  1820. */
  1821. A_UINT32 mac_id__cmdq_id__word;
  1822. A_UINT32 sync_cmd;
  1823. A_UINT32 write_cmd;
  1824. A_UINT32 gen_mpdu_cmd;
  1825. A_UINT32 mpdu_queue_stats_cmd;
  1826. A_UINT32 mpdu_head_info_cmd;
  1827. A_UINT32 msdu_flow_stats_cmd;
  1828. A_UINT32 remove_mpdu_cmd;
  1829. A_UINT32 remove_msdu_cmd;
  1830. A_UINT32 flush_cache_cmd;
  1831. A_UINT32 update_mpduq_cmd;
  1832. A_UINT32 update_msduq_cmd;
  1833. } htt_tx_tqm_cmdq_status_tlv;
  1834. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  1835. * TLV_TAGS:
  1836. * - HTT_STATS_STRING_TAG
  1837. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  1838. */
  1839. /* NOTE:
  1840. * This structure is for documentation, and cannot be safely used directly.
  1841. * Instead, use the constituent TLV structures to fill/parse.
  1842. */
  1843. typedef struct {
  1844. struct _cmdq_stats {
  1845. htt_stats_string_tlv cmdq_str_tlv;
  1846. htt_tx_tqm_cmdq_status_tlv status_tlv;
  1847. } q[1];
  1848. } htt_tx_tqm_cmdq_stats_t;
  1849. /* == TX-DE STATS == */
  1850. /* Structures for tx de stats */
  1851. typedef struct {
  1852. htt_tlv_hdr_t tlv_hdr;
  1853. A_UINT32 m1_packets;
  1854. A_UINT32 m2_packets;
  1855. A_UINT32 m3_packets;
  1856. A_UINT32 m4_packets;
  1857. A_UINT32 g1_packets;
  1858. A_UINT32 g2_packets;
  1859. } htt_tx_de_eapol_packets_stats_tlv;
  1860. typedef struct {
  1861. htt_tlv_hdr_t tlv_hdr;
  1862. A_UINT32 ap_bss_peer_not_found;
  1863. A_UINT32 ap_bcast_mcast_no_peer;
  1864. A_UINT32 sta_delete_in_progress;
  1865. A_UINT32 ibss_no_bss_peer;
  1866. A_UINT32 invaild_vdev_type;
  1867. A_UINT32 invalid_ast_peer_entry;
  1868. A_UINT32 peer_entry_invalid;
  1869. A_UINT32 ethertype_not_ip;
  1870. A_UINT32 eapol_lookup_failed;
  1871. A_UINT32 qpeer_not_allow_data;
  1872. A_UINT32 fse_tid_override;
  1873. A_UINT32 ipv6_jumbogram_zero_length;
  1874. A_UINT32 qos_to_non_qos_in_prog;
  1875. } htt_tx_de_classify_failed_stats_tlv;
  1876. typedef struct {
  1877. htt_tlv_hdr_t tlv_hdr;
  1878. A_UINT32 arp_packets;
  1879. A_UINT32 igmp_packets;
  1880. A_UINT32 dhcp_packets;
  1881. A_UINT32 host_inspected;
  1882. A_UINT32 htt_included;
  1883. A_UINT32 htt_valid_mcs;
  1884. A_UINT32 htt_valid_nss;
  1885. A_UINT32 htt_valid_preamble_type;
  1886. A_UINT32 htt_valid_chainmask;
  1887. A_UINT32 htt_valid_guard_interval;
  1888. A_UINT32 htt_valid_retries;
  1889. A_UINT32 htt_valid_bw_info;
  1890. A_UINT32 htt_valid_power;
  1891. A_UINT32 htt_valid_key_flags;
  1892. A_UINT32 htt_valid_no_encryption;
  1893. A_UINT32 fse_entry_count;
  1894. A_UINT32 fse_priority_be;
  1895. A_UINT32 fse_priority_high;
  1896. A_UINT32 fse_priority_low;
  1897. A_UINT32 fse_traffic_ptrn_be;
  1898. A_UINT32 fse_traffic_ptrn_over_sub;
  1899. A_UINT32 fse_traffic_ptrn_bursty;
  1900. A_UINT32 fse_traffic_ptrn_interactive;
  1901. A_UINT32 fse_traffic_ptrn_periodic;
  1902. A_UINT32 fse_hwqueue_alloc;
  1903. A_UINT32 fse_hwqueue_created;
  1904. A_UINT32 fse_hwqueue_send_to_host;
  1905. A_UINT32 mcast_entry;
  1906. A_UINT32 bcast_entry;
  1907. A_UINT32 htt_update_peer_cache;
  1908. A_UINT32 htt_learning_frame;
  1909. A_UINT32 fse_invalid_peer;
  1910. /*
  1911. * mec_notify is HTT TX WBM multicast echo check notification
  1912. * from firmware to host. FW sends SA addresses to host for all
  1913. * multicast/broadcast packets received on STA side.
  1914. */
  1915. A_UINT32 mec_notify;
  1916. } htt_tx_de_classify_stats_tlv;
  1917. typedef struct {
  1918. htt_tlv_hdr_t tlv_hdr;
  1919. A_UINT32 eok;
  1920. A_UINT32 classify_done;
  1921. A_UINT32 lookup_failed;
  1922. A_UINT32 send_host_dhcp;
  1923. A_UINT32 send_host_mcast;
  1924. A_UINT32 send_host_unknown_dest;
  1925. A_UINT32 send_host;
  1926. A_UINT32 status_invalid;
  1927. } htt_tx_de_classify_status_stats_tlv;
  1928. typedef struct {
  1929. htt_tlv_hdr_t tlv_hdr;
  1930. A_UINT32 enqueued_pkts;
  1931. A_UINT32 to_tqm;
  1932. A_UINT32 to_tqm_bypass;
  1933. } htt_tx_de_enqueue_packets_stats_tlv;
  1934. typedef struct {
  1935. htt_tlv_hdr_t tlv_hdr;
  1936. A_UINT32 discarded_pkts;
  1937. A_UINT32 local_frames;
  1938. A_UINT32 is_ext_msdu;
  1939. } htt_tx_de_enqueue_discard_stats_tlv;
  1940. typedef struct {
  1941. htt_tlv_hdr_t tlv_hdr;
  1942. A_UINT32 tcl_dummy_frame;
  1943. A_UINT32 tqm_dummy_frame;
  1944. A_UINT32 tqm_notify_frame;
  1945. A_UINT32 fw2wbm_enq;
  1946. A_UINT32 tqm_bypass_frame;
  1947. } htt_tx_de_compl_stats_tlv;
  1948. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  1949. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  1950. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  1951. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  1952. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  1953. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  1954. do { \
  1955. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  1956. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  1957. } while (0)
  1958. /*
  1959. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  1960. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  1961. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  1962. * 200us & again request for it. This is a histogram of time we wait, with
  1963. * bin of 200ms & there are 10 bin (2 seconds max)
  1964. * They are defined by the following macros in FW
  1965. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  1966. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  1967. * ENTRIES_PER_BIN_COUNT)
  1968. */
  1969. typedef struct {
  1970. htt_tlv_hdr_t tlv_hdr;
  1971. A_UINT32 fw2wbm_ring_full_hist[1];
  1972. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  1973. typedef struct {
  1974. htt_tlv_hdr_t tlv_hdr;
  1975. /* BIT [ 7 : 0] :- mac_id
  1976. * BIT [31 : 8] :- reserved
  1977. */
  1978. A_UINT32 mac_id__word;
  1979. /* Global Stats */
  1980. A_UINT32 tcl2fw_entry_count;
  1981. A_UINT32 not_to_fw;
  1982. A_UINT32 invalid_pdev_vdev_peer;
  1983. A_UINT32 tcl_res_invalid_addrx;
  1984. A_UINT32 wbm2fw_entry_count;
  1985. A_UINT32 invalid_pdev;
  1986. } htt_tx_de_cmn_stats_tlv;
  1987. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  1988. * TLV_TAGS:
  1989. * - HTT_STATS_TX_DE_CMN_TAG
  1990. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  1991. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  1992. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  1993. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  1994. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  1995. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  1996. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  1997. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  1998. */
  1999. /* NOTE:
  2000. * This structure is for documentation, and cannot be safely used directly.
  2001. * Instead, use the constituent TLV structures to fill/parse.
  2002. */
  2003. typedef struct {
  2004. htt_tx_de_cmn_stats_tlv cmn_tlv;
  2005. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  2006. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  2007. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  2008. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  2009. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  2010. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  2011. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  2012. htt_tx_de_compl_stats_tlv comp_status_tlv;
  2013. } htt_tx_de_stats_t;
  2014. /* == RING-IF STATS == */
  2015. /* DWORD num_elems__prefetch_tail_idx */
  2016. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  2017. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  2018. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  2019. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  2020. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  2021. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  2022. HTT_RING_IF_STATS_NUM_ELEMS_S)
  2023. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  2024. do { \
  2025. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  2026. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  2027. } while (0)
  2028. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  2029. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  2030. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  2031. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  2032. do { \
  2033. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  2034. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  2035. } while (0)
  2036. /* DWORD head_idx__tail_idx */
  2037. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  2038. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  2039. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  2040. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  2041. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  2042. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  2043. HTT_RING_IF_STATS_HEAD_IDX_S)
  2044. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  2045. do { \
  2046. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  2047. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  2048. } while (0)
  2049. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  2050. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  2051. HTT_RING_IF_STATS_TAIL_IDX_S)
  2052. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  2053. do { \
  2054. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  2055. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  2056. } while (0)
  2057. /* DWORD shadow_head_idx__shadow_tail_idx */
  2058. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  2059. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  2060. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  2061. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  2062. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  2063. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  2064. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  2065. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  2066. do { \
  2067. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  2068. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  2069. } while (0)
  2070. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  2071. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  2072. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  2073. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  2074. do { \
  2075. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  2076. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  2077. } while (0)
  2078. /* DWORD lwm_thresh__hwm_thresh */
  2079. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  2080. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  2081. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  2082. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  2083. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  2084. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  2085. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  2086. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  2087. do { \
  2088. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  2089. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  2090. } while (0)
  2091. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  2092. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  2093. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  2094. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  2095. do { \
  2096. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  2097. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  2098. } while (0)
  2099. #define HTT_STATS_LOW_WM_BINS 5
  2100. #define HTT_STATS_HIGH_WM_BINS 5
  2101. typedef struct {
  2102. A_UINT32 base_addr; /* DWORD aligned base memory address of the ring */
  2103. A_UINT32 elem_size; /* size of each ring element */
  2104. /* BIT [15 : 0] :- num_elems
  2105. * BIT [31 : 16] :- prefetch_tail_idx
  2106. */
  2107. A_UINT32 num_elems__prefetch_tail_idx;
  2108. /* BIT [15 : 0] :- head_idx
  2109. * BIT [31 : 16] :- tail_idx
  2110. */
  2111. A_UINT32 head_idx__tail_idx;
  2112. /* BIT [15 : 0] :- shadow_head_idx
  2113. * BIT [31 : 16] :- shadow_tail_idx
  2114. */
  2115. A_UINT32 shadow_head_idx__shadow_tail_idx;
  2116. A_UINT32 num_tail_incr;
  2117. /* BIT [15 : 0] :- lwm_thresh
  2118. * BIT [31 : 16] :- hwm_thresh
  2119. */
  2120. A_UINT32 lwm_thresh__hwm_thresh;
  2121. A_UINT32 overrun_hit_count;
  2122. A_UINT32 underrun_hit_count;
  2123. A_UINT32 prod_blockwait_count;
  2124. A_UINT32 cons_blockwait_count;
  2125. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2126. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2127. } htt_ring_if_stats_tlv;
  2128. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  2129. #define HTT_RING_IF_CMN_MAC_ID_S 0
  2130. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  2131. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  2132. HTT_RING_IF_CMN_MAC_ID_S)
  2133. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  2134. do { \
  2135. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  2136. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  2137. } while (0)
  2138. typedef struct {
  2139. htt_tlv_hdr_t tlv_hdr;
  2140. /* BIT [ 7 : 0] :- mac_id
  2141. * BIT [31 : 8] :- reserved
  2142. */
  2143. A_UINT32 mac_id__word;
  2144. A_UINT32 num_records;
  2145. } htt_ring_if_cmn_tlv;
  2146. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2147. * TLV_TAGS:
  2148. * - HTT_STATS_RING_IF_CMN_TAG
  2149. * - HTT_STATS_STRING_TAG
  2150. * - HTT_STATS_RING_IF_TAG
  2151. */
  2152. /* NOTE:
  2153. * This structure is for documentation, and cannot be safely used directly.
  2154. * Instead, use the constituent TLV structures to fill/parse.
  2155. */
  2156. typedef struct {
  2157. htt_ring_if_cmn_tlv cmn_tlv;
  2158. /* Variable based on the Number of records. */
  2159. struct _ring_if {
  2160. htt_stats_string_tlv ring_str_tlv;
  2161. htt_ring_if_stats_tlv ring_tlv;
  2162. } r[1];
  2163. } htt_ring_if_stats_t;
  2164. /* == SFM STATS == */
  2165. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2166. /* NOTE: Variable length TLV, use length spec to infer array size */
  2167. typedef struct {
  2168. htt_tlv_hdr_t tlv_hdr;
  2169. /* Number of DWORDS used per user and per client */
  2170. A_UINT32 dwords_used_by_user_n[1];
  2171. } htt_sfm_client_user_tlv_v;
  2172. typedef struct {
  2173. htt_tlv_hdr_t tlv_hdr;
  2174. /* Client ID */
  2175. A_UINT32 client_id;
  2176. /* Minimum number of buffers */
  2177. A_UINT32 buf_min;
  2178. /* Maximum number of buffers */
  2179. A_UINT32 buf_max;
  2180. /* Number of Busy buffers */
  2181. A_UINT32 buf_busy;
  2182. /* Number of Allocated buffers */
  2183. A_UINT32 buf_alloc;
  2184. /* Number of Available/Usable buffers */
  2185. A_UINT32 buf_avail;
  2186. /* Number of users */
  2187. A_UINT32 num_users;
  2188. } htt_sfm_client_tlv;
  2189. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  2190. #define HTT_SFM_CMN_MAC_ID_S 0
  2191. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  2192. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  2193. HTT_SFM_CMN_MAC_ID_S)
  2194. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  2195. do { \
  2196. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  2197. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  2198. } while (0)
  2199. typedef struct {
  2200. htt_tlv_hdr_t tlv_hdr;
  2201. /* BIT [ 7 : 0] :- mac_id
  2202. * BIT [31 : 8] :- reserved
  2203. */
  2204. A_UINT32 mac_id__word;
  2205. /* Indicates the total number of 128 byte buffers in the CMEM that are available for buffer sharing */
  2206. A_UINT32 buf_total;
  2207. /* Indicates for certain client or all the clients there is no dowrd saved in SFM, refer to SFM_R1_MEM_EMPTY */
  2208. A_UINT32 mem_empty;
  2209. /* DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  2210. A_UINT32 deallocate_bufs;
  2211. /* Number of Records */
  2212. A_UINT32 num_records;
  2213. } htt_sfm_cmn_tlv;
  2214. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2215. * TLV_TAGS:
  2216. * - HTT_STATS_SFM_CMN_TAG
  2217. * - HTT_STATS_STRING_TAG
  2218. * - HTT_STATS_SFM_CLIENT_TAG
  2219. * - HTT_STATS_SFM_CLIENT_USER_TAG
  2220. */
  2221. /* NOTE:
  2222. * This structure is for documentation, and cannot be safely used directly.
  2223. * Instead, use the constituent TLV structures to fill/parse.
  2224. */
  2225. typedef struct {
  2226. htt_sfm_cmn_tlv cmn_tlv;
  2227. /* Variable based on the Number of records. */
  2228. struct _sfm_client {
  2229. htt_stats_string_tlv client_str_tlv;
  2230. htt_sfm_client_tlv client_tlv;
  2231. htt_sfm_client_user_tlv_v user_tlv;
  2232. } r[1];
  2233. } htt_sfm_stats_t;
  2234. /* == SRNG STATS == */
  2235. /* DWORD mac_id__ring_id__arena__ep */
  2236. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  2237. #define HTT_SRING_STATS_MAC_ID_S 0
  2238. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  2239. #define HTT_SRING_STATS_RING_ID_S 8
  2240. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  2241. #define HTT_SRING_STATS_ARENA_S 16
  2242. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  2243. #define HTT_SRING_STATS_EP_TYPE_S 24
  2244. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  2245. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  2246. HTT_SRING_STATS_MAC_ID_S)
  2247. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  2248. do { \
  2249. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  2250. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  2251. } while (0)
  2252. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  2253. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  2254. HTT_SRING_STATS_RING_ID_S)
  2255. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  2256. do { \
  2257. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  2258. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  2259. } while (0)
  2260. #define HTT_SRING_STATS_ARENA_GET(_var) \
  2261. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  2262. HTT_SRING_STATS_ARENA_S)
  2263. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  2264. do { \
  2265. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  2266. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  2267. } while (0)
  2268. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  2269. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  2270. HTT_SRING_STATS_EP_TYPE_S)
  2271. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  2272. do { \
  2273. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  2274. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  2275. } while (0)
  2276. /* DWORD num_avail_words__num_valid_words */
  2277. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  2278. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  2279. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  2280. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  2281. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  2282. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  2283. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  2284. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  2285. do { \
  2286. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  2287. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  2288. } while (0)
  2289. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  2290. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  2291. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  2292. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  2293. do { \
  2294. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  2295. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  2296. } while (0)
  2297. /* DWORD head_ptr__tail_ptr */
  2298. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  2299. #define HTT_SRING_STATS_HEAD_PTR_S 0
  2300. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  2301. #define HTT_SRING_STATS_TAIL_PTR_S 16
  2302. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  2303. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  2304. HTT_SRING_STATS_HEAD_PTR_S)
  2305. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  2306. do { \
  2307. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  2308. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  2309. } while (0)
  2310. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  2311. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  2312. HTT_SRING_STATS_TAIL_PTR_S)
  2313. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  2314. do { \
  2315. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  2316. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  2317. } while (0)
  2318. /* DWORD consumer_empty__producer_full */
  2319. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  2320. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  2321. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  2322. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  2323. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  2324. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  2325. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  2326. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  2327. do { \
  2328. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  2329. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  2330. } while (0)
  2331. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  2332. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  2333. HTT_SRING_STATS_PRODUCER_FULL_S)
  2334. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  2335. do { \
  2336. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  2337. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  2338. } while (0)
  2339. /* DWORD prefetch_count__internal_tail_ptr */
  2340. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  2341. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  2342. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  2343. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  2344. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  2345. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  2346. HTT_SRING_STATS_PREFETCH_COUNT_S)
  2347. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  2348. do { \
  2349. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  2350. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  2351. } while (0)
  2352. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  2353. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  2354. HTT_SRING_STATS_INTERNAL_TP_S)
  2355. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  2356. do { \
  2357. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  2358. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  2359. } while (0)
  2360. typedef struct {
  2361. htt_tlv_hdr_t tlv_hdr;
  2362. /* BIT [ 7 : 0] :- mac_id
  2363. * BIT [15 : 8] :- ring_id
  2364. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  2365. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  2366. * BIT [31 : 25] :- reserved
  2367. */
  2368. A_UINT32 mac_id__ring_id__arena__ep;
  2369. A_UINT32 base_addr_lsb; /* DWORD aligned base memory address of the ring */
  2370. A_UINT32 base_addr_msb;
  2371. A_UINT32 ring_size; /* size of ring */
  2372. A_UINT32 elem_size; /* size of each ring element */
  2373. /* Ring status */
  2374. /* BIT [15 : 0] :- num_avail_words
  2375. * BIT [31 : 16] :- num_valid_words
  2376. */
  2377. A_UINT32 num_avail_words__num_valid_words;
  2378. /* Index of head and tail */
  2379. /* BIT [15 : 0] :- head_ptr
  2380. * BIT [31 : 16] :- tail_ptr
  2381. */
  2382. A_UINT32 head_ptr__tail_ptr;
  2383. /* Empty or full counter of rings */
  2384. /* BIT [15 : 0] :- consumer_empty
  2385. * BIT [31 : 16] :- producer_full
  2386. */
  2387. A_UINT32 consumer_empty__producer_full;
  2388. /* Prefetch status of consumer ring */
  2389. /* BIT [15 : 0] :- prefetch_count
  2390. * BIT [31 : 16] :- internal_tail_ptr
  2391. */
  2392. A_UINT32 prefetch_count__internal_tail_ptr;
  2393. } htt_sring_stats_tlv;
  2394. typedef struct {
  2395. htt_tlv_hdr_t tlv_hdr;
  2396. A_UINT32 num_records;
  2397. } htt_sring_cmn_tlv;
  2398. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  2399. * TLV_TAGS:
  2400. * - HTT_STATS_SRING_CMN_TAG
  2401. * - HTT_STATS_STRING_TAG
  2402. * - HTT_STATS_SRING_STATS_TAG
  2403. */
  2404. /* NOTE:
  2405. * This structure is for documentation, and cannot be safely used directly.
  2406. * Instead, use the constituent TLV structures to fill/parse.
  2407. */
  2408. typedef struct {
  2409. htt_sring_cmn_tlv cmn_tlv;
  2410. /* Variable based on the Number of records. */
  2411. struct _sring_stats {
  2412. htt_stats_string_tlv sring_str_tlv;
  2413. htt_sring_stats_tlv sring_stats_tlv;
  2414. } r[1];
  2415. } htt_sring_stats_t;
  2416. /* == PDEV TX RATE CTRL STATS == */
  2417. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12
  2418. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  2419. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  2420. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  2421. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  2422. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  2423. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  2424. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  2425. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  2426. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  2427. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  2428. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  2429. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  2430. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  2431. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  2432. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  2433. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  2434. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  2435. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  2436. do { \
  2437. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  2438. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  2439. } while (0)
  2440. typedef struct {
  2441. htt_tlv_hdr_t tlv_hdr;
  2442. /* BIT [ 7 : 0] :- mac_id
  2443. * BIT [31 : 8] :- reserved
  2444. */
  2445. A_UINT32 mac_id__word;
  2446. /* Number of tx ldpc packets */
  2447. A_UINT32 tx_ldpc;
  2448. /* Number of tx rts packets */
  2449. A_UINT32 rts_cnt;
  2450. /* RSSI value of last ack packet (units = dB above noise floor) */
  2451. A_UINT32 ack_rssi;
  2452. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2453. /* tx_xx_mcs: currently unused */
  2454. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2455. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2456. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  2457. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  2458. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2459. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  2460. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  2461. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2462. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  2463. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  2464. /* Number of CTS-acknowledged RTS packets */
  2465. A_UINT32 rts_success;
  2466. /*
  2467. * Counters for legacy 11a and 11b transmissions.
  2468. *
  2469. * The index corresponds to:
  2470. *
  2471. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  2472. *
  2473. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  2474. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  2475. */
  2476. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  2477. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  2478. A_UINT32 ac_mu_mimo_tx_ldpc;
  2479. A_UINT32 ax_mu_mimo_tx_ldpc;
  2480. A_UINT32 ofdma_tx_ldpc;
  2481. /*
  2482. * Counters for 11ax HE LTF selection during TX.
  2483. *
  2484. * The index corresponds to:
  2485. *
  2486. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  2487. */
  2488. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  2489. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2490. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2491. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2492. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2493. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2494. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2495. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2496. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2497. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2498. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2499. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2500. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2501. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  2502. } htt_tx_pdev_rate_stats_tlv;
  2503. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  2504. * TLV_TAGS:
  2505. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  2506. */
  2507. /* NOTE:
  2508. * This structure is for documentation, and cannot be safely used directly.
  2509. * Instead, use the constituent TLV structures to fill/parse.
  2510. */
  2511. typedef struct {
  2512. htt_tx_pdev_rate_stats_tlv rate_tlv;
  2513. } htt_tx_pdev_rate_stats_t;
  2514. /* == PDEV RX RATE CTRL STATS == */
  2515. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  2516. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  2517. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12
  2518. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  2519. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  2520. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  2521. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  2522. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  2523. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  2524. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  2525. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  2526. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  2527. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  2528. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  2529. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  2530. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  2531. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  2532. do { \
  2533. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  2534. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  2535. } while (0)
  2536. typedef struct {
  2537. htt_tlv_hdr_t tlv_hdr;
  2538. /* BIT [ 7 : 0] :- mac_id
  2539. * BIT [31 : 8] :- reserved
  2540. */
  2541. A_UINT32 mac_id__word;
  2542. A_UINT32 nsts;
  2543. /* Number of rx ldpc packets */
  2544. A_UINT32 rx_ldpc;
  2545. /* Number of rx rts packets */
  2546. A_UINT32 rts_cnt;
  2547. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  2548. A_UINT32 rssi_data; /* units = dB above noise floor */
  2549. A_UINT32 rssi_comb; /* units = dB above noise floor */
  2550. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2551. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  2552. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  2553. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2554. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  2555. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  2556. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  2557. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  2558. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2559. A_INT32 rssi_in_dbm; /* rx Signal Strength value in dBm unit */
  2560. A_UINT32 rx_11ax_su_ext;
  2561. A_UINT32 rx_11ac_mumimo;
  2562. A_UINT32 rx_11ax_mumimo;
  2563. A_UINT32 rx_11ax_ofdma;
  2564. A_UINT32 txbf;
  2565. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  2566. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  2567. A_UINT32 rx_active_dur_us_low;
  2568. A_UINT32 rx_active_dur_us_high;
  2569. A_UINT32 rx_11ax_ul_ofdma;
  2570. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2571. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2572. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2573. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2574. A_UINT32 ul_ofdma_rx_stbc;
  2575. A_UINT32 ul_ofdma_rx_ldpc;
  2576. /* record the stats for each user index */
  2577. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* ppdu level */
  2578. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* ppdu level */
  2579. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* mpdu level */
  2580. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* mpdu level */
  2581. A_UINT32 nss_count;
  2582. A_UINT32 pilot_count;
  2583. /* RxEVM stats in dB */
  2584. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  2585. /* rx_pilot_evm_dB_mean:
  2586. * EVM mean across pilots, computed as
  2587. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  2588. */
  2589. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2590. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* dBm units */
  2591. /* per_chain_rssi_pkt_type:
  2592. * This field shows what type of rx frame the per-chain RSSI was computed
  2593. * on, by recording the frame type and sub-type as bit-fields within this
  2594. * field:
  2595. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  2596. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  2597. * BIT [31 : 8] :- Reserved
  2598. */
  2599. A_UINT32 per_chain_rssi_pkt_type;
  2600. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  2601. A_UINT32 rx_su_ndpa;
  2602. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2603. A_UINT32 rx_mu_ndpa;
  2604. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2605. A_UINT32 rx_br_poll;
  2606. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2607. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  2608. } htt_rx_pdev_rate_stats_tlv;
  2609. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  2610. * TLV_TAGS:
  2611. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  2612. */
  2613. /* NOTE:
  2614. * This structure is for documentation, and cannot be safely used directly.
  2615. * Instead, use the constituent TLV structures to fill/parse.
  2616. */
  2617. typedef struct {
  2618. htt_rx_pdev_rate_stats_tlv rate_tlv;
  2619. } htt_rx_pdev_rate_stats_t;
  2620. /* == RX PDEV/SOC STATS == */
  2621. typedef struct {
  2622. htt_tlv_hdr_t tlv_hdr;
  2623. /* Num Packets received on REO FW ring */
  2624. A_UINT32 fw_reo_ring_data_msdu;
  2625. /* Num bc/mc packets indicated from fw to host */
  2626. A_UINT32 fw_to_host_data_msdu_bcmc;
  2627. /* Num unicast packets indicated from fw to host */
  2628. A_UINT32 fw_to_host_data_msdu_uc;
  2629. /* Num remote buf recycle from offload */
  2630. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  2631. /* Num remote free buf given to offload */
  2632. A_UINT32 ofld_remote_free_buf_indication_cnt;
  2633. /* Num unicast packets from local path indicated to host */
  2634. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  2635. /* Num unicast packets from REO indicated to host */
  2636. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  2637. /* Num Packets received from WBM SW1 ring */
  2638. A_UINT32 wbm_sw_ring_reap;
  2639. /* Num packets from WBM forwarded from fw to host via WBM */
  2640. A_UINT32 wbm_forward_to_host_cnt;
  2641. /* Num packets from WBM recycled to target refill ring */
  2642. A_UINT32 wbm_target_recycle_cnt;
  2643. /* Total Num of recycled to refill ring, including packets from WBM and REO */
  2644. A_UINT32 target_refill_ring_recycle_cnt;
  2645. } htt_rx_soc_fw_stats_tlv;
  2646. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2647. /* NOTE: Variable length TLV, use length spec to infer array size */
  2648. typedef struct {
  2649. htt_tlv_hdr_t tlv_hdr;
  2650. /* Num ring empty encountered */
  2651. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  2652. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  2653. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2654. /* NOTE: Variable length TLV, use length spec to infer array size */
  2655. typedef struct {
  2656. htt_tlv_hdr_t tlv_hdr;
  2657. /* Num total buf refilled from refill ring */
  2658. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  2659. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  2660. /* RXDMA error code from WBM released packets */
  2661. typedef enum {
  2662. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  2663. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  2664. HTT_RX_RXDMA_FCS_ERR = 2,
  2665. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  2666. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  2667. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  2668. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  2669. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  2670. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  2671. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  2672. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  2673. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  2674. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  2675. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  2676. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  2677. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  2678. /*
  2679. * This MAX_ERR_CODE should not be used in any host/target messages,
  2680. * so that even though it is defined within a host/target interface
  2681. * definition header file, it isn't actually part of the host/target
  2682. * interface, and thus can be modified.
  2683. */
  2684. HTT_RX_RXDMA_MAX_ERR_CODE
  2685. } htt_rx_rxdma_error_code_enum;
  2686. /* NOTE: Variable length TLV, use length spec to infer array size */
  2687. typedef struct {
  2688. htt_tlv_hdr_t tlv_hdr;
  2689. /* NOTE:
  2690. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  2691. * It is expected but not required that the target will provide a rxdma_err element
  2692. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  2693. * MAX_ERR_CODE. The host should ignore any array elements whose
  2694. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  2695. */
  2696. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  2697. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  2698. /* REO error code from WBM released packets */
  2699. typedef enum {
  2700. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  2701. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  2702. HTT_RX_AMPDU_IN_NON_BA = 2,
  2703. HTT_RX_NON_BA_DUPLICATE = 3,
  2704. HTT_RX_BA_DUPLICATE = 4,
  2705. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  2706. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  2707. HTT_RX_REGULAR_FRAME_OOR = 7,
  2708. HTT_RX_BAR_FRAME_OOR = 8,
  2709. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  2710. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  2711. HTT_RX_PN_CHECK_FAILED = 11,
  2712. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  2713. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  2714. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  2715. HTT_RX_REO_ERR_CODE_RVSD = 15,
  2716. /*
  2717. * This MAX_ERR_CODE should not be used in any host/target messages,
  2718. * so that even though it is defined within a host/target interface
  2719. * definition header file, it isn't actually part of the host/target
  2720. * interface, and thus can be modified.
  2721. */
  2722. HTT_RX_REO_MAX_ERR_CODE
  2723. } htt_rx_reo_error_code_enum;
  2724. /* NOTE: Variable length TLV, use length spec to infer array size */
  2725. typedef struct {
  2726. htt_tlv_hdr_t tlv_hdr;
  2727. /* NOTE:
  2728. * The mapping of REO error types to reo_err array elements is HW dependent.
  2729. * It is expected but not required that the target will provide a rxdma_err element
  2730. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  2731. * MAX_ERR_CODE. The host should ignore any array elements whose
  2732. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  2733. */
  2734. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  2735. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  2736. /* NOTE:
  2737. * This structure is for documentation, and cannot be safely used directly.
  2738. * Instead, use the constituent TLV structures to fill/parse.
  2739. */
  2740. typedef struct {
  2741. htt_rx_soc_fw_stats_tlv fw_tlv;
  2742. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  2743. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  2744. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  2745. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  2746. } htt_rx_soc_stats_t;
  2747. /* == RX PDEV STATS == */
  2748. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  2749. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  2750. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  2751. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  2752. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  2753. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  2754. do { \
  2755. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  2756. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  2757. } while (0)
  2758. #define HTT_STATS_SUBTYPE_MAX 16
  2759. typedef struct {
  2760. htt_tlv_hdr_t tlv_hdr;
  2761. /* BIT [ 7 : 0] :- mac_id
  2762. * BIT [31 : 8] :- reserved
  2763. */
  2764. A_UINT32 mac_id__word;
  2765. /* Num PPDU status processed from HW */
  2766. A_UINT32 ppdu_recvd;
  2767. /* Num MPDU across PPDUs with FCS ok */
  2768. A_UINT32 mpdu_cnt_fcs_ok;
  2769. /* Num MPDU across PPDUs with FCS err */
  2770. A_UINT32 mpdu_cnt_fcs_err;
  2771. /* Num MSDU across PPDUs */
  2772. A_UINT32 tcp_msdu_cnt;
  2773. /* Num MSDU across PPDUs */
  2774. A_UINT32 tcp_ack_msdu_cnt;
  2775. /* Num MSDU across PPDUs */
  2776. A_UINT32 udp_msdu_cnt;
  2777. /* Num MSDU across PPDUs */
  2778. A_UINT32 other_msdu_cnt;
  2779. /* Num MPDU on FW ring indicated */
  2780. A_UINT32 fw_ring_mpdu_ind;
  2781. /* Num MGMT MPDU given to protocol */
  2782. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  2783. /* Num ctrl MPDU given to protocol */
  2784. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  2785. /* Num mcast data packet received */
  2786. A_UINT32 fw_ring_mcast_data_msdu;
  2787. /* Num broadcast data packet received */
  2788. A_UINT32 fw_ring_bcast_data_msdu;
  2789. /* Num unicat data packet received */
  2790. A_UINT32 fw_ring_ucast_data_msdu;
  2791. /* Num null data packet received */
  2792. A_UINT32 fw_ring_null_data_msdu;
  2793. /* Num MPDU on FW ring dropped */
  2794. A_UINT32 fw_ring_mpdu_drop;
  2795. /* Num buf indication to offload */
  2796. A_UINT32 ofld_local_data_ind_cnt;
  2797. /* Num buf recycle from offload */
  2798. A_UINT32 ofld_local_data_buf_recycle_cnt;
  2799. /* Num buf indication to data_rx */
  2800. A_UINT32 drx_local_data_ind_cnt;
  2801. /* Num buf recycle from data_rx */
  2802. A_UINT32 drx_local_data_buf_recycle_cnt;
  2803. /* Num buf indication to protocol */
  2804. A_UINT32 local_nondata_ind_cnt;
  2805. /* Num buf recycle from protocol */
  2806. A_UINT32 local_nondata_buf_recycle_cnt;
  2807. /* Num buf fed */
  2808. A_UINT32 fw_status_buf_ring_refill_cnt;
  2809. /* Num ring empty encountered */
  2810. A_UINT32 fw_status_buf_ring_empty_cnt;
  2811. /* Num buf fed */
  2812. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  2813. /* Num ring empty encountered */
  2814. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  2815. /* Num buf fed */
  2816. A_UINT32 fw_link_buf_ring_refill_cnt;
  2817. /* Num ring empty encountered */
  2818. A_UINT32 fw_link_buf_ring_empty_cnt;
  2819. /* Num buf fed */
  2820. A_UINT32 host_pkt_buf_ring_refill_cnt;
  2821. /* Num ring empty encountered */
  2822. A_UINT32 host_pkt_buf_ring_empty_cnt;
  2823. /* Num buf fed */
  2824. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  2825. /* Num ring empty encountered */
  2826. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  2827. /* Num buf fed */
  2828. A_UINT32 mon_status_buf_ring_refill_cnt;
  2829. /* Num ring empty encountered */
  2830. A_UINT32 mon_status_buf_ring_empty_cnt;
  2831. /* Num buf fed */
  2832. A_UINT32 mon_desc_buf_ring_refill_cnt;
  2833. /* Num ring empty encountered */
  2834. A_UINT32 mon_desc_buf_ring_empty_cnt;
  2835. /* Num buf fed */
  2836. A_UINT32 mon_dest_ring_update_cnt;
  2837. /* Num ring full encountered */
  2838. A_UINT32 mon_dest_ring_full_cnt;
  2839. /* Num rx suspend is attempted */
  2840. A_UINT32 rx_suspend_cnt;
  2841. /* Num rx suspend failed */
  2842. A_UINT32 rx_suspend_fail_cnt;
  2843. /* Num rx resume attempted */
  2844. A_UINT32 rx_resume_cnt;
  2845. /* Num rx resume failed */
  2846. A_UINT32 rx_resume_fail_cnt;
  2847. /* Num rx ring switch */
  2848. A_UINT32 rx_ring_switch_cnt;
  2849. /* Num rx ring restore */
  2850. A_UINT32 rx_ring_restore_cnt;
  2851. /* Num rx flush issued */
  2852. A_UINT32 rx_flush_cnt;
  2853. /* Num rx recovery */
  2854. A_UINT32 rx_recovery_reset_cnt;
  2855. } htt_rx_pdev_fw_stats_tlv;
  2856. #define HTT_STATS_PHY_ERR_MAX 43
  2857. typedef struct {
  2858. htt_tlv_hdr_t tlv_hdr;
  2859. /* BIT [ 7 : 0] :- mac_id
  2860. * BIT [31 : 8] :- reserved
  2861. */
  2862. A_UINT32 mac_id__word;
  2863. /* Num of phy err */
  2864. A_UINT32 total_phy_err_cnt;
  2865. /* Counts of different types of phy errs
  2866. * The mapping of PHY error types to phy_err array elements is HW dependent.
  2867. * The only currently-supported mapping is shown below:
  2868. *
  2869. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  2870. * 1 phyrx_err_synth_off
  2871. * 2 phyrx_err_ofdma_timing
  2872. * 3 phyrx_err_ofdma_signal_parity
  2873. * 4 phyrx_err_ofdma_rate_illegal
  2874. * 5 phyrx_err_ofdma_length_illegal
  2875. * 6 phyrx_err_ofdma_restart
  2876. * 7 phyrx_err_ofdma_service
  2877. * 8 phyrx_err_ppdu_ofdma_power_drop
  2878. * 9 phyrx_err_cck_blokker
  2879. * 10 phyrx_err_cck_timing
  2880. * 11 phyrx_err_cck_header_crc
  2881. * 12 phyrx_err_cck_rate_illegal
  2882. * 13 phyrx_err_cck_length_illegal
  2883. * 14 phyrx_err_cck_restart
  2884. * 15 phyrx_err_cck_service
  2885. * 16 phyrx_err_cck_power_drop
  2886. * 17 phyrx_err_ht_crc_err
  2887. * 18 phyrx_err_ht_length_illegal
  2888. * 19 phyrx_err_ht_rate_illegal
  2889. * 20 phyrx_err_ht_zlf
  2890. * 21 phyrx_err_false_radar_ext
  2891. * 22 phyrx_err_green_field
  2892. * 23 phyrx_err_bw_gt_dyn_bw
  2893. * 24 phyrx_err_leg_ht_mismatch
  2894. * 25 phyrx_err_vht_crc_error
  2895. * 26 phyrx_err_vht_siga_unsupported
  2896. * 27 phyrx_err_vht_lsig_len_invalid
  2897. * 28 phyrx_err_vht_ndp_or_zlf
  2898. * 29 phyrx_err_vht_nsym_lt_zero
  2899. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  2900. * 31 phyrx_err_vht_rx_skip_group_id0
  2901. * 32 phyrx_err_vht_rx_skip_group_id1to62
  2902. * 33 phyrx_err_vht_rx_skip_group_id63
  2903. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  2904. * 35 phyrx_err_defer_nap
  2905. * 36 phyrx_err_fdomain_timeout
  2906. * 37 phyrx_err_lsig_rel_check
  2907. * 38 phyrx_err_bt_collision
  2908. * 39 phyrx_err_unsupported_mu_feedback
  2909. * 40 phyrx_err_ppdu_tx_interrupt_rx
  2910. * 41 phyrx_err_unsupported_cbf
  2911. * 42 phyrx_err_other
  2912. */
  2913. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  2914. } htt_rx_pdev_fw_stats_phy_err_tlv;
  2915. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2916. /* NOTE: Variable length TLV, use length spec to infer array size */
  2917. typedef struct {
  2918. htt_tlv_hdr_t tlv_hdr;
  2919. /* Num error MPDU for each RxDMA error type */
  2920. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  2921. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  2922. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2923. /* NOTE: Variable length TLV, use length spec to infer array size */
  2924. typedef struct {
  2925. htt_tlv_hdr_t tlv_hdr;
  2926. /* Num MPDU dropped */
  2927. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  2928. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  2929. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  2930. * TLV_TAGS:
  2931. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  2932. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  2933. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  2934. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  2935. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  2936. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  2937. */
  2938. /* NOTE:
  2939. * This structure is for documentation, and cannot be safely used directly.
  2940. * Instead, use the constituent TLV structures to fill/parse.
  2941. */
  2942. typedef struct {
  2943. htt_rx_soc_stats_t soc_stats;
  2944. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  2945. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  2946. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  2947. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  2948. } htt_rx_pdev_stats_t;
  2949. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  2950. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  2951. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  2952. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  2953. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  2954. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  2955. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  2956. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  2957. typedef struct {
  2958. htt_tlv_hdr_t tlv_hdr;
  2959. /* Below values are obtained from the HW Cycles counter registers */
  2960. A_UINT32 tx_frame_usec;
  2961. A_UINT32 rx_frame_usec;
  2962. A_UINT32 rx_clear_usec;
  2963. A_UINT32 my_rx_frame_usec;
  2964. A_UINT32 usec_cnt;
  2965. A_UINT32 med_rx_idle_usec;
  2966. A_UINT32 med_tx_idle_global_usec;
  2967. A_UINT32 cca_obss_usec;
  2968. } htt_pdev_stats_cca_counters_tlv;
  2969. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  2970. * due to lack of support in some host stats infrastructures for
  2971. * TLVs nested within TLVs.
  2972. */
  2973. typedef struct {
  2974. htt_tlv_hdr_t tlv_hdr;
  2975. /* The channel number on which these stats were collected */
  2976. A_UINT32 chan_num;
  2977. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  2978. A_UINT32 num_records;
  2979. /*
  2980. * Bit map of valid CCA counters
  2981. * Bit0 - tx_frame_usec
  2982. * Bit1 - rx_frame_usec
  2983. * Bit2 - rx_clear_usec
  2984. * Bit3 - my_rx_frame_usec
  2985. * bit4 - usec_cnt
  2986. * Bit5 - med_rx_idle_usec
  2987. * Bit6 - med_tx_idle_global_usec
  2988. * Bit7 - cca_obss_usec
  2989. *
  2990. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  2991. */
  2992. A_UINT32 valid_cca_counters_bitmap;
  2993. /* Indicates the stats collection interval
  2994. * Valid Values:
  2995. * 100 - For the 100ms interval CCA stats histogram
  2996. * 1000 - For 1sec interval CCA histogram
  2997. * 0xFFFFFFFF - For Cumulative CCA Stats
  2998. */
  2999. A_UINT32 collection_interval;
  3000. /**
  3001. * This will be followed by an array which contains the CCA stats
  3002. * collected in the last N intervals,
  3003. * if the indication is for last N intervals CCA stats.
  3004. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3005. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3006. */
  3007. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3008. } htt_pdev_cca_stats_hist_tlv;
  3009. typedef struct {
  3010. htt_tlv_hdr_t tlv_hdr;
  3011. /* The channel number on which these stats were collected */
  3012. A_UINT32 chan_num;
  3013. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3014. A_UINT32 num_records;
  3015. /*
  3016. * Bit map of valid CCA counters
  3017. * Bit0 - tx_frame_usec
  3018. * Bit1 - rx_frame_usec
  3019. * Bit2 - rx_clear_usec
  3020. * Bit3 - my_rx_frame_usec
  3021. * bit4 - usec_cnt
  3022. * Bit5 - med_rx_idle_usec
  3023. * Bit6 - med_tx_idle_global_usec
  3024. * Bit7 - cca_obss_usec
  3025. *
  3026. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  3027. */
  3028. A_UINT32 valid_cca_counters_bitmap;
  3029. /* Indicates the stats collection interval
  3030. * Valid Values:
  3031. * 100 - For the 100ms interval CCA stats histogram
  3032. * 1000 - For 1sec interval CCA histogram
  3033. * 0xFFFFFFFF - For Cumulative CCA Stats
  3034. */
  3035. A_UINT32 collection_interval;
  3036. /**
  3037. * This will be followed by an array which contains the CCA stats
  3038. * collected in the last N intervals,
  3039. * if the indication is for last N intervals CCA stats.
  3040. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3041. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3042. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3043. */
  3044. } htt_pdev_cca_stats_hist_v1_tlv;
  3045. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  3046. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  3047. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  3048. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  3049. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  3050. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  3051. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  3052. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  3053. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  3054. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  3055. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  3056. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  3057. do { \
  3058. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  3059. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  3060. } while (0)
  3061. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  3062. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  3063. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  3064. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  3065. do { \
  3066. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  3067. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  3068. } while (0)
  3069. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  3070. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  3071. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  3072. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  3073. do { \
  3074. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  3075. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  3076. } while (0)
  3077. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  3078. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  3079. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  3080. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  3081. do { \
  3082. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  3083. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  3084. } while (0)
  3085. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  3086. typedef struct {
  3087. htt_tlv_hdr_t tlv_hdr;
  3088. A_UINT32 vdev_id;
  3089. htt_mac_addr peer_mac;
  3090. A_UINT32 flow_id_flags;
  3091. A_UINT32 dialog_id; /* TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is not initiated by host */
  3092. A_UINT32 wake_dura_us;
  3093. A_UINT32 wake_intvl_us;
  3094. A_UINT32 sp_offset_us;
  3095. } htt_pdev_stats_twt_session_tlv;
  3096. typedef struct {
  3097. htt_tlv_hdr_t tlv_hdr;
  3098. A_UINT32 pdev_id;
  3099. A_UINT32 num_sessions;
  3100. htt_pdev_stats_twt_session_tlv twt_session[1];
  3101. } htt_pdev_stats_twt_sessions_tlv;
  3102. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  3103. * TLV_TAGS:
  3104. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  3105. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  3106. */
  3107. /* NOTE:
  3108. * This structure is for documentation, and cannot be safely used directly.
  3109. * Instead, use the constituent TLV structures to fill/parse.
  3110. */
  3111. typedef struct {
  3112. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  3113. } htt_pdev_twt_sessions_stats_t;
  3114. typedef enum {
  3115. /* Global link descriptor queued in REO */
  3116. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  3117. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  3118. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  3119. /*Number of queue descriptors of this aging group */
  3120. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  3121. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  3122. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  3123. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  3124. /* Total number of MSDUs buffered in AC */
  3125. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  3126. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  3127. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  3128. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  3129. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  3130. } htt_rx_reo_resource_sample_id_enum;
  3131. typedef struct {
  3132. htt_tlv_hdr_t tlv_hdr;
  3133. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  3134. /* htt_rx_reo_debug_sample_id_enum */
  3135. A_UINT32 sample_id;
  3136. /* Max value of all samples */
  3137. A_UINT32 total_max;
  3138. /* Average value of total samples */
  3139. A_UINT32 total_avg;
  3140. /* Num of samples including both zeros and non zeros ones*/
  3141. A_UINT32 total_sample;
  3142. /* Average value of all non zeros samples */
  3143. A_UINT32 non_zeros_avg;
  3144. /* Num of non zeros samples */
  3145. A_UINT32 non_zeros_sample;
  3146. /* Max value of last N non zero samples (N = last_non_zeros_sample) */
  3147. A_UINT32 last_non_zeros_max;
  3148. /* Min value of last N non zero samples (N = last_non_zeros_sample) */
  3149. A_UINT32 last_non_zeros_min;
  3150. /* Average value of last N non zero samples (N = last_non_zeros_sample) */
  3151. A_UINT32 last_non_zeros_avg;
  3152. /* Num of last non zero samples */
  3153. A_UINT32 last_non_zeros_sample;
  3154. } htt_rx_reo_resource_stats_tlv_v;
  3155. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  3156. * TLV_TAGS:
  3157. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  3158. */
  3159. /* NOTE:
  3160. * This structure is for documentation, and cannot be safely used directly.
  3161. * Instead, use the constituent TLV structures to fill/parse.
  3162. */
  3163. typedef struct {
  3164. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  3165. } htt_soc_reo_resource_stats_t;
  3166. /* == TX SOUNDING STATS == */
  3167. /* config_param0 */
  3168. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  3169. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  3170. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  3171. typedef enum {
  3172. /* Implicit beamforming stats */
  3173. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  3174. /* Single user short inter frame sequence steer stats */
  3175. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  3176. /* Single user random back off steer stats */
  3177. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  3178. /* Multi user short inter frame sequence steer stats */
  3179. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  3180. /* Multi user random back off steer stats */
  3181. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  3182. /* For backward compatability new modes cannot be added */
  3183. HTT_TXBF_MAX_NUM_OF_MODES = 5
  3184. } htt_txbf_sound_steer_modes;
  3185. typedef enum {
  3186. HTT_TX_AC_SOUNDING_MODE = 0,
  3187. HTT_TX_AX_SOUNDING_MODE = 1,
  3188. } htt_stats_sounding_tx_mode;
  3189. typedef struct {
  3190. htt_tlv_hdr_t tlv_hdr;
  3191. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  3192. /* Counts number of soundings for all steering modes in each bw */
  3193. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  3194. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  3195. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  3196. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  3197. /*
  3198. * The sounding array is a 2-D array stored as an 1-D array of
  3199. * A_UINT32. The stats for a particular user/bw combination is
  3200. * referenced with the following:
  3201. *
  3202. * sounding[(user* max_bw) + bw]
  3203. *
  3204. * ... where max_bw == 4 for 160mhz
  3205. */
  3206. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  3207. } htt_tx_sounding_stats_tlv;
  3208. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  3209. * TLV_TAGS:
  3210. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  3211. */
  3212. /* NOTE:
  3213. * This structure is for documentation, and cannot be safely used directly.
  3214. * Instead, use the constituent TLV structures to fill/parse.
  3215. */
  3216. typedef struct {
  3217. htt_tx_sounding_stats_tlv sounding_tlv;
  3218. } htt_tx_sounding_stats_t;
  3219. typedef struct {
  3220. htt_tlv_hdr_t tlv_hdr;
  3221. A_UINT32 num_obss_tx_ppdu_success;
  3222. A_UINT32 num_obss_tx_ppdu_failure;
  3223. } htt_pdev_obss_pd_stats_tlv;
  3224. /* NOTE:
  3225. * This structure is for documentation, and cannot be safely used directly.
  3226. * Instead, use the constituent TLV structures to fill/parse.
  3227. */
  3228. typedef struct {
  3229. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  3230. } htt_pdev_obss_pd_stats_t;
  3231. #endif /* __HTT_STATS_H__ */