sde_encoder.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > FPS60)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. if (!drm_enc) {
  466. SDE_ERROR("invalid encoder\n");
  467. return;
  468. }
  469. sde_enc = to_sde_encoder_virt(drm_enc);
  470. SDE_DEBUG_ENC(sde_enc, "\n");
  471. mutex_lock(&sde_enc->enc_lock);
  472. sde_rsc_client_destroy(sde_enc->rsc_client);
  473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  474. struct sde_encoder_phys *phys;
  475. phys = sde_enc->phys_vid_encs[i];
  476. if (phys && phys->ops.destroy) {
  477. phys->ops.destroy(phys);
  478. --sde_enc->num_phys_encs;
  479. sde_enc->phys_encs[i] = NULL;
  480. }
  481. phys = sde_enc->phys_cmd_encs[i];
  482. if (phys && phys->ops.destroy) {
  483. phys->ops.destroy(phys);
  484. --sde_enc->num_phys_encs;
  485. sde_enc->phys_encs[i] = NULL;
  486. }
  487. }
  488. if (sde_enc->num_phys_encs)
  489. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  490. sde_enc->num_phys_encs);
  491. sde_enc->num_phys_encs = 0;
  492. mutex_unlock(&sde_enc->enc_lock);
  493. drm_encoder_cleanup(drm_enc);
  494. mutex_destroy(&sde_enc->enc_lock);
  495. kfree(sde_enc->input_handler);
  496. sde_enc->input_handler = NULL;
  497. kfree(sde_enc);
  498. }
  499. void sde_encoder_helper_update_intf_cfg(
  500. struct sde_encoder_phys *phys_enc)
  501. {
  502. struct sde_encoder_virt *sde_enc;
  503. struct sde_hw_intf_cfg_v1 *intf_cfg;
  504. enum sde_3d_blend_mode mode_3d;
  505. if (!phys_enc || !phys_enc->hw_pp) {
  506. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  507. return;
  508. }
  509. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  510. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  511. SDE_DEBUG_ENC(sde_enc,
  512. "intf_cfg updated for %d at idx %d\n",
  513. phys_enc->intf_idx,
  514. intf_cfg->intf_count);
  515. /* setup interface configuration */
  516. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  517. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  518. return;
  519. }
  520. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  521. if (phys_enc == sde_enc->cur_master) {
  522. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  523. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  524. else
  525. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  526. }
  527. /* configure this interface as master for split display */
  528. if (phys_enc->split_role == ENC_ROLE_MASTER)
  529. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  530. /* setup which pp blk will connect to this intf */
  531. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  532. phys_enc->hw_intf->ops.bind_pingpong_blk(
  533. phys_enc->hw_intf,
  534. true,
  535. phys_enc->hw_pp->idx);
  536. /*setup merge_3d configuration */
  537. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  538. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  539. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  540. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  541. phys_enc->hw_pp->merge_3d->idx;
  542. if (phys_enc->hw_pp->ops.setup_3d_mode)
  543. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  544. mode_3d);
  545. }
  546. void sde_encoder_helper_split_config(
  547. struct sde_encoder_phys *phys_enc,
  548. enum sde_intf interface)
  549. {
  550. struct sde_encoder_virt *sde_enc;
  551. struct split_pipe_cfg *cfg;
  552. struct sde_hw_mdp *hw_mdptop;
  553. enum sde_rm_topology_name topology;
  554. struct msm_display_info *disp_info;
  555. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  556. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  557. return;
  558. }
  559. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  560. hw_mdptop = phys_enc->hw_mdptop;
  561. disp_info = &sde_enc->disp_info;
  562. cfg = &phys_enc->hw_intf->cfg;
  563. memset(cfg, 0, sizeof(*cfg));
  564. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  565. return;
  566. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  567. cfg->split_link_en = true;
  568. /**
  569. * disable split modes since encoder will be operating in as the only
  570. * encoder, either for the entire use case in the case of, for example,
  571. * single DSI, or for this frame in the case of left/right only partial
  572. * update.
  573. */
  574. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  575. if (hw_mdptop->ops.setup_split_pipe)
  576. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  577. if (hw_mdptop->ops.setup_pp_split)
  578. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  579. return;
  580. }
  581. cfg->en = true;
  582. cfg->mode = phys_enc->intf_mode;
  583. cfg->intf = interface;
  584. if (cfg->en && phys_enc->ops.needs_single_flush &&
  585. phys_enc->ops.needs_single_flush(phys_enc))
  586. cfg->split_flush_en = true;
  587. topology = sde_connector_get_topology_name(phys_enc->connector);
  588. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  589. cfg->pp_split_slave = cfg->intf;
  590. else
  591. cfg->pp_split_slave = INTF_MAX;
  592. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  593. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  594. if (hw_mdptop->ops.setup_split_pipe)
  595. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  596. } else if (sde_enc->hw_pp[0]) {
  597. /*
  598. * slave encoder
  599. * - determine split index from master index,
  600. * assume master is first pp
  601. */
  602. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  603. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  604. cfg->pp_split_index);
  605. if (hw_mdptop->ops.setup_pp_split)
  606. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  607. }
  608. }
  609. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  610. {
  611. struct sde_encoder_virt *sde_enc;
  612. int i = 0;
  613. if (!drm_enc)
  614. return false;
  615. sde_enc = to_sde_encoder_virt(drm_enc);
  616. if (!sde_enc)
  617. return false;
  618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  620. if (phys && phys->in_clone_mode)
  621. return true;
  622. }
  623. return false;
  624. }
  625. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  626. struct drm_crtc_state *crtc_state,
  627. struct drm_connector_state *conn_state)
  628. {
  629. const struct drm_display_mode *mode;
  630. struct drm_display_mode *adj_mode;
  631. int i = 0;
  632. int ret = 0;
  633. mode = &crtc_state->mode;
  634. adj_mode = &crtc_state->adjusted_mode;
  635. /* perform atomic check on the first physical encoder (master) */
  636. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  637. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  638. if (phys && phys->ops.atomic_check)
  639. ret = phys->ops.atomic_check(phys, crtc_state,
  640. conn_state);
  641. else if (phys && phys->ops.mode_fixup)
  642. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  643. ret = -EINVAL;
  644. if (ret) {
  645. SDE_ERROR_ENC(sde_enc,
  646. "mode unsupported, phys idx %d\n", i);
  647. break;
  648. }
  649. }
  650. return ret;
  651. }
  652. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state,
  655. struct sde_connector_state *sde_conn_state,
  656. struct sde_crtc_state *sde_crtc_state)
  657. {
  658. int ret = 0;
  659. if (crtc_state->mode_changed || crtc_state->active_changed) {
  660. struct sde_rect mode_roi, roi;
  661. mode_roi.x = 0;
  662. mode_roi.y = 0;
  663. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  664. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  665. if (sde_conn_state->rois.num_rects) {
  666. sde_kms_rect_merge_rectangles(
  667. &sde_conn_state->rois, &roi);
  668. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  669. SDE_ERROR_ENC(sde_enc,
  670. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  671. roi.x, roi.y, roi.w, roi.h);
  672. ret = -EINVAL;
  673. }
  674. }
  675. if (sde_crtc_state->user_roi_list.num_rects) {
  676. sde_kms_rect_merge_rectangles(
  677. &sde_crtc_state->user_roi_list, &roi);
  678. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  679. SDE_ERROR_ENC(sde_enc,
  680. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  681. roi.x, roi.y, roi.w, roi.h);
  682. ret = -EINVAL;
  683. }
  684. }
  685. }
  686. return ret;
  687. }
  688. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  689. struct drm_crtc_state *crtc_state,
  690. struct drm_connector_state *conn_state,
  691. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  692. struct sde_connector *sde_conn,
  693. struct sde_connector_state *sde_conn_state)
  694. {
  695. int ret = 0;
  696. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  697. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  698. struct msm_display_topology *topology = NULL;
  699. ret = sde_connector_get_mode_info(&sde_conn->base,
  700. adj_mode, &sde_conn_state->mode_info);
  701. if (ret) {
  702. SDE_ERROR_ENC(sde_enc,
  703. "failed to get mode info, rc = %d\n", ret);
  704. return ret;
  705. }
  706. if (sde_conn_state->mode_info.comp_info.comp_type &&
  707. sde_conn_state->mode_info.comp_info.comp_ratio >=
  708. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  709. SDE_ERROR_ENC(sde_enc,
  710. "invalid compression ratio: %d\n",
  711. sde_conn_state->mode_info.comp_info.comp_ratio);
  712. ret = -EINVAL;
  713. return ret;
  714. }
  715. /* Reserve dynamic resources, indicating atomic_check phase */
  716. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  717. conn_state, true);
  718. if (ret) {
  719. SDE_ERROR_ENC(sde_enc,
  720. "RM failed to reserve resources, rc = %d\n",
  721. ret);
  722. return ret;
  723. }
  724. /**
  725. * Update connector state with the topology selected for the
  726. * resource set validated. Reset the topology if we are
  727. * de-activating crtc.
  728. */
  729. if (crtc_state->active)
  730. topology = &sde_conn_state->mode_info.topology;
  731. ret = sde_rm_update_topology(&sde_kms->rm,
  732. conn_state, topology);
  733. if (ret) {
  734. SDE_ERROR_ENC(sde_enc,
  735. "RM failed to update topology, rc: %d\n", ret);
  736. return ret;
  737. }
  738. ret = sde_connector_set_blob_data(conn_state->connector,
  739. conn_state,
  740. CONNECTOR_PROP_SDE_INFO);
  741. if (ret) {
  742. SDE_ERROR_ENC(sde_enc,
  743. "connector failed to update info, rc: %d\n",
  744. ret);
  745. return ret;
  746. }
  747. }
  748. return ret;
  749. }
  750. static int sde_encoder_virt_atomic_check(
  751. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  752. struct drm_connector_state *conn_state)
  753. {
  754. struct sde_encoder_virt *sde_enc;
  755. struct sde_kms *sde_kms;
  756. const struct drm_display_mode *mode;
  757. struct drm_display_mode *adj_mode;
  758. struct sde_connector *sde_conn = NULL;
  759. struct sde_connector_state *sde_conn_state = NULL;
  760. struct sde_crtc_state *sde_crtc_state = NULL;
  761. enum sde_rm_topology_name old_top;
  762. int ret = 0;
  763. if (!drm_enc || !crtc_state || !conn_state) {
  764. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  765. !drm_enc, !crtc_state, !conn_state);
  766. return -EINVAL;
  767. }
  768. sde_enc = to_sde_encoder_virt(drm_enc);
  769. SDE_DEBUG_ENC(sde_enc, "\n");
  770. sde_kms = sde_encoder_get_kms(drm_enc);
  771. if (!sde_kms)
  772. return -EINVAL;
  773. mode = &crtc_state->mode;
  774. adj_mode = &crtc_state->adjusted_mode;
  775. sde_conn = to_sde_connector(conn_state->connector);
  776. sde_conn_state = to_sde_connector_state(conn_state);
  777. sde_crtc_state = to_sde_crtc_state(crtc_state);
  778. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  779. crtc_state->active_changed, crtc_state->connectors_changed);
  780. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  781. conn_state);
  782. if (ret)
  783. return ret;
  784. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  785. conn_state, sde_conn_state, sde_crtc_state);
  786. if (ret)
  787. return ret;
  788. /**
  789. * record topology in previous atomic state to be able to handle
  790. * topology transitions correctly.
  791. */
  792. old_top = sde_connector_get_property(conn_state,
  793. CONNECTOR_PROP_TOPOLOGY_NAME);
  794. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  795. if (ret)
  796. return ret;
  797. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  798. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  799. if (ret)
  800. return ret;
  801. ret = sde_connector_roi_v1_check_roi(conn_state);
  802. if (ret) {
  803. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  804. ret);
  805. return ret;
  806. }
  807. drm_mode_set_crtcinfo(adj_mode, 0);
  808. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  809. return ret;
  810. }
  811. static void _sde_encoder_get_connector_roi(
  812. struct sde_encoder_virt *sde_enc,
  813. struct sde_rect *merged_conn_roi)
  814. {
  815. struct drm_connector *drm_conn;
  816. struct sde_connector_state *c_state;
  817. if (!sde_enc || !merged_conn_roi)
  818. return;
  819. drm_conn = sde_enc->phys_encs[0]->connector;
  820. if (!drm_conn || !drm_conn->state)
  821. return;
  822. c_state = to_sde_connector_state(drm_conn->state);
  823. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  824. }
  825. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  826. {
  827. struct sde_encoder_virt *sde_enc;
  828. struct drm_connector *drm_conn;
  829. struct drm_display_mode *adj_mode;
  830. struct sde_rect roi;
  831. if (!drm_enc) {
  832. SDE_ERROR("invalid encoder parameter\n");
  833. return -EINVAL;
  834. }
  835. sde_enc = to_sde_encoder_virt(drm_enc);
  836. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  837. SDE_ERROR("invalid crtc parameter\n");
  838. return -EINVAL;
  839. }
  840. if (!sde_enc->cur_master) {
  841. SDE_ERROR("invalid cur_master parameter\n");
  842. return -EINVAL;
  843. }
  844. adj_mode = &sde_enc->cur_master->cached_mode;
  845. drm_conn = sde_enc->cur_master->connector;
  846. _sde_encoder_get_connector_roi(sde_enc, &roi);
  847. if (sde_kms_rect_is_null(&roi)) {
  848. roi.w = adj_mode->hdisplay;
  849. roi.h = adj_mode->vdisplay;
  850. }
  851. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  852. sizeof(sde_enc->prv_conn_roi));
  853. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  854. return 0;
  855. }
  856. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  857. u32 vsync_source, bool is_dummy)
  858. {
  859. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  860. struct sde_kms *sde_kms;
  861. struct sde_hw_mdp *hw_mdptop;
  862. struct sde_encoder_virt *sde_enc;
  863. int i;
  864. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  865. if (!sde_enc) {
  866. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  867. return;
  868. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  869. SDE_ERROR("invalid num phys enc %d/%d\n",
  870. sde_enc->num_phys_encs,
  871. (int) ARRAY_SIZE(sde_enc->hw_pp));
  872. return;
  873. }
  874. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  875. if (!sde_kms) {
  876. SDE_ERROR("invalid sde_kms\n");
  877. return;
  878. }
  879. hw_mdptop = sde_kms->hw_mdp;
  880. if (!hw_mdptop) {
  881. SDE_ERROR("invalid mdptop\n");
  882. return;
  883. }
  884. if (hw_mdptop->ops.setup_vsync_source) {
  885. for (i = 0; i < sde_enc->num_phys_encs; i++)
  886. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  887. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  888. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  889. vsync_cfg.vsync_source = vsync_source;
  890. vsync_cfg.is_dummy = is_dummy;
  891. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  892. }
  893. }
  894. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  895. struct msm_display_info *disp_info, bool is_dummy)
  896. {
  897. struct sde_encoder_phys *phys;
  898. int i;
  899. u32 vsync_source;
  900. if (!sde_enc || !disp_info) {
  901. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  902. sde_enc != NULL, disp_info != NULL);
  903. return;
  904. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  905. SDE_ERROR("invalid num phys enc %d/%d\n",
  906. sde_enc->num_phys_encs,
  907. (int) ARRAY_SIZE(sde_enc->hw_pp));
  908. return;
  909. }
  910. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  911. if (is_dummy)
  912. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  913. sde_enc->te_source;
  914. else if (disp_info->is_te_using_watchdog_timer)
  915. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  916. sde_enc->te_source;
  917. else
  918. vsync_source = sde_enc->te_source;
  919. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  920. disp_info->is_te_using_watchdog_timer);
  921. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  922. phys = sde_enc->phys_encs[i];
  923. if (phys && phys->ops.setup_vsync_source)
  924. phys->ops.setup_vsync_source(phys,
  925. vsync_source, is_dummy);
  926. }
  927. }
  928. }
  929. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  930. bool watchdog_te)
  931. {
  932. struct sde_encoder_virt *sde_enc;
  933. struct msm_display_info disp_info;
  934. if (!drm_enc) {
  935. pr_err("invalid drm encoder\n");
  936. return -EINVAL;
  937. }
  938. sde_enc = to_sde_encoder_virt(drm_enc);
  939. sde_encoder_control_te(drm_enc, false);
  940. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  941. disp_info.is_te_using_watchdog_timer = watchdog_te;
  942. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  943. sde_encoder_control_te(drm_enc, true);
  944. return 0;
  945. }
  946. static int _sde_encoder_rsc_client_update_vsync_wait(
  947. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  948. int wait_vblank_crtc_id)
  949. {
  950. int wait_refcount = 0, ret = 0;
  951. int pipe = -1;
  952. int wait_count = 0;
  953. struct drm_crtc *primary_crtc;
  954. struct drm_crtc *crtc;
  955. crtc = sde_enc->crtc;
  956. if (wait_vblank_crtc_id)
  957. wait_refcount =
  958. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  959. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  960. SDE_EVTLOG_FUNC_ENTRY);
  961. if (crtc->base.id != wait_vblank_crtc_id) {
  962. primary_crtc = drm_crtc_find(drm_enc->dev,
  963. NULL, wait_vblank_crtc_id);
  964. if (!primary_crtc) {
  965. SDE_ERROR_ENC(sde_enc,
  966. "failed to find primary crtc id %d\n",
  967. wait_vblank_crtc_id);
  968. return -EINVAL;
  969. }
  970. pipe = drm_crtc_index(primary_crtc);
  971. }
  972. /**
  973. * note: VBLANK is expected to be enabled at this point in
  974. * resource control state machine if on primary CRTC
  975. */
  976. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  977. if (sde_rsc_client_is_state_update_complete(
  978. sde_enc->rsc_client))
  979. break;
  980. if (crtc->base.id == wait_vblank_crtc_id)
  981. ret = sde_encoder_wait_for_event(drm_enc,
  982. MSM_ENC_VBLANK);
  983. else
  984. drm_wait_one_vblank(drm_enc->dev, pipe);
  985. if (ret) {
  986. SDE_ERROR_ENC(sde_enc,
  987. "wait for vblank failed ret:%d\n", ret);
  988. /**
  989. * rsc hardware may hang without vsync. avoid rsc hang
  990. * by generating the vsync from watchdog timer.
  991. */
  992. if (crtc->base.id == wait_vblank_crtc_id)
  993. sde_encoder_helper_switch_vsync(drm_enc, true);
  994. }
  995. }
  996. if (wait_count >= MAX_RSC_WAIT)
  997. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  998. SDE_EVTLOG_ERROR);
  999. if (wait_refcount)
  1000. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1001. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1002. SDE_EVTLOG_FUNC_EXIT);
  1003. return ret;
  1004. }
  1005. static int _sde_encoder_update_rsc_client(
  1006. struct drm_encoder *drm_enc, bool enable)
  1007. {
  1008. struct sde_encoder_virt *sde_enc;
  1009. struct drm_crtc *crtc;
  1010. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1011. struct sde_rsc_cmd_config *rsc_config;
  1012. int ret;
  1013. struct msm_display_info *disp_info;
  1014. struct msm_mode_info *mode_info;
  1015. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1016. u32 qsync_mode = 0, v_front_porch;
  1017. struct drm_display_mode *mode;
  1018. bool is_vid_mode;
  1019. struct drm_encoder *enc;
  1020. if (!drm_enc || !drm_enc->dev) {
  1021. SDE_ERROR("invalid encoder arguments\n");
  1022. return -EINVAL;
  1023. }
  1024. sde_enc = to_sde_encoder_virt(drm_enc);
  1025. mode_info = &sde_enc->mode_info;
  1026. crtc = sde_enc->crtc;
  1027. if (!sde_enc->crtc) {
  1028. SDE_ERROR("invalid crtc parameter\n");
  1029. return -EINVAL;
  1030. }
  1031. disp_info = &sde_enc->disp_info;
  1032. rsc_config = &sde_enc->rsc_config;
  1033. if (!sde_enc->rsc_client) {
  1034. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1035. return 0;
  1036. }
  1037. /**
  1038. * only primary command mode panel without Qsync can request CMD state.
  1039. * all other panels/displays can request for VID state including
  1040. * secondary command mode panel.
  1041. * Clone mode encoder can request CLK STATE only.
  1042. */
  1043. if (sde_enc->cur_master)
  1044. qsync_mode = sde_connector_get_qsync_mode(
  1045. sde_enc->cur_master->connector);
  1046. if (sde_encoder_in_clone_mode(drm_enc) ||
  1047. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1048. (disp_info->display_type && qsync_mode))
  1049. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1050. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1051. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1052. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1053. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1054. drm_for_each_encoder(enc, drm_enc->dev) {
  1055. if (enc->base.id != drm_enc->base.id &&
  1056. sde_encoder_in_cont_splash(enc))
  1057. rsc_state = SDE_RSC_CLK_STATE;
  1058. }
  1059. SDE_EVT32(rsc_state, qsync_mode);
  1060. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1061. MSM_DISPLAY_VIDEO_MODE);
  1062. mode = &sde_enc->crtc->state->mode;
  1063. v_front_porch = mode->vsync_start - mode->vdisplay;
  1064. /* compare specific items and reconfigure the rsc */
  1065. if ((rsc_config->fps != mode_info->frame_rate) ||
  1066. (rsc_config->vtotal != mode_info->vtotal) ||
  1067. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1068. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1069. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1070. rsc_config->fps = mode_info->frame_rate;
  1071. rsc_config->vtotal = mode_info->vtotal;
  1072. /*
  1073. * for video mode, prefill lines should not go beyond vertical
  1074. * front porch for RSCC configuration. This will ensure bw
  1075. * downvotes are not sent within the active region. Additional
  1076. * -1 is to give one line time for rscc mode min_threshold.
  1077. */
  1078. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1079. rsc_config->prefill_lines = v_front_porch - 1;
  1080. else
  1081. rsc_config->prefill_lines = mode_info->prefill_lines;
  1082. rsc_config->jitter_numer = mode_info->jitter_numer;
  1083. rsc_config->jitter_denom = mode_info->jitter_denom;
  1084. sde_enc->rsc_state_init = false;
  1085. }
  1086. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1087. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1088. /* update it only once */
  1089. sde_enc->rsc_state_init = true;
  1090. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1091. rsc_state, rsc_config, crtc->base.id,
  1092. &wait_vblank_crtc_id);
  1093. } else {
  1094. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1095. rsc_state, NULL, crtc->base.id,
  1096. &wait_vblank_crtc_id);
  1097. }
  1098. /**
  1099. * if RSC performed a state change that requires a VBLANK wait, it will
  1100. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1101. *
  1102. * if we are the primary display, we will need to enable and wait
  1103. * locally since we hold the commit thread
  1104. *
  1105. * if we are an external display, we must send a signal to the primary
  1106. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1107. * by the primary panel's VBLANK signals
  1108. */
  1109. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1110. if (ret) {
  1111. SDE_ERROR_ENC(sde_enc,
  1112. "sde rsc client update failed ret:%d\n", ret);
  1113. return ret;
  1114. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1115. return ret;
  1116. }
  1117. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1118. sde_enc, wait_vblank_crtc_id);
  1119. return ret;
  1120. }
  1121. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1122. {
  1123. struct sde_encoder_virt *sde_enc;
  1124. int i;
  1125. if (!drm_enc) {
  1126. SDE_ERROR("invalid encoder\n");
  1127. return;
  1128. }
  1129. sde_enc = to_sde_encoder_virt(drm_enc);
  1130. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1133. if (phys && phys->ops.irq_control)
  1134. phys->ops.irq_control(phys, enable);
  1135. }
  1136. }
  1137. /* keep track of the userspace vblank during modeset */
  1138. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1139. u32 sw_event)
  1140. {
  1141. struct sde_encoder_virt *sde_enc;
  1142. bool enable;
  1143. int i;
  1144. if (!drm_enc) {
  1145. SDE_ERROR("invalid encoder\n");
  1146. return;
  1147. }
  1148. sde_enc = to_sde_encoder_virt(drm_enc);
  1149. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1150. sw_event, sde_enc->vblank_enabled);
  1151. /* nothing to do if vblank not enabled by userspace */
  1152. if (!sde_enc->vblank_enabled)
  1153. return;
  1154. /* disable vblank on pre_modeset */
  1155. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1156. enable = false;
  1157. /* enable vblank on post_modeset */
  1158. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1159. enable = true;
  1160. else
  1161. return;
  1162. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1163. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1164. if (phys && phys->ops.control_vblank_irq)
  1165. phys->ops.control_vblank_irq(phys, enable);
  1166. }
  1167. }
  1168. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1169. {
  1170. struct sde_encoder_virt *sde_enc;
  1171. if (!drm_enc)
  1172. return NULL;
  1173. sde_enc = to_sde_encoder_virt(drm_enc);
  1174. return sde_enc->rsc_client;
  1175. }
  1176. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1177. bool enable)
  1178. {
  1179. struct sde_kms *sde_kms;
  1180. struct sde_encoder_virt *sde_enc;
  1181. int rc;
  1182. sde_enc = to_sde_encoder_virt(drm_enc);
  1183. sde_kms = sde_encoder_get_kms(drm_enc);
  1184. if (!sde_kms)
  1185. return -EINVAL;
  1186. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1187. SDE_EVT32(DRMID(drm_enc), enable);
  1188. if (!sde_enc->cur_master) {
  1189. SDE_ERROR("encoder master not set\n");
  1190. return -EINVAL;
  1191. }
  1192. if (enable) {
  1193. /* enable SDE core clks */
  1194. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1195. if (rc < 0) {
  1196. SDE_ERROR("failed to enable power resource %d\n", rc);
  1197. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1198. return rc;
  1199. }
  1200. sde_enc->elevated_ahb_vote = true;
  1201. /* enable DSI clks */
  1202. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1203. true);
  1204. if (rc) {
  1205. SDE_ERROR("failed to enable clk control %d\n", rc);
  1206. pm_runtime_put_sync(drm_enc->dev->dev);
  1207. return rc;
  1208. }
  1209. /* enable all the irq */
  1210. sde_encoder_irq_control(drm_enc, true);
  1211. _sde_encoder_pm_qos_add_request(drm_enc);
  1212. } else {
  1213. _sde_encoder_pm_qos_remove_request(drm_enc);
  1214. /* disable all the irq */
  1215. sde_encoder_irq_control(drm_enc, false);
  1216. /* disable DSI clks */
  1217. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1218. /* disable SDE core clks */
  1219. pm_runtime_put_sync(drm_enc->dev->dev);
  1220. }
  1221. return 0;
  1222. }
  1223. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1224. bool enable, u32 frame_count)
  1225. {
  1226. struct sde_encoder_virt *sde_enc;
  1227. int i;
  1228. if (!drm_enc) {
  1229. SDE_ERROR("invalid encoder\n");
  1230. return;
  1231. }
  1232. sde_enc = to_sde_encoder_virt(drm_enc);
  1233. if (!sde_enc->misr_reconfigure)
  1234. return;
  1235. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1236. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1237. if (!phys || !phys->ops.setup_misr)
  1238. continue;
  1239. phys->ops.setup_misr(phys, enable, frame_count);
  1240. }
  1241. sde_enc->misr_reconfigure = false;
  1242. }
  1243. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1244. unsigned int type, unsigned int code, int value)
  1245. {
  1246. struct drm_encoder *drm_enc = NULL;
  1247. struct sde_encoder_virt *sde_enc = NULL;
  1248. struct msm_drm_thread *disp_thread = NULL;
  1249. struct msm_drm_private *priv = NULL;
  1250. if (!handle || !handle->handler || !handle->handler->private) {
  1251. SDE_ERROR("invalid encoder for the input event\n");
  1252. return;
  1253. }
  1254. drm_enc = (struct drm_encoder *)handle->handler->private;
  1255. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1256. SDE_ERROR("invalid parameters\n");
  1257. return;
  1258. }
  1259. priv = drm_enc->dev->dev_private;
  1260. sde_enc = to_sde_encoder_virt(drm_enc);
  1261. if (!sde_enc->crtc || (sde_enc->crtc->index
  1262. >= ARRAY_SIZE(priv->disp_thread))) {
  1263. SDE_DEBUG_ENC(sde_enc,
  1264. "invalid cached CRTC: %d or crtc index: %d\n",
  1265. sde_enc->crtc == NULL,
  1266. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1267. return;
  1268. }
  1269. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1270. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1271. kthread_queue_work(&disp_thread->worker,
  1272. &sde_enc->input_event_work);
  1273. }
  1274. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1275. {
  1276. struct sde_encoder_virt *sde_enc;
  1277. if (!drm_enc) {
  1278. SDE_ERROR("invalid encoder\n");
  1279. return;
  1280. }
  1281. sde_enc = to_sde_encoder_virt(drm_enc);
  1282. /* return early if there is no state change */
  1283. if (sde_enc->idle_pc_enabled == enable)
  1284. return;
  1285. sde_enc->idle_pc_enabled = enable;
  1286. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1287. SDE_EVT32(sde_enc->idle_pc_enabled);
  1288. }
  1289. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1290. u32 sw_event)
  1291. {
  1292. struct drm_encoder *drm_enc = &sde_enc->base;
  1293. struct msm_drm_private *priv;
  1294. unsigned int lp, idle_pc_duration;
  1295. struct msm_drm_thread *disp_thread;
  1296. /* set idle timeout based on master connector's lp value */
  1297. if (sde_enc->cur_master)
  1298. lp = sde_connector_get_lp(
  1299. sde_enc->cur_master->connector);
  1300. else
  1301. lp = SDE_MODE_DPMS_ON;
  1302. if (lp == SDE_MODE_DPMS_LP2)
  1303. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1304. else
  1305. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1306. priv = drm_enc->dev->dev_private;
  1307. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1308. kthread_mod_delayed_work(
  1309. &disp_thread->worker,
  1310. &sde_enc->delayed_off_work,
  1311. msecs_to_jiffies(idle_pc_duration));
  1312. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1313. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1314. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1315. sw_event);
  1316. }
  1317. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1318. u32 sw_event)
  1319. {
  1320. if (kthread_cancel_delayed_work_sync(
  1321. &sde_enc->delayed_off_work))
  1322. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1323. sw_event);
  1324. }
  1325. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1326. u32 sw_event)
  1327. {
  1328. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1329. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1330. else
  1331. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1332. }
  1333. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1334. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1335. {
  1336. int ret = 0;
  1337. mutex_lock(&sde_enc->rc_lock);
  1338. /* return if the resource control is already in ON state */
  1339. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1340. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1341. sw_event);
  1342. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1343. SDE_EVTLOG_FUNC_CASE1);
  1344. goto end;
  1345. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1346. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1347. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1348. sw_event, sde_enc->rc_state);
  1349. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1350. SDE_EVTLOG_ERROR);
  1351. goto end;
  1352. }
  1353. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1354. sde_encoder_irq_control(drm_enc, true);
  1355. } else {
  1356. /* enable all the clks and resources */
  1357. ret = _sde_encoder_resource_control_helper(drm_enc,
  1358. true);
  1359. if (ret) {
  1360. SDE_ERROR_ENC(sde_enc,
  1361. "sw_event:%d, rc in state %d\n",
  1362. sw_event, sde_enc->rc_state);
  1363. SDE_EVT32(DRMID(drm_enc), sw_event,
  1364. sde_enc->rc_state,
  1365. SDE_EVTLOG_ERROR);
  1366. goto end;
  1367. }
  1368. _sde_encoder_update_rsc_client(drm_enc, true);
  1369. }
  1370. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1371. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1372. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1373. end:
  1374. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1375. mutex_unlock(&sde_enc->rc_lock);
  1376. return ret;
  1377. }
  1378. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1379. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1380. {
  1381. /* cancel delayed off work, if any */
  1382. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1383. mutex_lock(&sde_enc->rc_lock);
  1384. if (is_vid_mode &&
  1385. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1386. sde_encoder_irq_control(drm_enc, true);
  1387. }
  1388. /* skip if is already OFF or IDLE, resources are off already */
  1389. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1390. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1391. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1392. sw_event, sde_enc->rc_state);
  1393. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1394. SDE_EVTLOG_FUNC_CASE3);
  1395. goto end;
  1396. }
  1397. /**
  1398. * IRQs are still enabled currently, which allows wait for
  1399. * VBLANK which RSC may require to correctly transition to OFF
  1400. */
  1401. _sde_encoder_update_rsc_client(drm_enc, false);
  1402. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1403. SDE_ENC_RC_STATE_PRE_OFF,
  1404. SDE_EVTLOG_FUNC_CASE3);
  1405. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1406. end:
  1407. mutex_unlock(&sde_enc->rc_lock);
  1408. return 0;
  1409. }
  1410. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1411. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1412. {
  1413. int ret = 0;
  1414. mutex_lock(&sde_enc->rc_lock);
  1415. /* return if the resource control is already in OFF state */
  1416. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1417. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1418. sw_event);
  1419. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1420. SDE_EVTLOG_FUNC_CASE4);
  1421. goto end;
  1422. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1423. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1424. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1425. sw_event, sde_enc->rc_state);
  1426. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1427. SDE_EVTLOG_ERROR);
  1428. ret = -EINVAL;
  1429. goto end;
  1430. }
  1431. /**
  1432. * expect to arrive here only if in either idle state or pre-off
  1433. * and in IDLE state the resources are already disabled
  1434. */
  1435. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1436. _sde_encoder_resource_control_helper(drm_enc, false);
  1437. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1438. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1439. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1440. end:
  1441. mutex_unlock(&sde_enc->rc_lock);
  1442. return ret;
  1443. }
  1444. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1445. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1446. {
  1447. int ret = 0;
  1448. /* cancel delayed off work, if any */
  1449. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1450. mutex_lock(&sde_enc->rc_lock);
  1451. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1452. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1453. sw_event);
  1454. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1455. SDE_EVTLOG_FUNC_CASE5);
  1456. goto end;
  1457. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1458. /* enable all the clks and resources */
  1459. ret = _sde_encoder_resource_control_helper(drm_enc,
  1460. true);
  1461. if (ret) {
  1462. SDE_ERROR_ENC(sde_enc,
  1463. "sw_event:%d, rc in state %d\n",
  1464. sw_event, sde_enc->rc_state);
  1465. SDE_EVT32(DRMID(drm_enc), sw_event,
  1466. sde_enc->rc_state,
  1467. SDE_EVTLOG_ERROR);
  1468. goto end;
  1469. }
  1470. _sde_encoder_update_rsc_client(drm_enc, true);
  1471. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1472. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1473. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1474. }
  1475. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1476. if (ret && ret != -EWOULDBLOCK) {
  1477. SDE_ERROR_ENC(sde_enc,
  1478. "wait for commit done returned %d\n",
  1479. ret);
  1480. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1481. ret, SDE_EVTLOG_ERROR);
  1482. ret = -EINVAL;
  1483. goto end;
  1484. }
  1485. sde_encoder_irq_control(drm_enc, false);
  1486. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1487. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1488. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1489. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1490. _sde_encoder_pm_qos_remove_request(drm_enc);
  1491. end:
  1492. mutex_unlock(&sde_enc->rc_lock);
  1493. return ret;
  1494. }
  1495. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1496. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1497. {
  1498. int ret = 0;
  1499. mutex_lock(&sde_enc->rc_lock);
  1500. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1501. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1502. sw_event);
  1503. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1504. SDE_EVTLOG_FUNC_CASE5);
  1505. goto end;
  1506. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1507. SDE_ERROR_ENC(sde_enc,
  1508. "sw_event:%d, rc:%d !MODESET state\n",
  1509. sw_event, sde_enc->rc_state);
  1510. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1511. SDE_EVTLOG_ERROR);
  1512. ret = -EINVAL;
  1513. goto end;
  1514. }
  1515. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1516. sde_encoder_irq_control(drm_enc, true);
  1517. _sde_encoder_update_rsc_client(drm_enc, true);
  1518. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1519. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1520. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1521. _sde_encoder_pm_qos_add_request(drm_enc);
  1522. end:
  1523. mutex_unlock(&sde_enc->rc_lock);
  1524. return ret;
  1525. }
  1526. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1527. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1528. {
  1529. struct msm_drm_private *priv;
  1530. struct sde_kms *sde_kms;
  1531. struct drm_crtc *crtc = drm_enc->crtc;
  1532. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1533. priv = drm_enc->dev->dev_private;
  1534. sde_kms = to_sde_kms(priv->kms);
  1535. mutex_lock(&sde_enc->rc_lock);
  1536. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1537. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1538. sw_event, sde_enc->rc_state);
  1539. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1540. SDE_EVTLOG_ERROR);
  1541. goto end;
  1542. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1543. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1544. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1545. sde_crtc_frame_pending(sde_enc->crtc),
  1546. SDE_EVTLOG_ERROR);
  1547. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1548. goto end;
  1549. }
  1550. if (is_vid_mode) {
  1551. sde_encoder_irq_control(drm_enc, false);
  1552. } else {
  1553. /* disable all the clks and resources */
  1554. _sde_encoder_update_rsc_client(drm_enc, false);
  1555. _sde_encoder_resource_control_helper(drm_enc, false);
  1556. if (!sde_kms->perf.bw_vote_mode)
  1557. memset(&sde_crtc->cur_perf, 0,
  1558. sizeof(struct sde_core_perf_params));
  1559. }
  1560. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1561. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1562. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1563. end:
  1564. mutex_unlock(&sde_enc->rc_lock);
  1565. return 0;
  1566. }
  1567. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1568. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1569. struct msm_drm_private *priv, bool is_vid_mode)
  1570. {
  1571. bool autorefresh_enabled = false;
  1572. struct msm_drm_thread *disp_thread;
  1573. int ret = 0;
  1574. if (!sde_enc->crtc ||
  1575. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1576. SDE_DEBUG_ENC(sde_enc,
  1577. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1578. sde_enc->crtc == NULL,
  1579. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1580. sw_event);
  1581. return -EINVAL;
  1582. }
  1583. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1584. mutex_lock(&sde_enc->rc_lock);
  1585. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1586. if (sde_enc->cur_master &&
  1587. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1588. autorefresh_enabled =
  1589. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1590. sde_enc->cur_master);
  1591. if (autorefresh_enabled) {
  1592. SDE_DEBUG_ENC(sde_enc,
  1593. "not handling early wakeup since auto refresh is enabled\n");
  1594. goto end;
  1595. }
  1596. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1597. kthread_mod_delayed_work(&disp_thread->worker,
  1598. &sde_enc->delayed_off_work,
  1599. msecs_to_jiffies(
  1600. IDLE_POWERCOLLAPSE_DURATION));
  1601. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1602. /* enable all the clks and resources */
  1603. ret = _sde_encoder_resource_control_helper(drm_enc,
  1604. true);
  1605. if (ret) {
  1606. SDE_ERROR_ENC(sde_enc,
  1607. "sw_event:%d, rc in state %d\n",
  1608. sw_event, sde_enc->rc_state);
  1609. SDE_EVT32(DRMID(drm_enc), sw_event,
  1610. sde_enc->rc_state,
  1611. SDE_EVTLOG_ERROR);
  1612. goto end;
  1613. }
  1614. _sde_encoder_update_rsc_client(drm_enc, true);
  1615. /*
  1616. * In some cases, commit comes with slight delay
  1617. * (> 80 ms)after early wake up, prevent clock switch
  1618. * off to avoid jank in next update. So, increase the
  1619. * command mode idle timeout sufficiently to prevent
  1620. * such case.
  1621. */
  1622. kthread_mod_delayed_work(&disp_thread->worker,
  1623. &sde_enc->delayed_off_work,
  1624. msecs_to_jiffies(
  1625. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1626. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1627. }
  1628. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1629. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1630. end:
  1631. mutex_unlock(&sde_enc->rc_lock);
  1632. return ret;
  1633. }
  1634. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1635. u32 sw_event)
  1636. {
  1637. struct sde_encoder_virt *sde_enc;
  1638. struct msm_drm_private *priv;
  1639. int ret = 0;
  1640. bool is_vid_mode = false;
  1641. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1642. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1643. sw_event);
  1644. return -EINVAL;
  1645. }
  1646. sde_enc = to_sde_encoder_virt(drm_enc);
  1647. priv = drm_enc->dev->dev_private;
  1648. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1649. is_vid_mode = true;
  1650. /*
  1651. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1652. * events and return early for other events (ie wb display).
  1653. */
  1654. if (!sde_enc->idle_pc_enabled &&
  1655. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1656. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1657. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1658. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1659. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1660. return 0;
  1661. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1662. sw_event, sde_enc->idle_pc_enabled);
  1663. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1664. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1665. switch (sw_event) {
  1666. case SDE_ENC_RC_EVENT_KICKOFF:
  1667. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1668. is_vid_mode);
  1669. break;
  1670. case SDE_ENC_RC_EVENT_PRE_STOP:
  1671. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1672. is_vid_mode);
  1673. break;
  1674. case SDE_ENC_RC_EVENT_STOP:
  1675. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1676. break;
  1677. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1678. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1679. break;
  1680. case SDE_ENC_RC_EVENT_POST_MODESET:
  1681. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1682. break;
  1683. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1684. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1685. is_vid_mode);
  1686. break;
  1687. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1688. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1689. priv, is_vid_mode);
  1690. break;
  1691. default:
  1692. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1693. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1694. break;
  1695. }
  1696. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1697. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1698. return ret;
  1699. }
  1700. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1701. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1702. {
  1703. int i = 0;
  1704. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1705. if (intf_mode == INTF_MODE_CMD)
  1706. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1707. else if (intf_mode == INTF_MODE_VIDEO)
  1708. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1709. _sde_encoder_update_rsc_client(drm_enc, true);
  1710. if (intf_mode == INTF_MODE_CMD) {
  1711. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1712. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1713. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1714. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1715. msm_is_mode_seamless_poms(adj_mode),
  1716. SDE_EVTLOG_FUNC_CASE1);
  1717. } else if (intf_mode == INTF_MODE_VIDEO) {
  1718. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1719. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1720. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1721. msm_is_mode_seamless_poms(adj_mode),
  1722. SDE_EVTLOG_FUNC_CASE2);
  1723. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1724. }
  1725. }
  1726. static struct drm_connector *_sde_encoder_get_connector(
  1727. struct drm_device *dev, struct drm_encoder *drm_enc)
  1728. {
  1729. struct drm_connector_list_iter conn_iter;
  1730. struct drm_connector *conn = NULL, *conn_search;
  1731. drm_connector_list_iter_begin(dev, &conn_iter);
  1732. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1733. if (conn_search->encoder == drm_enc) {
  1734. conn = conn_search;
  1735. break;
  1736. }
  1737. }
  1738. drm_connector_list_iter_end(&conn_iter);
  1739. return conn;
  1740. }
  1741. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1742. {
  1743. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1744. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1745. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1746. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1747. struct sde_rm_hw_request request_hw;
  1748. int i, j;
  1749. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1750. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1751. sde_enc->hw_pp[i] = NULL;
  1752. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1753. break;
  1754. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1755. }
  1756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1757. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1758. if (phys) {
  1759. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1760. SDE_HW_BLK_QDSS);
  1761. for (j = 0; j < QDSS_MAX; j++) {
  1762. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1763. phys->hw_qdss =
  1764. (struct sde_hw_qdss *)qdss_iter.hw;
  1765. break;
  1766. }
  1767. }
  1768. }
  1769. }
  1770. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1771. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1772. sde_enc->hw_dsc[i] = NULL;
  1773. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1774. break;
  1775. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1776. }
  1777. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1778. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1779. sde_enc->hw_vdc[i] = NULL;
  1780. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1781. break;
  1782. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1783. }
  1784. /* Get PP for DSC configuration */
  1785. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1786. struct sde_hw_pingpong *pp = NULL;
  1787. unsigned long features = 0;
  1788. if (!sde_enc->hw_dsc[i])
  1789. continue;
  1790. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1791. request_hw.type = SDE_HW_BLK_PINGPONG;
  1792. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1793. break;
  1794. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1795. features = pp->ops.get_hw_caps(pp);
  1796. if (test_bit(SDE_PINGPONG_DSC, &features))
  1797. sde_enc->hw_dsc_pp[i] = pp;
  1798. else
  1799. sde_enc->hw_dsc_pp[i] = NULL;
  1800. }
  1801. }
  1802. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1803. struct drm_display_mode *adj_mode, bool pre_modeset)
  1804. {
  1805. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1806. enum sde_intf_mode intf_mode;
  1807. int ret;
  1808. bool is_cmd_mode = false;
  1809. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1810. is_cmd_mode = true;
  1811. if (pre_modeset) {
  1812. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1813. if (msm_is_mode_seamless_dms(adj_mode) ||
  1814. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1815. is_cmd_mode)) {
  1816. /* restore resource state before releasing them */
  1817. ret = sde_encoder_resource_control(drm_enc,
  1818. SDE_ENC_RC_EVENT_PRE_MODESET);
  1819. if (ret) {
  1820. SDE_ERROR_ENC(sde_enc,
  1821. "sde resource control failed: %d\n",
  1822. ret);
  1823. return ret;
  1824. }
  1825. /*
  1826. * Disable dce before switching the mode and after pre-
  1827. * modeset to guarantee previous kickoff has finished.
  1828. */
  1829. sde_encoder_dce_disable(sde_enc);
  1830. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1831. _sde_encoder_modeset_helper_locked(drm_enc,
  1832. SDE_ENC_RC_EVENT_PRE_MODESET);
  1833. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1834. adj_mode);
  1835. }
  1836. } else {
  1837. if (msm_is_mode_seamless_dms(adj_mode) ||
  1838. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1839. is_cmd_mode))
  1840. sde_encoder_resource_control(&sde_enc->base,
  1841. SDE_ENC_RC_EVENT_POST_MODESET);
  1842. else if (msm_is_mode_seamless_poms(adj_mode))
  1843. _sde_encoder_modeset_helper_locked(drm_enc,
  1844. SDE_ENC_RC_EVENT_POST_MODESET);
  1845. }
  1846. return 0;
  1847. }
  1848. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1849. struct drm_display_mode *mode,
  1850. struct drm_display_mode *adj_mode)
  1851. {
  1852. struct sde_encoder_virt *sde_enc;
  1853. struct sde_kms *sde_kms;
  1854. struct drm_connector *conn;
  1855. int i = 0, ret;
  1856. int num_lm, num_intf, num_pp_per_intf;
  1857. if (!drm_enc) {
  1858. SDE_ERROR("invalid encoder\n");
  1859. return;
  1860. }
  1861. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1862. SDE_ERROR("power resource is not enabled\n");
  1863. return;
  1864. }
  1865. sde_kms = sde_encoder_get_kms(drm_enc);
  1866. if (!sde_kms)
  1867. return;
  1868. sde_enc = to_sde_encoder_virt(drm_enc);
  1869. SDE_DEBUG_ENC(sde_enc, "\n");
  1870. SDE_EVT32(DRMID(drm_enc));
  1871. /*
  1872. * cache the crtc in sde_enc on enable for duration of use case
  1873. * for correctly servicing asynchronous irq events and timers
  1874. */
  1875. if (!drm_enc->crtc) {
  1876. SDE_ERROR("invalid crtc\n");
  1877. return;
  1878. }
  1879. sde_enc->crtc = drm_enc->crtc;
  1880. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1881. /* get and store the mode_info */
  1882. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1883. if (!conn) {
  1884. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1885. return;
  1886. } else if (!conn->state) {
  1887. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1888. return;
  1889. }
  1890. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1891. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1892. /* release resources before seamless mode change */
  1893. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1894. if (ret)
  1895. return;
  1896. /* reserve dynamic resources now, indicating non test-only */
  1897. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1898. conn->state, false);
  1899. if (ret) {
  1900. SDE_ERROR_ENC(sde_enc,
  1901. "failed to reserve hw resources, %d\n", ret);
  1902. return;
  1903. }
  1904. /* assign the reserved HW blocks to this encoder */
  1905. _sde_encoder_virt_populate_hw_res(drm_enc);
  1906. /* determine left HW PP block to map to INTF */
  1907. num_lm = sde_enc->mode_info.topology.num_lm;
  1908. num_intf = sde_enc->mode_info.topology.num_intf;
  1909. num_pp_per_intf = num_lm / num_intf;
  1910. if (!num_pp_per_intf)
  1911. num_pp_per_intf = 1;
  1912. /* perform mode_set on phys_encs */
  1913. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1914. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1915. if (phys) {
  1916. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1917. sde_enc->topology.num_intf) {
  1918. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1919. i * num_pp_per_intf);
  1920. return;
  1921. }
  1922. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1923. phys->connector = conn->state->connector;
  1924. if (phys->ops.mode_set)
  1925. phys->ops.mode_set(phys, mode, adj_mode);
  1926. }
  1927. }
  1928. /* update resources after seamless mode change */
  1929. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1930. }
  1931. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1932. {
  1933. struct sde_encoder_virt *sde_enc;
  1934. struct sde_encoder_phys *phys;
  1935. int i;
  1936. if (!drm_enc) {
  1937. SDE_ERROR("invalid parameters\n");
  1938. return;
  1939. }
  1940. sde_enc = to_sde_encoder_virt(drm_enc);
  1941. if (!sde_enc) {
  1942. SDE_ERROR("invalid sde encoder\n");
  1943. return;
  1944. }
  1945. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1946. phys = sde_enc->phys_encs[i];
  1947. if (phys && phys->ops.control_te)
  1948. phys->ops.control_te(phys, enable);
  1949. }
  1950. }
  1951. static int _sde_encoder_input_connect(struct input_handler *handler,
  1952. struct input_dev *dev, const struct input_device_id *id)
  1953. {
  1954. struct input_handle *handle;
  1955. int rc = 0;
  1956. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1957. if (!handle)
  1958. return -ENOMEM;
  1959. handle->dev = dev;
  1960. handle->handler = handler;
  1961. handle->name = handler->name;
  1962. rc = input_register_handle(handle);
  1963. if (rc) {
  1964. pr_err("failed to register input handle\n");
  1965. goto error;
  1966. }
  1967. rc = input_open_device(handle);
  1968. if (rc) {
  1969. pr_err("failed to open input device\n");
  1970. goto error_unregister;
  1971. }
  1972. return 0;
  1973. error_unregister:
  1974. input_unregister_handle(handle);
  1975. error:
  1976. kfree(handle);
  1977. return rc;
  1978. }
  1979. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1980. {
  1981. input_close_device(handle);
  1982. input_unregister_handle(handle);
  1983. kfree(handle);
  1984. }
  1985. /**
  1986. * Structure for specifying event parameters on which to receive callbacks.
  1987. * This structure will trigger a callback in case of a touch event (specified by
  1988. * EV_ABS) where there is a change in X and Y coordinates,
  1989. */
  1990. static const struct input_device_id sde_input_ids[] = {
  1991. {
  1992. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1993. .evbit = { BIT_MASK(EV_ABS) },
  1994. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1995. BIT_MASK(ABS_MT_POSITION_X) |
  1996. BIT_MASK(ABS_MT_POSITION_Y) },
  1997. },
  1998. { },
  1999. };
  2000. static void _sde_encoder_input_handler_register(
  2001. struct drm_encoder *drm_enc)
  2002. {
  2003. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2004. int rc;
  2005. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2006. return;
  2007. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2008. sde_enc->input_handler->private = sde_enc;
  2009. /* register input handler if not already registered */
  2010. rc = input_register_handler(sde_enc->input_handler);
  2011. if (rc) {
  2012. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2013. rc);
  2014. kfree(sde_enc->input_handler);
  2015. }
  2016. }
  2017. }
  2018. static void _sde_encoder_input_handler_unregister(
  2019. struct drm_encoder *drm_enc)
  2020. {
  2021. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2022. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2023. return;
  2024. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2025. input_unregister_handler(sde_enc->input_handler);
  2026. sde_enc->input_handler->private = NULL;
  2027. }
  2028. }
  2029. static int _sde_encoder_input_handler(
  2030. struct sde_encoder_virt *sde_enc)
  2031. {
  2032. struct input_handler *input_handler = NULL;
  2033. int rc = 0;
  2034. if (sde_enc->input_handler) {
  2035. SDE_ERROR_ENC(sde_enc,
  2036. "input_handle is active. unexpected\n");
  2037. return -EINVAL;
  2038. }
  2039. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2040. if (!input_handler)
  2041. return -ENOMEM;
  2042. input_handler->event = sde_encoder_input_event_handler;
  2043. input_handler->connect = _sde_encoder_input_connect;
  2044. input_handler->disconnect = _sde_encoder_input_disconnect;
  2045. input_handler->name = "sde";
  2046. input_handler->id_table = sde_input_ids;
  2047. sde_enc->input_handler = input_handler;
  2048. return rc;
  2049. }
  2050. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2051. {
  2052. struct sde_encoder_virt *sde_enc = NULL;
  2053. struct sde_kms *sde_kms;
  2054. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2055. SDE_ERROR("invalid parameters\n");
  2056. return;
  2057. }
  2058. sde_kms = sde_encoder_get_kms(drm_enc);
  2059. if (!sde_kms)
  2060. return;
  2061. sde_enc = to_sde_encoder_virt(drm_enc);
  2062. if (!sde_enc || !sde_enc->cur_master) {
  2063. SDE_DEBUG("invalid sde encoder/master\n");
  2064. return;
  2065. }
  2066. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2067. sde_enc->cur_master->hw_mdptop &&
  2068. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2069. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2070. sde_enc->cur_master->hw_mdptop);
  2071. if (sde_enc->cur_master->hw_mdptop &&
  2072. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2073. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2074. sde_enc->cur_master->hw_mdptop,
  2075. sde_kms->catalog);
  2076. if (sde_enc->cur_master->hw_ctl &&
  2077. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2078. !sde_enc->cur_master->cont_splash_enabled)
  2079. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2080. sde_enc->cur_master->hw_ctl,
  2081. &sde_enc->cur_master->intf_cfg_v1);
  2082. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2083. sde_encoder_control_te(drm_enc, true);
  2084. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2085. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2086. }
  2087. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2088. {
  2089. struct sde_kms *sde_kms;
  2090. void *dither_cfg = NULL;
  2091. int ret = 0, i = 0;
  2092. size_t len = 0;
  2093. enum sde_rm_topology_name topology;
  2094. struct drm_encoder *drm_enc;
  2095. struct msm_display_dsc_info *dsc = NULL;
  2096. struct sde_encoder_virt *sde_enc;
  2097. struct sde_hw_pingpong *hw_pp;
  2098. u32 bpp, bpc;
  2099. int num_lm;
  2100. if (!phys || !phys->connector || !phys->hw_pp ||
  2101. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2102. return;
  2103. sde_kms = sde_encoder_get_kms(phys->parent);
  2104. if (!sde_kms)
  2105. return;
  2106. topology = sde_connector_get_topology_name(phys->connector);
  2107. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2108. (phys->split_role == ENC_ROLE_SLAVE))
  2109. return;
  2110. drm_enc = phys->parent;
  2111. sde_enc = to_sde_encoder_virt(drm_enc);
  2112. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2113. bpc = dsc->config.bits_per_component;
  2114. bpp = dsc->config.bits_per_pixel;
  2115. /* disable dither for 10 bpp or 10bpc dsc config */
  2116. if (bpp == 10 || bpc == 10) {
  2117. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2118. return;
  2119. }
  2120. ret = sde_connector_get_dither_cfg(phys->connector,
  2121. phys->connector->state, &dither_cfg,
  2122. &len, sde_enc->idle_pc_restore);
  2123. /* skip reg writes when return values are invalid or no data */
  2124. if (ret && ret == -ENODATA)
  2125. return;
  2126. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2127. for (i = 0; i < num_lm; i++) {
  2128. hw_pp = sde_enc->hw_pp[i];
  2129. phys->hw_pp->ops.setup_dither(hw_pp,
  2130. dither_cfg, len);
  2131. }
  2132. }
  2133. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2134. {
  2135. struct sde_encoder_virt *sde_enc = NULL;
  2136. int i;
  2137. if (!drm_enc) {
  2138. SDE_ERROR("invalid encoder\n");
  2139. return;
  2140. }
  2141. sde_enc = to_sde_encoder_virt(drm_enc);
  2142. if (!sde_enc->cur_master) {
  2143. SDE_DEBUG("virt encoder has no master\n");
  2144. return;
  2145. }
  2146. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2147. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2148. sde_enc->idle_pc_restore = true;
  2149. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2150. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2151. if (!phys)
  2152. continue;
  2153. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2154. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2155. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2156. phys->ops.restore(phys);
  2157. _sde_encoder_setup_dither(phys);
  2158. }
  2159. if (sde_enc->cur_master->ops.restore)
  2160. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2161. _sde_encoder_virt_enable_helper(drm_enc);
  2162. }
  2163. static void sde_encoder_off_work(struct kthread_work *work)
  2164. {
  2165. struct sde_encoder_virt *sde_enc = container_of(work,
  2166. struct sde_encoder_virt, delayed_off_work.work);
  2167. struct drm_encoder *drm_enc;
  2168. if (!sde_enc) {
  2169. SDE_ERROR("invalid sde encoder\n");
  2170. return;
  2171. }
  2172. drm_enc = &sde_enc->base;
  2173. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2174. sde_encoder_idle_request(drm_enc);
  2175. SDE_ATRACE_END("sde_encoder_off_work");
  2176. }
  2177. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2178. {
  2179. struct sde_encoder_virt *sde_enc = NULL;
  2180. int i, ret = 0;
  2181. struct msm_compression_info *comp_info = NULL;
  2182. struct drm_display_mode *cur_mode = NULL;
  2183. struct msm_display_info *disp_info;
  2184. if (!drm_enc || !drm_enc->crtc) {
  2185. SDE_ERROR("invalid encoder\n");
  2186. return;
  2187. }
  2188. sde_enc = to_sde_encoder_virt(drm_enc);
  2189. disp_info = &sde_enc->disp_info;
  2190. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2191. SDE_ERROR("power resource is not enabled\n");
  2192. return;
  2193. }
  2194. if (!sde_enc->crtc)
  2195. sde_enc->crtc = drm_enc->crtc;
  2196. comp_info = &sde_enc->mode_info.comp_info;
  2197. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2198. SDE_DEBUG_ENC(sde_enc, "\n");
  2199. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2200. sde_enc->cur_master = NULL;
  2201. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2202. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2203. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2204. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2205. sde_enc->cur_master = phys;
  2206. break;
  2207. }
  2208. }
  2209. if (!sde_enc->cur_master) {
  2210. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2211. return;
  2212. }
  2213. _sde_encoder_input_handler_register(drm_enc);
  2214. if ((drm_enc->crtc->state->connectors_changed &&
  2215. sde_encoder_in_clone_mode(drm_enc)) ||
  2216. !(msm_is_mode_seamless_vrr(cur_mode)
  2217. || msm_is_mode_seamless_dms(cur_mode)
  2218. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2219. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2220. sde_encoder_off_work);
  2221. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2222. if (ret) {
  2223. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2224. ret);
  2225. return;
  2226. }
  2227. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2228. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2229. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2230. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2231. if (!phys)
  2232. continue;
  2233. phys->comp_type = comp_info->comp_type;
  2234. phys->comp_ratio = comp_info->comp_ratio;
  2235. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2236. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2237. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2238. phys->dsc_extra_pclk_cycle_cnt =
  2239. comp_info->dsc_info.pclk_per_line;
  2240. phys->dsc_extra_disp_width =
  2241. comp_info->dsc_info.extra_width;
  2242. phys->dce_bytes_per_line =
  2243. comp_info->dsc_info.bytes_per_pkt *
  2244. comp_info->dsc_info.pkt_per_line;
  2245. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2246. phys->dce_bytes_per_line =
  2247. comp_info->vdc_info.bytes_per_pkt *
  2248. comp_info->vdc_info.pkt_per_line;
  2249. }
  2250. if (phys != sde_enc->cur_master) {
  2251. /**
  2252. * on DMS request, the encoder will be enabled
  2253. * already. Invoke restore to reconfigure the
  2254. * new mode.
  2255. */
  2256. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2257. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2258. phys->ops.restore)
  2259. phys->ops.restore(phys);
  2260. else if (phys->ops.enable)
  2261. phys->ops.enable(phys);
  2262. }
  2263. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2264. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2265. phys->ops.setup_misr(phys, true,
  2266. sde_enc->misr_frame_count);
  2267. }
  2268. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2269. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2270. sde_enc->cur_master->ops.restore)
  2271. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2272. else if (sde_enc->cur_master->ops.enable)
  2273. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2274. _sde_encoder_virt_enable_helper(drm_enc);
  2275. }
  2276. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2277. {
  2278. struct sde_encoder_virt *sde_enc = NULL;
  2279. struct sde_kms *sde_kms;
  2280. enum sde_intf_mode intf_mode;
  2281. int i = 0;
  2282. if (!drm_enc) {
  2283. SDE_ERROR("invalid encoder\n");
  2284. return;
  2285. } else if (!drm_enc->dev) {
  2286. SDE_ERROR("invalid dev\n");
  2287. return;
  2288. } else if (!drm_enc->dev->dev_private) {
  2289. SDE_ERROR("invalid dev_private\n");
  2290. return;
  2291. }
  2292. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2293. SDE_ERROR("power resource is not enabled\n");
  2294. return;
  2295. }
  2296. sde_enc = to_sde_encoder_virt(drm_enc);
  2297. SDE_DEBUG_ENC(sde_enc, "\n");
  2298. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2299. if (!sde_kms)
  2300. return;
  2301. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2302. SDE_EVT32(DRMID(drm_enc));
  2303. /* wait for idle */
  2304. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2305. _sde_encoder_input_handler_unregister(drm_enc);
  2306. /*
  2307. * For primary command mode and video mode encoders, execute the
  2308. * resource control pre-stop operations before the physical encoders
  2309. * are disabled, to allow the rsc to transition its states properly.
  2310. *
  2311. * For other encoder types, rsc should not be enabled until after
  2312. * they have been fully disabled, so delay the pre-stop operations
  2313. * until after the physical disable calls have returned.
  2314. */
  2315. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2316. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2317. sde_encoder_resource_control(drm_enc,
  2318. SDE_ENC_RC_EVENT_PRE_STOP);
  2319. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2320. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2321. if (phys && phys->ops.disable)
  2322. phys->ops.disable(phys);
  2323. }
  2324. } else {
  2325. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2326. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2327. if (phys && phys->ops.disable)
  2328. phys->ops.disable(phys);
  2329. }
  2330. sde_encoder_resource_control(drm_enc,
  2331. SDE_ENC_RC_EVENT_PRE_STOP);
  2332. }
  2333. /*
  2334. * disable dce after the transfer is complete (for command mode)
  2335. * and after physical encoder is disabled, to make sure timing
  2336. * engine is already disabled (for video mode).
  2337. */
  2338. if (!sde_in_trusted_vm(sde_kms))
  2339. sde_encoder_dce_disable(sde_enc);
  2340. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2341. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2342. if (sde_enc->phys_encs[i]) {
  2343. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2344. sde_enc->phys_encs[i]->connector = NULL;
  2345. }
  2346. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2347. }
  2348. sde_enc->cur_master = NULL;
  2349. /*
  2350. * clear the cached crtc in sde_enc on use case finish, after all the
  2351. * outstanding events and timers have been completed
  2352. */
  2353. sde_enc->crtc = NULL;
  2354. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2355. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2356. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2357. }
  2358. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2359. struct sde_encoder_phys_wb *wb_enc)
  2360. {
  2361. struct sde_encoder_virt *sde_enc;
  2362. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2363. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2364. if (wb_enc) {
  2365. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2366. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2367. false, phys_enc->hw_pp->idx);
  2368. if (phys_enc->hw_ctl->ops.update_bitmask)
  2369. phys_enc->hw_ctl->ops.update_bitmask(
  2370. phys_enc->hw_ctl,
  2371. SDE_HW_FLUSH_WB,
  2372. wb_enc->hw_wb->idx, true);
  2373. }
  2374. } else {
  2375. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2376. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2377. phys_enc->hw_intf, false,
  2378. phys_enc->hw_pp->idx);
  2379. if (phys_enc->hw_ctl->ops.update_bitmask)
  2380. phys_enc->hw_ctl->ops.update_bitmask(
  2381. phys_enc->hw_ctl,
  2382. SDE_HW_FLUSH_INTF,
  2383. phys_enc->hw_intf->idx, true);
  2384. }
  2385. }
  2386. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2387. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2388. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2389. phys_enc->hw_pp->merge_3d)
  2390. phys_enc->hw_ctl->ops.update_bitmask(
  2391. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2392. phys_enc->hw_pp->merge_3d->idx, true);
  2393. }
  2394. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2395. phys_enc->hw_pp) {
  2396. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2397. false, phys_enc->hw_pp->idx);
  2398. if (phys_enc->hw_ctl->ops.update_bitmask)
  2399. phys_enc->hw_ctl->ops.update_bitmask(
  2400. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2401. phys_enc->hw_cdm->idx, true);
  2402. }
  2403. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2404. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2405. phys_enc->hw_ctl->ops.reset_post_disable)
  2406. phys_enc->hw_ctl->ops.reset_post_disable(
  2407. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2408. phys_enc->hw_pp->merge_3d ?
  2409. phys_enc->hw_pp->merge_3d->idx : 0);
  2410. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2411. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2412. }
  2413. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2414. enum sde_intf_type type, u32 controller_id)
  2415. {
  2416. int i = 0;
  2417. for (i = 0; i < catalog->intf_count; i++) {
  2418. if (catalog->intf[i].type == type
  2419. && catalog->intf[i].controller_id == controller_id) {
  2420. return catalog->intf[i].id;
  2421. }
  2422. }
  2423. return INTF_MAX;
  2424. }
  2425. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2426. enum sde_intf_type type, u32 controller_id)
  2427. {
  2428. if (controller_id < catalog->wb_count)
  2429. return catalog->wb[controller_id].id;
  2430. return WB_MAX;
  2431. }
  2432. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2433. struct drm_crtc *crtc)
  2434. {
  2435. struct sde_hw_uidle *uidle;
  2436. struct sde_uidle_cntr cntr;
  2437. struct sde_uidle_status status;
  2438. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2439. pr_err("invalid params %d %d\n",
  2440. !sde_kms, !crtc);
  2441. return;
  2442. }
  2443. /* check if perf counters are enabled and setup */
  2444. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2445. return;
  2446. uidle = sde_kms->hw_uidle;
  2447. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2448. && uidle->ops.uidle_get_status) {
  2449. uidle->ops.uidle_get_status(uidle, &status);
  2450. trace_sde_perf_uidle_status(
  2451. crtc->base.id,
  2452. status.uidle_danger_status_0,
  2453. status.uidle_danger_status_1,
  2454. status.uidle_safe_status_0,
  2455. status.uidle_safe_status_1,
  2456. status.uidle_idle_status_0,
  2457. status.uidle_idle_status_1,
  2458. status.uidle_fal_status_0,
  2459. status.uidle_fal_status_1,
  2460. status.uidle_status,
  2461. status.uidle_en_fal10);
  2462. }
  2463. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2464. && uidle->ops.uidle_get_cntr) {
  2465. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2466. trace_sde_perf_uidle_cntr(
  2467. crtc->base.id,
  2468. cntr.fal1_gate_cntr,
  2469. cntr.fal10_gate_cntr,
  2470. cntr.fal_wait_gate_cntr,
  2471. cntr.fal1_num_transitions_cntr,
  2472. cntr.fal10_num_transitions_cntr,
  2473. cntr.min_gate_cntr,
  2474. cntr.max_gate_cntr);
  2475. }
  2476. }
  2477. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2478. struct sde_encoder_phys *phy_enc)
  2479. {
  2480. struct sde_encoder_virt *sde_enc = NULL;
  2481. unsigned long lock_flags;
  2482. if (!drm_enc || !phy_enc)
  2483. return;
  2484. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2485. sde_enc = to_sde_encoder_virt(drm_enc);
  2486. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2487. if (sde_enc->crtc_vblank_cb)
  2488. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2489. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2490. if (phy_enc->sde_kms &&
  2491. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2492. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2493. atomic_inc(&phy_enc->vsync_cnt);
  2494. SDE_ATRACE_END("encoder_vblank_callback");
  2495. }
  2496. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2497. struct sde_encoder_phys *phy_enc)
  2498. {
  2499. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2500. if (!phy_enc)
  2501. return;
  2502. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2503. atomic_inc(&phy_enc->underrun_cnt);
  2504. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2505. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2506. sde_enc->cur_master->ops.get_underrun_line_count(
  2507. sde_enc->cur_master);
  2508. trace_sde_encoder_underrun(DRMID(drm_enc),
  2509. atomic_read(&phy_enc->underrun_cnt));
  2510. SDE_DBG_CTRL("stop_ftrace");
  2511. SDE_DBG_CTRL("panic_underrun");
  2512. SDE_ATRACE_END("encoder_underrun_callback");
  2513. }
  2514. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2515. void (*vbl_cb)(void *), void *vbl_data)
  2516. {
  2517. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2518. unsigned long lock_flags;
  2519. bool enable;
  2520. int i;
  2521. enable = vbl_cb ? true : false;
  2522. if (!drm_enc) {
  2523. SDE_ERROR("invalid encoder\n");
  2524. return;
  2525. }
  2526. SDE_DEBUG_ENC(sde_enc, "\n");
  2527. SDE_EVT32(DRMID(drm_enc), enable);
  2528. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2529. sde_enc->crtc_vblank_cb = vbl_cb;
  2530. sde_enc->crtc_vblank_cb_data = vbl_data;
  2531. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2532. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2533. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2534. if (phys && phys->ops.control_vblank_irq)
  2535. phys->ops.control_vblank_irq(phys, enable);
  2536. }
  2537. sde_enc->vblank_enabled = enable;
  2538. }
  2539. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2540. void (*frame_event_cb)(void *, u32 event),
  2541. struct drm_crtc *crtc)
  2542. {
  2543. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2544. unsigned long lock_flags;
  2545. bool enable;
  2546. enable = frame_event_cb ? true : false;
  2547. if (!drm_enc) {
  2548. SDE_ERROR("invalid encoder\n");
  2549. return;
  2550. }
  2551. SDE_DEBUG_ENC(sde_enc, "\n");
  2552. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2553. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2554. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2555. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2556. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2557. }
  2558. static void sde_encoder_frame_done_callback(
  2559. struct drm_encoder *drm_enc,
  2560. struct sde_encoder_phys *ready_phys, u32 event)
  2561. {
  2562. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2563. unsigned int i;
  2564. bool trigger = true;
  2565. bool is_cmd_mode = false;
  2566. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2567. if (!drm_enc || !sde_enc->cur_master) {
  2568. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2569. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2570. return;
  2571. }
  2572. sde_enc->crtc_frame_event_cb_data.connector =
  2573. sde_enc->cur_master->connector;
  2574. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2575. is_cmd_mode = true;
  2576. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2577. | SDE_ENCODER_FRAME_EVENT_ERROR
  2578. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2579. if (ready_phys->connector)
  2580. topology = sde_connector_get_topology_name(
  2581. ready_phys->connector);
  2582. /* One of the physical encoders has become idle */
  2583. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2584. if (sde_enc->phys_encs[i] == ready_phys) {
  2585. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2586. atomic_read(&sde_enc->frame_done_cnt[i]));
  2587. if (!atomic_add_unless(
  2588. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2589. SDE_EVT32(DRMID(drm_enc), event,
  2590. ready_phys->intf_idx,
  2591. SDE_EVTLOG_ERROR);
  2592. SDE_ERROR_ENC(sde_enc,
  2593. "intf idx:%d, event:%d\n",
  2594. ready_phys->intf_idx, event);
  2595. return;
  2596. }
  2597. }
  2598. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2599. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2600. trigger = false;
  2601. }
  2602. if (trigger) {
  2603. if (sde_enc->crtc_frame_event_cb)
  2604. sde_enc->crtc_frame_event_cb(
  2605. &sde_enc->crtc_frame_event_cb_data,
  2606. event);
  2607. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2608. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2609. -1, 0);
  2610. }
  2611. } else if (sde_enc->crtc_frame_event_cb) {
  2612. sde_enc->crtc_frame_event_cb(
  2613. &sde_enc->crtc_frame_event_cb_data, event);
  2614. }
  2615. }
  2616. static void sde_encoder_get_qsync_fps_callback(
  2617. struct drm_encoder *drm_enc,
  2618. u32 *qsync_fps)
  2619. {
  2620. struct msm_display_info *disp_info;
  2621. struct sde_encoder_virt *sde_enc;
  2622. if (!qsync_fps)
  2623. return;
  2624. *qsync_fps = 0;
  2625. if (!drm_enc) {
  2626. SDE_ERROR("invalid drm encoder\n");
  2627. return;
  2628. }
  2629. sde_enc = to_sde_encoder_virt(drm_enc);
  2630. disp_info = &sde_enc->disp_info;
  2631. *qsync_fps = disp_info->qsync_min_fps;
  2632. }
  2633. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2634. {
  2635. struct sde_encoder_virt *sde_enc;
  2636. if (!drm_enc) {
  2637. SDE_ERROR("invalid drm encoder\n");
  2638. return -EINVAL;
  2639. }
  2640. sde_enc = to_sde_encoder_virt(drm_enc);
  2641. sde_encoder_resource_control(&sde_enc->base,
  2642. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2643. return 0;
  2644. }
  2645. /**
  2646. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2647. * drm_enc: Pointer to drm encoder structure
  2648. * phys: Pointer to physical encoder structure
  2649. * extra_flush: Additional bit mask to include in flush trigger
  2650. */
  2651. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2652. struct sde_encoder_phys *phys,
  2653. struct sde_ctl_flush_cfg *extra_flush)
  2654. {
  2655. struct sde_hw_ctl *ctl;
  2656. unsigned long lock_flags;
  2657. struct sde_encoder_virt *sde_enc;
  2658. int pend_ret_fence_cnt;
  2659. struct sde_connector *c_conn;
  2660. if (!drm_enc || !phys) {
  2661. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2662. !drm_enc, !phys);
  2663. return;
  2664. }
  2665. sde_enc = to_sde_encoder_virt(drm_enc);
  2666. c_conn = to_sde_connector(phys->connector);
  2667. if (!phys->hw_pp) {
  2668. SDE_ERROR("invalid pingpong hw\n");
  2669. return;
  2670. }
  2671. ctl = phys->hw_ctl;
  2672. if (!ctl || !phys->ops.trigger_flush) {
  2673. SDE_ERROR("missing ctl/trigger cb\n");
  2674. return;
  2675. }
  2676. if (phys->split_role == ENC_ROLE_SKIP) {
  2677. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2678. "skip flush pp%d ctl%d\n",
  2679. phys->hw_pp->idx - PINGPONG_0,
  2680. ctl->idx - CTL_0);
  2681. return;
  2682. }
  2683. /* update pending counts and trigger kickoff ctl flush atomically */
  2684. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2685. if (phys->ops.is_master && phys->ops.is_master(phys))
  2686. atomic_inc(&phys->pending_retire_fence_cnt);
  2687. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2688. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2689. ctl->ops.update_bitmask) {
  2690. /* perform peripheral flush on every frame update for dp dsc */
  2691. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2692. phys->comp_ratio && c_conn->ops.update_pps) {
  2693. c_conn->ops.update_pps(phys->connector, NULL,
  2694. c_conn->display);
  2695. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2696. phys->hw_intf->idx, 1);
  2697. }
  2698. if (sde_enc->dynamic_hdr_updated)
  2699. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2700. phys->hw_intf->idx, 1);
  2701. }
  2702. if ((extra_flush && extra_flush->pending_flush_mask)
  2703. && ctl->ops.update_pending_flush)
  2704. ctl->ops.update_pending_flush(ctl, extra_flush);
  2705. phys->ops.trigger_flush(phys);
  2706. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2707. if (ctl->ops.get_pending_flush) {
  2708. struct sde_ctl_flush_cfg pending_flush = {0,};
  2709. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2710. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2711. ctl->idx - CTL_0,
  2712. pending_flush.pending_flush_mask,
  2713. pend_ret_fence_cnt);
  2714. } else {
  2715. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2716. ctl->idx - CTL_0,
  2717. pend_ret_fence_cnt);
  2718. }
  2719. }
  2720. /**
  2721. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2722. * phys: Pointer to physical encoder structure
  2723. */
  2724. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2725. {
  2726. struct sde_hw_ctl *ctl;
  2727. struct sde_encoder_virt *sde_enc;
  2728. if (!phys) {
  2729. SDE_ERROR("invalid argument(s)\n");
  2730. return;
  2731. }
  2732. if (!phys->hw_pp) {
  2733. SDE_ERROR("invalid pingpong hw\n");
  2734. return;
  2735. }
  2736. if (!phys->parent) {
  2737. SDE_ERROR("invalid parent\n");
  2738. return;
  2739. }
  2740. /* avoid ctrl start for encoder in clone mode */
  2741. if (phys->in_clone_mode)
  2742. return;
  2743. ctl = phys->hw_ctl;
  2744. sde_enc = to_sde_encoder_virt(phys->parent);
  2745. if (phys->split_role == ENC_ROLE_SKIP) {
  2746. SDE_DEBUG_ENC(sde_enc,
  2747. "skip start pp%d ctl%d\n",
  2748. phys->hw_pp->idx - PINGPONG_0,
  2749. ctl->idx - CTL_0);
  2750. return;
  2751. }
  2752. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2753. phys->ops.trigger_start(phys);
  2754. }
  2755. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2756. {
  2757. struct sde_hw_ctl *ctl;
  2758. if (!phys_enc) {
  2759. SDE_ERROR("invalid encoder\n");
  2760. return;
  2761. }
  2762. ctl = phys_enc->hw_ctl;
  2763. if (ctl && ctl->ops.trigger_flush)
  2764. ctl->ops.trigger_flush(ctl);
  2765. }
  2766. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2767. {
  2768. struct sde_hw_ctl *ctl;
  2769. if (!phys_enc) {
  2770. SDE_ERROR("invalid encoder\n");
  2771. return;
  2772. }
  2773. ctl = phys_enc->hw_ctl;
  2774. if (ctl && ctl->ops.trigger_start) {
  2775. ctl->ops.trigger_start(ctl);
  2776. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2777. }
  2778. }
  2779. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2780. {
  2781. struct sde_encoder_virt *sde_enc;
  2782. struct sde_connector *sde_con;
  2783. void *sde_con_disp;
  2784. struct sde_hw_ctl *ctl;
  2785. int rc;
  2786. if (!phys_enc) {
  2787. SDE_ERROR("invalid encoder\n");
  2788. return;
  2789. }
  2790. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2791. ctl = phys_enc->hw_ctl;
  2792. if (!ctl || !ctl->ops.reset)
  2793. return;
  2794. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2795. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2796. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2797. phys_enc->connector) {
  2798. sde_con = to_sde_connector(phys_enc->connector);
  2799. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2800. if (sde_con->ops.soft_reset) {
  2801. rc = sde_con->ops.soft_reset(sde_con_disp);
  2802. if (rc) {
  2803. SDE_ERROR_ENC(sde_enc,
  2804. "connector soft reset failure\n");
  2805. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2806. "panic");
  2807. }
  2808. }
  2809. }
  2810. phys_enc->enable_state = SDE_ENC_ENABLED;
  2811. }
  2812. /**
  2813. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2814. * Iterate through the physical encoders and perform consolidated flush
  2815. * and/or control start triggering as needed. This is done in the virtual
  2816. * encoder rather than the individual physical ones in order to handle
  2817. * use cases that require visibility into multiple physical encoders at
  2818. * a time.
  2819. * sde_enc: Pointer to virtual encoder structure
  2820. */
  2821. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2822. {
  2823. struct sde_hw_ctl *ctl;
  2824. uint32_t i;
  2825. struct sde_ctl_flush_cfg pending_flush = {0,};
  2826. u32 pending_kickoff_cnt;
  2827. struct msm_drm_private *priv = NULL;
  2828. struct sde_kms *sde_kms = NULL;
  2829. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2830. bool is_regdma_blocking = false, is_vid_mode = false;
  2831. if (!sde_enc) {
  2832. SDE_ERROR("invalid encoder\n");
  2833. return;
  2834. }
  2835. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2836. is_vid_mode = true;
  2837. is_regdma_blocking = (is_vid_mode ||
  2838. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2839. /* don't perform flush/start operations for slave encoders */
  2840. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2841. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2842. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2843. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2844. continue;
  2845. ctl = phys->hw_ctl;
  2846. if (!ctl)
  2847. continue;
  2848. if (phys->connector)
  2849. topology = sde_connector_get_topology_name(
  2850. phys->connector);
  2851. if (!phys->ops.needs_single_flush ||
  2852. !phys->ops.needs_single_flush(phys)) {
  2853. if (ctl->ops.reg_dma_flush)
  2854. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2855. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2856. } else if (ctl->ops.get_pending_flush) {
  2857. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2858. }
  2859. }
  2860. /* for split flush, combine pending flush masks and send to master */
  2861. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2862. ctl = sde_enc->cur_master->hw_ctl;
  2863. if (ctl->ops.reg_dma_flush)
  2864. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2865. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2866. &pending_flush);
  2867. }
  2868. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2869. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2870. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2871. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2872. continue;
  2873. if (!phys->ops.needs_single_flush ||
  2874. !phys->ops.needs_single_flush(phys)) {
  2875. pending_kickoff_cnt =
  2876. sde_encoder_phys_inc_pending(phys);
  2877. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2878. } else {
  2879. pending_kickoff_cnt =
  2880. sde_encoder_phys_inc_pending(phys);
  2881. SDE_EVT32(pending_kickoff_cnt,
  2882. pending_flush.pending_flush_mask,
  2883. SDE_EVTLOG_FUNC_CASE2);
  2884. }
  2885. }
  2886. if (sde_enc->misr_enable)
  2887. sde_encoder_misr_configure(&sde_enc->base, true,
  2888. sde_enc->misr_frame_count);
  2889. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2890. if (crtc_misr_info.misr_enable)
  2891. sde_crtc_misr_setup(sde_enc->crtc, true,
  2892. crtc_misr_info.misr_frame_count);
  2893. _sde_encoder_trigger_start(sde_enc->cur_master);
  2894. if (sde_enc->elevated_ahb_vote) {
  2895. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2896. priv = sde_enc->base.dev->dev_private;
  2897. if (sde_kms != NULL) {
  2898. sde_power_scale_reg_bus(&priv->phandle,
  2899. VOTE_INDEX_LOW,
  2900. false);
  2901. }
  2902. sde_enc->elevated_ahb_vote = false;
  2903. }
  2904. }
  2905. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2906. struct drm_encoder *drm_enc,
  2907. unsigned long *affected_displays,
  2908. int num_active_phys)
  2909. {
  2910. struct sde_encoder_virt *sde_enc;
  2911. struct sde_encoder_phys *master;
  2912. enum sde_rm_topology_name topology;
  2913. bool is_right_only;
  2914. if (!drm_enc || !affected_displays)
  2915. return;
  2916. sde_enc = to_sde_encoder_virt(drm_enc);
  2917. master = sde_enc->cur_master;
  2918. if (!master || !master->connector)
  2919. return;
  2920. topology = sde_connector_get_topology_name(master->connector);
  2921. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2922. return;
  2923. /*
  2924. * For pingpong split, the slave pingpong won't generate IRQs. For
  2925. * right-only updates, we can't swap pingpongs, or simply swap the
  2926. * master/slave assignment, we actually have to swap the interfaces
  2927. * so that the master physical encoder will use a pingpong/interface
  2928. * that generates irqs on which to wait.
  2929. */
  2930. is_right_only = !test_bit(0, affected_displays) &&
  2931. test_bit(1, affected_displays);
  2932. if (is_right_only && !sde_enc->intfs_swapped) {
  2933. /* right-only update swap interfaces */
  2934. swap(sde_enc->phys_encs[0]->intf_idx,
  2935. sde_enc->phys_encs[1]->intf_idx);
  2936. sde_enc->intfs_swapped = true;
  2937. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2938. /* left-only or full update, swap back */
  2939. swap(sde_enc->phys_encs[0]->intf_idx,
  2940. sde_enc->phys_encs[1]->intf_idx);
  2941. sde_enc->intfs_swapped = false;
  2942. }
  2943. SDE_DEBUG_ENC(sde_enc,
  2944. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2945. is_right_only, sde_enc->intfs_swapped,
  2946. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2947. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2948. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2949. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2950. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2951. *affected_displays);
  2952. /* ppsplit always uses master since ppslave invalid for irqs*/
  2953. if (num_active_phys == 1)
  2954. *affected_displays = BIT(0);
  2955. }
  2956. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2957. struct sde_encoder_kickoff_params *params)
  2958. {
  2959. struct sde_encoder_virt *sde_enc;
  2960. struct sde_encoder_phys *phys;
  2961. int i, num_active_phys;
  2962. bool master_assigned = false;
  2963. if (!drm_enc || !params)
  2964. return;
  2965. sde_enc = to_sde_encoder_virt(drm_enc);
  2966. if (sde_enc->num_phys_encs <= 1)
  2967. return;
  2968. /* count bits set */
  2969. num_active_phys = hweight_long(params->affected_displays);
  2970. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2971. params->affected_displays, num_active_phys);
  2972. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2973. num_active_phys);
  2974. /* for left/right only update, ppsplit master switches interface */
  2975. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2976. &params->affected_displays, num_active_phys);
  2977. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2978. enum sde_enc_split_role prv_role, new_role;
  2979. bool active = false;
  2980. phys = sde_enc->phys_encs[i];
  2981. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2982. continue;
  2983. active = test_bit(i, &params->affected_displays);
  2984. prv_role = phys->split_role;
  2985. if (active && num_active_phys == 1)
  2986. new_role = ENC_ROLE_SOLO;
  2987. else if (active && !master_assigned)
  2988. new_role = ENC_ROLE_MASTER;
  2989. else if (active)
  2990. new_role = ENC_ROLE_SLAVE;
  2991. else
  2992. new_role = ENC_ROLE_SKIP;
  2993. phys->ops.update_split_role(phys, new_role);
  2994. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2995. sde_enc->cur_master = phys;
  2996. master_assigned = true;
  2997. }
  2998. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2999. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3000. phys->split_role, active);
  3001. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3002. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3003. phys->split_role, active, num_active_phys);
  3004. }
  3005. }
  3006. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3007. {
  3008. struct sde_encoder_virt *sde_enc;
  3009. struct msm_display_info *disp_info;
  3010. if (!drm_enc) {
  3011. SDE_ERROR("invalid encoder\n");
  3012. return false;
  3013. }
  3014. sde_enc = to_sde_encoder_virt(drm_enc);
  3015. disp_info = &sde_enc->disp_info;
  3016. return (disp_info->curr_panel_mode == mode);
  3017. }
  3018. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3019. {
  3020. struct sde_encoder_virt *sde_enc;
  3021. struct sde_encoder_phys *phys;
  3022. unsigned int i;
  3023. struct sde_hw_ctl *ctl;
  3024. if (!drm_enc) {
  3025. SDE_ERROR("invalid encoder\n");
  3026. return;
  3027. }
  3028. sde_enc = to_sde_encoder_virt(drm_enc);
  3029. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3030. phys = sde_enc->phys_encs[i];
  3031. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3032. sde_encoder_check_curr_mode(drm_enc,
  3033. MSM_DISPLAY_CMD_MODE)) {
  3034. ctl = phys->hw_ctl;
  3035. if (ctl->ops.trigger_pending)
  3036. /* update only for command mode primary ctl */
  3037. ctl->ops.trigger_pending(ctl);
  3038. }
  3039. }
  3040. sde_enc->idle_pc_restore = false;
  3041. }
  3042. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3043. {
  3044. struct sde_encoder_virt *sde_enc = container_of(work,
  3045. struct sde_encoder_virt, esd_trigger_work);
  3046. if (!sde_enc) {
  3047. SDE_ERROR("invalid sde encoder\n");
  3048. return;
  3049. }
  3050. sde_encoder_resource_control(&sde_enc->base,
  3051. SDE_ENC_RC_EVENT_KICKOFF);
  3052. }
  3053. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3054. {
  3055. struct sde_encoder_virt *sde_enc = container_of(work,
  3056. struct sde_encoder_virt, input_event_work);
  3057. if (!sde_enc) {
  3058. SDE_ERROR("invalid sde encoder\n");
  3059. return;
  3060. }
  3061. sde_encoder_resource_control(&sde_enc->base,
  3062. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3063. }
  3064. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3065. {
  3066. static const uint64_t timeout_us = 50000;
  3067. static const uint64_t sleep_us = 20;
  3068. struct sde_encoder_virt *sde_enc;
  3069. ktime_t cur_ktime, exp_ktime;
  3070. uint32_t line_count, tmp, i;
  3071. if (!drm_enc) {
  3072. SDE_ERROR("invalid encoder\n");
  3073. return -EINVAL;
  3074. }
  3075. sde_enc = to_sde_encoder_virt(drm_enc);
  3076. if (!sde_enc->cur_master ||
  3077. !sde_enc->cur_master->ops.get_line_count) {
  3078. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3079. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3080. return -EINVAL;
  3081. }
  3082. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3083. line_count = sde_enc->cur_master->ops.get_line_count(
  3084. sde_enc->cur_master);
  3085. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3086. tmp = line_count;
  3087. line_count = sde_enc->cur_master->ops.get_line_count(
  3088. sde_enc->cur_master);
  3089. if (line_count < tmp) {
  3090. SDE_EVT32(DRMID(drm_enc), line_count);
  3091. return 0;
  3092. }
  3093. cur_ktime = ktime_get();
  3094. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3095. break;
  3096. usleep_range(sleep_us / 2, sleep_us);
  3097. }
  3098. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3099. return -ETIMEDOUT;
  3100. }
  3101. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3102. {
  3103. struct drm_encoder *drm_enc;
  3104. struct sde_rm_hw_iter rm_iter;
  3105. bool lm_valid = false;
  3106. bool intf_valid = false;
  3107. if (!phys_enc || !phys_enc->parent) {
  3108. SDE_ERROR("invalid encoder\n");
  3109. return -EINVAL;
  3110. }
  3111. drm_enc = phys_enc->parent;
  3112. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3113. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3114. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3115. phys_enc->has_intf_te)) {
  3116. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3117. SDE_HW_BLK_INTF);
  3118. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3119. struct sde_hw_intf *hw_intf =
  3120. (struct sde_hw_intf *)rm_iter.hw;
  3121. if (!hw_intf)
  3122. continue;
  3123. if (phys_enc->hw_ctl->ops.update_bitmask)
  3124. phys_enc->hw_ctl->ops.update_bitmask(
  3125. phys_enc->hw_ctl,
  3126. SDE_HW_FLUSH_INTF,
  3127. hw_intf->idx, 1);
  3128. intf_valid = true;
  3129. }
  3130. if (!intf_valid) {
  3131. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3132. "intf not found to flush\n");
  3133. return -EFAULT;
  3134. }
  3135. } else {
  3136. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3137. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3138. struct sde_hw_mixer *hw_lm =
  3139. (struct sde_hw_mixer *)rm_iter.hw;
  3140. if (!hw_lm)
  3141. continue;
  3142. /* update LM flush for HW without INTF TE */
  3143. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3144. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3145. phys_enc->hw_ctl,
  3146. hw_lm->idx, 1);
  3147. lm_valid = true;
  3148. }
  3149. if (!lm_valid) {
  3150. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3151. "lm not found to flush\n");
  3152. return -EFAULT;
  3153. }
  3154. }
  3155. return 0;
  3156. }
  3157. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3158. struct sde_encoder_virt *sde_enc)
  3159. {
  3160. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3161. struct sde_hw_mdp *mdptop = NULL;
  3162. sde_enc->dynamic_hdr_updated = false;
  3163. if (sde_enc->cur_master) {
  3164. mdptop = sde_enc->cur_master->hw_mdptop;
  3165. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3166. sde_enc->cur_master->connector);
  3167. }
  3168. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3169. return;
  3170. if (mdptop->ops.set_hdr_plus_metadata) {
  3171. sde_enc->dynamic_hdr_updated = true;
  3172. mdptop->ops.set_hdr_plus_metadata(
  3173. mdptop, dhdr_meta->dynamic_hdr_payload,
  3174. dhdr_meta->dynamic_hdr_payload_size,
  3175. sde_enc->cur_master->intf_idx == INTF_0 ?
  3176. 0 : 1);
  3177. }
  3178. }
  3179. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3180. {
  3181. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3182. struct sde_encoder_phys *phys;
  3183. int i;
  3184. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3185. phys = sde_enc->phys_encs[i];
  3186. if (phys && phys->ops.hw_reset)
  3187. phys->ops.hw_reset(phys);
  3188. }
  3189. }
  3190. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3191. struct sde_encoder_kickoff_params *params)
  3192. {
  3193. struct sde_encoder_virt *sde_enc;
  3194. struct sde_encoder_phys *phys;
  3195. struct sde_kms *sde_kms = NULL;
  3196. struct sde_crtc *sde_crtc;
  3197. bool needs_hw_reset = false, is_cmd_mode;
  3198. int i, rc, ret = 0;
  3199. struct msm_display_info *disp_info;
  3200. if (!drm_enc || !params || !drm_enc->dev ||
  3201. !drm_enc->dev->dev_private) {
  3202. SDE_ERROR("invalid args\n");
  3203. return -EINVAL;
  3204. }
  3205. sde_enc = to_sde_encoder_virt(drm_enc);
  3206. sde_kms = sde_encoder_get_kms(drm_enc);
  3207. if (!sde_kms)
  3208. return -EINVAL;
  3209. disp_info = &sde_enc->disp_info;
  3210. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3211. SDE_DEBUG_ENC(sde_enc, "\n");
  3212. SDE_EVT32(DRMID(drm_enc));
  3213. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3214. MSM_DISPLAY_CMD_MODE);
  3215. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3216. && is_cmd_mode)
  3217. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3218. sde_enc->cur_master->connector->state,
  3219. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3220. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3221. /* prepare for next kickoff, may include waiting on previous kickoff */
  3222. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3223. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3224. phys = sde_enc->phys_encs[i];
  3225. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3226. params->recovery_events_enabled =
  3227. sde_enc->recovery_events_enabled;
  3228. if (phys) {
  3229. if (phys->ops.prepare_for_kickoff) {
  3230. rc = phys->ops.prepare_for_kickoff(
  3231. phys, params);
  3232. if (rc)
  3233. ret = rc;
  3234. }
  3235. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3236. needs_hw_reset = true;
  3237. _sde_encoder_setup_dither(phys);
  3238. if (sde_enc->cur_master &&
  3239. sde_connector_is_qsync_updated(
  3240. sde_enc->cur_master->connector)) {
  3241. _helper_flush_qsync(phys);
  3242. }
  3243. }
  3244. }
  3245. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3246. if (rc) {
  3247. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3248. ret = rc;
  3249. goto end;
  3250. }
  3251. /* if any phys needs reset, reset all phys, in-order */
  3252. if (needs_hw_reset)
  3253. sde_encoder_needs_hw_reset(drm_enc);
  3254. _sde_encoder_update_master(drm_enc, params);
  3255. _sde_encoder_update_roi(drm_enc);
  3256. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3257. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3258. if (rc) {
  3259. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3260. sde_enc->cur_master->connector->base.id,
  3261. rc);
  3262. ret = rc;
  3263. }
  3264. }
  3265. if (sde_enc->cur_master &&
  3266. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3267. !sde_enc->cur_master->cont_splash_enabled)) {
  3268. rc = sde_encoder_dce_setup(sde_enc, params);
  3269. if (rc) {
  3270. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3271. ret = rc;
  3272. }
  3273. }
  3274. sde_encoder_dce_flush(sde_enc);
  3275. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3276. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3277. sde_enc->cur_master, sde_kms->qdss_enabled);
  3278. end:
  3279. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3280. return ret;
  3281. }
  3282. /**
  3283. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3284. * with the specified encoder, and unstage all pipes from it
  3285. * @encoder: encoder pointer
  3286. * Returns: 0 on success
  3287. */
  3288. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3289. {
  3290. struct sde_encoder_virt *sde_enc;
  3291. struct sde_encoder_phys *phys;
  3292. unsigned int i;
  3293. int rc = 0;
  3294. if (!drm_enc) {
  3295. SDE_ERROR("invalid encoder\n");
  3296. return -EINVAL;
  3297. }
  3298. sde_enc = to_sde_encoder_virt(drm_enc);
  3299. SDE_ATRACE_BEGIN("encoder_release_lm");
  3300. SDE_DEBUG_ENC(sde_enc, "\n");
  3301. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3302. phys = sde_enc->phys_encs[i];
  3303. if (!phys)
  3304. continue;
  3305. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3306. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3307. if (rc)
  3308. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3309. }
  3310. SDE_ATRACE_END("encoder_release_lm");
  3311. return rc;
  3312. }
  3313. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3314. {
  3315. struct sde_encoder_virt *sde_enc;
  3316. struct sde_encoder_phys *phys;
  3317. unsigned int i;
  3318. if (!drm_enc) {
  3319. SDE_ERROR("invalid encoder\n");
  3320. return;
  3321. }
  3322. SDE_ATRACE_BEGIN("encoder_kickoff");
  3323. sde_enc = to_sde_encoder_virt(drm_enc);
  3324. SDE_DEBUG_ENC(sde_enc, "\n");
  3325. /* create a 'no pipes' commit to release buffers on errors */
  3326. if (is_error)
  3327. _sde_encoder_reset_ctl_hw(drm_enc);
  3328. /* All phys encs are ready to go, trigger the kickoff */
  3329. _sde_encoder_kickoff_phys(sde_enc);
  3330. /* allow phys encs to handle any post-kickoff business */
  3331. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3332. phys = sde_enc->phys_encs[i];
  3333. if (phys && phys->ops.handle_post_kickoff)
  3334. phys->ops.handle_post_kickoff(phys);
  3335. }
  3336. SDE_ATRACE_END("encoder_kickoff");
  3337. }
  3338. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3339. struct sde_hw_pp_vsync_info *info)
  3340. {
  3341. struct sde_encoder_virt *sde_enc;
  3342. struct sde_encoder_phys *phys;
  3343. int i, ret;
  3344. if (!drm_enc || !info)
  3345. return;
  3346. sde_enc = to_sde_encoder_virt(drm_enc);
  3347. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3348. phys = sde_enc->phys_encs[i];
  3349. if (phys && phys->hw_intf && phys->hw_pp
  3350. && phys->hw_intf->ops.get_vsync_info) {
  3351. ret = phys->hw_intf->ops.get_vsync_info(
  3352. phys->hw_intf, &info[i]);
  3353. if (!ret) {
  3354. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3355. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3356. }
  3357. }
  3358. }
  3359. }
  3360. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3361. struct drm_framebuffer *fb)
  3362. {
  3363. struct drm_encoder *drm_enc;
  3364. struct sde_hw_mixer_cfg mixer;
  3365. struct sde_rm_hw_iter lm_iter;
  3366. bool lm_valid = false;
  3367. if (!phys_enc || !phys_enc->parent) {
  3368. SDE_ERROR("invalid encoder\n");
  3369. return -EINVAL;
  3370. }
  3371. drm_enc = phys_enc->parent;
  3372. memset(&mixer, 0, sizeof(mixer));
  3373. /* reset associated CTL/LMs */
  3374. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3375. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3376. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3377. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3378. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3379. if (!hw_lm)
  3380. continue;
  3381. /* need to flush LM to remove it */
  3382. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3383. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3384. phys_enc->hw_ctl,
  3385. hw_lm->idx, 1);
  3386. if (fb) {
  3387. /* assume a single LM if targeting a frame buffer */
  3388. if (lm_valid)
  3389. continue;
  3390. mixer.out_height = fb->height;
  3391. mixer.out_width = fb->width;
  3392. if (hw_lm->ops.setup_mixer_out)
  3393. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3394. }
  3395. lm_valid = true;
  3396. /* only enable border color on LM */
  3397. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3398. phys_enc->hw_ctl->ops.setup_blendstage(
  3399. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3400. }
  3401. if (!lm_valid) {
  3402. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3403. return -EFAULT;
  3404. }
  3405. return 0;
  3406. }
  3407. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3408. {
  3409. struct sde_encoder_virt *sde_enc;
  3410. struct sde_encoder_phys *phys;
  3411. int i, rc = 0, ret = 0;
  3412. struct sde_hw_ctl *ctl;
  3413. if (!drm_enc) {
  3414. SDE_ERROR("invalid encoder\n");
  3415. return -EINVAL;
  3416. }
  3417. sde_enc = to_sde_encoder_virt(drm_enc);
  3418. /* update the qsync parameters for the current frame */
  3419. if (sde_enc->cur_master)
  3420. sde_connector_set_qsync_params(
  3421. sde_enc->cur_master->connector);
  3422. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3423. phys = sde_enc->phys_encs[i];
  3424. if (phys && phys->ops.prepare_commit)
  3425. phys->ops.prepare_commit(phys);
  3426. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3427. ret = -ETIMEDOUT;
  3428. if (phys && phys->hw_ctl) {
  3429. ctl = phys->hw_ctl;
  3430. /*
  3431. * avoid clearing the pending flush during the first
  3432. * frame update after idle power collpase as the
  3433. * restore path would have updated the pending flush
  3434. */
  3435. if (!sde_enc->idle_pc_restore &&
  3436. ctl->ops.clear_pending_flush)
  3437. ctl->ops.clear_pending_flush(ctl);
  3438. }
  3439. }
  3440. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3441. rc = sde_connector_prepare_commit(
  3442. sde_enc->cur_master->connector);
  3443. if (rc)
  3444. SDE_ERROR_ENC(sde_enc,
  3445. "prepare commit failed conn %d rc %d\n",
  3446. sde_enc->cur_master->connector->base.id,
  3447. rc);
  3448. }
  3449. return ret;
  3450. }
  3451. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3452. bool enable, u32 frame_count)
  3453. {
  3454. if (!phys_enc)
  3455. return;
  3456. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3457. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3458. enable, frame_count);
  3459. }
  3460. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3461. bool nonblock, u32 *misr_value)
  3462. {
  3463. if (!phys_enc)
  3464. return -EINVAL;
  3465. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3466. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3467. nonblock, misr_value) : -ENOTSUPP;
  3468. }
  3469. #ifdef CONFIG_DEBUG_FS
  3470. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3471. {
  3472. struct sde_encoder_virt *sde_enc;
  3473. int i;
  3474. if (!s || !s->private)
  3475. return -EINVAL;
  3476. sde_enc = s->private;
  3477. mutex_lock(&sde_enc->enc_lock);
  3478. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3479. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3480. if (!phys)
  3481. continue;
  3482. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3483. phys->intf_idx - INTF_0,
  3484. atomic_read(&phys->vsync_cnt),
  3485. atomic_read(&phys->underrun_cnt));
  3486. switch (phys->intf_mode) {
  3487. case INTF_MODE_VIDEO:
  3488. seq_puts(s, "mode: video\n");
  3489. break;
  3490. case INTF_MODE_CMD:
  3491. seq_puts(s, "mode: command\n");
  3492. break;
  3493. case INTF_MODE_WB_BLOCK:
  3494. seq_puts(s, "mode: wb block\n");
  3495. break;
  3496. case INTF_MODE_WB_LINE:
  3497. seq_puts(s, "mode: wb line\n");
  3498. break;
  3499. default:
  3500. seq_puts(s, "mode: ???\n");
  3501. break;
  3502. }
  3503. }
  3504. mutex_unlock(&sde_enc->enc_lock);
  3505. return 0;
  3506. }
  3507. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3508. struct file *file)
  3509. {
  3510. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3511. }
  3512. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3513. const char __user *user_buf, size_t count, loff_t *ppos)
  3514. {
  3515. struct sde_encoder_virt *sde_enc;
  3516. int rc;
  3517. char buf[MISR_BUFF_SIZE + 1];
  3518. size_t buff_copy;
  3519. u32 frame_count, enable;
  3520. struct sde_kms *sde_kms = NULL;
  3521. struct drm_encoder *drm_enc;
  3522. if (!file || !file->private_data)
  3523. return -EINVAL;
  3524. sde_enc = file->private_data;
  3525. if (!sde_enc)
  3526. return -EINVAL;
  3527. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3528. if (!sde_kms)
  3529. return -EINVAL;
  3530. drm_enc = &sde_enc->base;
  3531. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3532. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3533. return -ENOTSUPP;
  3534. }
  3535. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3536. if (copy_from_user(buf, user_buf, buff_copy))
  3537. return -EINVAL;
  3538. buf[buff_copy] = 0; /* end of string */
  3539. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3540. return -EINVAL;
  3541. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3542. if (rc < 0)
  3543. return rc;
  3544. sde_enc->misr_enable = enable;
  3545. sde_enc->misr_reconfigure = true;
  3546. sde_enc->misr_frame_count = frame_count;
  3547. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3548. pm_runtime_put_sync(drm_enc->dev->dev);
  3549. return count;
  3550. }
  3551. static ssize_t _sde_encoder_misr_read(struct file *file,
  3552. char __user *user_buff, size_t count, loff_t *ppos)
  3553. {
  3554. struct sde_encoder_virt *sde_enc;
  3555. struct sde_kms *sde_kms = NULL;
  3556. struct drm_encoder *drm_enc;
  3557. int i = 0, len = 0;
  3558. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3559. int rc;
  3560. if (*ppos)
  3561. return 0;
  3562. if (!file || !file->private_data)
  3563. return -EINVAL;
  3564. sde_enc = file->private_data;
  3565. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3566. if (!sde_kms)
  3567. return -EINVAL;
  3568. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3569. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3570. return -ENOTSUPP;
  3571. }
  3572. drm_enc = &sde_enc->base;
  3573. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3574. if (rc < 0)
  3575. return rc;
  3576. if (!sde_enc->misr_enable) {
  3577. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3578. "disabled\n");
  3579. goto buff_check;
  3580. }
  3581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3582. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3583. u32 misr_value = 0;
  3584. if (!phys || !phys->ops.collect_misr) {
  3585. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3586. "invalid\n");
  3587. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3588. continue;
  3589. }
  3590. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3591. if (rc) {
  3592. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3593. "invalid\n");
  3594. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3595. rc);
  3596. continue;
  3597. } else {
  3598. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3599. "Intf idx:%d\n",
  3600. phys->intf_idx - INTF_0);
  3601. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3602. "0x%x\n", misr_value);
  3603. }
  3604. }
  3605. buff_check:
  3606. if (count <= len) {
  3607. len = 0;
  3608. goto end;
  3609. }
  3610. if (copy_to_user(user_buff, buf, len)) {
  3611. len = -EFAULT;
  3612. goto end;
  3613. }
  3614. *ppos += len; /* increase offset */
  3615. end:
  3616. pm_runtime_put_sync(drm_enc->dev->dev);
  3617. return len;
  3618. }
  3619. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3620. {
  3621. struct sde_encoder_virt *sde_enc;
  3622. struct sde_kms *sde_kms;
  3623. int i;
  3624. static const struct file_operations debugfs_status_fops = {
  3625. .open = _sde_encoder_debugfs_status_open,
  3626. .read = seq_read,
  3627. .llseek = seq_lseek,
  3628. .release = single_release,
  3629. };
  3630. static const struct file_operations debugfs_misr_fops = {
  3631. .open = simple_open,
  3632. .read = _sde_encoder_misr_read,
  3633. .write = _sde_encoder_misr_setup,
  3634. };
  3635. char name[SDE_NAME_SIZE];
  3636. if (!drm_enc) {
  3637. SDE_ERROR("invalid encoder\n");
  3638. return -EINVAL;
  3639. }
  3640. sde_enc = to_sde_encoder_virt(drm_enc);
  3641. sde_kms = sde_encoder_get_kms(drm_enc);
  3642. if (!sde_kms) {
  3643. SDE_ERROR("invalid sde_kms\n");
  3644. return -EINVAL;
  3645. }
  3646. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3647. /* create overall sub-directory for the encoder */
  3648. sde_enc->debugfs_root = debugfs_create_dir(name,
  3649. drm_enc->dev->primary->debugfs_root);
  3650. if (!sde_enc->debugfs_root)
  3651. return -ENOMEM;
  3652. /* don't error check these */
  3653. debugfs_create_file("status", 0400,
  3654. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3655. debugfs_create_file("misr_data", 0600,
  3656. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3657. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3658. &sde_enc->idle_pc_enabled);
  3659. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3660. &sde_enc->frame_trigger_mode);
  3661. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3662. if (sde_enc->phys_encs[i] &&
  3663. sde_enc->phys_encs[i]->ops.late_register)
  3664. sde_enc->phys_encs[i]->ops.late_register(
  3665. sde_enc->phys_encs[i],
  3666. sde_enc->debugfs_root);
  3667. return 0;
  3668. }
  3669. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3670. {
  3671. struct sde_encoder_virt *sde_enc;
  3672. if (!drm_enc)
  3673. return;
  3674. sde_enc = to_sde_encoder_virt(drm_enc);
  3675. debugfs_remove_recursive(sde_enc->debugfs_root);
  3676. }
  3677. #else
  3678. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3679. {
  3680. return 0;
  3681. }
  3682. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3683. {
  3684. }
  3685. #endif
  3686. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3687. {
  3688. return _sde_encoder_init_debugfs(encoder);
  3689. }
  3690. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3691. {
  3692. _sde_encoder_destroy_debugfs(encoder);
  3693. }
  3694. static int sde_encoder_virt_add_phys_encs(
  3695. struct msm_display_info *disp_info,
  3696. struct sde_encoder_virt *sde_enc,
  3697. struct sde_enc_phys_init_params *params)
  3698. {
  3699. struct sde_encoder_phys *enc = NULL;
  3700. u32 display_caps = disp_info->capabilities;
  3701. SDE_DEBUG_ENC(sde_enc, "\n");
  3702. /*
  3703. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3704. * in this function, check up-front.
  3705. */
  3706. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3707. ARRAY_SIZE(sde_enc->phys_encs)) {
  3708. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3709. sde_enc->num_phys_encs);
  3710. return -EINVAL;
  3711. }
  3712. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3713. enc = sde_encoder_phys_vid_init(params);
  3714. if (IS_ERR_OR_NULL(enc)) {
  3715. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3716. PTR_ERR(enc));
  3717. return !enc ? -EINVAL : PTR_ERR(enc);
  3718. }
  3719. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3720. }
  3721. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3722. enc = sde_encoder_phys_cmd_init(params);
  3723. if (IS_ERR_OR_NULL(enc)) {
  3724. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3725. PTR_ERR(enc));
  3726. return !enc ? -EINVAL : PTR_ERR(enc);
  3727. }
  3728. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3729. }
  3730. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3731. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3732. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3733. else
  3734. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3735. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3736. ++sde_enc->num_phys_encs;
  3737. return 0;
  3738. }
  3739. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3740. struct sde_enc_phys_init_params *params)
  3741. {
  3742. struct sde_encoder_phys *enc = NULL;
  3743. if (!sde_enc) {
  3744. SDE_ERROR("invalid encoder\n");
  3745. return -EINVAL;
  3746. }
  3747. SDE_DEBUG_ENC(sde_enc, "\n");
  3748. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3749. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3750. sde_enc->num_phys_encs);
  3751. return -EINVAL;
  3752. }
  3753. enc = sde_encoder_phys_wb_init(params);
  3754. if (IS_ERR_OR_NULL(enc)) {
  3755. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3756. PTR_ERR(enc));
  3757. return !enc ? -EINVAL : PTR_ERR(enc);
  3758. }
  3759. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3760. ++sde_enc->num_phys_encs;
  3761. return 0;
  3762. }
  3763. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3764. struct sde_kms *sde_kms,
  3765. struct msm_display_info *disp_info,
  3766. int *drm_enc_mode)
  3767. {
  3768. int ret = 0;
  3769. int i = 0;
  3770. enum sde_intf_type intf_type;
  3771. struct sde_encoder_virt_ops parent_ops = {
  3772. sde_encoder_vblank_callback,
  3773. sde_encoder_underrun_callback,
  3774. sde_encoder_frame_done_callback,
  3775. sde_encoder_get_qsync_fps_callback,
  3776. };
  3777. struct sde_enc_phys_init_params phys_params;
  3778. if (!sde_enc || !sde_kms) {
  3779. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3780. !sde_enc, !sde_kms);
  3781. return -EINVAL;
  3782. }
  3783. memset(&phys_params, 0, sizeof(phys_params));
  3784. phys_params.sde_kms = sde_kms;
  3785. phys_params.parent = &sde_enc->base;
  3786. phys_params.parent_ops = parent_ops;
  3787. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3788. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3789. SDE_DEBUG("\n");
  3790. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3791. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3792. intf_type = INTF_DSI;
  3793. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3794. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3795. intf_type = INTF_HDMI;
  3796. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3797. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3798. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3799. else
  3800. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3801. intf_type = INTF_DP;
  3802. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3803. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3804. intf_type = INTF_WB;
  3805. } else {
  3806. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3807. return -EINVAL;
  3808. }
  3809. WARN_ON(disp_info->num_of_h_tiles < 1);
  3810. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3811. sde_enc->te_source = disp_info->te_source;
  3812. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3813. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3814. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3815. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3816. mutex_lock(&sde_enc->enc_lock);
  3817. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3818. /*
  3819. * Left-most tile is at index 0, content is controller id
  3820. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3821. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3822. */
  3823. u32 controller_id = disp_info->h_tile_instance[i];
  3824. if (disp_info->num_of_h_tiles > 1) {
  3825. if (i == 0)
  3826. phys_params.split_role = ENC_ROLE_MASTER;
  3827. else
  3828. phys_params.split_role = ENC_ROLE_SLAVE;
  3829. } else {
  3830. phys_params.split_role = ENC_ROLE_SOLO;
  3831. }
  3832. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3833. i, controller_id, phys_params.split_role);
  3834. if (sde_enc->ops.phys_init) {
  3835. struct sde_encoder_phys *enc;
  3836. enc = sde_enc->ops.phys_init(intf_type,
  3837. controller_id,
  3838. &phys_params);
  3839. if (enc) {
  3840. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3841. enc;
  3842. ++sde_enc->num_phys_encs;
  3843. } else
  3844. SDE_ERROR_ENC(sde_enc,
  3845. "failed to add phys encs\n");
  3846. continue;
  3847. }
  3848. if (intf_type == INTF_WB) {
  3849. phys_params.intf_idx = INTF_MAX;
  3850. phys_params.wb_idx = sde_encoder_get_wb(
  3851. sde_kms->catalog,
  3852. intf_type, controller_id);
  3853. if (phys_params.wb_idx == WB_MAX) {
  3854. SDE_ERROR_ENC(sde_enc,
  3855. "could not get wb: type %d, id %d\n",
  3856. intf_type, controller_id);
  3857. ret = -EINVAL;
  3858. }
  3859. } else {
  3860. phys_params.wb_idx = WB_MAX;
  3861. phys_params.intf_idx = sde_encoder_get_intf(
  3862. sde_kms->catalog, intf_type,
  3863. controller_id);
  3864. if (phys_params.intf_idx == INTF_MAX) {
  3865. SDE_ERROR_ENC(sde_enc,
  3866. "could not get wb: type %d, id %d\n",
  3867. intf_type, controller_id);
  3868. ret = -EINVAL;
  3869. }
  3870. }
  3871. if (!ret) {
  3872. if (intf_type == INTF_WB)
  3873. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3874. &phys_params);
  3875. else
  3876. ret = sde_encoder_virt_add_phys_encs(
  3877. disp_info,
  3878. sde_enc,
  3879. &phys_params);
  3880. if (ret)
  3881. SDE_ERROR_ENC(sde_enc,
  3882. "failed to add phys encs\n");
  3883. }
  3884. }
  3885. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3886. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3887. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3888. if (vid_phys) {
  3889. atomic_set(&vid_phys->vsync_cnt, 0);
  3890. atomic_set(&vid_phys->underrun_cnt, 0);
  3891. }
  3892. if (cmd_phys) {
  3893. atomic_set(&cmd_phys->vsync_cnt, 0);
  3894. atomic_set(&cmd_phys->underrun_cnt, 0);
  3895. }
  3896. }
  3897. mutex_unlock(&sde_enc->enc_lock);
  3898. return ret;
  3899. }
  3900. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3901. .mode_set = sde_encoder_virt_mode_set,
  3902. .disable = sde_encoder_virt_disable,
  3903. .enable = sde_encoder_virt_enable,
  3904. .atomic_check = sde_encoder_virt_atomic_check,
  3905. };
  3906. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3907. .destroy = sde_encoder_destroy,
  3908. .late_register = sde_encoder_late_register,
  3909. .early_unregister = sde_encoder_early_unregister,
  3910. };
  3911. struct drm_encoder *sde_encoder_init_with_ops(
  3912. struct drm_device *dev,
  3913. struct msm_display_info *disp_info,
  3914. const struct sde_encoder_ops *ops)
  3915. {
  3916. struct msm_drm_private *priv = dev->dev_private;
  3917. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3918. struct drm_encoder *drm_enc = NULL;
  3919. struct sde_encoder_virt *sde_enc = NULL;
  3920. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3921. char name[SDE_NAME_SIZE];
  3922. int ret = 0, i, intf_index = INTF_MAX;
  3923. struct sde_encoder_phys *phys = NULL;
  3924. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3925. if (!sde_enc) {
  3926. ret = -ENOMEM;
  3927. goto fail;
  3928. }
  3929. if (ops)
  3930. sde_enc->ops = *ops;
  3931. mutex_init(&sde_enc->enc_lock);
  3932. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3933. &drm_enc_mode);
  3934. if (ret)
  3935. goto fail;
  3936. sde_enc->cur_master = NULL;
  3937. spin_lock_init(&sde_enc->enc_spinlock);
  3938. mutex_init(&sde_enc->vblank_ctl_lock);
  3939. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3940. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3941. drm_enc = &sde_enc->base;
  3942. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3943. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3944. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3945. phys = sde_enc->phys_encs[i];
  3946. if (!phys)
  3947. continue;
  3948. if (phys->ops.is_master && phys->ops.is_master(phys))
  3949. intf_index = phys->intf_idx - INTF_0;
  3950. }
  3951. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  3952. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  3953. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  3954. SDE_RSC_PRIMARY_DISP_CLIENT :
  3955. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  3956. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  3957. SDE_DEBUG("sde rsc client create failed :%ld\n",
  3958. PTR_ERR(sde_enc->rsc_client));
  3959. sde_enc->rsc_client = NULL;
  3960. }
  3961. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  3962. ret = _sde_encoder_input_handler(sde_enc);
  3963. if (ret)
  3964. SDE_ERROR(
  3965. "input handler registration failed, rc = %d\n", ret);
  3966. }
  3967. mutex_init(&sde_enc->rc_lock);
  3968. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3969. sde_encoder_off_work);
  3970. sde_enc->vblank_enabled = false;
  3971. sde_enc->qdss_status = false;
  3972. kthread_init_work(&sde_enc->input_event_work,
  3973. sde_encoder_input_event_work_handler);
  3974. kthread_init_work(&sde_enc->esd_trigger_work,
  3975. sde_encoder_esd_trigger_work_handler);
  3976. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  3977. SDE_DEBUG_ENC(sde_enc, "created\n");
  3978. return drm_enc;
  3979. fail:
  3980. SDE_ERROR("failed to create encoder\n");
  3981. if (drm_enc)
  3982. sde_encoder_destroy(drm_enc);
  3983. return ERR_PTR(ret);
  3984. }
  3985. struct drm_encoder *sde_encoder_init(
  3986. struct drm_device *dev,
  3987. struct msm_display_info *disp_info)
  3988. {
  3989. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  3990. }
  3991. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  3992. enum msm_event_wait event)
  3993. {
  3994. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  3995. struct sde_encoder_virt *sde_enc = NULL;
  3996. int i, ret = 0;
  3997. char atrace_buf[32];
  3998. if (!drm_enc) {
  3999. SDE_ERROR("invalid encoder\n");
  4000. return -EINVAL;
  4001. }
  4002. sde_enc = to_sde_encoder_virt(drm_enc);
  4003. SDE_DEBUG_ENC(sde_enc, "\n");
  4004. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4005. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4006. switch (event) {
  4007. case MSM_ENC_COMMIT_DONE:
  4008. fn_wait = phys->ops.wait_for_commit_done;
  4009. break;
  4010. case MSM_ENC_TX_COMPLETE:
  4011. fn_wait = phys->ops.wait_for_tx_complete;
  4012. break;
  4013. case MSM_ENC_VBLANK:
  4014. fn_wait = phys->ops.wait_for_vblank;
  4015. break;
  4016. case MSM_ENC_ACTIVE_REGION:
  4017. fn_wait = phys->ops.wait_for_active;
  4018. break;
  4019. default:
  4020. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4021. event);
  4022. return -EINVAL;
  4023. }
  4024. if (phys && fn_wait) {
  4025. snprintf(atrace_buf, sizeof(atrace_buf),
  4026. "wait_completion_event_%d", event);
  4027. SDE_ATRACE_BEGIN(atrace_buf);
  4028. ret = fn_wait(phys);
  4029. SDE_ATRACE_END(atrace_buf);
  4030. if (ret)
  4031. return ret;
  4032. }
  4033. }
  4034. return ret;
  4035. }
  4036. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4037. u64 *l_bound, u64 *u_bound)
  4038. {
  4039. struct sde_encoder_virt *sde_enc;
  4040. u64 jitter_ns, frametime_ns;
  4041. struct msm_mode_info *info;
  4042. if (!drm_enc) {
  4043. SDE_ERROR("invalid encoder\n");
  4044. return;
  4045. }
  4046. sde_enc = to_sde_encoder_virt(drm_enc);
  4047. info = &sde_enc->mode_info;
  4048. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4049. jitter_ns = info->jitter_numer * frametime_ns;
  4050. do_div(jitter_ns, info->jitter_denom * 100);
  4051. *l_bound = frametime_ns - jitter_ns;
  4052. *u_bound = frametime_ns + jitter_ns;
  4053. }
  4054. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4055. {
  4056. struct sde_encoder_virt *sde_enc;
  4057. if (!drm_enc) {
  4058. SDE_ERROR("invalid encoder\n");
  4059. return 0;
  4060. }
  4061. sde_enc = to_sde_encoder_virt(drm_enc);
  4062. return sde_enc->mode_info.frame_rate;
  4063. }
  4064. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4065. {
  4066. struct sde_encoder_virt *sde_enc = NULL;
  4067. int i;
  4068. if (!encoder) {
  4069. SDE_ERROR("invalid encoder\n");
  4070. return INTF_MODE_NONE;
  4071. }
  4072. sde_enc = to_sde_encoder_virt(encoder);
  4073. if (sde_enc->cur_master)
  4074. return sde_enc->cur_master->intf_mode;
  4075. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4076. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4077. if (phys)
  4078. return phys->intf_mode;
  4079. }
  4080. return INTF_MODE_NONE;
  4081. }
  4082. static void _sde_encoder_cache_hw_res_cont_splash(
  4083. struct drm_encoder *encoder,
  4084. struct sde_kms *sde_kms)
  4085. {
  4086. int i, idx;
  4087. struct sde_encoder_virt *sde_enc;
  4088. struct sde_encoder_phys *phys_enc;
  4089. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4090. sde_enc = to_sde_encoder_virt(encoder);
  4091. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4092. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4093. sde_enc->hw_pp[i] = NULL;
  4094. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4095. break;
  4096. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4097. }
  4098. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4099. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4100. sde_enc->hw_dsc[i] = NULL;
  4101. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4102. break;
  4103. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4104. }
  4105. /*
  4106. * If we have multiple phys encoders with one controller, make
  4107. * sure to populate the controller pointer in both phys encoders.
  4108. */
  4109. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4110. phys_enc = sde_enc->phys_encs[idx];
  4111. phys_enc->hw_ctl = NULL;
  4112. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4113. SDE_HW_BLK_CTL);
  4114. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4115. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4116. phys_enc->hw_ctl =
  4117. (struct sde_hw_ctl *) ctl_iter.hw;
  4118. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4119. phys_enc->intf_idx, phys_enc->hw_ctl);
  4120. }
  4121. }
  4122. }
  4123. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4126. phys->hw_intf = NULL;
  4127. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4128. break;
  4129. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4130. }
  4131. }
  4132. /**
  4133. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4134. * device bootup when cont_splash is enabled
  4135. * @drm_enc: Pointer to drm encoder structure
  4136. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4137. * @enable: boolean indicates enable or displae state of splash
  4138. * @Return: true if successful in updating the encoder structure
  4139. */
  4140. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4141. struct sde_splash_display *splash_display, bool enable)
  4142. {
  4143. struct sde_encoder_virt *sde_enc;
  4144. struct msm_drm_private *priv;
  4145. struct sde_kms *sde_kms;
  4146. struct drm_connector *conn = NULL;
  4147. struct sde_connector *sde_conn = NULL;
  4148. struct sde_connector_state *sde_conn_state = NULL;
  4149. struct drm_display_mode *drm_mode = NULL;
  4150. struct sde_encoder_phys *phys_enc;
  4151. int ret = 0, i;
  4152. if (!encoder) {
  4153. SDE_ERROR("invalid drm enc\n");
  4154. return -EINVAL;
  4155. }
  4156. sde_enc = to_sde_encoder_virt(encoder);
  4157. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4158. if (!sde_kms) {
  4159. SDE_ERROR("invalid sde_kms\n");
  4160. return -EINVAL;
  4161. }
  4162. priv = encoder->dev->dev_private;
  4163. if (!priv->num_connectors) {
  4164. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4165. return -EINVAL;
  4166. }
  4167. SDE_DEBUG_ENC(sde_enc,
  4168. "num of connectors: %d\n", priv->num_connectors);
  4169. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4170. if (!enable) {
  4171. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4172. phys_enc = sde_enc->phys_encs[i];
  4173. if (phys_enc)
  4174. phys_enc->cont_splash_enabled = false;
  4175. }
  4176. return ret;
  4177. }
  4178. if (!splash_display) {
  4179. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4180. return -EINVAL;
  4181. }
  4182. for (i = 0; i < priv->num_connectors; i++) {
  4183. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4184. priv->connectors[i]->base.id);
  4185. sde_conn = to_sde_connector(priv->connectors[i]);
  4186. if (!sde_conn->encoder) {
  4187. SDE_DEBUG_ENC(sde_enc,
  4188. "encoder not attached to connector\n");
  4189. continue;
  4190. }
  4191. if (sde_conn->encoder->base.id
  4192. == encoder->base.id) {
  4193. conn = (priv->connectors[i]);
  4194. break;
  4195. }
  4196. }
  4197. if (!conn || !conn->state) {
  4198. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4199. return -EINVAL;
  4200. }
  4201. sde_conn_state = to_sde_connector_state(conn->state);
  4202. if (!sde_conn->ops.get_mode_info) {
  4203. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4204. return -EINVAL;
  4205. }
  4206. ret = sde_connector_get_mode_info(&sde_conn->base,
  4207. &encoder->crtc->state->adjusted_mode,
  4208. &sde_conn_state->mode_info);
  4209. if (ret) {
  4210. SDE_ERROR_ENC(sde_enc,
  4211. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4212. return ret;
  4213. }
  4214. if (sde_conn->encoder) {
  4215. conn->state->best_encoder = sde_conn->encoder;
  4216. SDE_DEBUG_ENC(sde_enc,
  4217. "configured cstate->best_encoder to ID = %d\n",
  4218. conn->state->best_encoder->base.id);
  4219. } else {
  4220. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4221. conn->base.id);
  4222. }
  4223. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4224. conn->state, false);
  4225. if (ret) {
  4226. SDE_ERROR_ENC(sde_enc,
  4227. "failed to reserve hw resources, %d\n", ret);
  4228. return ret;
  4229. }
  4230. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4231. sde_connector_get_topology_name(conn));
  4232. drm_mode = &encoder->crtc->state->adjusted_mode;
  4233. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4234. drm_mode->hdisplay, drm_mode->vdisplay);
  4235. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4236. if (encoder->bridge) {
  4237. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4238. /*
  4239. * For cont-splash use case, we update the mode
  4240. * configurations manually. This will skip the
  4241. * usually mode set call when actual frame is
  4242. * pushed from framework. The bridge needs to
  4243. * be updated with the current drm mode by
  4244. * calling the bridge mode set ops.
  4245. */
  4246. if (encoder->bridge->funcs) {
  4247. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4248. encoder->bridge->funcs->mode_set(encoder->bridge,
  4249. drm_mode, drm_mode);
  4250. }
  4251. } else {
  4252. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4253. }
  4254. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4255. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4256. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4257. if (!phys) {
  4258. SDE_ERROR_ENC(sde_enc,
  4259. "phys encoders not initialized\n");
  4260. return -EINVAL;
  4261. }
  4262. /* update connector for master and slave phys encoders */
  4263. phys->connector = conn;
  4264. phys->cont_splash_enabled = true;
  4265. phys->hw_pp = sde_enc->hw_pp[i];
  4266. if (phys->ops.cont_splash_mode_set)
  4267. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4268. if (phys->ops.is_master && phys->ops.is_master(phys))
  4269. sde_enc->cur_master = phys;
  4270. }
  4271. return ret;
  4272. }
  4273. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4274. bool skip_pre_kickoff)
  4275. {
  4276. struct msm_drm_thread *event_thread = NULL;
  4277. struct msm_drm_private *priv = NULL;
  4278. struct sde_encoder_virt *sde_enc = NULL;
  4279. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4280. SDE_ERROR("invalid parameters\n");
  4281. return -EINVAL;
  4282. }
  4283. priv = enc->dev->dev_private;
  4284. sde_enc = to_sde_encoder_virt(enc);
  4285. if (!sde_enc->crtc || (sde_enc->crtc->index
  4286. >= ARRAY_SIZE(priv->event_thread))) {
  4287. SDE_DEBUG_ENC(sde_enc,
  4288. "invalid cached CRTC: %d or crtc index: %d\n",
  4289. sde_enc->crtc == NULL,
  4290. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4291. return -EINVAL;
  4292. }
  4293. SDE_EVT32_VERBOSE(DRMID(enc));
  4294. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4295. if (!skip_pre_kickoff) {
  4296. kthread_queue_work(&event_thread->worker,
  4297. &sde_enc->esd_trigger_work);
  4298. kthread_flush_work(&sde_enc->esd_trigger_work);
  4299. }
  4300. /*
  4301. * panel may stop generating te signal (vsync) during esd failure. rsc
  4302. * hardware may hang without vsync. Avoid rsc hang by generating the
  4303. * vsync from watchdog timer instead of panel.
  4304. */
  4305. sde_encoder_helper_switch_vsync(enc, true);
  4306. if (!skip_pre_kickoff)
  4307. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4308. return 0;
  4309. }
  4310. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4311. {
  4312. struct sde_encoder_virt *sde_enc;
  4313. if (!encoder) {
  4314. SDE_ERROR("invalid drm enc\n");
  4315. return false;
  4316. }
  4317. sde_enc = to_sde_encoder_virt(encoder);
  4318. return sde_enc->recovery_events_enabled;
  4319. }
  4320. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4321. bool enabled)
  4322. {
  4323. struct sde_encoder_virt *sde_enc;
  4324. if (!encoder) {
  4325. SDE_ERROR("invalid drm enc\n");
  4326. return;
  4327. }
  4328. sde_enc = to_sde_encoder_virt(encoder);
  4329. sde_enc->recovery_events_enabled = enabled;
  4330. }