sde_encoder_phys.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef __SDE_ENCODER_PHYS_H__
  6. #define __SDE_ENCODER_PHYS_H__
  7. #include <linux/jiffies.h>
  8. #include <linux/sde_rsc.h>
  9. #include "sde_kms.h"
  10. #include "sde_hw_intf.h"
  11. #include "sde_hw_pingpong.h"
  12. #include "sde_hw_ctl.h"
  13. #include "sde_hw_top.h"
  14. #include "sde_hw_wb.h"
  15. #include "sde_hw_cdm.h"
  16. #include "sde_encoder.h"
  17. #include "sde_connector.h"
  18. #define SDE_ENCODER_NAME_MAX 16
  19. /* wait for at most 2 vsync for lowest refresh rate (24hz) */
  20. #define KICKOFF_TIMEOUT_MS 84
  21. #define KICKOFF_TIMEOUT_JIFFIES msecs_to_jiffies(KICKOFF_TIMEOUT_MS)
  22. #define MAX_TE_PROFILE_COUNT 5
  23. /**
  24. * enum sde_enc_split_role - Role this physical encoder will play in a
  25. * split-panel configuration, where one panel is master, and others slaves.
  26. * Masters have extra responsibilities, like managing the VBLANK IRQ.
  27. * @ENC_ROLE_SOLO: This is the one and only panel. This encoder is master.
  28. * @ENC_ROLE_MASTER: This encoder is the master of a split panel config.
  29. * @ENC_ROLE_SLAVE: This encoder is not the master of a split panel config.
  30. * @ENC_ROLE_SKIP: This encoder is not participating in kickoffs
  31. */
  32. enum sde_enc_split_role {
  33. ENC_ROLE_SOLO,
  34. ENC_ROLE_MASTER,
  35. ENC_ROLE_SLAVE,
  36. ENC_ROLE_SKIP
  37. };
  38. /**
  39. * enum sde_enc_enable_state - current enabled state of the physical encoder
  40. * @SDE_ENC_DISABLING: Encoder transitioning to disable state
  41. * Events bounding transition are encoder type specific
  42. * @SDE_ENC_DISABLED: Encoder is disabled
  43. * @SDE_ENC_ENABLING: Encoder transitioning to enabled
  44. * Events bounding transition are encoder type specific
  45. * @SDE_ENC_ENABLED: Encoder is enabled
  46. * @SDE_ENC_ERR_NEEDS_HW_RESET: Encoder is enabled, but requires a hw_reset
  47. * to recover from a previous error
  48. */
  49. enum sde_enc_enable_state {
  50. SDE_ENC_DISABLING,
  51. SDE_ENC_DISABLED,
  52. SDE_ENC_ENABLING,
  53. SDE_ENC_ENABLED,
  54. SDE_ENC_ERR_NEEDS_HW_RESET
  55. };
  56. struct sde_encoder_phys;
  57. /**
  58. * struct sde_encoder_virt_ops - Interface the containing virtual encoder
  59. * provides for the physical encoders to use to callback.
  60. * @handle_vblank_virt: Notify virtual encoder of vblank IRQ reception
  61. * Note: This is called from IRQ handler context.
  62. * @handle_underrun_virt: Notify virtual encoder of underrun IRQ reception
  63. * Note: This is called from IRQ handler context.
  64. * @handle_frame_done: Notify virtual encoder that this phys encoder
  65. * completes last request frame.
  66. * @get_qsync_fps: Returns the min fps for the qsync feature.
  67. */
  68. struct sde_encoder_virt_ops {
  69. void (*handle_vblank_virt)(struct drm_encoder *parent,
  70. struct sde_encoder_phys *phys);
  71. void (*handle_underrun_virt)(struct drm_encoder *parent,
  72. struct sde_encoder_phys *phys);
  73. void (*handle_frame_done)(struct drm_encoder *parent,
  74. struct sde_encoder_phys *phys, u32 event);
  75. void (*get_qsync_fps)(struct drm_encoder *parent,
  76. u32 *qsync_fps, u32 vrr_fps);
  77. };
  78. /**
  79. * struct sde_encoder_phys_ops - Interface the physical encoders provide to
  80. * the containing virtual encoder.
  81. * @late_register: DRM Call. Add Userspace interfaces, debugfs.
  82. * @prepare_commit: MSM Atomic Call, start of atomic commit sequence
  83. * @is_master: Whether this phys_enc is the current master
  84. * encoder. Can be switched at enable time. Based
  85. * on split_role and current mode (CMD/VID).
  86. * @mode_fixup: DRM Call. Fixup a DRM mode.
  87. * @cont_splash_mode_set: mode set with specific HW resources during
  88. * cont splash enabled state.
  89. * @mode_set: DRM Call. Set a DRM mode.
  90. * This likely caches the mode, for use at enable.
  91. * @enable: DRM Call. Enable a DRM mode.
  92. * @disable: DRM Call. Disable mode.
  93. * @atomic_check: DRM Call. Atomic check new DRM state.
  94. * @destroy: DRM Call. Destroy and release resources.
  95. * @get_hw_resources: Populate the structure with the hardware
  96. * resources that this phys_enc is using.
  97. * Expect no overlap between phys_encs.
  98. * @control_vblank_irq Register/Deregister for VBLANK IRQ
  99. * @wait_for_commit_done: Wait for hardware to have flushed the
  100. * current pending frames to hardware
  101. * @wait_for_tx_complete: Wait for hardware to transfer the pixels
  102. * to the panel
  103. * @wait_for_vblank: Wait for VBLANK, for sub-driver internal use
  104. * @prepare_for_kickoff: Do any work necessary prior to a kickoff
  105. * For CMD encoder, may wait for previous tx done
  106. * @handle_post_kickoff: Do any work necessary post-kickoff work
  107. * @trigger_flush: Process flush event on physical encoder
  108. * @trigger_start: Process start event on physical encoder
  109. * @needs_single_flush: Whether encoder slaves need to be flushed
  110. * @setup_misr: Sets up MISR, enable and disables based on sysfs
  111. * @collect_misr: Collects MISR data on frame update
  112. * @hw_reset: Issue HW recovery such as CTL reset and clear
  113. * SDE_ENC_ERR_NEEDS_HW_RESET state
  114. * @irq_control: Handler to enable/disable all the encoder IRQs
  115. * @update_split_role: Update the split role of the phys enc
  116. * @control_te: Interface to control the vsync_enable status
  117. * @restore: Restore all the encoder configs.
  118. * @is_autorefresh_enabled: provides the autorefresh current
  119. * enable/disable state.
  120. * @get_line_count: Obtain current internal vertical line count
  121. * @get_wr_line_count: Obtain current output vertical line count
  122. * @wait_dma_trigger: Returns true if lut dma has to trigger and wait
  123. * unitl transaction is complete.
  124. * @wait_for_active: Wait for display scan line to be in active area
  125. * @setup_vsync_source: Configure vsync source selection for cmd mode.
  126. * @get_underrun_line_count: Obtain and log current internal vertical line
  127. * count and underrun line count
  128. */
  129. struct sde_encoder_phys_ops {
  130. int (*late_register)(struct sde_encoder_phys *encoder,
  131. struct dentry *debugfs_root);
  132. void (*prepare_commit)(struct sde_encoder_phys *encoder);
  133. bool (*is_master)(struct sde_encoder_phys *encoder);
  134. bool (*mode_fixup)(struct sde_encoder_phys *encoder,
  135. const struct drm_display_mode *mode,
  136. struct drm_display_mode *adjusted_mode);
  137. void (*mode_set)(struct sde_encoder_phys *encoder,
  138. struct drm_display_mode *mode,
  139. struct drm_display_mode *adjusted_mode);
  140. void (*cont_splash_mode_set)(struct sde_encoder_phys *encoder,
  141. struct drm_display_mode *adjusted_mode);
  142. void (*enable)(struct sde_encoder_phys *encoder);
  143. void (*disable)(struct sde_encoder_phys *encoder);
  144. int (*atomic_check)(struct sde_encoder_phys *encoder,
  145. struct drm_crtc_state *crtc_state,
  146. struct drm_connector_state *conn_state);
  147. void (*destroy)(struct sde_encoder_phys *encoder);
  148. void (*get_hw_resources)(struct sde_encoder_phys *encoder,
  149. struct sde_encoder_hw_resources *hw_res,
  150. struct drm_connector_state *conn_state);
  151. int (*control_vblank_irq)(struct sde_encoder_phys *enc, bool enable);
  152. int (*wait_for_commit_done)(struct sde_encoder_phys *phys_enc);
  153. int (*wait_for_tx_complete)(struct sde_encoder_phys *phys_enc);
  154. int (*wait_for_vblank)(struct sde_encoder_phys *phys_enc);
  155. int (*prepare_for_kickoff)(struct sde_encoder_phys *phys_enc,
  156. struct sde_encoder_kickoff_params *params);
  157. void (*handle_post_kickoff)(struct sde_encoder_phys *phys_enc);
  158. void (*trigger_flush)(struct sde_encoder_phys *phys_enc);
  159. void (*trigger_start)(struct sde_encoder_phys *phys_enc);
  160. bool (*needs_single_flush)(struct sde_encoder_phys *phys_enc);
  161. void (*setup_misr)(struct sde_encoder_phys *phys_encs,
  162. bool enable, u32 frame_count);
  163. int (*collect_misr)(struct sde_encoder_phys *phys_enc, bool nonblock,
  164. u32 *misr_value);
  165. void (*hw_reset)(struct sde_encoder_phys *phys_enc);
  166. void (*irq_control)(struct sde_encoder_phys *phys, bool enable);
  167. void (*update_split_role)(struct sde_encoder_phys *phys_enc,
  168. enum sde_enc_split_role role);
  169. void (*control_te)(struct sde_encoder_phys *phys_enc, bool enable);
  170. void (*restore)(struct sde_encoder_phys *phys);
  171. bool (*is_autorefresh_enabled)(struct sde_encoder_phys *phys);
  172. int (*get_line_count)(struct sde_encoder_phys *phys);
  173. int (*get_wr_line_count)(struct sde_encoder_phys *phys);
  174. bool (*wait_dma_trigger)(struct sde_encoder_phys *phys);
  175. int (*wait_for_active)(struct sde_encoder_phys *phys);
  176. void (*setup_vsync_source)(struct sde_encoder_phys *phys,
  177. u32 vsync_source, bool is_dummy);
  178. u32 (*get_underrun_line_count)(struct sde_encoder_phys *phys);
  179. };
  180. /**
  181. * enum sde_intr_idx - sde encoder interrupt index
  182. * @INTR_IDX_VSYNC: Vsync interrupt for video mode panel
  183. * @INTR_IDX_PINGPONG: Pingpong done interrupt for cmd mode panel
  184. * @INTR_IDX_UNDERRUN: Underrun interrupt for video and cmd mode panel
  185. * @INTR_IDX_RDPTR: Readpointer done interrupt for cmd mode panel
  186. * @INTR_IDX_WB_DONE: Writeback done interrupt for WB
  187. * @INTR_IDX_PP1_OVFL: Pingpong overflow interrupt on PP1 for Concurrent WB
  188. * @INTR_IDX_PP2_OVFL: Pingpong overflow interrupt on PP2 for Concurrent WB
  189. * @INTR_IDX_PP3_OVFL: Pingpong overflow interrupt on PP3 for Concurrent WB
  190. * @INTR_IDX_PP4_OVFL: Pingpong overflow interrupt on PP4 for Concurrent WB
  191. * @INTR_IDX_PP5_OVFL: Pingpong overflow interrupt on PP5 for Concurrent WB
  192. * @INTR_IDX_PP_CWB_OVFL: Pingpong overflow interrupt on PP_CWB0/1 for Concurrent WB
  193. * @INTR_IDX_AUTOREFRESH_DONE: Autorefresh done for cmd mode panel meaning
  194. * autorefresh has triggered a double buffer flip
  195. * @INTR_IDX_WRPTR: Writepointer start interrupt for cmd mode panel
  196. */
  197. enum sde_intr_idx {
  198. INTR_IDX_VSYNC,
  199. INTR_IDX_PINGPONG,
  200. INTR_IDX_UNDERRUN,
  201. INTR_IDX_CTL_START,
  202. INTR_IDX_RDPTR,
  203. INTR_IDX_AUTOREFRESH_DONE,
  204. INTR_IDX_WB_DONE,
  205. INTR_IDX_PP1_OVFL,
  206. INTR_IDX_PP2_OVFL,
  207. INTR_IDX_PP3_OVFL,
  208. INTR_IDX_PP4_OVFL,
  209. INTR_IDX_PP5_OVFL,
  210. INTR_IDX_PP_CWB_OVFL,
  211. INTR_IDX_WRPTR,
  212. INTR_IDX_MAX,
  213. };
  214. /**
  215. * sde_encoder_irq - tracking structure for interrupts
  216. * @name: string name of interrupt
  217. * @intr_type: Encoder interrupt type
  218. * @intr_idx: Encoder interrupt enumeration
  219. * @hw_idx: HW Block ID
  220. * @irq_idx: IRQ interface lookup index from SDE IRQ framework
  221. * will be -EINVAL if IRQ is not registered
  222. * @irq_cb: interrupt callback
  223. */
  224. struct sde_encoder_irq {
  225. const char *name;
  226. enum sde_intr_type intr_type;
  227. enum sde_intr_idx intr_idx;
  228. int hw_idx;
  229. int irq_idx;
  230. struct sde_irq_callback cb;
  231. };
  232. /**
  233. * struct sde_encoder_phys - physical encoder that drives a single INTF block
  234. * tied to a specific panel / sub-panel. Abstract type, sub-classed by
  235. * phys_vid or phys_cmd for video mode or command mode encs respectively.
  236. * @parent: Pointer to the containing virtual encoder
  237. * @connector: If a mode is set, cached pointer to the active connector
  238. * @ops: Operations exposed to the virtual encoder
  239. * @parent_ops: Callbacks exposed by the parent to the phys_enc
  240. * @hw_mdptop: Hardware interface to the top registers
  241. * @hw_ctl: Hardware interface to the ctl registers
  242. * @hw_intf: Hardware interface to INTF registers
  243. * @hw_cdm: Hardware interface to the cdm registers
  244. * @hw_qdss: Hardware interface to the qdss registers
  245. * @cdm_cfg: Chroma-down hardware configuration
  246. * @hw_pp: Hardware interface to the ping pong registers
  247. * @sde_kms: Pointer to the sde_kms top level
  248. * @cached_mode: DRM mode cached at mode_set time, acted on in enable
  249. * @enabled: Whether the encoder has enabled and running a mode
  250. * @split_role: Role to play in a split-panel configuration
  251. * @intf_mode: Interface mode
  252. * @intf_idx: Interface index on sde hardware
  253. * @intf_cfg: Interface hardware configuration
  254. * @intf_cfg_v1: Interface hardware configuration to be used if control
  255. * path supports SDE_CTL_ACTIVE_CFG
  256. * @comp_type: Type of compression supported
  257. * @comp_ratio: Compression ratio
  258. * @dsc_extra_pclk_cycle_cnt: Extra pclk cycle count for DSC over DP
  259. * @dsc_extra_disp_width: Additional display width for DSC over DP
  260. * @poms_align_vsync: poms with vsync aligned
  261. * @dce_bytes_per_line: Compressed bytes per line
  262. * @enc_spinlock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  263. * @enable_state: Enable state tracking
  264. * @vblank_refcount: Reference count of vblank request
  265. * @vblank_cached_refcount: Reference count of vblank cached request
  266. * @wbirq_refcount: Reference count of wb irq request
  267. * @vsync_cnt: Vsync count for the physical encoder
  268. * @underrun_cnt: Underrun count for the physical encoder
  269. * @pending_kickoff_cnt: Atomic counter tracking the number of kickoffs
  270. * vs. the number of done/vblank irqs. Should hover
  271. * between 0-2 Incremented when a new kickoff is
  272. * scheduled. Decremented in irq handler
  273. * @pending_retire_fence_cnt: Atomic counter tracking the pending retire
  274. * fences that have to be signalled.
  275. * @pending_kickoff_wq: Wait queue for blocking until kickoff completes
  276. * @irq: IRQ tracking structures
  277. * @has_intf_te: Interface TE configuration support
  278. * @cont_splash_enabled: Variable to store continuous splash settings.
  279. * @in_clone_mode Indicates if encoder is in clone mode ref@CWB
  280. * @vfp_cached: cached vertical front porch to be used for
  281. * programming ROT and MDP fetch start
  282. * @frame_trigger_mode: frame trigger mode indication for command
  283. * mode display
  284. * @recovered: flag set to true when recovered from pp timeout
  285. */
  286. struct sde_encoder_phys {
  287. struct drm_encoder *parent;
  288. struct drm_connector *connector;
  289. struct sde_encoder_phys_ops ops;
  290. struct sde_encoder_virt_ops parent_ops;
  291. struct sde_hw_mdp *hw_mdptop;
  292. struct sde_hw_ctl *hw_ctl;
  293. struct sde_hw_intf *hw_intf;
  294. struct sde_hw_cdm *hw_cdm;
  295. struct sde_hw_qdss *hw_qdss;
  296. struct sde_hw_cdm_cfg cdm_cfg;
  297. struct sde_hw_pingpong *hw_pp;
  298. struct sde_kms *sde_kms;
  299. struct drm_display_mode cached_mode;
  300. enum sde_enc_split_role split_role;
  301. enum sde_intf_mode intf_mode;
  302. enum sde_intf intf_idx;
  303. struct sde_hw_intf_cfg intf_cfg;
  304. struct sde_hw_intf_cfg_v1 intf_cfg_v1;
  305. enum msm_display_compression_type comp_type;
  306. u32 comp_ratio;
  307. u32 dsc_extra_pclk_cycle_cnt;
  308. u32 dsc_extra_disp_width;
  309. bool poms_align_vsync;
  310. u32 dce_bytes_per_line;
  311. spinlock_t *enc_spinlock;
  312. enum sde_enc_enable_state enable_state;
  313. struct mutex *vblank_ctl_lock;
  314. atomic_t vblank_refcount;
  315. atomic_t vblank_cached_refcount;
  316. atomic_t wbirq_refcount;
  317. atomic_t vsync_cnt;
  318. atomic_t underrun_cnt;
  319. atomic_t pending_kickoff_cnt;
  320. atomic_t pending_retire_fence_cnt;
  321. wait_queue_head_t pending_kickoff_wq;
  322. struct sde_encoder_irq irq[INTR_IDX_MAX];
  323. bool has_intf_te;
  324. bool cont_splash_enabled;
  325. bool in_clone_mode;
  326. int vfp_cached;
  327. enum frame_trigger_mode_type frame_trigger_mode;
  328. bool recovered;
  329. };
  330. static inline int sde_encoder_phys_inc_pending(struct sde_encoder_phys *phys)
  331. {
  332. return atomic_inc_return(&phys->pending_kickoff_cnt);
  333. }
  334. /**
  335. * struct sde_encoder_phys_vid - sub-class of sde_encoder_phys to handle video
  336. * mode specific operations
  337. * @base: Baseclass physical encoder structure
  338. * @timing_params: Current timing parameter
  339. * @error_count: Number of consecutive kickoffs that experienced an error
  340. */
  341. struct sde_encoder_phys_vid {
  342. struct sde_encoder_phys base;
  343. struct intf_timing_params timing_params;
  344. int error_count;
  345. };
  346. /**
  347. * struct sde_encoder_phys_cmd_autorefresh - autorefresh state tracking
  348. * @cfg: current active autorefresh configuration
  349. * @kickoff_cnt: atomic count tracking autorefresh done irq kickoffs pending
  350. * @kickoff_wq: wait queue for waiting on autorefresh done irq
  351. */
  352. struct sde_encoder_phys_cmd_autorefresh {
  353. struct sde_hw_autorefresh cfg;
  354. atomic_t kickoff_cnt;
  355. wait_queue_head_t kickoff_wq;
  356. };
  357. /**
  358. * struct sde_encoder_phys_cmd_te_timestamp - list node to keep track of
  359. * rd_ptr/TE timestamp
  360. * @list: list node
  361. * @timestamp: TE timestamp
  362. */
  363. struct sde_encoder_phys_cmd_te_timestamp {
  364. struct list_head list;
  365. ktime_t timestamp;
  366. };
  367. /**
  368. * struct sde_encoder_phys_cmd - sub-class of sde_encoder_phys to handle command
  369. * mode specific operations
  370. * @base: Baseclass physical encoder structure
  371. * @stream_sel: Stream selection for multi-stream interfaces
  372. * @pp_timeout_report_cnt: number of pingpong done irq timeout errors
  373. * @autorefresh: autorefresh feature state
  374. * @pending_vblank_cnt: Atomic counter tracking pending wait for VBLANK
  375. * @pending_vblank_wq: Wait queue for blocking until VBLANK received
  376. * @wr_ptr_wait_success: log wr_ptr_wait success for release fence trigger
  377. * @te_timestamp_list: List head for the TE timestamp list
  378. * @te_timestamp: Array of size MAX_TE_PROFILE_COUNT te_timestamp_list elements
  379. */
  380. struct sde_encoder_phys_cmd {
  381. struct sde_encoder_phys base;
  382. int stream_sel;
  383. int pp_timeout_report_cnt;
  384. struct sde_encoder_phys_cmd_autorefresh autorefresh;
  385. atomic_t pending_vblank_cnt;
  386. wait_queue_head_t pending_vblank_wq;
  387. bool wr_ptr_wait_success;
  388. struct list_head te_timestamp_list;
  389. struct sde_encoder_phys_cmd_te_timestamp
  390. te_timestamp[MAX_TE_PROFILE_COUNT];
  391. };
  392. /**
  393. * struct sde_encoder_phys_wb - sub-class of sde_encoder_phys to handle
  394. * writeback specific operations
  395. * @base: Baseclass physical encoder structure
  396. * @hw_wb: Hardware interface to the wb registers
  397. * @wbdone_timeout: Timeout value for writeback done in msec
  398. * @bypass_irqreg: Bypass irq register/unregister if non-zero
  399. * @wb_cfg: Writeback hardware configuration
  400. * @cdp_cfg: Writeback CDP configuration
  401. * @wb_roi: Writeback region-of-interest
  402. * @wb_fmt: Writeback pixel format
  403. * @wb_fb: Pointer to current writeback framebuffer
  404. * @wb_aspace: Pointer to current writeback address space
  405. * @cwb_old_fb: Pointer to old writeback framebuffer
  406. * @cwb_old_aspace: Pointer to old writeback address space
  407. * @frame_count: Counter of completed writeback operations
  408. * @kickoff_count: Counter of issued writeback operations
  409. * @aspace: address space identifier for non-secure/secure domain
  410. * @wb_dev: Pointer to writeback device
  411. * @start_time: Start time of writeback latest request
  412. * @end_time: End time of writeback latest request
  413. * @bo_disable: Buffer object(s) to use during the disabling state
  414. * @fb_disable: Frame buffer to use during the disabling state
  415. * @crtc Pointer to drm_crtc
  416. */
  417. struct sde_encoder_phys_wb {
  418. struct sde_encoder_phys base;
  419. struct sde_hw_wb *hw_wb;
  420. u32 wbdone_timeout;
  421. u32 bypass_irqreg;
  422. struct sde_hw_wb_cfg wb_cfg;
  423. struct sde_hw_wb_cdp_cfg cdp_cfg;
  424. struct sde_rect wb_roi;
  425. const struct sde_format *wb_fmt;
  426. struct drm_framebuffer *wb_fb;
  427. struct msm_gem_address_space *wb_aspace;
  428. struct drm_framebuffer *cwb_old_fb;
  429. struct msm_gem_address_space *cwb_old_aspace;
  430. u32 frame_count;
  431. u32 kickoff_count;
  432. struct msm_gem_address_space *aspace[SDE_IOMMU_DOMAIN_MAX];
  433. struct sde_wb_device *wb_dev;
  434. ktime_t start_time;
  435. ktime_t end_time;
  436. struct drm_gem_object *bo_disable[SDE_MAX_PLANES];
  437. struct drm_framebuffer *fb_disable;
  438. struct drm_crtc *crtc;
  439. };
  440. /**
  441. * struct sde_enc_phys_init_params - initialization parameters for phys encs
  442. * @sde_kms: Pointer to the sde_kms top level
  443. * @parent: Pointer to the containing virtual encoder
  444. * @parent_ops: Callbacks exposed by the parent to the phys_enc
  445. * @split_role: Role to play in a split-panel configuration
  446. * @intf_idx: Interface index this phys_enc will control
  447. * @wb_idx: Writeback index this phys_enc will control
  448. * @comp_type: Type of compression supported
  449. * @enc_spinlock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  450. */
  451. struct sde_enc_phys_init_params {
  452. struct sde_kms *sde_kms;
  453. struct drm_encoder *parent;
  454. struct sde_encoder_virt_ops parent_ops;
  455. enum sde_enc_split_role split_role;
  456. enum sde_intf intf_idx;
  457. enum sde_wb wb_idx;
  458. enum msm_display_compression_type comp_type;
  459. spinlock_t *enc_spinlock;
  460. struct mutex *vblank_ctl_lock;
  461. };
  462. /**
  463. * sde_encoder_wait_info - container for passing arguments to irq wait functions
  464. * @wq: wait queue structure
  465. * @atomic_cnt: wait until atomic_cnt equals zero
  466. * @count_check: wait for specific atomic_cnt instead of zero.
  467. * @timeout_ms: timeout value in milliseconds
  468. */
  469. struct sde_encoder_wait_info {
  470. wait_queue_head_t *wq;
  471. atomic_t *atomic_cnt;
  472. u32 count_check;
  473. s64 timeout_ms;
  474. };
  475. /**
  476. * sde_encoder_phys_vid_init - Construct a new video mode physical encoder
  477. * @p: Pointer to init params structure
  478. * Return: Error code or newly allocated encoder
  479. */
  480. struct sde_encoder_phys *sde_encoder_phys_vid_init(
  481. struct sde_enc_phys_init_params *p);
  482. /**
  483. * sde_encoder_phys_cmd_init - Construct a new command mode physical encoder
  484. * @p: Pointer to init params structure
  485. * Return: Error code or newly allocated encoder
  486. */
  487. struct sde_encoder_phys *sde_encoder_phys_cmd_init(
  488. struct sde_enc_phys_init_params *p);
  489. /**
  490. * sde_encoder_phys_wb_init - Construct a new writeback physical encoder
  491. * @p: Pointer to init params structure
  492. * Return: Error code or newly allocated encoder
  493. */
  494. #if IS_ENABLED(CONFIG_DRM_SDE_WB)
  495. struct sde_encoder_phys *sde_encoder_phys_wb_init(
  496. struct sde_enc_phys_init_params *p);
  497. #else
  498. static inline
  499. struct sde_encoder_phys *sde_encoder_phys_wb_init(
  500. struct sde_enc_phys_init_params *p)
  501. {
  502. return NULL;
  503. }
  504. #endif /* CONFIG_DRM_SDE_WB */
  505. void sde_encoder_phys_setup_cdm(struct sde_encoder_phys *phys_enc,
  506. struct drm_framebuffer *fb, const struct sde_format *format,
  507. struct sde_rect *wb_roi);
  508. /**
  509. * sde_encoder_helper_get_pp_line_count - pingpong linecount helper function
  510. * @drm_enc: Pointer to drm encoder structure
  511. * @info: structure used to populate the pp line count information
  512. */
  513. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  514. struct sde_hw_pp_vsync_info *info);
  515. /**
  516. * sde_encoder_helper_get_transfer_time - get the mdp transfer time in usecs
  517. * @drm_enc: Pointer to drm encoder structure
  518. * @transfer_time_us: Pointer to store the output value
  519. */
  520. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  521. u32 *transfer_time_us);
  522. /**
  523. * sde_encoder_helper_trigger_flush - control flush helper function
  524. * This helper function may be optionally specified by physical
  525. * encoders if they require ctl_flush triggering.
  526. * @phys_enc: Pointer to physical encoder structure
  527. */
  528. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc);
  529. /**
  530. * sde_encoder_helper_trigger_start - control start helper function
  531. * This helper function may be optionally specified by physical
  532. * encoders if they require ctl_start triggering.
  533. * @phys_enc: Pointer to physical encoder structure
  534. */
  535. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc);
  536. /**
  537. * sde_encoder_helper_vsync_config - configure vsync source for cmd mode
  538. * @phys_enc: Pointer to physical encoder structure
  539. * @vsync_source: vsync source selection
  540. * @is_dummy: used only for RSC
  541. */
  542. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  543. u32 vsync_source, bool is_dummy);
  544. /**
  545. * sde_encoder_helper_wait_event_timeout - wait for event with timeout
  546. * taking into account that jiffies may jump between reads leading to
  547. * incorrectly detected timeouts. Prevent failure in this scenario by
  548. * making sure that elapsed time during wait is valid.
  549. * @drm_id: drm object id for logging
  550. * @hw_id: hw instance id for logging
  551. * @info: wait info structure
  552. */
  553. int sde_encoder_helper_wait_event_timeout(
  554. int32_t drm_id,
  555. int32_t hw_id,
  556. struct sde_encoder_wait_info *info);
  557. /*
  558. * sde_encoder_get_fps - get the allowed panel jitter in nanoseconds
  559. * @encoder: Pointer to drm encoder object
  560. */
  561. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *encoder,
  562. u64 *l_bound, u64 *u_bound);
  563. /**
  564. * sde_encoder_helper_switch_vsync - switch vsync source to WD or default
  565. * @drm_enc: Pointer to drm encoder structure
  566. * @watchdog_te: switch vsync source to watchdog TE
  567. */
  568. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  569. bool watchdog_te);
  570. /**
  571. * sde_encoder_helper_hw_reset - issue ctl hw reset
  572. * This helper function may be optionally specified by physical
  573. * encoders if they require ctl hw reset. If state is currently
  574. * SDE_ENC_ERR_NEEDS_HW_RESET, it is set back to SDE_ENC_ENABLED.
  575. * @phys_enc: Pointer to physical encoder structure
  576. */
  577. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc);
  578. static inline enum sde_3d_blend_mode sde_encoder_helper_get_3d_blend_mode(
  579. struct sde_encoder_phys *phys_enc)
  580. {
  581. struct msm_display_topology def;
  582. enum sde_enc_split_role split_role;
  583. int ret, num_lm;
  584. bool mode_3d;
  585. if (!phys_enc || phys_enc->enable_state == SDE_ENC_DISABLING ||
  586. !phys_enc->connector || !phys_enc->connector->state)
  587. return BLEND_3D_NONE;
  588. ret = sde_connector_state_get_topology
  589. (phys_enc->connector->state, &def);
  590. if (ret)
  591. return BLEND_3D_NONE;
  592. num_lm = def.num_lm;
  593. mode_3d = (num_lm > def.num_enc) ? true : false;
  594. split_role = phys_enc->split_role;
  595. if (split_role == ENC_ROLE_SOLO && num_lm == 2 && mode_3d)
  596. return BLEND_3D_H_ROW_INT;
  597. if ((split_role == ENC_ROLE_MASTER || split_role == ENC_ROLE_SLAVE)
  598. && num_lm == 4 && mode_3d)
  599. return BLEND_3D_H_ROW_INT;
  600. return BLEND_3D_NONE;
  601. }
  602. /**
  603. * sde_encoder_phys_is_cwb_disabling - Check if CWB encoder attached to this
  604. * CRTC and it is in SDE_ENC_DISABLING state.
  605. * @phys_enc: Pointer to physical encoder structure
  606. * @crtc: drm crtc
  607. * @Return: true if cwb encoder is in disabling state
  608. */
  609. static inline bool sde_encoder_phys_is_cwb_disabling(
  610. struct sde_encoder_phys *phys, struct drm_crtc *crtc)
  611. {
  612. struct sde_encoder_phys_wb *wb_enc;
  613. if (!phys || !phys->in_clone_mode ||
  614. phys->enable_state != SDE_ENC_DISABLING)
  615. return false;
  616. wb_enc = container_of(phys, struct sde_encoder_phys_wb, base);
  617. return (wb_enc->crtc == crtc) ? true : false;
  618. }
  619. /**
  620. * sde_encoder_helper_split_config - split display configuration helper function
  621. * This helper function may be used by physical encoders to configure
  622. * the split display related registers.
  623. * @phys_enc: Pointer to physical encoder structure
  624. * @interface: enum sde_intf setting
  625. */
  626. void sde_encoder_helper_split_config(
  627. struct sde_encoder_phys *phys_enc,
  628. enum sde_intf interface);
  629. /**
  630. * sde_encoder_helper_reset_mixers - reset mixers associated with phys enc
  631. * @phys_enc: Pointer to physical encoder structure
  632. * @fb: Optional fb for specifying new mixer output resolution, may be NULL
  633. * Return: Zero on success
  634. */
  635. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  636. struct drm_framebuffer *fb);
  637. /**
  638. * sde_encoder_helper_report_irq_timeout - utility to report error that irq has
  639. * timed out, including reporting frame error event to crtc and debug dump
  640. * @phys_enc: Pointer to physical encoder structure
  641. * @intr_idx: Failing interrupt index
  642. */
  643. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  644. enum sde_intr_idx intr_idx);
  645. /**
  646. * sde_encoder_helper_wait_for_irq - utility to wait on an irq.
  647. * note: will call sde_encoder_helper_wait_for_irq on timeout
  648. * @phys_enc: Pointer to physical encoder structure
  649. * @intr_idx: encoder interrupt index
  650. * @wait_info: wait info struct
  651. * @Return: 0 or -ERROR
  652. */
  653. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  654. enum sde_intr_idx intr_idx,
  655. struct sde_encoder_wait_info *wait_info);
  656. /**
  657. * sde_encoder_helper_register_irq - register and enable an irq
  658. * @phys_enc: Pointer to physical encoder structure
  659. * @intr_idx: encoder interrupt index
  660. * @Return: 0 or -ERROR
  661. */
  662. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  663. enum sde_intr_idx intr_idx);
  664. /**
  665. * sde_encoder_helper_unregister_irq - unregister and disable an irq
  666. * @phys_enc: Pointer to physical encoder structure
  667. * @intr_idx: encoder interrupt index
  668. * @Return: 0 or -ERROR
  669. */
  670. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  671. enum sde_intr_idx intr_idx);
  672. /**
  673. * sde_encoder_helper_update_intf_cfg - update interface configuration for
  674. * single control path.
  675. * @phys_enc: Pointer to physical encoder structure
  676. */
  677. void sde_encoder_helper_update_intf_cfg(
  678. struct sde_encoder_phys *phys_enc);
  679. /**
  680. * _sde_encoder_phys_is_dual_ctl - check if encoder needs dual ctl path.
  681. * @phys_enc: Pointer to physical encoder structure
  682. * @Return: true if dual ctl paths else false
  683. */
  684. static inline bool _sde_encoder_phys_is_dual_ctl(
  685. struct sde_encoder_phys *phys_enc)
  686. {
  687. struct sde_kms *sde_kms;
  688. enum sde_rm_topology_name topology;
  689. const struct sde_rm_topology_def* def;
  690. if (!phys_enc) {
  691. pr_err("invalid phys_enc\n");
  692. return false;
  693. }
  694. sde_kms = phys_enc->sde_kms;
  695. if (!sde_kms) {
  696. pr_err("invalid kms\n");
  697. return false;
  698. }
  699. topology = sde_connector_get_topology_name(phys_enc->connector);
  700. def = sde_rm_topology_get_topology_def(&sde_kms->rm, topology);
  701. if (IS_ERR_OR_NULL(def)) {
  702. pr_err("invalid topology\n");
  703. return false;
  704. }
  705. return (def->num_ctl == 2) ? true : false;
  706. }
  707. /**
  708. * _sde_encoder_phys_is_ppsplit - check if pp_split is enabled
  709. * @phys_enc: Pointer to physical encoder structure
  710. * @Return: true or false
  711. */
  712. static inline bool _sde_encoder_phys_is_ppsplit(
  713. struct sde_encoder_phys *phys_enc)
  714. {
  715. enum sde_rm_topology_name topology;
  716. if (!phys_enc) {
  717. pr_err("invalid phys_enc\n");
  718. return false;
  719. }
  720. topology = sde_connector_get_topology_name(phys_enc->connector);
  721. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  722. return true;
  723. return false;
  724. }
  725. static inline bool sde_encoder_phys_needs_single_flush(
  726. struct sde_encoder_phys *phys_enc)
  727. {
  728. if (!phys_enc)
  729. return false;
  730. return (_sde_encoder_phys_is_ppsplit(phys_enc) ||
  731. !_sde_encoder_phys_is_dual_ctl(phys_enc));
  732. }
  733. /**
  734. * sde_encoder_helper_phys_disable - helper function to disable virt encoder
  735. * @phys_enc: Pointer to physical encoder structure
  736. * @wb_enc: Pointer to writeback encoder structure
  737. */
  738. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  739. struct sde_encoder_phys_wb *wb_enc);
  740. /**
  741. * sde_encoder_helper_setup_misr - helper function to setup misr
  742. * @phys_enc: Pointer to physical encoder structure
  743. * @enable: enable/disable flag
  744. * @frame_count: frame count for misr
  745. */
  746. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  747. bool enable, u32 frame_count);
  748. /**
  749. * sde_encoder_helper_collect_misr - helper function to collect misr
  750. * @phys_enc: Pointer to physical encoder structure
  751. * @nonblock: blocking/non-blocking flag
  752. * @misr_value: pointer to misr value
  753. * @Return: zero on success
  754. */
  755. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  756. bool nonblock, u32 *misr_value);
  757. #endif /* __sde_encoder_phys_H__ */