dsi_ctrl.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const enum dsi_ctrl_version dsi_ctrl_v2_6 = DSI_CTRL_VERSION_2_6;
  47. static const struct of_device_id msm_dsi_of_match[] = {
  48. {
  49. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  50. .data = &dsi_ctrl_v1_4,
  51. },
  52. {
  53. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  54. .data = &dsi_ctrl_v2_0,
  55. },
  56. {
  57. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  58. .data = &dsi_ctrl_v2_2,
  59. },
  60. {
  61. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  62. .data = &dsi_ctrl_v2_3,
  63. },
  64. {
  65. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  66. .data = &dsi_ctrl_v2_4,
  67. },
  68. {
  69. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  70. .data = &dsi_ctrl_v2_5,
  71. },
  72. {
  73. .compatible = "qcom,dsi-ctrl-hw-v2.6",
  74. .data = &dsi_ctrl_v2_6,
  75. },
  76. {}
  77. };
  78. #ifdef CONFIG_DEBUG_FS
  79. static ssize_t debugfs_state_info_read(struct file *file,
  80. char __user *buff,
  81. size_t count,
  82. loff_t *ppos)
  83. {
  84. struct dsi_ctrl *dsi_ctrl = file->private_data;
  85. char *buf;
  86. u32 len = 0;
  87. if (!dsi_ctrl)
  88. return -ENODEV;
  89. if (*ppos)
  90. return 0;
  91. buf = kzalloc(SZ_4K, GFP_KERNEL);
  92. if (!buf)
  93. return -ENOMEM;
  94. /* Dump current state */
  95. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  96. len += snprintf((buf + len), (SZ_4K - len),
  97. "\tCTRL_ENGINE = %s\n",
  98. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  99. len += snprintf((buf + len), (SZ_4K - len),
  100. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  101. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  102. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  103. /* Dump clock information */
  104. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  105. len += snprintf((buf + len), (SZ_4K - len),
  106. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  107. dsi_ctrl->clk_freq.byte_clk_rate,
  108. dsi_ctrl->clk_freq.pix_clk_rate,
  109. dsi_ctrl->clk_freq.esc_clk_rate);
  110. if (len > count)
  111. len = count;
  112. len = min_t(size_t, len, SZ_4K);
  113. if (copy_to_user(buff, buf, len)) {
  114. kfree(buf);
  115. return -EFAULT;
  116. }
  117. *ppos += len;
  118. kfree(buf);
  119. return len;
  120. }
  121. static ssize_t debugfs_reg_dump_read(struct file *file,
  122. char __user *buff,
  123. size_t count,
  124. loff_t *ppos)
  125. {
  126. struct dsi_ctrl *dsi_ctrl = file->private_data;
  127. char *buf;
  128. u32 len = 0;
  129. struct dsi_clk_ctrl_info clk_info;
  130. int rc = 0;
  131. if (!dsi_ctrl)
  132. return -ENODEV;
  133. if (*ppos)
  134. return 0;
  135. buf = kzalloc(SZ_4K, GFP_KERNEL);
  136. if (!buf)
  137. return -ENOMEM;
  138. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  139. clk_info.clk_type = DSI_CORE_CLK;
  140. clk_info.clk_state = DSI_CLK_ON;
  141. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  142. if (rc) {
  143. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  144. kfree(buf);
  145. return rc;
  146. }
  147. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  148. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  149. buf, SZ_4K);
  150. clk_info.clk_state = DSI_CLK_OFF;
  151. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  152. if (rc) {
  153. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  154. kfree(buf);
  155. return rc;
  156. }
  157. if (len > count)
  158. len = count;
  159. len = min_t(size_t, len, SZ_4K);
  160. if (copy_to_user(buff, buf, len)) {
  161. kfree(buf);
  162. return -EFAULT;
  163. }
  164. *ppos += len;
  165. kfree(buf);
  166. return len;
  167. }
  168. static ssize_t debugfs_line_count_read(struct file *file,
  169. char __user *user_buf,
  170. size_t user_len,
  171. loff_t *ppos)
  172. {
  173. struct dsi_ctrl *dsi_ctrl = file->private_data;
  174. char *buf;
  175. int rc = 0;
  176. u32 len = 0;
  177. size_t max_len = min_t(size_t, user_len, SZ_4K);
  178. if (!dsi_ctrl)
  179. return -ENODEV;
  180. if (*ppos)
  181. return 0;
  182. buf = kzalloc(max_len, GFP_KERNEL);
  183. if (ZERO_OR_NULL_PTR(buf))
  184. return -ENOMEM;
  185. mutex_lock(&dsi_ctrl->ctrl_lock);
  186. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  187. dsi_ctrl->cmd_trigger_line);
  188. len += scnprintf((buf + len), max_len - len,
  189. "Command triggered at frame: %04x\n",
  190. dsi_ctrl->cmd_trigger_frame);
  191. len += scnprintf((buf + len), max_len - len,
  192. "Command successful at line: %04x\n",
  193. dsi_ctrl->cmd_success_line);
  194. len += scnprintf((buf + len), max_len - len,
  195. "Command successful at frame: %04x\n",
  196. dsi_ctrl->cmd_success_frame);
  197. mutex_unlock(&dsi_ctrl->ctrl_lock);
  198. if (len > max_len)
  199. len = max_len;
  200. if (copy_to_user(user_buf, buf, len)) {
  201. rc = -EFAULT;
  202. goto error;
  203. }
  204. *ppos += len;
  205. error:
  206. kfree(buf);
  207. return len;
  208. }
  209. static const struct file_operations state_info_fops = {
  210. .open = simple_open,
  211. .read = debugfs_state_info_read,
  212. };
  213. static const struct file_operations reg_dump_fops = {
  214. .open = simple_open,
  215. .read = debugfs_reg_dump_read,
  216. };
  217. static const struct file_operations cmd_dma_stats_fops = {
  218. .open = simple_open,
  219. .read = debugfs_line_count_read,
  220. };
  221. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  222. struct dentry *parent)
  223. {
  224. int rc = 0;
  225. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  226. char dbg_name[DSI_DEBUG_NAME_LEN];
  227. if (!dsi_ctrl || !parent) {
  228. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  229. return -EINVAL;
  230. }
  231. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  232. if (IS_ERR_OR_NULL(dir)) {
  233. rc = PTR_ERR(dir);
  234. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  235. rc);
  236. goto error;
  237. }
  238. state_file = debugfs_create_file("state_info",
  239. 0444,
  240. dir,
  241. dsi_ctrl,
  242. &state_info_fops);
  243. if (IS_ERR_OR_NULL(state_file)) {
  244. rc = PTR_ERR(state_file);
  245. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  246. goto error_remove_dir;
  247. }
  248. reg_dump = debugfs_create_file("reg_dump",
  249. 0444,
  250. dir,
  251. dsi_ctrl,
  252. &reg_dump_fops);
  253. if (IS_ERR_OR_NULL(reg_dump)) {
  254. rc = PTR_ERR(reg_dump);
  255. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  256. goto error_remove_dir;
  257. }
  258. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  259. 0600,
  260. dir,
  261. &dsi_ctrl->enable_cmd_dma_stats);
  262. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  263. rc = PTR_ERR(cmd_dma_logs);
  264. DSI_CTRL_ERR(dsi_ctrl,
  265. "enable cmd dma stats failed, rc=%d\n",
  266. rc);
  267. goto error_remove_dir;
  268. }
  269. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  270. 0444,
  271. dir,
  272. dsi_ctrl,
  273. &cmd_dma_stats_fops);
  274. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  275. rc = PTR_ERR(cmd_dma_logs);
  276. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  277. rc);
  278. goto error_remove_dir;
  279. }
  280. dsi_ctrl->debugfs_root = dir;
  281. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  282. dsi_ctrl->cell_index);
  283. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  284. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  285. error_remove_dir:
  286. debugfs_remove(dir);
  287. error:
  288. return rc;
  289. }
  290. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  291. {
  292. debugfs_remove(dsi_ctrl->debugfs_root);
  293. return 0;
  294. }
  295. #else
  296. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  297. struct dentry *parent)
  298. {
  299. char dbg_name[DSI_DEBUG_NAME_LEN];
  300. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  301. dsi_ctrl->cell_index);
  302. sde_dbg_reg_register_base(dbg_name,
  303. dsi_ctrl->hw.base,
  304. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  305. return 0;
  306. }
  307. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  308. {
  309. return 0;
  310. }
  311. #endif /* CONFIG_DEBUG_FS */
  312. static inline struct msm_gem_address_space*
  313. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  314. int domain)
  315. {
  316. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  317. return NULL;
  318. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  319. }
  320. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  321. {
  322. /*
  323. * If a command is triggered right after another command,
  324. * check if the previous command transfer is completed. If
  325. * transfer is done, cancel any work that has been
  326. * queued. Otherwise wait till the work is scheduled and
  327. * completed before triggering the next command by
  328. * flushing the workqueue.
  329. */
  330. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  331. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  332. } else {
  333. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  334. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  335. }
  336. }
  337. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  338. {
  339. int ret = 0;
  340. struct dsi_ctrl *dsi_ctrl = NULL;
  341. u32 status;
  342. u32 mask = DSI_CMD_MODE_DMA_DONE;
  343. struct dsi_ctrl_hw_ops dsi_hw_ops;
  344. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  345. dsi_hw_ops = dsi_ctrl->hw.ops;
  346. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  347. /*
  348. * This atomic state will be set if ISR has been triggered,
  349. * so the wait is not needed.
  350. */
  351. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  352. goto done;
  353. ret = wait_for_completion_timeout(
  354. &dsi_ctrl->irq_info.cmd_dma_done,
  355. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  356. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  357. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  358. if (status & mask) {
  359. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  360. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  361. status);
  362. DSI_CTRL_WARN(dsi_ctrl,
  363. "dma_tx done but irq not triggered\n");
  364. } else {
  365. DSI_CTRL_ERR(dsi_ctrl,
  366. "Command transfer failed\n");
  367. }
  368. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  369. DSI_SINT_CMD_MODE_DMA_DONE);
  370. }
  371. done:
  372. dsi_ctrl->dma_wait_queued = false;
  373. }
  374. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  375. enum dsi_ctrl_driver_ops op,
  376. u32 op_state)
  377. {
  378. int rc = 0;
  379. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  380. SDE_EVT32(dsi_ctrl->cell_index, op, op_state);
  381. switch (op) {
  382. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  383. if (state->power_state == op_state) {
  384. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  385. op_state);
  386. rc = -EINVAL;
  387. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  388. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  389. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  390. op_state,
  391. state->vid_engine_state);
  392. rc = -EINVAL;
  393. }
  394. }
  395. break;
  396. case DSI_CTRL_OP_CMD_ENGINE:
  397. if (state->cmd_engine_state == op_state) {
  398. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  399. op_state);
  400. rc = -EINVAL;
  401. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  402. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  403. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  404. op,
  405. state->power_state,
  406. state->controller_state);
  407. rc = -EINVAL;
  408. }
  409. break;
  410. case DSI_CTRL_OP_VID_ENGINE:
  411. if (state->vid_engine_state == op_state) {
  412. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  413. op_state);
  414. rc = -EINVAL;
  415. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  416. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  417. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  418. op,
  419. state->power_state,
  420. state->controller_state);
  421. rc = -EINVAL;
  422. }
  423. break;
  424. case DSI_CTRL_OP_HOST_ENGINE:
  425. if (state->controller_state == op_state) {
  426. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  427. op_state);
  428. rc = -EINVAL;
  429. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  430. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  431. op_state,
  432. state->power_state);
  433. rc = -EINVAL;
  434. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  435. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  436. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  437. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  438. op_state,
  439. state->cmd_engine_state,
  440. state->vid_engine_state);
  441. rc = -EINVAL;
  442. }
  443. break;
  444. case DSI_CTRL_OP_CMD_TX:
  445. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  446. (!state->host_initialized) ||
  447. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  448. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  449. op,
  450. state->power_state,
  451. state->host_initialized,
  452. state->cmd_engine_state);
  453. rc = -EINVAL;
  454. }
  455. break;
  456. case DSI_CTRL_OP_HOST_INIT:
  457. if (state->host_initialized == op_state) {
  458. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  459. op_state);
  460. rc = -EINVAL;
  461. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  462. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  463. op, state->power_state);
  464. rc = -EINVAL;
  465. }
  466. break;
  467. case DSI_CTRL_OP_TPG:
  468. if (state->tpg_enabled == op_state) {
  469. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  470. op_state);
  471. rc = -EINVAL;
  472. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  473. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  474. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  475. op,
  476. state->power_state,
  477. state->controller_state);
  478. rc = -EINVAL;
  479. }
  480. break;
  481. case DSI_CTRL_OP_PHY_SW_RESET:
  482. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  483. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  484. op, state->power_state);
  485. rc = -EINVAL;
  486. }
  487. break;
  488. case DSI_CTRL_OP_ASYNC_TIMING:
  489. if (state->vid_engine_state != op_state) {
  490. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  491. op_state);
  492. rc = -EINVAL;
  493. }
  494. break;
  495. default:
  496. rc = -ENOTSUPP;
  497. break;
  498. }
  499. return rc;
  500. }
  501. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  502. {
  503. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  504. if (!state) {
  505. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  506. return -EINVAL;
  507. }
  508. if (!state->host_initialized)
  509. return false;
  510. return true;
  511. }
  512. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  513. enum dsi_ctrl_driver_ops op,
  514. u32 op_state)
  515. {
  516. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  517. switch (op) {
  518. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  519. state->power_state = op_state;
  520. break;
  521. case DSI_CTRL_OP_CMD_ENGINE:
  522. state->cmd_engine_state = op_state;
  523. break;
  524. case DSI_CTRL_OP_VID_ENGINE:
  525. state->vid_engine_state = op_state;
  526. break;
  527. case DSI_CTRL_OP_HOST_ENGINE:
  528. state->controller_state = op_state;
  529. break;
  530. case DSI_CTRL_OP_HOST_INIT:
  531. state->host_initialized = (op_state == 1) ? true : false;
  532. break;
  533. case DSI_CTRL_OP_TPG:
  534. state->tpg_enabled = (op_state == 1) ? true : false;
  535. break;
  536. case DSI_CTRL_OP_CMD_TX:
  537. case DSI_CTRL_OP_PHY_SW_RESET:
  538. default:
  539. break;
  540. }
  541. }
  542. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  543. struct dsi_ctrl *ctrl)
  544. {
  545. int rc = 0;
  546. void __iomem *ptr;
  547. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  548. if (IS_ERR(ptr)) {
  549. rc = PTR_ERR(ptr);
  550. return rc;
  551. }
  552. ctrl->hw.base = ptr;
  553. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  554. switch (ctrl->version) {
  555. case DSI_CTRL_VERSION_1_4:
  556. case DSI_CTRL_VERSION_2_0:
  557. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  558. if (IS_ERR(ptr)) {
  559. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  560. rc = PTR_ERR(ptr);
  561. return rc;
  562. }
  563. ctrl->hw.mmss_misc_base = ptr;
  564. ctrl->hw.disp_cc_base = NULL;
  565. ctrl->hw.mdp_intf_base = NULL;
  566. break;
  567. case DSI_CTRL_VERSION_2_2:
  568. case DSI_CTRL_VERSION_2_3:
  569. case DSI_CTRL_VERSION_2_4:
  570. case DSI_CTRL_VERSION_2_5:
  571. case DSI_CTRL_VERSION_2_6:
  572. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  573. if (IS_ERR(ptr)) {
  574. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  575. rc = PTR_ERR(ptr);
  576. return rc;
  577. }
  578. ctrl->hw.disp_cc_base = ptr;
  579. ctrl->hw.mmss_misc_base = NULL;
  580. ptr = msm_ioremap(pdev, "mdp_intf_base", ctrl->name);
  581. if (!IS_ERR(ptr))
  582. ctrl->hw.mdp_intf_base = ptr;
  583. break;
  584. default:
  585. break;
  586. }
  587. return rc;
  588. }
  589. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  590. {
  591. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  592. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  593. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  594. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  595. if (core->mdp_core_clk)
  596. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  597. if (core->iface_clk)
  598. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  599. if (core->core_mmss_clk)
  600. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  601. if (core->bus_clk)
  602. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  603. if (core->mnoc_clk)
  604. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  605. memset(core, 0x0, sizeof(*core));
  606. if (hs_link->byte_clk)
  607. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  608. if (hs_link->pixel_clk)
  609. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  610. if (lp_link->esc_clk)
  611. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  612. if (hs_link->byte_intf_clk)
  613. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  614. memset(hs_link, 0x0, sizeof(*hs_link));
  615. memset(lp_link, 0x0, sizeof(*lp_link));
  616. if (rcg->byte_clk)
  617. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  618. if (rcg->pixel_clk)
  619. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  620. memset(rcg, 0x0, sizeof(*rcg));
  621. return 0;
  622. }
  623. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  624. struct dsi_ctrl *ctrl)
  625. {
  626. int rc = 0;
  627. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  628. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  629. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  630. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  631. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  632. if (IS_ERR(core->mdp_core_clk)) {
  633. core->mdp_core_clk = NULL;
  634. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  635. }
  636. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  637. if (IS_ERR(core->iface_clk)) {
  638. core->iface_clk = NULL;
  639. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  640. }
  641. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  642. if (IS_ERR(core->core_mmss_clk)) {
  643. core->core_mmss_clk = NULL;
  644. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  645. rc);
  646. }
  647. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  648. if (IS_ERR(core->bus_clk)) {
  649. core->bus_clk = NULL;
  650. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  651. }
  652. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  653. if (IS_ERR(core->mnoc_clk)) {
  654. core->mnoc_clk = NULL;
  655. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  656. }
  657. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  658. if (IS_ERR(hs_link->byte_clk)) {
  659. rc = PTR_ERR(hs_link->byte_clk);
  660. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  661. goto fail;
  662. }
  663. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  664. if (IS_ERR(hs_link->pixel_clk)) {
  665. rc = PTR_ERR(hs_link->pixel_clk);
  666. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  667. goto fail;
  668. }
  669. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  670. if (IS_ERR(lp_link->esc_clk)) {
  671. rc = PTR_ERR(lp_link->esc_clk);
  672. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  673. goto fail;
  674. }
  675. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  676. if (IS_ERR(hs_link->byte_intf_clk)) {
  677. hs_link->byte_intf_clk = NULL;
  678. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  679. }
  680. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  681. if (IS_ERR(rcg->byte_clk)) {
  682. rc = PTR_ERR(rcg->byte_clk);
  683. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  684. goto fail;
  685. }
  686. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  687. if (IS_ERR(rcg->pixel_clk)) {
  688. rc = PTR_ERR(rcg->pixel_clk);
  689. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  690. goto fail;
  691. }
  692. return 0;
  693. fail:
  694. dsi_ctrl_clocks_deinit(ctrl);
  695. return rc;
  696. }
  697. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  698. {
  699. int i = 0;
  700. int rc = 0;
  701. struct dsi_regulator_info *regs;
  702. regs = &ctrl->pwr_info.digital;
  703. for (i = 0; i < regs->count; i++) {
  704. if (!regs->vregs[i].vreg)
  705. DSI_CTRL_ERR(ctrl,
  706. "vreg is NULL, should not reach here\n");
  707. else
  708. devm_regulator_put(regs->vregs[i].vreg);
  709. }
  710. regs = &ctrl->pwr_info.host_pwr;
  711. for (i = 0; i < regs->count; i++) {
  712. if (!regs->vregs[i].vreg)
  713. DSI_CTRL_ERR(ctrl,
  714. "vreg is NULL, should not reach here\n");
  715. else
  716. devm_regulator_put(regs->vregs[i].vreg);
  717. }
  718. if (!ctrl->pwr_info.host_pwr.vregs) {
  719. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  720. ctrl->pwr_info.host_pwr.vregs = NULL;
  721. ctrl->pwr_info.host_pwr.count = 0;
  722. }
  723. if (!ctrl->pwr_info.digital.vregs) {
  724. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  725. ctrl->pwr_info.digital.vregs = NULL;
  726. ctrl->pwr_info.digital.count = 0;
  727. }
  728. return rc;
  729. }
  730. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  731. struct dsi_ctrl *ctrl)
  732. {
  733. int rc = 0;
  734. int i = 0;
  735. struct dsi_regulator_info *regs;
  736. struct regulator *vreg = NULL;
  737. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  738. &ctrl->pwr_info.digital,
  739. "qcom,core-supply-entries");
  740. if (rc)
  741. DSI_CTRL_DEBUG(ctrl,
  742. "failed to get digital supply, rc = %d\n", rc);
  743. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  744. &ctrl->pwr_info.host_pwr,
  745. "qcom,ctrl-supply-entries");
  746. if (rc) {
  747. DSI_CTRL_ERR(ctrl,
  748. "failed to get host power supplies, rc = %d\n", rc);
  749. goto error_digital;
  750. }
  751. regs = &ctrl->pwr_info.digital;
  752. for (i = 0; i < regs->count; i++) {
  753. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  754. if (IS_ERR(vreg)) {
  755. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  756. regs->vregs[i].vreg_name);
  757. rc = PTR_ERR(vreg);
  758. goto error_host_pwr;
  759. }
  760. regs->vregs[i].vreg = vreg;
  761. }
  762. regs = &ctrl->pwr_info.host_pwr;
  763. for (i = 0; i < regs->count; i++) {
  764. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  765. if (IS_ERR(vreg)) {
  766. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  767. regs->vregs[i].vreg_name);
  768. for (--i; i >= 0; i--)
  769. devm_regulator_put(regs->vregs[i].vreg);
  770. rc = PTR_ERR(vreg);
  771. goto error_digital_put;
  772. }
  773. regs->vregs[i].vreg = vreg;
  774. }
  775. return rc;
  776. error_digital_put:
  777. regs = &ctrl->pwr_info.digital;
  778. for (i = 0; i < regs->count; i++)
  779. devm_regulator_put(regs->vregs[i].vreg);
  780. error_host_pwr:
  781. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  782. ctrl->pwr_info.host_pwr.vregs = NULL;
  783. ctrl->pwr_info.host_pwr.count = 0;
  784. error_digital:
  785. if (ctrl->pwr_info.digital.vregs)
  786. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  787. ctrl->pwr_info.digital.vregs = NULL;
  788. ctrl->pwr_info.digital.count = 0;
  789. return rc;
  790. }
  791. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  792. struct dsi_host_config *config)
  793. {
  794. int rc = 0;
  795. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  796. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  797. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  798. config->panel_mode);
  799. rc = -EINVAL;
  800. goto err;
  801. }
  802. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  803. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  804. rc = -EINVAL;
  805. goto err;
  806. }
  807. err:
  808. return rc;
  809. }
  810. /* Function returns number of bits per pxl */
  811. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  812. {
  813. u32 bpp = 0;
  814. switch (dst_format) {
  815. case DSI_PIXEL_FORMAT_RGB111:
  816. bpp = 3;
  817. break;
  818. case DSI_PIXEL_FORMAT_RGB332:
  819. bpp = 8;
  820. break;
  821. case DSI_PIXEL_FORMAT_RGB444:
  822. bpp = 12;
  823. break;
  824. case DSI_PIXEL_FORMAT_RGB565:
  825. bpp = 16;
  826. break;
  827. case DSI_PIXEL_FORMAT_RGB666:
  828. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  829. bpp = 18;
  830. break;
  831. case DSI_PIXEL_FORMAT_RGB888:
  832. bpp = 24;
  833. break;
  834. default:
  835. bpp = 24;
  836. break;
  837. }
  838. return bpp;
  839. }
  840. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  841. struct dsi_host_config *config, void *clk_handle,
  842. struct dsi_display_mode *mode)
  843. {
  844. int rc = 0;
  845. u32 num_of_lanes = 0;
  846. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  847. u32 bpp, frame_time_us, byte_intf_clk_div;
  848. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  849. byte_clk_rate, byte_intf_clk_rate;
  850. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  851. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  852. struct dsi_mode_info *timing = &config->video_timing;
  853. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  854. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  855. /* Get bits per pxl in destination format */
  856. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  857. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  858. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  859. num_of_lanes++;
  860. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  861. num_of_lanes++;
  862. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  863. num_of_lanes++;
  864. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  865. num_of_lanes++;
  866. if (split_link->split_link_enabled)
  867. num_of_lanes = split_link->lanes_per_sublink;
  868. config->common_config.num_data_lanes = num_of_lanes;
  869. config->common_config.bpp = bpp;
  870. if (config->bit_clk_rate_hz_override != 0) {
  871. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  872. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  873. bit_rate *= bits_per_symbol;
  874. do_div(bit_rate, num_of_symbols);
  875. }
  876. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  877. /* Calculate the bit rate needed to match dsi transfer time */
  878. bit_rate = min_dsi_clk_hz * frame_time_us;
  879. do_div(bit_rate, dsi_transfer_time_us);
  880. bit_rate = bit_rate * num_of_lanes;
  881. } else {
  882. h_period = dsi_h_total_dce(timing);
  883. v_period = DSI_V_TOTAL(timing);
  884. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  885. }
  886. pclk_rate = bit_rate;
  887. do_div(pclk_rate, bpp);
  888. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  889. bit_rate_per_lane = bit_rate;
  890. do_div(bit_rate_per_lane, num_of_lanes);
  891. byte_clk_rate = bit_rate_per_lane;
  892. do_div(byte_clk_rate, 8);
  893. byte_intf_clk_rate = byte_clk_rate;
  894. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  895. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  896. config->bit_clk_rate_hz = byte_clk_rate * 8;
  897. } else {
  898. do_div(bit_rate, bits_per_symbol);
  899. bit_rate *= num_of_symbols;
  900. bit_rate_per_lane = bit_rate;
  901. do_div(bit_rate_per_lane, num_of_lanes);
  902. byte_clk_rate = bit_rate_per_lane;
  903. do_div(byte_clk_rate, 7);
  904. /* For CPHY, byte_intf_clk is same as byte_clk */
  905. byte_intf_clk_rate = byte_clk_rate;
  906. config->bit_clk_rate_hz = byte_clk_rate * 7;
  907. }
  908. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  909. bit_rate, bit_rate_per_lane);
  910. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  911. byte_clk_rate, byte_intf_clk_rate);
  912. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  913. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  914. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  915. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  916. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  917. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  918. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  919. dsi_ctrl->cell_index);
  920. if (rc)
  921. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  922. return rc;
  923. }
  924. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  925. {
  926. int rc = 0;
  927. if (enable) {
  928. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  929. if (rc < 0) {
  930. DSI_CTRL_ERR(dsi_ctrl,
  931. "Power resource enable failed, rc=%d\n", rc);
  932. goto error;
  933. }
  934. if (!dsi_ctrl->current_state.host_initialized) {
  935. rc = dsi_pwr_enable_regulator(
  936. &dsi_ctrl->pwr_info.host_pwr, true);
  937. if (rc) {
  938. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  939. goto error_get_sync;
  940. }
  941. }
  942. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  943. true);
  944. if (rc) {
  945. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  946. rc);
  947. (void)dsi_pwr_enable_regulator(
  948. &dsi_ctrl->pwr_info.host_pwr,
  949. false
  950. );
  951. goto error_get_sync;
  952. }
  953. return rc;
  954. } else {
  955. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  956. false);
  957. if (rc) {
  958. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  959. rc);
  960. goto error;
  961. }
  962. if (!dsi_ctrl->current_state.host_initialized) {
  963. rc = dsi_pwr_enable_regulator(
  964. &dsi_ctrl->pwr_info.host_pwr, false);
  965. if (rc) {
  966. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  967. goto error;
  968. }
  969. }
  970. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  971. return rc;
  972. }
  973. error_get_sync:
  974. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  975. error:
  976. return rc;
  977. }
  978. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  979. const struct mipi_dsi_packet *packet,
  980. u8 **buffer,
  981. u32 *size)
  982. {
  983. int rc = 0;
  984. u8 *buf = NULL;
  985. u32 len, i;
  986. u8 cmd_type = 0;
  987. len = packet->size;
  988. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  989. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  990. if (!buf)
  991. return -ENOMEM;
  992. for (i = 0; i < len; i++) {
  993. if (i >= packet->size)
  994. buf[i] = 0xFF;
  995. else if (i < sizeof(packet->header))
  996. buf[i] = packet->header[i];
  997. else
  998. buf[i] = packet->payload[i - sizeof(packet->header)];
  999. }
  1000. if (packet->payload_length > 0)
  1001. buf[3] |= BIT(6);
  1002. /* Swap BYTE order in the command buffer for MSM */
  1003. buf[0] = packet->header[1];
  1004. buf[1] = packet->header[2];
  1005. buf[2] = packet->header[0];
  1006. /* send embedded BTA for read commands */
  1007. cmd_type = buf[2] & 0x3f;
  1008. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  1009. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1010. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1011. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1012. buf[3] |= BIT(5);
  1013. *buffer = buf;
  1014. *size = len;
  1015. return rc;
  1016. }
  1017. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1018. {
  1019. int rc = 0;
  1020. if (!dsi_ctrl) {
  1021. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1022. return -EINVAL;
  1023. }
  1024. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1025. return -EINVAL;
  1026. mutex_lock(&dsi_ctrl->ctrl_lock);
  1027. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1028. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1029. return rc;
  1030. }
  1031. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1032. {
  1033. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1034. struct dsi_mode_info *timing;
  1035. /**
  1036. * No need to wait if the panel is not video mode or
  1037. * if DSI controller supports command DMA scheduling or
  1038. * if we are sending init commands.
  1039. */
  1040. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1041. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1042. (dsi_ctrl->current_state.vid_engine_state !=
  1043. DSI_CTRL_ENGINE_ON))
  1044. return;
  1045. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1046. DSI_VIDEO_MODE_FRAME_DONE);
  1047. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1048. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1049. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1050. ret = wait_for_completion_timeout(
  1051. &dsi_ctrl->irq_info.vid_frame_done,
  1052. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1053. if (ret <= 0)
  1054. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1055. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1056. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1057. timing = &(dsi_ctrl->host_config.video_timing);
  1058. v_total = timing->v_sync_width + timing->v_back_porch +
  1059. timing->v_front_porch + timing->v_active;
  1060. v_blank = timing->v_sync_width + timing->v_back_porch;
  1061. fps = timing->refresh_rate;
  1062. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1063. udelay(sleep_ms * 1000);
  1064. }
  1065. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1066. u32 cmd_len,
  1067. u32 *flags)
  1068. {
  1069. int rc = 0;
  1070. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1071. /* if command size plus header is greater than fifo size */
  1072. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1073. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1074. return -ENOTSUPP;
  1075. }
  1076. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1077. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1078. return -ENOTSUPP;
  1079. }
  1080. }
  1081. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1082. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1083. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1084. return -ENOTSUPP;
  1085. }
  1086. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1087. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1088. return -ENOTSUPP;
  1089. }
  1090. if ((cmd_len + 4) > SZ_4K) {
  1091. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1092. return -ENOTSUPP;
  1093. }
  1094. }
  1095. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1096. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1097. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1098. return -ENOTSUPP;
  1099. }
  1100. }
  1101. return rc;
  1102. }
  1103. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1104. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1105. {
  1106. u32 line_no = 0, window = 0, sched_line_no = 0;
  1107. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1108. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1109. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1110. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1111. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1112. /*
  1113. * In case of command scheduling in video mode, the line at which
  1114. * the command is scheduled can revert to the default value i.e. 1
  1115. * for the following cases:
  1116. * 1) No schedule line defined by the panel.
  1117. * 2) schedule line defined is greater than VFP.
  1118. */
  1119. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1120. dsi_hw_ops.schedule_dma_cmd &&
  1121. (dsi_ctrl->current_state.vid_engine_state ==
  1122. DSI_CTRL_ENGINE_ON)) {
  1123. sched_line_no = (line_no == 0) ? 1 : line_no;
  1124. if (timing) {
  1125. if (sched_line_no >= timing->v_front_porch)
  1126. sched_line_no = 1;
  1127. sched_line_no += timing->v_back_porch +
  1128. timing->v_sync_width + timing->v_active;
  1129. }
  1130. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1131. }
  1132. /*
  1133. * In case of command scheduling in command mode, set the maximum
  1134. * possible size of the DMA start window in case no schedule line and
  1135. * window size properties are defined by the panel.
  1136. */
  1137. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1138. dsi_hw_ops.configure_cmddma_window) {
  1139. sched_line_no = (line_no == 0) ? TEARCHECK_WINDOW_SIZE :
  1140. line_no;
  1141. window = (window == 0) ? timing->v_active : window;
  1142. sched_line_no += timing->v_active;
  1143. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1144. sched_line_no, window);
  1145. }
  1146. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1147. sched_line_no, window);
  1148. }
  1149. static u32 calculate_schedule_line(struct dsi_ctrl *dsi_ctrl, u32 flags)
  1150. {
  1151. u32 line_no = 0x1;
  1152. struct dsi_mode_info *timing;
  1153. /* check if custom dma scheduling line needed */
  1154. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1155. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1156. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1157. timing = &(dsi_ctrl->host_config.video_timing);
  1158. if (timing)
  1159. line_no += timing->v_back_porch + timing->v_sync_width +
  1160. timing->v_active;
  1161. return line_no;
  1162. }
  1163. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1164. const struct mipi_dsi_msg *msg,
  1165. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1166. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1167. u32 flags)
  1168. {
  1169. u32 hw_flags = 0;
  1170. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1171. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1172. msg->flags);
  1173. if (dsi_ctrl->hw.reset_trig_ctrl)
  1174. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1175. &dsi_ctrl->host_config.common_config);
  1176. /*
  1177. * Always enable DMA scheduling for video mode panel.
  1178. *
  1179. * In video mode panel, if the DMA is triggered very close to
  1180. * the beginning of the active window and the DMA transfer
  1181. * happens in the last line of VBP, then the HW state will
  1182. * stay in ‘wait’ and return to ‘idle’ in the first line of VFP.
  1183. * But somewhere in the middle of the active window, if SW
  1184. * disables DSI command mode engine while the HW is still
  1185. * waiting and re-enable after timing engine is OFF. So the
  1186. * HW never ‘sees’ another vblank line and hence it gets
  1187. * stuck in the ‘wait’ state.
  1188. */
  1189. if ((flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED) ||
  1190. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE))
  1191. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1192. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1193. DSI_OP_CMD_MODE);
  1194. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1195. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1196. if (flags & DSI_CTRL_CMD_LAST_COMMAND)
  1197. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1198. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1199. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1200. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1201. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1202. &dsi_ctrl->hw,
  1203. cmd_mem,
  1204. hw_flags);
  1205. } else {
  1206. dsi_hw_ops.kickoff_command(
  1207. &dsi_ctrl->hw,
  1208. cmd_mem,
  1209. hw_flags);
  1210. }
  1211. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1212. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1213. cmd,
  1214. hw_flags);
  1215. }
  1216. }
  1217. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1218. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1219. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1220. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1221. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1222. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1223. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1224. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1225. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1226. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1227. &dsi_ctrl->hw,
  1228. cmd_mem,
  1229. hw_flags);
  1230. } else {
  1231. dsi_hw_ops.kickoff_command(
  1232. &dsi_ctrl->hw,
  1233. cmd_mem,
  1234. hw_flags);
  1235. }
  1236. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1237. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1238. cmd,
  1239. hw_flags);
  1240. }
  1241. if (dsi_ctrl->enable_cmd_dma_stats) {
  1242. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1243. dsi_ctrl->cmd_mode);
  1244. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1245. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1246. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1247. dsi_ctrl->cmd_trigger_line,
  1248. dsi_ctrl->cmd_trigger_frame);
  1249. }
  1250. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1251. dsi_ctrl->dma_wait_queued = true;
  1252. queue_work(dsi_ctrl->dma_cmd_workq,
  1253. &dsi_ctrl->dma_cmd_wait);
  1254. } else {
  1255. dsi_ctrl->dma_wait_queued = false;
  1256. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1257. }
  1258. dsi_ctrl_mask_overflow(dsi_ctrl, false);
  1259. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1260. /*
  1261. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1262. * mode command followed by embedded mode. Otherwise it will
  1263. * result in smmu write faults with DSI as client.
  1264. */
  1265. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1266. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1267. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1268. dsi_ctrl->cmd_len = 0;
  1269. }
  1270. }
  1271. }
  1272. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1273. {
  1274. int rc = 0;
  1275. struct mipi_dsi_packet packet;
  1276. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1277. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1278. const struct mipi_dsi_msg *msg;
  1279. u32 length = 0;
  1280. u8 *buffer = NULL;
  1281. u32 cnt = 0;
  1282. u8 *cmdbuf;
  1283. u32 *flags;
  1284. msg = &cmd_desc->msg;
  1285. flags = &cmd_desc->ctrl_flags;
  1286. /* Validate the mode before sending the command */
  1287. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1288. if (rc) {
  1289. DSI_CTRL_ERR(dsi_ctrl,
  1290. "Cmd tx validation failed, cannot transfer cmd\n");
  1291. rc = -ENOTSUPP;
  1292. goto error;
  1293. }
  1294. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1295. if (dsi_ctrl->dma_wait_queued)
  1296. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1297. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1298. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1299. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1300. true : false;
  1301. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1302. true : false;
  1303. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1304. true : false;
  1305. cmd_mem.datatype = msg->type;
  1306. cmd_mem.length = msg->tx_len;
  1307. dsi_ctrl->cmd_len = msg->tx_len;
  1308. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1309. DSI_CTRL_DEBUG(dsi_ctrl,
  1310. "non-embedded mode , size of command =%zd\n",
  1311. msg->tx_len);
  1312. goto kickoff;
  1313. }
  1314. rc = mipi_dsi_create_packet(&packet, msg);
  1315. if (rc) {
  1316. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1317. rc);
  1318. goto error;
  1319. }
  1320. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1321. &packet,
  1322. &buffer,
  1323. &length);
  1324. if (rc) {
  1325. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1326. goto error;
  1327. }
  1328. /*
  1329. * In case of broadcast CMD length cannot be greater than 512 bytes
  1330. * as specified by HW limitations. Need to overwrite the flags to
  1331. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1332. */
  1333. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) &&
  1334. (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1335. if ((dsi_ctrl->cmd_len + length) > 240) {
  1336. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1337. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1338. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1339. flags);
  1340. }
  1341. }
  1342. if (*flags & DSI_CTRL_CMD_LAST_COMMAND)
  1343. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1344. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1345. /* Embedded mode config is selected */
  1346. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1347. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1348. true : false;
  1349. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1350. true : false;
  1351. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1352. true : false;
  1353. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1354. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1355. for (cnt = 0; cnt < length; cnt++)
  1356. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1357. dsi_ctrl->cmd_len += length;
  1358. if (*flags & DSI_CTRL_CMD_LAST_COMMAND) {
  1359. cmd_mem.length = dsi_ctrl->cmd_len;
  1360. dsi_ctrl->cmd_len = 0;
  1361. } else {
  1362. goto error;
  1363. }
  1364. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1365. cmd.command = (u32 *)buffer;
  1366. cmd.size = length;
  1367. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1368. true : false;
  1369. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1370. true : false;
  1371. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1372. true : false;
  1373. }
  1374. kickoff:
  1375. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1376. error:
  1377. if (buffer)
  1378. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1379. return rc;
  1380. }
  1381. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *rx_cmd, u32 size)
  1382. {
  1383. int rc = 0;
  1384. const struct mipi_dsi_msg *rx_msg = &rx_cmd->msg;
  1385. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1386. u16 dflags = rx_msg->flags;
  1387. struct dsi_cmd_desc cmd= {
  1388. .msg.channel = rx_msg->channel,
  1389. .msg.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1390. .msg.tx_len = 2,
  1391. .msg.tx_buf = tx,
  1392. .msg.flags = rx_msg->flags,
  1393. };
  1394. /* remove last message flag to batch max packet cmd to read command */
  1395. dflags &= ~BIT(3);
  1396. cmd.msg.flags = dflags;
  1397. cmd.ctrl_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1398. rc = dsi_message_tx(dsi_ctrl, &cmd);
  1399. if (rc)
  1400. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1401. rc);
  1402. return rc;
  1403. }
  1404. /* Helper functions to support DCS read operation */
  1405. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1406. unsigned char *buff)
  1407. {
  1408. u8 *data = msg->rx_buf;
  1409. int read_len = 1;
  1410. if (!data)
  1411. return 0;
  1412. /* remove dcs type */
  1413. if (msg->rx_len >= 1)
  1414. data[0] = buff[1];
  1415. else
  1416. read_len = 0;
  1417. return read_len;
  1418. }
  1419. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1420. unsigned char *buff)
  1421. {
  1422. u8 *data = msg->rx_buf;
  1423. int read_len = 2;
  1424. if (!data)
  1425. return 0;
  1426. /* remove dcs type */
  1427. if (msg->rx_len >= 2) {
  1428. data[0] = buff[1];
  1429. data[1] = buff[2];
  1430. } else {
  1431. read_len = 0;
  1432. }
  1433. return read_len;
  1434. }
  1435. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1436. unsigned char *buff)
  1437. {
  1438. if (!msg->rx_buf)
  1439. return 0;
  1440. /* remove dcs type */
  1441. if (msg->rx_buf && msg->rx_len)
  1442. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1443. return msg->rx_len;
  1444. }
  1445. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1446. {
  1447. int rc = 0;
  1448. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1449. u32 current_read_len = 0, total_bytes_read = 0;
  1450. bool short_resp = false;
  1451. bool read_done = false;
  1452. u32 dlen, diff, rlen;
  1453. unsigned char *buff;
  1454. char cmd;
  1455. const struct mipi_dsi_msg *msg;
  1456. if (!cmd_desc) {
  1457. DSI_CTRL_ERR(dsi_ctrl, "Invalid command\n");
  1458. rc = -EINVAL;
  1459. goto error;
  1460. }
  1461. msg = &cmd_desc->msg;
  1462. rlen = msg->rx_len;
  1463. if (msg->rx_len <= 2) {
  1464. short_resp = true;
  1465. rd_pkt_size = msg->rx_len;
  1466. total_read_len = 4;
  1467. } else {
  1468. short_resp = false;
  1469. current_read_len = 10;
  1470. if (msg->rx_len < current_read_len)
  1471. rd_pkt_size = msg->rx_len;
  1472. else
  1473. rd_pkt_size = current_read_len;
  1474. total_read_len = current_read_len + 6;
  1475. }
  1476. buff = msg->rx_buf;
  1477. while (!read_done) {
  1478. rc = dsi_set_max_return_size(dsi_ctrl, cmd_desc, rd_pkt_size);
  1479. if (rc) {
  1480. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1481. rc);
  1482. goto error;
  1483. }
  1484. /* clear RDBK_DATA registers before proceeding */
  1485. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1486. rc = dsi_message_tx(dsi_ctrl, cmd_desc);
  1487. if (rc) {
  1488. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1489. rc);
  1490. goto error;
  1491. }
  1492. /*
  1493. * wait before reading rdbk_data register, if any delay is
  1494. * required after sending the read command.
  1495. */
  1496. if (cmd_desc->post_wait_ms)
  1497. usleep_range(cmd_desc->post_wait_ms * 1000,
  1498. ((cmd_desc->post_wait_ms * 1000) + 10));
  1499. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1500. buff, total_bytes_read,
  1501. total_read_len, rd_pkt_size,
  1502. &hw_read_cnt);
  1503. if (!dlen)
  1504. goto error;
  1505. if (short_resp)
  1506. break;
  1507. if (rlen <= current_read_len) {
  1508. diff = current_read_len - rlen;
  1509. read_done = true;
  1510. } else {
  1511. diff = 0;
  1512. rlen -= current_read_len;
  1513. }
  1514. dlen -= 2; /* 2 bytes of CRC */
  1515. dlen -= diff;
  1516. buff += dlen;
  1517. total_bytes_read += dlen;
  1518. if (!read_done) {
  1519. current_read_len = 14; /* Not first read */
  1520. if (rlen < current_read_len)
  1521. rd_pkt_size += rlen;
  1522. else
  1523. rd_pkt_size += current_read_len;
  1524. }
  1525. }
  1526. if (hw_read_cnt < 16 && !short_resp)
  1527. buff = msg->rx_buf + (16 - hw_read_cnt);
  1528. else
  1529. buff = msg->rx_buf;
  1530. /* parse the data read from panel */
  1531. cmd = buff[0];
  1532. switch (cmd) {
  1533. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1534. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1535. rc = 0;
  1536. break;
  1537. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1538. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1539. rc = dsi_parse_short_read1_resp(msg, buff);
  1540. break;
  1541. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1542. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1543. rc = dsi_parse_short_read2_resp(msg, buff);
  1544. break;
  1545. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1546. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1547. rc = dsi_parse_long_read_resp(msg, buff);
  1548. break;
  1549. default:
  1550. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1551. rc = 0;
  1552. }
  1553. error:
  1554. return rc;
  1555. }
  1556. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1557. {
  1558. int rc = 0;
  1559. u32 lanes = 0;
  1560. u32 ulps_lanes;
  1561. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1562. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1563. if (rc) {
  1564. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1565. return rc;
  1566. }
  1567. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1568. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1569. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1570. return 0;
  1571. }
  1572. lanes |= DSI_CLOCK_LANE;
  1573. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1574. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1575. if ((lanes & ulps_lanes) != lanes) {
  1576. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1577. lanes, ulps_lanes);
  1578. rc = -EIO;
  1579. }
  1580. return rc;
  1581. }
  1582. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1583. {
  1584. int rc = 0;
  1585. u32 ulps_lanes, lanes = 0;
  1586. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1587. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1588. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1589. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1590. return 0;
  1591. }
  1592. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1593. lanes |= DSI_CLOCK_LANE;
  1594. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1595. if ((lanes & ulps_lanes) != lanes)
  1596. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1597. lanes &= ulps_lanes;
  1598. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1599. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1600. if (ulps_lanes & lanes) {
  1601. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1602. ulps_lanes);
  1603. rc = -EIO;
  1604. }
  1605. return rc;
  1606. }
  1607. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1608. {
  1609. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1610. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1611. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1612. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1613. 0xFF00A0);
  1614. else
  1615. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1616. 0xFF00E0);
  1617. }
  1618. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1619. {
  1620. int rc = 0;
  1621. bool splash_enabled = false;
  1622. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1623. if (!splash_enabled) {
  1624. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1625. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1626. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1627. }
  1628. return rc;
  1629. }
  1630. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1631. {
  1632. struct msm_gem_address_space *aspace = NULL;
  1633. if (dsi_ctrl->tx_cmd_buf) {
  1634. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1635. MSM_SMMU_DOMAIN_UNSECURE);
  1636. if (!aspace) {
  1637. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1638. return -ENOMEM;
  1639. }
  1640. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1641. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1642. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1643. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1644. dsi_ctrl->tx_cmd_buf = NULL;
  1645. }
  1646. return 0;
  1647. }
  1648. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1649. {
  1650. int rc = 0;
  1651. u64 iova = 0;
  1652. struct msm_gem_address_space *aspace = NULL;
  1653. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1654. if (!aspace) {
  1655. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1656. return -ENOMEM;
  1657. }
  1658. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1659. SZ_4K,
  1660. MSM_BO_UNCACHED);
  1661. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1662. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1663. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1664. dsi_ctrl->tx_cmd_buf = NULL;
  1665. goto error;
  1666. }
  1667. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1668. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1669. if (rc) {
  1670. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1671. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1672. goto error;
  1673. }
  1674. if (iova & 0x07) {
  1675. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1676. rc = -ENOTSUPP;
  1677. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1678. goto error;
  1679. }
  1680. error:
  1681. return rc;
  1682. }
  1683. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1684. bool enable, bool ulps_enabled)
  1685. {
  1686. u32 lanes = 0;
  1687. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1688. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1689. lanes |= DSI_CLOCK_LANE;
  1690. if (enable)
  1691. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1692. lanes, ulps_enabled);
  1693. else
  1694. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1695. lanes, ulps_enabled);
  1696. return 0;
  1697. }
  1698. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1699. struct device_node *of_node)
  1700. {
  1701. u32 index = 0, frame_threshold_time_us = 0;
  1702. int rc = 0;
  1703. if (!dsi_ctrl || !of_node) {
  1704. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1705. dsi_ctrl != NULL, of_node != NULL);
  1706. return -EINVAL;
  1707. }
  1708. rc = of_property_read_u32(of_node, "cell-index", &index);
  1709. if (rc) {
  1710. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1711. index = 0;
  1712. }
  1713. dsi_ctrl->cell_index = index;
  1714. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1715. if (!dsi_ctrl->name)
  1716. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1717. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1718. "qcom,dsi-phy-isolation-enabled");
  1719. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1720. "qcom,null-insertion-enabled");
  1721. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1722. "qcom,split-link-supported");
  1723. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1724. &frame_threshold_time_us);
  1725. if (rc) {
  1726. DSI_CTRL_DEBUG(dsi_ctrl,
  1727. "frame-threshold-time not specified, defaulting\n");
  1728. frame_threshold_time_us = 2666;
  1729. }
  1730. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1731. return 0;
  1732. }
  1733. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1734. {
  1735. struct dsi_ctrl *dsi_ctrl;
  1736. struct dsi_ctrl_list_item *item;
  1737. const struct of_device_id *id;
  1738. enum dsi_ctrl_version version;
  1739. int rc = 0;
  1740. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1741. if (!id)
  1742. return -ENODEV;
  1743. version = *(enum dsi_ctrl_version *)id->data;
  1744. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1745. if (!item)
  1746. return -ENOMEM;
  1747. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1748. if (!dsi_ctrl)
  1749. return -ENOMEM;
  1750. dsi_ctrl->version = version;
  1751. dsi_ctrl->irq_info.irq_num = -1;
  1752. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1753. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1754. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1755. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1756. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1757. if (rc) {
  1758. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1759. goto fail;
  1760. }
  1761. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1762. if (rc) {
  1763. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1764. rc);
  1765. goto fail;
  1766. }
  1767. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1768. if (rc) {
  1769. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1770. rc);
  1771. goto fail;
  1772. }
  1773. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1774. if (rc) {
  1775. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1776. rc);
  1777. goto fail_supplies;
  1778. }
  1779. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1780. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1781. dsi_ctrl->null_insertion_enabled);
  1782. if (rc) {
  1783. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1784. dsi_ctrl->version);
  1785. goto fail_clks;
  1786. }
  1787. item->ctrl = dsi_ctrl;
  1788. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1789. mutex_lock(&dsi_ctrl_list_lock);
  1790. list_add(&item->list, &dsi_ctrl_list);
  1791. mutex_unlock(&dsi_ctrl_list_lock);
  1792. mutex_init(&dsi_ctrl->ctrl_lock);
  1793. dsi_ctrl->secure_mode = false;
  1794. dsi_ctrl->pdev = pdev;
  1795. platform_set_drvdata(pdev, dsi_ctrl);
  1796. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1797. return 0;
  1798. fail_clks:
  1799. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1800. fail_supplies:
  1801. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1802. fail:
  1803. return rc;
  1804. }
  1805. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1806. {
  1807. int rc = 0;
  1808. struct dsi_ctrl *dsi_ctrl;
  1809. struct list_head *pos, *tmp;
  1810. dsi_ctrl = platform_get_drvdata(pdev);
  1811. mutex_lock(&dsi_ctrl_list_lock);
  1812. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1813. struct dsi_ctrl_list_item *n = list_entry(pos,
  1814. struct dsi_ctrl_list_item,
  1815. list);
  1816. if (n->ctrl == dsi_ctrl) {
  1817. list_del(&n->list);
  1818. break;
  1819. }
  1820. }
  1821. mutex_unlock(&dsi_ctrl_list_lock);
  1822. mutex_lock(&dsi_ctrl->ctrl_lock);
  1823. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1824. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1825. if (rc)
  1826. DSI_CTRL_ERR(dsi_ctrl,
  1827. "failed to deinitialize voltage supplies, rc=%d\n",
  1828. rc);
  1829. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1830. if (rc)
  1831. DSI_CTRL_ERR(dsi_ctrl,
  1832. "failed to deinitialize clocks, rc=%d\n", rc);
  1833. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1834. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1835. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1836. devm_kfree(&pdev->dev, dsi_ctrl);
  1837. platform_set_drvdata(pdev, NULL);
  1838. return 0;
  1839. }
  1840. static struct platform_driver dsi_ctrl_driver = {
  1841. .probe = dsi_ctrl_dev_probe,
  1842. .remove = dsi_ctrl_dev_remove,
  1843. .driver = {
  1844. .name = "drm_dsi_ctrl",
  1845. .of_match_table = msm_dsi_of_match,
  1846. .suppress_bind_attrs = true,
  1847. },
  1848. };
  1849. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1850. {
  1851. int rc = 0;
  1852. struct dsi_ctrl_list_item *dsi_ctrl;
  1853. mutex_lock(&dsi_ctrl_list_lock);
  1854. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1855. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1856. if (rc) {
  1857. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1858. "failed to get io mem, rc = %d\n", rc);
  1859. return rc;
  1860. }
  1861. }
  1862. mutex_unlock(&dsi_ctrl_list_lock);
  1863. return rc;
  1864. }
  1865. /**
  1866. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1867. * @of_node: of_node of the DSI controller.
  1868. *
  1869. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1870. * is incremented to one and all subsequent gets will fail until the original
  1871. * clients calls a put.
  1872. *
  1873. * Return: DSI Controller handle.
  1874. */
  1875. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1876. {
  1877. struct list_head *pos, *tmp;
  1878. struct dsi_ctrl *ctrl = NULL;
  1879. mutex_lock(&dsi_ctrl_list_lock);
  1880. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1881. struct dsi_ctrl_list_item *n;
  1882. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1883. if (n->ctrl->pdev->dev.of_node == of_node) {
  1884. ctrl = n->ctrl;
  1885. break;
  1886. }
  1887. }
  1888. mutex_unlock(&dsi_ctrl_list_lock);
  1889. if (!ctrl) {
  1890. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1891. -EPROBE_DEFER);
  1892. ctrl = ERR_PTR(-EPROBE_DEFER);
  1893. return ctrl;
  1894. }
  1895. mutex_lock(&ctrl->ctrl_lock);
  1896. if (ctrl->refcount == 1) {
  1897. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1898. mutex_unlock(&ctrl->ctrl_lock);
  1899. ctrl = ERR_PTR(-EBUSY);
  1900. return ctrl;
  1901. }
  1902. ctrl->refcount++;
  1903. mutex_unlock(&ctrl->ctrl_lock);
  1904. return ctrl;
  1905. }
  1906. /**
  1907. * dsi_ctrl_put() - releases a dsi controller handle.
  1908. * @dsi_ctrl: DSI controller handle.
  1909. *
  1910. * Releases the DSI controller. Driver will clean up all resources and puts back
  1911. * the DSI controller into reset state.
  1912. */
  1913. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1914. {
  1915. mutex_lock(&dsi_ctrl->ctrl_lock);
  1916. if (dsi_ctrl->refcount == 0)
  1917. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1918. else
  1919. dsi_ctrl->refcount--;
  1920. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1921. }
  1922. /**
  1923. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1924. * @dsi_ctrl: DSI controller handle.
  1925. * @parent: Parent directory for debug fs.
  1926. *
  1927. * Initializes DSI controller driver. Driver should be initialized after
  1928. * dsi_ctrl_get() succeeds.
  1929. *
  1930. * Return: error code.
  1931. */
  1932. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1933. {
  1934. int rc = 0;
  1935. if (!dsi_ctrl) {
  1936. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1937. return -EINVAL;
  1938. }
  1939. mutex_lock(&dsi_ctrl->ctrl_lock);
  1940. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1941. if (rc) {
  1942. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1943. rc);
  1944. goto error;
  1945. }
  1946. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1947. if (rc) {
  1948. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1949. goto error;
  1950. }
  1951. error:
  1952. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1953. return rc;
  1954. }
  1955. /**
  1956. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1957. * @dsi_ctrl: DSI controller handle.
  1958. *
  1959. * Releases all resources acquired by dsi_ctrl_drv_init().
  1960. *
  1961. * Return: error code.
  1962. */
  1963. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1964. {
  1965. int rc = 0;
  1966. if (!dsi_ctrl) {
  1967. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1968. return -EINVAL;
  1969. }
  1970. mutex_lock(&dsi_ctrl->ctrl_lock);
  1971. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1972. if (rc)
  1973. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1974. rc);
  1975. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1976. if (rc)
  1977. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1978. rc);
  1979. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1980. return rc;
  1981. }
  1982. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1983. struct clk_ctrl_cb *clk_cb)
  1984. {
  1985. if (!dsi_ctrl || !clk_cb) {
  1986. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1987. return -EINVAL;
  1988. }
  1989. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  1990. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  1991. return 0;
  1992. }
  1993. /**
  1994. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  1995. * @dsi_ctrl: DSI controller handle.
  1996. *
  1997. * Performs a PHY software reset on the DSI controller. Reset should be done
  1998. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  1999. * not enabled.
  2000. *
  2001. * This function will fail if driver is in any other state.
  2002. *
  2003. * Return: error code.
  2004. */
  2005. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2006. {
  2007. int rc = 0;
  2008. if (!dsi_ctrl) {
  2009. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2010. return -EINVAL;
  2011. }
  2012. mutex_lock(&dsi_ctrl->ctrl_lock);
  2013. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2014. if (rc) {
  2015. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2016. rc);
  2017. goto error;
  2018. }
  2019. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2020. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2021. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2022. error:
  2023. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2024. return rc;
  2025. }
  2026. /**
  2027. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2028. * @dsi_ctrl: DSI controller handle.
  2029. * @timing: New DSI timing info
  2030. *
  2031. * Updates host timing values to conduct a seamless transition to new timing
  2032. * For example, to update the porch values in a dynamic fps switch.
  2033. *
  2034. * Return: error code.
  2035. */
  2036. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2037. struct dsi_mode_info *timing)
  2038. {
  2039. struct dsi_mode_info *host_mode;
  2040. int rc = 0;
  2041. if (!dsi_ctrl || !timing) {
  2042. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2043. return -EINVAL;
  2044. }
  2045. mutex_lock(&dsi_ctrl->ctrl_lock);
  2046. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2047. DSI_CTRL_ENGINE_ON);
  2048. if (rc) {
  2049. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2050. rc);
  2051. goto exit;
  2052. }
  2053. host_mode = &dsi_ctrl->host_config.video_timing;
  2054. memcpy(host_mode, timing, sizeof(*host_mode));
  2055. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2056. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2057. exit:
  2058. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2059. return rc;
  2060. }
  2061. /**
  2062. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2063. * @dsi_ctrl: DSI controller handle.
  2064. * @enable: Enable/disable Timing DB register
  2065. *
  2066. * Update timing db register value during dfps usecases
  2067. *
  2068. * Return: error code.
  2069. */
  2070. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2071. bool enable)
  2072. {
  2073. int rc = 0;
  2074. if (!dsi_ctrl) {
  2075. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2076. return -EINVAL;
  2077. }
  2078. mutex_lock(&dsi_ctrl->ctrl_lock);
  2079. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2080. DSI_CTRL_ENGINE_ON);
  2081. if (rc) {
  2082. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2083. rc);
  2084. goto exit;
  2085. }
  2086. /*
  2087. * Add HW recommended delay for dfps feature.
  2088. * When prefetch is enabled, MDSS HW works on 2 vsync
  2089. * boundaries i.e. mdp_vsync and panel_vsync.
  2090. * In the current implementation we are only waiting
  2091. * for mdp_vsync. We need to make sure that interface
  2092. * flush is after panel_vsync. So, added the recommended
  2093. * delays after dfps update.
  2094. */
  2095. usleep_range(2000, 2010);
  2096. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2097. exit:
  2098. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2099. return rc;
  2100. }
  2101. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2102. {
  2103. int rc = 0;
  2104. if (!dsi_ctrl) {
  2105. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2106. return -EINVAL;
  2107. }
  2108. mutex_lock(&dsi_ctrl->ctrl_lock);
  2109. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2110. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2111. &dsi_ctrl->host_config.common_config,
  2112. &dsi_ctrl->host_config.u.cmd_engine);
  2113. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2114. &dsi_ctrl->host_config.video_timing,
  2115. &dsi_ctrl->host_config.common_config,
  2116. 0x0,
  2117. &dsi_ctrl->roi);
  2118. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2119. } else {
  2120. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2121. &dsi_ctrl->host_config.common_config,
  2122. &dsi_ctrl->host_config.u.video_engine);
  2123. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2124. &dsi_ctrl->host_config.video_timing);
  2125. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2126. }
  2127. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2128. return rc;
  2129. }
  2130. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2131. {
  2132. int rc = 0;
  2133. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2134. if (rc)
  2135. return -EINVAL;
  2136. mutex_lock(&dsi_ctrl->ctrl_lock);
  2137. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2138. &dsi_ctrl->host_config.lane_map);
  2139. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2140. &dsi_ctrl->host_config.common_config);
  2141. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2142. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2143. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2144. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2145. return rc;
  2146. }
  2147. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2148. bool *changed)
  2149. {
  2150. int rc = 0;
  2151. if (!dsi_ctrl || !roi || !changed) {
  2152. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2153. return -EINVAL;
  2154. }
  2155. mutex_lock(&dsi_ctrl->ctrl_lock);
  2156. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2157. dsi_ctrl->modeupdated) {
  2158. *changed = true;
  2159. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2160. dsi_ctrl->modeupdated = false;
  2161. } else
  2162. *changed = false;
  2163. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2164. return rc;
  2165. }
  2166. /**
  2167. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2168. * @dsi_ctrl: DSI controller handle.
  2169. * @enable: Enable/disable DSI PHY clk gating
  2170. * @clk_selection: clock to enable/disable clock gating
  2171. *
  2172. * Return: error code.
  2173. */
  2174. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2175. enum dsi_clk_gate_type clk_selection)
  2176. {
  2177. if (!dsi_ctrl) {
  2178. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2179. return -EINVAL;
  2180. }
  2181. if (dsi_ctrl->hw.ops.config_clk_gating)
  2182. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2183. clk_selection);
  2184. return 0;
  2185. }
  2186. /**
  2187. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2188. * to DSI PHY hardware.
  2189. * @dsi_ctrl: DSI controller handle.
  2190. * @enable: Mask/unmask the PHY reset signal.
  2191. *
  2192. * Return: error code.
  2193. */
  2194. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2195. {
  2196. if (!dsi_ctrl) {
  2197. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2198. return -EINVAL;
  2199. }
  2200. if (dsi_ctrl->hw.ops.phy_reset_config)
  2201. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2202. return 0;
  2203. }
  2204. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2205. struct dsi_ctrl *dsi_ctrl)
  2206. {
  2207. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2208. const unsigned int interrupt_threshold = 15;
  2209. unsigned long jiffies_now = jiffies;
  2210. if (!dsi_ctrl) {
  2211. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2212. return false;
  2213. }
  2214. if (dsi_ctrl->jiffies_start == 0)
  2215. dsi_ctrl->jiffies_start = jiffies;
  2216. dsi_ctrl->error_interrupt_count++;
  2217. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2218. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2219. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2220. dsi_ctrl->error_interrupt_count,
  2221. interrupt_threshold);
  2222. return true;
  2223. }
  2224. } else {
  2225. dsi_ctrl->jiffies_start = jiffies;
  2226. dsi_ctrl->error_interrupt_count = 1;
  2227. }
  2228. return false;
  2229. }
  2230. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2231. unsigned long error)
  2232. {
  2233. struct dsi_event_cb_info cb_info;
  2234. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2235. /* disable error interrupts */
  2236. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2237. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2238. /* clear error interrupts first */
  2239. if (dsi_ctrl->hw.ops.clear_error_status)
  2240. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2241. error);
  2242. /* DTLN PHY error */
  2243. if (error & 0x3000E00)
  2244. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2245. error);
  2246. /* ignore TX timeout if blpp_lp11 is disabled */
  2247. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2248. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2249. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2250. error &= ~DSI_HS_TX_TIMEOUT;
  2251. /* TX timeout error */
  2252. if (error & 0xE0) {
  2253. if (error & 0xA0) {
  2254. if (cb_info.event_cb) {
  2255. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2256. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2257. cb_info.event_idx,
  2258. dsi_ctrl->cell_index,
  2259. 0, 0, 0, 0);
  2260. }
  2261. }
  2262. }
  2263. /* DSI FIFO OVERFLOW error */
  2264. if (error & 0xF0000) {
  2265. u32 mask = 0;
  2266. if (dsi_ctrl->hw.ops.get_error_mask)
  2267. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2268. /* no need to report FIFO overflow if already masked */
  2269. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2270. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2271. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2272. cb_info.event_idx,
  2273. dsi_ctrl->cell_index,
  2274. 0, 0, 0, 0);
  2275. }
  2276. }
  2277. /* DSI FIFO UNDERFLOW error */
  2278. if (error & 0xF00000) {
  2279. if (cb_info.event_cb) {
  2280. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2281. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2282. cb_info.event_idx,
  2283. dsi_ctrl->cell_index,
  2284. 0, 0, 0, 0);
  2285. }
  2286. }
  2287. /* DSI PLL UNLOCK error */
  2288. if (error & BIT(8))
  2289. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2290. /* ACK error */
  2291. if (error & 0xF)
  2292. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2293. /*
  2294. * DSI Phy can go into bad state during ESD influence. This can
  2295. * manifest as various types of spurious error interrupts on
  2296. * DSI controller. This check will allow us to handle afore mentioned
  2297. * case and prevent us from re enabling interrupts until a full ESD
  2298. * recovery is completed.
  2299. */
  2300. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2301. dsi_ctrl->esd_check_underway) {
  2302. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2303. return;
  2304. }
  2305. /* enable back DSI interrupts */
  2306. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2307. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2308. }
  2309. /**
  2310. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2311. * @irq: Incoming IRQ number
  2312. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2313. * Returns: IRQ_HANDLED if no further action required
  2314. */
  2315. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2316. {
  2317. struct dsi_ctrl *dsi_ctrl;
  2318. struct dsi_event_cb_info cb_info;
  2319. unsigned long flags;
  2320. uint32_t status = 0x0, i;
  2321. uint64_t errors = 0x0;
  2322. if (!ptr)
  2323. return IRQ_NONE;
  2324. dsi_ctrl = ptr;
  2325. /* check status interrupts */
  2326. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2327. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2328. /* check error interrupts */
  2329. if (dsi_ctrl->hw.ops.get_error_status)
  2330. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2331. /* clear interrupts */
  2332. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2333. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2334. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2335. /* handle DSI error recovery */
  2336. if (status & DSI_ERROR)
  2337. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2338. if (status & DSI_CMD_MODE_DMA_DONE) {
  2339. if (dsi_ctrl->enable_cmd_dma_stats) {
  2340. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2341. dsi_ctrl->cmd_mode);
  2342. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2343. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2344. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2345. dsi_ctrl->cmd_success_line,
  2346. dsi_ctrl->cmd_success_frame);
  2347. }
  2348. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2349. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2350. DSI_SINT_CMD_MODE_DMA_DONE);
  2351. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2352. }
  2353. if (status & DSI_CMD_FRAME_DONE) {
  2354. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2355. DSI_SINT_CMD_FRAME_DONE);
  2356. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2357. }
  2358. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2359. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2360. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2361. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2362. }
  2363. if (status & DSI_BTA_DONE) {
  2364. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2365. DSI_DLN1_HS_FIFO_OVERFLOW |
  2366. DSI_DLN2_HS_FIFO_OVERFLOW |
  2367. DSI_DLN3_HS_FIFO_OVERFLOW);
  2368. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2369. DSI_SINT_BTA_DONE);
  2370. complete_all(&dsi_ctrl->irq_info.bta_done);
  2371. if (dsi_ctrl->hw.ops.clear_error_status)
  2372. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2373. fifo_overflow_mask);
  2374. }
  2375. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2376. if (status & 0x1) {
  2377. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2378. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2379. spin_unlock_irqrestore(
  2380. &dsi_ctrl->irq_info.irq_lock, flags);
  2381. if (cb_info.event_cb)
  2382. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2383. cb_info.event_idx,
  2384. dsi_ctrl->cell_index,
  2385. irq, 0, 0, 0);
  2386. }
  2387. status >>= 1;
  2388. }
  2389. return IRQ_HANDLED;
  2390. }
  2391. /**
  2392. * _dsi_ctrl_setup_isr - register ISR handler
  2393. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2394. * Returns: Zero on success
  2395. */
  2396. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2397. {
  2398. int irq_num, rc;
  2399. if (!dsi_ctrl)
  2400. return -EINVAL;
  2401. if (dsi_ctrl->irq_info.irq_num != -1)
  2402. return 0;
  2403. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2404. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2405. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2406. init_completion(&dsi_ctrl->irq_info.bta_done);
  2407. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2408. if (irq_num < 0) {
  2409. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2410. irq_num);
  2411. rc = irq_num;
  2412. } else {
  2413. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2414. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2415. if (rc) {
  2416. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2417. rc);
  2418. } else {
  2419. dsi_ctrl->irq_info.irq_num = irq_num;
  2420. disable_irq_nosync(irq_num);
  2421. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2422. }
  2423. }
  2424. return rc;
  2425. }
  2426. /**
  2427. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2428. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2429. */
  2430. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2431. {
  2432. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2433. return;
  2434. if (dsi_ctrl->irq_info.irq_num != -1) {
  2435. devm_free_irq(&dsi_ctrl->pdev->dev,
  2436. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2437. dsi_ctrl->irq_info.irq_num = -1;
  2438. }
  2439. }
  2440. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2441. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2442. {
  2443. unsigned long flags;
  2444. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2445. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2446. return;
  2447. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2448. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2449. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2450. /* enable irq on first request */
  2451. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2452. enable_irq(dsi_ctrl->irq_info.irq_num);
  2453. /* update hardware mask */
  2454. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2455. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2456. dsi_ctrl->irq_info.irq_stat_mask);
  2457. }
  2458. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2459. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2460. dsi_ctrl->irq_info.irq_stat_mask);
  2461. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2462. if (event_info)
  2463. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2464. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2465. }
  2466. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2467. uint32_t intr_idx)
  2468. {
  2469. unsigned long flags;
  2470. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2471. return;
  2472. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2473. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2474. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2475. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2476. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2477. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2478. dsi_ctrl->irq_info.irq_stat_mask);
  2479. /* don't need irq if no lines are enabled */
  2480. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2481. dsi_ctrl->irq_info.irq_num != -1)
  2482. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2483. }
  2484. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2485. }
  2486. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2487. {
  2488. if (!dsi_ctrl) {
  2489. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2490. return -EINVAL;
  2491. }
  2492. if (dsi_ctrl->hw.ops.host_setup)
  2493. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2494. &dsi_ctrl->host_config.common_config);
  2495. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2496. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2497. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2498. &dsi_ctrl->host_config.common_config,
  2499. &dsi_ctrl->host_config.u.cmd_engine);
  2500. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2501. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2502. &dsi_ctrl->host_config.video_timing,
  2503. &dsi_ctrl->host_config.common_config,
  2504. 0x0, NULL);
  2505. } else {
  2506. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2507. return -EINVAL;
  2508. }
  2509. return 0;
  2510. }
  2511. /**
  2512. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2513. * @dsi_ctrl: DSI controller handle.
  2514. * @op: ctrl driver ops
  2515. * @enable: boolean signifying host state.
  2516. *
  2517. * Update the host status only while exiting from ulps during suspend state.
  2518. *
  2519. * Return: error code.
  2520. */
  2521. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2522. enum dsi_ctrl_driver_ops op, bool enable)
  2523. {
  2524. int rc = 0;
  2525. u32 state = enable ? 0x1 : 0x0;
  2526. if (!dsi_ctrl)
  2527. return rc;
  2528. mutex_lock(&dsi_ctrl->ctrl_lock);
  2529. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2530. if (rc) {
  2531. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2532. rc);
  2533. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2534. return rc;
  2535. }
  2536. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2537. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2538. return rc;
  2539. }
  2540. /**
  2541. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2542. * @dsi_ctrl: DSI controller handle.
  2543. * @skip_op: Boolean to indicate few operations can be skipped.
  2544. * Set during the cont-splash or trusted-vm enable case.
  2545. *
  2546. * Initializes DSI controller hardware with host configuration provided by
  2547. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2548. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2549. * performed.
  2550. *
  2551. * Return: error code.
  2552. */
  2553. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2554. {
  2555. int rc = 0;
  2556. if (!dsi_ctrl) {
  2557. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2558. return -EINVAL;
  2559. }
  2560. mutex_lock(&dsi_ctrl->ctrl_lock);
  2561. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2562. if (rc) {
  2563. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2564. rc);
  2565. goto error;
  2566. }
  2567. /*
  2568. * For continuous splash/trusted vm usecases we omit hw operations
  2569. * as bootloader/primary vm takes care of them respectively
  2570. */
  2571. if (!skip_op) {
  2572. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2573. &dsi_ctrl->host_config.lane_map);
  2574. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2575. &dsi_ctrl->host_config.common_config);
  2576. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2577. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2578. &dsi_ctrl->host_config.common_config,
  2579. &dsi_ctrl->host_config.u.cmd_engine);
  2580. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2581. &dsi_ctrl->host_config.video_timing,
  2582. &dsi_ctrl->host_config.common_config,
  2583. 0x0,
  2584. NULL);
  2585. } else {
  2586. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2587. &dsi_ctrl->host_config.common_config,
  2588. &dsi_ctrl->host_config.u.video_engine);
  2589. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2590. &dsi_ctrl->host_config.video_timing);
  2591. }
  2592. }
  2593. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2594. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2595. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2596. skip_op);
  2597. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2598. error:
  2599. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2600. return rc;
  2601. }
  2602. /**
  2603. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2604. * @dsi_ctrl: DSI controller handle.
  2605. * @enable: variable to control register/deregister isr
  2606. */
  2607. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2608. {
  2609. if (!dsi_ctrl)
  2610. return;
  2611. mutex_lock(&dsi_ctrl->ctrl_lock);
  2612. if (enable)
  2613. _dsi_ctrl_setup_isr(dsi_ctrl);
  2614. else
  2615. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2616. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2617. }
  2618. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2619. {
  2620. if (!dsi_ctrl)
  2621. return;
  2622. mutex_lock(&dsi_ctrl->ctrl_lock);
  2623. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2624. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2625. }
  2626. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2627. {
  2628. if (!dsi_ctrl)
  2629. return;
  2630. mutex_lock(&dsi_ctrl->ctrl_lock);
  2631. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2632. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2633. }
  2634. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2635. {
  2636. if (!dsi_ctrl)
  2637. return -EINVAL;
  2638. mutex_lock(&dsi_ctrl->ctrl_lock);
  2639. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2640. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2641. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2642. return 0;
  2643. }
  2644. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2645. {
  2646. int rc = 0;
  2647. if (!dsi_ctrl)
  2648. return -EINVAL;
  2649. mutex_lock(&dsi_ctrl->ctrl_lock);
  2650. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2651. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2652. return rc;
  2653. }
  2654. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2655. {
  2656. int rc = 0;
  2657. if (!dsi_ctrl)
  2658. return -EINVAL;
  2659. mutex_lock(&dsi_ctrl->ctrl_lock);
  2660. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2661. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2662. return rc;
  2663. }
  2664. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2665. {
  2666. int rc = 0;
  2667. if (!dsi_ctrl)
  2668. return -EINVAL;
  2669. mutex_lock(&dsi_ctrl->ctrl_lock);
  2670. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2671. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2672. return rc;
  2673. }
  2674. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2675. {
  2676. if (!dsi_ctrl)
  2677. return -EINVAL;
  2678. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2679. mutex_lock(&dsi_ctrl->ctrl_lock);
  2680. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2681. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2682. }
  2683. return 0;
  2684. }
  2685. /**
  2686. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2687. * @dsi_ctrl: DSI controller handle.
  2688. *
  2689. * De-initializes DSI controller hardware. It can be performed only during
  2690. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2691. *
  2692. * Return: error code.
  2693. */
  2694. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2695. {
  2696. int rc = 0;
  2697. if (!dsi_ctrl) {
  2698. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2699. return -EINVAL;
  2700. }
  2701. mutex_lock(&dsi_ctrl->ctrl_lock);
  2702. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2703. if (rc) {
  2704. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2705. rc);
  2706. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2707. rc);
  2708. goto error;
  2709. }
  2710. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2711. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2712. error:
  2713. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2714. return rc;
  2715. }
  2716. /**
  2717. * dsi_ctrl_update_host_config() - update dsi host configuration
  2718. * @dsi_ctrl: DSI controller handle.
  2719. * @config: DSI host configuration.
  2720. * @flags: dsi_mode_flags modifying the behavior
  2721. *
  2722. * Updates driver with new Host configuration to use for host initialization.
  2723. * This function call will only update the software context. The stored
  2724. * configuration information will be used when the host is initialized.
  2725. *
  2726. * Return: error code.
  2727. */
  2728. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2729. struct dsi_host_config *config,
  2730. struct dsi_display_mode *mode, int flags,
  2731. void *clk_handle)
  2732. {
  2733. int rc = 0;
  2734. if (!ctrl || !config) {
  2735. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2736. return -EINVAL;
  2737. }
  2738. mutex_lock(&ctrl->ctrl_lock);
  2739. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2740. if (rc) {
  2741. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2742. goto error;
  2743. }
  2744. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2745. DSI_MODE_FLAG_DYN_CLK))) {
  2746. /*
  2747. * for dynamic clk switch case link frequence would
  2748. * be updated dsi_display_dynamic_clk_switch().
  2749. */
  2750. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2751. mode);
  2752. if (rc) {
  2753. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2754. rc);
  2755. goto error;
  2756. }
  2757. }
  2758. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2759. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2760. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2761. ctrl->horiz_index;
  2762. ctrl->mode_bounds.y = 0;
  2763. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2764. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2765. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2766. ctrl->modeupdated = true;
  2767. ctrl->roi.x = 0;
  2768. error:
  2769. mutex_unlock(&ctrl->ctrl_lock);
  2770. return rc;
  2771. }
  2772. /**
  2773. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2774. * @dsi_ctrl: DSI controller handle.
  2775. * @timing: Pointer to timing data.
  2776. *
  2777. * Driver will validate if the timing configuration is supported on the
  2778. * controller hardware.
  2779. *
  2780. * Return: error code if timing is not supported.
  2781. */
  2782. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2783. struct dsi_mode_info *mode)
  2784. {
  2785. int rc = 0;
  2786. if (!dsi_ctrl || !mode) {
  2787. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2788. return -EINVAL;
  2789. }
  2790. return rc;
  2791. }
  2792. /**
  2793. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2794. * @dsi_ctrl: DSI controller handle.
  2795. * @cmd: Command description to transfer on DSI link.
  2796. *
  2797. * Command transfer can be done only when command engine is enabled. The
  2798. * transfer API will block until either the command transfer finishes or
  2799. * the timeout value is reached. If the trigger is deferred, it will return
  2800. * without triggering the transfer. Command parameters are programmed to
  2801. * hardware.
  2802. *
  2803. * Return: error code.
  2804. */
  2805. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd)
  2806. {
  2807. int rc = 0;
  2808. if (!dsi_ctrl || !cmd) {
  2809. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2810. return -EINVAL;
  2811. }
  2812. mutex_lock(&dsi_ctrl->ctrl_lock);
  2813. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2814. if (rc) {
  2815. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2816. rc);
  2817. goto error;
  2818. }
  2819. if (cmd->ctrl_flags & DSI_CTRL_CMD_READ) {
  2820. rc = dsi_message_rx(dsi_ctrl, cmd);
  2821. if (rc <= 0)
  2822. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2823. rc);
  2824. } else {
  2825. rc = dsi_message_tx(dsi_ctrl, cmd);
  2826. if (rc)
  2827. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2828. rc);
  2829. }
  2830. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2831. error:
  2832. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2833. return rc;
  2834. }
  2835. /**
  2836. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow error.
  2837. * @dsi_ctrl: DSI controller handle.
  2838. * @enable: variable to control masking/unmasking.
  2839. */
  2840. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable)
  2841. {
  2842. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2843. dsi_hw_ops = dsi_ctrl->hw.ops;
  2844. if (enable) {
  2845. if (dsi_hw_ops.mask_error_intr)
  2846. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2847. BIT(DSI_FIFO_OVERFLOW), true);
  2848. } else {
  2849. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  2850. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2851. BIT(DSI_FIFO_OVERFLOW), false);
  2852. }
  2853. }
  2854. /**
  2855. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2856. * @dsi_ctrl: DSI controller handle.
  2857. * @flags: Modifiers.
  2858. *
  2859. * Return: error code.
  2860. */
  2861. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2862. {
  2863. int rc = 0;
  2864. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2865. u32 v_total = 0, fps = 0, cur_line = 0, mem_latency_us = 100;
  2866. u32 line_time = 0, schedule_line = 0x1, latency_by_line = 0;
  2867. struct dsi_mode_info *timing;
  2868. unsigned long flag;
  2869. if (!dsi_ctrl) {
  2870. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2871. return -EINVAL;
  2872. }
  2873. dsi_hw_ops = dsi_ctrl->hw.ops;
  2874. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2875. /* Dont trigger the command if this is not the last ocmmand */
  2876. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2877. return rc;
  2878. mutex_lock(&dsi_ctrl->ctrl_lock);
  2879. timing = &(dsi_ctrl->host_config.video_timing);
  2880. if (timing &&
  2881. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) {
  2882. v_total = timing->v_sync_width + timing->v_back_porch +
  2883. timing->v_front_porch + timing->v_active;
  2884. fps = timing->refresh_rate;
  2885. schedule_line = calculate_schedule_line(dsi_ctrl, flags);
  2886. line_time = (1000000 / fps) / v_total;
  2887. latency_by_line = CEIL(mem_latency_us, line_time);
  2888. }
  2889. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2890. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2891. if (dsi_ctrl->enable_cmd_dma_stats) {
  2892. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2893. dsi_ctrl->cmd_mode);
  2894. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2895. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2896. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2897. dsi_ctrl->cmd_trigger_line,
  2898. dsi_ctrl->cmd_trigger_frame);
  2899. }
  2900. }
  2901. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2902. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2903. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2904. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2905. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2906. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2907. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2908. /* trigger command */
  2909. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  2910. dsi_hw_ops.schedule_dma_cmd &&
  2911. (dsi_ctrl->current_state.vid_engine_state ==
  2912. DSI_CTRL_ENGINE_ON)) {
  2913. /*
  2914. * This change reads the video line count from
  2915. * MDP_INTF_LINE_COUNT register and checks whether
  2916. * DMA trigger happens close to the schedule line.
  2917. * If it is not close to the schedule line, then DMA
  2918. * command transfer is triggered.
  2919. */
  2920. while (1) {
  2921. local_irq_save(flag);
  2922. cur_line =
  2923. dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2924. dsi_ctrl->cmd_mode);
  2925. if (cur_line <
  2926. (schedule_line - latency_by_line) ||
  2927. cur_line > (schedule_line + 1)) {
  2928. dsi_hw_ops.trigger_command_dma(
  2929. &dsi_ctrl->hw);
  2930. local_irq_restore(flag);
  2931. break;
  2932. }
  2933. local_irq_restore(flag);
  2934. udelay(1000);
  2935. }
  2936. } else
  2937. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2938. if (dsi_ctrl->enable_cmd_dma_stats) {
  2939. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2940. dsi_ctrl->cmd_mode);
  2941. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2942. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2943. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2944. dsi_ctrl->cmd_trigger_line,
  2945. dsi_ctrl->cmd_trigger_frame);
  2946. }
  2947. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2948. dsi_ctrl->dma_wait_queued = true;
  2949. queue_work(dsi_ctrl->dma_cmd_workq,
  2950. &dsi_ctrl->dma_cmd_wait);
  2951. } else {
  2952. dsi_ctrl->dma_wait_queued = false;
  2953. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2954. }
  2955. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2956. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2957. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2958. dsi_ctrl->cmd_len = 0;
  2959. }
  2960. }
  2961. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2962. return rc;
  2963. }
  2964. /**
  2965. * dsi_ctrl_cache_misr - Cache frame MISR value
  2966. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2967. */
  2968. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2969. {
  2970. u32 misr;
  2971. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2972. return;
  2973. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2974. dsi_ctrl->host_config.panel_mode);
  2975. if (misr)
  2976. dsi_ctrl->misr_cache = misr;
  2977. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2978. }
  2979. /**
  2980. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2981. * @dsi_ctrl: DSI controller handle.
  2982. * @state: Controller initialization state
  2983. *
  2984. * Return: error code.
  2985. */
  2986. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2987. bool *state)
  2988. {
  2989. if (!dsi_ctrl || !state) {
  2990. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2991. return -EINVAL;
  2992. }
  2993. mutex_lock(&dsi_ctrl->ctrl_lock);
  2994. *state = dsi_ctrl->current_state.host_initialized;
  2995. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2996. return 0;
  2997. }
  2998. /**
  2999. * dsi_ctrl_set_power_state() - set power state for dsi controller
  3000. * @dsi_ctrl: DSI controller handle.
  3001. * @state: Power state.
  3002. *
  3003. * Set power state for DSI controller. Power state can be changed only when
  3004. * Controller, Video and Command engines are turned off.
  3005. *
  3006. * Return: error code.
  3007. */
  3008. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  3009. enum dsi_power_state state)
  3010. {
  3011. int rc = 0;
  3012. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  3013. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3014. return -EINVAL;
  3015. }
  3016. mutex_lock(&dsi_ctrl->ctrl_lock);
  3017. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  3018. state);
  3019. if (rc) {
  3020. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3021. rc);
  3022. goto error;
  3023. }
  3024. if (state == DSI_CTRL_POWER_VREG_ON) {
  3025. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3026. if (rc) {
  3027. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3028. rc);
  3029. goto error;
  3030. }
  3031. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3032. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3033. if (rc) {
  3034. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3035. rc);
  3036. goto error;
  3037. }
  3038. }
  3039. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3040. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3041. error:
  3042. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3043. return rc;
  3044. }
  3045. /**
  3046. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3047. * @dsi_ctrl: DSI controller handle.
  3048. * @on: enable/disable test pattern.
  3049. *
  3050. * Test pattern can be enabled only after Video engine (for video mode panels)
  3051. * or command engine (for cmd mode panels) is enabled.
  3052. *
  3053. * Return: error code.
  3054. */
  3055. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3056. {
  3057. int rc = 0;
  3058. if (!dsi_ctrl) {
  3059. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3060. return -EINVAL;
  3061. }
  3062. mutex_lock(&dsi_ctrl->ctrl_lock);
  3063. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3064. if (rc) {
  3065. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3066. rc);
  3067. goto error;
  3068. }
  3069. if (on) {
  3070. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3071. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3072. DSI_TEST_PATTERN_INC,
  3073. 0xFFFF);
  3074. } else {
  3075. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3076. &dsi_ctrl->hw,
  3077. DSI_TEST_PATTERN_INC,
  3078. 0xFFFF,
  3079. 0x0);
  3080. }
  3081. }
  3082. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3083. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3084. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3085. error:
  3086. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3087. return rc;
  3088. }
  3089. /**
  3090. * dsi_ctrl_set_host_engine_state() - set host engine state
  3091. * @dsi_ctrl: DSI Controller handle.
  3092. * @state: Engine state.
  3093. * @skip_op: Boolean to indicate few operations can be skipped.
  3094. * Set during the cont-splash or trusted-vm enable case.
  3095. *
  3096. * Host engine state can be modified only when DSI controller power state is
  3097. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3098. *
  3099. * Return: error code.
  3100. */
  3101. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3102. enum dsi_engine_state state, bool skip_op)
  3103. {
  3104. int rc = 0;
  3105. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3106. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3107. return -EINVAL;
  3108. }
  3109. mutex_lock(&dsi_ctrl->ctrl_lock);
  3110. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3111. if (rc) {
  3112. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3113. rc);
  3114. goto error;
  3115. }
  3116. if (!skip_op) {
  3117. if (state == DSI_CTRL_ENGINE_ON)
  3118. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3119. else
  3120. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3121. }
  3122. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3123. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3124. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3125. error:
  3126. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3127. return rc;
  3128. }
  3129. /**
  3130. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3131. * @dsi_ctrl: DSI Controller handle.
  3132. * @state: Engine state.
  3133. * @skip_op: Boolean to indicate few operations can be skipped.
  3134. * Set during the cont-splash or trusted-vm enable case.
  3135. *
  3136. * Command engine state can be modified only when DSI controller power state is
  3137. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3138. *
  3139. * Return: error code.
  3140. */
  3141. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3142. enum dsi_engine_state state, bool skip_op)
  3143. {
  3144. int rc = 0;
  3145. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3146. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3147. return -EINVAL;
  3148. }
  3149. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3150. if (rc) {
  3151. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3152. rc);
  3153. goto error;
  3154. }
  3155. if (!skip_op) {
  3156. if (state == DSI_CTRL_ENGINE_ON)
  3157. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3158. else
  3159. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3160. }
  3161. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3162. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3163. state, skip_op);
  3164. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3165. error:
  3166. return rc;
  3167. }
  3168. /**
  3169. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3170. * @dsi_ctrl: DSI Controller handle.
  3171. * @state: Engine state.
  3172. * @skip_op: Boolean to indicate few operations can be skipped.
  3173. * Set during the cont-splash or trusted-vm enable case.
  3174. *
  3175. * Video engine state can be modified only when DSI controller power state is
  3176. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3177. *
  3178. * Return: error code.
  3179. */
  3180. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3181. enum dsi_engine_state state, bool skip_op)
  3182. {
  3183. int rc = 0;
  3184. bool on;
  3185. bool vid_eng_busy;
  3186. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3187. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3188. return -EINVAL;
  3189. }
  3190. mutex_lock(&dsi_ctrl->ctrl_lock);
  3191. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3192. if (rc) {
  3193. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3194. rc);
  3195. goto error;
  3196. }
  3197. if (!skip_op) {
  3198. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3199. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3200. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3201. /*
  3202. * During ESD check failure, DSI video engine can get stuck
  3203. * sending data from display engine. In use cases where GDSC
  3204. * toggle does not happen like DP MST connected or secure video
  3205. * playback, display does not recover back after ESD failure.
  3206. * Perform a reset if video engine is stuck.
  3207. */
  3208. if (!on && (dsi_ctrl->version < DSI_CTRL_VERSION_1_3 ||
  3209. vid_eng_busy))
  3210. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3211. }
  3212. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3213. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3214. state, skip_op);
  3215. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3216. error:
  3217. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3218. return rc;
  3219. }
  3220. /**
  3221. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3222. * @dsi_ctrl: DSI controller handle.
  3223. * @enable: enable/disable ULPS.
  3224. *
  3225. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3226. *
  3227. * Return: error code.
  3228. */
  3229. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3230. {
  3231. int rc = 0;
  3232. if (!dsi_ctrl) {
  3233. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3234. return -EINVAL;
  3235. }
  3236. mutex_lock(&dsi_ctrl->ctrl_lock);
  3237. if (enable)
  3238. rc = dsi_enable_ulps(dsi_ctrl);
  3239. else
  3240. rc = dsi_disable_ulps(dsi_ctrl);
  3241. if (rc) {
  3242. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3243. enable, rc);
  3244. goto error;
  3245. }
  3246. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3247. error:
  3248. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3249. return rc;
  3250. }
  3251. /**
  3252. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3253. * @dsi_ctrl: DSI controller handle.
  3254. * @enable: enable/disable clamping.
  3255. *
  3256. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3257. *
  3258. * Return: error code.
  3259. */
  3260. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3261. bool enable, bool ulps_enabled)
  3262. {
  3263. int rc = 0;
  3264. if (!dsi_ctrl) {
  3265. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3266. return -EINVAL;
  3267. }
  3268. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3269. !dsi_ctrl->hw.ops.clamp_disable) {
  3270. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3271. return 0;
  3272. }
  3273. mutex_lock(&dsi_ctrl->ctrl_lock);
  3274. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3275. if (rc) {
  3276. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3277. goto error;
  3278. }
  3279. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3280. error:
  3281. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3282. return rc;
  3283. }
  3284. /**
  3285. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3286. * @dsi_ctrl: DSI controller handle.
  3287. * @source_clks: Source clocks for DSI link clocks.
  3288. *
  3289. * Clock source should be changed while link clocks are disabled.
  3290. *
  3291. * Return: error code.
  3292. */
  3293. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3294. struct dsi_clk_link_set *source_clks)
  3295. {
  3296. int rc = 0;
  3297. if (!dsi_ctrl || !source_clks) {
  3298. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3299. return -EINVAL;
  3300. }
  3301. mutex_lock(&dsi_ctrl->ctrl_lock);
  3302. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3303. if (rc) {
  3304. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3305. rc);
  3306. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3307. &dsi_ctrl->clk_info.rcg_clks);
  3308. goto error;
  3309. }
  3310. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3311. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3312. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3313. error:
  3314. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3315. return rc;
  3316. }
  3317. /**
  3318. * dsi_ctrl_setup_misr() - Setup frame MISR
  3319. * @dsi_ctrl: DSI controller handle.
  3320. * @enable: enable/disable MISR.
  3321. * @frame_count: Number of frames to accumulate MISR.
  3322. *
  3323. * Return: error code.
  3324. */
  3325. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3326. bool enable,
  3327. u32 frame_count)
  3328. {
  3329. if (!dsi_ctrl) {
  3330. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3331. return -EINVAL;
  3332. }
  3333. if (!dsi_ctrl->hw.ops.setup_misr)
  3334. return 0;
  3335. mutex_lock(&dsi_ctrl->ctrl_lock);
  3336. dsi_ctrl->misr_enable = enable;
  3337. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3338. dsi_ctrl->host_config.panel_mode,
  3339. enable, frame_count);
  3340. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3341. return 0;
  3342. }
  3343. /**
  3344. * dsi_ctrl_collect_misr() - Read frame MISR
  3345. * @dsi_ctrl: DSI controller handle.
  3346. *
  3347. * Return: MISR value.
  3348. */
  3349. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3350. {
  3351. u32 misr;
  3352. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3353. return 0;
  3354. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3355. dsi_ctrl->host_config.panel_mode);
  3356. if (!misr)
  3357. misr = dsi_ctrl->misr_cache;
  3358. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3359. dsi_ctrl->misr_cache, misr);
  3360. return misr;
  3361. }
  3362. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3363. bool mask_enable)
  3364. {
  3365. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3366. || !dsi_ctrl->hw.ops.clear_error_status) {
  3367. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3368. return;
  3369. }
  3370. /*
  3371. * Mask DSI error status interrupts and clear error status
  3372. * register
  3373. */
  3374. mutex_lock(&dsi_ctrl->ctrl_lock);
  3375. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3376. /*
  3377. * The behavior of mask_enable is different in ctrl register
  3378. * and mask register and hence mask_enable is manipulated for
  3379. * selective error interrupt masking vs total error interrupt
  3380. * masking.
  3381. */
  3382. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3383. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3384. DSI_ERROR_INTERRUPT_COUNT);
  3385. } else {
  3386. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3387. mask_enable);
  3388. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3389. DSI_ERROR_INTERRUPT_COUNT);
  3390. }
  3391. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3392. }
  3393. /**
  3394. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3395. * interrupts at any time.
  3396. * @dsi_ctrl: DSI controller handle.
  3397. * @enable: variable to enable/disable irq
  3398. */
  3399. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3400. {
  3401. if (!dsi_ctrl)
  3402. return;
  3403. mutex_lock(&dsi_ctrl->ctrl_lock);
  3404. if (enable)
  3405. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3406. DSI_SINT_ERROR, NULL);
  3407. else
  3408. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3409. DSI_SINT_ERROR);
  3410. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3411. }
  3412. /**
  3413. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3414. * done interrupt.
  3415. * @dsi_ctrl: DSI controller handle.
  3416. */
  3417. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3418. {
  3419. int rc = 0;
  3420. if (!ctrl)
  3421. return 0;
  3422. mutex_lock(&ctrl->ctrl_lock);
  3423. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3424. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3425. mutex_unlock(&ctrl->ctrl_lock);
  3426. return rc;
  3427. }
  3428. /**
  3429. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3430. */
  3431. void dsi_ctrl_drv_register(void)
  3432. {
  3433. platform_driver_register(&dsi_ctrl_driver);
  3434. }
  3435. /**
  3436. * dsi_ctrl_drv_unregister() - unregister platform driver
  3437. */
  3438. void dsi_ctrl_drv_unregister(void)
  3439. {
  3440. platform_driver_unregister(&dsi_ctrl_driver);
  3441. }