htt_stats.h 165 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429
  1. /*
  2. * Copyright (c) 2017-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * @file htt_stats.h
  20. *
  21. * @details the public header file of HTT STATS
  22. */
  23. #ifndef __HTT_STATS_H__
  24. #define __HTT_STATS_H__
  25. #include <htt.h>
  26. /*
  27. * htt_dbg_ext_stats_type -
  28. * The base structure for each of the stats_type is only for reference
  29. * Host should use this information to know the type of TLVs to expect
  30. * for a particular stats type.
  31. *
  32. * Max supported stats :- 256.
  33. */
  34. enum htt_dbg_ext_stats_type {
  35. /* HTT_DBG_EXT_STATS_RESET
  36. * PARAM:
  37. * - config_param0 : start_offset (stats type)
  38. * - config_param1 : stats bmask from start offset
  39. * - config_param2 : stats bmask from start offset + 32
  40. * - config_param3 : stats bmask from start offset + 64
  41. * RESP MSG:
  42. * - No response sent.
  43. */
  44. HTT_DBG_EXT_STATS_RESET = 0,
  45. /* HTT_DBG_EXT_STATS_PDEV_TX
  46. * PARAMS:
  47. * - No Params
  48. * RESP MSG:
  49. * - htt_tx_pdev_stats_t
  50. */
  51. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  52. /* HTT_DBG_EXT_STATS_PDEV_RX
  53. * PARAMS:
  54. * - No Params
  55. * RESP MSG:
  56. * - htt_rx_pdev_stats_t
  57. */
  58. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  59. /* HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  60. * PARAMS:
  61. * - config_param0: [Bit31: Bit0] HWQ mask
  62. * RESP MSG:
  63. * - htt_tx_hwq_stats_t
  64. */
  65. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  66. /* HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  67. * PARAMS:
  68. * - config_param0: [Bit31: Bit0] TXQ mask
  69. * RESP MSG:
  70. * - htt_stats_tx_sched_t
  71. */
  72. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  73. /* HTT_DBG_EXT_STATS_PDEV_ERROR
  74. * PARAMS:
  75. * - No Params
  76. * RESP MSG:
  77. * - htt_hw_err_stats_t
  78. */
  79. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  80. /* HTT_DBG_EXT_STATS_PDEV_TQM
  81. * PARAMS:
  82. * - No Params
  83. * RESP MSG:
  84. * - htt_tx_tqm_pdev_stats_t
  85. */
  86. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  87. /* HTT_DBG_EXT_STATS_TQM_CMDQ
  88. * PARAMS:
  89. * - config_param0:
  90. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  91. * [Bit31: Bit16] reserved
  92. * RESP MSG:
  93. * - htt_tx_tqm_cmdq_stats_t
  94. */
  95. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  96. /* HTT_DBG_EXT_STATS_TX_DE_INFO
  97. * PARAMS:
  98. * - No Params
  99. * RESP MSG:
  100. * - htt_tx_de_stats_t
  101. */
  102. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  103. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE
  104. * PARAMS:
  105. * - No Params
  106. * RESP MSG:
  107. * - htt_tx_pdev_rate_stats_t
  108. */
  109. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  110. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE
  111. * PARAMS:
  112. * - No Params
  113. * RESP MSG:
  114. * - htt_rx_pdev_rate_stats_t
  115. */
  116. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  117. /* HTT_DBG_EXT_STATS_PEER_INFO
  118. * PARAMS:
  119. * - config_param0:
  120. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  121. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  122. * [Bit31 : Bit16] sw_peer_id
  123. * config_param1:
  124. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  125. * 0 bit htt_peer_stats_cmn_tlv
  126. * 1 bit htt_peer_details_tlv
  127. * 2 bit htt_tx_peer_rate_stats_tlv
  128. * 3 bit htt_rx_peer_rate_stats_tlv
  129. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  130. * 5 bit htt_rx_tid_stats_tlv
  131. * 6 bit htt_msdu_flow_stats_tlv
  132. * 7 bit htt_peer_sched_stats_tlv
  133. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  134. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  135. * [Bit 16] If this bit is set, reset per peer stats
  136. * of corresponding tlv indicated by config
  137. * param 1.
  138. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  139. * used to get this bit position.
  140. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  141. * indicates that FW supports per peer HTT
  142. * stats reset.
  143. * [Bit31 : Bit17] reserved
  144. * RESP MSG:
  145. * - htt_peer_stats_t
  146. */
  147. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  148. /* HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  149. * PARAMS:
  150. * - No Params
  151. * RESP MSG:
  152. * - htt_tx_pdev_selfgen_stats_t
  153. */
  154. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  155. /* HTT_DBG_EXT_STATS_TX_MU_HWQ
  156. * PARAMS:
  157. * - config_param0: [Bit31: Bit0] HWQ mask
  158. * RESP MSG:
  159. * - htt_tx_hwq_mu_mimo_stats_t
  160. */
  161. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  162. /* HTT_DBG_EXT_STATS_RING_IF_INFO
  163. * PARAMS:
  164. * - config_param0:
  165. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  166. * [Bit31: Bit16] reserved
  167. * RESP MSG:
  168. * - htt_ring_if_stats_t
  169. */
  170. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  171. /* HTT_DBG_EXT_STATS_SRNG_INFO
  172. * PARAMS:
  173. * - config_param0:
  174. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  175. * [Bit31: Bit16] reserved
  176. * - No Params
  177. * RESP MSG:
  178. * - htt_sring_stats_t
  179. */
  180. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  181. /* HTT_DBG_EXT_STATS_SFM_INFO
  182. * PARAMS:
  183. * - No Params
  184. * RESP MSG:
  185. * - htt_sfm_stats_t
  186. */
  187. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  188. /* HTT_DBG_EXT_STATS_PDEV_TX_MU
  189. * PARAMS:
  190. * - No Params
  191. * RESP MSG:
  192. * - htt_tx_pdev_mu_mimo_stats_t
  193. */
  194. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  195. /* HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  196. * PARAMS:
  197. * - config_param0:
  198. * [Bit7 : Bit0] vdev_id:8
  199. * note:0xFF to get all active peers based on pdev_mask.
  200. * [Bit31 : Bit8] rsvd:24
  201. * RESP MSG:
  202. * - htt_active_peer_details_list_t
  203. */
  204. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  205. /* HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  206. * PARAMS:
  207. * - config_param0:
  208. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  209. * Set bit0 to 1 to read 1sec interval histogram.
  210. * [Bit1] - 100ms interval histogram
  211. * [Bit3] - Cumulative CCA stats
  212. * RESP MSG:
  213. * - htt_pdev_cca_stats_t
  214. */
  215. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  216. /* HTT_DBG_EXT_STATS_TWT_SESSIONS
  217. * PARAMS:
  218. * - config_param0:
  219. * No params
  220. * RESP MSG:
  221. * - htt_pdev_twt_sessions_stats_t
  222. */
  223. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  224. /* HTT_DBG_EXT_STATS_REO_CNTS
  225. * PARAMS:
  226. * - config_param0:
  227. * No params
  228. * RESP MSG:
  229. * - htt_soc_reo_resource_stats_t
  230. */
  231. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  232. /* HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  233. * PARAMS:
  234. * - config_param0:
  235. * [Bit0] vdev_id_set:1
  236. * set to 1 if vdev_id is set and vdev stats are requested.
  237. * set to 0 if pdev_stats sounding stats are requested.
  238. * [Bit8 : Bit1] vdev_id:8
  239. * note:0xFF to get all active vdevs based on pdev_mask.
  240. * [Bit31 : Bit9] rsvd:22
  241. *
  242. * RESP MSG:
  243. * - htt_tx_sounding_stats_t
  244. */
  245. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  246. /* HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  247. * PARAMS:
  248. * - config_param0:
  249. * No params
  250. * RESP MSG:
  251. * - htt_pdev_obss_pd_stats_t
  252. */
  253. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  254. /* HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  255. * PARAMS:
  256. * - config_param0:
  257. * No params
  258. * RESP MSG:
  259. * - htt_stats_ring_backpressure_stats_t
  260. */
  261. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  262. /* HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  263. * PARAMS:
  264. *
  265. * RESP MSG:
  266. * - htt_soc_latency_prof_t
  267. */
  268. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  269. /* HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  270. * PARAMS:
  271. * - No Params
  272. * RESP MSG:
  273. * - htt_rx_pdev_ul_trig_stats_t
  274. */
  275. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  276. /* HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  277. * PARAMS:
  278. * - No Params
  279. * RESP MSG:
  280. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  281. */
  282. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  283. /* HTT_DBG_EXT_STATS_FSE_RX
  284. * PARAMS:
  285. * - No Params
  286. * RESP MSG:
  287. * - htt_rx_fse_stats_t
  288. */
  289. HTT_DBG_EXT_STATS_FSE_RX = 28,
  290. /* keep this last */
  291. HTT_DBG_NUM_EXT_STATS = 256,
  292. };
  293. /*
  294. * Macros to get/set the bit field in config param[3] that indicates to
  295. * clear corresponding per peer stats specified by config param 1
  296. */
  297. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  298. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  299. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  300. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  301. HTT_DBG_EXT_PEER_STATS_RESET_S)
  302. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  303. do { \
  304. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  305. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  306. } while (0)
  307. typedef enum {
  308. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  309. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  310. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  311. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  312. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  313. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  314. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  315. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  316. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  317. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  318. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  319. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  320. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  321. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  322. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  323. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  324. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  325. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  326. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  327. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  328. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  329. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  330. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  331. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  332. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  333. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  334. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  335. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  336. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  337. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  338. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  339. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  340. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  341. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  342. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  343. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  344. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  345. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  346. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  347. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  348. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  349. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  350. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  351. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  352. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  353. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  354. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  355. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  356. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  357. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  358. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  359. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  360. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  361. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  362. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  363. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  364. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  365. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  366. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  367. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  368. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  369. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  370. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  371. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  372. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  373. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  374. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  375. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  376. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  377. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  378. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  379. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  380. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  381. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  382. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  383. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  384. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  385. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  386. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  387. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  388. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  389. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  390. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  391. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  392. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  393. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  394. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  395. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  396. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  397. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  398. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  399. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  400. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  401. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  402. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  403. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  404. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  405. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  406. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  407. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  408. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  409. HTT_STATS_MAX_TAG,
  410. } htt_tlv_tag_t;
  411. #define HTT_STATS_TLV_TAG_M 0x00000fff
  412. #define HTT_STATS_TLV_TAG_S 0
  413. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  414. #define HTT_STATS_TLV_LENGTH_S 12
  415. #define HTT_STATS_TLV_TAG_GET(_var) \
  416. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  417. HTT_STATS_TLV_TAG_S)
  418. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  419. do { \
  420. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  421. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  422. } while (0)
  423. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  424. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  425. HTT_STATS_TLV_LENGTH_S)
  426. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  427. do { \
  428. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  429. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  430. } while (0)
  431. typedef struct {
  432. union {
  433. /* BIT [11 : 0] :- tag
  434. * BIT [23 : 12] :- length
  435. * BIT [31 : 24] :- reserved
  436. */
  437. A_UINT32 tag__length;
  438. /*
  439. * The following struct is not endian-portable.
  440. * It is suitable for use within the target, which is known to be
  441. * little-endian.
  442. * The host should use the above endian-portable macros to access
  443. * the tag and length bitfields in an endian-neutral manner.
  444. */
  445. struct {
  446. A_UINT32 tag : 12, /* BIT [11 : 0] */
  447. length : 12, /* BIT [23 : 12] */
  448. reserved : 8; /* BIT [31 : 24] */
  449. };
  450. };
  451. } htt_tlv_hdr_t;
  452. #define HTT_STATS_MAX_STRING_SZ32 4
  453. #define HTT_STATS_MACID_INVALID 0xff
  454. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  455. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  456. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  457. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  458. typedef enum {
  459. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  460. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  461. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  462. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  463. } htt_tx_pdev_underrun_enum;
  464. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 71
  465. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  466. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  467. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  468. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  469. * DEPRECATED - num sched tx mode max is 8
  470. */
  471. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  472. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  473. #define HTT_RX_STATS_REFILL_MAX_RING 4
  474. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  475. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  476. /* Bytes stored in little endian order */
  477. /* Length should be multiple of DWORD */
  478. typedef struct {
  479. htt_tlv_hdr_t tlv_hdr;
  480. A_UINT32 data[1]; /* Can be variable length */
  481. } htt_stats_string_tlv;
  482. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  483. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  484. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  485. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  486. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  487. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  488. do { \
  489. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  490. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  491. } while (0)
  492. /* == TX PDEV STATS == */
  493. typedef struct {
  494. htt_tlv_hdr_t tlv_hdr;
  495. /* BIT [ 7 : 0] :- mac_id
  496. * BIT [31 : 8] :- reserved
  497. */
  498. A_UINT32 mac_id__word;
  499. /* Num queued to HW */
  500. A_UINT32 hw_queued;
  501. /* Num PPDU reaped from HW */
  502. A_UINT32 hw_reaped;
  503. /* Num underruns */
  504. A_UINT32 underrun;
  505. /* Num HW Paused counter. */
  506. A_UINT32 hw_paused;
  507. /* Num HW flush counter. */
  508. A_UINT32 hw_flush;
  509. /* Num HW filtered counter. */
  510. A_UINT32 hw_filt;
  511. /* Num PPDUs cleaned up in TX abort */
  512. A_UINT32 tx_abort;
  513. /* Num MPDUs requed by SW */
  514. A_UINT32 mpdu_requed;
  515. /* excessive retries */
  516. A_UINT32 tx_xretry;
  517. /* Last used data hw rate code */
  518. A_UINT32 data_rc;
  519. /* frames dropped due to excessive sw retries */
  520. A_UINT32 mpdu_dropped_xretry;
  521. /* illegal rate phy errors */
  522. A_UINT32 illgl_rate_phy_err;
  523. /* wal pdev continous xretry */
  524. A_UINT32 cont_xretry;
  525. /* wal pdev tx timeout */
  526. A_UINT32 tx_timeout;
  527. /* wal pdev resets */
  528. A_UINT32 pdev_resets;
  529. /* PhY/BB underrun */
  530. A_UINT32 phy_underrun;
  531. /* MPDU is more than txop limit */
  532. A_UINT32 txop_ovf;
  533. /* Number of Sequences posted */
  534. A_UINT32 seq_posted;
  535. /* Number of Sequences failed queueing */
  536. A_UINT32 seq_failed_queueing;
  537. /* Number of Sequences completed */
  538. A_UINT32 seq_completed;
  539. /* Number of Sequences restarted */
  540. A_UINT32 seq_restarted;
  541. /* Number of MU Sequences posted */
  542. A_UINT32 mu_seq_posted;
  543. /* Number of time HW ring is paused between seq switch within ISR */
  544. A_UINT32 seq_switch_hw_paused;
  545. /* Number of times seq continuation in DSR */
  546. A_UINT32 next_seq_posted_dsr;
  547. /* Number of times seq continuation in ISR */
  548. A_UINT32 seq_posted_isr;
  549. /* Number of seq_ctrl cached. */
  550. A_UINT32 seq_ctrl_cached;
  551. /* Number of MPDUs successfully transmitted */
  552. A_UINT32 mpdu_count_tqm;
  553. /* Number of MSDUs successfully transmitted */
  554. A_UINT32 msdu_count_tqm;
  555. /* Number of MPDUs dropped */
  556. A_UINT32 mpdu_removed_tqm;
  557. /* Number of MSDUs dropped */
  558. A_UINT32 msdu_removed_tqm;
  559. /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  560. A_UINT32 mpdus_sw_flush;
  561. /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
  562. A_UINT32 mpdus_hw_filter;
  563. /* Num MPDUs truncated by PDG (TXOP, TBTT, PPDU_duration based on rate, dyn_bw) */
  564. A_UINT32 mpdus_truncated;
  565. /* Num MPDUs that was tried but didn't receive ACK or BA */
  566. A_UINT32 mpdus_ack_failed;
  567. /* Num MPDUs that was dropped due to expiry (MSDU TTL). */
  568. A_UINT32 mpdus_expired;
  569. /* Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  570. A_UINT32 mpdus_seq_hw_retry;
  571. /* Num of TQM acked cmds processed */
  572. A_UINT32 ack_tlv_proc;
  573. /* coex_abort_mpdu_cnt valid. */
  574. A_UINT32 coex_abort_mpdu_cnt_valid;
  575. /* coex_abort_mpdu_cnt from TX FES stats. */
  576. A_UINT32 coex_abort_mpdu_cnt;
  577. /* Number of total PPDUs(DATA, MGMT, excludes selfgen) tried over the air (OTA) */
  578. A_UINT32 num_total_ppdus_tried_ota;
  579. /* Number of data PPDUs tried over the air (OTA) */
  580. A_UINT32 num_data_ppdus_tried_ota;
  581. /* Num Local control/mgmt frames (MSDUs) queued */
  582. A_UINT32 local_ctrl_mgmt_enqued;
  583. /* local_ctrl_mgmt_freed:
  584. * Num Local control/mgmt frames (MSDUs) done
  585. * It includes all local ctrl/mgmt completions
  586. * (acked, no ack, flush, TTL, etc)
  587. */
  588. A_UINT32 local_ctrl_mgmt_freed;
  589. /* Num Local data frames (MSDUs) queued */
  590. A_UINT32 local_data_enqued;
  591. /* local_data_freed:
  592. * Num Local data frames (MSDUs) done
  593. * It includes all local data completions
  594. * (acked, no ack, flush, TTL, etc)
  595. */
  596. A_UINT32 local_data_freed;
  597. /* Num MPDUs tried by SW */
  598. A_UINT32 mpdu_tried;
  599. /* Num of waiting seq posted in isr completion handler */
  600. A_UINT32 isr_wait_seq_posted;
  601. A_UINT32 tx_active_dur_us_low;
  602. A_UINT32 tx_active_dur_us_high;
  603. /* Number of MPDUs dropped after max retries */
  604. A_UINT32 remove_mpdus_max_retries;
  605. /* Num HTT cookies dispatched */
  606. A_UINT32 comp_delivered;
  607. /* successful ppdu transmissions */
  608. A_UINT32 ppdu_ok;
  609. /* Scheduler self triggers */
  610. A_UINT32 self_triggers;
  611. /* FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  612. A_UINT32 tx_time_dur_data;
  613. /* Num of times sequence terminated due to ppdu duration < burst limit */
  614. A_UINT32 seq_qdepth_repost_stop;
  615. /* Num of times MU sequence terminated due to MSDUs reaching threshold */
  616. A_UINT32 mu_seq_min_msdu_repost_stop;
  617. /* Num of times SU sequence terminated due to MSDUs reaching threshold */
  618. A_UINT32 seq_min_msdu_repost_stop;
  619. /* Num of times sequence terminated due to no TXOP available */
  620. A_UINT32 seq_txop_repost_stop;
  621. /* Num of times the next sequence got cancelled */
  622. A_UINT32 next_seq_cancel;
  623. /* Num of times fes offset was misaligned */
  624. A_UINT32 fes_offsets_err_cnt;
  625. /* Num of times peer blacklisted for MU-MIMO transmission */
  626. A_UINT32 num_mu_peer_blacklisted;
  627. /* Num of times mu_ofdma seq posted */
  628. A_UINT32 mu_ofdma_seq_posted;
  629. } htt_tx_pdev_stats_cmn_tlv;
  630. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  631. /* NOTE: Variable length TLV, use length spec to infer array size */
  632. typedef struct {
  633. htt_tlv_hdr_t tlv_hdr;
  634. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  635. } htt_tx_pdev_stats_urrn_tlv_v;
  636. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  637. /* NOTE: Variable length TLV, use length spec to infer array size */
  638. typedef struct {
  639. htt_tlv_hdr_t tlv_hdr;
  640. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  641. } htt_tx_pdev_stats_flush_tlv_v;
  642. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  643. /* NOTE: Variable length TLV, use length spec to infer array size */
  644. typedef struct {
  645. htt_tlv_hdr_t tlv_hdr;
  646. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  647. } htt_tx_pdev_stats_sifs_tlv_v;
  648. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  649. /* NOTE: Variable length TLV, use length spec to infer array size */
  650. typedef struct {
  651. htt_tlv_hdr_t tlv_hdr;
  652. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  653. } htt_tx_pdev_stats_phy_err_tlv_v;
  654. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  655. /* NOTE: Variable length TLV, use length spec to infer array size */
  656. typedef struct {
  657. htt_tlv_hdr_t tlv_hdr;
  658. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  659. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  660. typedef struct {
  661. htt_tlv_hdr_t tlv_hdr;
  662. A_UINT32 num_data_ppdus_legacy_su;
  663. A_UINT32 num_data_ppdus_ac_su;
  664. A_UINT32 num_data_ppdus_ax_su;
  665. A_UINT32 num_data_ppdus_ac_su_txbf;
  666. A_UINT32 num_data_ppdus_ax_su_txbf;
  667. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  668. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  669. /* NOTE: Variable length TLV, use length spec to infer array size .
  670. *
  671. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  672. * The tries here is the count of the MPDUS within a PPDU that the
  673. * HW had attempted to transmit on air, for the HWSCH Schedule
  674. * command submitted by FW.It is not the retry attempts.
  675. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  676. * 10 bins in this histogram. They are defined in FW using the
  677. * following macros
  678. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  679. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  680. *
  681. */
  682. typedef struct {
  683. htt_tlv_hdr_t tlv_hdr;
  684. A_UINT32 hist_bin_size;
  685. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  686. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  687. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  688. * TLV_TAGS:
  689. * - HTT_STATS_TX_PDEV_CMN_TAG
  690. * - HTT_STATS_TX_PDEV_URRN_TAG
  691. * - HTT_STATS_TX_PDEV_SIFS_TAG
  692. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  693. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  694. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  695. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  696. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  697. */
  698. /* NOTE:
  699. * This structure is for documentation, and cannot be safely used directly.
  700. * Instead, use the constituent TLV structures to fill/parse.
  701. */
  702. typedef struct _htt_tx_pdev_stats {
  703. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  704. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  705. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  706. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  707. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  708. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  709. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  710. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  711. } htt_tx_pdev_stats_t;
  712. /* == SOC ERROR STATS == */
  713. /* =============== PDEV ERROR STATS ============== */
  714. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  715. typedef struct {
  716. htt_tlv_hdr_t tlv_hdr;
  717. /* Stored as little endian */
  718. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  719. A_UINT32 mask;
  720. A_UINT32 count;
  721. } htt_hw_stats_intr_misc_tlv;
  722. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  723. typedef struct {
  724. htt_tlv_hdr_t tlv_hdr;
  725. /* Stored as little endian */
  726. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  727. A_UINT32 count;
  728. } htt_hw_stats_wd_timeout_tlv;
  729. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  730. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  731. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  732. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  733. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  734. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  735. do { \
  736. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  737. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  738. } while (0)
  739. typedef struct {
  740. htt_tlv_hdr_t tlv_hdr;
  741. /* BIT [ 7 : 0] :- mac_id
  742. * BIT [31 : 8] :- reserved
  743. */
  744. A_UINT32 mac_id__word;
  745. A_UINT32 tx_abort;
  746. A_UINT32 tx_abort_fail_count;
  747. A_UINT32 rx_abort;
  748. A_UINT32 rx_abort_fail_count;
  749. A_UINT32 warm_reset;
  750. A_UINT32 cold_reset;
  751. A_UINT32 tx_flush;
  752. A_UINT32 tx_glb_reset;
  753. A_UINT32 tx_txq_reset;
  754. A_UINT32 rx_timeout_reset;
  755. A_UINT32 mac_cold_reset_restore_cal;
  756. A_UINT32 mac_cold_reset;
  757. A_UINT32 mac_warm_reset;
  758. A_UINT32 mac_only_reset;
  759. A_UINT32 phy_warm_reset;
  760. A_UINT32 phy_warm_reset_ucode_trig;
  761. A_UINT32 mac_warm_reset_restore_cal;
  762. A_UINT32 mac_sfm_reset;
  763. A_UINT32 phy_warm_reset_m3_ssr;
  764. A_UINT32 phy_warm_reset_reason_phy_m3;
  765. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  766. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  767. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  768. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  769. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  770. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  771. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  772. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  773. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  774. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  775. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  776. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  777. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  778. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  779. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  780. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  781. A_UINT32 fw_rx_rings_reset;
  782. } htt_hw_stats_pdev_errs_tlv;
  783. typedef struct {
  784. htt_tlv_hdr_t tlv_hdr;
  785. /* BIT [ 7 : 0] :- mac_id
  786. * BIT [31 : 8] :- reserved
  787. */
  788. A_UINT32 mac_id__word;
  789. A_UINT32 last_unpause_ppdu_id;
  790. A_UINT32 hwsch_unpause_wait_tqm_write;
  791. A_UINT32 hwsch_dummy_tlv_skipped;
  792. A_UINT32 hwsch_misaligned_offset_received;
  793. A_UINT32 hwsch_reset_count;
  794. A_UINT32 hwsch_dev_reset_war;
  795. A_UINT32 hwsch_delayed_pause;
  796. A_UINT32 hwsch_long_delayed_pause;
  797. A_UINT32 sch_rx_ppdu_no_response;
  798. A_UINT32 sch_selfgen_response;
  799. A_UINT32 sch_rx_sifs_resp_trigger;
  800. } htt_hw_stats_whal_tx_tlv;
  801. typedef struct {
  802. htt_tlv_hdr_t tlv_hdr;
  803. /* BIT [ 7 : 0] :- mac_id
  804. * BIT [31 : 8] :- reserved
  805. */
  806. union {
  807. struct {
  808. A_UINT32 mac_id: 8,
  809. reserved: 24;
  810. };
  811. A_UINT32 mac_id__word;
  812. };
  813. /*
  814. * hw_wars is a variable-length array, with each element counting
  815. * the number of occurrences of the corresponding type of HW WAR.
  816. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  817. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  818. * The target has an internal HW WAR mapping that it uses to keep
  819. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  820. */
  821. A_UINT32 hw_wars[1/*or more*/];
  822. } htt_hw_war_stats_tlv;
  823. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  824. * TLV_TAGS:
  825. * - HTT_STATS_HW_PDEV_ERRS_TAG
  826. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  827. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  828. * - HTT_STATS_WHAL_TX_TAG
  829. * - HTT_STATS_HW_WAR_TAG
  830. */
  831. /* NOTE:
  832. * This structure is for documentation, and cannot be safely used directly.
  833. * Instead, use the constituent TLV structures to fill/parse.
  834. */
  835. typedef struct _htt_pdev_err_stats {
  836. htt_hw_stats_pdev_errs_tlv pdev_errs;
  837. htt_hw_stats_intr_misc_tlv misc_stats[1];
  838. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  839. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  840. htt_hw_war_stats_tlv hw_war;
  841. } htt_hw_err_stats_t;
  842. /* ============ PEER STATS ============ */
  843. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  844. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  845. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  846. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  847. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  848. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  849. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  850. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  851. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  852. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  853. do { \
  854. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  855. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  856. } while (0)
  857. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  858. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  859. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  860. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  861. do { \
  862. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  863. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  864. } while (0)
  865. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  866. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  867. HTT_MSDU_FLOW_STATS_DROP_S)
  868. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  869. do { \
  870. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  871. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  872. } while (0)
  873. typedef struct _htt_msdu_flow_stats_tlv {
  874. htt_tlv_hdr_t tlv_hdr;
  875. A_UINT32 last_update_timestamp;
  876. A_UINT32 last_add_timestamp;
  877. A_UINT32 last_remove_timestamp;
  878. A_UINT32 total_processed_msdu_count;
  879. A_UINT32 cur_msdu_count_in_flowq;
  880. A_UINT32 sw_peer_id; /* This will help to find which peer_id is stuck state */
  881. /* BIT [15 : 0] :- tx_flow_number
  882. * BIT [19 : 16] :- tid_num
  883. * BIT [20 : 20] :- drop_rule
  884. * BIT [31 : 21] :- reserved
  885. */
  886. A_UINT32 tx_flow_no__tid_num__drop_rule;
  887. A_UINT32 last_cycle_enqueue_count;
  888. A_UINT32 last_cycle_dequeue_count;
  889. A_UINT32 last_cycle_drop_count;
  890. /* BIT [15 : 0] :- current_drop_th
  891. * BIT [31 : 16] :- reserved
  892. */
  893. A_UINT32 current_drop_th;
  894. } htt_msdu_flow_stats_tlv;
  895. #define MAX_HTT_TID_NAME 8
  896. /* DWORD sw_peer_id__tid_num */
  897. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  898. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  899. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  900. #define HTT_TX_TID_STATS_TID_NUM_S 16
  901. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  902. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  903. HTT_TX_TID_STATS_SW_PEER_ID_S)
  904. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  905. do { \
  906. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  907. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  908. } while (0)
  909. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  910. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  911. HTT_TX_TID_STATS_TID_NUM_S)
  912. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  913. do { \
  914. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  915. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  916. } while (0)
  917. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  918. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  919. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  920. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  921. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  922. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  923. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  924. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  925. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  926. do { \
  927. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  928. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  929. } while (0)
  930. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  931. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  932. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  933. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  934. do { \
  935. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  936. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  937. } while (0)
  938. /* Tidq stats */
  939. typedef struct _htt_tx_tid_stats_tlv {
  940. htt_tlv_hdr_t tlv_hdr;
  941. /* Stored as little endian */
  942. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  943. /* BIT [15 : 0] :- sw_peer_id
  944. * BIT [31 : 16] :- tid_num
  945. */
  946. A_UINT32 sw_peer_id__tid_num;
  947. /* BIT [ 7 : 0] :- num_sched_pending
  948. * BIT [15 : 8] :- num_ppdu_in_hwq
  949. * BIT [31 : 16] :- reserved
  950. */
  951. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  952. A_UINT32 tid_flags;
  953. /* per tid # of hw_queued ppdu.*/
  954. A_UINT32 hw_queued;
  955. /* number of per tid successful PPDU. */
  956. A_UINT32 hw_reaped;
  957. /* per tid Num MPDUs filtered by HW */
  958. A_UINT32 mpdus_hw_filter;
  959. A_UINT32 qdepth_bytes;
  960. A_UINT32 qdepth_num_msdu;
  961. A_UINT32 qdepth_num_mpdu;
  962. A_UINT32 last_scheduled_tsmp;
  963. A_UINT32 pause_module_id;
  964. A_UINT32 block_module_id;
  965. /* tid tx airtime in sec */
  966. A_UINT32 tid_tx_airtime;
  967. } htt_tx_tid_stats_tlv;
  968. /* Tidq stats */
  969. typedef struct _htt_tx_tid_stats_v1_tlv {
  970. htt_tlv_hdr_t tlv_hdr;
  971. /* Stored as little endian */
  972. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  973. /* BIT [15 : 0] :- sw_peer_id
  974. * BIT [31 : 16] :- tid_num
  975. */
  976. A_UINT32 sw_peer_id__tid_num;
  977. /* BIT [ 7 : 0] :- num_sched_pending
  978. * BIT [15 : 8] :- num_ppdu_in_hwq
  979. * BIT [31 : 16] :- reserved
  980. */
  981. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  982. A_UINT32 tid_flags;
  983. /* Max qdepth in bytes reached by this tid*/
  984. A_UINT32 max_qdepth_bytes;
  985. /* number of msdus qdepth reached max */
  986. A_UINT32 max_qdepth_n_msdus;
  987. /* Made reserved this field */
  988. A_UINT32 rsvd;
  989. A_UINT32 qdepth_bytes;
  990. A_UINT32 qdepth_num_msdu;
  991. A_UINT32 qdepth_num_mpdu;
  992. A_UINT32 last_scheduled_tsmp;
  993. A_UINT32 pause_module_id;
  994. A_UINT32 block_module_id;
  995. /* tid tx airtime in sec */
  996. A_UINT32 tid_tx_airtime;
  997. A_UINT32 allow_n_flags;
  998. /* BIT [15 : 0] :- sendn_frms_allowed
  999. * BIT [31 : 16] :- reserved
  1000. */
  1001. A_UINT32 sendn_frms_allowed;
  1002. } htt_tx_tid_stats_v1_tlv;
  1003. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1004. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1005. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1006. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1007. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1008. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1009. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1010. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1011. do { \
  1012. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1013. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1014. } while (0)
  1015. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1016. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1017. HTT_RX_TID_STATS_TID_NUM_S)
  1018. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1019. do { \
  1020. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1021. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1022. } while (0)
  1023. typedef struct _htt_rx_tid_stats_tlv {
  1024. htt_tlv_hdr_t tlv_hdr;
  1025. /* BIT [15 : 0] : sw_peer_id
  1026. * BIT [31 : 16] : tid_num
  1027. */
  1028. A_UINT32 sw_peer_id__tid_num;
  1029. /* Stored as little endian */
  1030. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1031. /* dup_in_reorder not collected per tid for now,
  1032. as there is no wal_peer back ptr in data rx peer. */
  1033. A_UINT32 dup_in_reorder;
  1034. A_UINT32 dup_past_outside_window;
  1035. A_UINT32 dup_past_within_window;
  1036. /* Number of per tid MSDUs with flag of decrypt_err */
  1037. A_UINT32 rxdesc_err_decrypt;
  1038. /* tid rx airtime in sec */
  1039. A_UINT32 tid_rx_airtime;
  1040. } htt_rx_tid_stats_tlv;
  1041. #define HTT_MAX_COUNTER_NAME 8
  1042. typedef struct {
  1043. htt_tlv_hdr_t tlv_hdr;
  1044. /* Stored as little endian */
  1045. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1046. A_UINT32 count;
  1047. } htt_counter_tlv;
  1048. typedef struct {
  1049. htt_tlv_hdr_t tlv_hdr;
  1050. /* Number of rx ppdu. */
  1051. A_UINT32 ppdu_cnt;
  1052. /* Number of rx mpdu. */
  1053. A_UINT32 mpdu_cnt;
  1054. /* Number of rx msdu */
  1055. A_UINT32 msdu_cnt;
  1056. /* Pause bitmap */
  1057. A_UINT32 pause_bitmap;
  1058. /* Block bitmap */
  1059. A_UINT32 block_bitmap;
  1060. /* Current timestamp */
  1061. A_UINT32 current_timestamp;
  1062. /* Peer cumulative tx airtime in sec */
  1063. A_UINT32 peer_tx_airtime;
  1064. /* Peer cumulative rx airtime in sec */
  1065. A_UINT32 peer_rx_airtime;
  1066. /* Peer current rssi in dBm */
  1067. A_INT32 rssi;
  1068. /* Total enqueued, dequeued and dropped msdu's for peer */
  1069. A_UINT32 peer_enqueued_count_low;
  1070. A_UINT32 peer_enqueued_count_high;
  1071. A_UINT32 peer_dequeued_count_low;
  1072. A_UINT32 peer_dequeued_count_high;
  1073. A_UINT32 peer_dropped_count_low;
  1074. A_UINT32 peer_dropped_count_high;
  1075. /* Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1076. A_UINT32 ppdu_transmitted_bytes_low;
  1077. A_UINT32 ppdu_transmitted_bytes_high;
  1078. A_UINT32 peer_ttl_removed_count;
  1079. /* inactive_time
  1080. * Running duration of the time since last tx/rx activity by this peer,
  1081. * units = seconds.
  1082. * If the peer is currently active, this inactive_time will be 0x0.
  1083. */
  1084. A_UINT32 inactive_time;
  1085. /* Number of MPDUs dropped after max retries */
  1086. A_UINT32 remove_mpdus_max_retries;
  1087. } htt_peer_stats_cmn_tlv;
  1088. typedef struct {
  1089. htt_tlv_hdr_t tlv_hdr;
  1090. /* This enum type of HTT_PEER_TYPE */
  1091. A_UINT32 peer_type;
  1092. A_UINT32 sw_peer_id;
  1093. /* BIT [7 : 0] :- vdev_id
  1094. * BIT [15 : 8] :- pdev_id
  1095. * BIT [31 : 16] :- ast_indx
  1096. */
  1097. A_UINT32 vdev_pdev_ast_idx;
  1098. htt_mac_addr mac_addr;
  1099. A_UINT32 peer_flags;
  1100. A_UINT32 qpeer_flags;
  1101. } htt_peer_details_tlv;
  1102. typedef enum {
  1103. HTT_STATS_PREAM_OFDM,
  1104. HTT_STATS_PREAM_CCK,
  1105. HTT_STATS_PREAM_HT,
  1106. HTT_STATS_PREAM_VHT,
  1107. HTT_STATS_PREAM_HE,
  1108. HTT_STATS_PREAM_RSVD,
  1109. HTT_STATS_PREAM_RSVD1,
  1110. HTT_STATS_PREAM_COUNT,
  1111. } HTT_STATS_PREAM_TYPE;
  1112. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1113. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1114. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1115. * GI Index 0: WHAL_GI_800
  1116. * GI Index 1: WHAL_GI_400
  1117. * GI Index 2: WHAL_GI_1600
  1118. * GI Index 3: WHAL_GI_3200
  1119. */
  1120. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1121. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1122. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1123. * bw index 0: rssi_pri20_chain0
  1124. * bw index 1: rssi_ext20_chain0
  1125. * bw index 2: rssi_ext40_low20_chain0
  1126. * bw index 3: rssi_ext40_high20_chain0
  1127. */
  1128. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1129. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1130. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1131. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1132. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1133. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1134. */
  1135. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1136. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1137. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1138. typedef struct _htt_tx_peer_rate_stats_tlv {
  1139. htt_tlv_hdr_t tlv_hdr;
  1140. /* Number of tx ldpc packets */
  1141. A_UINT32 tx_ldpc;
  1142. /* Number of tx rts packets */
  1143. A_UINT32 rts_cnt;
  1144. /* RSSI value of last ack packet (units = dB above noise floor) */
  1145. A_UINT32 ack_rssi;
  1146. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1147. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1148. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1149. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1150. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1151. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1152. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1153. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  1154. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1155. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1156. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1157. /* Stats for MCS 12/13 */
  1158. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1159. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1160. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1161. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1162. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1163. } htt_tx_peer_rate_stats_tlv;
  1164. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1165. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1166. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1167. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1168. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1169. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1170. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1171. typedef struct _htt_rx_peer_rate_stats_tlv {
  1172. htt_tlv_hdr_t tlv_hdr;
  1173. A_UINT32 nsts;
  1174. /* Number of rx ldpc packets */
  1175. A_UINT32 rx_ldpc;
  1176. /* Number of rx rts packets */
  1177. A_UINT32 rts_cnt;
  1178. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  1179. A_UINT32 rssi_data; /* units = dB above noise floor */
  1180. A_UINT32 rssi_comb; /* units = dB above noise floor */
  1181. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1182. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1183. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1184. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1185. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1186. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1187. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  1188. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  1189. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1190. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  1191. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  1192. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  1193. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  1194. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1195. /* per_chain_rssi_pkt_type:
  1196. * This field shows what type of rx frame the per-chain RSSI was computed
  1197. * on, by recording the frame type and sub-type as bit-fields within this
  1198. * field:
  1199. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1200. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1201. * BIT [31 : 8] :- Reserved
  1202. */
  1203. A_UINT32 per_chain_rssi_pkt_type;
  1204. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1205. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  1206. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  1207. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  1208. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  1209. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  1210. /* Stats for MCS 12/13 */
  1211. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1212. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1213. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1214. } htt_rx_peer_rate_stats_tlv;
  1215. typedef enum {
  1216. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1217. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1218. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1219. } htt_peer_stats_req_mode_t;
  1220. typedef enum {
  1221. HTT_PEER_STATS_CMN_TLV = 0,
  1222. HTT_PEER_DETAILS_TLV = 1,
  1223. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1224. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1225. HTT_TX_TID_STATS_TLV = 4,
  1226. HTT_RX_TID_STATS_TLV = 5,
  1227. HTT_MSDU_FLOW_STATS_TLV = 6,
  1228. HTT_PEER_SCHED_STATS_TLV = 7,
  1229. HTT_PEER_STATS_MAX_TLV = 31,
  1230. } htt_peer_stats_tlv_enum;
  1231. typedef struct {
  1232. htt_tlv_hdr_t tlv_hdr;
  1233. A_UINT32 peer_id;
  1234. /* Num of DL schedules for peer */
  1235. A_UINT32 num_sched_dl;
  1236. /* Num od UL schedules for peer */
  1237. A_UINT32 num_sched_ul;
  1238. /* Peer TX time */
  1239. A_UINT32 peer_tx_active_dur_us_low;
  1240. A_UINT32 peer_tx_active_dur_us_high;
  1241. /* Peer RX time */
  1242. A_UINT32 peer_rx_active_dur_us_low;
  1243. A_UINT32 peer_rx_active_dur_us_high;
  1244. A_UINT32 peer_curr_rate_kbps;
  1245. } htt_peer_sched_stats_tlv;
  1246. /* config_param0 */
  1247. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1248. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1249. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1250. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1251. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1252. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1253. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1254. do { \
  1255. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1256. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1257. } while (0)
  1258. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1259. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1260. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1261. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1262. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1263. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1264. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1265. do { \
  1266. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1267. } while (0)
  1268. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1269. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1270. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1271. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1272. do { \
  1273. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1274. } while (0)
  1275. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1276. * TLV_TAGS:
  1277. * - HTT_STATS_PEER_STATS_CMN_TAG
  1278. * - HTT_STATS_PEER_DETAILS_TAG
  1279. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1280. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1281. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1282. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1283. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1284. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1285. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1286. */
  1287. /* NOTE:
  1288. * This structure is for documentation, and cannot be safely used directly.
  1289. * Instead, use the constituent TLV structures to fill/parse.
  1290. */
  1291. typedef struct _htt_peer_stats {
  1292. htt_peer_stats_cmn_tlv cmn_tlv;
  1293. htt_peer_details_tlv peer_details;
  1294. /* from g_rate_info_stats */
  1295. htt_tx_peer_rate_stats_tlv tx_rate;
  1296. htt_rx_peer_rate_stats_tlv rx_rate;
  1297. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1298. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1299. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1300. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1301. htt_peer_sched_stats_tlv peer_sched_stats;
  1302. } htt_peer_stats_t;
  1303. /* =========== ACTIVE PEER LIST ========== */
  1304. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1305. * TLV_TAGS:
  1306. * - HTT_STATS_PEER_DETAILS_TAG
  1307. */
  1308. /* NOTE:
  1309. * This structure is for documentation, and cannot be safely used directly.
  1310. * Instead, use the constituent TLV structures to fill/parse.
  1311. */
  1312. typedef struct {
  1313. htt_peer_details_tlv peer_details[1];
  1314. } htt_active_peer_details_list_t;
  1315. /* =========== MUMIMO HWQ stats =========== */
  1316. /* MU MIMO stats per hwQ */
  1317. typedef struct {
  1318. htt_tlv_hdr_t tlv_hdr;
  1319. A_UINT32 mu_mimo_sch_posted;
  1320. A_UINT32 mu_mimo_sch_failed;
  1321. A_UINT32 mu_mimo_ppdu_posted;
  1322. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1323. typedef struct {
  1324. htt_tlv_hdr_t tlv_hdr;
  1325. A_UINT32 mu_mimo_mpdus_queued_usr; /* Number of mpdus queued per user */
  1326. A_UINT32 mu_mimo_mpdus_tried_usr; /* Number of mpdus actually transmitted by TxPCU per user */
  1327. A_UINT32 mu_mimo_mpdus_failed_usr; /* Number of mpdus failed per user */
  1328. A_UINT32 mu_mimo_mpdus_requeued_usr; /* Number of mpdus requeued per user */
  1329. A_UINT32 mu_mimo_err_no_ba_usr; /* Number of times BA is not received for a user in MU PPDU */
  1330. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1331. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1332. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1333. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1334. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1335. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1336. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1337. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1338. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1339. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1340. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1341. do { \
  1342. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1343. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1344. } while (0)
  1345. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1346. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1347. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1348. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1349. do { \
  1350. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1351. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1352. } while (0)
  1353. typedef struct {
  1354. htt_tlv_hdr_t tlv_hdr;
  1355. /* BIT [ 7 : 0] :- mac_id
  1356. * BIT [15 : 8] :- hwq_id
  1357. * BIT [31 : 16] :- reserved
  1358. */
  1359. A_UINT32 mac_id__hwq_id__word;
  1360. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1361. /* NOTE:
  1362. * This structure is for documentation, and cannot be safely used directly.
  1363. * Instead, use the constituent TLV structures to fill/parse.
  1364. */
  1365. typedef struct {
  1366. struct _hwq_mu_mimo_stats {
  1367. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1368. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1369. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_TX_MAX_NUM_USERS */
  1370. } hwq[1];
  1371. } htt_tx_hwq_mu_mimo_stats_t;
  1372. /* == TX HWQ STATS == */
  1373. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1374. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1375. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1376. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1377. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1378. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1379. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1380. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1381. do { \
  1382. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1383. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1384. } while (0)
  1385. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1386. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1387. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1388. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1389. do { \
  1390. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1391. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1392. } while (0)
  1393. typedef struct {
  1394. htt_tlv_hdr_t tlv_hdr;
  1395. /* BIT [ 7 : 0] :- mac_id
  1396. * BIT [15 : 8] :- hwq_id
  1397. * BIT [31 : 16] :- reserved
  1398. */
  1399. A_UINT32 mac_id__hwq_id__word;
  1400. /* PPDU level stats */
  1401. A_UINT32 xretry; /* Number of times ack is failed for the PPDU scheduled on this txQ */
  1402. A_UINT32 underrun_cnt; /* Number of times sched cmd status reported mpdu underrun */
  1403. A_UINT32 flush_cnt; /* Number of times sched cmd is flushed */
  1404. A_UINT32 filt_cnt; /* Number of times sched cmd is filtered */
  1405. A_UINT32 null_mpdu_bmap; /* Number of times HWSCH uploaded null mpdu bitmap */
  1406. A_UINT32 user_ack_failure; /* Number of time user ack or ba tlv is not seen on FES ring where it is expected to be */
  1407. A_UINT32 ack_tlv_proc; /* Number of times TQM processed ack tlv received from HWSCH */
  1408. A_UINT32 sched_id_proc; /* Cache latest processed scheduler ID received from ack ba tlv */
  1409. A_UINT32 null_mpdu_tx_count; /* Number of times TxPCU reported mpdus transmitted for a user is zero */
  1410. A_UINT32 mpdu_bmap_not_recvd; /* Number of times SW did not see any mpdu info bitmap tlv on FES status ring */
  1411. /* Selfgen stats per hwQ */
  1412. A_UINT32 num_bar; /* Number of SU/MU BAR frames posted to hwQ */
  1413. A_UINT32 rts; /* Number of RTS frames posted to hwQ */
  1414. A_UINT32 cts2self; /* Number of cts2self frames posted to hwQ */
  1415. A_UINT32 qos_null; /* Number of qos null frames posted to hwQ */
  1416. /* MPDU level stats */
  1417. A_UINT32 mpdu_tried_cnt; /* mpdus tried Tx by HWSCH/TQM */
  1418. A_UINT32 mpdu_queued_cnt; /* mpdus queued to HWSCH */
  1419. A_UINT32 mpdu_ack_fail_cnt; /* mpdus tried but ack was not received */
  1420. A_UINT32 mpdu_filt_cnt; /* This will include sched cmd flush and time based discard */
  1421. A_UINT32 false_mpdu_ack_count; /* Number of MPDUs for which ACK was sucessful but no Tx happened */
  1422. A_UINT32 txq_timeout; /* Number of times txq timeout happened */
  1423. } htt_tx_hwq_stats_cmn_tlv;
  1424. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1425. (sizeof(A_UINT32) * (_num_elems)))
  1426. /* NOTE: Variable length TLV, use length spec to infer array size */
  1427. typedef struct {
  1428. htt_tlv_hdr_t tlv_hdr;
  1429. A_UINT32 hist_intvl;
  1430. /* histogram of ppdu post to hwsch - > cmd status received */
  1431. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1432. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1433. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1434. /* NOTE: Variable length TLV, use length spec to infer array size */
  1435. typedef struct {
  1436. htt_tlv_hdr_t tlv_hdr;
  1437. /* Histogram of sched cmd result */
  1438. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1439. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1440. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1441. /* NOTE: Variable length TLV, use length spec to infer array size */
  1442. typedef struct {
  1443. htt_tlv_hdr_t tlv_hdr;
  1444. /* Histogram of various pause conitions */
  1445. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1446. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1447. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1448. /* NOTE: Variable length TLV, use length spec to infer array size */
  1449. typedef struct {
  1450. htt_tlv_hdr_t tlv_hdr;
  1451. /* Histogram of number of user fes result */
  1452. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1453. } htt_tx_hwq_fes_result_stats_tlv_v;
  1454. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1455. /* NOTE: Variable length TLV, use length spec to infer array size
  1456. *
  1457. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1458. * The tries here is the count of the MPDUS within a PPDU that the HW
  1459. * had attempted to transmit on air, for the HWSCH Schedule command
  1460. * submitted by FW in this HWQ .It is not the retry attempts. The
  1461. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1462. * in this histogram.
  1463. * they are defined in FW using the following macros
  1464. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1465. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1466. *
  1467. * */
  1468. typedef struct {
  1469. htt_tlv_hdr_t tlv_hdr;
  1470. A_UINT32 hist_bin_size;
  1471. /* Histogram of number of mpdus on tried mpdu */
  1472. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1473. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1474. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1475. /* NOTE: Variable length TLV, use length spec to infer array size
  1476. *
  1477. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1478. * completing the burst, we identify the txop used in the burst and
  1479. * incr the corresponding bin.
  1480. * Each bin represents 1ms & we have 10 bins in this histogram.
  1481. * they are deined in FW using the following macros
  1482. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1483. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1484. *
  1485. * */
  1486. typedef struct {
  1487. htt_tlv_hdr_t tlv_hdr;
  1488. /* Histogram of txop used cnt */
  1489. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1490. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1491. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1492. * TLV_TAGS:
  1493. * - HTT_STATS_STRING_TAG
  1494. * - HTT_STATS_TX_HWQ_CMN_TAG
  1495. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1496. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1497. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1498. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1499. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1500. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1501. */
  1502. /* NOTE:
  1503. * This structure is for documentation, and cannot be safely used directly.
  1504. * Instead, use the constituent TLV structures to fill/parse.
  1505. * General HWQ stats Mechanism:
  1506. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1507. * for all the HWQ requested. & the FW send the buffer to host. In the
  1508. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1509. * HWQ distinctly.
  1510. */
  1511. typedef struct _htt_tx_hwq_stats {
  1512. htt_stats_string_tlv hwq_str_tlv;
  1513. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1514. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1515. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1516. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1517. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1518. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1519. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1520. } htt_tx_hwq_stats_t;
  1521. /* == TX SELFGEN STATS == */
  1522. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1523. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1524. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1525. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1526. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1527. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1528. do { \
  1529. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1530. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1531. } while (0)
  1532. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1533. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1534. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1535. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1536. typedef struct {
  1537. htt_tlv_hdr_t tlv_hdr;
  1538. /* BIT [ 7 : 0] :- mac_id
  1539. * BIT [31 : 8] :- reserved
  1540. */
  1541. A_UINT32 mac_id__word;
  1542. A_UINT32 su_bar;
  1543. A_UINT32 rts;
  1544. A_UINT32 cts2self;
  1545. A_UINT32 qos_null;
  1546. A_UINT32 delayed_bar_1; /* MU user 1 */
  1547. A_UINT32 delayed_bar_2; /* MU user 2 */
  1548. A_UINT32 delayed_bar_3; /* MU user 3 */
  1549. A_UINT32 delayed_bar_4; /* MU user 4 */
  1550. A_UINT32 delayed_bar_5; /* MU user 5 */
  1551. A_UINT32 delayed_bar_6; /* MU user 6 */
  1552. A_UINT32 delayed_bar_7; /* MU user 7 */
  1553. } htt_tx_selfgen_cmn_stats_tlv;
  1554. typedef struct {
  1555. htt_tlv_hdr_t tlv_hdr;
  1556. /* 11AC */
  1557. A_UINT32 ac_su_ndpa;
  1558. A_UINT32 ac_su_ndp;
  1559. A_UINT32 ac_mu_mimo_ndpa;
  1560. A_UINT32 ac_mu_mimo_ndp;
  1561. A_UINT32 ac_mu_mimo_brpoll_1; /* MU user 1 */
  1562. A_UINT32 ac_mu_mimo_brpoll_2; /* MU user 2 */
  1563. A_UINT32 ac_mu_mimo_brpoll_3; /* MU user 3 */
  1564. } htt_tx_selfgen_ac_stats_tlv;
  1565. typedef struct {
  1566. htt_tlv_hdr_t tlv_hdr;
  1567. /* 11AX */
  1568. A_UINT32 ax_su_ndpa;
  1569. A_UINT32 ax_su_ndp;
  1570. A_UINT32 ax_mu_mimo_ndpa;
  1571. A_UINT32 ax_mu_mimo_ndp;
  1572. A_UINT32 ax_mu_mimo_brpoll_1; /* MU user 1 */
  1573. A_UINT32 ax_mu_mimo_brpoll_2; /* MU user 2 */
  1574. A_UINT32 ax_mu_mimo_brpoll_3; /* MU user 3 */
  1575. A_UINT32 ax_mu_mimo_brpoll_4; /* MU user 4 */
  1576. A_UINT32 ax_mu_mimo_brpoll_5; /* MU user 5 */
  1577. A_UINT32 ax_mu_mimo_brpoll_6; /* MU user 6 */
  1578. A_UINT32 ax_mu_mimo_brpoll_7; /* MU user 7 */
  1579. A_UINT32 ax_basic_trigger;
  1580. A_UINT32 ax_bsr_trigger;
  1581. A_UINT32 ax_mu_bar_trigger;
  1582. A_UINT32 ax_mu_rts_trigger;
  1583. A_UINT32 ax_ulmumimo_trigger;
  1584. } htt_tx_selfgen_ax_stats_tlv;
  1585. typedef struct {
  1586. htt_tlv_hdr_t tlv_hdr;
  1587. /* 11AC error stats */
  1588. A_UINT32 ac_su_ndp_err;
  1589. A_UINT32 ac_su_ndpa_err;
  1590. A_UINT32 ac_mu_mimo_ndpa_err;
  1591. A_UINT32 ac_mu_mimo_ndp_err;
  1592. A_UINT32 ac_mu_mimo_brp1_err;
  1593. A_UINT32 ac_mu_mimo_brp2_err;
  1594. A_UINT32 ac_mu_mimo_brp3_err;
  1595. } htt_tx_selfgen_ac_err_stats_tlv;
  1596. typedef struct {
  1597. htt_tlv_hdr_t tlv_hdr;
  1598. /* 11AX error stats */
  1599. A_UINT32 ax_su_ndp_err;
  1600. A_UINT32 ax_su_ndpa_err;
  1601. A_UINT32 ax_mu_mimo_ndpa_err;
  1602. A_UINT32 ax_mu_mimo_ndp_err;
  1603. A_UINT32 ax_mu_mimo_brp1_err;
  1604. A_UINT32 ax_mu_mimo_brp2_err;
  1605. A_UINT32 ax_mu_mimo_brp3_err;
  1606. A_UINT32 ax_mu_mimo_brp4_err;
  1607. A_UINT32 ax_mu_mimo_brp5_err;
  1608. A_UINT32 ax_mu_mimo_brp6_err;
  1609. A_UINT32 ax_mu_mimo_brp7_err;
  1610. A_UINT32 ax_basic_trigger_err;
  1611. A_UINT32 ax_bsr_trigger_err;
  1612. A_UINT32 ax_mu_bar_trigger_err;
  1613. A_UINT32 ax_mu_rts_trigger_err;
  1614. A_UINT32 ax_ulmumimo_trigger_err;
  1615. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1616. } htt_tx_selfgen_ax_err_stats_tlv;
  1617. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  1618. * TLV_TAGS:
  1619. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  1620. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  1621. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  1622. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  1623. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  1624. */
  1625. /* NOTE:
  1626. * This structure is for documentation, and cannot be safely used directly.
  1627. * Instead, use the constituent TLV structures to fill/parse.
  1628. */
  1629. typedef struct {
  1630. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  1631. /* 11AC */
  1632. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  1633. /* 11AX */
  1634. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  1635. /* 11AC error stats */
  1636. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  1637. /* 11AX error stats */
  1638. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  1639. } htt_tx_pdev_selfgen_stats_t;
  1640. /* == TX MU STATS == */
  1641. typedef struct {
  1642. htt_tlv_hdr_t tlv_hdr;
  1643. /* mu-mimo sw sched cmd stats */
  1644. A_UINT32 mu_mimo_sch_posted;
  1645. A_UINT32 mu_mimo_sch_failed;
  1646. /* MU PPDU stats per hwQ */
  1647. A_UINT32 mu_mimo_ppdu_posted;
  1648. /*
  1649. * Counts the number of users in each transmission of
  1650. * the given TX mode.
  1651. *
  1652. * Index is the number of users - 1.
  1653. */
  1654. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1655. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1656. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1657. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1658. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1659. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1660. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1661. /* UL MUMIMO */
  1662. /*
  1663. * ax_ul_mumimo_basic_sch_nusers[i] is the number of basic triggers sent
  1664. * for (i+1) users
  1665. */
  1666. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1667. /*
  1668. * ax_ul_mumimo_brp_sch_nusers[i] is the number of brp triggers sent
  1669. * for (i+1) users
  1670. */
  1671. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1672. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  1673. typedef struct {
  1674. htt_tlv_hdr_t tlv_hdr;
  1675. /* mu-mimo mpdu level stats */
  1676. /*
  1677. * This first block of stats is limited to 11ac
  1678. * MU-MIMO transmission.
  1679. */
  1680. A_UINT32 mu_mimo_mpdus_queued_usr;
  1681. A_UINT32 mu_mimo_mpdus_tried_usr;
  1682. A_UINT32 mu_mimo_mpdus_failed_usr;
  1683. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1684. A_UINT32 mu_mimo_err_no_ba_usr;
  1685. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1686. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1687. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  1688. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  1689. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  1690. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  1691. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  1692. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  1693. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  1694. A_UINT32 ax_ofdma_mpdus_queued_usr;
  1695. A_UINT32 ax_ofdma_mpdus_tried_usr;
  1696. A_UINT32 ax_ofdma_mpdus_failed_usr;
  1697. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  1698. A_UINT32 ax_ofdma_err_no_ba_usr;
  1699. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  1700. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  1701. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  1702. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  1703. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  1704. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  1705. typedef struct {
  1706. htt_tlv_hdr_t tlv_hdr;
  1707. /* mpdu level stats */
  1708. A_UINT32 mpdus_queued_usr;
  1709. A_UINT32 mpdus_tried_usr;
  1710. A_UINT32 mpdus_failed_usr;
  1711. A_UINT32 mpdus_requeued_usr;
  1712. A_UINT32 err_no_ba_usr;
  1713. A_UINT32 mpdu_underrun_usr;
  1714. A_UINT32 ampdu_underrun_usr;
  1715. A_UINT32 user_index;
  1716. A_UINT32 tx_sched_mode; /* HTT_STATS_TX_SCHED_MODE_xxx */
  1717. } htt_tx_pdev_mpdu_stats_tlv;
  1718. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  1719. * TLV_TAGS:
  1720. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  1721. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  1722. */
  1723. /* NOTE:
  1724. * This structure is for documentation, and cannot be safely used directly.
  1725. * Instead, use the constituent TLV structures to fill/parse.
  1726. */
  1727. typedef struct {
  1728. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1729. /*
  1730. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  1731. * it can also hold MU-OFDMA stats.
  1732. */
  1733. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  1734. } htt_tx_pdev_mu_mimo_stats_t;
  1735. /* == TX SCHED STATS == */
  1736. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1737. /* NOTE: Variable length TLV, use length spec to infer array size */
  1738. typedef struct {
  1739. htt_tlv_hdr_t tlv_hdr;
  1740. /* Scheduler command posted per tx_mode */
  1741. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  1742. } htt_sched_txq_cmd_posted_tlv_v;
  1743. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1744. /* NOTE: Variable length TLV, use length spec to infer array size */
  1745. typedef struct {
  1746. htt_tlv_hdr_t tlv_hdr;
  1747. /* Scheduler command reaped per tx_mode */
  1748. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  1749. } htt_sched_txq_cmd_reaped_tlv_v;
  1750. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1751. /* NOTE: Variable length TLV, use length spec to infer array size */
  1752. typedef struct {
  1753. htt_tlv_hdr_t tlv_hdr;
  1754. /*
  1755. * sched_order_su contains the peer IDs of peers chosen in the last
  1756. * NUM_SCHED_ORDER_LOG scheduler instances.
  1757. * The array is circular; it's unspecified which array element corresponds
  1758. * to the most recent scheduler invocation, and which corresponds to
  1759. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  1760. */
  1761. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  1762. } htt_sched_txq_sched_order_su_tlv_v;
  1763. typedef enum {
  1764. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  1765. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  1766. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  1767. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  1768. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  1769. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  1770. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  1771. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  1772. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  1773. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  1774. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  1775. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  1776. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  1777. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  1778. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  1779. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  1780. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  1781. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  1782. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  1783. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  1784. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  1785. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  1786. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  1787. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  1788. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  1789. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  1790. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  1791. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  1792. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  1793. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  1794. HTT_SCHED_INELIGIBILITY_MAX,
  1795. } htt_sched_txq_sched_ineligibility_tlv_enum;
  1796. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1797. /* NOTE: Variable length TLV, use length spec to infer array size */
  1798. typedef struct {
  1799. htt_tlv_hdr_t tlv_hdr;
  1800. /* sched_ineligibility counts the number of occurrences of different reasons for tid ineligibility during eligibility checks per txq in scheduling */
  1801. A_UINT32 sched_ineligibility[1]; /* indexed by htt_sched_txq_sched_ineligibility_tlv_enum */
  1802. } htt_sched_txq_sched_ineligibility_tlv_v;
  1803. typedef enum {
  1804. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  1805. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  1806. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  1807. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  1808. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  1809. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  1810. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  1811. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  1812. } htt_sched_txq_supercycle_triggers_tlv_enum;
  1813. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1814. /* NOTE: Variable length TLV, use length spec to infer array size */
  1815. typedef struct {
  1816. htt_tlv_hdr_t tlv_hdr;
  1817. /*
  1818. * supercycle_triggers[] is a histogram that counts the number of
  1819. * occurrences of each different reason for a transmit scheduler
  1820. * supercycle to be triggered.
  1821. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  1822. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  1823. * of times a supercycle has been forced.
  1824. * These supercycle trigger counts are not automatically reset, but
  1825. * are reset upon request.
  1826. */
  1827. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  1828. } htt_sched_txq_supercycle_triggers_tlv_v;
  1829. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  1830. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  1831. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  1832. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  1833. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  1834. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  1835. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  1836. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  1837. do { \
  1838. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  1839. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  1840. } while (0)
  1841. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  1842. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  1843. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  1844. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  1845. do { \
  1846. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  1847. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  1848. } while (0)
  1849. typedef struct {
  1850. htt_tlv_hdr_t tlv_hdr;
  1851. /* BIT [ 7 : 0] :- mac_id
  1852. * BIT [15 : 8] :- txq_id
  1853. * BIT [31 : 16] :- reserved
  1854. */
  1855. A_UINT32 mac_id__txq_id__word;
  1856. /* Scheduler policy ised for this TxQ */
  1857. A_UINT32 sched_policy;
  1858. /* Timestamp of last scheduler command posted */
  1859. A_UINT32 last_sched_cmd_posted_timestamp;
  1860. /* Timestamp of last scheduler command completed */
  1861. A_UINT32 last_sched_cmd_compl_timestamp;
  1862. /* Num of Sched2TAC ring hit Low Water Mark condition */
  1863. A_UINT32 sched_2_tac_lwm_count;
  1864. /* Num of Sched2TAC ring full condition */
  1865. A_UINT32 sched_2_tac_ring_full;
  1866. /* Num of scheduler command post failures that includes su/mu mimo/mu ofdma sequence type */
  1867. A_UINT32 sched_cmd_post_failure;
  1868. /* Num of active tids for this TxQ at current instance */
  1869. A_UINT32 num_active_tids;
  1870. /* Num of powersave schedules */
  1871. A_UINT32 num_ps_schedules;
  1872. /* Num of scheduler commands pending for this TxQ */
  1873. A_UINT32 sched_cmds_pending;
  1874. /* Num of tidq registration for this TxQ */
  1875. A_UINT32 num_tid_register;
  1876. /* Num of tidq de-registration for this TxQ */
  1877. A_UINT32 num_tid_unregister;
  1878. /* Num of iterations msduq stats was updated */
  1879. A_UINT32 num_qstats_queried;
  1880. /* qstats query update status */
  1881. A_UINT32 qstats_update_pending;
  1882. /* Timestamp of Last query stats made */
  1883. A_UINT32 last_qstats_query_timestamp;
  1884. /* Num of sched2tqm command queue full condition */
  1885. A_UINT32 num_tqm_cmdq_full;
  1886. /* Num of scheduler trigger from DE Module */
  1887. A_UINT32 num_de_sched_algo_trigger;
  1888. /* Num of scheduler trigger from RT Module */
  1889. A_UINT32 num_rt_sched_algo_trigger;
  1890. /* Num of scheduler trigger from TQM Module */
  1891. A_UINT32 num_tqm_sched_algo_trigger;
  1892. /* Num of schedules for notify frame */
  1893. A_UINT32 notify_sched;
  1894. /* Duration based sendn termination */
  1895. A_UINT32 dur_based_sendn_term;
  1896. /* scheduled via NOTIFY2 */
  1897. A_UINT32 su_notify2_sched;
  1898. /* schedule if queued packets are greater than avg MSDUs in PPDU */
  1899. A_UINT32 su_optimal_queued_msdus_sched;
  1900. /* schedule due to timeout */
  1901. A_UINT32 su_delay_timeout_sched;
  1902. /* delay if txtime is less than 500us */
  1903. A_UINT32 su_min_txtime_sched_delay;
  1904. /* scheduled via no delay */
  1905. A_UINT32 su_no_delay;
  1906. /* Num of supercycles for this TxQ */
  1907. A_UINT32 num_supercycles;
  1908. /* Num of subcycles with sort for this TxQ */
  1909. A_UINT32 num_subcycles_with_sort;
  1910. /* Num of subcycles without sort for this Txq */
  1911. A_UINT32 num_subcycles_no_sort;
  1912. } htt_tx_pdev_stats_sched_per_txq_tlv;
  1913. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  1914. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  1915. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  1916. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  1917. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  1918. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  1919. do { \
  1920. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  1921. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  1922. } while (0)
  1923. typedef struct {
  1924. htt_tlv_hdr_t tlv_hdr;
  1925. /* BIT [ 7 : 0] :- mac_id
  1926. * BIT [31 : 8] :- reserved
  1927. */
  1928. A_UINT32 mac_id__word;
  1929. /* Current timestamp */
  1930. A_UINT32 current_timestamp;
  1931. } htt_stats_tx_sched_cmn_tlv;
  1932. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  1933. * TLV_TAGS:
  1934. * - HTT_STATS_TX_SCHED_CMN_TAG
  1935. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  1936. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  1937. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  1938. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  1939. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  1940. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  1941. */
  1942. /* NOTE:
  1943. * This structure is for documentation, and cannot be safely used directly.
  1944. * Instead, use the constituent TLV structures to fill/parse.
  1945. */
  1946. typedef struct {
  1947. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  1948. struct _txq_tx_sched_stats {
  1949. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  1950. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  1951. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  1952. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  1953. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  1954. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  1955. } txq[1];
  1956. } htt_stats_tx_sched_t;
  1957. /* == TQM STATS == */
  1958. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  1959. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  1960. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  1961. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1962. /* NOTE: Variable length TLV, use length spec to infer array size */
  1963. typedef struct {
  1964. htt_tlv_hdr_t tlv_hdr;
  1965. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  1966. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  1967. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1968. /* NOTE: Variable length TLV, use length spec to infer array size */
  1969. typedef struct {
  1970. htt_tlv_hdr_t tlv_hdr;
  1971. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  1972. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  1973. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1974. /* NOTE: Variable length TLV, use length spec to infer array size */
  1975. typedef struct {
  1976. htt_tlv_hdr_t tlv_hdr;
  1977. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  1978. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  1979. typedef struct {
  1980. htt_tlv_hdr_t tlv_hdr;
  1981. A_UINT32 msdu_count;
  1982. A_UINT32 mpdu_count;
  1983. A_UINT32 remove_msdu;
  1984. A_UINT32 remove_mpdu;
  1985. A_UINT32 remove_msdu_ttl;
  1986. A_UINT32 send_bar;
  1987. A_UINT32 bar_sync;
  1988. A_UINT32 notify_mpdu;
  1989. A_UINT32 sync_cmd;
  1990. A_UINT32 write_cmd;
  1991. A_UINT32 hwsch_trigger;
  1992. A_UINT32 ack_tlv_proc;
  1993. A_UINT32 gen_mpdu_cmd;
  1994. A_UINT32 gen_list_cmd;
  1995. A_UINT32 remove_mpdu_cmd;
  1996. A_UINT32 remove_mpdu_tried_cmd;
  1997. A_UINT32 mpdu_queue_stats_cmd;
  1998. A_UINT32 mpdu_head_info_cmd;
  1999. A_UINT32 msdu_flow_stats_cmd;
  2000. A_UINT32 remove_msdu_cmd;
  2001. A_UINT32 remove_msdu_ttl_cmd;
  2002. A_UINT32 flush_cache_cmd;
  2003. A_UINT32 update_mpduq_cmd;
  2004. A_UINT32 enqueue;
  2005. A_UINT32 enqueue_notify;
  2006. A_UINT32 notify_mpdu_at_head;
  2007. A_UINT32 notify_mpdu_state_valid;
  2008. /*
  2009. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2010. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2011. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2012. * for non-UDP MSDUs.
  2013. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2014. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2015. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2016. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2017. *
  2018. * Notify signifies that we trigger the scheduler.
  2019. */
  2020. A_UINT32 sched_udp_notify1;
  2021. A_UINT32 sched_udp_notify2;
  2022. A_UINT32 sched_nonudp_notify1;
  2023. A_UINT32 sched_nonudp_notify2;
  2024. } htt_tx_tqm_pdev_stats_tlv_v;
  2025. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2026. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2027. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2028. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2029. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2030. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2031. do { \
  2032. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2033. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2034. } while (0)
  2035. typedef struct {
  2036. htt_tlv_hdr_t tlv_hdr;
  2037. /* BIT [ 7 : 0] :- mac_id
  2038. * BIT [31 : 8] :- reserved
  2039. */
  2040. A_UINT32 mac_id__word;
  2041. A_UINT32 max_cmdq_id;
  2042. A_UINT32 list_mpdu_cnt_hist_intvl;
  2043. /* Global stats */
  2044. A_UINT32 add_msdu;
  2045. A_UINT32 q_empty;
  2046. A_UINT32 q_not_empty;
  2047. A_UINT32 drop_notification;
  2048. A_UINT32 desc_threshold;
  2049. A_UINT32 hwsch_tqm_invalid_status;
  2050. A_UINT32 missed_tqm_gen_mpdus;
  2051. } htt_tx_tqm_cmn_stats_tlv;
  2052. typedef struct {
  2053. htt_tlv_hdr_t tlv_hdr;
  2054. /* Error stats */
  2055. A_UINT32 q_empty_failure;
  2056. A_UINT32 q_not_empty_failure;
  2057. A_UINT32 add_msdu_failure;
  2058. } htt_tx_tqm_error_stats_tlv;
  2059. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2060. * TLV_TAGS:
  2061. * - HTT_STATS_TX_TQM_CMN_TAG
  2062. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2063. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2064. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2065. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2066. * - HTT_STATS_TX_TQM_PDEV_TAG
  2067. */
  2068. /* NOTE:
  2069. * This structure is for documentation, and cannot be safely used directly.
  2070. * Instead, use the constituent TLV structures to fill/parse.
  2071. */
  2072. typedef struct {
  2073. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2074. htt_tx_tqm_error_stats_tlv err_tlv;
  2075. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2076. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2077. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2078. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2079. } htt_tx_tqm_pdev_stats_t;
  2080. /* == TQM CMDQ stats == */
  2081. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2082. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2083. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2084. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2085. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2086. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2087. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2088. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2089. do { \
  2090. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2091. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2092. } while (0)
  2093. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2094. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2095. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2096. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2097. do { \
  2098. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2099. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2100. } while (0)
  2101. typedef struct {
  2102. htt_tlv_hdr_t tlv_hdr;
  2103. /* BIT [ 7 : 0] :- mac_id
  2104. * BIT [15 : 8] :- cmdq_id
  2105. * BIT [31 : 16] :- reserved
  2106. */
  2107. A_UINT32 mac_id__cmdq_id__word;
  2108. A_UINT32 sync_cmd;
  2109. A_UINT32 write_cmd;
  2110. A_UINT32 gen_mpdu_cmd;
  2111. A_UINT32 mpdu_queue_stats_cmd;
  2112. A_UINT32 mpdu_head_info_cmd;
  2113. A_UINT32 msdu_flow_stats_cmd;
  2114. A_UINT32 remove_mpdu_cmd;
  2115. A_UINT32 remove_msdu_cmd;
  2116. A_UINT32 flush_cache_cmd;
  2117. A_UINT32 update_mpduq_cmd;
  2118. A_UINT32 update_msduq_cmd;
  2119. } htt_tx_tqm_cmdq_status_tlv;
  2120. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  2121. * TLV_TAGS:
  2122. * - HTT_STATS_STRING_TAG
  2123. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  2124. */
  2125. /* NOTE:
  2126. * This structure is for documentation, and cannot be safely used directly.
  2127. * Instead, use the constituent TLV structures to fill/parse.
  2128. */
  2129. typedef struct {
  2130. struct _cmdq_stats {
  2131. htt_stats_string_tlv cmdq_str_tlv;
  2132. htt_tx_tqm_cmdq_status_tlv status_tlv;
  2133. } q[1];
  2134. } htt_tx_tqm_cmdq_stats_t;
  2135. /* == TX-DE STATS == */
  2136. /* Structures for tx de stats */
  2137. typedef struct {
  2138. htt_tlv_hdr_t tlv_hdr;
  2139. A_UINT32 m1_packets;
  2140. A_UINT32 m2_packets;
  2141. A_UINT32 m3_packets;
  2142. A_UINT32 m4_packets;
  2143. A_UINT32 g1_packets;
  2144. A_UINT32 g2_packets;
  2145. A_UINT32 rc4_packets;
  2146. A_UINT32 eap_packets;
  2147. A_UINT32 eapol_start_packets;
  2148. A_UINT32 eapol_logoff_packets;
  2149. A_UINT32 eapol_encap_asf_packets;
  2150. } htt_tx_de_eapol_packets_stats_tlv;
  2151. typedef struct {
  2152. htt_tlv_hdr_t tlv_hdr;
  2153. A_UINT32 ap_bss_peer_not_found;
  2154. A_UINT32 ap_bcast_mcast_no_peer;
  2155. A_UINT32 sta_delete_in_progress;
  2156. A_UINT32 ibss_no_bss_peer;
  2157. A_UINT32 invaild_vdev_type;
  2158. A_UINT32 invalid_ast_peer_entry;
  2159. A_UINT32 peer_entry_invalid;
  2160. A_UINT32 ethertype_not_ip;
  2161. A_UINT32 eapol_lookup_failed;
  2162. A_UINT32 qpeer_not_allow_data;
  2163. A_UINT32 fse_tid_override;
  2164. A_UINT32 ipv6_jumbogram_zero_length;
  2165. A_UINT32 qos_to_non_qos_in_prog;
  2166. A_UINT32 ap_bcast_mcast_eapol;
  2167. A_UINT32 unicast_on_ap_bss_peer;
  2168. A_UINT32 ap_vdev_invalid;
  2169. A_UINT32 incomplete_llc;
  2170. A_UINT32 eapol_duplicate_m3;
  2171. A_UINT32 eapol_duplicate_m4;
  2172. } htt_tx_de_classify_failed_stats_tlv;
  2173. typedef struct {
  2174. htt_tlv_hdr_t tlv_hdr;
  2175. A_UINT32 arp_packets;
  2176. A_UINT32 igmp_packets;
  2177. A_UINT32 dhcp_packets;
  2178. A_UINT32 host_inspected;
  2179. A_UINT32 htt_included;
  2180. A_UINT32 htt_valid_mcs;
  2181. A_UINT32 htt_valid_nss;
  2182. A_UINT32 htt_valid_preamble_type;
  2183. A_UINT32 htt_valid_chainmask;
  2184. A_UINT32 htt_valid_guard_interval;
  2185. A_UINT32 htt_valid_retries;
  2186. A_UINT32 htt_valid_bw_info;
  2187. A_UINT32 htt_valid_power;
  2188. A_UINT32 htt_valid_key_flags;
  2189. A_UINT32 htt_valid_no_encryption;
  2190. A_UINT32 fse_entry_count;
  2191. A_UINT32 fse_priority_be;
  2192. A_UINT32 fse_priority_high;
  2193. A_UINT32 fse_priority_low;
  2194. A_UINT32 fse_traffic_ptrn_be;
  2195. A_UINT32 fse_traffic_ptrn_over_sub;
  2196. A_UINT32 fse_traffic_ptrn_bursty;
  2197. A_UINT32 fse_traffic_ptrn_interactive;
  2198. A_UINT32 fse_traffic_ptrn_periodic;
  2199. A_UINT32 fse_hwqueue_alloc;
  2200. A_UINT32 fse_hwqueue_created;
  2201. A_UINT32 fse_hwqueue_send_to_host;
  2202. A_UINT32 mcast_entry;
  2203. A_UINT32 bcast_entry;
  2204. A_UINT32 htt_update_peer_cache;
  2205. A_UINT32 htt_learning_frame;
  2206. A_UINT32 fse_invalid_peer;
  2207. /*
  2208. * mec_notify is HTT TX WBM multicast echo check notification
  2209. * from firmware to host. FW sends SA addresses to host for all
  2210. * multicast/broadcast packets received on STA side.
  2211. */
  2212. A_UINT32 mec_notify;
  2213. } htt_tx_de_classify_stats_tlv;
  2214. typedef struct {
  2215. htt_tlv_hdr_t tlv_hdr;
  2216. A_UINT32 eok;
  2217. A_UINT32 classify_done;
  2218. A_UINT32 lookup_failed;
  2219. A_UINT32 send_host_dhcp;
  2220. A_UINT32 send_host_mcast;
  2221. A_UINT32 send_host_unknown_dest;
  2222. A_UINT32 send_host;
  2223. A_UINT32 status_invalid;
  2224. } htt_tx_de_classify_status_stats_tlv;
  2225. typedef struct {
  2226. htt_tlv_hdr_t tlv_hdr;
  2227. A_UINT32 enqueued_pkts;
  2228. A_UINT32 to_tqm;
  2229. A_UINT32 to_tqm_bypass;
  2230. } htt_tx_de_enqueue_packets_stats_tlv;
  2231. typedef struct {
  2232. htt_tlv_hdr_t tlv_hdr;
  2233. A_UINT32 discarded_pkts;
  2234. A_UINT32 local_frames;
  2235. A_UINT32 is_ext_msdu;
  2236. } htt_tx_de_enqueue_discard_stats_tlv;
  2237. typedef struct {
  2238. htt_tlv_hdr_t tlv_hdr;
  2239. A_UINT32 tcl_dummy_frame;
  2240. A_UINT32 tqm_dummy_frame;
  2241. A_UINT32 tqm_notify_frame;
  2242. A_UINT32 fw2wbm_enq;
  2243. A_UINT32 tqm_bypass_frame;
  2244. } htt_tx_de_compl_stats_tlv;
  2245. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  2246. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  2247. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  2248. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  2249. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  2250. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  2251. do { \
  2252. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  2253. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  2254. } while (0)
  2255. /*
  2256. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  2257. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  2258. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  2259. * 200us & again request for it. This is a histogram of time we wait, with
  2260. * bin of 200ms & there are 10 bin (2 seconds max)
  2261. * They are defined by the following macros in FW
  2262. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  2263. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  2264. * ENTRIES_PER_BIN_COUNT)
  2265. */
  2266. typedef struct {
  2267. htt_tlv_hdr_t tlv_hdr;
  2268. A_UINT32 fw2wbm_ring_full_hist[1];
  2269. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  2270. typedef struct {
  2271. htt_tlv_hdr_t tlv_hdr;
  2272. /* BIT [ 7 : 0] :- mac_id
  2273. * BIT [31 : 8] :- reserved
  2274. */
  2275. A_UINT32 mac_id__word;
  2276. /* Global Stats */
  2277. A_UINT32 tcl2fw_entry_count;
  2278. A_UINT32 not_to_fw;
  2279. A_UINT32 invalid_pdev_vdev_peer;
  2280. A_UINT32 tcl_res_invalid_addrx;
  2281. A_UINT32 wbm2fw_entry_count;
  2282. A_UINT32 invalid_pdev;
  2283. A_UINT32 tcl_res_addrx_timeout;
  2284. A_UINT32 invalid_vdev;
  2285. A_UINT32 invalid_tcl_exp_frame_desc;
  2286. } htt_tx_de_cmn_stats_tlv;
  2287. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  2288. * TLV_TAGS:
  2289. * - HTT_STATS_TX_DE_CMN_TAG
  2290. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  2291. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  2292. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  2293. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  2294. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  2295. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  2296. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  2297. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  2298. */
  2299. /* NOTE:
  2300. * This structure is for documentation, and cannot be safely used directly.
  2301. * Instead, use the constituent TLV structures to fill/parse.
  2302. */
  2303. typedef struct {
  2304. htt_tx_de_cmn_stats_tlv cmn_tlv;
  2305. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  2306. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  2307. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  2308. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  2309. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  2310. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  2311. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  2312. htt_tx_de_compl_stats_tlv comp_status_tlv;
  2313. } htt_tx_de_stats_t;
  2314. /* == RING-IF STATS == */
  2315. /* DWORD num_elems__prefetch_tail_idx */
  2316. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  2317. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  2318. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  2319. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  2320. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  2321. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  2322. HTT_RING_IF_STATS_NUM_ELEMS_S)
  2323. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  2324. do { \
  2325. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  2326. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  2327. } while (0)
  2328. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  2329. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  2330. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  2331. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  2332. do { \
  2333. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  2334. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  2335. } while (0)
  2336. /* DWORD head_idx__tail_idx */
  2337. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  2338. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  2339. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  2340. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  2341. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  2342. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  2343. HTT_RING_IF_STATS_HEAD_IDX_S)
  2344. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  2345. do { \
  2346. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  2347. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  2348. } while (0)
  2349. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  2350. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  2351. HTT_RING_IF_STATS_TAIL_IDX_S)
  2352. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  2353. do { \
  2354. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  2355. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  2356. } while (0)
  2357. /* DWORD shadow_head_idx__shadow_tail_idx */
  2358. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  2359. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  2360. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  2361. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  2362. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  2363. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  2364. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  2365. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  2366. do { \
  2367. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  2368. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  2369. } while (0)
  2370. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  2371. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  2372. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  2373. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  2374. do { \
  2375. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  2376. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  2377. } while (0)
  2378. /* DWORD lwm_thresh__hwm_thresh */
  2379. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  2380. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  2381. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  2382. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  2383. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  2384. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  2385. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  2386. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  2387. do { \
  2388. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  2389. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  2390. } while (0)
  2391. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  2392. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  2393. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  2394. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  2395. do { \
  2396. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  2397. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  2398. } while (0)
  2399. #define HTT_STATS_LOW_WM_BINS 5
  2400. #define HTT_STATS_HIGH_WM_BINS 5
  2401. typedef struct {
  2402. A_UINT32 base_addr; /* DWORD aligned base memory address of the ring */
  2403. A_UINT32 elem_size; /* size of each ring element */
  2404. /* BIT [15 : 0] :- num_elems
  2405. * BIT [31 : 16] :- prefetch_tail_idx
  2406. */
  2407. A_UINT32 num_elems__prefetch_tail_idx;
  2408. /* BIT [15 : 0] :- head_idx
  2409. * BIT [31 : 16] :- tail_idx
  2410. */
  2411. A_UINT32 head_idx__tail_idx;
  2412. /* BIT [15 : 0] :- shadow_head_idx
  2413. * BIT [31 : 16] :- shadow_tail_idx
  2414. */
  2415. A_UINT32 shadow_head_idx__shadow_tail_idx;
  2416. A_UINT32 num_tail_incr;
  2417. /* BIT [15 : 0] :- lwm_thresh
  2418. * BIT [31 : 16] :- hwm_thresh
  2419. */
  2420. A_UINT32 lwm_thresh__hwm_thresh;
  2421. A_UINT32 overrun_hit_count;
  2422. A_UINT32 underrun_hit_count;
  2423. A_UINT32 prod_blockwait_count;
  2424. A_UINT32 cons_blockwait_count;
  2425. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2426. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2427. } htt_ring_if_stats_tlv;
  2428. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  2429. #define HTT_RING_IF_CMN_MAC_ID_S 0
  2430. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  2431. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  2432. HTT_RING_IF_CMN_MAC_ID_S)
  2433. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  2434. do { \
  2435. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  2436. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  2437. } while (0)
  2438. typedef struct {
  2439. htt_tlv_hdr_t tlv_hdr;
  2440. /* BIT [ 7 : 0] :- mac_id
  2441. * BIT [31 : 8] :- reserved
  2442. */
  2443. A_UINT32 mac_id__word;
  2444. A_UINT32 num_records;
  2445. } htt_ring_if_cmn_tlv;
  2446. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2447. * TLV_TAGS:
  2448. * - HTT_STATS_RING_IF_CMN_TAG
  2449. * - HTT_STATS_STRING_TAG
  2450. * - HTT_STATS_RING_IF_TAG
  2451. */
  2452. /* NOTE:
  2453. * This structure is for documentation, and cannot be safely used directly.
  2454. * Instead, use the constituent TLV structures to fill/parse.
  2455. */
  2456. typedef struct {
  2457. htt_ring_if_cmn_tlv cmn_tlv;
  2458. /* Variable based on the Number of records. */
  2459. struct _ring_if {
  2460. htt_stats_string_tlv ring_str_tlv;
  2461. htt_ring_if_stats_tlv ring_tlv;
  2462. } r[1];
  2463. } htt_ring_if_stats_t;
  2464. /* == SFM STATS == */
  2465. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2466. /* NOTE: Variable length TLV, use length spec to infer array size */
  2467. typedef struct {
  2468. htt_tlv_hdr_t tlv_hdr;
  2469. /* Number of DWORDS used per user and per client */
  2470. A_UINT32 dwords_used_by_user_n[1];
  2471. } htt_sfm_client_user_tlv_v;
  2472. typedef struct {
  2473. htt_tlv_hdr_t tlv_hdr;
  2474. /* Client ID */
  2475. A_UINT32 client_id;
  2476. /* Minimum number of buffers */
  2477. A_UINT32 buf_min;
  2478. /* Maximum number of buffers */
  2479. A_UINT32 buf_max;
  2480. /* Number of Busy buffers */
  2481. A_UINT32 buf_busy;
  2482. /* Number of Allocated buffers */
  2483. A_UINT32 buf_alloc;
  2484. /* Number of Available/Usable buffers */
  2485. A_UINT32 buf_avail;
  2486. /* Number of users */
  2487. A_UINT32 num_users;
  2488. } htt_sfm_client_tlv;
  2489. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  2490. #define HTT_SFM_CMN_MAC_ID_S 0
  2491. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  2492. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  2493. HTT_SFM_CMN_MAC_ID_S)
  2494. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  2495. do { \
  2496. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  2497. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  2498. } while (0)
  2499. typedef struct {
  2500. htt_tlv_hdr_t tlv_hdr;
  2501. /* BIT [ 7 : 0] :- mac_id
  2502. * BIT [31 : 8] :- reserved
  2503. */
  2504. A_UINT32 mac_id__word;
  2505. /* Indicates the total number of 128 byte buffers in the CMEM that are available for buffer sharing */
  2506. A_UINT32 buf_total;
  2507. /* Indicates for certain client or all the clients there is no dowrd saved in SFM, refer to SFM_R1_MEM_EMPTY */
  2508. A_UINT32 mem_empty;
  2509. /* DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  2510. A_UINT32 deallocate_bufs;
  2511. /* Number of Records */
  2512. A_UINT32 num_records;
  2513. } htt_sfm_cmn_tlv;
  2514. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2515. * TLV_TAGS:
  2516. * - HTT_STATS_SFM_CMN_TAG
  2517. * - HTT_STATS_STRING_TAG
  2518. * - HTT_STATS_SFM_CLIENT_TAG
  2519. * - HTT_STATS_SFM_CLIENT_USER_TAG
  2520. */
  2521. /* NOTE:
  2522. * This structure is for documentation, and cannot be safely used directly.
  2523. * Instead, use the constituent TLV structures to fill/parse.
  2524. */
  2525. typedef struct {
  2526. htt_sfm_cmn_tlv cmn_tlv;
  2527. /* Variable based on the Number of records. */
  2528. struct _sfm_client {
  2529. htt_stats_string_tlv client_str_tlv;
  2530. htt_sfm_client_tlv client_tlv;
  2531. htt_sfm_client_user_tlv_v user_tlv;
  2532. } r[1];
  2533. } htt_sfm_stats_t;
  2534. /* == SRNG STATS == */
  2535. /* DWORD mac_id__ring_id__arena__ep */
  2536. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  2537. #define HTT_SRING_STATS_MAC_ID_S 0
  2538. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  2539. #define HTT_SRING_STATS_RING_ID_S 8
  2540. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  2541. #define HTT_SRING_STATS_ARENA_S 16
  2542. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  2543. #define HTT_SRING_STATS_EP_TYPE_S 24
  2544. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  2545. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  2546. HTT_SRING_STATS_MAC_ID_S)
  2547. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  2548. do { \
  2549. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  2550. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  2551. } while (0)
  2552. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  2553. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  2554. HTT_SRING_STATS_RING_ID_S)
  2555. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  2556. do { \
  2557. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  2558. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  2559. } while (0)
  2560. #define HTT_SRING_STATS_ARENA_GET(_var) \
  2561. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  2562. HTT_SRING_STATS_ARENA_S)
  2563. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  2564. do { \
  2565. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  2566. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  2567. } while (0)
  2568. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  2569. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  2570. HTT_SRING_STATS_EP_TYPE_S)
  2571. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  2572. do { \
  2573. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  2574. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  2575. } while (0)
  2576. /* DWORD num_avail_words__num_valid_words */
  2577. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  2578. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  2579. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  2580. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  2581. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  2582. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  2583. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  2584. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  2585. do { \
  2586. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  2587. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  2588. } while (0)
  2589. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  2590. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  2591. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  2592. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  2593. do { \
  2594. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  2595. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  2596. } while (0)
  2597. /* DWORD head_ptr__tail_ptr */
  2598. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  2599. #define HTT_SRING_STATS_HEAD_PTR_S 0
  2600. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  2601. #define HTT_SRING_STATS_TAIL_PTR_S 16
  2602. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  2603. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  2604. HTT_SRING_STATS_HEAD_PTR_S)
  2605. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  2606. do { \
  2607. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  2608. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  2609. } while (0)
  2610. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  2611. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  2612. HTT_SRING_STATS_TAIL_PTR_S)
  2613. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  2614. do { \
  2615. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  2616. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  2617. } while (0)
  2618. /* DWORD consumer_empty__producer_full */
  2619. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  2620. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  2621. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  2622. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  2623. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  2624. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  2625. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  2626. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  2627. do { \
  2628. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  2629. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  2630. } while (0)
  2631. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  2632. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  2633. HTT_SRING_STATS_PRODUCER_FULL_S)
  2634. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  2635. do { \
  2636. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  2637. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  2638. } while (0)
  2639. /* DWORD prefetch_count__internal_tail_ptr */
  2640. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  2641. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  2642. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  2643. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  2644. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  2645. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  2646. HTT_SRING_STATS_PREFETCH_COUNT_S)
  2647. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  2648. do { \
  2649. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  2650. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  2651. } while (0)
  2652. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  2653. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  2654. HTT_SRING_STATS_INTERNAL_TP_S)
  2655. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  2656. do { \
  2657. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  2658. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  2659. } while (0)
  2660. typedef struct {
  2661. htt_tlv_hdr_t tlv_hdr;
  2662. /* BIT [ 7 : 0] :- mac_id
  2663. * BIT [15 : 8] :- ring_id
  2664. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  2665. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  2666. * BIT [31 : 25] :- reserved
  2667. */
  2668. A_UINT32 mac_id__ring_id__arena__ep;
  2669. A_UINT32 base_addr_lsb; /* DWORD aligned base memory address of the ring */
  2670. A_UINT32 base_addr_msb;
  2671. A_UINT32 ring_size; /* size of ring */
  2672. A_UINT32 elem_size; /* size of each ring element */
  2673. /* Ring status */
  2674. /* BIT [15 : 0] :- num_avail_words
  2675. * BIT [31 : 16] :- num_valid_words
  2676. */
  2677. A_UINT32 num_avail_words__num_valid_words;
  2678. /* Index of head and tail */
  2679. /* BIT [15 : 0] :- head_ptr
  2680. * BIT [31 : 16] :- tail_ptr
  2681. */
  2682. A_UINT32 head_ptr__tail_ptr;
  2683. /* Empty or full counter of rings */
  2684. /* BIT [15 : 0] :- consumer_empty
  2685. * BIT [31 : 16] :- producer_full
  2686. */
  2687. A_UINT32 consumer_empty__producer_full;
  2688. /* Prefetch status of consumer ring */
  2689. /* BIT [15 : 0] :- prefetch_count
  2690. * BIT [31 : 16] :- internal_tail_ptr
  2691. */
  2692. A_UINT32 prefetch_count__internal_tail_ptr;
  2693. } htt_sring_stats_tlv;
  2694. typedef struct {
  2695. htt_tlv_hdr_t tlv_hdr;
  2696. A_UINT32 num_records;
  2697. } htt_sring_cmn_tlv;
  2698. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  2699. * TLV_TAGS:
  2700. * - HTT_STATS_SRING_CMN_TAG
  2701. * - HTT_STATS_STRING_TAG
  2702. * - HTT_STATS_SRING_STATS_TAG
  2703. */
  2704. /* NOTE:
  2705. * This structure is for documentation, and cannot be safely used directly.
  2706. * Instead, use the constituent TLV structures to fill/parse.
  2707. */
  2708. typedef struct {
  2709. htt_sring_cmn_tlv cmn_tlv;
  2710. /* Variable based on the Number of records. */
  2711. struct _sring_stats {
  2712. htt_stats_string_tlv sring_str_tlv;
  2713. htt_sring_stats_tlv sring_stats_tlv;
  2714. } r[1];
  2715. } htt_sring_stats_t;
  2716. /* == PDEV TX RATE CTRL STATS == */
  2717. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  2718. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  2719. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  2720. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  2721. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  2722. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  2723. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  2724. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  2725. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  2726. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  2727. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  2728. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  2729. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  2730. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  2731. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  2732. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  2733. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  2734. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  2735. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  2736. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  2737. do { \
  2738. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  2739. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  2740. } while (0)
  2741. typedef struct {
  2742. htt_tlv_hdr_t tlv_hdr;
  2743. /* BIT [ 7 : 0] :- mac_id
  2744. * BIT [31 : 8] :- reserved
  2745. */
  2746. A_UINT32 mac_id__word;
  2747. /* Number of tx ldpc packets */
  2748. A_UINT32 tx_ldpc;
  2749. /* Number of tx rts packets */
  2750. A_UINT32 rts_cnt;
  2751. /* RSSI value of last ack packet (units = dB above noise floor) */
  2752. A_UINT32 ack_rssi;
  2753. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2754. /* tx_xx_mcs: currently unused */
  2755. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2756. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2757. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  2758. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  2759. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2760. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  2761. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  2762. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2763. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  2764. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  2765. /* Number of CTS-acknowledged RTS packets */
  2766. A_UINT32 rts_success;
  2767. /*
  2768. * Counters for legacy 11a and 11b transmissions.
  2769. *
  2770. * The index corresponds to:
  2771. *
  2772. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  2773. *
  2774. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  2775. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  2776. */
  2777. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  2778. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  2779. A_UINT32 ac_mu_mimo_tx_ldpc;
  2780. A_UINT32 ax_mu_mimo_tx_ldpc;
  2781. A_UINT32 ofdma_tx_ldpc;
  2782. /*
  2783. * Counters for 11ax HE LTF selection during TX.
  2784. *
  2785. * The index corresponds to:
  2786. *
  2787. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  2788. */
  2789. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  2790. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2791. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2792. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2793. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2794. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2795. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2796. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2797. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2798. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2799. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2800. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2801. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  2802. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  2803. A_UINT32 tx_11ax_su_ext;
  2804. /* Stats for MCS 12/13 */
  2805. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2806. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2807. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2808. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2809. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2810. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2811. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2812. } htt_tx_pdev_rate_stats_tlv;
  2813. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  2814. * TLV_TAGS:
  2815. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  2816. */
  2817. /* NOTE:
  2818. * This structure is for documentation, and cannot be safely used directly.
  2819. * Instead, use the constituent TLV structures to fill/parse.
  2820. */
  2821. typedef struct {
  2822. htt_tx_pdev_rate_stats_tlv rate_tlv;
  2823. } htt_tx_pdev_rate_stats_t;
  2824. /* == PDEV RX RATE CTRL STATS == */
  2825. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  2826. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  2827. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  2828. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  2829. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  2830. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  2831. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  2832. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  2833. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  2834. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  2835. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  2836. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  2837. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  2838. /*HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  2839. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  2840. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  2841. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  2842. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  2843. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  2844. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  2845. */
  2846. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  2847. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  2848. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  2849. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  2850. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  2851. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  2852. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  2853. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  2854. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  2855. */
  2856. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  2857. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  2858. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  2859. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  2860. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  2861. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  2862. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  2863. do { \
  2864. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  2865. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  2866. } while (0)
  2867. typedef struct {
  2868. htt_tlv_hdr_t tlv_hdr;
  2869. /* BIT [ 7 : 0] :- mac_id
  2870. * BIT [31 : 8] :- reserved
  2871. */
  2872. A_UINT32 mac_id__word;
  2873. A_UINT32 nsts;
  2874. /* Number of rx ldpc packets */
  2875. A_UINT32 rx_ldpc;
  2876. /* Number of rx rts packets */
  2877. A_UINT32 rts_cnt;
  2878. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  2879. A_UINT32 rssi_data; /* units = dB above noise floor */
  2880. A_UINT32 rssi_comb; /* units = dB above noise floor */
  2881. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2882. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  2883. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  2884. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2885. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  2886. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  2887. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  2888. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  2889. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2890. A_INT32 rssi_in_dbm; /* rx Signal Strength value in dBm unit */
  2891. A_UINT32 rx_11ax_su_ext;
  2892. A_UINT32 rx_11ac_mumimo;
  2893. A_UINT32 rx_11ax_mumimo;
  2894. A_UINT32 rx_11ax_ofdma;
  2895. A_UINT32 txbf;
  2896. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  2897. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  2898. A_UINT32 rx_active_dur_us_low;
  2899. A_UINT32 rx_active_dur_us_high;
  2900. A_UINT32 rx_11ax_ul_ofdma;
  2901. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2902. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2903. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2904. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  2905. A_UINT32 ul_ofdma_rx_stbc;
  2906. A_UINT32 ul_ofdma_rx_ldpc;
  2907. /* record the stats for each user index */
  2908. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* ppdu level */
  2909. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* ppdu level */
  2910. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* mpdu level */
  2911. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* mpdu level */
  2912. A_UINT32 nss_count;
  2913. A_UINT32 pilot_count;
  2914. /* RxEVM stats in dB */
  2915. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  2916. /* rx_pilot_evm_dB_mean:
  2917. * EVM mean across pilots, computed as
  2918. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  2919. */
  2920. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2921. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* dBm units */
  2922. /* per_chain_rssi_pkt_type:
  2923. * This field shows what type of rx frame the per-chain RSSI was computed
  2924. * on, by recording the frame type and sub-type as bit-fields within this
  2925. * field:
  2926. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  2927. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  2928. * BIT [31 : 8] :- Reserved
  2929. */
  2930. A_UINT32 per_chain_rssi_pkt_type;
  2931. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  2932. A_UINT32 rx_su_ndpa;
  2933. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2934. A_UINT32 rx_mu_ndpa;
  2935. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2936. A_UINT32 rx_br_poll;
  2937. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2938. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  2939. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* ppdu level */
  2940. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* ppdu level */
  2941. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* mpdu level */
  2942. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* mpdu level */
  2943. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  2944. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  2945. /* Stats for MCS 12/13 */
  2946. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2947. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2948. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2949. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2950. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2951. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2952. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2953. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2954. } htt_rx_pdev_rate_stats_tlv;
  2955. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  2956. * TLV_TAGS:
  2957. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  2958. */
  2959. /* NOTE:
  2960. * This structure is for documentation, and cannot be safely used directly.
  2961. * Instead, use the constituent TLV structures to fill/parse.
  2962. */
  2963. typedef struct {
  2964. htt_rx_pdev_rate_stats_tlv rate_tlv;
  2965. } htt_rx_pdev_rate_stats_t;
  2966. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  2967. #define HTT_STATS_CMN_MAC_ID_S 0
  2968. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  2969. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  2970. HTT_STATS_CMN_MAC_ID_S)
  2971. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  2972. do { \
  2973. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  2974. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  2975. } while (0)
  2976. typedef struct {
  2977. htt_tlv_hdr_t tlv_hdr;
  2978. /* BIT [ 7 : 0] :- mac_id
  2979. * BIT [31 : 8] :- reserved
  2980. */
  2981. A_UINT32 mac_id__word;
  2982. A_UINT32 rx_11ax_ul_ofdma;
  2983. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2984. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  2985. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  2986. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  2987. A_UINT32 ul_ofdma_rx_stbc;
  2988. A_UINT32 ul_ofdma_rx_ldpc;
  2989. /*
  2990. * These are arrays to hold the number of PPDUs that we received per RU.
  2991. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  2992. * array offset 0 and similarly RU52 will be incremented in array offset 1
  2993. */
  2994. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  2995. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  2996. /* Stats for MCS 12/13 */
  2997. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2998. A_UINT32 ul_ofdma_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  2999. } htt_rx_pdev_ul_trigger_stats_tlv;
  3000. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  3001. * TLV_TAGS:
  3002. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  3003. * NOTE:
  3004. * This structure is for documentation, and cannot be safely used directly.
  3005. * Instead, use the constituent TLV structures to fill/parse.
  3006. */
  3007. typedef struct {
  3008. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  3009. } htt_rx_pdev_ul_trigger_stats_t;
  3010. typedef struct {
  3011. htt_tlv_hdr_t tlv_hdr;
  3012. A_UINT32 user_index;
  3013. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  3014. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  3015. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  3016. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  3017. A_UINT32 rx_ulofdma_non_data_nusers;
  3018. A_UINT32 rx_ulofdma_data_nusers;
  3019. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  3020. typedef struct {
  3021. htt_tlv_hdr_t tlv_hdr;
  3022. A_UINT32 user_index;
  3023. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  3024. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  3025. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  3026. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  3027. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  3028. /* == RX PDEV/SOC STATS == */
  3029. typedef struct {
  3030. htt_tlv_hdr_t tlv_hdr;
  3031. /*
  3032. * BIT [7:0] :- mac_id
  3033. * BIT [31:8] :- reserved
  3034. *
  3035. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  3036. */
  3037. A_UINT32 mac_id__word;
  3038. A_UINT32 rx_11ax_ul_mumimo;
  3039. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3040. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3041. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3042. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3043. A_UINT32 ul_mumimo_rx_stbc;
  3044. A_UINT32 ul_mumimo_rx_ldpc;
  3045. /* Stats for MCS 12/13 */
  3046. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3047. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3048. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  3049. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  3050. * TLV_TAGS:
  3051. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  3052. */
  3053. typedef struct {
  3054. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  3055. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  3056. typedef struct {
  3057. htt_tlv_hdr_t tlv_hdr;
  3058. /* Num Packets received on REO FW ring */
  3059. A_UINT32 fw_reo_ring_data_msdu;
  3060. /* Num bc/mc packets indicated from fw to host */
  3061. A_UINT32 fw_to_host_data_msdu_bcmc;
  3062. /* Num unicast packets indicated from fw to host */
  3063. A_UINT32 fw_to_host_data_msdu_uc;
  3064. /* Num remote buf recycle from offload */
  3065. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  3066. /* Num remote free buf given to offload */
  3067. A_UINT32 ofld_remote_free_buf_indication_cnt;
  3068. /* Num unicast packets from local path indicated to host */
  3069. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  3070. /* Num unicast packets from REO indicated to host */
  3071. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  3072. /* Num Packets received from WBM SW1 ring */
  3073. A_UINT32 wbm_sw_ring_reap;
  3074. /* Num packets from WBM forwarded from fw to host via WBM */
  3075. A_UINT32 wbm_forward_to_host_cnt;
  3076. /* Num packets from WBM recycled to target refill ring */
  3077. A_UINT32 wbm_target_recycle_cnt;
  3078. /* Total Num of recycled to refill ring, including packets from WBM and REO */
  3079. A_UINT32 target_refill_ring_recycle_cnt;
  3080. } htt_rx_soc_fw_stats_tlv;
  3081. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3082. /* NOTE: Variable length TLV, use length spec to infer array size */
  3083. typedef struct {
  3084. htt_tlv_hdr_t tlv_hdr;
  3085. /* Num ring empty encountered */
  3086. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3087. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  3088. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3089. /* NOTE: Variable length TLV, use length spec to infer array size */
  3090. typedef struct {
  3091. htt_tlv_hdr_t tlv_hdr;
  3092. /* Num total buf refilled from refill ring */
  3093. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3094. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  3095. /* RXDMA error code from WBM released packets */
  3096. typedef enum {
  3097. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  3098. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  3099. HTT_RX_RXDMA_FCS_ERR = 2,
  3100. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  3101. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  3102. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  3103. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  3104. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  3105. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  3106. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  3107. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  3108. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  3109. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  3110. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  3111. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  3112. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  3113. /*
  3114. * This MAX_ERR_CODE should not be used in any host/target messages,
  3115. * so that even though it is defined within a host/target interface
  3116. * definition header file, it isn't actually part of the host/target
  3117. * interface, and thus can be modified.
  3118. */
  3119. HTT_RX_RXDMA_MAX_ERR_CODE
  3120. } htt_rx_rxdma_error_code_enum;
  3121. /* NOTE: Variable length TLV, use length spec to infer array size */
  3122. typedef struct {
  3123. htt_tlv_hdr_t tlv_hdr;
  3124. /* NOTE:
  3125. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  3126. * It is expected but not required that the target will provide a rxdma_err element
  3127. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  3128. * MAX_ERR_CODE. The host should ignore any array elements whose
  3129. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3130. */
  3131. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  3132. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  3133. /* REO error code from WBM released packets */
  3134. typedef enum {
  3135. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  3136. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  3137. HTT_RX_AMPDU_IN_NON_BA = 2,
  3138. HTT_RX_NON_BA_DUPLICATE = 3,
  3139. HTT_RX_BA_DUPLICATE = 4,
  3140. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  3141. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  3142. HTT_RX_REGULAR_FRAME_OOR = 7,
  3143. HTT_RX_BAR_FRAME_OOR = 8,
  3144. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  3145. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  3146. HTT_RX_PN_CHECK_FAILED = 11,
  3147. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  3148. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  3149. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  3150. HTT_RX_REO_ERR_CODE_RVSD = 15,
  3151. /*
  3152. * This MAX_ERR_CODE should not be used in any host/target messages,
  3153. * so that even though it is defined within a host/target interface
  3154. * definition header file, it isn't actually part of the host/target
  3155. * interface, and thus can be modified.
  3156. */
  3157. HTT_RX_REO_MAX_ERR_CODE
  3158. } htt_rx_reo_error_code_enum;
  3159. /* NOTE: Variable length TLV, use length spec to infer array size */
  3160. typedef struct {
  3161. htt_tlv_hdr_t tlv_hdr;
  3162. /* NOTE:
  3163. * The mapping of REO error types to reo_err array elements is HW dependent.
  3164. * It is expected but not required that the target will provide a rxdma_err element
  3165. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  3166. * MAX_ERR_CODE. The host should ignore any array elements whose
  3167. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3168. */
  3169. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  3170. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  3171. /* NOTE:
  3172. * This structure is for documentation, and cannot be safely used directly.
  3173. * Instead, use the constituent TLV structures to fill/parse.
  3174. */
  3175. typedef struct {
  3176. htt_rx_soc_fw_stats_tlv fw_tlv;
  3177. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  3178. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  3179. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  3180. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  3181. } htt_rx_soc_stats_t;
  3182. /* == RX PDEV STATS == */
  3183. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  3184. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  3185. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  3186. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  3187. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  3188. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  3189. do { \
  3190. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  3191. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  3192. } while (0)
  3193. #define HTT_STATS_SUBTYPE_MAX 16
  3194. typedef struct {
  3195. htt_tlv_hdr_t tlv_hdr;
  3196. /* BIT [ 7 : 0] :- mac_id
  3197. * BIT [31 : 8] :- reserved
  3198. */
  3199. A_UINT32 mac_id__word;
  3200. /* Num PPDU status processed from HW */
  3201. A_UINT32 ppdu_recvd;
  3202. /* Num MPDU across PPDUs with FCS ok */
  3203. A_UINT32 mpdu_cnt_fcs_ok;
  3204. /* Num MPDU across PPDUs with FCS err */
  3205. A_UINT32 mpdu_cnt_fcs_err;
  3206. /* Num MSDU across PPDUs */
  3207. A_UINT32 tcp_msdu_cnt;
  3208. /* Num MSDU across PPDUs */
  3209. A_UINT32 tcp_ack_msdu_cnt;
  3210. /* Num MSDU across PPDUs */
  3211. A_UINT32 udp_msdu_cnt;
  3212. /* Num MSDU across PPDUs */
  3213. A_UINT32 other_msdu_cnt;
  3214. /* Num MPDU on FW ring indicated */
  3215. A_UINT32 fw_ring_mpdu_ind;
  3216. /* Num MGMT MPDU given to protocol */
  3217. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3218. /* Num ctrl MPDU given to protocol */
  3219. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  3220. /* Num mcast data packet received */
  3221. A_UINT32 fw_ring_mcast_data_msdu;
  3222. /* Num broadcast data packet received */
  3223. A_UINT32 fw_ring_bcast_data_msdu;
  3224. /* Num unicat data packet received */
  3225. A_UINT32 fw_ring_ucast_data_msdu;
  3226. /* Num null data packet received */
  3227. A_UINT32 fw_ring_null_data_msdu;
  3228. /* Num MPDU on FW ring dropped */
  3229. A_UINT32 fw_ring_mpdu_drop;
  3230. /* Num buf indication to offload */
  3231. A_UINT32 ofld_local_data_ind_cnt;
  3232. /* Num buf recycle from offload */
  3233. A_UINT32 ofld_local_data_buf_recycle_cnt;
  3234. /* Num buf indication to data_rx */
  3235. A_UINT32 drx_local_data_ind_cnt;
  3236. /* Num buf recycle from data_rx */
  3237. A_UINT32 drx_local_data_buf_recycle_cnt;
  3238. /* Num buf indication to protocol */
  3239. A_UINT32 local_nondata_ind_cnt;
  3240. /* Num buf recycle from protocol */
  3241. A_UINT32 local_nondata_buf_recycle_cnt;
  3242. /* Num buf fed */
  3243. A_UINT32 fw_status_buf_ring_refill_cnt;
  3244. /* Num ring empty encountered */
  3245. A_UINT32 fw_status_buf_ring_empty_cnt;
  3246. /* Num buf fed */
  3247. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  3248. /* Num ring empty encountered */
  3249. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  3250. /* Num buf fed */
  3251. A_UINT32 fw_link_buf_ring_refill_cnt;
  3252. /* Num ring empty encountered */
  3253. A_UINT32 fw_link_buf_ring_empty_cnt;
  3254. /* Num buf fed */
  3255. A_UINT32 host_pkt_buf_ring_refill_cnt;
  3256. /* Num ring empty encountered */
  3257. A_UINT32 host_pkt_buf_ring_empty_cnt;
  3258. /* Num buf fed */
  3259. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  3260. /* Num ring empty encountered */
  3261. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  3262. /* Num buf fed */
  3263. A_UINT32 mon_status_buf_ring_refill_cnt;
  3264. /* Num ring empty encountered */
  3265. A_UINT32 mon_status_buf_ring_empty_cnt;
  3266. /* Num buf fed */
  3267. A_UINT32 mon_desc_buf_ring_refill_cnt;
  3268. /* Num ring empty encountered */
  3269. A_UINT32 mon_desc_buf_ring_empty_cnt;
  3270. /* Num buf fed */
  3271. A_UINT32 mon_dest_ring_update_cnt;
  3272. /* Num ring full encountered */
  3273. A_UINT32 mon_dest_ring_full_cnt;
  3274. /* Num rx suspend is attempted */
  3275. A_UINT32 rx_suspend_cnt;
  3276. /* Num rx suspend failed */
  3277. A_UINT32 rx_suspend_fail_cnt;
  3278. /* Num rx resume attempted */
  3279. A_UINT32 rx_resume_cnt;
  3280. /* Num rx resume failed */
  3281. A_UINT32 rx_resume_fail_cnt;
  3282. /* Num rx ring switch */
  3283. A_UINT32 rx_ring_switch_cnt;
  3284. /* Num rx ring restore */
  3285. A_UINT32 rx_ring_restore_cnt;
  3286. /* Num rx flush issued */
  3287. A_UINT32 rx_flush_cnt;
  3288. /* Num rx recovery */
  3289. A_UINT32 rx_recovery_reset_cnt;
  3290. } htt_rx_pdev_fw_stats_tlv;
  3291. #define HTT_STATS_PHY_ERR_MAX 43
  3292. typedef struct {
  3293. htt_tlv_hdr_t tlv_hdr;
  3294. /* BIT [ 7 : 0] :- mac_id
  3295. * BIT [31 : 8] :- reserved
  3296. */
  3297. A_UINT32 mac_id__word;
  3298. /* Num of phy err */
  3299. A_UINT32 total_phy_err_cnt;
  3300. /* Counts of different types of phy errs
  3301. * The mapping of PHY error types to phy_err array elements is HW dependent.
  3302. * The only currently-supported mapping is shown below:
  3303. *
  3304. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  3305. * 1 phyrx_err_synth_off
  3306. * 2 phyrx_err_ofdma_timing
  3307. * 3 phyrx_err_ofdma_signal_parity
  3308. * 4 phyrx_err_ofdma_rate_illegal
  3309. * 5 phyrx_err_ofdma_length_illegal
  3310. * 6 phyrx_err_ofdma_restart
  3311. * 7 phyrx_err_ofdma_service
  3312. * 8 phyrx_err_ppdu_ofdma_power_drop
  3313. * 9 phyrx_err_cck_blokker
  3314. * 10 phyrx_err_cck_timing
  3315. * 11 phyrx_err_cck_header_crc
  3316. * 12 phyrx_err_cck_rate_illegal
  3317. * 13 phyrx_err_cck_length_illegal
  3318. * 14 phyrx_err_cck_restart
  3319. * 15 phyrx_err_cck_service
  3320. * 16 phyrx_err_cck_power_drop
  3321. * 17 phyrx_err_ht_crc_err
  3322. * 18 phyrx_err_ht_length_illegal
  3323. * 19 phyrx_err_ht_rate_illegal
  3324. * 20 phyrx_err_ht_zlf
  3325. * 21 phyrx_err_false_radar_ext
  3326. * 22 phyrx_err_green_field
  3327. * 23 phyrx_err_bw_gt_dyn_bw
  3328. * 24 phyrx_err_leg_ht_mismatch
  3329. * 25 phyrx_err_vht_crc_error
  3330. * 26 phyrx_err_vht_siga_unsupported
  3331. * 27 phyrx_err_vht_lsig_len_invalid
  3332. * 28 phyrx_err_vht_ndp_or_zlf
  3333. * 29 phyrx_err_vht_nsym_lt_zero
  3334. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  3335. * 31 phyrx_err_vht_rx_skip_group_id0
  3336. * 32 phyrx_err_vht_rx_skip_group_id1to62
  3337. * 33 phyrx_err_vht_rx_skip_group_id63
  3338. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  3339. * 35 phyrx_err_defer_nap
  3340. * 36 phyrx_err_fdomain_timeout
  3341. * 37 phyrx_err_lsig_rel_check
  3342. * 38 phyrx_err_bt_collision
  3343. * 39 phyrx_err_unsupported_mu_feedback
  3344. * 40 phyrx_err_ppdu_tx_interrupt_rx
  3345. * 41 phyrx_err_unsupported_cbf
  3346. * 42 phyrx_err_other
  3347. */
  3348. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  3349. } htt_rx_pdev_fw_stats_phy_err_tlv;
  3350. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3351. /* NOTE: Variable length TLV, use length spec to infer array size */
  3352. typedef struct {
  3353. htt_tlv_hdr_t tlv_hdr;
  3354. /* Num error MPDU for each RxDMA error type */
  3355. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  3356. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  3357. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3358. /* NOTE: Variable length TLV, use length spec to infer array size */
  3359. typedef struct {
  3360. htt_tlv_hdr_t tlv_hdr;
  3361. /* Num MPDU dropped */
  3362. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  3363. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  3364. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  3365. * TLV_TAGS:
  3366. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  3367. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  3368. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  3369. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  3370. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  3371. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  3372. */
  3373. /* NOTE:
  3374. * This structure is for documentation, and cannot be safely used directly.
  3375. * Instead, use the constituent TLV structures to fill/parse.
  3376. */
  3377. typedef struct {
  3378. htt_rx_soc_stats_t soc_stats;
  3379. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  3380. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  3381. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  3382. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  3383. } htt_rx_pdev_stats_t;
  3384. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  3385. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  3386. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  3387. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  3388. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  3389. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  3390. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  3391. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  3392. typedef struct {
  3393. htt_tlv_hdr_t tlv_hdr;
  3394. /* Below values are obtained from the HW Cycles counter registers */
  3395. A_UINT32 tx_frame_usec;
  3396. A_UINT32 rx_frame_usec;
  3397. A_UINT32 rx_clear_usec;
  3398. A_UINT32 my_rx_frame_usec;
  3399. A_UINT32 usec_cnt;
  3400. A_UINT32 med_rx_idle_usec;
  3401. A_UINT32 med_tx_idle_global_usec;
  3402. A_UINT32 cca_obss_usec;
  3403. } htt_pdev_stats_cca_counters_tlv;
  3404. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  3405. * due to lack of support in some host stats infrastructures for
  3406. * TLVs nested within TLVs.
  3407. */
  3408. typedef struct {
  3409. htt_tlv_hdr_t tlv_hdr;
  3410. /* The channel number on which these stats were collected */
  3411. A_UINT32 chan_num;
  3412. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3413. A_UINT32 num_records;
  3414. /*
  3415. * Bit map of valid CCA counters
  3416. * Bit0 - tx_frame_usec
  3417. * Bit1 - rx_frame_usec
  3418. * Bit2 - rx_clear_usec
  3419. * Bit3 - my_rx_frame_usec
  3420. * bit4 - usec_cnt
  3421. * Bit5 - med_rx_idle_usec
  3422. * Bit6 - med_tx_idle_global_usec
  3423. * Bit7 - cca_obss_usec
  3424. *
  3425. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  3426. */
  3427. A_UINT32 valid_cca_counters_bitmap;
  3428. /* Indicates the stats collection interval
  3429. * Valid Values:
  3430. * 100 - For the 100ms interval CCA stats histogram
  3431. * 1000 - For 1sec interval CCA histogram
  3432. * 0xFFFFFFFF - For Cumulative CCA Stats
  3433. */
  3434. A_UINT32 collection_interval;
  3435. /**
  3436. * This will be followed by an array which contains the CCA stats
  3437. * collected in the last N intervals,
  3438. * if the indication is for last N intervals CCA stats.
  3439. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3440. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3441. */
  3442. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3443. } htt_pdev_cca_stats_hist_tlv;
  3444. typedef struct {
  3445. htt_tlv_hdr_t tlv_hdr;
  3446. /* The channel number on which these stats were collected */
  3447. A_UINT32 chan_num;
  3448. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3449. A_UINT32 num_records;
  3450. /*
  3451. * Bit map of valid CCA counters
  3452. * Bit0 - tx_frame_usec
  3453. * Bit1 - rx_frame_usec
  3454. * Bit2 - rx_clear_usec
  3455. * Bit3 - my_rx_frame_usec
  3456. * bit4 - usec_cnt
  3457. * Bit5 - med_rx_idle_usec
  3458. * Bit6 - med_tx_idle_global_usec
  3459. * Bit7 - cca_obss_usec
  3460. *
  3461. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  3462. */
  3463. A_UINT32 valid_cca_counters_bitmap;
  3464. /* Indicates the stats collection interval
  3465. * Valid Values:
  3466. * 100 - For the 100ms interval CCA stats histogram
  3467. * 1000 - For 1sec interval CCA histogram
  3468. * 0xFFFFFFFF - For Cumulative CCA Stats
  3469. */
  3470. A_UINT32 collection_interval;
  3471. /**
  3472. * This will be followed by an array which contains the CCA stats
  3473. * collected in the last N intervals,
  3474. * if the indication is for last N intervals CCA stats.
  3475. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3476. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3477. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3478. */
  3479. } htt_pdev_cca_stats_hist_v1_tlv;
  3480. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  3481. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  3482. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  3483. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  3484. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  3485. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  3486. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  3487. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  3488. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  3489. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  3490. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  3491. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  3492. do { \
  3493. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  3494. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  3495. } while (0)
  3496. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  3497. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  3498. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  3499. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  3500. do { \
  3501. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  3502. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  3503. } while (0)
  3504. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  3505. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  3506. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  3507. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  3508. do { \
  3509. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  3510. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  3511. } while (0)
  3512. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  3513. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  3514. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  3515. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  3516. do { \
  3517. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  3518. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  3519. } while (0)
  3520. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  3521. typedef struct {
  3522. htt_tlv_hdr_t tlv_hdr;
  3523. A_UINT32 vdev_id;
  3524. htt_mac_addr peer_mac;
  3525. A_UINT32 flow_id_flags;
  3526. A_UINT32 dialog_id; /* TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is not initiated by host */
  3527. A_UINT32 wake_dura_us;
  3528. A_UINT32 wake_intvl_us;
  3529. A_UINT32 sp_offset_us;
  3530. } htt_pdev_stats_twt_session_tlv;
  3531. typedef struct {
  3532. htt_tlv_hdr_t tlv_hdr;
  3533. A_UINT32 pdev_id;
  3534. A_UINT32 num_sessions;
  3535. htt_pdev_stats_twt_session_tlv twt_session[1];
  3536. } htt_pdev_stats_twt_sessions_tlv;
  3537. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  3538. * TLV_TAGS:
  3539. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  3540. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  3541. */
  3542. /* NOTE:
  3543. * This structure is for documentation, and cannot be safely used directly.
  3544. * Instead, use the constituent TLV structures to fill/parse.
  3545. */
  3546. typedef struct {
  3547. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  3548. } htt_pdev_twt_sessions_stats_t;
  3549. typedef enum {
  3550. /* Global link descriptor queued in REO */
  3551. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  3552. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  3553. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  3554. /*Number of queue descriptors of this aging group */
  3555. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  3556. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  3557. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  3558. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  3559. /* Total number of MSDUs buffered in AC */
  3560. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  3561. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  3562. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  3563. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  3564. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  3565. } htt_rx_reo_resource_sample_id_enum;
  3566. typedef struct {
  3567. htt_tlv_hdr_t tlv_hdr;
  3568. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  3569. /* htt_rx_reo_debug_sample_id_enum */
  3570. A_UINT32 sample_id;
  3571. /* Max value of all samples */
  3572. A_UINT32 total_max;
  3573. /* Average value of total samples */
  3574. A_UINT32 total_avg;
  3575. /* Num of samples including both zeros and non zeros ones*/
  3576. A_UINT32 total_sample;
  3577. /* Average value of all non zeros samples */
  3578. A_UINT32 non_zeros_avg;
  3579. /* Num of non zeros samples */
  3580. A_UINT32 non_zeros_sample;
  3581. /* Max value of last N non zero samples (N = last_non_zeros_sample) */
  3582. A_UINT32 last_non_zeros_max;
  3583. /* Min value of last N non zero samples (N = last_non_zeros_sample) */
  3584. A_UINT32 last_non_zeros_min;
  3585. /* Average value of last N non zero samples (N = last_non_zeros_sample) */
  3586. A_UINT32 last_non_zeros_avg;
  3587. /* Num of last non zero samples */
  3588. A_UINT32 last_non_zeros_sample;
  3589. } htt_rx_reo_resource_stats_tlv_v;
  3590. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  3591. * TLV_TAGS:
  3592. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  3593. */
  3594. /* NOTE:
  3595. * This structure is for documentation, and cannot be safely used directly.
  3596. * Instead, use the constituent TLV structures to fill/parse.
  3597. */
  3598. typedef struct {
  3599. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  3600. } htt_soc_reo_resource_stats_t;
  3601. /* == TX SOUNDING STATS == */
  3602. /* config_param0 */
  3603. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  3604. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  3605. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  3606. typedef enum {
  3607. /* Implicit beamforming stats */
  3608. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  3609. /* Single user short inter frame sequence steer stats */
  3610. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  3611. /* Single user random back off steer stats */
  3612. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  3613. /* Multi user short inter frame sequence steer stats */
  3614. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  3615. /* Multi user random back off steer stats */
  3616. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  3617. /* For backward compatability new modes cannot be added */
  3618. HTT_TXBF_MAX_NUM_OF_MODES = 5
  3619. } htt_txbf_sound_steer_modes;
  3620. typedef enum {
  3621. HTT_TX_AC_SOUNDING_MODE = 0,
  3622. HTT_TX_AX_SOUNDING_MODE = 1,
  3623. } htt_stats_sounding_tx_mode;
  3624. typedef struct {
  3625. htt_tlv_hdr_t tlv_hdr;
  3626. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  3627. /* Counts number of soundings for all steering modes in each bw */
  3628. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  3629. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  3630. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  3631. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  3632. /*
  3633. * The sounding array is a 2-D array stored as an 1-D array of
  3634. * A_UINT32. The stats for a particular user/bw combination is
  3635. * referenced with the following:
  3636. *
  3637. * sounding[(user* max_bw) + bw]
  3638. *
  3639. * ... where max_bw == 4 for 160mhz
  3640. */
  3641. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  3642. } htt_tx_sounding_stats_tlv;
  3643. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  3644. * TLV_TAGS:
  3645. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  3646. */
  3647. /* NOTE:
  3648. * This structure is for documentation, and cannot be safely used directly.
  3649. * Instead, use the constituent TLV structures to fill/parse.
  3650. */
  3651. typedef struct {
  3652. htt_tx_sounding_stats_tlv sounding_tlv;
  3653. } htt_tx_sounding_stats_t;
  3654. typedef struct {
  3655. htt_tlv_hdr_t tlv_hdr;
  3656. A_UINT32 num_obss_tx_ppdu_success;
  3657. A_UINT32 num_obss_tx_ppdu_failure;
  3658. /* num_sr_tx_transmissions:
  3659. * Counter of TX done by aborting other BSS RX with spatial reuse
  3660. * (for cases where rx RSSI from other BSS is below the packet-detection
  3661. * threshold for doing spatial reuse)
  3662. */
  3663. union {
  3664. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  3665. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  3666. };
  3667. union {
  3668. /*
  3669. * Count the number of times the RSSI from an other-BSS signal
  3670. * is below the spatial reuse power threshold, thus providing an
  3671. * opportunity for spatial reuse since OBSS interference will be
  3672. * inconsequential.
  3673. */
  3674. A_UINT32 num_spatial_reuse_opportunities;
  3675. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  3676. * This old name has been deprecated because it does not
  3677. * clearly and accurately reflect the information stored within
  3678. * this field.
  3679. * Use the new name (num_spatial_reuse_opportunities) instead of
  3680. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  3681. */
  3682. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  3683. };
  3684. } htt_pdev_obss_pd_stats_tlv;
  3685. /* NOTE:
  3686. * This structure is for documentation, and cannot be safely used directly.
  3687. * Instead, use the constituent TLV structures to fill/parse.
  3688. */
  3689. typedef struct {
  3690. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  3691. } htt_pdev_obss_pd_stats_t;
  3692. typedef struct {
  3693. htt_tlv_hdr_t tlv_hdr;
  3694. A_UINT32 pdev_id;
  3695. A_UINT32 current_head_idx;
  3696. A_UINT32 current_tail_idx;
  3697. A_UINT32 num_htt_msgs_sent;
  3698. /*
  3699. * Time in milliseconds for which the ring has been in
  3700. * its current backpressure condition
  3701. */
  3702. A_UINT32 backpressure_time_ms;
  3703. /* backpressure_hist - histogram showing how many times different degrees
  3704. * of backpressure duration occurred:
  3705. * Index 0 indicates the number of times ring was
  3706. * continously in backpressure state for 100 - 200ms.
  3707. * Index 1 indicates the number of times ring was
  3708. * continously in backpressure state for 200 - 300ms.
  3709. * Index 2 indicates the number of times ring was
  3710. * continously in backpressure state for 300 - 400ms.
  3711. * Index 3 indicates the number of times ring was
  3712. * continously in backpressure state for 400 - 500ms.
  3713. * Index 4 indicates the number of times ring was
  3714. * continously in backpressure state beyond 500ms.
  3715. */
  3716. A_UINT32 backpressure_hist[5];
  3717. } htt_ring_backpressure_stats_tlv;
  3718. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  3719. * TLV_TAGS:
  3720. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  3721. */
  3722. /* NOTE:
  3723. * This structure is for documentation, and cannot be safely used directly.
  3724. * Instead, use the constituent TLV structures to fill/parse.
  3725. */
  3726. typedef struct {
  3727. htt_sring_cmn_tlv cmn_tlv;
  3728. struct {
  3729. htt_stats_string_tlv sring_str_tlv;
  3730. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  3731. } r[1]; /* variable-length array */
  3732. } htt_ring_backpressure_stats_t;
  3733. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  3734. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  3735. typedef struct {
  3736. htt_tlv_hdr_t tlv_hdr;
  3737. /* print_header:
  3738. * This field suggests whether the host should print a header when
  3739. * displaying the TLV (because this is the first latency_prof_stats
  3740. * TLV within a series), or if only the TLV contents should be displayed
  3741. * without a header (because this is not the first TLV within the series).
  3742. */
  3743. A_UINT32 print_header;
  3744. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  3745. A_UINT32 cnt; /* number of data values included in the tot sum */
  3746. A_UINT32 min; /* time in us */
  3747. A_UINT32 max; /* time in us */
  3748. A_UINT32 last;
  3749. A_UINT32 tot; /* time in us */
  3750. A_UINT32 avg; /* time in us */
  3751. /* hist_intvl:
  3752. * Histogram interval, i.e. the latency range covered by each
  3753. * bin of the histogram, in microsecond units.
  3754. * hist[0] counts how many latencies were between 0 to hist_intvl
  3755. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  3756. * hist[2] counts how many latencies were more than 2*hist_intvl
  3757. */
  3758. A_UINT32 hist_intvl;
  3759. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  3760. } htt_latency_prof_stats_tlv;
  3761. typedef struct {
  3762. htt_tlv_hdr_t tlv_hdr;
  3763. /* duration:
  3764. * Time period over which counts were gathered, units = microseconds.
  3765. */
  3766. A_UINT32 duration;
  3767. A_UINT32 tx_msdu_cnt;
  3768. A_UINT32 tx_mpdu_cnt;
  3769. A_UINT32 tx_ppdu_cnt;
  3770. A_UINT32 rx_msdu_cnt;
  3771. A_UINT32 rx_mpdu_cnt;
  3772. } htt_latency_prof_ctx_tlv;
  3773. typedef struct {
  3774. htt_tlv_hdr_t tlv_hdr;
  3775. A_UINT32 prof_enable_cnt; /* count of enabled profiles */
  3776. } htt_latency_prof_cnt_tlv;
  3777. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  3778. * TLV_TAGS:
  3779. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  3780. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  3781. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  3782. */
  3783. /* NOTE:
  3784. * This structure is for documentation, and cannot be safely used directly.
  3785. * Instead, use the constituent TLV structures to fill/parse.
  3786. */
  3787. typedef struct {
  3788. htt_latency_prof_stats_tlv latency_prof_stat;
  3789. htt_latency_prof_ctx_tlv latency_ctx_stat;
  3790. htt_latency_prof_cnt_tlv latency_cnt_stat;
  3791. } htt_soc_latency_stats_t;
  3792. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  3793. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  3794. #define HTT_RX_SQUARE_INDEX 6
  3795. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  3796. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  3797. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  3798. * TLV_TAGS:
  3799. * - HTT_STATS_RX_FSE_STATS_TAG
  3800. */
  3801. typedef struct {
  3802. htt_tlv_hdr_t tlv_hdr;
  3803. /*
  3804. * Number of times host requested for fse enable/disable
  3805. */
  3806. A_UINT32 fse_enable_cnt;
  3807. A_UINT32 fse_disable_cnt;
  3808. /*
  3809. * Number of times host requested for fse cache invalidation
  3810. * individual entries or full cache
  3811. */
  3812. A_UINT32 fse_cache_invalidate_entry_cnt;
  3813. A_UINT32 fse_full_cache_invalidate_cnt;
  3814. /*
  3815. * Cache hits count will increase if there is a matching flow in the cache
  3816. * There is no register for cache miss but the number of cache misses can
  3817. * be calculated as
  3818. * cache miss = (num_searches - cache_hits)
  3819. * Thus, there is no need to have a separate variable for cache misses.
  3820. * Num searches is flow search times done in the cache.
  3821. */
  3822. A_UINT32 fse_num_cache_hits_cnt;
  3823. A_UINT32 fse_num_searches_cnt;
  3824. /**
  3825. * Cache Occupancy holds 2 types of values: Peak and Current.
  3826. * 10 bins are used to keep track of peak occupancy.
  3827. * 8 of these bins represent ranges of values, while the first and last
  3828. * bins represent the extreme cases of the cache being completely empty
  3829. * or completely full.
  3830. * For the non-extreme bins, the number of cache occupancy values per
  3831. * bin is the maximum cache occupancy (128), divided by the number of
  3832. * non-extreme bins (8), so 128/8 = 16 values per bin.
  3833. * The range of values for each histogram bins is specified below:
  3834. * Bin0 = Counter increments when cache occupancy is empty
  3835. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  3836. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  3837. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  3838. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  3839. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  3840. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  3841. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  3842. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  3843. * Bin9 = Counter increments when cache occupancy is equal to 128
  3844. * The above histogram bin definitions apply to both the peak-occupancy
  3845. * histogram and the current-occupancy histogram.
  3846. *
  3847. * @fse_cache_occupancy_peak_cnt:
  3848. * Array records periodically PEAK cache occupancy values.
  3849. * Peak Occupancy will increment only if it is greater than current
  3850. * occupancy value.
  3851. *
  3852. * @fse_cache_occupancy_curr_cnt:
  3853. * Array records periodically current cache occupancy value.
  3854. * Current Cache occupancy always holds instant snapshot of
  3855. * current number of cache entries.
  3856. **/
  3857. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  3858. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  3859. /*
  3860. * Square stat is sum of squares of cache occupancy to better understand
  3861. * any variation/deviation within each cache set, over a given time-window.
  3862. *
  3863. * Square stat is calculated this way:
  3864. * Square = SUM(Squares of all Occupancy in a Set) / 8
  3865. * The cache has 16-way set associativity, so the occupancy of a
  3866. * set can vary from 0 to 16. There are 8 sets within the cache.
  3867. * Therefore, the minimum possible square value is 0, and the maximum
  3868. * possible square value is (8*16^2) / 8 = 256.
  3869. *
  3870. * 6 bins are used to keep track of square stats:
  3871. * Bin0 = increments when square of current cache occupancy is zero
  3872. * Bin1 = increments when square of current cache occupancy is within
  3873. * [1 to 50]
  3874. * Bin2 = increments when square of current cache occupancy is within
  3875. * [51 to 100]
  3876. * Bin3 = increments when square of current cache occupancy is within
  3877. * [101 to 200]
  3878. * Bin4 = increments when square of current cache occupancy is within
  3879. * [201 to 255]
  3880. * Bin5 = increments when square of current cache occupancy is 256
  3881. */
  3882. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  3883. /**
  3884. * Search stats has 2 types of values: Peak Pending and Number of
  3885. * Search Pending.
  3886. * GSE command ring for FSE can hold maximum of 5 Pending searches
  3887. * at any given time.
  3888. *
  3889. * 4 bins are used to keep track of search stats:
  3890. * Bin0 = Counter increments when there are NO pending searches
  3891. * (For peak, it will be number of pending searches greater
  3892. * than GSE command ring FIFO outstanding requests.
  3893. * For Search Pending, it will be number of pending search
  3894. * inside GSE command ring FIFO.)
  3895. * Bin1 = Counter increments when number of pending searches are within
  3896. * [1 to 2]
  3897. * Bin2 = Counter increments when number of pending searches are within
  3898. * [3 to 4]
  3899. * Bin3 = Counter increments when number of pending searches are
  3900. * greater/equal to [ >= 5]
  3901. */
  3902. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  3903. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  3904. } htt_rx_fse_stats_tlv;
  3905. /* NOTE:
  3906. * This structure is for documentation, and cannot be safely used directly.
  3907. * Instead, use the constituent TLV structures to fill/parse.
  3908. */
  3909. typedef struct {
  3910. htt_rx_fse_stats_tlv rx_fse_stats;
  3911. } htt_rx_fse_stats_t;
  3912. #endif /* __HTT_STATS_H__ */