htt.h 1009 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376183771837818379183801838118382183831838418385183861838718388183891839018391183921839318394183951839618397183981839918400184011840218403184041840518406184071840818409184101841118412184131841418415184161841718418184191842018421184221842318424184251842618427184281842918430184311843218433184341843518436184371843818439184401844118442184431844418445184461844718448184491845018451184521845318454184551845618457184581845918460184611846218463184641846518466184671846818469184701847118472184731847418475184761847718478184791848018481184821848318484184851848618487184881848918490184911849218493184941849518496184971849818499185001850118502185031850418505185061850718508185091851018511185121851318514185151851618517185181851918520185211852218523185241852518526185271852818529185301853118532185331853418535185361853718538185391854018541185421854318544185451854618547185481854918550185511855218553185541855518556185571855818559185601856118562185631856418565185661856718568185691857018571185721857318574185751857618577185781857918580185811858218583185841858518586185871858818589185901859118592185931859418595185961859718598185991860018601186021860318604186051860618607186081860918610186111861218613186141861518616186171861818619186201862118622186231862418625186261862718628186291863018631186321863318634186351863618637186381863918640186411864218643186441864518646186471864818649186501865118652186531865418655186561865718658186591866018661186621866318664186651866618667186681866918670186711867218673186741867518676186771867818679186801868118682186831868418685186861868718688186891869018691186921869318694186951869618697186981869918700187011870218703187041870518706187071870818709187101871118712187131871418715187161871718718187191872018721187221872318724187251872618727187281872918730187311873218733187341873518736187371873818739187401874118742187431874418745187461874718748187491875018751187521875318754187551875618757187581875918760187611876218763187641876518766187671876818769187701877118772187731877418775187761877718778187791878018781187821878318784187851878618787187881878918790187911879218793187941879518796187971879818799188001880118802188031880418805188061880718808188091881018811188121881318814188151881618817188181881918820188211882218823188241882518826188271882818829188301883118832188331883418835188361883718838188391884018841188421884318844188451884618847188481884918850188511885218853188541885518856188571885818859188601886118862188631886418865188661886718868188691887018871188721887318874188751887618877188781887918880188811888218883188841888518886188871888818889188901889118892188931889418895188961889718898188991890018901189021890318904189051890618907189081890918910189111891218913189141891518916189171891818919189201892118922189231892418925189261892718928189291893018931189321893318934189351893618937189381893918940189411894218943189441894518946189471894818949189501895118952189531895418955189561895718958189591896018961189621896318964189651896618967189681896918970189711897218973189741897518976189771897818979189801898118982189831898418985189861898718988189891899018991189921899318994189951899618997189981899919000190011900219003190041900519006190071900819009190101901119012190131901419015190161901719018190191902019021190221902319024190251902619027190281902919030190311903219033190341903519036190371903819039190401904119042190431904419045190461904719048190491905019051190521905319054190551905619057190581905919060190611906219063190641906519066190671906819069190701907119072190731907419075190761907719078190791908019081190821908319084190851908619087190881908919090190911909219093190941909519096190971909819099191001910119102191031910419105191061910719108191091911019111191121911319114191151911619117191181911919120191211912219123191241912519126191271912819129191301913119132191331913419135191361913719138191391914019141191421914319144191451914619147191481914919150191511915219153191541915519156191571915819159191601916119162191631916419165191661916719168191691917019171191721917319174191751917619177191781917919180191811918219183191841918519186191871918819189191901919119192191931919419195191961919719198191991920019201192021920319204192051920619207192081920919210192111921219213192141921519216192171921819219192201922119222192231922419225192261922719228192291923019231192321923319234192351923619237192381923919240192411924219243192441924519246192471924819249192501925119252192531925419255192561925719258192591926019261192621926319264192651926619267192681926919270192711927219273192741927519276192771927819279192801928119282192831928419285192861928719288192891929019291192921929319294192951929619297192981929919300193011930219303193041930519306193071930819309193101931119312193131931419315193161931719318193191932019321193221932319324193251932619327193281932919330193311933219333193341933519336193371933819339193401934119342193431934419345193461934719348193491935019351193521935319354193551935619357193581935919360193611936219363193641936519366193671936819369193701937119372193731937419375193761937719378193791938019381193821938319384193851938619387193881938919390193911939219393193941939519396193971939819399194001940119402194031940419405194061940719408194091941019411194121941319414194151941619417194181941919420194211942219423194241942519426194271942819429194301943119432194331943419435194361943719438194391944019441194421944319444194451944619447194481944919450194511945219453194541945519456194571945819459194601946119462194631946419465194661946719468194691947019471194721947319474194751947619477194781947919480194811948219483194841948519486194871948819489194901949119492194931949419495194961949719498194991950019501195021950319504195051950619507195081950919510195111951219513195141951519516195171951819519195201952119522195231952419525195261952719528195291953019531195321953319534195351953619537195381953919540195411954219543195441954519546195471954819549195501955119552195531955419555195561955719558195591956019561195621956319564195651956619567195681956919570195711957219573195741957519576195771957819579195801958119582195831958419585195861958719588195891959019591195921959319594195951959619597195981959919600196011960219603196041960519606196071960819609196101961119612196131961419615196161961719618196191962019621196221962319624196251962619627196281962919630196311963219633196341963519636196371963819639196401964119642196431964419645196461964719648196491965019651196521965319654196551965619657196581965919660196611966219663196641966519666196671966819669196701967119672196731967419675196761967719678196791968019681196821968319684196851968619687196881968919690196911969219693196941969519696196971969819699197001970119702197031970419705197061970719708197091971019711197121971319714197151971619717197181971919720197211972219723197241972519726197271972819729197301973119732197331973419735197361973719738197391974019741197421974319744197451974619747197481974919750197511975219753197541975519756197571975819759197601976119762197631976419765197661976719768197691977019771197721977319774197751977619777197781977919780197811978219783197841978519786197871978819789197901979119792197931979419795197961979719798197991980019801198021980319804198051980619807198081980919810198111981219813198141981519816198171981819819198201982119822198231982419825198261982719828198291983019831198321983319834198351983619837198381983919840198411984219843198441984519846198471984819849198501985119852198531985419855198561985719858198591986019861198621986319864198651986619867198681986919870198711987219873198741987519876198771987819879198801988119882198831988419885198861988719888198891989019891198921989319894198951989619897198981989919900199011990219903199041990519906199071990819909199101991119912199131991419915199161991719918199191992019921199221992319924199251992619927199281992919930199311993219933199341993519936199371993819939199401994119942199431994419945199461994719948199491995019951199521995319954199551995619957199581995919960199611996219963199641996519966199671996819969199701997119972199731997419975199761997719978199791998019981199821998319984199851998619987199881998919990199911999219993199941999519996199971999819999200002000120002200032000420005200062000720008200092001020011200122001320014200152001620017200182001920020200212002220023200242002520026200272002820029200302003120032200332003420035200362003720038200392004020041200422004320044200452004620047200482004920050200512005220053200542005520056200572005820059200602006120062200632006420065200662006720068200692007020071200722007320074200752007620077200782007920080200812008220083200842008520086200872008820089200902009120092200932009420095200962009720098200992010020101201022010320104201052010620107201082010920110201112011220113201142011520116201172011820119201202012120122201232012420125201262012720128201292013020131201322013320134201352013620137201382013920140201412014220143201442014520146201472014820149201502015120152201532015420155201562015720158201592016020161201622016320164201652016620167201682016920170201712017220173201742017520176201772017820179201802018120182201832018420185201862018720188201892019020191201922019320194201952019620197201982019920200202012020220203202042020520206202072020820209202102021120212202132021420215202162021720218202192022020221202222022320224202252022620227202282022920230202312023220233202342023520236202372023820239202402024120242202432024420245202462024720248202492025020251202522025320254202552025620257202582025920260202612026220263202642026520266202672026820269202702027120272202732027420275202762027720278202792028020281202822028320284202852028620287202882028920290202912029220293202942029520296202972029820299203002030120302203032030420305203062030720308203092031020311203122031320314203152031620317203182031920320203212032220323203242032520326203272032820329203302033120332203332033420335203362033720338203392034020341203422034320344203452034620347203482034920350203512035220353203542035520356203572035820359203602036120362203632036420365203662036720368203692037020371203722037320374203752037620377203782037920380203812038220383203842038520386203872038820389203902039120392203932039420395203962039720398203992040020401204022040320404204052040620407204082040920410204112041220413204142041520416204172041820419204202042120422204232042420425204262042720428204292043020431204322043320434204352043620437204382043920440204412044220443204442044520446204472044820449204502045120452204532045420455204562045720458204592046020461204622046320464204652046620467204682046920470204712047220473204742047520476204772047820479204802048120482204832048420485204862048720488204892049020491204922049320494204952049620497204982049920500205012050220503205042050520506205072050820509205102051120512205132051420515205162051720518205192052020521205222052320524205252052620527205282052920530205312053220533205342053520536205372053820539205402054120542205432054420545205462054720548205492055020551205522055320554205552055620557205582055920560205612056220563205642056520566205672056820569205702057120572205732057420575205762057720578205792058020581205822058320584205852058620587205882058920590205912059220593205942059520596205972059820599206002060120602206032060420605206062060720608206092061020611206122061320614206152061620617206182061920620206212062220623206242062520626206272062820629206302063120632206332063420635206362063720638206392064020641206422064320644206452064620647206482064920650206512065220653206542065520656206572065820659206602066120662206632066420665206662066720668206692067020671206722067320674206752067620677206782067920680206812068220683206842068520686206872068820689206902069120692206932069420695206962069720698206992070020701207022070320704207052070620707207082070920710207112071220713207142071520716207172071820719207202072120722207232072420725207262072720728207292073020731207322073320734207352073620737207382073920740207412074220743207442074520746207472074820749207502075120752207532075420755207562075720758207592076020761207622076320764207652076620767207682076920770207712077220773207742077520776207772077820779207802078120782207832078420785207862078720788207892079020791207922079320794207952079620797207982079920800208012080220803208042080520806208072080820809208102081120812208132081420815208162081720818208192082020821208222082320824208252082620827208282082920830208312083220833208342083520836208372083820839208402084120842208432084420845208462084720848208492085020851208522085320854208552085620857208582085920860208612086220863208642086520866208672086820869208702087120872208732087420875208762087720878208792088020881208822088320884208852088620887208882088920890208912089220893208942089520896208972089820899209002090120902209032090420905209062090720908209092091020911209122091320914209152091620917209182091920920209212092220923209242092520926209272092820929209302093120932209332093420935209362093720938209392094020941209422094320944209452094620947209482094920950209512095220953209542095520956209572095820959209602096120962209632096420965209662096720968209692097020971209722097320974209752097620977209782097920980209812098220983209842098520986209872098820989209902099120992209932099420995209962099720998209992100021001210022100321004210052100621007210082100921010210112101221013210142101521016210172101821019210202102121022210232102421025210262102721028210292103021031210322103321034210352103621037210382103921040210412104221043210442104521046210472104821049210502105121052210532105421055210562105721058210592106021061210622106321064210652106621067210682106921070210712107221073210742107521076210772107821079210802108121082210832108421085210862108721088210892109021091210922109321094210952109621097210982109921100211012110221103211042110521106211072110821109211102111121112211132111421115211162111721118211192112021121211222112321124211252112621127211282112921130211312113221133211342113521136211372113821139211402114121142211432114421145211462114721148211492115021151211522115321154211552115621157211582115921160211612116221163211642116521166211672116821169211702117121172211732117421175211762117721178211792118021181211822118321184211852118621187211882118921190211912119221193211942119521196211972119821199212002120121202212032120421205212062120721208212092121021211212122121321214212152121621217212182121921220212212122221223212242122521226212272122821229212302123121232212332123421235212362123721238212392124021241212422124321244212452124621247212482124921250212512125221253212542125521256212572125821259212602126121262212632126421265212662126721268212692127021271212722127321274212752127621277212782127921280212812128221283212842128521286212872128821289212902129121292212932129421295212962129721298212992130021301213022130321304213052130621307213082130921310213112131221313213142131521316213172131821319213202132121322213232132421325213262132721328213292133021331213322133321334213352133621337213382133921340213412134221343213442134521346213472134821349213502135121352213532135421355213562135721358213592136021361213622136321364213652136621367213682136921370213712137221373213742137521376213772137821379213802138121382213832138421385213862138721388213892139021391213922139321394213952139621397213982139921400214012140221403214042140521406214072140821409214102141121412214132141421415214162141721418214192142021421214222142321424214252142621427214282142921430214312143221433214342143521436214372143821439214402144121442214432144421445214462144721448214492145021451214522145321454214552145621457214582145921460214612146221463214642146521466214672146821469214702147121472214732147421475214762147721478214792148021481214822148321484214852148621487214882148921490214912149221493214942149521496214972149821499215002150121502215032150421505215062150721508215092151021511215122151321514215152151621517215182151921520215212152221523215242152521526215272152821529215302153121532215332153421535215362153721538215392154021541215422154321544215452154621547215482154921550215512155221553215542155521556215572155821559215602156121562215632156421565215662156721568215692157021571215722157321574215752157621577215782157921580215812158221583215842158521586215872158821589215902159121592215932159421595215962159721598215992160021601216022160321604216052160621607216082160921610216112161221613216142161521616216172161821619216202162121622216232162421625216262162721628216292163021631216322163321634216352163621637216382163921640216412164221643216442164521646216472164821649216502165121652216532165421655216562165721658216592166021661216622166321664216652166621667216682166921670216712167221673216742167521676216772167821679216802168121682216832168421685216862168721688216892169021691216922169321694216952169621697216982169921700217012170221703217042170521706217072170821709217102171121712217132171421715217162171721718217192172021721217222172321724217252172621727217282172921730217312173221733217342173521736217372173821739217402174121742217432174421745217462174721748217492175021751217522175321754217552175621757217582175921760217612176221763217642176521766217672176821769217702177121772217732177421775217762177721778217792178021781217822178321784217852178621787217882178921790217912179221793217942179521796
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. */
  246. #define HTT_CURRENT_VERSION_MAJOR 3
  247. #define HTT_CURRENT_VERSION_MINOR 123
  248. #define HTT_NUM_TX_FRAG_DESC 1024
  249. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  250. #define HTT_CHECK_SET_VAL(field, val) \
  251. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  252. /* macros to assist in sign-extending fields from HTT messages */
  253. #define HTT_SIGN_BIT_MASK(field) \
  254. ((field ## _M + (1 << field ## _S)) >> 1)
  255. #define HTT_SIGN_BIT(_val, field) \
  256. (_val & HTT_SIGN_BIT_MASK(field))
  257. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  258. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  259. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  260. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  261. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  262. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  263. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  264. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  265. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  266. /*
  267. * TEMPORARY:
  268. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  269. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  270. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  271. * updated.
  272. */
  273. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  274. /*
  275. * TEMPORARY:
  276. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  277. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  278. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  279. * updated.
  280. */
  281. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  282. /**
  283. * htt_dbg_stats_type -
  284. * bit positions for each stats type within a stats type bitmask
  285. * The bitmask contains 24 bits.
  286. */
  287. enum htt_dbg_stats_type {
  288. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  289. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  290. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  291. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  292. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  293. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  294. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  295. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  296. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  297. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  298. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  299. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  300. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  301. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  302. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  303. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  304. /* bits 16-23 currently reserved */
  305. /* keep this last */
  306. HTT_DBG_NUM_STATS
  307. };
  308. /*=== HTT option selection TLVs ===
  309. * Certain HTT messages have alternatives or options.
  310. * For such cases, the host and target need to agree on which option to use.
  311. * Option specification TLVs can be appended to the VERSION_REQ and
  312. * VERSION_CONF messages to select options other than the default.
  313. * These TLVs are entirely optional - if they are not provided, there is a
  314. * well-defined default for each option. If they are provided, they can be
  315. * provided in any order. Each TLV can be present or absent independent of
  316. * the presence / absence of other TLVs.
  317. *
  318. * The HTT option selection TLVs use the following format:
  319. * |31 16|15 8|7 0|
  320. * |---------------------------------+----------------+----------------|
  321. * | value (payload) | length | tag |
  322. * |-------------------------------------------------------------------|
  323. * The value portion need not be only 2 bytes; it can be extended by any
  324. * integer number of 4-byte units. The total length of the TLV, including
  325. * the tag and length fields, must be a multiple of 4 bytes. The length
  326. * field specifies the total TLV size in 4-byte units. Thus, the typical
  327. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  328. * field, would store 0x1 in its length field, to show that the TLV occupies
  329. * a single 4-byte unit.
  330. */
  331. /*--- TLV header format - applies to all HTT option TLVs ---*/
  332. enum HTT_OPTION_TLV_TAGS {
  333. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  334. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  335. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  336. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  337. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  338. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  339. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  340. };
  341. #define HTT_TCL_METADATA_VER_SZ 4
  342. PREPACK struct htt_option_tlv_header_t {
  343. A_UINT8 tag;
  344. A_UINT8 length;
  345. } POSTPACK;
  346. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  347. #define HTT_OPTION_TLV_TAG_S 0
  348. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  349. #define HTT_OPTION_TLV_LENGTH_S 8
  350. /*
  351. * value0 - 16 bit value field stored in word0
  352. * The TLV's value field may be longer than 2 bytes, in which case
  353. * the remainder of the value is stored in word1, word2, etc.
  354. */
  355. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  356. #define HTT_OPTION_TLV_VALUE0_S 16
  357. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  358. do { \
  359. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  360. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  361. } while (0)
  362. #define HTT_OPTION_TLV_TAG_GET(word) \
  363. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  364. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  365. do { \
  366. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  367. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  368. } while (0)
  369. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  370. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  371. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  372. do { \
  373. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  374. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  375. } while (0)
  376. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  377. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  378. /*--- format of specific HTT option TLVs ---*/
  379. /*
  380. * HTT option TLV for specifying LL bus address size
  381. * Some chips require bus addresses used by the target to access buffers
  382. * within the host's memory to be 32 bits; others require bus addresses
  383. * used by the target to access buffers within the host's memory to be
  384. * 64 bits.
  385. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  386. * a suffix to the VERSION_CONF message to specify which bus address format
  387. * the target requires.
  388. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  389. * default to providing bus addresses to the target in 32-bit format.
  390. */
  391. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  392. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  393. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  394. };
  395. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  396. struct htt_option_tlv_header_t hdr;
  397. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  398. } POSTPACK;
  399. /*
  400. * HTT option TLV for specifying whether HL systems should indicate
  401. * over-the-air tx completion for individual frames, or should instead
  402. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  403. * requests an OTA tx completion for a particular tx frame.
  404. * This option does not apply to LL systems, where the TX_COMPL_IND
  405. * is mandatory.
  406. * This option is primarily intended for HL systems in which the tx frame
  407. * downloads over the host --> target bus are as slow as or slower than
  408. * the transmissions over the WLAN PHY. For cases where the bus is faster
  409. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  410. * and consequently will send one TX_COMPL_IND message that covers several
  411. * tx frames. For cases where the WLAN PHY is faster than the bus,
  412. * the target will end up transmitting very short A-MPDUs, and consequently
  413. * sending many TX_COMPL_IND messages, which each cover a very small number
  414. * of tx frames.
  415. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  416. * a suffix to the VERSION_REQ message to request whether the host desires to
  417. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  418. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  419. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  420. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  421. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  422. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  423. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  424. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  425. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  426. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  427. * TLV.
  428. */
  429. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  430. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  431. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  432. };
  433. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  434. struct htt_option_tlv_header_t hdr;
  435. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  436. } POSTPACK;
  437. /*
  438. * HTT option TLV for specifying how many tx queue groups the target
  439. * may establish.
  440. * This TLV specifies the maximum value the target may send in the
  441. * txq_group_id field of any TXQ_GROUP information elements sent by
  442. * the target to the host. This allows the host to pre-allocate an
  443. * appropriate number of tx queue group structs.
  444. *
  445. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  446. * a suffix to the VERSION_REQ message to specify whether the host supports
  447. * tx queue groups at all, and if so if there is any limit on the number of
  448. * tx queue groups that the host supports.
  449. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  450. * a suffix to the VERSION_CONF message. If the host has specified in the
  451. * VER_REQ message a limit on the number of tx queue groups the host can
  452. * support, the target shall limit its specification of the maximum tx groups
  453. * to be no larger than this host-specified limit.
  454. *
  455. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  456. * shall preallocate 4 tx queue group structs, and the target shall not
  457. * specify a txq_group_id larger than 3.
  458. */
  459. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  460. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  461. /*
  462. * values 1 through N specify the max number of tx queue groups
  463. * the sender supports
  464. */
  465. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  466. };
  467. /* TEMPORARY backwards-compatibility alias for a typo fix -
  468. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  469. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  470. * to support the old name (with the typo) until all references to the
  471. * old name are replaced with the new name.
  472. */
  473. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  474. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  475. struct htt_option_tlv_header_t hdr;
  476. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  477. } POSTPACK;
  478. /*
  479. * HTT option TLV for specifying whether the target supports an extended
  480. * version of the HTT tx descriptor. If the target provides this TLV
  481. * and specifies in the TLV that the target supports an extended version
  482. * of the HTT tx descriptor, the target must check the "extension" bit in
  483. * the HTT tx descriptor, and if the extension bit is set, to expect a
  484. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  485. * descriptor. Furthermore, the target must provide room for the HTT
  486. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  487. * This option is intended for systems where the host needs to explicitly
  488. * control the transmission parameters such as tx power for individual
  489. * tx frames.
  490. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  491. * as a suffix to the VERSION_CONF message to explicitly specify whether
  492. * the target supports the HTT tx MSDU extension descriptor.
  493. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  494. * by the host as lack of target support for the HTT tx MSDU extension
  495. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  496. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  497. * the HTT tx MSDU extension descriptor.
  498. * The host is not required to provide the HTT tx MSDU extension descriptor
  499. * just because the target supports it; the target must check the
  500. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  501. * extension descriptor is present.
  502. */
  503. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  504. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  505. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  506. };
  507. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  508. struct htt_option_tlv_header_t hdr;
  509. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  510. } POSTPACK;
  511. /*
  512. * For the tcl data command V2 and higher support added a new
  513. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  514. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  515. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  516. * HTT option TLV for specifying which version of the TCL metadata struct
  517. * should be used:
  518. * V1 -> use htt_tx_tcl_metadata struct
  519. * V2 -> use htt_tx_tcl_metadata_v2 struct
  520. * Old FW will only support V1.
  521. * New FW will support V2. New FW will still support V1, at least during
  522. * a transition period.
  523. * Similarly, old host will only support V1, and new host will support V1 + V2.
  524. *
  525. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  526. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  527. * of TCL metadata the host supports. If the host doesn't provide a
  528. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  529. * is implicitly understood that the host only supports V1.
  530. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  531. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  532. * the host shall use. The target shall only select one of the versions
  533. * supported by the host. If the target doesn't provide a
  534. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  535. * is implicitly understood that the V1 TCL metadata shall be used.
  536. *
  537. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  538. * read as version 2.1. We added support for Dynamic AST Index Allocation
  539. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  540. * we will retain older behavior of making sure the AST Index for SAWF
  541. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  542. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  543. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  544. * in TCLV2 command and do the dynamic AST allocations.
  545. */
  546. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  547. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  548. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  549. /* values 3-20 reserved */
  550. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  551. };
  552. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  553. struct htt_option_tlv_header_t hdr;
  554. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  555. } POSTPACK;
  556. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  557. HTT_OPTION_TLV_VALUE0_SET(word, value)
  558. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  559. HTT_OPTION_TLV_VALUE0_GET(word)
  560. typedef struct {
  561. union {
  562. /* BIT [11 : 0] :- tag
  563. * BIT [23 : 12] :- length
  564. * BIT [31 : 24] :- reserved
  565. */
  566. A_UINT32 tag__length;
  567. /*
  568. * The following struct is not endian-portable.
  569. * It is suitable for use within the target, which is known to be
  570. * little-endian.
  571. * The host should use the above endian-portable macros to access
  572. * the tag and length bitfields in an endian-neutral manner.
  573. */
  574. struct {
  575. A_UINT32 tag : 12, /* BIT [11 : 0] */
  576. length : 12, /* BIT [23 : 12] */
  577. reserved : 8; /* BIT [31 : 24] */
  578. };
  579. };
  580. } htt_tlv_hdr_t;
  581. /** HTT stats TLV tag values */
  582. typedef enum {
  583. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  584. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  585. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  586. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  587. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  588. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  589. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  590. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  591. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  592. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  593. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  594. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  595. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  596. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  597. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  598. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  599. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  600. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  601. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  602. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  603. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  604. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  605. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  606. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  607. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  608. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  609. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  610. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  611. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  612. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  613. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  614. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  615. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  616. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  617. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  618. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  619. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  620. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  621. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  622. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  623. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  624. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  625. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  626. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  627. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  628. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  629. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  630. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  631. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  632. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  633. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  634. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  635. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  636. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  637. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  638. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  639. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  640. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  641. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  642. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  643. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  644. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  645. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  646. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  647. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  648. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  649. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  650. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  651. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  652. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  653. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  654. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  655. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  656. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  657. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  658. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  659. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  660. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  661. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  662. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  663. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  664. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  665. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  666. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  667. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  668. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  669. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  670. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  671. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  672. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  673. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  674. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  675. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  676. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  677. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  678. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  679. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  680. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  681. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  682. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  683. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  684. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  685. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  686. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  687. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  688. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  689. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  690. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  691. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  692. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  693. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  694. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  695. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  696. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  697. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  698. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  699. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  700. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  701. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  702. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  703. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  704. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  705. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  706. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  707. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  708. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  709. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  710. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  711. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  712. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  713. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  714. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  715. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  716. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  717. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  718. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  719. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  720. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  721. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  722. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  723. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  724. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  725. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  726. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  727. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  728. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  729. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  730. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  731. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  732. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  733. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  734. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  735. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  736. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  737. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  738. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  739. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  740. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  741. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  742. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  743. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  744. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  745. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  746. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  747. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  748. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  749. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  750. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  751. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  752. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  753. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  754. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v */
  755. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv */
  756. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv */
  757. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  758. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v */
  759. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  760. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  761. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  762. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  763. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  764. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  765. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  766. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  767. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  768. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  769. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  770. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  771. HTT_STATS_MAX_TAG,
  772. } htt_stats_tlv_tag_t;
  773. /* retain deprecated enum name as an alias for the current enum name */
  774. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  775. #define HTT_STATS_TLV_TAG_M 0x00000fff
  776. #define HTT_STATS_TLV_TAG_S 0
  777. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  778. #define HTT_STATS_TLV_LENGTH_S 12
  779. #define HTT_STATS_TLV_TAG_GET(_var) \
  780. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  781. HTT_STATS_TLV_TAG_S)
  782. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  783. do { \
  784. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  785. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  786. } while (0)
  787. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  788. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  789. HTT_STATS_TLV_LENGTH_S)
  790. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  791. do { \
  792. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  793. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  794. } while (0)
  795. /*=== host -> target messages ===============================================*/
  796. enum htt_h2t_msg_type {
  797. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  798. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  799. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  800. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  801. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  802. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  803. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  804. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  805. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  806. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  807. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  808. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  809. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  810. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  811. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  812. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  813. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  814. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  815. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  816. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  817. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  818. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  819. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  820. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  821. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  822. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  823. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  824. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  825. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  826. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  827. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  828. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  829. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  830. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  831. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  832. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  833. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  834. /* keep this last */
  835. HTT_H2T_NUM_MSGS
  836. };
  837. /*
  838. * HTT host to target message type -
  839. * stored in bits 7:0 of the first word of the message
  840. */
  841. #define HTT_H2T_MSG_TYPE_M 0xff
  842. #define HTT_H2T_MSG_TYPE_S 0
  843. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  844. do { \
  845. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  846. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  847. } while (0)
  848. #define HTT_H2T_MSG_TYPE_GET(word) \
  849. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  850. /**
  851. * @brief host -> target version number request message definition
  852. *
  853. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  854. *
  855. *
  856. * |31 24|23 16|15 8|7 0|
  857. * |----------------+----------------+----------------+----------------|
  858. * | reserved | msg type |
  859. * |-------------------------------------------------------------------|
  860. * : option request TLV (optional) |
  861. * :...................................................................:
  862. *
  863. * The VER_REQ message may consist of a single 4-byte word, or may be
  864. * extended with TLVs that specify which HTT options the host is requesting
  865. * from the target.
  866. * The following option TLVs may be appended to the VER_REQ message:
  867. * - HL_SUPPRESS_TX_COMPL_IND
  868. * - HL_MAX_TX_QUEUE_GROUPS
  869. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  870. * may be appended to the VER_REQ message (but only one TLV of each type).
  871. *
  872. * Header fields:
  873. * - MSG_TYPE
  874. * Bits 7:0
  875. * Purpose: identifies this as a version number request message
  876. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  877. */
  878. #define HTT_VER_REQ_BYTES 4
  879. /* TBDXXX: figure out a reasonable number */
  880. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  881. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  882. /**
  883. * @brief HTT tx MSDU descriptor
  884. *
  885. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  886. *
  887. * @details
  888. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  889. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  890. * the target firmware needs for the FW's tx processing, particularly
  891. * for creating the HW msdu descriptor.
  892. * The same HTT tx descriptor is used for HL and LL systems, though
  893. * a few fields within the tx descriptor are used only by LL or
  894. * only by HL.
  895. * The HTT tx descriptor is defined in two manners: by a struct with
  896. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  897. * definitions.
  898. * The target should use the struct def, for simplicitly and clarity,
  899. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  900. * neutral. Specifically, the host shall use the get/set macros built
  901. * around the mask + shift defs.
  902. */
  903. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  904. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  905. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  906. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  907. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  908. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  909. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  910. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  911. #define HTT_TX_VDEV_ID_WORD 0
  912. #define HTT_TX_VDEV_ID_MASK 0x3f
  913. #define HTT_TX_VDEV_ID_SHIFT 16
  914. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  915. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  916. #define HTT_TX_MSDU_LEN_DWORD 1
  917. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  918. /*
  919. * HTT_VAR_PADDR macros
  920. * Allow physical / bus addresses to be either a single 32-bit value,
  921. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  922. */
  923. #define HTT_VAR_PADDR32(var_name) \
  924. A_UINT32 var_name
  925. #define HTT_VAR_PADDR64_LE(var_name) \
  926. struct { \
  927. /* little-endian: lo precedes hi */ \
  928. A_UINT32 lo; \
  929. A_UINT32 hi; \
  930. } var_name
  931. /*
  932. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  933. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  934. * addresses are stored in a XXX-bit field.
  935. * This macro is used to define both htt_tx_msdu_desc32_t and
  936. * htt_tx_msdu_desc64_t structs.
  937. */
  938. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  939. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  940. { \
  941. /* DWORD 0: flags and meta-data */ \
  942. A_UINT32 \
  943. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  944. \
  945. /* pkt_subtype - \
  946. * Detailed specification of the tx frame contents, extending the \
  947. * general specification provided by pkt_type. \
  948. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  949. * pkt_type | pkt_subtype \
  950. * ============================================================== \
  951. * 802.3 | bit 0:3 - Reserved \
  952. * | bit 4: 0x0 - Copy-Engine Classification Results \
  953. * | not appended to the HTT message \
  954. * | 0x1 - Copy-Engine Classification Results \
  955. * | appended to the HTT message in the \
  956. * | format: \
  957. * | [HTT tx desc, frame header, \
  958. * | CE classification results] \
  959. * | The CE classification results begin \
  960. * | at the next 4-byte boundary after \
  961. * | the frame header. \
  962. * ------------+------------------------------------------------- \
  963. * Eth2 | bit 0:3 - Reserved \
  964. * | bit 4: 0x0 - Copy-Engine Classification Results \
  965. * | not appended to the HTT message \
  966. * | 0x1 - Copy-Engine Classification Results \
  967. * | appended to the HTT message. \
  968. * | See the above specification of the \
  969. * | CE classification results location. \
  970. * ------------+------------------------------------------------- \
  971. * native WiFi | bit 0:3 - Reserved \
  972. * | bit 4: 0x0 - Copy-Engine Classification Results \
  973. * | not appended to the HTT message \
  974. * | 0x1 - Copy-Engine Classification Results \
  975. * | appended to the HTT message. \
  976. * | See the above specification of the \
  977. * | CE classification results location. \
  978. * ------------+------------------------------------------------- \
  979. * mgmt | 0x0 - 802.11 MAC header absent \
  980. * | 0x1 - 802.11 MAC header present \
  981. * ------------+------------------------------------------------- \
  982. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  983. * | 0x1 - 802.11 MAC header present \
  984. * | bit 1: 0x0 - allow aggregation \
  985. * | 0x1 - don't allow aggregation \
  986. * | bit 2: 0x0 - perform encryption \
  987. * | 0x1 - don't perform encryption \
  988. * | bit 3: 0x0 - perform tx classification / queuing \
  989. * | 0x1 - don't perform tx classification; \
  990. * | insert the frame into the "misc" \
  991. * | tx queue \
  992. * | bit 4: 0x0 - Copy-Engine Classification Results \
  993. * | not appended to the HTT message \
  994. * | 0x1 - Copy-Engine Classification Results \
  995. * | appended to the HTT message. \
  996. * | See the above specification of the \
  997. * | CE classification results location. \
  998. */ \
  999. pkt_subtype: 5, \
  1000. \
  1001. /* pkt_type - \
  1002. * General specification of the tx frame contents. \
  1003. * The htt_pkt_type enum should be used to specify and check the \
  1004. * value of this field. \
  1005. */ \
  1006. pkt_type: 3, \
  1007. \
  1008. /* vdev_id - \
  1009. * ID for the vdev that is sending this tx frame. \
  1010. * For certain non-standard packet types, e.g. pkt_type == raw \
  1011. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1012. * This field is used primarily for determining where to queue \
  1013. * broadcast and multicast frames. \
  1014. */ \
  1015. vdev_id: 6, \
  1016. /* ext_tid - \
  1017. * The extended traffic ID. \
  1018. * If the TID is unknown, the extended TID is set to \
  1019. * HTT_TX_EXT_TID_INVALID. \
  1020. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1021. * value of the QoS TID. \
  1022. * If the tx frame is non-QoS data, then the extended TID is set to \
  1023. * HTT_TX_EXT_TID_NON_QOS. \
  1024. * If the tx frame is multicast or broadcast, then the extended TID \
  1025. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1026. */ \
  1027. ext_tid: 5, \
  1028. \
  1029. /* postponed - \
  1030. * This flag indicates whether the tx frame has been downloaded to \
  1031. * the target before but discarded by the target, and now is being \
  1032. * downloaded again; or if this is a new frame that is being \
  1033. * downloaded for the first time. \
  1034. * This flag allows the target to determine the correct order for \
  1035. * transmitting new vs. old frames. \
  1036. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1037. * This flag only applies to HL systems, since in LL systems, \
  1038. * the tx flow control is handled entirely within the target. \
  1039. */ \
  1040. postponed: 1, \
  1041. \
  1042. /* extension - \
  1043. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1044. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1045. * \
  1046. * 0x0 - no extension MSDU descriptor is present \
  1047. * 0x1 - an extension MSDU descriptor immediately follows the \
  1048. * regular MSDU descriptor \
  1049. */ \
  1050. extension: 1, \
  1051. \
  1052. /* cksum_offload - \
  1053. * This flag indicates whether checksum offload is enabled or not \
  1054. * for this frame. Target FW use this flag to turn on HW checksumming \
  1055. * 0x0 - No checksum offload \
  1056. * 0x1 - L3 header checksum only \
  1057. * 0x2 - L4 checksum only \
  1058. * 0x3 - L3 header checksum + L4 checksum \
  1059. */ \
  1060. cksum_offload: 2, \
  1061. \
  1062. /* tx_comp_req - \
  1063. * This flag indicates whether Tx Completion \
  1064. * from fw is required or not. \
  1065. * This flag is only relevant if tx completion is not \
  1066. * universally enabled. \
  1067. * For all LL systems, tx completion is mandatory, \
  1068. * so this flag will be irrelevant. \
  1069. * For HL systems tx completion is optional, but HL systems in which \
  1070. * the bus throughput exceeds the WLAN throughput will \
  1071. * probably want to always use tx completion, and thus \
  1072. * would not check this flag. \
  1073. * This flag is required when tx completions are not used universally, \
  1074. * but are still required for certain tx frames for which \
  1075. * an OTA delivery acknowledgment is needed by the host. \
  1076. * In practice, this would be for HL systems in which the \
  1077. * bus throughput is less than the WLAN throughput. \
  1078. * \
  1079. * 0x0 - Tx Completion Indication from Fw not required \
  1080. * 0x1 - Tx Completion Indication from Fw is required \
  1081. */ \
  1082. tx_compl_req: 1; \
  1083. \
  1084. \
  1085. /* DWORD 1: MSDU length and ID */ \
  1086. A_UINT32 \
  1087. len: 16, /* MSDU length, in bytes */ \
  1088. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1089. * and this id is used to calculate fragmentation \
  1090. * descriptor pointer inside the target based on \
  1091. * the base address, configured inside the target. \
  1092. */ \
  1093. \
  1094. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1095. /* frags_desc_ptr - \
  1096. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1097. * where the tx frame's fragments reside in memory. \
  1098. * This field only applies to LL systems, since in HL systems the \
  1099. * (degenerate single-fragment) fragmentation descriptor is created \
  1100. * within the target. \
  1101. */ \
  1102. _paddr__frags_desc_ptr_; \
  1103. \
  1104. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1105. /* \
  1106. * Peer ID : Target can use this value to know which peer-id packet \
  1107. * destined to. \
  1108. * It's intended to be specified by host in case of NAWDS. \
  1109. */ \
  1110. A_UINT16 peerid; \
  1111. \
  1112. /* \
  1113. * Channel frequency: This identifies the desired channel \
  1114. * frequency (in mhz) for tx frames. This is used by FW to help \
  1115. * determine when it is safe to transmit or drop frames for \
  1116. * off-channel operation. \
  1117. * The default value of zero indicates to FW that the corresponding \
  1118. * VDEV's home channel (if there is one) is the desired channel \
  1119. * frequency. \
  1120. */ \
  1121. A_UINT16 chanfreq; \
  1122. \
  1123. /* Reason reserved is commented is increasing the htt structure size \
  1124. * leads to some weird issues. \
  1125. * A_UINT32 reserved_dword3_bits0_31; \
  1126. */ \
  1127. } POSTPACK
  1128. /* define a htt_tx_msdu_desc32_t type */
  1129. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1130. /* define a htt_tx_msdu_desc64_t type */
  1131. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1132. /*
  1133. * Make htt_tx_msdu_desc_t be an alias for either
  1134. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1135. */
  1136. #if HTT_PADDR64
  1137. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1138. #else
  1139. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1140. #endif
  1141. /* decriptor information for Management frame*/
  1142. /*
  1143. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1144. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1145. */
  1146. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1147. extern A_UINT32 mgmt_hdr_len;
  1148. PREPACK struct htt_mgmt_tx_desc_t {
  1149. A_UINT32 msg_type;
  1150. #if HTT_PADDR64
  1151. A_UINT64 frag_paddr; /* DMAble address of the data */
  1152. #else
  1153. A_UINT32 frag_paddr; /* DMAble address of the data */
  1154. #endif
  1155. A_UINT32 desc_id; /* returned to host during completion
  1156. * to free the meory*/
  1157. A_UINT32 len; /* Fragment length */
  1158. A_UINT32 vdev_id; /* virtual device ID*/
  1159. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1160. } POSTPACK;
  1161. PREPACK struct htt_mgmt_tx_compl_ind {
  1162. A_UINT32 desc_id;
  1163. A_UINT32 status;
  1164. } POSTPACK;
  1165. /*
  1166. * This SDU header size comes from the summation of the following:
  1167. * 1. Max of:
  1168. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1169. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1170. * b. 802.11 header, for raw frames: 36 bytes
  1171. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1172. * QoS header, HT header)
  1173. * c. 802.3 header, for ethernet frames: 14 bytes
  1174. * (destination address, source address, ethertype / length)
  1175. * 2. Max of:
  1176. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1177. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1178. * 3. 802.1Q VLAN header: 4 bytes
  1179. * 4. LLC/SNAP header: 8 bytes
  1180. */
  1181. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1182. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1183. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1184. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1185. A_COMPILE_TIME_ASSERT(
  1186. htt_encap_hdr_size_max_check_nwifi,
  1187. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1188. A_COMPILE_TIME_ASSERT(
  1189. htt_encap_hdr_size_max_check_enet,
  1190. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1191. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1192. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1193. #define HTT_TX_HDR_SIZE_802_1Q 4
  1194. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1195. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1196. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1197. HTT_TX_HDR_SIZE_802_1Q + \
  1198. HTT_TX_HDR_SIZE_LLC_SNAP)
  1199. #define HTT_HL_TX_FRM_HDR_LEN \
  1200. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1201. #define HTT_LL_TX_FRM_HDR_LEN \
  1202. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1203. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1204. /* dword 0 */
  1205. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1206. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1207. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1208. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1209. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1210. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1211. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1212. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1213. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1214. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1215. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1216. #define HTT_TX_DESC_PKT_TYPE_S 13
  1217. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1218. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1219. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1220. #define HTT_TX_DESC_VDEV_ID_S 16
  1221. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1222. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1223. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1224. #define HTT_TX_DESC_EXT_TID_S 22
  1225. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1226. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1227. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1228. #define HTT_TX_DESC_POSTPONED_S 27
  1229. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1230. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1231. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1232. #define HTT_TX_DESC_EXTENSION_S 28
  1233. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1234. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1235. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1236. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1237. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1238. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1239. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1240. #define HTT_TX_DESC_TX_COMP_S 31
  1241. /* dword 1 */
  1242. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1243. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1244. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1245. #define HTT_TX_DESC_FRM_LEN_S 0
  1246. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1247. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1248. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1249. #define HTT_TX_DESC_FRM_ID_S 16
  1250. /* dword 2 */
  1251. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1252. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1253. /* for systems using 64-bit format for bus addresses */
  1254. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1255. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1256. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1257. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1258. /* for systems using 32-bit format for bus addresses */
  1259. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1260. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1261. /* dword 3 */
  1262. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1263. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1264. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1265. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1266. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1267. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1268. #if HTT_PADDR64
  1269. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1270. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1271. #else
  1272. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1273. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1274. #endif
  1275. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1276. #define HTT_TX_DESC_PEER_ID_S 0
  1277. /*
  1278. * TEMPORARY:
  1279. * The original definitions for the PEER_ID fields contained typos
  1280. * (with _DESC_PADDR appended to this PEER_ID field name).
  1281. * Retain deprecated original names for PEER_ID fields until all code that
  1282. * refers to them has been updated.
  1283. */
  1284. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1285. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1286. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1287. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1288. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1289. HTT_TX_DESC_PEER_ID_M
  1290. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1291. HTT_TX_DESC_PEER_ID_S
  1292. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1293. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1294. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1295. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1296. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1297. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1298. #if HTT_PADDR64
  1299. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1300. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1301. #else
  1302. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1303. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1304. #endif
  1305. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1306. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1307. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1308. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1309. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1310. do { \
  1311. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1312. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1313. } while (0)
  1314. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1315. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1316. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1317. do { \
  1318. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1319. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1320. } while (0)
  1321. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1322. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1323. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1324. do { \
  1325. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1326. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1327. } while (0)
  1328. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1329. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1330. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1331. do { \
  1332. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1333. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1334. } while (0)
  1335. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1336. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1337. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1338. do { \
  1339. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1340. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1341. } while (0)
  1342. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1343. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1344. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1345. do { \
  1346. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1347. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1348. } while (0)
  1349. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1350. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1351. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1352. do { \
  1353. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1354. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1355. } while (0)
  1356. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1357. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1358. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1359. do { \
  1360. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1361. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1362. } while (0)
  1363. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1364. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1365. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1366. do { \
  1367. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1368. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1369. } while (0)
  1370. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1371. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1372. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1373. do { \
  1374. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1375. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1376. } while (0)
  1377. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1378. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1379. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1380. do { \
  1381. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1382. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1383. } while (0)
  1384. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1385. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1386. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1387. do { \
  1388. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1389. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1390. } while (0)
  1391. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1392. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1393. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1394. do { \
  1395. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1396. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1397. } while (0)
  1398. /* enums used in the HTT tx MSDU extension descriptor */
  1399. enum {
  1400. htt_tx_guard_interval_regular = 0,
  1401. htt_tx_guard_interval_short = 1,
  1402. };
  1403. enum {
  1404. htt_tx_preamble_type_ofdm = 0,
  1405. htt_tx_preamble_type_cck = 1,
  1406. htt_tx_preamble_type_ht = 2,
  1407. htt_tx_preamble_type_vht = 3,
  1408. };
  1409. enum {
  1410. htt_tx_bandwidth_5MHz = 0,
  1411. htt_tx_bandwidth_10MHz = 1,
  1412. htt_tx_bandwidth_20MHz = 2,
  1413. htt_tx_bandwidth_40MHz = 3,
  1414. htt_tx_bandwidth_80MHz = 4,
  1415. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1416. };
  1417. /**
  1418. * @brief HTT tx MSDU extension descriptor
  1419. * @details
  1420. * If the target supports HTT tx MSDU extension descriptors, the host has
  1421. * the option of appending the following struct following the regular
  1422. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1423. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1424. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1425. * tx specs for each frame.
  1426. */
  1427. PREPACK struct htt_tx_msdu_desc_ext_t {
  1428. /* DWORD 0: flags */
  1429. A_UINT32
  1430. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1431. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1432. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1433. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1434. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1435. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1436. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1437. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1438. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1439. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1440. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1441. /* DWORD 1: tx power, tx rate, tx BW */
  1442. A_UINT32
  1443. /* pwr -
  1444. * Specify what power the tx frame needs to be transmitted at.
  1445. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1446. * The value needs to be appropriately sign-extended when extracting
  1447. * the value from the message and storing it in a variable that is
  1448. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1449. * automatically handles this sign-extension.)
  1450. * If the transmission uses multiple tx chains, this power spec is
  1451. * the total transmit power, assuming incoherent combination of
  1452. * per-chain power to produce the total power.
  1453. */
  1454. pwr: 8,
  1455. /* mcs_mask -
  1456. * Specify the allowable values for MCS index (modulation and coding)
  1457. * to use for transmitting the frame.
  1458. *
  1459. * For HT / VHT preamble types, this mask directly corresponds to
  1460. * the HT or VHT MCS indices that are allowed. For each bit N set
  1461. * within the mask, MCS index N is allowed for transmitting the frame.
  1462. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1463. * rates versus OFDM rates, so the host has the option of specifying
  1464. * that the target must transmit the frame with CCK or OFDM rates
  1465. * (not HT or VHT), but leaving the decision to the target whether
  1466. * to use CCK or OFDM.
  1467. *
  1468. * For CCK and OFDM, the bits within this mask are interpreted as
  1469. * follows:
  1470. * bit 0 -> CCK 1 Mbps rate is allowed
  1471. * bit 1 -> CCK 2 Mbps rate is allowed
  1472. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1473. * bit 3 -> CCK 11 Mbps rate is allowed
  1474. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1475. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1476. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1477. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1478. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1479. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1480. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1481. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1482. *
  1483. * The MCS index specification needs to be compatible with the
  1484. * bandwidth mask specification. For example, a MCS index == 9
  1485. * specification is inconsistent with a preamble type == VHT,
  1486. * Nss == 1, and channel bandwidth == 20 MHz.
  1487. *
  1488. * Furthermore, the host has only a limited ability to specify to
  1489. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1490. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1491. */
  1492. mcs_mask: 12,
  1493. /* nss_mask -
  1494. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1495. * Each bit in this mask corresponds to a Nss value:
  1496. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1497. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1498. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1499. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1500. * The values in the Nss mask must be suitable for the recipient, e.g.
  1501. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1502. * recipient which only supports 2x2 MIMO.
  1503. */
  1504. nss_mask: 4,
  1505. /* guard_interval -
  1506. * Specify a htt_tx_guard_interval enum value to indicate whether
  1507. * the transmission should use a regular guard interval or a
  1508. * short guard interval.
  1509. */
  1510. guard_interval: 1,
  1511. /* preamble_type_mask -
  1512. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1513. * may choose from for transmitting this frame.
  1514. * The bits in this mask correspond to the values in the
  1515. * htt_tx_preamble_type enum. For example, to allow the target
  1516. * to transmit the frame as either CCK or OFDM, this field would
  1517. * be set to
  1518. * (1 << htt_tx_preamble_type_ofdm) |
  1519. * (1 << htt_tx_preamble_type_cck)
  1520. */
  1521. preamble_type_mask: 4,
  1522. reserved1_31_29: 3; /* unused, set to 0x0 */
  1523. /* DWORD 2: tx chain mask, tx retries */
  1524. A_UINT32
  1525. /* chain_mask - specify which chains to transmit from */
  1526. chain_mask: 4,
  1527. /* retry_limit -
  1528. * Specify the maximum number of transmissions, including the
  1529. * initial transmission, to attempt before giving up if no ack
  1530. * is received.
  1531. * If the tx rate is specified, then all retries shall use the
  1532. * same rate as the initial transmission.
  1533. * If no tx rate is specified, the target can choose whether to
  1534. * retain the original rate during the retransmissions, or to
  1535. * fall back to a more robust rate.
  1536. */
  1537. retry_limit: 4,
  1538. /* bandwidth_mask -
  1539. * Specify what channel widths may be used for the transmission.
  1540. * A value of zero indicates "don't care" - the target may choose
  1541. * the transmission bandwidth.
  1542. * The bits within this mask correspond to the htt_tx_bandwidth
  1543. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1544. * The bandwidth_mask must be consistent with the preamble_type_mask
  1545. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1546. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1547. */
  1548. bandwidth_mask: 6,
  1549. reserved2_31_14: 18; /* unused, set to 0x0 */
  1550. /* DWORD 3: tx expiry time (TSF) LSBs */
  1551. A_UINT32 expire_tsf_lo;
  1552. /* DWORD 4: tx expiry time (TSF) MSBs */
  1553. A_UINT32 expire_tsf_hi;
  1554. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1555. } POSTPACK;
  1556. /* DWORD 0 */
  1557. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1558. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1559. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1560. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1561. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1562. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1563. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1564. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1565. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1566. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1567. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1568. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1569. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1570. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1571. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1572. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1573. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1575. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1576. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1577. /* DWORD 1 */
  1578. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1579. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1580. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1581. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1582. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1583. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1584. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1585. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1586. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1587. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1588. /* DWORD 2 */
  1589. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1590. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1591. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1592. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1593. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1594. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1595. /* DWORD 0 */
  1596. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1597. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1598. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1599. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1600. do { \
  1601. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1602. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1603. } while (0)
  1604. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1605. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1606. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1607. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1608. do { \
  1609. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1610. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1611. } while (0)
  1612. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1613. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1614. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1615. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1616. do { \
  1617. HTT_CHECK_SET_VAL( \
  1618. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1619. ((_var) |= ((_val) \
  1620. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1621. } while (0)
  1622. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1623. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1624. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1625. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1626. do { \
  1627. HTT_CHECK_SET_VAL( \
  1628. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1629. ((_var) |= ((_val) \
  1630. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1631. } while (0)
  1632. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1633. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1634. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1635. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1636. do { \
  1637. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1638. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1639. } while (0)
  1640. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1641. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1642. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1643. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1644. do { \
  1645. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1646. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1647. } while (0)
  1648. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1649. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1650. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1651. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1652. do { \
  1653. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1654. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1655. } while (0)
  1656. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1657. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1658. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1659. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1660. do { \
  1661. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1662. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1663. } while (0)
  1664. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1665. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1666. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1667. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1668. do { \
  1669. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1670. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1671. } while (0)
  1672. /* DWORD 1 */
  1673. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1674. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1675. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1676. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1677. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1678. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1679. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1680. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1681. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1682. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1683. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1684. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1685. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1686. do { \
  1687. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1688. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1689. } while (0)
  1690. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1691. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1692. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1693. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1694. do { \
  1695. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1696. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1697. } while (0)
  1698. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1699. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1700. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1701. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1702. do { \
  1703. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1704. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1705. } while (0)
  1706. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1707. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1708. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1709. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1710. do { \
  1711. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1712. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1713. } while (0)
  1714. /* DWORD 2 */
  1715. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1716. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1717. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1718. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1719. do { \
  1720. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1721. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1722. } while (0)
  1723. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1724. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1725. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1726. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1727. do { \
  1728. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1729. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1730. } while (0)
  1731. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1732. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1733. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1734. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1735. do { \
  1736. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1737. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1738. } while (0)
  1739. typedef enum {
  1740. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1741. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1742. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1743. } htt_11ax_ltf_subtype_t;
  1744. typedef enum {
  1745. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1746. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1747. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1748. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1749. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1750. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1751. } htt_tx_ext2_preamble_type_t;
  1752. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1753. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1754. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1755. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1756. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1757. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1758. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1759. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1760. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1761. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1762. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1763. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1764. /**
  1765. * @brief HTT tx MSDU extension descriptor v2
  1766. * @details
  1767. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1768. * is received as tcl_exit_base->host_meta_info in firmware.
  1769. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1770. * are already part of tcl_exit_base.
  1771. */
  1772. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1773. /* DWORD 0: flags */
  1774. A_UINT32
  1775. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1776. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1777. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1778. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1779. valid_retries : 1, /* if set, tx retries spec is valid */
  1780. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1781. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1782. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1783. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1784. valid_key_flags : 1, /* if set, key flags is valid */
  1785. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1786. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1787. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1788. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1789. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1790. 1 = ENCRYPT,
  1791. 2 ~ 3 - Reserved */
  1792. /* retry_limit -
  1793. * Specify the maximum number of transmissions, including the
  1794. * initial transmission, to attempt before giving up if no ack
  1795. * is received.
  1796. * If the tx rate is specified, then all retries shall use the
  1797. * same rate as the initial transmission.
  1798. * If no tx rate is specified, the target can choose whether to
  1799. * retain the original rate during the retransmissions, or to
  1800. * fall back to a more robust rate.
  1801. */
  1802. retry_limit : 4,
  1803. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1804. * Valid only for 11ax preamble types HE_SU
  1805. * and HE_EXT_SU
  1806. */
  1807. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1808. * Valid only for 11ax preamble types HE_SU
  1809. * and HE_EXT_SU
  1810. */
  1811. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1812. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1813. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1814. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1815. */
  1816. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1817. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1818. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1819. * Use cases:
  1820. * Any time firmware uses TQM-BYPASS for Data
  1821. * TID, firmware expect host to set this bit.
  1822. */
  1823. /* DWORD 1: tx power, tx rate */
  1824. A_UINT32
  1825. power : 8, /* unit of the power field is 0.5 dbm
  1826. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1827. * signed value ranging from -64dbm to 63.5 dbm
  1828. */
  1829. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1830. * Setting more than one MCS isn't currently
  1831. * supported by the target (but is supported
  1832. * in the interface in case in the future
  1833. * the target supports specifications of
  1834. * a limited set of MCS values.
  1835. */
  1836. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1837. * Setting more than one Nss isn't currently
  1838. * supported by the target (but is supported
  1839. * in the interface in case in the future
  1840. * the target supports specifications of
  1841. * a limited set of Nss values.
  1842. */
  1843. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1844. update_peer_cache : 1; /* When set these custom values will be
  1845. * used for all packets, until the next
  1846. * update via this ext header.
  1847. * This is to make sure not all packets
  1848. * need to include this header.
  1849. */
  1850. /* DWORD 2: tx chain mask, tx retries */
  1851. A_UINT32
  1852. /* chain_mask - specify which chains to transmit from */
  1853. chain_mask : 8,
  1854. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1855. * TODO: Update Enum values for key_flags
  1856. */
  1857. /*
  1858. * Channel frequency: This identifies the desired channel
  1859. * frequency (in MHz) for tx frames. This is used by FW to help
  1860. * determine when it is safe to transmit or drop frames for
  1861. * off-channel operation.
  1862. * The default value of zero indicates to FW that the corresponding
  1863. * VDEV's home channel (if there is one) is the desired channel
  1864. * frequency.
  1865. */
  1866. chanfreq : 16;
  1867. /* DWORD 3: tx expiry time (TSF) LSBs */
  1868. A_UINT32 expire_tsf_lo;
  1869. /* DWORD 4: tx expiry time (TSF) MSBs */
  1870. A_UINT32 expire_tsf_hi;
  1871. /* DWORD 5: flags to control routing / processing of the MSDU */
  1872. A_UINT32
  1873. /* learning_frame
  1874. * When this flag is set, this frame will be dropped by FW
  1875. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1876. */
  1877. learning_frame : 1,
  1878. /* send_as_standalone
  1879. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1880. * i.e. with no A-MSDU or A-MPDU aggregation.
  1881. * The scope is extended to other use-cases.
  1882. */
  1883. send_as_standalone : 1,
  1884. /* is_host_opaque_valid
  1885. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1886. * with valid information.
  1887. */
  1888. is_host_opaque_valid : 1,
  1889. traffic_end_indication: 1,
  1890. rsvd0 : 28;
  1891. /* DWORD 6 : Host opaque cookie for special frames */
  1892. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1893. rsvd1 : 16;
  1894. /*
  1895. * This structure can be expanded further up to 40 bytes
  1896. * by adding further DWORDs as needed.
  1897. */
  1898. } POSTPACK;
  1899. /* DWORD 0 */
  1900. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1901. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1902. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1903. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1904. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1905. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1906. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1907. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1908. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1909. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1910. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1911. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1912. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1913. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1914. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1915. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1916. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1917. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1918. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1919. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1921. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1922. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1923. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1924. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1925. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1926. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1927. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1928. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1929. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1930. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1931. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1932. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1933. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1934. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1935. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1936. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1937. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1938. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1939. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1940. /* DWORD 1 */
  1941. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1942. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1943. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1944. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1945. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1946. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1947. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1948. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1949. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1950. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1951. /* DWORD 2 */
  1952. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1953. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1954. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1955. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1956. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1957. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1958. /* DWORD 5 */
  1959. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1960. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1961. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1962. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1963. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1964. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1965. /* DWORD 6 */
  1966. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1967. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1968. /* DWORD 0 */
  1969. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1970. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1971. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1973. do { \
  1974. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1975. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1976. } while (0)
  1977. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1978. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1979. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1980. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1981. do { \
  1982. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1983. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1984. } while (0)
  1985. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1986. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1987. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1988. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1989. do { \
  1990. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1991. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1992. } while (0)
  1993. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1994. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1995. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1996. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1997. do { \
  1998. HTT_CHECK_SET_VAL( \
  1999. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2000. ((_var) |= ((_val) \
  2001. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2002. } while (0)
  2003. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2004. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2005. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2006. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2007. do { \
  2008. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2009. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2010. } while (0)
  2011. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2012. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2013. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2014. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2015. do { \
  2016. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2017. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2018. } while (0)
  2019. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2020. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2021. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2022. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2023. do { \
  2024. HTT_CHECK_SET_VAL( \
  2025. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2026. ((_var) |= ((_val) \
  2027. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2028. } while (0)
  2029. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2030. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2031. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2032. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2033. do { \
  2034. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2035. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2036. } while (0)
  2037. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2038. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2039. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2040. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2041. do { \
  2042. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2043. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2044. } while (0)
  2045. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2046. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2047. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2048. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2049. do { \
  2050. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2051. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2052. } while (0)
  2053. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2054. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2055. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2056. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2057. do { \
  2058. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2059. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2060. } while (0)
  2061. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2062. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2063. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2064. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2065. do { \
  2066. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2067. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2068. } while (0)
  2069. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2070. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2071. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2072. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2073. do { \
  2074. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2075. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2076. } while (0)
  2077. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2078. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2079. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2080. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2081. do { \
  2082. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2083. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2084. } while (0)
  2085. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2086. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2087. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2088. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2089. do { \
  2090. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2091. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2092. } while (0)
  2093. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2094. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2095. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2096. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2097. do { \
  2098. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2099. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2100. } while (0)
  2101. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2102. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2103. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2104. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2105. do { \
  2106. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2107. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2108. } while (0)
  2109. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2110. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2111. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2112. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2113. do { \
  2114. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2115. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2116. } while (0)
  2117. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2118. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2119. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2120. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2121. do { \
  2122. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2123. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2124. } while (0)
  2125. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2126. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2127. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2128. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2129. do { \
  2130. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2131. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2132. } while (0)
  2133. /* DWORD 1 */
  2134. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2135. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2136. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2137. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2138. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2139. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2140. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2141. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2142. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2143. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2144. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2145. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2146. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2147. do { \
  2148. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2149. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2150. } while (0)
  2151. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2152. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2153. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2154. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2155. do { \
  2156. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2157. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2158. } while (0)
  2159. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2160. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2161. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2162. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2163. do { \
  2164. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2165. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2166. } while (0)
  2167. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2168. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2169. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2170. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2171. do { \
  2172. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2173. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2174. } while (0)
  2175. /* DWORD 2 */
  2176. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2177. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2178. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2179. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2180. do { \
  2181. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2182. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2183. } while (0)
  2184. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2185. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2186. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2187. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2188. do { \
  2189. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2190. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2191. } while (0)
  2192. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2193. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2194. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2195. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2196. do { \
  2197. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2198. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2199. } while (0)
  2200. /* DWORD 5 */
  2201. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2202. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2203. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2204. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2205. do { \
  2206. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2207. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2208. } while (0)
  2209. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2210. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2211. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2212. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2213. do { \
  2214. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2215. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2216. } while (0)
  2217. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2218. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2219. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2220. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2221. do { \
  2222. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2223. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2224. } while (0)
  2225. /* DWORD 6 */
  2226. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2227. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2228. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2229. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2230. do { \
  2231. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2232. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2233. } while (0)
  2234. typedef enum {
  2235. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2236. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2237. } htt_tcl_metadata_type;
  2238. /**
  2239. * @brief HTT TCL command number format
  2240. * @details
  2241. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2242. * available to firmware as tcl_exit_base->tcl_status_number.
  2243. * For regular / multicast packets host will send vdev and mac id and for
  2244. * NAWDS packets, host will send peer id.
  2245. * A_UINT32 is used to avoid endianness conversion problems.
  2246. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2247. */
  2248. typedef struct {
  2249. A_UINT32
  2250. type: 1, /* vdev_id based or peer_id based */
  2251. rsvd: 31;
  2252. } htt_tx_tcl_vdev_or_peer_t;
  2253. typedef struct {
  2254. A_UINT32
  2255. type: 1, /* vdev_id based or peer_id based */
  2256. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2257. vdev_id: 8,
  2258. pdev_id: 2,
  2259. host_inspected:1,
  2260. rsvd: 19;
  2261. } htt_tx_tcl_vdev_metadata;
  2262. typedef struct {
  2263. A_UINT32
  2264. type: 1, /* vdev_id based or peer_id based */
  2265. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2266. peer_id: 14,
  2267. rsvd: 16;
  2268. } htt_tx_tcl_peer_metadata;
  2269. PREPACK struct htt_tx_tcl_metadata {
  2270. union {
  2271. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2272. htt_tx_tcl_vdev_metadata vdev_meta;
  2273. htt_tx_tcl_peer_metadata peer_meta;
  2274. };
  2275. } POSTPACK;
  2276. /* DWORD 0 */
  2277. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2278. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2279. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2280. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2281. /* VDEV metadata */
  2282. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2283. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2284. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2285. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2286. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2287. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2288. /* PEER metadata */
  2289. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2290. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2291. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2292. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2293. HTT_TX_TCL_METADATA_TYPE_S)
  2294. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2295. do { \
  2296. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2297. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2298. } while (0)
  2299. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2300. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2301. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2302. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2303. do { \
  2304. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2305. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2306. } while (0)
  2307. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2308. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2309. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2310. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2311. do { \
  2312. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2313. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2314. } while (0)
  2315. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2316. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2317. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2318. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2319. do { \
  2320. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2321. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2322. } while (0)
  2323. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2324. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2325. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2326. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2327. do { \
  2328. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2329. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2330. } while (0)
  2331. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2332. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2333. HTT_TX_TCL_METADATA_PEER_ID_S)
  2334. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2335. do { \
  2336. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2337. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2338. } while (0)
  2339. /*------------------------------------------------------------------
  2340. * V2 Version of TCL Data Command
  2341. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2342. * MLO global_seq all flavours of TCL Data Cmd.
  2343. *-----------------------------------------------------------------*/
  2344. typedef enum {
  2345. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2346. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2347. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2348. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2349. } htt_tcl_metadata_type_v2;
  2350. /**
  2351. * @brief HTT TCL command number format
  2352. * @details
  2353. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2354. * available to firmware as tcl_exit_base->tcl_status_number.
  2355. * A_UINT32 is used to avoid endianness conversion problems.
  2356. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2357. */
  2358. typedef struct {
  2359. A_UINT32
  2360. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2361. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2362. vdev_id: 8,
  2363. pdev_id: 2,
  2364. host_inspected:1,
  2365. rsvd: 2,
  2366. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2367. } htt_tx_tcl_vdev_metadata_v2;
  2368. typedef struct {
  2369. A_UINT32
  2370. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2371. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2372. peer_id: 13,
  2373. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2374. } htt_tx_tcl_peer_metadata_v2;
  2375. typedef struct {
  2376. A_UINT32
  2377. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2378. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2379. svc_class_id: 8,
  2380. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2381. rsvd: 2,
  2382. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2383. } htt_tx_tcl_svc_class_id_metadata;
  2384. typedef struct {
  2385. A_UINT32
  2386. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2387. host_inspected: 1,
  2388. global_seq_no: 12,
  2389. rsvd: 1,
  2390. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2391. } htt_tx_tcl_global_seq_metadata;
  2392. PREPACK struct htt_tx_tcl_metadata_v2 {
  2393. union {
  2394. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2395. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2396. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2397. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2398. };
  2399. } POSTPACK;
  2400. /* DWORD 0 */
  2401. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2402. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2403. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2404. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2405. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2406. /* VDEV V2 metadata */
  2407. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2408. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2409. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2410. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2411. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2412. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2413. /* PEER V2 metadata */
  2414. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2415. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2416. /* SVC_CLASS_ID metadata */
  2417. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2418. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2419. /* Global Seq no metadata */
  2420. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2421. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2422. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2423. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2424. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2425. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2426. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2427. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2428. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2429. do { \
  2430. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2431. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2432. } while (0)
  2433. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2434. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2435. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2436. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2437. do { \
  2438. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2439. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2440. } while (0)
  2441. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2442. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2443. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2444. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2445. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2446. do { \
  2447. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2448. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2449. } while (0)
  2450. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2451. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2452. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2453. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2454. do { \
  2455. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2456. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2457. } while (0)
  2458. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2459. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2460. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2461. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2462. do { \
  2463. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2464. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2465. } while (0)
  2466. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2467. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2468. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2469. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2470. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2471. do { \
  2472. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2473. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2474. } while (0)
  2475. /*----- Get and Set V2 type field in Service Class fields ----*/
  2476. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2477. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2478. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2479. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2480. do { \
  2481. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2482. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2483. } while (0)
  2484. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2485. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2486. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2487. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2488. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2489. do { \
  2490. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2491. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2492. } while (0)
  2493. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2494. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2495. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2496. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2497. do { \
  2498. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2499. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2500. } while (0)
  2501. /*------------------------------------------------------------------
  2502. * End V2 Version of TCL Data Command
  2503. *-----------------------------------------------------------------*/
  2504. typedef enum {
  2505. HTT_TX_FW2WBM_TX_STATUS_OK,
  2506. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2507. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2508. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2509. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2510. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2511. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2512. HTT_TX_FW2WBM_TX_STATUS_MAX
  2513. } htt_tx_fw2wbm_tx_status_t;
  2514. typedef enum {
  2515. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2516. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2517. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2518. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2519. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2520. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2521. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2522. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2523. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2524. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2525. } htt_tx_fw2wbm_reinject_reason_t;
  2526. /**
  2527. * @brief HTT TX WBM Completion from firmware to host
  2528. * @details
  2529. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2530. * DWORD 3 and 4 for software based completions (Exception frames and
  2531. * TQM bypass frames)
  2532. * For software based completions, wbm_release_ring->release_source_module will
  2533. * be set to release_source_fw
  2534. */
  2535. PREPACK struct htt_tx_wbm_completion {
  2536. A_UINT32
  2537. sch_cmd_id: 24,
  2538. exception_frame: 1, /* If set, this packet was queued via exception path */
  2539. rsvd0_31_25: 7;
  2540. A_UINT32
  2541. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2542. * reception of an ACK or BA, this field indicates
  2543. * the RSSI of the received ACK or BA frame.
  2544. * When the frame is removed as result of a direct
  2545. * remove command from the SW, this field is set
  2546. * to 0x0 (which is never a valid value when real
  2547. * RSSI is available).
  2548. * Units: dB w.r.t noise floor
  2549. */
  2550. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2551. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2552. rsvd1_31_16: 16;
  2553. } POSTPACK;
  2554. /* DWORD 0 */
  2555. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2556. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2557. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2558. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2559. /* DWORD 1 */
  2560. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2561. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2562. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2563. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2564. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2565. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2566. /* DWORD 0 */
  2567. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2568. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2569. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2570. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2571. do { \
  2572. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2573. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2574. } while (0)
  2575. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2576. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2577. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2578. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2579. do { \
  2580. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2581. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2582. } while (0)
  2583. /* DWORD 1 */
  2584. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2585. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2586. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2587. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2588. do { \
  2589. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2590. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2591. } while (0)
  2592. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2593. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2594. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2595. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2596. do { \
  2597. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2598. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2599. } while (0)
  2600. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2601. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2602. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2603. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2604. do { \
  2605. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2606. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2607. } while (0)
  2608. /**
  2609. * @brief HTT TX WBM Completion from firmware to host
  2610. * @details
  2611. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2612. * (WBM) offload HW.
  2613. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2614. * For software based completions, release_source_module will
  2615. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2616. * struct wbm_release_ring and then switch to this after looking at
  2617. * release_source_module.
  2618. */
  2619. PREPACK struct htt_tx_wbm_completion_v2 {
  2620. A_UINT32
  2621. used_by_hw0; /* Refer to struct wbm_release_ring */
  2622. A_UINT32
  2623. used_by_hw1; /* Refer to struct wbm_release_ring */
  2624. A_UINT32
  2625. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2626. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2627. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2628. exception_frame: 1,
  2629. rsvd0: 12, /* For future use */
  2630. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2631. rsvd1: 1; /* For future use */
  2632. A_UINT32
  2633. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2634. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2635. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2636. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2637. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2638. */
  2639. A_UINT32
  2640. data1: 32;
  2641. A_UINT32
  2642. data2: 32;
  2643. A_UINT32
  2644. used_by_hw3; /* Refer to struct wbm_release_ring */
  2645. } POSTPACK;
  2646. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2647. /* DWORD 3 */
  2648. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2649. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2650. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2651. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2652. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2653. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2654. /* DWORD 3 */
  2655. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2656. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2657. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2658. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2659. do { \
  2660. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2661. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2662. } while (0)
  2663. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2664. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2665. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2666. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2667. do { \
  2668. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2669. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2670. } while (0)
  2671. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2672. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2673. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2674. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2675. do { \
  2676. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2677. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2678. } while (0)
  2679. /**
  2680. * @brief HTT TX WBM Completion from firmware to host (V3)
  2681. * @details
  2682. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2683. * (WBM) offload HW.
  2684. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2685. * For software based completions, release_source_module will
  2686. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2687. * struct wbm_release_ring and then switch to this after looking at
  2688. * release_source_module.
  2689. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2690. * by new generations of targets.
  2691. */
  2692. PREPACK struct htt_tx_wbm_completion_v3 {
  2693. A_UINT32
  2694. used_by_hw0; /* Refer to struct wbm_release_ring */
  2695. A_UINT32
  2696. used_by_hw1; /* Refer to struct wbm_release_ring */
  2697. A_UINT32
  2698. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2699. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2700. used_by_hw3: 15;
  2701. A_UINT32
  2702. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2703. exception_frame: 1,
  2704. rsvd0: 27; /* For future use */
  2705. A_UINT32
  2706. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2707. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2708. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2709. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2710. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2711. */
  2712. A_UINT32
  2713. data1: 32;
  2714. A_UINT32
  2715. data2: 32;
  2716. A_UINT32
  2717. rsvd1: 20,
  2718. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2719. } POSTPACK;
  2720. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2721. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2722. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2723. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2724. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2725. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2726. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2727. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2728. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2729. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2730. do { \
  2731. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2732. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2733. } while (0)
  2734. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2735. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2736. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2737. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2738. do { \
  2739. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2740. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2741. } while (0)
  2742. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2743. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2744. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2745. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2746. do { \
  2747. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2748. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2749. } while (0)
  2750. typedef enum {
  2751. TX_FRAME_TYPE_UNDEFINED = 0,
  2752. TX_FRAME_TYPE_EAPOL = 1,
  2753. } htt_tx_wbm_status_frame_type;
  2754. /**
  2755. * @brief HTT TX WBM transmit status from firmware to host
  2756. * @details
  2757. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2758. * (WBM) offload HW.
  2759. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2760. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2761. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2762. */
  2763. PREPACK struct htt_tx_wbm_transmit_status {
  2764. A_UINT32
  2765. sch_cmd_id: 24,
  2766. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2767. * reception of an ACK or BA, this field indicates
  2768. * the RSSI of the received ACK or BA frame.
  2769. * When the frame is removed as result of a direct
  2770. * remove command from the SW, this field is set
  2771. * to 0x0 (which is never a valid value when real
  2772. * RSSI is available).
  2773. * Units: dB w.r.t noise floor
  2774. */
  2775. A_UINT32
  2776. sw_peer_id: 16,
  2777. tid_num: 5,
  2778. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2779. * and tid_num fields contain valid data.
  2780. * If this "valid" flag is not set, the
  2781. * sw_peer_id and tid_num fields must be ignored.
  2782. */
  2783. mcast: 1,
  2784. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2785. * contains valid data.
  2786. */
  2787. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2788. reserved: 4;
  2789. A_UINT32
  2790. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2791. * packets in the wbm completion path
  2792. */
  2793. } POSTPACK;
  2794. /* DWORD 4 */
  2795. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2796. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2797. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2798. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2799. /* DWORD 5 */
  2800. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2801. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2802. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2803. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2804. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2805. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2806. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2807. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2808. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2809. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2810. /* DWORD 4 */
  2811. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2812. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2813. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2814. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2815. do { \
  2816. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2817. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2818. } while (0)
  2819. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2820. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2821. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2822. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2823. do { \
  2824. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2825. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2826. } while (0)
  2827. /* DWORD 5 */
  2828. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2829. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2830. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2831. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2832. do { \
  2833. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2834. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2835. } while (0)
  2836. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2837. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2838. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2839. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2840. do { \
  2841. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2842. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2843. } while (0)
  2844. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2845. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2846. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2847. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2848. do { \
  2849. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2850. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2851. } while (0)
  2852. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2853. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2854. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2855. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2856. do { \
  2857. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2858. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2859. } while (0)
  2860. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2861. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2862. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2863. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2864. do { \
  2865. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2866. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2867. } while (0)
  2868. /**
  2869. * @brief HTT TX WBM reinject status from firmware to host
  2870. * @details
  2871. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2872. * (WBM) offload HW.
  2873. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2874. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2875. */
  2876. PREPACK struct htt_tx_wbm_reinject_status {
  2877. A_UINT32
  2878. reserved0: 32;
  2879. A_UINT32
  2880. reserved1: 32;
  2881. A_UINT32
  2882. reserved2: 32;
  2883. } POSTPACK;
  2884. /**
  2885. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2886. * @details
  2887. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2888. * (WBM) offload HW.
  2889. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2890. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2891. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2892. * STA side.
  2893. */
  2894. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2895. A_UINT32
  2896. mec_sa_addr_31_0;
  2897. A_UINT32
  2898. mec_sa_addr_47_32: 16,
  2899. sa_ast_index: 16;
  2900. A_UINT32
  2901. vdev_id: 8,
  2902. reserved0: 24;
  2903. } POSTPACK;
  2904. /* DWORD 4 - mec_sa_addr_31_0 */
  2905. /* DWORD 5 */
  2906. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2907. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2908. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2909. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2910. /* DWORD 6 */
  2911. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2912. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2913. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2914. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2915. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2916. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2917. do { \
  2918. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2919. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2920. } while (0)
  2921. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2922. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2923. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2924. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2925. do { \
  2926. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2927. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2928. } while (0)
  2929. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2930. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2931. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2932. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2933. do { \
  2934. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2935. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2936. } while (0)
  2937. typedef enum {
  2938. TX_FLOW_PRIORITY_BE,
  2939. TX_FLOW_PRIORITY_HIGH,
  2940. TX_FLOW_PRIORITY_LOW,
  2941. } htt_tx_flow_priority_t;
  2942. typedef enum {
  2943. TX_FLOW_LATENCY_SENSITIVE,
  2944. TX_FLOW_LATENCY_INSENSITIVE,
  2945. } htt_tx_flow_latency_t;
  2946. typedef enum {
  2947. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2948. TX_FLOW_INTERACTIVE_TRAFFIC,
  2949. TX_FLOW_PERIODIC_TRAFFIC,
  2950. TX_FLOW_BURSTY_TRAFFIC,
  2951. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2952. } htt_tx_flow_traffic_pattern_t;
  2953. /**
  2954. * @brief HTT TX Flow search metadata format
  2955. * @details
  2956. * Host will set this metadata in flow table's flow search entry along with
  2957. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2958. * firmware and TQM ring if the flow search entry wins.
  2959. * This metadata is available to firmware in that first MSDU's
  2960. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2961. * to one of the available flows for specific tid and returns the tqm flow
  2962. * pointer as part of htt_tx_map_flow_info message.
  2963. */
  2964. PREPACK struct htt_tx_flow_metadata {
  2965. A_UINT32
  2966. rsvd0_1_0: 2,
  2967. tid: 4,
  2968. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2969. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2970. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2971. * Else choose final tid based on latency, priority.
  2972. */
  2973. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2974. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2975. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2976. } POSTPACK;
  2977. /* DWORD 0 */
  2978. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2979. #define HTT_TX_FLOW_METADATA_TID_S 2
  2980. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2981. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2982. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2983. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2984. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2985. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2986. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2987. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2988. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2989. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2990. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2991. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2992. /* DWORD 0 */
  2993. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2994. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2995. HTT_TX_FLOW_METADATA_TID_S)
  2996. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2997. do { \
  2998. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2999. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3000. } while (0)
  3001. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3002. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3003. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3004. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3005. do { \
  3006. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3007. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3008. } while (0)
  3009. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3010. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3011. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3012. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3013. do { \
  3014. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3015. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3016. } while (0)
  3017. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3018. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3019. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3020. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3021. do { \
  3022. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3023. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3024. } while (0)
  3025. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3026. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3027. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3028. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3029. do { \
  3030. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3031. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3032. } while (0)
  3033. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3034. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3035. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3036. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3037. do { \
  3038. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3039. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3040. } while (0)
  3041. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3042. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3043. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3044. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3045. do { \
  3046. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3047. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3048. } while (0)
  3049. /**
  3050. * @brief host -> target ADD WDS Entry
  3051. *
  3052. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3053. *
  3054. * @brief host -> target DELETE WDS Entry
  3055. *
  3056. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3057. *
  3058. * @details
  3059. * HTT wds entry from source port learning
  3060. * Host will learn wds entries from rx and send this message to firmware
  3061. * to enable firmware to configure/delete AST entries for wds clients.
  3062. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3063. * and when SA's entry is deleted, firmware removes this AST entry
  3064. *
  3065. * The message would appear as follows:
  3066. *
  3067. * |31 30|29 |17 16|15 8|7 0|
  3068. * |----------------+----------------+----------------+----------------|
  3069. * | rsvd0 |PDVID| vdev_id | msg_type |
  3070. * |-------------------------------------------------------------------|
  3071. * | sa_addr_31_0 |
  3072. * |-------------------------------------------------------------------|
  3073. * | | ta_peer_id | sa_addr_47_32 |
  3074. * |-------------------------------------------------------------------|
  3075. * Where PDVID = pdev_id
  3076. *
  3077. * The message is interpreted as follows:
  3078. *
  3079. * dword0 - b'0:7 - msg_type: This will be set to
  3080. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3081. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3082. *
  3083. * dword0 - b'8:15 - vdev_id
  3084. *
  3085. * dword0 - b'16:17 - pdev_id
  3086. *
  3087. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3088. *
  3089. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3090. *
  3091. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3092. *
  3093. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3094. */
  3095. PREPACK struct htt_wds_entry {
  3096. A_UINT32
  3097. msg_type: 8,
  3098. vdev_id: 8,
  3099. pdev_id: 2,
  3100. rsvd0: 14;
  3101. A_UINT32 sa_addr_31_0;
  3102. A_UINT32
  3103. sa_addr_47_32: 16,
  3104. ta_peer_id: 14,
  3105. rsvd2: 2;
  3106. } POSTPACK;
  3107. /* DWORD 0 */
  3108. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3109. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3110. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3111. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3112. /* DWORD 2 */
  3113. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3114. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3115. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3116. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3117. /* DWORD 0 */
  3118. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3119. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3120. HTT_WDS_ENTRY_VDEV_ID_S)
  3121. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3122. do { \
  3123. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3124. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3125. } while (0)
  3126. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3127. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3128. HTT_WDS_ENTRY_PDEV_ID_S)
  3129. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3130. do { \
  3131. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3132. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3133. } while (0)
  3134. /* DWORD 2 */
  3135. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3136. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3137. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3138. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3139. do { \
  3140. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3141. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3142. } while (0)
  3143. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3144. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3145. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3146. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3147. do { \
  3148. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3149. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3150. } while (0)
  3151. /**
  3152. * @brief MAC DMA rx ring setup specification
  3153. *
  3154. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3155. *
  3156. * @details
  3157. * To allow for dynamic rx ring reconfiguration and to avoid race
  3158. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3159. * it uses. Instead, it sends this message to the target, indicating how
  3160. * the rx ring used by the host should be set up and maintained.
  3161. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3162. * specifications.
  3163. *
  3164. * |31 16|15 8|7 0|
  3165. * |---------------------------------------------------------------|
  3166. * header: | reserved | num rings | msg type |
  3167. * |---------------------------------------------------------------|
  3168. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3169. #if HTT_PADDR64
  3170. * | FW_IDX shadow register physical address (bits 63:32) |
  3171. #endif
  3172. * |---------------------------------------------------------------|
  3173. * | rx ring base physical address (bits 31:0) |
  3174. #if HTT_PADDR64
  3175. * | rx ring base physical address (bits 63:32) |
  3176. #endif
  3177. * |---------------------------------------------------------------|
  3178. * | rx ring buffer size | rx ring length |
  3179. * |---------------------------------------------------------------|
  3180. * | FW_IDX initial value | enabled flags |
  3181. * |---------------------------------------------------------------|
  3182. * | MSDU payload offset | 802.11 header offset |
  3183. * |---------------------------------------------------------------|
  3184. * | PPDU end offset | PPDU start offset |
  3185. * |---------------------------------------------------------------|
  3186. * | MPDU end offset | MPDU start offset |
  3187. * |---------------------------------------------------------------|
  3188. * | MSDU end offset | MSDU start offset |
  3189. * |---------------------------------------------------------------|
  3190. * | frag info offset | rx attention offset |
  3191. * |---------------------------------------------------------------|
  3192. * payload 2, if present, has the same format as payload 1
  3193. * Header fields:
  3194. * - MSG_TYPE
  3195. * Bits 7:0
  3196. * Purpose: identifies this as an rx ring configuration message
  3197. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3198. * - NUM_RINGS
  3199. * Bits 15:8
  3200. * Purpose: indicates whether the host is setting up one rx ring or two
  3201. * Value: 1 or 2
  3202. * Payload:
  3203. * for systems using 64-bit format for bus addresses:
  3204. * - IDX_SHADOW_REG_PADDR_LO
  3205. * Bits 31:0
  3206. * Value: lower 4 bytes of physical address of the host's
  3207. * FW_IDX shadow register
  3208. * - IDX_SHADOW_REG_PADDR_HI
  3209. * Bits 31:0
  3210. * Value: upper 4 bytes of physical address of the host's
  3211. * FW_IDX shadow register
  3212. * - RING_BASE_PADDR_LO
  3213. * Bits 31:0
  3214. * Value: lower 4 bytes of physical address of the host's rx ring
  3215. * - RING_BASE_PADDR_HI
  3216. * Bits 31:0
  3217. * Value: uppper 4 bytes of physical address of the host's rx ring
  3218. * for systems using 32-bit format for bus addresses:
  3219. * - IDX_SHADOW_REG_PADDR
  3220. * Bits 31:0
  3221. * Value: physical address of the host's FW_IDX shadow register
  3222. * - RING_BASE_PADDR
  3223. * Bits 31:0
  3224. * Value: physical address of the host's rx ring
  3225. * - RING_LEN
  3226. * Bits 15:0
  3227. * Value: number of elements in the rx ring
  3228. * - RING_BUF_SZ
  3229. * Bits 31:16
  3230. * Value: size of the buffers referenced by the rx ring, in byte units
  3231. * - ENABLED_FLAGS
  3232. * Bits 15:0
  3233. * Value: 1-bit flags to show whether different rx fields are enabled
  3234. * bit 0: 802.11 header enabled (1) or disabled (0)
  3235. * bit 1: MSDU payload enabled (1) or disabled (0)
  3236. * bit 2: PPDU start enabled (1) or disabled (0)
  3237. * bit 3: PPDU end enabled (1) or disabled (0)
  3238. * bit 4: MPDU start enabled (1) or disabled (0)
  3239. * bit 5: MPDU end enabled (1) or disabled (0)
  3240. * bit 6: MSDU start enabled (1) or disabled (0)
  3241. * bit 7: MSDU end enabled (1) or disabled (0)
  3242. * bit 8: rx attention enabled (1) or disabled (0)
  3243. * bit 9: frag info enabled (1) or disabled (0)
  3244. * bit 10: unicast rx enabled (1) or disabled (0)
  3245. * bit 11: multicast rx enabled (1) or disabled (0)
  3246. * bit 12: ctrl rx enabled (1) or disabled (0)
  3247. * bit 13: mgmt rx enabled (1) or disabled (0)
  3248. * bit 14: null rx enabled (1) or disabled (0)
  3249. * bit 15: phy data rx enabled (1) or disabled (0)
  3250. * - IDX_INIT_VAL
  3251. * Bits 31:16
  3252. * Purpose: Specify the initial value for the FW_IDX.
  3253. * Value: the number of buffers initially present in the host's rx ring
  3254. * - OFFSET_802_11_HDR
  3255. * Bits 15:0
  3256. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3257. * - OFFSET_MSDU_PAYLOAD
  3258. * Bits 31:16
  3259. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3260. * - OFFSET_PPDU_START
  3261. * Bits 15:0
  3262. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3263. * - OFFSET_PPDU_END
  3264. * Bits 31:16
  3265. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3266. * - OFFSET_MPDU_START
  3267. * Bits 15:0
  3268. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3269. * - OFFSET_MPDU_END
  3270. * Bits 31:16
  3271. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3272. * - OFFSET_MSDU_START
  3273. * Bits 15:0
  3274. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3275. * - OFFSET_MSDU_END
  3276. * Bits 31:16
  3277. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3278. * - OFFSET_RX_ATTN
  3279. * Bits 15:0
  3280. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3281. * - OFFSET_FRAG_INFO
  3282. * Bits 31:16
  3283. * Value: offset in QUAD-bytes of frag info table
  3284. */
  3285. /* header fields */
  3286. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3287. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3288. /* payload fields */
  3289. /* for systems using a 64-bit format for bus addresses */
  3290. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3291. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3292. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3293. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3294. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3295. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3296. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3297. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3298. /* for systems using a 32-bit format for bus addresses */
  3299. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3300. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3301. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3302. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3303. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3304. #define HTT_RX_RING_CFG_LEN_S 0
  3305. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3306. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3307. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3308. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3309. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3310. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3311. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3312. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3313. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3314. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3315. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3316. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3317. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3318. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3319. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3320. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3321. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3322. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3323. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3324. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3325. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3326. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3327. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3328. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3329. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3330. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3331. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3332. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3333. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3334. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3335. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3336. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3337. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3338. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3339. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3340. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3341. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3342. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3343. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3344. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3345. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3346. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3347. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3348. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3349. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3350. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3351. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3352. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3353. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3354. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3355. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3356. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3357. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3358. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3359. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3360. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3361. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3362. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3363. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3364. #if HTT_PADDR64
  3365. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3366. #else
  3367. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3368. #endif
  3369. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3370. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3371. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3372. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3373. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3374. do { \
  3375. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3376. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3377. } while (0)
  3378. /* degenerate case for 32-bit fields */
  3379. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3380. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3381. ((_var) = (_val))
  3382. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3383. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3384. ((_var) = (_val))
  3385. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3386. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3387. ((_var) = (_val))
  3388. /* degenerate case for 32-bit fields */
  3389. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3390. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3391. ((_var) = (_val))
  3392. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3393. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3394. ((_var) = (_val))
  3395. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3396. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3397. ((_var) = (_val))
  3398. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3399. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3400. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3401. do { \
  3402. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3403. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3404. } while (0)
  3405. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3406. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3407. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3408. do { \
  3409. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3410. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3411. } while (0)
  3412. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3413. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3414. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3415. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3416. do { \
  3417. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3418. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3419. } while (0)
  3420. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3421. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3422. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3423. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3424. do { \
  3425. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3426. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3427. } while (0)
  3428. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3429. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3430. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3431. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3432. do { \
  3433. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3434. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3435. } while (0)
  3436. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3437. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3438. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3439. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3440. do { \
  3441. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3442. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3443. } while (0)
  3444. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3445. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3446. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3447. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3448. do { \
  3449. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3450. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3451. } while (0)
  3452. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3453. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3454. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3455. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3456. do { \
  3457. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3458. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3459. } while (0)
  3460. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3461. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3462. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3463. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3464. do { \
  3465. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3466. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3467. } while (0)
  3468. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3469. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3470. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3471. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3472. do { \
  3473. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3474. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3475. } while (0)
  3476. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3477. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3478. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3479. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3480. do { \
  3481. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3482. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3483. } while (0)
  3484. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3485. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3486. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3487. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3488. do { \
  3489. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3490. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3491. } while (0)
  3492. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3493. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3494. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3495. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3496. do { \
  3497. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3498. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3499. } while (0)
  3500. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3501. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3502. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3503. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3504. do { \
  3505. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3506. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3507. } while (0)
  3508. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3509. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3510. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3511. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3512. do { \
  3513. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3514. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3515. } while (0)
  3516. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3517. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3518. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3519. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3520. do { \
  3521. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3522. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3523. } while (0)
  3524. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3525. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3526. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3527. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3528. do { \
  3529. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3530. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3531. } while (0)
  3532. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3533. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3534. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3535. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3536. do { \
  3537. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3538. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3539. } while (0)
  3540. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3541. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3542. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3543. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3544. do { \
  3545. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3546. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3547. } while (0)
  3548. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3549. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3550. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3551. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3552. do { \
  3553. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3554. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3555. } while (0)
  3556. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3557. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3558. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3559. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3560. do { \
  3561. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3562. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3563. } while (0)
  3564. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3565. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3566. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3567. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3568. do { \
  3569. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3570. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3571. } while (0)
  3572. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3573. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3574. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3575. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3576. do { \
  3577. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3578. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3579. } while (0)
  3580. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3581. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3582. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3583. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3584. do { \
  3585. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3586. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3587. } while (0)
  3588. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3589. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3590. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3591. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3592. do { \
  3593. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3594. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3595. } while (0)
  3596. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3597. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3598. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3599. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3600. do { \
  3601. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3602. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3603. } while (0)
  3604. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3605. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3606. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3607. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3608. do { \
  3609. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3610. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3611. } while (0)
  3612. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3613. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3614. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3615. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3616. do { \
  3617. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3618. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3619. } while (0)
  3620. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3621. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3622. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3623. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3624. do { \
  3625. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3626. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3627. } while (0)
  3628. /**
  3629. * @brief host -> target FW statistics retrieve
  3630. *
  3631. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3632. *
  3633. * @details
  3634. * The following field definitions describe the format of the HTT host
  3635. * to target FW stats retrieve message. The message specifies the type of
  3636. * stats host wants to retrieve.
  3637. *
  3638. * |31 24|23 16|15 8|7 0|
  3639. * |-----------------------------------------------------------|
  3640. * | stats types request bitmask | msg type |
  3641. * |-----------------------------------------------------------|
  3642. * | stats types reset bitmask | reserved |
  3643. * |-----------------------------------------------------------|
  3644. * | stats type | config value |
  3645. * |-----------------------------------------------------------|
  3646. * | cookie LSBs |
  3647. * |-----------------------------------------------------------|
  3648. * | cookie MSBs |
  3649. * |-----------------------------------------------------------|
  3650. * Header fields:
  3651. * - MSG_TYPE
  3652. * Bits 7:0
  3653. * Purpose: identifies this is a stats upload request message
  3654. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3655. * - UPLOAD_TYPES
  3656. * Bits 31:8
  3657. * Purpose: identifies which types of FW statistics to upload
  3658. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3659. * - RESET_TYPES
  3660. * Bits 31:8
  3661. * Purpose: identifies which types of FW statistics to reset
  3662. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3663. * - CFG_VAL
  3664. * Bits 23:0
  3665. * Purpose: give an opaque configuration value to the specified stats type
  3666. * Value: stats-type specific configuration value
  3667. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3668. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3669. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3670. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3671. * - CFG_STAT_TYPE
  3672. * Bits 31:24
  3673. * Purpose: specify which stats type (if any) the config value applies to
  3674. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3675. * a valid configuration specification
  3676. * - COOKIE_LSBS
  3677. * Bits 31:0
  3678. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3679. * message with its preceding host->target stats request message.
  3680. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3681. * - COOKIE_MSBS
  3682. * Bits 31:0
  3683. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3684. * message with its preceding host->target stats request message.
  3685. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3686. */
  3687. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3688. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3689. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3690. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3691. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3692. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3693. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3694. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3695. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3696. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3697. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3698. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3699. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3700. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3701. do { \
  3702. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3703. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3704. } while (0)
  3705. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3706. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3707. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3708. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3709. do { \
  3710. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3711. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3712. } while (0)
  3713. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3714. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3715. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3716. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3717. do { \
  3718. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3719. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3720. } while (0)
  3721. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3722. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3723. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3724. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3725. do { \
  3726. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3727. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3728. } while (0)
  3729. /**
  3730. * @brief host -> target HTT out-of-band sync request
  3731. *
  3732. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3733. *
  3734. * @details
  3735. * The HTT SYNC tells the target to suspend processing of subsequent
  3736. * HTT host-to-target messages until some other target agent locally
  3737. * informs the target HTT FW that the current sync counter is equal to
  3738. * or greater than (in a modulo sense) the sync counter specified in
  3739. * the SYNC message.
  3740. * This allows other host-target components to synchronize their operation
  3741. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3742. * security key has been downloaded to and activated by the target.
  3743. * In the absence of any explicit synchronization counter value
  3744. * specification, the target HTT FW will use zero as the default current
  3745. * sync value.
  3746. *
  3747. * |31 24|23 16|15 8|7 0|
  3748. * |-----------------------------------------------------------|
  3749. * | reserved | sync count | msg type |
  3750. * |-----------------------------------------------------------|
  3751. * Header fields:
  3752. * - MSG_TYPE
  3753. * Bits 7:0
  3754. * Purpose: identifies this as a sync message
  3755. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3756. * - SYNC_COUNT
  3757. * Bits 15:8
  3758. * Purpose: specifies what sync value the HTT FW will wait for from
  3759. * an out-of-band specification to resume its operation
  3760. * Value: in-band sync counter value to compare against the out-of-band
  3761. * counter spec.
  3762. * The HTT target FW will suspend its host->target message processing
  3763. * as long as
  3764. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3765. */
  3766. #define HTT_H2T_SYNC_MSG_SZ 4
  3767. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3768. #define HTT_H2T_SYNC_COUNT_S 8
  3769. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3770. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3771. HTT_H2T_SYNC_COUNT_S)
  3772. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3773. do { \
  3774. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3775. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3776. } while (0)
  3777. /**
  3778. * @brief host -> target HTT aggregation configuration
  3779. *
  3780. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3781. */
  3782. #define HTT_AGGR_CFG_MSG_SZ 4
  3783. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3784. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3785. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3786. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3787. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3788. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3789. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3790. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3791. do { \
  3792. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3793. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3794. } while (0)
  3795. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3796. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3797. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3798. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3799. do { \
  3800. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3801. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3802. } while (0)
  3803. /**
  3804. * @brief host -> target HTT configure max amsdu info per vdev
  3805. *
  3806. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3807. *
  3808. * @details
  3809. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3810. *
  3811. * |31 21|20 16|15 8|7 0|
  3812. * |-----------------------------------------------------------|
  3813. * | reserved | vdev id | max amsdu | msg type |
  3814. * |-----------------------------------------------------------|
  3815. * Header fields:
  3816. * - MSG_TYPE
  3817. * Bits 7:0
  3818. * Purpose: identifies this as a aggr cfg ex message
  3819. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3820. * - MAX_NUM_AMSDU_SUBFRM
  3821. * Bits 15:8
  3822. * Purpose: max MSDUs per A-MSDU
  3823. * - VDEV_ID
  3824. * Bits 20:16
  3825. * Purpose: ID of the vdev to which this limit is applied
  3826. */
  3827. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3828. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3829. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3830. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3831. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3832. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3833. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3834. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3835. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3836. do { \
  3837. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3838. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3839. } while (0)
  3840. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3841. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3842. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3843. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3844. do { \
  3845. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3846. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3847. } while (0)
  3848. /**
  3849. * @brief HTT WDI_IPA Config Message
  3850. *
  3851. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3852. *
  3853. * @details
  3854. * The HTT WDI_IPA config message is created/sent by host at driver
  3855. * init time. It contains information about data structures used on
  3856. * WDI_IPA TX and RX path.
  3857. * TX CE ring is used for pushing packet metadata from IPA uC
  3858. * to WLAN FW
  3859. * TX Completion ring is used for generating TX completions from
  3860. * WLAN FW to IPA uC
  3861. * RX Indication ring is used for indicating RX packets from FW
  3862. * to IPA uC
  3863. * RX Ring2 is used as either completion ring or as second
  3864. * indication ring. when Ring2 is used as completion ring, IPA uC
  3865. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3866. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3867. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3868. * indicated in RX Indication ring. Please see WDI_IPA specification
  3869. * for more details.
  3870. * |31 24|23 16|15 8|7 0|
  3871. * |----------------+----------------+----------------+----------------|
  3872. * | tx pkt pool size | Rsvd | msg_type |
  3873. * |-------------------------------------------------------------------|
  3874. * | tx comp ring base (bits 31:0) |
  3875. #if HTT_PADDR64
  3876. * | tx comp ring base (bits 63:32) |
  3877. #endif
  3878. * |-------------------------------------------------------------------|
  3879. * | tx comp ring size |
  3880. * |-------------------------------------------------------------------|
  3881. * | tx comp WR_IDX physical address (bits 31:0) |
  3882. #if HTT_PADDR64
  3883. * | tx comp WR_IDX physical address (bits 63:32) |
  3884. #endif
  3885. * |-------------------------------------------------------------------|
  3886. * | tx CE WR_IDX physical address (bits 31:0) |
  3887. #if HTT_PADDR64
  3888. * | tx CE WR_IDX physical address (bits 63:32) |
  3889. #endif
  3890. * |-------------------------------------------------------------------|
  3891. * | rx indication ring base (bits 31:0) |
  3892. #if HTT_PADDR64
  3893. * | rx indication ring base (bits 63:32) |
  3894. #endif
  3895. * |-------------------------------------------------------------------|
  3896. * | rx indication ring size |
  3897. * |-------------------------------------------------------------------|
  3898. * | rx ind RD_IDX physical address (bits 31:0) |
  3899. #if HTT_PADDR64
  3900. * | rx ind RD_IDX physical address (bits 63:32) |
  3901. #endif
  3902. * |-------------------------------------------------------------------|
  3903. * | rx ind WR_IDX physical address (bits 31:0) |
  3904. #if HTT_PADDR64
  3905. * | rx ind WR_IDX physical address (bits 63:32) |
  3906. #endif
  3907. * |-------------------------------------------------------------------|
  3908. * |-------------------------------------------------------------------|
  3909. * | rx ring2 base (bits 31:0) |
  3910. #if HTT_PADDR64
  3911. * | rx ring2 base (bits 63:32) |
  3912. #endif
  3913. * |-------------------------------------------------------------------|
  3914. * | rx ring2 size |
  3915. * |-------------------------------------------------------------------|
  3916. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3917. #if HTT_PADDR64
  3918. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3919. #endif
  3920. * |-------------------------------------------------------------------|
  3921. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3922. #if HTT_PADDR64
  3923. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3924. #endif
  3925. * |-------------------------------------------------------------------|
  3926. *
  3927. * Header fields:
  3928. * Header fields:
  3929. * - MSG_TYPE
  3930. * Bits 7:0
  3931. * Purpose: Identifies this as WDI_IPA config message
  3932. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3933. * - TX_PKT_POOL_SIZE
  3934. * Bits 15:0
  3935. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3936. * WDI_IPA TX path
  3937. * For systems using 32-bit format for bus addresses:
  3938. * - TX_COMP_RING_BASE_ADDR
  3939. * Bits 31:0
  3940. * Purpose: TX Completion Ring base address in DDR
  3941. * - TX_COMP_RING_SIZE
  3942. * Bits 31:0
  3943. * Purpose: TX Completion Ring size (must be power of 2)
  3944. * - TX_COMP_WR_IDX_ADDR
  3945. * Bits 31:0
  3946. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3947. * updates the Write Index for WDI_IPA TX completion ring
  3948. * - TX_CE_WR_IDX_ADDR
  3949. * Bits 31:0
  3950. * Purpose: DDR address where IPA uC
  3951. * updates the WR Index for TX CE ring
  3952. * (needed for fusion platforms)
  3953. * - RX_IND_RING_BASE_ADDR
  3954. * Bits 31:0
  3955. * Purpose: RX Indication Ring base address in DDR
  3956. * - RX_IND_RING_SIZE
  3957. * Bits 31:0
  3958. * Purpose: RX Indication Ring size
  3959. * - RX_IND_RD_IDX_ADDR
  3960. * Bits 31:0
  3961. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3962. * RX indication ring
  3963. * - RX_IND_WR_IDX_ADDR
  3964. * Bits 31:0
  3965. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3966. * updates the Write Index for WDI_IPA RX indication ring
  3967. * - RX_RING2_BASE_ADDR
  3968. * Bits 31:0
  3969. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3970. * - RX_RING2_SIZE
  3971. * Bits 31:0
  3972. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3973. * - RX_RING2_RD_IDX_ADDR
  3974. * Bits 31:0
  3975. * Purpose: If Second RX ring is Indication ring, DDR address where
  3976. * IPA uC updates the Read Index for Ring2.
  3977. * If Second RX ring is completion ring, this is NOT used
  3978. * - RX_RING2_WR_IDX_ADDR
  3979. * Bits 31:0
  3980. * Purpose: If Second RX ring is Indication ring, DDR address where
  3981. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3982. * If second RX ring is completion ring, DDR address where
  3983. * IPA uC updates the Write Index for Ring 2.
  3984. * For systems using 64-bit format for bus addresses:
  3985. * - TX_COMP_RING_BASE_ADDR_LO
  3986. * Bits 31:0
  3987. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3988. * - TX_COMP_RING_BASE_ADDR_HI
  3989. * Bits 31:0
  3990. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3991. * - TX_COMP_RING_SIZE
  3992. * Bits 31:0
  3993. * Purpose: TX Completion Ring size (must be power of 2)
  3994. * - TX_COMP_WR_IDX_ADDR_LO
  3995. * Bits 31:0
  3996. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3997. * Lower 4 bytes of DDR address where WIFI FW
  3998. * updates the Write Index for WDI_IPA TX completion ring
  3999. * - TX_COMP_WR_IDX_ADDR_HI
  4000. * Bits 31:0
  4001. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4002. * Higher 4 bytes of DDR address where WIFI FW
  4003. * updates the Write Index for WDI_IPA TX completion ring
  4004. * - TX_CE_WR_IDX_ADDR_LO
  4005. * Bits 31:0
  4006. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4007. * updates the WR Index for TX CE ring
  4008. * (needed for fusion platforms)
  4009. * - TX_CE_WR_IDX_ADDR_HI
  4010. * Bits 31:0
  4011. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4012. * updates the WR Index for TX CE ring
  4013. * (needed for fusion platforms)
  4014. * - RX_IND_RING_BASE_ADDR_LO
  4015. * Bits 31:0
  4016. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4017. * - RX_IND_RING_BASE_ADDR_HI
  4018. * Bits 31:0
  4019. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4020. * - RX_IND_RING_SIZE
  4021. * Bits 31:0
  4022. * Purpose: RX Indication Ring size
  4023. * - RX_IND_RD_IDX_ADDR_LO
  4024. * Bits 31:0
  4025. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4026. * for WDI_IPA RX indication ring
  4027. * - RX_IND_RD_IDX_ADDR_HI
  4028. * Bits 31:0
  4029. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4030. * for WDI_IPA RX indication ring
  4031. * - RX_IND_WR_IDX_ADDR_LO
  4032. * Bits 31:0
  4033. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4034. * Lower 4 bytes of DDR address where WIFI FW
  4035. * updates the Write Index for WDI_IPA RX indication ring
  4036. * - RX_IND_WR_IDX_ADDR_HI
  4037. * Bits 31:0
  4038. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4039. * Higher 4 bytes of DDR address where WIFI FW
  4040. * updates the Write Index for WDI_IPA RX indication ring
  4041. * - RX_RING2_BASE_ADDR_LO
  4042. * Bits 31:0
  4043. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4044. * - RX_RING2_BASE_ADDR_HI
  4045. * Bits 31:0
  4046. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4047. * - RX_RING2_SIZE
  4048. * Bits 31:0
  4049. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4050. * - RX_RING2_RD_IDX_ADDR_LO
  4051. * Bits 31:0
  4052. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4053. * DDR address where IPA uC updates the Read Index for Ring2.
  4054. * If Second RX ring is completion ring, this is NOT used
  4055. * - RX_RING2_RD_IDX_ADDR_HI
  4056. * Bits 31:0
  4057. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4058. * DDR address where IPA uC updates the Read Index for Ring2.
  4059. * If Second RX ring is completion ring, this is NOT used
  4060. * - RX_RING2_WR_IDX_ADDR_LO
  4061. * Bits 31:0
  4062. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4063. * DDR address where WIFI FW updates the Write Index
  4064. * for WDI_IPA RX ring2
  4065. * If second RX ring is completion ring, lower 4 bytes of
  4066. * DDR address where IPA uC updates the Write Index for Ring 2.
  4067. * - RX_RING2_WR_IDX_ADDR_HI
  4068. * Bits 31:0
  4069. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4070. * DDR address where WIFI FW updates the Write Index
  4071. * for WDI_IPA RX ring2
  4072. * If second RX ring is completion ring, higher 4 bytes of
  4073. * DDR address where IPA uC updates the Write Index for Ring 2.
  4074. */
  4075. #if HTT_PADDR64
  4076. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4077. #else
  4078. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4079. #endif
  4080. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4081. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4082. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4083. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4084. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4085. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4086. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4087. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4088. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4089. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4090. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4091. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4092. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4093. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4094. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4095. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4096. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4097. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4098. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4099. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4100. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4101. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4102. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4103. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4104. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4105. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4106. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4107. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4108. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4109. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4110. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4111. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4112. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4113. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4114. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4115. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4116. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4117. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4118. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4119. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4120. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4121. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4122. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4123. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4124. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4125. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4126. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4127. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4128. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4129. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4130. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4131. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4132. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4133. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4134. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4135. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4136. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4137. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4138. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4139. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4140. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4141. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4142. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4143. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4144. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4145. do { \
  4146. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4147. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4148. } while (0)
  4149. /* for systems using 32-bit format for bus addr */
  4150. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4151. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4152. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4153. do { \
  4154. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4155. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4156. } while (0)
  4157. /* for systems using 64-bit format for bus addr */
  4158. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4159. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4160. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4161. do { \
  4162. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4163. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4164. } while (0)
  4165. /* for systems using 64-bit format for bus addr */
  4166. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4167. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4168. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4169. do { \
  4170. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4171. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4172. } while (0)
  4173. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4174. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4175. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4176. do { \
  4177. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4178. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4179. } while (0)
  4180. /* for systems using 32-bit format for bus addr */
  4181. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4182. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4183. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4184. do { \
  4185. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4186. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4187. } while (0)
  4188. /* for systems using 64-bit format for bus addr */
  4189. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4190. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4191. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4192. do { \
  4193. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4194. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4195. } while (0)
  4196. /* for systems using 64-bit format for bus addr */
  4197. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4198. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4199. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4200. do { \
  4201. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4202. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4203. } while (0)
  4204. /* for systems using 32-bit format for bus addr */
  4205. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4206. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4207. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4208. do { \
  4209. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4210. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4211. } while (0)
  4212. /* for systems using 64-bit format for bus addr */
  4213. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4214. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4215. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4216. do { \
  4217. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4218. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4219. } while (0)
  4220. /* for systems using 64-bit format for bus addr */
  4221. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4222. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4223. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4224. do { \
  4225. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4226. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4227. } while (0)
  4228. /* for systems using 32-bit format for bus addr */
  4229. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4230. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4231. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4232. do { \
  4233. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4234. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4235. } while (0)
  4236. /* for systems using 64-bit format for bus addr */
  4237. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4238. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4239. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4240. do { \
  4241. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4242. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4243. } while (0)
  4244. /* for systems using 64-bit format for bus addr */
  4245. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4246. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4247. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4248. do { \
  4249. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4250. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4251. } while (0)
  4252. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4253. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4254. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4255. do { \
  4256. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4257. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4258. } while (0)
  4259. /* for systems using 32-bit format for bus addr */
  4260. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4261. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4262. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4263. do { \
  4264. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4265. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4266. } while (0)
  4267. /* for systems using 64-bit format for bus addr */
  4268. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4269. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4270. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4271. do { \
  4272. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4273. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4274. } while (0)
  4275. /* for systems using 64-bit format for bus addr */
  4276. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4277. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4278. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4279. do { \
  4280. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4281. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4282. } while (0)
  4283. /* for systems using 32-bit format for bus addr */
  4284. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4285. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4286. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4287. do { \
  4288. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4289. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4290. } while (0)
  4291. /* for systems using 64-bit format for bus addr */
  4292. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4293. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4294. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4295. do { \
  4296. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4297. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4298. } while (0)
  4299. /* for systems using 64-bit format for bus addr */
  4300. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4301. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4302. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4303. do { \
  4304. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4305. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4306. } while (0)
  4307. /* for systems using 32-bit format for bus addr */
  4308. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4309. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4310. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4311. do { \
  4312. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4313. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4314. } while (0)
  4315. /* for systems using 64-bit format for bus addr */
  4316. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4317. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4318. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4319. do { \
  4320. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4321. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4322. } while (0)
  4323. /* for systems using 64-bit format for bus addr */
  4324. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4325. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4326. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4327. do { \
  4328. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4329. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4330. } while (0)
  4331. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4332. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4333. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4334. do { \
  4335. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4336. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4337. } while (0)
  4338. /* for systems using 32-bit format for bus addr */
  4339. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4340. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4341. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4342. do { \
  4343. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4344. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4345. } while (0)
  4346. /* for systems using 64-bit format for bus addr */
  4347. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4348. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4349. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4350. do { \
  4351. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4352. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4353. } while (0)
  4354. /* for systems using 64-bit format for bus addr */
  4355. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4356. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4357. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4358. do { \
  4359. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4360. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4361. } while (0)
  4362. /* for systems using 32-bit format for bus addr */
  4363. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4364. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4365. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4366. do { \
  4367. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4368. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4369. } while (0)
  4370. /* for systems using 64-bit format for bus addr */
  4371. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4372. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4373. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4374. do { \
  4375. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4376. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4377. } while (0)
  4378. /* for systems using 64-bit format for bus addr */
  4379. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4380. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4381. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4382. do { \
  4383. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4384. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4385. } while (0)
  4386. /*
  4387. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4388. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4389. * addresses are stored in a XXX-bit field.
  4390. * This macro is used to define both htt_wdi_ipa_config32_t and
  4391. * htt_wdi_ipa_config64_t structs.
  4392. */
  4393. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4394. _paddr__tx_comp_ring_base_addr_, \
  4395. _paddr__tx_comp_wr_idx_addr_, \
  4396. _paddr__tx_ce_wr_idx_addr_, \
  4397. _paddr__rx_ind_ring_base_addr_, \
  4398. _paddr__rx_ind_rd_idx_addr_, \
  4399. _paddr__rx_ind_wr_idx_addr_, \
  4400. _paddr__rx_ring2_base_addr_,\
  4401. _paddr__rx_ring2_rd_idx_addr_,\
  4402. _paddr__rx_ring2_wr_idx_addr_) \
  4403. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4404. { \
  4405. /* DWORD 0: flags and meta-data */ \
  4406. A_UINT32 \
  4407. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4408. reserved: 8, \
  4409. tx_pkt_pool_size: 16;\
  4410. /* DWORD 1 */\
  4411. _paddr__tx_comp_ring_base_addr_;\
  4412. /* DWORD 2 (or 3)*/\
  4413. A_UINT32 tx_comp_ring_size;\
  4414. /* DWORD 3 (or 4)*/\
  4415. _paddr__tx_comp_wr_idx_addr_;\
  4416. /* DWORD 4 (or 6)*/\
  4417. _paddr__tx_ce_wr_idx_addr_;\
  4418. /* DWORD 5 (or 8)*/\
  4419. _paddr__rx_ind_ring_base_addr_;\
  4420. /* DWORD 6 (or 10)*/\
  4421. A_UINT32 rx_ind_ring_size;\
  4422. /* DWORD 7 (or 11)*/\
  4423. _paddr__rx_ind_rd_idx_addr_;\
  4424. /* DWORD 8 (or 13)*/\
  4425. _paddr__rx_ind_wr_idx_addr_;\
  4426. /* DWORD 9 (or 15)*/\
  4427. _paddr__rx_ring2_base_addr_;\
  4428. /* DWORD 10 (or 17) */\
  4429. A_UINT32 rx_ring2_size;\
  4430. /* DWORD 11 (or 18) */\
  4431. _paddr__rx_ring2_rd_idx_addr_;\
  4432. /* DWORD 12 (or 20) */\
  4433. _paddr__rx_ring2_wr_idx_addr_;\
  4434. } POSTPACK
  4435. /* define a htt_wdi_ipa_config32_t type */
  4436. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4437. /* define a htt_wdi_ipa_config64_t type */
  4438. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4439. #if HTT_PADDR64
  4440. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4441. #else
  4442. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4443. #endif
  4444. enum htt_wdi_ipa_op_code {
  4445. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4446. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4447. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4448. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4449. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4450. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4451. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4452. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4453. /* keep this last */
  4454. HTT_WDI_IPA_OPCODE_MAX
  4455. };
  4456. /**
  4457. * @brief HTT WDI_IPA Operation Request Message
  4458. *
  4459. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4460. *
  4461. * @details
  4462. * HTT WDI_IPA Operation Request message is sent by host
  4463. * to either suspend or resume WDI_IPA TX or RX path.
  4464. * |31 24|23 16|15 8|7 0|
  4465. * |----------------+----------------+----------------+----------------|
  4466. * | op_code | Rsvd | msg_type |
  4467. * |-------------------------------------------------------------------|
  4468. *
  4469. * Header fields:
  4470. * - MSG_TYPE
  4471. * Bits 7:0
  4472. * Purpose: Identifies this as WDI_IPA Operation Request message
  4473. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4474. * - OP_CODE
  4475. * Bits 31:16
  4476. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4477. * value: = enum htt_wdi_ipa_op_code
  4478. */
  4479. PREPACK struct htt_wdi_ipa_op_request_t
  4480. {
  4481. /* DWORD 0: flags and meta-data */
  4482. A_UINT32
  4483. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4484. reserved: 8,
  4485. op_code: 16;
  4486. } POSTPACK;
  4487. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4488. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4489. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4490. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4491. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4492. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4493. do { \
  4494. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4495. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4496. } while (0)
  4497. /*
  4498. * @brief host -> target HTT_MSI_SETUP message
  4499. *
  4500. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4501. *
  4502. * @details
  4503. * After target is booted up, host can send MSI setup message so that
  4504. * target sets up HW registers based on setup message.
  4505. *
  4506. * The message would appear as follows:
  4507. * |31 24|23 16|15|14 8|7 0|
  4508. * |---------------+-----------------+-----------------+-----------------|
  4509. * | reserved | msi_type | pdev_id | msg_type |
  4510. * |---------------------------------------------------------------------|
  4511. * | msi_addr_lo |
  4512. * |---------------------------------------------------------------------|
  4513. * | msi_addr_hi |
  4514. * |---------------------------------------------------------------------|
  4515. * | msi_data |
  4516. * |---------------------------------------------------------------------|
  4517. *
  4518. * The message is interpreted as follows:
  4519. * dword0 - b'0:7 - msg_type: This will be set to
  4520. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4521. * b'8:15 - pdev_id:
  4522. * 0 (for rings at SOC/UMAC level),
  4523. * 1/2/3 mac id (for rings at LMAC level)
  4524. * b'16:23 - msi_type: identify which msi registers need to be setup
  4525. * more details can be got from enum htt_msi_setup_type
  4526. * b'24:31 - reserved
  4527. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4528. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4529. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4530. */
  4531. PREPACK struct htt_msi_setup_t {
  4532. A_UINT32 msg_type: 8,
  4533. pdev_id: 8,
  4534. msi_type: 8,
  4535. reserved: 8;
  4536. A_UINT32 msi_addr_lo;
  4537. A_UINT32 msi_addr_hi;
  4538. A_UINT32 msi_data;
  4539. } POSTPACK;
  4540. enum htt_msi_setup_type {
  4541. HTT_PPDU_END_MSI_SETUP_TYPE,
  4542. /* Insert new types here*/
  4543. };
  4544. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4545. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4546. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4547. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4548. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4549. HTT_MSI_SETUP_PDEV_ID_S)
  4550. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4551. do { \
  4552. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4553. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4554. } while (0)
  4555. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4556. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4557. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4558. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4559. HTT_MSI_SETUP_MSI_TYPE_S)
  4560. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4561. do { \
  4562. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4563. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4564. } while (0)
  4565. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4566. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4567. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4568. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4569. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4570. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4571. do { \
  4572. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4573. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4574. } while (0)
  4575. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4576. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4577. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4578. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4579. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4580. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4581. do { \
  4582. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4583. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4584. } while (0)
  4585. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4586. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4587. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4588. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4589. HTT_MSI_SETUP_MSI_DATA_S)
  4590. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4591. do { \
  4592. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4593. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4594. } while (0)
  4595. /*
  4596. * @brief host -> target HTT_SRING_SETUP message
  4597. *
  4598. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4599. *
  4600. * @details
  4601. * After target is booted up, Host can send SRING setup message for
  4602. * each host facing LMAC SRING. Target setups up HW registers based
  4603. * on setup message and confirms back to Host if response_required is set.
  4604. * Host should wait for confirmation message before sending new SRING
  4605. * setup message
  4606. *
  4607. * The message would appear as follows:
  4608. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4609. * |--------------- +-----------------+-----------------+-----------------|
  4610. * | ring_type | ring_id | pdev_id | msg_type |
  4611. * |----------------------------------------------------------------------|
  4612. * | ring_base_addr_lo |
  4613. * |----------------------------------------------------------------------|
  4614. * | ring_base_addr_hi |
  4615. * |----------------------------------------------------------------------|
  4616. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4617. * |----------------------------------------------------------------------|
  4618. * | ring_head_offset32_remote_addr_lo |
  4619. * |----------------------------------------------------------------------|
  4620. * | ring_head_offset32_remote_addr_hi |
  4621. * |----------------------------------------------------------------------|
  4622. * | ring_tail_offset32_remote_addr_lo |
  4623. * |----------------------------------------------------------------------|
  4624. * | ring_tail_offset32_remote_addr_hi |
  4625. * |----------------------------------------------------------------------|
  4626. * | ring_msi_addr_lo |
  4627. * |----------------------------------------------------------------------|
  4628. * | ring_msi_addr_hi |
  4629. * |----------------------------------------------------------------------|
  4630. * | ring_msi_data |
  4631. * |----------------------------------------------------------------------|
  4632. * | intr_timer_th |IM| intr_batch_counter_th |
  4633. * |----------------------------------------------------------------------|
  4634. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4635. * |----------------------------------------------------------------------|
  4636. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4637. * |----------------------------------------------------------------------|
  4638. * Where
  4639. * IM = sw_intr_mode
  4640. * RR = response_required
  4641. * PTCF = prefetch_timer_cfg
  4642. * IP = IPA drop flag
  4643. *
  4644. * The message is interpreted as follows:
  4645. * dword0 - b'0:7 - msg_type: This will be set to
  4646. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4647. * b'8:15 - pdev_id:
  4648. * 0 (for rings at SOC/UMAC level),
  4649. * 1/2/3 mac id (for rings at LMAC level)
  4650. * b'16:23 - ring_id: identify which ring is to setup,
  4651. * more details can be got from enum htt_srng_ring_id
  4652. * b'24:31 - ring_type: identify type of host rings,
  4653. * more details can be got from enum htt_srng_ring_type
  4654. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4655. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4656. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4657. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4658. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4659. * SW_TO_HW_RING.
  4660. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4661. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4662. * Lower 32 bits of memory address of the remote variable
  4663. * storing the 4-byte word offset that identifies the head
  4664. * element within the ring.
  4665. * (The head offset variable has type A_UINT32.)
  4666. * Valid for HW_TO_SW and SW_TO_SW rings.
  4667. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4668. * Upper 32 bits of memory address of the remote variable
  4669. * storing the 4-byte word offset that identifies the head
  4670. * element within the ring.
  4671. * (The head offset variable has type A_UINT32.)
  4672. * Valid for HW_TO_SW and SW_TO_SW rings.
  4673. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4674. * Lower 32 bits of memory address of the remote variable
  4675. * storing the 4-byte word offset that identifies the tail
  4676. * element within the ring.
  4677. * (The tail offset variable has type A_UINT32.)
  4678. * Valid for HW_TO_SW and SW_TO_SW rings.
  4679. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4680. * Upper 32 bits of memory address of the remote variable
  4681. * storing the 4-byte word offset that identifies the tail
  4682. * element within the ring.
  4683. * (The tail offset variable has type A_UINT32.)
  4684. * Valid for HW_TO_SW and SW_TO_SW rings.
  4685. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4686. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4687. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4688. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4689. * dword10 - b'0:31 - ring_msi_data: MSI data
  4690. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4691. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4692. * dword11 - b'0:14 - intr_batch_counter_th:
  4693. * batch counter threshold is in units of 4-byte words.
  4694. * HW internally maintains and increments batch count.
  4695. * (see SRING spec for detail description).
  4696. * When batch count reaches threshold value, an interrupt
  4697. * is generated by HW.
  4698. * b'15 - sw_intr_mode:
  4699. * This configuration shall be static.
  4700. * Only programmed at power up.
  4701. * 0: generate pulse style sw interrupts
  4702. * 1: generate level style sw interrupts
  4703. * b'16:31 - intr_timer_th:
  4704. * The timer init value when timer is idle or is
  4705. * initialized to start downcounting.
  4706. * In 8us units (to cover a range of 0 to 524 ms)
  4707. * dword12 - b'0:15 - intr_low_threshold:
  4708. * Used only by Consumer ring to generate ring_sw_int_p.
  4709. * Ring entries low threshold water mark, that is used
  4710. * in combination with the interrupt timer as well as
  4711. * the the clearing of the level interrupt.
  4712. * b'16:18 - prefetch_timer_cfg:
  4713. * Used only by Consumer ring to set timer mode to
  4714. * support Application prefetch handling.
  4715. * The external tail offset/pointer will be updated
  4716. * at following intervals:
  4717. * 3'b000: (Prefetch feature disabled; used only for debug)
  4718. * 3'b001: 1 usec
  4719. * 3'b010: 4 usec
  4720. * 3'b011: 8 usec (default)
  4721. * 3'b100: 16 usec
  4722. * Others: Reserved
  4723. * b'19 - response_required:
  4724. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4725. * b'20 - ipa_drop_flag:
  4726. Indicates that host will config ipa drop threshold percentage
  4727. * b'21:31 - reserved: reserved for future use
  4728. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4729. * b'8:15 - ipa drop high threshold percentage:
  4730. * b'16:31 - Reserved
  4731. */
  4732. PREPACK struct htt_sring_setup_t {
  4733. A_UINT32 msg_type: 8,
  4734. pdev_id: 8,
  4735. ring_id: 8,
  4736. ring_type: 8;
  4737. A_UINT32 ring_base_addr_lo;
  4738. A_UINT32 ring_base_addr_hi;
  4739. A_UINT32 ring_size: 16,
  4740. ring_entry_size: 8,
  4741. ring_misc_cfg_flag: 8;
  4742. A_UINT32 ring_head_offset32_remote_addr_lo;
  4743. A_UINT32 ring_head_offset32_remote_addr_hi;
  4744. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4745. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4746. A_UINT32 ring_msi_addr_lo;
  4747. A_UINT32 ring_msi_addr_hi;
  4748. A_UINT32 ring_msi_data;
  4749. A_UINT32 intr_batch_counter_th: 15,
  4750. sw_intr_mode: 1,
  4751. intr_timer_th: 16;
  4752. A_UINT32 intr_low_threshold: 16,
  4753. prefetch_timer_cfg: 3,
  4754. response_required: 1,
  4755. ipa_drop_flag: 1,
  4756. reserved1: 11;
  4757. A_UINT32 ipa_drop_low_threshold: 8,
  4758. ipa_drop_high_threshold: 8,
  4759. reserved: 16;
  4760. } POSTPACK;
  4761. enum htt_srng_ring_type {
  4762. HTT_HW_TO_SW_RING = 0,
  4763. HTT_SW_TO_HW_RING,
  4764. HTT_SW_TO_SW_RING,
  4765. /* Insert new ring types above this line */
  4766. };
  4767. enum htt_srng_ring_id {
  4768. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4769. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4770. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4771. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4772. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4773. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4774. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4775. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4776. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4777. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4778. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4779. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4780. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4781. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4782. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4783. /* Add Other SRING which can't be directly configured by host software above this line */
  4784. };
  4785. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4786. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4787. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4788. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4789. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4790. HTT_SRING_SETUP_PDEV_ID_S)
  4791. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4792. do { \
  4793. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4794. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4795. } while (0)
  4796. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4797. #define HTT_SRING_SETUP_RING_ID_S 16
  4798. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4799. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4800. HTT_SRING_SETUP_RING_ID_S)
  4801. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4802. do { \
  4803. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4804. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4805. } while (0)
  4806. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4807. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4808. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4809. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4810. HTT_SRING_SETUP_RING_TYPE_S)
  4811. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4812. do { \
  4813. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4814. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4815. } while (0)
  4816. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4817. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4818. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4819. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4820. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4821. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4822. do { \
  4823. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4824. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4825. } while (0)
  4826. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4827. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4828. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4829. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4830. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4831. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4832. do { \
  4833. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4834. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4835. } while (0)
  4836. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4837. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4838. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4839. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4840. HTT_SRING_SETUP_RING_SIZE_S)
  4841. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4842. do { \
  4843. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4844. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4845. } while (0)
  4846. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4847. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4848. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4849. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4850. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4851. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4852. do { \
  4853. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4854. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4855. } while (0)
  4856. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4857. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4858. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4859. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4860. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4861. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4862. do { \
  4863. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4864. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4865. } while (0)
  4866. /* This control bit is applicable to only Producer, which updates Ring ID field
  4867. * of each descriptor before pushing into the ring.
  4868. * 0: updates ring_id(default)
  4869. * 1: ring_id updating disabled */
  4870. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4871. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4872. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4873. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4874. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4875. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4876. do { \
  4877. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4878. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4879. } while (0)
  4880. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4881. * of each descriptor before pushing into the ring.
  4882. * 0: updates Loopcnt(default)
  4883. * 1: Loopcnt updating disabled */
  4884. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4885. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4886. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4887. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4888. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4889. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4890. do { \
  4891. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4892. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4893. } while (0)
  4894. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4895. * into security_id port of GXI/AXI. */
  4896. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4897. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4898. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4899. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4900. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4901. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4902. do { \
  4903. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4904. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4905. } while (0)
  4906. /* During MSI write operation, SRNG drives value of this register bit into
  4907. * swap bit of GXI/AXI. */
  4908. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4909. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4910. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4911. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4912. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4913. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4914. do { \
  4915. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4916. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4917. } while (0)
  4918. /* During Pointer write operation, SRNG drives value of this register bit into
  4919. * swap bit of GXI/AXI. */
  4920. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4921. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4922. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4923. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4924. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4925. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4926. do { \
  4927. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4928. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4929. } while (0)
  4930. /* During any data or TLV write operation, SRNG drives value of this register
  4931. * bit into swap bit of GXI/AXI. */
  4932. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4933. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4934. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4935. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4936. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4937. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4938. do { \
  4939. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4940. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4941. } while (0)
  4942. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4943. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4944. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4945. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4946. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4947. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4948. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4949. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4950. do { \
  4951. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4952. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4953. } while (0)
  4954. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4955. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4956. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4957. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4958. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4959. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4960. do { \
  4961. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4962. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4963. } while (0)
  4964. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4965. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4966. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4967. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4968. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4969. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4970. do { \
  4971. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4972. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4973. } while (0)
  4974. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4975. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4976. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4977. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4978. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4979. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4980. do { \
  4981. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4982. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4983. } while (0)
  4984. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4985. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4986. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4987. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4988. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4989. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4990. do { \
  4991. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4992. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4993. } while (0)
  4994. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4995. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4996. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4997. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4998. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4999. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5000. do { \
  5001. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5002. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5003. } while (0)
  5004. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5005. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5006. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5007. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5008. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5009. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5010. do { \
  5011. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5012. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5013. } while (0)
  5014. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5015. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5016. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5017. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5018. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5019. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5020. do { \
  5021. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5022. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5023. } while (0)
  5024. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5025. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5026. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5027. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5028. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5029. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5030. do { \
  5031. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5032. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5033. } while (0)
  5034. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5035. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5036. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5037. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5038. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5039. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5040. do { \
  5041. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5042. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5043. } while (0)
  5044. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5045. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5046. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5047. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5048. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5049. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5050. do { \
  5051. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5052. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5053. } while (0)
  5054. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5055. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5056. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5057. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5058. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5059. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5060. do { \
  5061. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5062. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5063. } while (0)
  5064. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5065. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5066. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5067. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5068. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5069. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5070. do { \
  5071. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5072. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5073. } while (0)
  5074. /**
  5075. * @brief host -> target RX ring selection config message
  5076. *
  5077. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5078. *
  5079. * @details
  5080. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5081. * configure RXDMA rings.
  5082. * The configuration is per ring based and includes both packet subtypes
  5083. * and PPDU/MPDU TLVs.
  5084. *
  5085. * The message would appear as follows:
  5086. *
  5087. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5088. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5089. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5090. * |-----------------------+-----+-----+--------------------------------|
  5091. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5092. * |--------------------------------------------------------------------|
  5093. * | packet_type_enable_flags_0 |
  5094. * |--------------------------------------------------------------------|
  5095. * | packet_type_enable_flags_1 |
  5096. * |--------------------------------------------------------------------|
  5097. * | packet_type_enable_flags_2 |
  5098. * |--------------------------------------------------------------------|
  5099. * | packet_type_enable_flags_3 |
  5100. * |--------------------------------------------------------------------|
  5101. * | tlv_filter_in_flags |
  5102. * |-----------------------------------+--------------------------------|
  5103. * | rx_header_offset | rx_packet_offset |
  5104. * |-----------------------------------+--------------------------------|
  5105. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5106. * |-----------------------------------+--------------------------------|
  5107. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5108. * |-----------------------------------+--------------------------------|
  5109. * | rsvd3 | rx_attention_offset |
  5110. * |--------------------------------------------------------------------|
  5111. * | rsvd4 | mo| fp| rx_drop_threshold |
  5112. * | |ndp|ndp| |
  5113. * |--------------------------------------------------------------------|
  5114. * Where:
  5115. * PS = pkt_swap
  5116. * SS = status_swap
  5117. * OV = rx_offsets_valid
  5118. * DT = drop_thresh_valid
  5119. * CLM = config_length_mgmt
  5120. * CLC = config_length_ctrl
  5121. * CLD = config_length_data
  5122. * RXHDL = rx_hdr_len
  5123. * RX = rxpcu_filter_enable_flag
  5124. * The message is interpreted as follows:
  5125. * dword0 - b'0:7 - msg_type: This will be set to
  5126. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5127. * b'8:15 - pdev_id:
  5128. * 0 (for rings at SOC/UMAC level),
  5129. * 1/2/3 mac id (for rings at LMAC level)
  5130. * b'16:23 - ring_id : Identify the ring to configure.
  5131. * More details can be got from enum htt_srng_ring_id
  5132. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5133. * BUF_RING_CFG_0 defs within HW .h files,
  5134. * e.g. wmac_top_reg_seq_hwioreg.h
  5135. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5136. * BUF_RING_CFG_0 defs within HW .h files,
  5137. * e.g. wmac_top_reg_seq_hwioreg.h
  5138. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5139. * configuration fields are valid
  5140. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5141. * rx_drop_threshold field is valid
  5142. * b'28 - rx_mon_global_en: Enable/Disable global register
  5143. 8 configuration in Rx monitor module.
  5144. * b'29:31 - rsvd1: reserved for future use
  5145. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5146. * in byte units.
  5147. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5148. * b'16:18 - config_length_mgmt (MGMT):
  5149. * Represents the length of mpdu bytes for mgmt pkt.
  5150. * valid values:
  5151. * 001 - 64bytes
  5152. * 010 - 128bytes
  5153. * 100 - 256bytes
  5154. * 111 - Full mpdu bytes
  5155. * b'19:21 - config_length_ctrl (CTRL):
  5156. * Represents the length of mpdu bytes for ctrl pkt.
  5157. * valid values:
  5158. * 001 - 64bytes
  5159. * 010 - 128bytes
  5160. * 100 - 256bytes
  5161. * 111 - Full mpdu bytes
  5162. * b'22:24 - config_length_data (DATA):
  5163. * Represents the length of mpdu bytes for data pkt.
  5164. * valid values:
  5165. * 001 - 64bytes
  5166. * 010 - 128bytes
  5167. * 100 - 256bytes
  5168. * 111 - Full mpdu bytes
  5169. * b'25:26 - rx_hdr_len:
  5170. * Specifies the number of bytes of recvd packet to copy
  5171. * into the rx_hdr tlv.
  5172. * supported values for now by host:
  5173. * 01 - 64bytes
  5174. * 10 - 128bytes
  5175. * 11 - 256bytes
  5176. * default - 128 bytes
  5177. * b'27 - rxpcu_filter_enable_flag
  5178. * For Scan Radio Host CPU utilization is very high.
  5179. * In order to reduce CPU utilization we need to filter out
  5180. * certain configured MAC frames.
  5181. * To filter out configured MAC address frames, RxPCU should
  5182. * be zero which means allow all frames for MD at RxOLE
  5183. * host wil fiter out frames.
  5184. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5185. * b'28:31 - rsvd2: Reserved for future use
  5186. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5187. * Enable MGMT packet from 0b0000 to 0b1001
  5188. * bits from low to high: FP, MD, MO - 3 bits
  5189. * FP: Filter_Pass
  5190. * MD: Monitor_Direct
  5191. * MO: Monitor_Other
  5192. * 10 mgmt subtypes * 3 bits -> 30 bits
  5193. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5194. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5195. * Enable MGMT packet from 0b1010 to 0b1111
  5196. * bits from low to high: FP, MD, MO - 3 bits
  5197. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5198. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5199. * Enable CTRL packet from 0b0000 to 0b1001
  5200. * bits from low to high: FP, MD, MO - 3 bits
  5201. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5202. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5203. * Enable CTRL packet from 0b1010 to 0b1111,
  5204. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5205. * bits from low to high: FP, MD, MO - 3 bits
  5206. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5207. * dword6 - b'0:31 - tlv_filter_in_flags:
  5208. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5209. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5210. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5211. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5212. * A value of 0 will be considered as ignore this config.
  5213. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5214. * e.g. wmac_top_reg_seq_hwioreg.h
  5215. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5216. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5217. * A value of 0 will be considered as ignore this config.
  5218. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5219. * e.g. wmac_top_reg_seq_hwioreg.h
  5220. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5221. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5222. * A value of 0 will be considered as ignore this config.
  5223. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5224. * e.g. wmac_top_reg_seq_hwioreg.h
  5225. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5226. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5227. * A value of 0 will be considered as ignore this config.
  5228. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5229. * e.g. wmac_top_reg_seq_hwioreg.h
  5230. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5231. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5232. * A value of 0 will be considered as ignore this config.
  5233. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5234. * e.g. wmac_top_reg_seq_hwioreg.h
  5235. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5236. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5237. * A value of 0 will be considered as ignore this config.
  5238. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5239. * e.g. wmac_top_reg_seq_hwioreg.h
  5240. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5241. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5242. * A value of 0 will be considered as ignore this config.
  5243. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5244. * e.g. wmac_top_reg_seq_hwioreg.h
  5245. * - b'16:31 - rsvd3 for future use
  5246. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5247. * to source rings. Consumer drops packets if the available
  5248. * words in the ring falls below the configured threshold
  5249. * value.
  5250. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5251. * by host. 1 -> subscribed
  5252. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5253. * by host. 1 -> subscribed
  5254. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5255. * subscribed by host. 1 -> subscribed
  5256. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5257. * selection for the FP PHY ERR status tlv.
  5258. * 0 - wbm2rxdma_buf_source_ring
  5259. * 1 - fw2rxdma_buf_source_ring
  5260. * 2 - sw2rxdma_buf_source_ring
  5261. * 3 - no_buffer_ring
  5262. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5263. * selection for the FP PHY ERR status tlv.
  5264. * 0 - rxdma_release_ring
  5265. * 1 - rxdma2fw_ring
  5266. * 2 - rxdma2sw_ring
  5267. * 3 - rxdma2reo_ring
  5268. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5269. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5270. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5271. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5272. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5273. * 0: MSDU level logging
  5274. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5275. * 0: MSDU level logging
  5276. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5277. * 0: MSDU level logging
  5278. * - b'23 - word_mask_compaction: enable/disable word mask for
  5279. * mpdu/msdu start/end tlvs
  5280. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5281. * manager override
  5282. * - b'25:28 - rbm_override_val: return buffer manager override value
  5283. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5284. * which have to be posted to host from phy.
  5285. * Corresponding to errors defined in
  5286. * phyrx_abort_request_reason enums 0 to 31.
  5287. * Refer to RXPCU register definition header files for the
  5288. * phyrx_abort_request_reason enum definition.
  5289. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5290. * errors which have to be posted to host from phy.
  5291. * Corresponding to errors defined in
  5292. * phyrx_abort_request_reason enums 32 to 63.
  5293. * Refer to RXPCU register definition header files for the
  5294. * phyrx_abort_request_reason enum definition.
  5295. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5296. * applicable if word mask enabled
  5297. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5298. * applicable if word mask enabled
  5299. * - b'19:31 - rsvd7
  5300. * dword15- b'0:16 - rx_msdu_end_word_mask
  5301. * - b'17:31 - rsvd5
  5302. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5303. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5304. * buffer
  5305. * 1: RX_PKT TLV logging at specified offset for the
  5306. * subsequent buffer
  5307. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5308. */
  5309. PREPACK struct htt_rx_ring_selection_cfg_t {
  5310. A_UINT32 msg_type: 8,
  5311. pdev_id: 8,
  5312. ring_id: 8,
  5313. status_swap: 1,
  5314. pkt_swap: 1,
  5315. rx_offsets_valid: 1,
  5316. drop_thresh_valid: 1,
  5317. rx_mon_global_en: 1,
  5318. rsvd1: 3;
  5319. A_UINT32 ring_buffer_size: 16,
  5320. config_length_mgmt:3,
  5321. config_length_ctrl:3,
  5322. config_length_data:3,
  5323. rx_hdr_len: 2,
  5324. rxpcu_filter_enable_flag:1,
  5325. rsvd2: 4;
  5326. A_UINT32 packet_type_enable_flags_0;
  5327. A_UINT32 packet_type_enable_flags_1;
  5328. A_UINT32 packet_type_enable_flags_2;
  5329. A_UINT32 packet_type_enable_flags_3;
  5330. A_UINT32 tlv_filter_in_flags;
  5331. A_UINT32 rx_packet_offset: 16,
  5332. rx_header_offset: 16;
  5333. A_UINT32 rx_mpdu_end_offset: 16,
  5334. rx_mpdu_start_offset: 16;
  5335. A_UINT32 rx_msdu_end_offset: 16,
  5336. rx_msdu_start_offset: 16;
  5337. A_UINT32 rx_attn_offset: 16,
  5338. rsvd3: 16;
  5339. A_UINT32 rx_drop_threshold: 10,
  5340. fp_ndp: 1,
  5341. mo_ndp: 1,
  5342. fp_phy_err: 1,
  5343. fp_phy_err_buf_src: 2,
  5344. fp_phy_err_buf_dest: 2,
  5345. pkt_type_enable_msdu_or_mpdu_logging:3,
  5346. dma_mpdu_mgmt: 1,
  5347. dma_mpdu_ctrl: 1,
  5348. dma_mpdu_data: 1,
  5349. word_mask_compaction_enable:1,
  5350. rbm_override_enable: 1,
  5351. rbm_override_val: 4,
  5352. rsvd4: 3;
  5353. A_UINT32 phy_err_mask;
  5354. A_UINT32 phy_err_mask_cont;
  5355. A_UINT32 rx_mpdu_start_word_mask:16,
  5356. rx_mpdu_end_word_mask: 3,
  5357. rsvd7: 13;
  5358. A_UINT32 rx_msdu_end_word_mask: 17,
  5359. rsvd5: 15;
  5360. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5361. rx_pkt_tlv_offset: 15,
  5362. rsvd6: 16;
  5363. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5364. rx_mpdu_end_word_mask_v2: 8,
  5365. rsvd8: 4;
  5366. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5367. rsvd9: 12;
  5368. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5369. rsvd10: 12;
  5370. A_UINT32 packet_type_enable_fpmo_flags0;
  5371. A_UINT32 packet_type_enable_fpmo_flags1;
  5372. } POSTPACK;
  5373. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5374. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5375. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5376. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5377. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5378. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5379. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5380. do { \
  5381. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5382. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5383. } while (0)
  5384. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5385. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5386. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5387. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5388. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5389. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5390. do { \
  5391. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5392. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5393. } while (0)
  5394. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5395. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5396. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5397. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5398. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5399. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5400. do { \
  5401. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5402. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5403. } while (0)
  5404. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5405. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5406. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5407. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5408. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5409. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5410. do { \
  5411. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5412. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5413. } while (0)
  5414. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5415. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5416. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5417. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5418. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5419. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5420. do { \
  5421. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5422. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5423. } while (0)
  5424. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5425. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5426. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5427. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5428. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5429. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5430. do { \
  5431. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5432. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5433. } while (0)
  5434. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5435. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5436. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5437. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5438. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5439. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5440. do { \
  5441. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5442. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5443. } while (0)
  5444. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5445. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5446. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5447. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5448. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5449. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5450. do { \
  5451. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5452. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5453. } while (0)
  5454. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5455. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5456. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5457. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5458. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5459. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5460. do { \
  5461. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5462. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5463. } while (0)
  5464. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5465. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5466. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5467. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5468. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5469. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5470. do { \
  5471. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5472. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5473. } while (0)
  5474. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5475. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5476. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5477. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5478. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5479. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5480. do { \
  5481. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5482. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5483. } while (0)
  5484. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5485. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5486. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5487. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5488. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5489. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5490. do { \
  5491. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5492. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5493. } while(0)
  5494. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5495. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5496. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5497. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5498. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5499. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5500. do { \
  5501. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5502. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5503. } while(0)
  5504. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5505. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5506. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5507. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5508. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5509. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5510. do { \
  5511. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5512. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5513. } while (0)
  5514. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5515. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5516. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5517. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5518. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5519. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5520. do { \
  5521. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5522. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5523. } while (0)
  5524. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5525. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5526. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5527. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5528. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5529. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5530. do { \
  5531. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5532. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5533. } while (0)
  5534. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5535. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5536. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5537. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5538. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5539. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5540. do { \
  5541. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5542. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5543. } while (0)
  5544. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5545. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5546. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5547. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5548. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5549. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5550. do { \
  5551. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5552. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5553. } while (0)
  5554. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5555. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5556. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5557. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5558. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5559. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5560. do { \
  5561. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5562. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5563. } while (0)
  5564. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5565. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5566. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5567. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5568. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5569. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5570. do { \
  5571. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5572. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5573. } while (0)
  5574. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5575. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5576. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5577. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5578. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5579. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5580. do { \
  5581. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5582. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5583. } while (0)
  5584. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5585. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5586. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5587. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5588. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5589. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5590. do { \
  5591. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5592. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5593. } while (0)
  5594. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5595. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5596. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5597. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5598. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5599. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5600. do { \
  5601. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5602. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5603. } while (0)
  5604. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5605. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5606. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5607. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5608. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5609. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5610. do { \
  5611. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5612. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5613. } while (0)
  5614. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5615. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5616. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5617. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5618. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5619. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5620. do { \
  5621. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5622. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5623. } while (0)
  5624. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5625. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5626. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5627. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5628. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5629. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5630. do { \
  5631. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5632. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5633. } while (0)
  5634. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5635. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5636. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5637. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5638. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5639. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5640. do { \
  5641. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5642. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5643. } while (0)
  5644. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5645. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5646. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5647. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5648. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5649. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5650. do { \
  5651. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5652. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5653. } while (0)
  5654. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5655. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5656. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5657. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5658. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5659. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5660. do { \
  5661. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5662. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5663. } while (0)
  5664. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5665. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5666. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5667. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5668. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5669. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5670. do { \
  5671. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5672. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5673. } while (0)
  5674. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5675. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5676. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5677. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5678. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5679. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5680. do { \
  5681. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5682. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5683. } while (0)
  5684. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5685. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5686. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5687. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5688. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5689. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5690. do { \
  5691. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5692. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5693. } while (0)
  5694. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5695. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5696. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5697. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5698. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5699. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5700. do { \
  5701. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5702. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5703. } while (0)
  5704. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5705. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5706. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5707. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5708. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5709. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5710. do { \
  5711. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5712. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5713. } while (0)
  5714. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5715. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5716. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5717. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5718. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5719. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5720. do { \
  5721. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5722. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5723. } while (0)
  5724. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5725. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5726. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5727. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5728. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5729. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5730. do { \
  5731. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5732. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5733. } while (0)
  5734. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5735. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5736. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5737. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5738. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5739. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5740. do { \
  5741. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5742. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5743. } while (0)
  5744. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5745. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5746. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5747. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5748. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5749. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5750. do { \
  5751. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5752. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5753. } while (0)
  5754. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5755. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5756. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5757. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5758. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5759. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5760. do { \
  5761. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5762. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5763. } while (0)
  5764. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5765. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5766. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5767. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5768. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5769. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5770. do { \
  5771. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5772. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5773. } while (0)
  5774. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5775. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5776. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5777. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5778. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5779. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5780. do { \
  5781. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5782. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5783. } while (0)
  5784. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5785. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5786. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5787. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5788. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5789. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5790. do { \
  5791. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5792. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5793. } while (0)
  5794. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5795. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5796. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5797. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5798. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5799. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5800. do { \
  5801. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5802. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5803. } while (0)
  5804. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5805. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5806. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5807. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5808. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5809. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5810. do { \
  5811. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5812. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5813. } while (0)
  5814. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5815. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5816. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5817. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5818. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5819. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5820. do { \
  5821. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5822. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5823. } while (0)
  5824. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5825. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5826. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5827. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5828. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5829. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5830. do { \
  5831. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5832. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5833. } while (0)
  5834. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5835. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5836. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5837. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5838. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5839. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5840. do { \
  5841. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5842. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5843. } while (0)
  5844. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5845. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5846. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5847. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5848. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5849. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5850. do { \
  5851. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5852. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5853. } while (0)
  5854. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5855. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5856. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5857. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5858. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5859. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5860. do { \
  5861. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5862. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5863. } while (0)
  5864. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5865. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5866. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5867. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5868. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5869. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5870. do { \
  5871. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5872. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5873. } while (0)
  5874. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5875. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5876. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5877. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5878. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5879. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5880. do { \
  5881. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5882. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5883. } while (0)
  5884. /*
  5885. * Subtype based MGMT frames enable bits.
  5886. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5887. */
  5888. /* association request */
  5889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5895. /* association response */
  5896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5902. /* Reassociation request */
  5903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5909. /* Reassociation response */
  5910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5916. /* Probe request */
  5917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5923. /* Probe response */
  5924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5930. /* Timing Advertisement */
  5931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5937. /* Reserved */
  5938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5944. /* Beacon */
  5945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5951. /* ATIM */
  5952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5958. /* Disassociation */
  5959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5965. /* Authentication */
  5966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5972. /* Deauthentication */
  5973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5979. /* Action */
  5980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5986. /* Action No Ack */
  5987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5993. /* Reserved */
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6000. /*
  6001. * Subtype based CTRL frames enable bits.
  6002. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6003. */
  6004. /* Reserved */
  6005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6011. /* Reserved */
  6012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6018. /* Reserved */
  6019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6025. /* Reserved */
  6026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6030. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6032. /* Reserved */
  6033. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6034. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6037. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6038. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6039. /* Reserved */
  6040. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6041. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6043. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6044. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6045. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6046. /* Reserved */
  6047. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6048. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6050. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6051. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6052. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6053. /* Control Wrapper */
  6054. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6055. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6057. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6058. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6059. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6060. /* Block Ack Request */
  6061. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6062. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6065. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6067. /* Block Ack*/
  6068. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6069. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6072. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6074. /* PS-POLL */
  6075. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6076. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6079. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6081. /* RTS */
  6082. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6083. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6086. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6088. /* CTS */
  6089. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6090. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6093. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6095. /* ACK */
  6096. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6097. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6100. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6102. /* CF-END */
  6103. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6104. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6105. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6106. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6107. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6108. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6109. /* CF-END + CF-ACK */
  6110. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6114. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6115. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6116. /* Multicast data */
  6117. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6118. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6121. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6123. /* Unicast data */
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6128. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6130. /* NULL data */
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6135. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6137. /* FPMO mode flags */
  6138. /* MGMT */
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6142. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6149. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6156. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6163. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6170. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6171. /* CTRL */
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6177. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6181. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6184. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6194. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6195. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6196. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6198. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6199. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6202. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6204. /* DATA */
  6205. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6206. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6209. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6212. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6213. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6216. do { \
  6217. HTT_CHECK_SET_VAL(httsym, value); \
  6218. (word) |= (value) << httsym##_S; \
  6219. } while (0)
  6220. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6221. (((word) & httsym##_M) >> httsym##_S)
  6222. #define htt_rx_ring_pkt_enable_subtype_set( \
  6223. word, flag, mode, type, subtype, val) \
  6224. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6225. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6226. #define htt_rx_ring_pkt_enable_subtype_get( \
  6227. word, flag, mode, type, subtype) \
  6228. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6229. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6230. /* Definition to filter in TLVs */
  6231. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6232. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6233. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6234. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6235. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6236. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6237. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6238. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6239. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6240. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6241. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6242. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6243. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6244. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6245. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6246. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6247. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6248. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6249. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6250. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6251. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6252. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6253. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6254. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6255. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6256. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6257. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6258. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6259. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6260. do { \
  6261. HTT_CHECK_SET_VAL(httsym, enable); \
  6262. (word) |= (enable) << httsym##_S; \
  6263. } while (0)
  6264. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6265. (((word) & httsym##_M) >> httsym##_S)
  6266. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6267. HTT_RX_RING_TLV_ENABLE_SET( \
  6268. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6269. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6270. HTT_RX_RING_TLV_ENABLE_GET( \
  6271. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6272. /**
  6273. * @brief host -> target TX monitor config message
  6274. *
  6275. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6276. *
  6277. * @details
  6278. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6279. * configure RXDMA rings.
  6280. * The configuration is per ring based and includes both packet types
  6281. * and PPDU/MPDU TLVs.
  6282. *
  6283. * The message would appear as follows:
  6284. *
  6285. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6286. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6287. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6288. * |-----------+--------+--------+-----+------------------------------------|
  6289. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6290. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6291. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6292. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6293. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6294. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6295. * |------------------------------------------------------------------------|
  6296. * | tlv_filter_mask_in0 |
  6297. * |------------------------------------------------------------------------|
  6298. * | tlv_filter_mask_in1 |
  6299. * |------------------------------------------------------------------------|
  6300. * | tlv_filter_mask_in2 |
  6301. * |------------------------------------------------------------------------|
  6302. * | tlv_filter_mask_in3 |
  6303. * |-----------------+-----------------+---------------------+--------------|
  6304. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6305. * |------------------------------------------------------------------------|
  6306. * | pcu_ppdu_setup_word_mask |
  6307. * |--------------------+--+--+--+-----+---------------------+--------------|
  6308. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6309. * |------------------------------------------------------------------------|
  6310. *
  6311. * Where:
  6312. * PS = pkt_swap
  6313. * SS = status_swap
  6314. * The message is interpreted as follows:
  6315. * dword0 - b'0:7 - msg_type: This will be set to
  6316. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6317. * b'8:15 - pdev_id:
  6318. * 0 (for rings at SOC level),
  6319. * 1/2/3 mac id (for rings at LMAC level)
  6320. * b'16:23 - ring_id : Identify the ring to configure.
  6321. * More details can be got from enum htt_srng_ring_id
  6322. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6323. * BUF_RING_CFG_0 defs within HW .h files,
  6324. * e.g. wmac_top_reg_seq_hwioreg.h
  6325. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6326. * BUF_RING_CFG_0 defs within HW .h files,
  6327. * e.g. wmac_top_reg_seq_hwioreg.h
  6328. * b'26 - tx_mon_global_en: Enable/Disable global register
  6329. * configuration in Tx monitor module.
  6330. * b'27:31 - rsvd1: reserved for future use
  6331. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6332. * in byte units.
  6333. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6334. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6335. * 64, 128, 256.
  6336. * If all 3 bits are set config length is > 256.
  6337. * if val is '0', then ignore this field.
  6338. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6339. * 64, 128, 256.
  6340. * If all 3 bits are set config length is > 256.
  6341. * if val is '0', then ignore this field.
  6342. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6343. * 64, 128, 256.
  6344. * If all 3 bits are set config length is > 256.
  6345. * If val is '0', then ignore this field.
  6346. * - b'25:31 - rsvd2: Reserved for future use
  6347. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6348. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6349. * If packet_type_enable_flags is '1' for MGMT type,
  6350. * monitor will ignore this bit and allow this TLV.
  6351. * If packet_type_enable_flags is '0' for MGMT type,
  6352. * monitor will use this bit to enable/disable logging
  6353. * of this TLV.
  6354. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6355. * If packet_type_enable_flags is '1' for CTRL type,
  6356. * monitor will ignore this bit and allow this TLV.
  6357. * If packet_type_enable_flags is '0' for CTRL type,
  6358. * monitor will use this bit to enable/disable logging
  6359. * of this TLV.
  6360. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6361. * If packet_type_enable_flags is '1' for DATA type,
  6362. * monitor will ignore this bit and allow this TLV.
  6363. * If packet_type_enable_flags is '0' for DATA type,
  6364. * monitor will use this bit to enable/disable logging
  6365. * of this TLV.
  6366. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6367. * If packet_type_enable_flags is '1' for MGMT type,
  6368. * monitor will ignore this bit and allow this TLV.
  6369. * If packet_type_enable_flags is '0' for MGMT type,
  6370. * monitor will use this bit to enable/disable logging
  6371. * of this TLV.
  6372. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6373. * If packet_type_enable_flags is '1' for CTRL type,
  6374. * monitor will ignore this bit and allow this TLV.
  6375. * If packet_type_enable_flags is '0' for CTRL type,
  6376. * monitor will use this bit to enable/disable logging
  6377. * of this TLV.
  6378. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6379. * If packet_type_enable_flags is '1' for DATA type,
  6380. * monitor will ignore this bit and allow this TLV.
  6381. * If packet_type_enable_flags is '0' for DATA type,
  6382. * monitor will use this bit to enable/disable logging
  6383. * of this TLV.
  6384. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6385. * If packet_type_enable_flags is '1' for MGMT type,
  6386. * monitor will ignore this bit and allow this TLV.
  6387. * If packet_type_enable_flags is '0' for MGMT type,
  6388. * monitor will use this bit to enable/disable logging
  6389. * of this TLV.
  6390. * If filter_in_TX_MPDU_START = 1 it is recommended
  6391. * to set this bit.
  6392. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6393. * If packet_type_enable_flags is '1' for CTRL type,
  6394. * monitor will ignore this bit and allow this TLV.
  6395. * If packet_type_enable_flags is '0' for CTRL type,
  6396. * monitor will use this bit to enable/disable logging
  6397. * of this TLV.
  6398. * If filter_in_TX_MPDU_START = 1 it is recommended
  6399. * to set this bit.
  6400. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6401. * If packet_type_enable_flags is '1' for DATA type,
  6402. * monitor will ignore this bit and allow this TLV.
  6403. * If packet_type_enable_flags is '0' for DATA type,
  6404. * monitor will use this bit to enable/disable logging
  6405. * of this TLV.
  6406. * If filter_in_TX_MPDU_START = 1 it is recommended
  6407. * to set this bit.
  6408. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6409. * If packet_type_enable_flags is '1' for MGMT type,
  6410. * monitor will ignore this bit and allow this TLV.
  6411. * If packet_type_enable_flags is '0' for MGMT type,
  6412. * monitor will use this bit to enable/disable logging
  6413. * of this TLV.
  6414. * If filter_in_TX_MSDU_START = 1 it is recommended
  6415. * to set this bit.
  6416. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6417. * If packet_type_enable_flags is '1' for CTRL type,
  6418. * monitor will ignore this bit and allow this TLV.
  6419. * If packet_type_enable_flags is '0' for CTRL type,
  6420. * monitor will use this bit to enable/disable logging
  6421. * of this TLV.
  6422. * If filter_in_TX_MSDU_START = 1 it is recommended
  6423. * to set this bit.
  6424. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6425. * If packet_type_enable_flags is '1' for DATA type,
  6426. * monitor will ignore this bit and allow this TLV.
  6427. * If packet_type_enable_flags is '0' for DATA type,
  6428. * monitor will use this bit to enable/disable logging
  6429. * of this TLV.
  6430. * If filter_in_TX_MSDU_START = 1 it is recommended
  6431. * to set this bit.
  6432. * b'15:31 - rsvd3: Reserved for future use
  6433. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6434. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6435. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6436. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6437. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6438. * - b'8:15 - tx_peer_entry_word_mask:
  6439. * - b'16:23 - tx_queue_ext_word_mask:
  6440. * - b'24:31 - tx_msdu_start_word_mask:
  6441. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6442. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6443. * - b'8:15 - rxpcu_user_setup_word_mask:
  6444. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6445. * MGMT, CTRL, DATA
  6446. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6447. * 0 -> MSDU level logging is enabled
  6448. * (valid only if bit is set in
  6449. * pkt_type_enable_msdu_or_mpdu_logging)
  6450. * 1 -> MPDU level logging is enabled
  6451. * (valid only if bit is set in
  6452. * pkt_type_enable_msdu_or_mpdu_logging)
  6453. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6454. * 0 -> MSDU level logging is enabled
  6455. * (valid only if bit is set in
  6456. * pkt_type_enable_msdu_or_mpdu_logging)
  6457. * 1 -> MPDU level logging is enabled
  6458. * (valid only if bit is set in
  6459. * pkt_type_enable_msdu_or_mpdu_logging)
  6460. * - b'21 - dma_mpdu_data(D) : For DATA
  6461. * 0 -> MSDU level logging is enabled
  6462. * (valid only if bit is set in
  6463. * pkt_type_enable_msdu_or_mpdu_logging)
  6464. * 1 -> MPDU level logging is enabled
  6465. * (valid only if bit is set in
  6466. * pkt_type_enable_msdu_or_mpdu_logging)
  6467. * - b'22:31 - rsvd4 for future use
  6468. */
  6469. PREPACK struct htt_tx_monitor_cfg_t {
  6470. A_UINT32 msg_type: 8,
  6471. pdev_id: 8,
  6472. ring_id: 8,
  6473. status_swap: 1,
  6474. pkt_swap: 1,
  6475. tx_mon_global_en: 1,
  6476. rsvd1: 5;
  6477. A_UINT32 ring_buffer_size: 16,
  6478. config_length_mgmt: 3,
  6479. config_length_ctrl: 3,
  6480. config_length_data: 3,
  6481. rsvd2: 7;
  6482. A_UINT32 pkt_type_enable_flags: 3,
  6483. filter_in_tx_mpdu_start_mgmt: 1,
  6484. filter_in_tx_mpdu_start_ctrl: 1,
  6485. filter_in_tx_mpdu_start_data: 1,
  6486. filter_in_tx_msdu_start_mgmt: 1,
  6487. filter_in_tx_msdu_start_ctrl: 1,
  6488. filter_in_tx_msdu_start_data: 1,
  6489. filter_in_tx_mpdu_end_mgmt: 1,
  6490. filter_in_tx_mpdu_end_ctrl: 1,
  6491. filter_in_tx_mpdu_end_data: 1,
  6492. filter_in_tx_msdu_end_mgmt: 1,
  6493. filter_in_tx_msdu_end_ctrl: 1,
  6494. filter_in_tx_msdu_end_data: 1,
  6495. word_mask_compaction_enable: 1,
  6496. rsvd3: 16;
  6497. A_UINT32 tlv_filter_mask_in0;
  6498. A_UINT32 tlv_filter_mask_in1;
  6499. A_UINT32 tlv_filter_mask_in2;
  6500. A_UINT32 tlv_filter_mask_in3;
  6501. A_UINT32 tx_fes_setup_word_mask: 8,
  6502. tx_peer_entry_word_mask: 8,
  6503. tx_queue_ext_word_mask: 8,
  6504. tx_msdu_start_word_mask: 8;
  6505. A_UINT32 pcu_ppdu_setup_word_mask;
  6506. A_UINT32 tx_mpdu_start_word_mask: 8,
  6507. rxpcu_user_setup_word_mask: 8,
  6508. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6509. dma_mpdu_mgmt: 1,
  6510. dma_mpdu_ctrl: 1,
  6511. dma_mpdu_data: 1,
  6512. rsvd4: 10;
  6513. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6514. tx_peer_entry_v2_word_mask: 12,
  6515. rsvd5: 8;
  6516. A_UINT32 fes_status_end_word_mask: 16,
  6517. response_end_status_word_mask: 16;
  6518. A_UINT32 fes_status_prot_word_mask: 11,
  6519. rsvd6: 21;
  6520. } POSTPACK;
  6521. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6522. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6523. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6524. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6525. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6526. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6527. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6528. do { \
  6529. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6530. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6531. } while (0)
  6532. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6533. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6534. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6535. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6536. HTT_TX_MONITOR_CFG_RING_ID_S)
  6537. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6538. do { \
  6539. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6540. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6541. } while (0)
  6542. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6543. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6544. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6545. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6546. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6547. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6548. do { \
  6549. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6550. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6551. } while (0)
  6552. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6553. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6554. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6555. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6556. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6557. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6558. do { \
  6559. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6560. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6561. } while (0)
  6562. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6563. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6564. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6565. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6566. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6567. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6568. do { \
  6569. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6570. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6571. } while (0)
  6572. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6573. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6574. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6575. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6576. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6577. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6578. do { \
  6579. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6580. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6581. } while (0)
  6582. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6583. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6584. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6585. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6586. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6587. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6588. do { \
  6589. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6590. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6591. } while (0)
  6592. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6593. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6594. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6595. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6596. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6597. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6598. do { \
  6599. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6600. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6601. } while (0)
  6602. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6603. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6604. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6605. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6606. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6607. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6608. do { \
  6609. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6610. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6611. } while (0)
  6612. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6613. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6614. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6615. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6616. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6617. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6618. do { \
  6619. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6620. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6621. } while (0)
  6622. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6623. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6624. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6625. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6626. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6627. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6628. do { \
  6629. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6630. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6631. } while (0)
  6632. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6633. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6634. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6635. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6636. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6637. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6638. do { \
  6639. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6640. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6641. } while (0)
  6642. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6643. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6644. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6645. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6646. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6647. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6648. do { \
  6649. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6650. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6651. } while (0)
  6652. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6653. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6654. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6655. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6656. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6657. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6658. do { \
  6659. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6660. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6661. } while (0)
  6662. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6663. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6664. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6665. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6666. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6667. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6668. do { \
  6669. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6670. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6671. } while (0)
  6672. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6673. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6674. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6675. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6676. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6677. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6678. do { \
  6679. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6680. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6681. } while (0)
  6682. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6683. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6684. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6685. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6686. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6687. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6688. do { \
  6689. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6690. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6691. } while (0)
  6692. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6693. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6694. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6695. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6696. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6697. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6698. do { \
  6699. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6700. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6701. } while (0)
  6702. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6703. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6704. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6705. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6706. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6707. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6708. do { \
  6709. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6710. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6711. } while (0)
  6712. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6713. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6714. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6715. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6716. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6717. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6718. do { \
  6719. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6720. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6721. } while (0)
  6722. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6723. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6724. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6725. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6726. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6727. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6728. do { \
  6729. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6730. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6731. } while (0)
  6732. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6733. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6734. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6735. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6736. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6737. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6738. do { \
  6739. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6740. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6741. } while (0)
  6742. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6743. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6744. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6745. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6746. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6747. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6748. do { \
  6749. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6750. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6751. } while (0)
  6752. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6753. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6754. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6755. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6756. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6757. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6758. do { \
  6759. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6760. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6761. } while (0)
  6762. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6763. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6764. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6765. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6766. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6767. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6768. do { \
  6769. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6770. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6771. } while (0)
  6772. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6773. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6774. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6775. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6776. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6777. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6778. do { \
  6779. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6780. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6781. } while (0)
  6782. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6783. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6784. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6785. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6786. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6787. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6788. do { \
  6789. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6790. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6791. } while (0)
  6792. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6793. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6794. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6795. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6796. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6797. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6798. do { \
  6799. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6800. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6801. } while (0)
  6802. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6803. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6804. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6805. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6806. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6807. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6808. do { \
  6809. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6810. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6811. } while (0)
  6812. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6813. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6814. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6815. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6816. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6817. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6818. do { \
  6819. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6820. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6821. } while (0)
  6822. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6823. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6824. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6825. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6826. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6827. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6828. do { \
  6829. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6830. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6831. } while (0)
  6832. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6833. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6834. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6835. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6836. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6837. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6838. do { \
  6839. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6840. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6841. } while (0)
  6842. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6843. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6844. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6845. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6846. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6847. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6848. do { \
  6849. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6850. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6851. } while (0)
  6852. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6853. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6854. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6855. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6856. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6857. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6858. do { \
  6859. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6860. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6861. } while (0)
  6862. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6863. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6864. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6865. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6866. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6867. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6868. do { \
  6869. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6870. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6871. } while (0)
  6872. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6873. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6874. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6875. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6876. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6877. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6878. do { \
  6879. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6880. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6881. } while (0)
  6882. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6883. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6884. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6885. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6886. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6887. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6888. do { \
  6889. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6890. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6891. } while (0)
  6892. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6893. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6894. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6895. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6896. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  6897. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  6898. do { \
  6899. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  6900. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  6901. } while (0)
  6902. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  6903. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  6904. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  6905. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  6906. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  6907. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  6908. do { \
  6909. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  6910. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  6911. } while (0)
  6912. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  6913. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  6914. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  6915. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  6916. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  6917. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  6918. do { \
  6919. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  6920. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  6921. } while (0)
  6922. /*
  6923. * pkt_type_enable_flags
  6924. */
  6925. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6926. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6927. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6928. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6929. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6930. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6931. /*
  6932. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6933. */
  6934. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6935. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6936. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6937. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6938. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6939. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6940. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6941. do { \
  6942. HTT_CHECK_SET_VAL(httsym, value); \
  6943. (word) |= (value) << httsym##_S; \
  6944. } while (0)
  6945. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6946. (((word) & httsym##_M) >> httsym##_S)
  6947. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6948. * type -> MGMT, CTRL, DATA*/
  6949. #define htt_tx_ring_pkt_type_set( \
  6950. word, mode, type, val) \
  6951. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6952. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6953. #define htt_tx_ring_pkt_type_get( \
  6954. word, mode, type) \
  6955. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6956. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6957. /* Definition to filter in TLVs */
  6958. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6959. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6960. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6961. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6962. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6963. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6964. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6965. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6966. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6967. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6968. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6969. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6970. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6971. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6972. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6973. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6974. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6975. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6976. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6977. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6978. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6979. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6980. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6981. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6982. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6983. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6984. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6985. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6986. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6987. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6988. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6989. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6990. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6991. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6992. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6993. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6994. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6995. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6996. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6997. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6998. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6999. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7000. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7001. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7002. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7003. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7004. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7005. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7006. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7007. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7008. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7009. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7010. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7011. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7012. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7013. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7014. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7015. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7016. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7017. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7018. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7019. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7020. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7021. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7022. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7023. do { \
  7024. HTT_CHECK_SET_VAL(httsym, enable); \
  7025. (word) |= (enable) << httsym##_S; \
  7026. } while (0)
  7027. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7028. (((word) & httsym##_M) >> httsym##_S)
  7029. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7030. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7031. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7032. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7033. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7034. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7035. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7036. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7037. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7038. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7039. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7040. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7041. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7042. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7043. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7044. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7045. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7046. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7047. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7048. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7049. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7050. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7051. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7052. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7053. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7054. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7055. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7056. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7057. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7058. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7059. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7060. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7077. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7078. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7079. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7080. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7081. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7082. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7083. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7084. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7085. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7086. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7087. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7088. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7089. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7090. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7091. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7092. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7099. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7100. do { \
  7101. HTT_CHECK_SET_VAL(httsym, enable); \
  7102. (word) |= (enable) << httsym##_S; \
  7103. } while (0)
  7104. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7105. (((word) & httsym##_M) >> httsym##_S)
  7106. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7107. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7108. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7109. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7110. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7111. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7125. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7126. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7127. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7128. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7129. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7130. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7131. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7132. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7133. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7134. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7135. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7136. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7137. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7154. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7155. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7156. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7157. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7158. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7159. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7160. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7161. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7162. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7163. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7164. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7165. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7166. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7167. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7168. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7176. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7177. do { \
  7178. HTT_CHECK_SET_VAL(httsym, enable); \
  7179. (word) |= (enable) << httsym##_S; \
  7180. } while (0)
  7181. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7182. (((word) & httsym##_M) >> httsym##_S)
  7183. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7184. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7185. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7186. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7187. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7188. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7202. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7203. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7204. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7205. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7206. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7207. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7208. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7209. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7210. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7211. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7212. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7213. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7214. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7215. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7216. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7217. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7218. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7219. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7220. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7221. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7222. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7223. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7224. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7225. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7226. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7227. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7228. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7229. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7230. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7231. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7232. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7233. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7234. do { \
  7235. HTT_CHECK_SET_VAL(httsym, enable); \
  7236. (word) |= (enable) << httsym##_S; \
  7237. } while (0)
  7238. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7239. (((word) & httsym##_M) >> httsym##_S)
  7240. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7241. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7242. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7243. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7244. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7245. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7246. /**
  7247. * @brief host --> target Receive Flow Steering configuration message definition
  7248. *
  7249. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7250. *
  7251. * host --> target Receive Flow Steering configuration message definition.
  7252. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7253. * The reason for this is we want RFS to be configured and ready before MAC
  7254. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7255. *
  7256. * |31 24|23 16|15 9|8|7 0|
  7257. * |----------------+----------------+----------------+----------------|
  7258. * | reserved |E| msg type |
  7259. * |-------------------------------------------------------------------|
  7260. * Where E = RFS enable flag
  7261. *
  7262. * The RFS_CONFIG message consists of a single 4-byte word.
  7263. *
  7264. * Header fields:
  7265. * - MSG_TYPE
  7266. * Bits 7:0
  7267. * Purpose: identifies this as a RFS config msg
  7268. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7269. * - RFS_CONFIG
  7270. * Bit 8
  7271. * Purpose: Tells target whether to enable (1) or disable (0)
  7272. * flow steering feature when sending rx indication messages to host
  7273. */
  7274. #define HTT_H2T_RFS_CONFIG_M 0x100
  7275. #define HTT_H2T_RFS_CONFIG_S 8
  7276. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7277. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7278. HTT_H2T_RFS_CONFIG_S)
  7279. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7280. do { \
  7281. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7282. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7283. } while (0)
  7284. #define HTT_RFS_CFG_REQ_BYTES 4
  7285. /**
  7286. * @brief host -> target FW extended statistics request
  7287. *
  7288. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7289. *
  7290. * @details
  7291. * The following field definitions describe the format of the HTT host
  7292. * to target FW extended stats retrieve message.
  7293. * The message specifies the type of stats the host wants to retrieve.
  7294. *
  7295. * |31 24|23 16|15 8|7 0|
  7296. * |-----------------------------------------------------------|
  7297. * | reserved | stats type | pdev_mask | msg type |
  7298. * |-----------------------------------------------------------|
  7299. * | config param [0] |
  7300. * |-----------------------------------------------------------|
  7301. * | config param [1] |
  7302. * |-----------------------------------------------------------|
  7303. * | config param [2] |
  7304. * |-----------------------------------------------------------|
  7305. * | config param [3] |
  7306. * |-----------------------------------------------------------|
  7307. * | reserved |
  7308. * |-----------------------------------------------------------|
  7309. * | cookie LSBs |
  7310. * |-----------------------------------------------------------|
  7311. * | cookie MSBs |
  7312. * |-----------------------------------------------------------|
  7313. * Header fields:
  7314. * - MSG_TYPE
  7315. * Bits 7:0
  7316. * Purpose: identifies this is a extended stats upload request message
  7317. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7318. * - PDEV_MASK
  7319. * Bits 8:15
  7320. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7321. * Value: This is a overloaded field, refer to usage and interpretation of
  7322. * PDEV in interface document.
  7323. * Bit 8 : Reserved for SOC stats
  7324. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7325. * Indicates MACID_MASK in DBS
  7326. * - STATS_TYPE
  7327. * Bits 23:16
  7328. * Purpose: identifies which FW statistics to upload
  7329. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7330. * - Reserved
  7331. * Bits 31:24
  7332. * - CONFIG_PARAM [0]
  7333. * Bits 31:0
  7334. * Purpose: give an opaque configuration value to the specified stats type
  7335. * Value: stats-type specific configuration value
  7336. * Refer to htt_stats.h for interpretation for each stats sub_type
  7337. * - CONFIG_PARAM [1]
  7338. * Bits 31:0
  7339. * Purpose: give an opaque configuration value to the specified stats type
  7340. * Value: stats-type specific configuration value
  7341. * Refer to htt_stats.h for interpretation for each stats sub_type
  7342. * - CONFIG_PARAM [2]
  7343. * Bits 31:0
  7344. * Purpose: give an opaque configuration value to the specified stats type
  7345. * Value: stats-type specific configuration value
  7346. * Refer to htt_stats.h for interpretation for each stats sub_type
  7347. * - CONFIG_PARAM [3]
  7348. * Bits 31:0
  7349. * Purpose: give an opaque configuration value to the specified stats type
  7350. * Value: stats-type specific configuration value
  7351. * Refer to htt_stats.h for interpretation for each stats sub_type
  7352. * - Reserved [31:0] for future use.
  7353. * - COOKIE_LSBS
  7354. * Bits 31:0
  7355. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7356. * message with its preceding host->target stats request message.
  7357. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7358. * - COOKIE_MSBS
  7359. * Bits 31:0
  7360. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7361. * message with its preceding host->target stats request message.
  7362. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7363. */
  7364. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7365. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7366. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7367. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7368. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7369. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7370. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7371. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7372. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7373. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7374. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7375. do { \
  7376. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7377. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7378. } while (0)
  7379. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7380. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7381. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7382. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7383. do { \
  7384. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7385. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7386. } while (0)
  7387. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7388. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7389. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7390. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7391. do { \
  7392. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7393. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7394. } while (0)
  7395. /**
  7396. * @brief host -> target FW streaming statistics request
  7397. *
  7398. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7399. *
  7400. * @details
  7401. * The following field definitions describe the format of the HTT host
  7402. * to target message that requests the target to start or stop producing
  7403. * ongoing stats of the specified type.
  7404. *
  7405. * |31|30 |23 16|15 8|7 0|
  7406. * |-----------------------------------------------------------|
  7407. * |EN| reserved | stats type | reserved | msg type |
  7408. * |-----------------------------------------------------------|
  7409. * | config param [0] |
  7410. * |-----------------------------------------------------------|
  7411. * | config param [1] |
  7412. * |-----------------------------------------------------------|
  7413. * | config param [2] |
  7414. * |-----------------------------------------------------------|
  7415. * | config param [3] |
  7416. * |-----------------------------------------------------------|
  7417. * Where:
  7418. * - EN is an enable/disable flag
  7419. * Header fields:
  7420. * - MSG_TYPE
  7421. * Bits 7:0
  7422. * Purpose: identifies this is a streaming stats upload request message
  7423. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7424. * - STATS_TYPE
  7425. * Bits 23:16
  7426. * Purpose: identifies which FW statistics to upload
  7427. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7428. * Only the htt_dbg_ext_stats_type values identified as streaming
  7429. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7430. * - ENABLE
  7431. * Bit 31
  7432. * Purpose: enable/disable the target's ongoing stats of the specified type
  7433. * Value:
  7434. * 0 - disable ongoing production of the specified stats type
  7435. * 1 - enable ongoing production of the specified stats type
  7436. * - CONFIG_PARAM [0]
  7437. * Bits 31:0
  7438. * Purpose: give an opaque configuration value to the specified stats type
  7439. * Value: stats-type specific configuration value
  7440. * Refer to htt_stats.h for interpretation for each stats sub_type
  7441. * - CONFIG_PARAM [1]
  7442. * Bits 31:0
  7443. * Purpose: give an opaque configuration value to the specified stats type
  7444. * Value: stats-type specific configuration value
  7445. * Refer to htt_stats.h for interpretation for each stats sub_type
  7446. * - CONFIG_PARAM [2]
  7447. * Bits 31:0
  7448. * Purpose: give an opaque configuration value to the specified stats type
  7449. * Value: stats-type specific configuration value
  7450. * Refer to htt_stats.h for interpretation for each stats sub_type
  7451. * - CONFIG_PARAM [3]
  7452. * Bits 31:0
  7453. * Purpose: give an opaque configuration value to the specified stats type
  7454. * Value: stats-type specific configuration value
  7455. * Refer to htt_stats.h for interpretation for each stats sub_type
  7456. */
  7457. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7458. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7459. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7460. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7461. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7462. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7463. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7464. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7465. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7466. do { \
  7467. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7468. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7469. } while (0)
  7470. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7471. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7472. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7473. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7474. do { \
  7475. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7476. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7477. } while (0)
  7478. /**
  7479. * @brief host -> target FW PPDU_STATS request message
  7480. *
  7481. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7482. *
  7483. * @details
  7484. * The following field definitions describe the format of the HTT host
  7485. * to target FW for PPDU_STATS_CFG msg.
  7486. * The message allows the host to configure the PPDU_STATS_IND messages
  7487. * produced by the target.
  7488. *
  7489. * |31 24|23 16|15 8|7 0|
  7490. * |-----------------------------------------------------------|
  7491. * | REQ bit mask | pdev_mask | msg type |
  7492. * |-----------------------------------------------------------|
  7493. * Header fields:
  7494. * - MSG_TYPE
  7495. * Bits 7:0
  7496. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7497. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7498. * - PDEV_MASK
  7499. * Bits 8:15
  7500. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7501. * Value: This is a overloaded field, refer to usage and interpretation of
  7502. * PDEV in interface document.
  7503. * Bit 8 : Reserved for SOC stats
  7504. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7505. * Indicates MACID_MASK in DBS
  7506. * - REQ_TLV_BIT_MASK
  7507. * Bits 16:31
  7508. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7509. * needs to be included in the target's PPDU_STATS_IND messages.
  7510. * Value: refer htt_ppdu_stats_tlv_tag_t
  7511. *
  7512. */
  7513. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7514. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7515. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7516. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7517. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7518. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7519. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7520. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7521. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7522. do { \
  7523. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7524. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7525. } while (0)
  7526. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7527. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7528. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7529. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7530. do { \
  7531. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7532. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7533. } while (0)
  7534. /**
  7535. * @brief Host-->target HTT RX FSE setup message
  7536. *
  7537. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7538. *
  7539. * @details
  7540. * Through this message, the host will provide details of the flow tables
  7541. * in host DDR along with hash keys.
  7542. * This message can be sent per SOC or per PDEV, which is differentiated
  7543. * by pdev id values.
  7544. * The host will allocate flow search table and sends table size,
  7545. * physical DMA address of flow table, and hash keys to firmware to
  7546. * program into the RXOLE FSE HW block.
  7547. *
  7548. * The following field definitions describe the format of the RX FSE setup
  7549. * message sent from the host to target
  7550. *
  7551. * Header fields:
  7552. * dword0 - b'7:0 - msg_type: This will be set to
  7553. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7554. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7555. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7556. * pdev's LMAC ring.
  7557. * b'31:16 - reserved : Reserved for future use
  7558. * dword1 - b'19:0 - number of records: This field indicates the number of
  7559. * entries in the flow table. For example: 8k number of
  7560. * records is equivalent to
  7561. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7562. * b'27:20 - max search: This field specifies the skid length to FSE
  7563. * parser HW module whenever match is not found at the
  7564. * exact index pointed by hash.
  7565. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7566. * Refer htt_ip_da_sa_prefix below for more details.
  7567. * b'31:30 - reserved: Reserved for future use
  7568. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7569. * table allocated by host in DDR
  7570. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7571. * table allocated by host in DDR
  7572. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7573. * entry hashing
  7574. *
  7575. *
  7576. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7577. * |---------------------------------------------------------------|
  7578. * | reserved | pdev_id | MSG_TYPE |
  7579. * |---------------------------------------------------------------|
  7580. * |resvd|IPDSA| max_search | Number of records |
  7581. * |---------------------------------------------------------------|
  7582. * | base address lo |
  7583. * |---------------------------------------------------------------|
  7584. * | base address high |
  7585. * |---------------------------------------------------------------|
  7586. * | toeplitz key 31_0 |
  7587. * |---------------------------------------------------------------|
  7588. * | toeplitz key 63_32 |
  7589. * |---------------------------------------------------------------|
  7590. * | toeplitz key 95_64 |
  7591. * |---------------------------------------------------------------|
  7592. * | toeplitz key 127_96 |
  7593. * |---------------------------------------------------------------|
  7594. * | toeplitz key 159_128 |
  7595. * |---------------------------------------------------------------|
  7596. * | toeplitz key 191_160 |
  7597. * |---------------------------------------------------------------|
  7598. * | toeplitz key 223_192 |
  7599. * |---------------------------------------------------------------|
  7600. * | toeplitz key 255_224 |
  7601. * |---------------------------------------------------------------|
  7602. * | toeplitz key 287_256 |
  7603. * |---------------------------------------------------------------|
  7604. * | reserved | toeplitz key 314_288(26:0 bits) |
  7605. * |---------------------------------------------------------------|
  7606. * where:
  7607. * IPDSA = ip_da_sa
  7608. */
  7609. /**
  7610. * @brief: htt_ip_da_sa_prefix
  7611. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7612. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7613. * documentation per RFC3849
  7614. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7615. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7616. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7617. */
  7618. enum htt_ip_da_sa_prefix {
  7619. HTT_RX_IPV6_20010db8,
  7620. HTT_RX_IPV4_MAPPED_IPV6,
  7621. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7622. HTT_RX_IPV6_64FF9B,
  7623. };
  7624. /**
  7625. * @brief Host-->target HTT RX FISA configure and enable
  7626. *
  7627. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7628. *
  7629. * @details
  7630. * The host will send this command down to configure and enable the FISA
  7631. * operational params.
  7632. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7633. * register.
  7634. * Should configure both the MACs.
  7635. *
  7636. * dword0 - b'7:0 - msg_type:
  7637. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7638. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7639. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7640. * pdev's LMAC ring.
  7641. * b'31:16 - reserved : Reserved for future use
  7642. *
  7643. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7644. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7645. * packets. 1 flow search will be skipped
  7646. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7647. * tcp,udp packets
  7648. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7649. * calculation
  7650. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7651. * calculation
  7652. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7653. * calculation
  7654. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7655. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7656. * length
  7657. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7658. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7659. * length
  7660. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7661. * num jump
  7662. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7663. * num jump
  7664. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7665. * data type switch has happened for MPDU Sequence num jump
  7666. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7667. * for MPDU Sequence num jump
  7668. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7669. * for decrypt errors
  7670. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7671. * while aggregating a msdu
  7672. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7673. * The aggregation is done until (number of MSDUs aggregated
  7674. * < LIMIT + 1)
  7675. * b'31:18 - Reserved
  7676. *
  7677. * fisa_control_value - 32bit value FW can write to register
  7678. *
  7679. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7680. * Threshold value for FISA timeout (units are microseconds).
  7681. * When the global timestamp exceeds this threshold, FISA
  7682. * aggregation will be restarted.
  7683. * A value of 0 means timeout is disabled.
  7684. * Compare the threshold register with timestamp field in
  7685. * flow entry to generate timeout for the flow.
  7686. *
  7687. * |31 18 |17 16|15 8|7 0|
  7688. * |-------------------------------------------------------------|
  7689. * | reserved | pdev_mask | msg type |
  7690. * |-------------------------------------------------------------|
  7691. * | reserved | FISA_CTRL |
  7692. * |-------------------------------------------------------------|
  7693. * | FISA_TIMEOUT_THRESH |
  7694. * |-------------------------------------------------------------|
  7695. */
  7696. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7697. A_UINT32 msg_type:8,
  7698. pdev_id:8,
  7699. reserved0:16;
  7700. /**
  7701. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7702. * [17:0]
  7703. */
  7704. union {
  7705. /*
  7706. * fisa_control_bits structure is deprecated.
  7707. * Please use fisa_control_bits_v2 going forward.
  7708. */
  7709. struct {
  7710. A_UINT32 fisa_enable: 1,
  7711. ipsec_skip_search: 1,
  7712. nontcp_skip_search: 1,
  7713. add_ipv4_fixed_hdr_len: 1,
  7714. add_ipv6_fixed_hdr_len: 1,
  7715. add_tcp_fixed_hdr_len: 1,
  7716. add_udp_hdr_len: 1,
  7717. chksum_cum_ip_len_en: 1,
  7718. disable_tid_check: 1,
  7719. disable_ta_check: 1,
  7720. disable_qos_check: 1,
  7721. disable_raw_check: 1,
  7722. disable_decrypt_err_check: 1,
  7723. disable_msdu_drop_check: 1,
  7724. fisa_aggr_limit: 4,
  7725. reserved: 14;
  7726. } fisa_control_bits;
  7727. struct {
  7728. A_UINT32 fisa_enable: 1,
  7729. fisa_aggr_limit: 4,
  7730. reserved: 27;
  7731. } fisa_control_bits_v2;
  7732. A_UINT32 fisa_control_value;
  7733. } u_fisa_control;
  7734. /**
  7735. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7736. * timeout threshold for aggregation. Unit in usec.
  7737. * [31:0]
  7738. */
  7739. A_UINT32 fisa_timeout_threshold;
  7740. } POSTPACK;
  7741. /* DWord 0: pdev-ID */
  7742. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7743. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7744. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7745. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7746. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7747. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7748. do { \
  7749. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7750. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7751. } while (0)
  7752. /* Dword 1: fisa_control_value fisa config */
  7753. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7754. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7755. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7756. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7757. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7758. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7759. do { \
  7760. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7761. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7762. } while (0)
  7763. /* Dword 1: fisa_control_value ipsec_skip_search */
  7764. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7765. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7766. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7767. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7768. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7769. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7770. do { \
  7771. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7772. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7773. } while (0)
  7774. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7775. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7776. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7777. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7778. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7779. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7780. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7781. do { \
  7782. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7783. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7784. } while (0)
  7785. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7786. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7787. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7788. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7789. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7790. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7791. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7792. do { \
  7793. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7794. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7795. } while (0)
  7796. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7797. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7798. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7799. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7800. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7801. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7802. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7803. do { \
  7804. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7805. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7806. } while (0)
  7807. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7808. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7809. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7810. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7811. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7812. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7813. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7814. do { \
  7815. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7816. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7817. } while (0)
  7818. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7819. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7820. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7821. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7822. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7823. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7824. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7825. do { \
  7826. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7827. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7828. } while (0)
  7829. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7830. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7831. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7832. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7833. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7834. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7835. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7836. do { \
  7837. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7838. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7839. } while (0)
  7840. /* Dword 1: fisa_control_value disable_tid_check */
  7841. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7842. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7843. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7844. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7845. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7846. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7847. do { \
  7848. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7849. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7850. } while (0)
  7851. /* Dword 1: fisa_control_value disable_ta_check */
  7852. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7853. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7854. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7855. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7856. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7857. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7858. do { \
  7859. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7860. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7861. } while (0)
  7862. /* Dword 1: fisa_control_value disable_qos_check */
  7863. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7864. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7865. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7866. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7867. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7868. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7869. do { \
  7870. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7871. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7872. } while (0)
  7873. /* Dword 1: fisa_control_value disable_raw_check */
  7874. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7875. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7876. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7877. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7878. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7879. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7880. do { \
  7881. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7882. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7883. } while (0)
  7884. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7885. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7886. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7887. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7888. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7889. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7890. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7891. do { \
  7892. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7893. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7894. } while (0)
  7895. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7896. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7897. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7898. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7899. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7900. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7901. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7902. do { \
  7903. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7904. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7905. } while (0)
  7906. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7907. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7908. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7909. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7910. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7911. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7912. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7913. do { \
  7914. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7915. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7916. } while (0)
  7917. /* Dword 1: fisa_control_value fisa config */
  7918. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7919. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7920. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7921. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7922. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7923. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7924. do { \
  7925. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7926. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7927. } while (0)
  7928. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7929. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7930. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7931. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7932. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7933. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7934. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7935. do { \
  7936. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7937. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7938. } while (0)
  7939. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7940. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7941. pdev_id:8,
  7942. reserved0:16;
  7943. A_UINT32 num_records:20,
  7944. max_search:8,
  7945. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7946. reserved1:2;
  7947. A_UINT32 base_addr_lo;
  7948. A_UINT32 base_addr_hi;
  7949. A_UINT32 toeplitz31_0;
  7950. A_UINT32 toeplitz63_32;
  7951. A_UINT32 toeplitz95_64;
  7952. A_UINT32 toeplitz127_96;
  7953. A_UINT32 toeplitz159_128;
  7954. A_UINT32 toeplitz191_160;
  7955. A_UINT32 toeplitz223_192;
  7956. A_UINT32 toeplitz255_224;
  7957. A_UINT32 toeplitz287_256;
  7958. A_UINT32 toeplitz314_288:27,
  7959. reserved2:5;
  7960. } POSTPACK;
  7961. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7962. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7963. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7964. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7965. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7966. /* DWORD 0: Pdev ID */
  7967. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7968. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7969. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7970. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7971. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7972. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7973. do { \
  7974. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7975. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7976. } while (0)
  7977. /* DWORD 1:num of records */
  7978. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7979. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7980. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7981. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7982. HTT_RX_FSE_SETUP_NUM_REC_S)
  7983. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7984. do { \
  7985. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7986. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7987. } while (0)
  7988. /* DWORD 1:max_search */
  7989. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7990. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7991. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7992. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7993. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7994. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7995. do { \
  7996. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7997. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7998. } while (0)
  7999. /* DWORD 1:ip_da_sa prefix */
  8000. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8001. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8002. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8003. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8004. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8005. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8006. do { \
  8007. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8008. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8009. } while (0)
  8010. /* DWORD 2: Base Address LO */
  8011. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8012. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8013. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8014. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8015. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8016. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8017. do { \
  8018. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8019. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8020. } while (0)
  8021. /* DWORD 3: Base Address High */
  8022. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8023. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8024. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8025. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8026. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8027. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8028. do { \
  8029. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8030. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8031. } while (0)
  8032. /* DWORD 4-12: Hash Value */
  8033. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8034. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8035. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8036. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8037. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8038. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8039. do { \
  8040. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8041. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8042. } while (0)
  8043. /* DWORD 13: Hash Value 314:288 bits */
  8044. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8045. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8046. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8047. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8048. do { \
  8049. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8050. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8051. } while (0)
  8052. /**
  8053. * @brief Host-->target HTT RX FSE operation message
  8054. *
  8055. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8056. *
  8057. * @details
  8058. * The host will send this Flow Search Engine (FSE) operation message for
  8059. * every flow add/delete operation.
  8060. * The FSE operation includes FSE full cache invalidation or individual entry
  8061. * invalidation.
  8062. * This message can be sent per SOC or per PDEV which is differentiated
  8063. * by pdev id values.
  8064. *
  8065. * |31 16|15 8|7 1|0|
  8066. * |-------------------------------------------------------------|
  8067. * | reserved | pdev_id | MSG_TYPE |
  8068. * |-------------------------------------------------------------|
  8069. * | reserved | operation |I|
  8070. * |-------------------------------------------------------------|
  8071. * | ip_src_addr_31_0 |
  8072. * |-------------------------------------------------------------|
  8073. * | ip_src_addr_63_32 |
  8074. * |-------------------------------------------------------------|
  8075. * | ip_src_addr_95_64 |
  8076. * |-------------------------------------------------------------|
  8077. * | ip_src_addr_127_96 |
  8078. * |-------------------------------------------------------------|
  8079. * | ip_dst_addr_31_0 |
  8080. * |-------------------------------------------------------------|
  8081. * | ip_dst_addr_63_32 |
  8082. * |-------------------------------------------------------------|
  8083. * | ip_dst_addr_95_64 |
  8084. * |-------------------------------------------------------------|
  8085. * | ip_dst_addr_127_96 |
  8086. * |-------------------------------------------------------------|
  8087. * | l4_dst_port | l4_src_port |
  8088. * | (32-bit SPI incase of IPsec) |
  8089. * |-------------------------------------------------------------|
  8090. * | reserved | l4_proto |
  8091. * |-------------------------------------------------------------|
  8092. *
  8093. * where I is 1-bit ipsec_valid.
  8094. *
  8095. * The following field definitions describe the format of the RX FSE operation
  8096. * message sent from the host to target for every add/delete flow entry to flow
  8097. * table.
  8098. *
  8099. * Header fields:
  8100. * dword0 - b'7:0 - msg_type: This will be set to
  8101. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8102. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8103. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8104. * specified pdev's LMAC ring.
  8105. * b'31:16 - reserved : Reserved for future use
  8106. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8107. * (Internet Protocol Security).
  8108. * IPsec describes the framework for providing security at
  8109. * IP layer. IPsec is defined for both versions of IP:
  8110. * IPV4 and IPV6.
  8111. * Please refer to htt_rx_flow_proto enumeration below for
  8112. * more info.
  8113. * ipsec_valid = 1 for IPSEC packets
  8114. * ipsec_valid = 0 for IP Packets
  8115. * b'7:1 - operation: This indicates types of FSE operation.
  8116. * Refer to htt_rx_fse_operation enumeration:
  8117. * 0 - No Cache Invalidation required
  8118. * 1 - Cache invalidate only one entry given by IP
  8119. * src/dest address at DWORD[2:9]
  8120. * 2 - Complete FSE Cache Invalidation
  8121. * 3 - FSE Disable
  8122. * 4 - FSE Enable
  8123. * b'31:8 - reserved: Reserved for future use
  8124. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8125. * for per flow addition/deletion
  8126. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8127. * and the subsequent 3 A_UINT32 will be padding bytes.
  8128. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8129. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8130. * from 0 to 65535 but only 0 to 1023 are designated as
  8131. * well-known ports. Refer to [RFC1700] for more details.
  8132. * This field is valid only if
  8133. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8134. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8135. * range from 0 to 65535 but only 0 to 1023 are designated
  8136. * as well-known ports. Refer to [RFC1700] for more details.
  8137. * This field is valid only if
  8138. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8139. * - SPI (31:0): Security Parameters Index is an
  8140. * identification tag added to the header while using IPsec
  8141. * for tunneling the IP traffici.
  8142. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8143. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8144. * Assigned Internet Protocol Numbers.
  8145. * l4_proto numbers for standard protocol like UDP/TCP
  8146. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8147. * l4_proto = 17 for UDP etc.
  8148. * b'31:8 - reserved: Reserved for future use.
  8149. *
  8150. */
  8151. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8152. A_UINT32 msg_type:8,
  8153. pdev_id:8,
  8154. reserved0:16;
  8155. A_UINT32 ipsec_valid:1,
  8156. operation:7,
  8157. reserved1:24;
  8158. A_UINT32 ip_src_addr_31_0;
  8159. A_UINT32 ip_src_addr_63_32;
  8160. A_UINT32 ip_src_addr_95_64;
  8161. A_UINT32 ip_src_addr_127_96;
  8162. A_UINT32 ip_dest_addr_31_0;
  8163. A_UINT32 ip_dest_addr_63_32;
  8164. A_UINT32 ip_dest_addr_95_64;
  8165. A_UINT32 ip_dest_addr_127_96;
  8166. union {
  8167. A_UINT32 spi;
  8168. struct {
  8169. A_UINT32 l4_src_port:16,
  8170. l4_dest_port:16;
  8171. } ip;
  8172. } u;
  8173. A_UINT32 l4_proto:8,
  8174. reserved:24;
  8175. } POSTPACK;
  8176. /**
  8177. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8178. *
  8179. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8180. *
  8181. * @details
  8182. * The host will send this Full monitor mode register configuration message.
  8183. * This message can be sent per SOC or per PDEV which is differentiated
  8184. * by pdev id values.
  8185. *
  8186. * |31 16|15 11|10 8|7 3|2|1|0|
  8187. * |-------------------------------------------------------------|
  8188. * | reserved | pdev_id | MSG_TYPE |
  8189. * |-------------------------------------------------------------|
  8190. * | reserved |Release Ring |N|Z|E|
  8191. * |-------------------------------------------------------------|
  8192. *
  8193. * where E is 1-bit full monitor mode enable/disable.
  8194. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8195. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8196. *
  8197. * The following field definitions describe the format of the full monitor
  8198. * mode configuration message sent from the host to target for each pdev.
  8199. *
  8200. * Header fields:
  8201. * dword0 - b'7:0 - msg_type: This will be set to
  8202. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8203. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8204. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8205. * specified pdev's LMAC ring.
  8206. * b'31:16 - reserved : Reserved for future use.
  8207. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8208. * monitor mode rxdma register is to be enabled or disabled.
  8209. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8210. * additional descriptors at ppdu end for zero mpdus
  8211. * enabled or disabled.
  8212. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8213. * additional descriptors at ppdu end for non zero mpdus
  8214. * enabled or disabled.
  8215. * b'10:3 - release_ring: This indicates the destination ring
  8216. * selection for the descriptor at the end of PPDU
  8217. * 0 - REO ring select
  8218. * 1 - FW ring select
  8219. * 2 - SW ring select
  8220. * 3 - Release ring select
  8221. * Refer to htt_rx_full_mon_release_ring.
  8222. * b'31:11 - reserved for future use
  8223. */
  8224. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8225. A_UINT32 msg_type:8,
  8226. pdev_id:8,
  8227. reserved0:16;
  8228. A_UINT32 full_monitor_mode_enable:1,
  8229. addnl_descs_zero_mpdus_end:1,
  8230. addnl_descs_non_zero_mpdus_end:1,
  8231. release_ring:8,
  8232. reserved1:21;
  8233. } POSTPACK;
  8234. /**
  8235. * Enumeration for full monitor mode destination ring select
  8236. * 0 - REO destination ring select
  8237. * 1 - FW destination ring select
  8238. * 2 - SW destination ring select
  8239. * 3 - Release destination ring select
  8240. */
  8241. enum htt_rx_full_mon_release_ring {
  8242. HTT_RX_MON_RING_REO,
  8243. HTT_RX_MON_RING_FW,
  8244. HTT_RX_MON_RING_SW,
  8245. HTT_RX_MON_RING_RELEASE,
  8246. };
  8247. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8248. /* DWORD 0: Pdev ID */
  8249. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8250. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8251. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8252. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8253. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8254. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8255. do { \
  8256. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8257. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8258. } while (0)
  8259. /* DWORD 1:ENABLE */
  8260. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8261. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8262. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8263. do { \
  8264. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8265. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8266. } while (0)
  8267. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8268. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8269. /* DWORD 1:ZERO_MPDU */
  8270. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8271. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8272. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8273. do { \
  8274. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8275. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8276. } while (0)
  8277. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8278. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8279. /* DWORD 1:NON_ZERO_MPDU */
  8280. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8281. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8282. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8283. do { \
  8284. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8285. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8286. } while (0)
  8287. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8288. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8289. /* DWORD 1:RELEASE_RINGS */
  8290. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8291. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8292. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8293. do { \
  8294. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8295. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8296. } while (0)
  8297. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8298. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8299. /**
  8300. * Enumeration for IP Protocol or IPSEC Protocol
  8301. * IPsec describes the framework for providing security at IP layer.
  8302. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8303. */
  8304. enum htt_rx_flow_proto {
  8305. HTT_RX_FLOW_IP_PROTO,
  8306. HTT_RX_FLOW_IPSEC_PROTO,
  8307. };
  8308. /**
  8309. * Enumeration for FSE Cache Invalidation
  8310. * 0 - No Cache Invalidation required
  8311. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8312. * 2 - Complete FSE Cache Invalidation
  8313. * 3 - FSE Disable
  8314. * 4 - FSE Enable
  8315. */
  8316. enum htt_rx_fse_operation {
  8317. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8318. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8319. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8320. HTT_RX_FSE_DISABLE,
  8321. HTT_RX_FSE_ENABLE,
  8322. };
  8323. /* DWORD 0: Pdev ID */
  8324. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8325. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8326. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8327. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8328. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8329. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8330. do { \
  8331. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8332. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8333. } while (0)
  8334. /* DWORD 1:IP PROTO or IPSEC */
  8335. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8336. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8337. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8338. do { \
  8339. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8340. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8341. } while (0)
  8342. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8343. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8344. /* DWORD 1:FSE Operation */
  8345. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8346. #define HTT_RX_FSE_OPERATION_S 1
  8347. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8348. do { \
  8349. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8350. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8351. } while (0)
  8352. #define HTT_RX_FSE_OPERATION_GET(word) \
  8353. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8354. /* DWORD 2-9:IP Address */
  8355. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8356. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8357. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8358. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8359. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8360. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8361. do { \
  8362. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8363. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8364. } while (0)
  8365. /* DWORD 10:Source Port Number */
  8366. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8367. #define HTT_RX_FSE_SOURCEPORT_S 0
  8368. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8369. do { \
  8370. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8371. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8372. } while (0)
  8373. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8374. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8375. /* DWORD 11:Destination Port Number */
  8376. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8377. #define HTT_RX_FSE_DESTPORT_S 16
  8378. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8379. do { \
  8380. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8381. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8382. } while (0)
  8383. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8384. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8385. /* DWORD 10-11:SPI (In case of IPSEC) */
  8386. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8387. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8388. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8389. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8390. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8391. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8392. do { \
  8393. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8394. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8395. } while (0)
  8396. /* DWORD 12:L4 PROTO */
  8397. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8398. #define HTT_RX_FSE_L4_PROTO_S 0
  8399. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8400. do { \
  8401. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8402. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8403. } while (0)
  8404. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8405. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8406. /**
  8407. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8408. *
  8409. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8410. *
  8411. * |31 24|23 |15 8|7 2|1|0|
  8412. * |----------------+----------------+----------------+----------------|
  8413. * | reserved | pdev_id | msg_type |
  8414. * |---------------------------------+----------------+----------------|
  8415. * | reserved |E|F|
  8416. * |---------------------------------+----------------+----------------|
  8417. * Where E = Configure the target to provide the 3-tuple hash value in
  8418. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8419. * F = Configure the target to provide the 3-tuple hash value in
  8420. * flow_id_toeplitz field of rx_msdu_start tlv
  8421. *
  8422. * The following field definitions describe the format of the 3 tuple hash value
  8423. * message sent from the host to target as part of initialization sequence.
  8424. *
  8425. * Header fields:
  8426. * dword0 - b'7:0 - msg_type: This will be set to
  8427. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8428. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8429. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8430. * specified pdev's LMAC ring.
  8431. * b'31:16 - reserved : Reserved for future use
  8432. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8433. * b'1 - toeplitz_hash_2_or_4_field_enable
  8434. * b'31:2 - reserved : Reserved for future use
  8435. * ---------+------+----------------------------------------------------------
  8436. * bit1 | bit0 | Functionality
  8437. * ---------+------+----------------------------------------------------------
  8438. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8439. * | | in flow_id_toeplitz field
  8440. * ---------+------+----------------------------------------------------------
  8441. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8442. * | | in toeplitz_hash_2_or_4 field
  8443. * ---------+------+----------------------------------------------------------
  8444. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8445. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8446. * ---------+------+----------------------------------------------------------
  8447. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8448. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8449. * | | toeplitz_hash_2_or_4 field
  8450. *----------------------------------------------------------------------------
  8451. */
  8452. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8453. A_UINT32 msg_type :8,
  8454. pdev_id :8,
  8455. reserved0 :16;
  8456. A_UINT32 flow_id_toeplitz_field_enable :1,
  8457. toeplitz_hash_2_or_4_field_enable :1,
  8458. reserved1 :30;
  8459. } POSTPACK;
  8460. /* DWORD0 : pdev_id configuration Macros */
  8461. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8462. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8463. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8464. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8465. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8466. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8467. do { \
  8468. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8469. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8470. } while (0)
  8471. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8472. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8473. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8474. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8475. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8476. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8477. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8478. do { \
  8479. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8480. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8481. } while (0)
  8482. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8483. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8484. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8485. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8486. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8487. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8488. do { \
  8489. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8490. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8491. } while (0)
  8492. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8493. /**
  8494. * @brief host --> target Host PA Address Size
  8495. *
  8496. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8497. *
  8498. * @details
  8499. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8500. * provide the physical start address and size of each of the memory
  8501. * areas within host DDR that the target FW may need to access.
  8502. *
  8503. * For example, the host can use this message to allow the target FW
  8504. * to set up access to the host's pools of TQM link descriptors.
  8505. * The message would appear as follows:
  8506. *
  8507. * |31 24|23 16|15 8|7 0|
  8508. * |----------------+----------------+----------------+----------------|
  8509. * | reserved | num_entries | msg_type |
  8510. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8511. * | mem area 0 size |
  8512. * |----------------+----------------+----------------+----------------|
  8513. * | mem area 0 physical_address_lo |
  8514. * |----------------+----------------+----------------+----------------|
  8515. * | mem area 0 physical_address_hi |
  8516. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8517. * | mem area 1 size |
  8518. * |----------------+----------------+----------------+----------------|
  8519. * | mem area 1 physical_address_lo |
  8520. * |----------------+----------------+----------------+----------------|
  8521. * | mem area 1 physical_address_hi |
  8522. * |----------------+----------------+----------------+----------------|
  8523. * ...
  8524. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8525. * | mem area N size |
  8526. * |----------------+----------------+----------------+----------------|
  8527. * | mem area N physical_address_lo |
  8528. * |----------------+----------------+----------------+----------------|
  8529. * | mem area N physical_address_hi |
  8530. * |----------------+----------------+----------------+----------------|
  8531. *
  8532. * The message is interpreted as follows:
  8533. * dword0 - b'0:7 - msg_type: This will be set to
  8534. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8535. * b'8:15 - number_entries: Indicated the number of host memory
  8536. * areas specified within the remainder of the message
  8537. * b'16:31 - reserved.
  8538. * dword1 - b'0:31 - memory area 0 size in bytes
  8539. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8540. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8541. * and similar for memory area 1 through memory area N.
  8542. */
  8543. PREPACK struct htt_h2t_host_paddr_size {
  8544. A_UINT32 msg_type: 8,
  8545. num_entries: 8,
  8546. reserved: 16;
  8547. } POSTPACK;
  8548. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8549. A_UINT32 size;
  8550. A_UINT32 physical_address_lo;
  8551. A_UINT32 physical_address_hi;
  8552. } POSTPACK;
  8553. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8554. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8555. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8556. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8557. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8558. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8559. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8560. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8561. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8562. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8563. do { \
  8564. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8565. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8566. } while (0)
  8567. /**
  8568. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8569. *
  8570. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8571. *
  8572. * @details
  8573. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8574. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8575. *
  8576. * The message would appear as follows:
  8577. *
  8578. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8579. * |---------------------------------+---+---+----------+-+-----------|
  8580. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8581. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8582. *
  8583. *
  8584. * The message is interpreted as follows:
  8585. * dword0 - b'0:7 - msg_type: This will be set to
  8586. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8587. * b'8 - override bit to drive MSDUs to PPE ring
  8588. * b'9:13 - REO destination ring indication
  8589. * b'14 - Multi buffer msdu override enable bit
  8590. * b'15 - Intra BSS override
  8591. * b'16 - Decap raw override
  8592. * b'17 - Decap Native wifi override
  8593. * b'18 - IP frag override
  8594. * b'19:31 - reserved
  8595. */
  8596. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8597. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8598. override: 1,
  8599. reo_destination_indication: 5,
  8600. multi_buffer_msdu_override_en: 1,
  8601. intra_bss_override: 1,
  8602. decap_raw_override: 1,
  8603. decap_nwifi_override: 1,
  8604. ip_frag_override: 1,
  8605. reserved: 13;
  8606. } POSTPACK;
  8607. /* DWORD 0: Override */
  8608. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8609. #define HTT_PPE_CFG_OVERRIDE_S 8
  8610. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8611. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8612. HTT_PPE_CFG_OVERRIDE_S)
  8613. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8614. do { \
  8615. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8616. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8617. } while (0)
  8618. /* DWORD 0: REO Destination Indication*/
  8619. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8620. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8621. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8622. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8623. HTT_PPE_CFG_REO_DEST_IND_S)
  8624. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8625. do { \
  8626. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8627. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8628. } while (0)
  8629. /* DWORD 0: Multi buffer MSDU override */
  8630. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8631. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8632. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8633. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8634. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8635. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8636. do { \
  8637. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8638. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8639. } while (0)
  8640. /* DWORD 0: Intra BSS override */
  8641. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8642. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8643. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8644. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8645. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8646. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8647. do { \
  8648. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8649. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8650. } while (0)
  8651. /* DWORD 0: Decap RAW override */
  8652. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8653. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8654. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8655. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8656. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8657. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8658. do { \
  8659. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8660. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8661. } while (0)
  8662. /* DWORD 0: Decap NWIFI override */
  8663. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8664. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8665. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8666. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8667. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8668. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8669. do { \
  8670. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8671. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8672. } while (0)
  8673. /* DWORD 0: IP frag override */
  8674. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8675. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8676. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8677. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8678. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8679. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8680. do { \
  8681. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8682. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8683. } while (0)
  8684. /*
  8685. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8686. *
  8687. * @details
  8688. * The following field definitions describe the format of the HTT host
  8689. * to target FW VDEV TX RX stats retrieve message.
  8690. * The message specifies the type of stats the host wants to retrieve.
  8691. *
  8692. * |31 27|26 25|24 17|16|15 8|7 0|
  8693. * |-----------------------------------------------------------|
  8694. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8695. * |-----------------------------------------------------------|
  8696. * | vdev_id lower bitmask |
  8697. * |-----------------------------------------------------------|
  8698. * | vdev_id upper bitmask |
  8699. * |-----------------------------------------------------------|
  8700. * Header fields:
  8701. * Where:
  8702. * dword0 - b'7:0 - msg_type: This will be set to
  8703. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8704. * b'15:8 - pdev id
  8705. * b'16(E) - Enable/Disable the vdev HW stats
  8706. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8707. * b'25:26(R) - Reset stats bits
  8708. * 0: don't reset stats
  8709. * 1: reset stats once
  8710. * 2: reset stats at the start of each periodic interval
  8711. * b'27:31 - reserved for future use
  8712. * dword1 - b'0:31 - vdev_id lower bitmask
  8713. * dword2 - b'0:31 - vdev_id upper bitmask
  8714. */
  8715. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8716. A_UINT32 msg_type :8,
  8717. pdev_id :8,
  8718. enable :1,
  8719. periodic_interval :8,
  8720. reset_stats_bits :2,
  8721. reserved0 :5;
  8722. A_UINT32 vdev_id_lower_bitmask;
  8723. A_UINT32 vdev_id_upper_bitmask;
  8724. } POSTPACK;
  8725. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8726. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8727. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8728. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8729. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8730. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8731. do { \
  8732. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8733. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8734. } while (0)
  8735. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8736. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8737. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8738. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8739. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8740. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8741. do { \
  8742. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8743. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8744. } while (0)
  8745. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8746. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8747. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8748. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8749. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8750. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8751. do { \
  8752. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8753. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8754. } while (0)
  8755. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8756. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8757. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8758. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8759. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8760. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8761. do { \
  8762. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8763. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8764. } while (0)
  8765. /*
  8766. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8767. *
  8768. * @details
  8769. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8770. * the default MSDU queues for one of the TIDs within the specified peer
  8771. * to the specified service class.
  8772. * The TID is indirectly specified - each service class is associated
  8773. * with a TID. All default MSDU queues for this peer-TID will be
  8774. * linked to the service class in question.
  8775. *
  8776. * |31 16|15 8|7 0|
  8777. * |------------------------------+--------------+--------------|
  8778. * | peer ID | svc class ID | msg type |
  8779. * |------------------------------------------------------------|
  8780. * Header fields:
  8781. * dword0 - b'7:0 - msg_type: This will be set to
  8782. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8783. * b'15:8 - service class ID
  8784. * b'31:16 - peer ID
  8785. */
  8786. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8787. A_UINT32 msg_type :8,
  8788. svc_class_id :8,
  8789. peer_id :16;
  8790. } POSTPACK;
  8791. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8792. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8793. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8794. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8795. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8796. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8797. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8798. do { \
  8799. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8800. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8801. } while (0)
  8802. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8803. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8804. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8805. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8806. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8807. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8808. do { \
  8809. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8810. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8811. } while (0)
  8812. /*
  8813. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8814. *
  8815. * @details
  8816. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8817. * remove the linkage of the specified peer-TID's MSDU queues to
  8818. * service classes.
  8819. *
  8820. * |31 16|15 8|7 0|
  8821. * |------------------------------+--------------+--------------|
  8822. * | peer ID | svc class ID | msg type |
  8823. * |------------------------------------------------------------|
  8824. * Header fields:
  8825. * dword0 - b'7:0 - msg_type: This will be set to
  8826. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8827. * b'15:8 - service class ID
  8828. * b'31:16 - peer ID
  8829. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8830. * value for peer ID indicates that the target should
  8831. * apply the UNMAP_REQ to all peers.
  8832. */
  8833. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8834. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8835. A_UINT32 msg_type :8,
  8836. svc_class_id :8,
  8837. peer_id :16;
  8838. } POSTPACK;
  8839. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8840. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8841. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8842. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8843. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8844. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8845. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8846. do { \
  8847. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8848. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8849. } while (0)
  8850. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8851. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8852. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8853. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8854. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8855. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8856. do { \
  8857. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8858. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8859. } while (0)
  8860. /*
  8861. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8862. *
  8863. * @details
  8864. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8865. * request the target to report what service class the default MSDU queues
  8866. * of the specified TIDs within the peer are linked to.
  8867. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8868. * to report what service class (if any) the default MSDU queues for
  8869. * each of the specified TIDs are linked to.
  8870. *
  8871. * |31 16|15 8|7 1| 0|
  8872. * |------------------------------+--------------+--------------|
  8873. * | peer ID | TID mask | msg type |
  8874. * |------------------------------------------------------------|
  8875. * | reserved |ETO|
  8876. * |------------------------------------------------------------|
  8877. * Header fields:
  8878. * dword0 - b'7:0 - msg_type: This will be set to
  8879. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8880. * b'15:8 - TID mask
  8881. * b'31:16 - peer ID
  8882. * dword1 - b'0 - "Existing Tids Only" flag
  8883. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8884. * message generated by this REQ will only show the
  8885. * mapping for TIDs that actually exist in the target's
  8886. * peer object.
  8887. * Any TIDs that are covered by a MAP_REQ but which
  8888. * do not actually exist will be shown as being
  8889. * unmapped (i.e. svc class ID 0xff).
  8890. * If this flag is cleared, the MAP_REPORT_CONF message
  8891. * will consider not only the mapping of TIDs currently
  8892. * existing in the peer, but also the mapping that will
  8893. * be applied for any TID objects created within this
  8894. * peer in the future.
  8895. * b'31:1 - reserved for future use
  8896. */
  8897. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8898. A_UINT32 msg_type :8,
  8899. tid_mask :8,
  8900. peer_id :16;
  8901. A_UINT32 existing_tids_only:1,
  8902. reserved :31;
  8903. } POSTPACK;
  8904. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8905. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8906. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8907. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8908. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8909. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8910. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8911. do { \
  8912. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8913. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8914. } while (0)
  8915. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8916. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8917. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8918. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8919. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8920. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8921. do { \
  8922. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8923. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8924. } while (0)
  8925. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8926. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8927. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8928. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8929. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8930. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8931. do { \
  8932. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8933. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8934. } while (0)
  8935. /**
  8936. * @brief Format of shared memory between Host and Target
  8937. * for UMAC recovery feature messaging.
  8938. * @details
  8939. * This is shared memory between Host and Target allocated
  8940. * and used in chips where UMAC recovery feature is supported.
  8941. * This shared memory is allocated per SOC level by Host since each
  8942. * SOC's target Q6FW needs to communicate independently to the Host
  8943. * through its own shared memory.
  8944. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  8945. * then host interprets it as a new message from target.
  8946. * Host clears that particular read bit in t2h_msg after each read
  8947. * operation. It is vice versa for h2t_msg. At any given point
  8948. * of time there is expected to be only one bit set
  8949. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  8950. *
  8951. * The message is interpreted as follows:
  8952. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  8953. * added for debuggability purpose.
  8954. * dword1 - b'0 - do_pre_reset
  8955. * b'1 - do_post_reset_start
  8956. * b'2 - do_post_reset_complete
  8957. * b'3 - initiate_umac_recovery
  8958. * b'4 - initiate_target_recovery_sync_using_umac
  8959. * b'5:31 - rsvd_t2h
  8960. * dword2 - b'0 - pre_reset_done
  8961. * b'1 - post_reset_start_done
  8962. * b'2 - post_reset_complete_done
  8963. * b'3 - start_pre_reset (deprecated)
  8964. * b'4:31 - rsvd_h2t
  8965. */
  8966. PREPACK typedef struct {
  8967. /** Magic number added for debuggability. */
  8968. A_UINT32 magic_num;
  8969. union {
  8970. /*
  8971. * BIT [0] :- T2H msg to do pre-reset
  8972. * BIT [1] :- T2H msg to do post-reset start
  8973. * BIT [2] :- T2H msg to do post-reset complete
  8974. * BIT [3] :- T2H msg to indicate to Host that
  8975. * a trigger request for MLO UMAC Recovery
  8976. * is received for UMAC hang.
  8977. * BIT [4] :- T2H msg to indicate to Host that
  8978. * a trigger request for MLO UMAC Recovery
  8979. * is received for Mode-1 Target Recovery.
  8980. * BIT [31 : 5] :- reserved
  8981. */
  8982. A_UINT32 t2h_msg;
  8983. struct {
  8984. A_UINT32
  8985. do_pre_reset: 1, /* BIT [0] */
  8986. do_post_reset_start: 1, /* BIT [1] */
  8987. do_post_reset_complete: 1, /* BIT [2] */
  8988. initiate_umac_recovery: 1, /* BIT [3] */
  8989. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  8990. rsvd_t2h: 27; /* BIT [31:5] */
  8991. };
  8992. };
  8993. union {
  8994. /*
  8995. * BIT [0] :- H2T msg to send pre-reset done
  8996. * BIT [1] :- H2T msg to send post-reset start done
  8997. * BIT [2] :- H2T msg to send post-reset complete done
  8998. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  8999. * BIT [31 : 4] :- reserved
  9000. */
  9001. A_UINT32 h2t_msg;
  9002. struct {
  9003. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9004. post_reset_start_done : 1, /* BIT [1] */
  9005. post_reset_complete_done : 1, /* BIT [2] */
  9006. start_pre_reset : 1, /* BIT [3] */
  9007. rsvd_h2t : 28; /* BIT [31 : 4] */
  9008. };
  9009. };
  9010. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9011. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9012. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9013. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9014. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9015. /* dword1 - b'0 - do_pre_reset */
  9016. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9017. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9018. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9019. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9020. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9021. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9022. do { \
  9023. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9024. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9025. } while (0)
  9026. /* dword1 - b'1 - do_post_reset_start */
  9027. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9028. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9029. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9030. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9031. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9032. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9033. do { \
  9034. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9035. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9036. } while (0)
  9037. /* dword1 - b'2 - do_post_reset_complete */
  9038. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9039. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9040. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9041. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9042. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9043. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9044. do { \
  9045. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9046. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9047. } while (0)
  9048. /* dword1 - b'3 - initiate_umac_recovery */
  9049. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9050. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9051. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9052. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9053. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9054. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9055. do { \
  9056. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9057. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9058. } while (0)
  9059. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9060. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9061. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9062. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9063. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9064. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9065. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9066. do { \
  9067. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9068. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9069. } while (0)
  9070. /* dword2 - b'0 - pre_reset_done */
  9071. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9072. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9073. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9074. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9075. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9076. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9077. do { \
  9078. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9079. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9080. } while (0)
  9081. /* dword2 - b'1 - post_reset_start_done */
  9082. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9083. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9084. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9085. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9086. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9087. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9088. do { \
  9089. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9090. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9091. } while (0)
  9092. /* dword2 - b'2 - post_reset_complete_done */
  9093. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9094. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9095. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9096. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9097. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9098. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9099. do { \
  9100. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9101. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9102. } while (0)
  9103. /* dword2 - b'3 - start_pre_reset */
  9104. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9105. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9106. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9107. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9108. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9109. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9110. do { \
  9111. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9112. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9113. } while (0)
  9114. /**
  9115. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9116. *
  9117. * @details
  9118. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9119. * by the host to provide prerequisite info to target for the UMAC hang
  9120. * recovery feature.
  9121. * The info sent in this H2T message are T2H message method, H2T message
  9122. * method, T2H MSI interrupt number and physical start address, size of
  9123. * the shared memory (refers to the shared memory dedicated for messaging
  9124. * between host and target when the DUT is in UMAC hang recovery mode).
  9125. * This H2T message is expected to be only sent if the WMI service bit
  9126. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9127. *
  9128. * |31 16|15 12|11 8|7 0|
  9129. * |-------------------------------+--------------+--------------+------------|
  9130. * | reserved |h2t msg method|t2h msg method| msg_type |
  9131. * |--------------------------------------------------------------------------|
  9132. * | t2h msi interrupt number |
  9133. * |--------------------------------------------------------------------------|
  9134. * | shared memory area size |
  9135. * |--------------------------------------------------------------------------|
  9136. * | shared memory area physical address low |
  9137. * |--------------------------------------------------------------------------|
  9138. * | shared memory area physical address high |
  9139. * |--------------------------------------------------------------------------|
  9140. *
  9141. * The message is interpreted as follows:
  9142. * dword0 - b'0:7 - msg_type
  9143. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9144. * b'8:11 - t2h_msg_method: indicates method to be used for
  9145. * T2H communication in UMAC hang recovery mode.
  9146. * Value zero indicates MSI interrupt (default method).
  9147. * Refer to htt_umac_hang_recovery_msg_method enum.
  9148. * b'12:15 - h2t_msg_method: indicates method to be used for
  9149. * H2T communication in UMAC hang recovery mode.
  9150. * Value zero indicates polling by target for this h2t msg
  9151. * during UMAC hang recovery mode.
  9152. * Refer to htt_umac_hang_recovery_msg_method enum.
  9153. * b'16:31 - reserved.
  9154. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9155. * T2H communication in UMAC hang recovery mode.
  9156. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9157. * only when in UMAC hang recovery mode.
  9158. * This refers to size in bytes.
  9159. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9160. * of the shared memory dedicated for messaging only when
  9161. * in UMAC hang recovery mode.
  9162. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9163. * of the shared memory dedicated for messaging only when
  9164. * in UMAC hang recovery mode.
  9165. */
  9166. /* t2h_msg_method and h2t_msg_method */
  9167. enum htt_umac_hang_recovery_msg_method {
  9168. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9169. };
  9170. PREPACK typedef struct {
  9171. A_UINT32 msg_type : 8,
  9172. t2h_msg_method : 4,
  9173. h2t_msg_method : 4,
  9174. reserved : 16;
  9175. A_UINT32 t2h_msi_data;
  9176. /* size bytes and physical address of shared memory. */
  9177. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9178. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9179. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9180. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9181. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9182. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9183. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9184. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9185. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9186. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9187. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9188. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9189. do { \
  9190. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9191. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9192. } while (0)
  9193. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9194. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9195. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9196. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9197. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9198. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9199. do { \
  9200. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9201. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9202. } while (0)
  9203. /**
  9204. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9205. *
  9206. * @details
  9207. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9208. * HTT message sent by the host to indicate that the target needs to start the
  9209. * UMAC hang recovery feature from the point of pre-reset routine.
  9210. * The purpose of this H2T message is to have host synchronize and trigger
  9211. * UMAC recovery across all targets.
  9212. * The info sent in this H2T message is the flag to indicate whether the
  9213. * target needs to execute UMAC-recovery in context of the Initiator or
  9214. * Non-Initiator.
  9215. * This H2T message is expected to be sent as response to the
  9216. * initiate_umac_recovery indication from the Initiator target attached to
  9217. * this same host.
  9218. * This H2T message is expected to be only sent if the WMI service bit
  9219. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9220. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9221. * beforehand.
  9222. *
  9223. * |31 10|9|8|7 0|
  9224. * |-----------------------------------------------------------|
  9225. * | reserved |U|I| msg_type |
  9226. * |-----------------------------------------------------------|
  9227. * Where:
  9228. * I = is_initiator
  9229. * U = is_umac_hang
  9230. *
  9231. * The message is interpreted as follows:
  9232. * dword0 - b'0:7 - msg_type
  9233. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9234. * b'8 - is_initiator: indicates whether the target needs to
  9235. * execute the UMAC-recovery in context of the Initiator or
  9236. * Non-Initiator.
  9237. * The value zero indicates this target is Non-Initiator.
  9238. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9239. * executed in context of UMAC hang or Target recovery.
  9240. * b'10:31 - reserved.
  9241. */
  9242. PREPACK typedef struct {
  9243. A_UINT32 msg_type : 8,
  9244. is_initiator : 1,
  9245. is_umac_hang : 1,
  9246. reserved : 22;
  9247. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9248. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9249. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9250. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9251. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9252. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9253. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9254. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9255. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9256. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9257. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9258. do { \
  9259. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9260. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9261. } while (0)
  9262. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9263. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9264. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9265. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9266. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9267. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9268. do { \
  9269. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9270. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9271. } while (0)
  9272. /*
  9273. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9274. *
  9275. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9276. *
  9277. * @details
  9278. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9279. * install or uninstall rx cce super rules to match certain kind of packets
  9280. * with specific parameters. Target sets up HW registers based on setup message
  9281. * and always confirms back to Host.
  9282. *
  9283. * The message would appear as follows:
  9284. * |31 24|23 16|15 8|7 0|
  9285. * |-----------------+-----------------+-----------------+-----------------|
  9286. * | reserved | operation | pdev_id | msg_type |
  9287. * |-----------------------------------------------------------------------|
  9288. * | cce_super_rule_param[0] |
  9289. * |-----------------------------------------------------------------------|
  9290. * | cce_super_rule_param[1] |
  9291. * |-----------------------------------------------------------------------|
  9292. *
  9293. * The message is interpreted as follows:
  9294. * dword0 - b'0:7 - msg_type: This will be set to
  9295. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9296. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9297. * b'16:23 - operation: Identify operation to be taken,
  9298. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9299. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9300. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9301. * b'24:31 - reserved
  9302. * dword1~10 - cce_super_rule_param[0]:
  9303. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9304. * dword11~20 - cce_super_rule_param[1]:
  9305. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9306. *
  9307. * Each cce_super_rule_param structure would appear as follows:
  9308. * |31 24|23 16|15 8|7 0|
  9309. * |-----------------+-----------------+-----------------+-----------------|
  9310. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9311. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9312. * |-----------------------------------------------------------------------|
  9313. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9314. * |-----------------------------------------------------------------------|
  9315. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9316. * |-----------------------------------------------------------------------|
  9317. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9318. * |-----------------------------------------------------------------------|
  9319. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9320. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9321. * |-----------------------------------------------------------------------|
  9322. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9323. * |-----------------------------------------------------------------------|
  9324. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9325. * |-----------------------------------------------------------------------|
  9326. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9327. * |-----------------------------------------------------------------------|
  9328. * | is_valid | l4_type | l3_type |
  9329. * |-----------------------------------------------------------------------|
  9330. * | l4_dst_port | l4_src_port |
  9331. * |-----------------------------------------------------------------------|
  9332. *
  9333. * The cce_super_rule_param[0] structure is interpreted as follows:
  9334. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9335. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9336. * in case of ipv4)
  9337. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9338. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9339. * in case of ipv4)
  9340. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9341. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9342. * in case of ipv4)
  9343. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9344. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9345. * in case of ipv4)
  9346. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9347. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9348. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9349. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9350. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9351. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9352. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9353. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9354. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9355. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9356. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9357. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9358. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9359. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9360. * ipv4 address, in case of ipv4)
  9361. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9362. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9363. * ipv4 address, in case of ipv4)
  9364. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9365. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9366. * ipv4 address, in case of ipv4)
  9367. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9368. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9369. * ipv4 address, in case of ipv4)
  9370. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9371. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9372. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9373. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9374. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9375. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9376. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9377. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9378. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9379. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9380. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9381. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9382. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9383. * 0x0008: ipv4
  9384. * 0xdd86: ipv6
  9385. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9386. * 6: TCP
  9387. * 17: UDP
  9388. * b'24:31 - is_valid: indicate whether this parameter is valid
  9389. * 0: invalid
  9390. * 1: valid
  9391. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9392. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9393. *
  9394. * The cce_super_rule_param[1] structure is similar.
  9395. */
  9396. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9397. enum htt_rx_cce_super_rule_setup_operation {
  9398. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9399. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9400. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9401. /* All operation should be before this */
  9402. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9403. };
  9404. typedef struct {
  9405. union {
  9406. A_UINT8 src_ipv4_addr[4];
  9407. A_UINT8 src_ipv6_addr[16];
  9408. };
  9409. union {
  9410. A_UINT8 dst_ipv4_addr[4];
  9411. A_UINT8 dst_ipv6_addr[16];
  9412. };
  9413. A_UINT32 l3_type: 16,
  9414. l4_type: 8,
  9415. is_valid: 8;
  9416. A_UINT32 l4_src_port: 16,
  9417. l4_dst_port: 16;
  9418. } htt_rx_cce_super_rule_param_t;
  9419. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9420. A_UINT32 msg_type: 8,
  9421. pdev_id: 8,
  9422. operation: 8,
  9423. reserved: 8;
  9424. htt_rx_cce_super_rule_param_t
  9425. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9426. } POSTPACK;
  9427. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9428. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9429. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9430. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9431. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9432. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9433. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9434. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9435. do { \
  9436. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9437. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9438. } while (0)
  9439. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9440. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9441. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9442. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9443. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9444. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9445. do { \
  9446. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9447. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9448. } while (0)
  9449. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9450. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9451. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9452. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9453. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9454. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9455. do { \
  9456. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9457. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9458. } while (0)
  9459. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9460. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9461. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9462. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9463. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9464. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9465. do { \
  9466. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9467. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9468. } while (0)
  9469. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9470. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9471. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9472. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9473. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9474. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9475. do { \
  9476. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9477. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9478. } while (0)
  9479. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9480. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9481. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9482. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9483. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9484. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9485. do { \
  9486. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9487. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9488. } while (0)
  9489. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9490. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9491. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9492. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9493. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9494. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9495. do { \
  9496. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9497. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9498. } while (0)
  9499. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9500. do { \
  9501. A_MEMCPY(_array, _ptr, 4); \
  9502. } while (0)
  9503. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9504. do { \
  9505. A_MEMCPY(_ptr, _array, 4); \
  9506. } while (0)
  9507. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9508. do { \
  9509. A_MEMCPY(_array, _ptr, 16); \
  9510. } while (0)
  9511. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9512. do { \
  9513. A_MEMCPY(_ptr, _array, 16); \
  9514. } while (0)
  9515. /**
  9516. * htt_h2t_primary_link_peer_status_type -
  9517. * Unique number for each status or reasons
  9518. * The status reasons can go up to 255 max
  9519. */
  9520. enum htt_h2t_primary_link_peer_status_type {
  9521. /* Host Primary Link Peer migration Success */
  9522. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9523. /* keep this last */
  9524. /* Host Primary Link Peer migration Fail */
  9525. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9526. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9527. };
  9528. /**
  9529. * @brief host -> Primary peer migration completion message from host
  9530. *
  9531. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9532. *
  9533. * @details
  9534. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9535. * target Confirming that primary link peer migration has completed,
  9536. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9537. * message from the target.
  9538. *
  9539. * The message would appear as follows:
  9540. *
  9541. * |31 25|24|23 16|15 12|11 8|7 0|
  9542. * |----------------------------+----------+---------+--------------|
  9543. * | vdev ID | pdev ID | chip ID | msg type |
  9544. * |----------------------------+----------+---------+--------------|
  9545. * | ML peer ID | SW peer ID |
  9546. * |------------+--+------------+--------------------+--------------|
  9547. * | reserved |SV| src_info | status |
  9548. * |------------+--+---------------------------------+--------------|
  9549. * Where:
  9550. * SV = src_info_valid flag
  9551. *
  9552. * The message is interpreted as follows:
  9553. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9554. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9555. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9556. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9557. * as primary
  9558. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9559. * as primary
  9560. *
  9561. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9562. * chosen as primary
  9563. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9564. * primary peer belongs.
  9565. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  9566. * b'8:23 - src_info: Indicates New Virtual port number through
  9567. * which Rx Pipe connects to the correct PPE.
  9568. * b'24 - src_info_valid: Indicates src_info is valid.
  9569. */
  9570. typedef struct {
  9571. A_UINT32 msg_type: 8, /* bits 7:0 */
  9572. chip_id: 4, /* bits 11:8 */
  9573. pdev_id: 4, /* bits 15:12 */
  9574. vdev_id: 16; /* bits 31:16 */
  9575. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9576. ml_peer_id: 16; /* bits 31:16 */
  9577. A_UINT32 status: 8, /* bits 7:0 */
  9578. src_info: 16, /* bits 23:8 */
  9579. src_info_valid: 1, /* bit 24 */
  9580. reserved: 7; /* bits 31:25 */
  9581. } htt_h2t_primary_link_peer_migrate_resp_t;
  9582. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9583. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9584. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9585. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9586. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9587. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9588. do { \
  9589. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9590. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9591. } while (0)
  9592. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9593. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9594. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9595. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9596. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9597. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9598. do { \
  9599. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9600. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9601. } while (0)
  9602. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9603. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9604. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9605. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9606. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9607. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9608. do { \
  9609. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9610. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9611. } while (0)
  9612. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9613. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9614. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9615. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9616. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9617. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9618. do { \
  9619. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9620. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9621. } while (0)
  9622. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9623. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9624. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9625. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9626. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9627. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9628. do { \
  9629. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9630. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9631. } while (0)
  9632. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9633. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9634. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9635. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9636. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9637. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9638. do { \
  9639. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9640. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9641. } while (0)
  9642. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  9643. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  9644. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  9645. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  9646. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  9647. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  9648. do { \
  9649. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  9650. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  9651. } while (0)
  9652. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  9653. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  9654. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  9655. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  9656. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  9657. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  9658. do { \
  9659. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  9660. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  9661. } while (0)
  9662. /*=== target -> host messages ===============================================*/
  9663. enum htt_t2h_msg_type {
  9664. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9665. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9666. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9667. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9668. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9669. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9670. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9671. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9672. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9673. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9674. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9675. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9676. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9677. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9678. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9679. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9680. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9681. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9682. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9683. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9684. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9685. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9686. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9687. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9688. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9689. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9690. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9691. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9692. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9693. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9694. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9695. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9696. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9697. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9698. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9699. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9700. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9701. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9702. /* TX_OFFLOAD_DELIVER_IND:
  9703. * Forward the target's locally-generated packets to the host,
  9704. * to provide to the monitor mode interface.
  9705. */
  9706. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9707. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9708. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9709. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9710. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9711. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9712. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9713. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9714. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9715. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9716. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9717. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9718. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9719. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9720. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9721. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9722. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9723. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34,
  9724. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9725. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9726. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9727. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  9728. HTT_T2H_MSG_TYPE_TEST,
  9729. /* keep this last */
  9730. HTT_T2H_NUM_MSGS
  9731. };
  9732. /*
  9733. * HTT target to host message type -
  9734. * stored in bits 7:0 of the first word of the message
  9735. */
  9736. #define HTT_T2H_MSG_TYPE_M 0xff
  9737. #define HTT_T2H_MSG_TYPE_S 0
  9738. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9739. do { \
  9740. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9741. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9742. } while (0)
  9743. #define HTT_T2H_MSG_TYPE_GET(word) \
  9744. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9745. /**
  9746. * @brief target -> host version number confirmation message definition
  9747. *
  9748. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9749. *
  9750. * |31 24|23 16|15 8|7 0|
  9751. * |----------------+----------------+----------------+----------------|
  9752. * | reserved | major number | minor number | msg type |
  9753. * |-------------------------------------------------------------------|
  9754. * : option request TLV (optional) |
  9755. * :...................................................................:
  9756. *
  9757. * The VER_CONF message may consist of a single 4-byte word, or may be
  9758. * extended with TLVs that specify HTT options selected by the target.
  9759. * The following option TLVs may be appended to the VER_CONF message:
  9760. * - LL_BUS_ADDR_SIZE
  9761. * - HL_SUPPRESS_TX_COMPL_IND
  9762. * - MAX_TX_QUEUE_GROUPS
  9763. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9764. * may be appended to the VER_CONF message (but only one TLV of each type).
  9765. *
  9766. * Header fields:
  9767. * - MSG_TYPE
  9768. * Bits 7:0
  9769. * Purpose: identifies this as a version number confirmation message
  9770. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9771. * - VER_MINOR
  9772. * Bits 15:8
  9773. * Purpose: Specify the minor number of the HTT message library version
  9774. * in use by the target firmware.
  9775. * The minor number specifies the specific revision within a range
  9776. * of fundamentally compatible HTT message definition revisions.
  9777. * Compatible revisions involve adding new messages or perhaps
  9778. * adding new fields to existing messages, in a backwards-compatible
  9779. * manner.
  9780. * Incompatible revisions involve changing the message type values,
  9781. * or redefining existing messages.
  9782. * Value: minor number
  9783. * - VER_MAJOR
  9784. * Bits 15:8
  9785. * Purpose: Specify the major number of the HTT message library version
  9786. * in use by the target firmware.
  9787. * The major number specifies the family of minor revisions that are
  9788. * fundamentally compatible with each other, but not with prior or
  9789. * later families.
  9790. * Value: major number
  9791. */
  9792. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9793. #define HTT_VER_CONF_MINOR_S 8
  9794. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9795. #define HTT_VER_CONF_MAJOR_S 16
  9796. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9797. do { \
  9798. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9799. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9800. } while (0)
  9801. #define HTT_VER_CONF_MINOR_GET(word) \
  9802. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9803. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9804. do { \
  9805. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9806. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9807. } while (0)
  9808. #define HTT_VER_CONF_MAJOR_GET(word) \
  9809. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9810. #define HTT_VER_CONF_BYTES 4
  9811. /**
  9812. * @brief - target -> host HTT Rx In order indication message
  9813. *
  9814. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9815. *
  9816. * @details
  9817. *
  9818. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9819. * |----------------+-------------------+---------------------+---------------|
  9820. * | peer ID | P| F| O| ext TID | msg type |
  9821. * |--------------------------------------------------------------------------|
  9822. * | MSDU count | Reserved | vdev id |
  9823. * |--------------------------------------------------------------------------|
  9824. * | MSDU 0 bus address (bits 31:0) |
  9825. #if HTT_PADDR64
  9826. * | MSDU 0 bus address (bits 63:32) |
  9827. #endif
  9828. * |--------------------------------------------------------------------------|
  9829. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9830. * |--------------------------------------------------------------------------|
  9831. * | MSDU 1 bus address (bits 31:0) |
  9832. #if HTT_PADDR64
  9833. * | MSDU 1 bus address (bits 63:32) |
  9834. #endif
  9835. * |--------------------------------------------------------------------------|
  9836. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9837. * |--------------------------------------------------------------------------|
  9838. */
  9839. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9840. *
  9841. * @details
  9842. * bits
  9843. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9844. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9845. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9846. * | | frag | | | | fail |chksum fail|
  9847. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9848. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9849. */
  9850. struct htt_rx_in_ord_paddr_ind_hdr_t
  9851. {
  9852. A_UINT32 /* word 0 */
  9853. msg_type: 8,
  9854. ext_tid: 5,
  9855. offload: 1,
  9856. frag: 1,
  9857. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9858. peer_id: 16;
  9859. A_UINT32 /* word 1 */
  9860. vap_id: 8,
  9861. /* NOTE:
  9862. * This reserved_1 field is not truly reserved - certain targets use
  9863. * this field internally to store debug information, and do not zero
  9864. * out the contents of the field before uploading the message to the
  9865. * host. Thus, any host-target communication supported by this field
  9866. * is limited to using values that are never used by the debug
  9867. * information stored by certain targets in the reserved_1 field.
  9868. * In particular, the targets in question don't use the value 0x3
  9869. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  9870. * so this previously-unused value within these bits is available to
  9871. * use as the host / target PKT_CAPTURE_MODE flag.
  9872. */
  9873. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  9874. /* if pkt_capture_mode == 0x3, host should
  9875. * send rx frames to monitor mode interface
  9876. */
  9877. msdu_cnt: 16;
  9878. };
  9879. struct htt_rx_in_ord_paddr_ind_msdu32_t
  9880. {
  9881. A_UINT32 dma_addr;
  9882. A_UINT32
  9883. length: 16,
  9884. fw_desc: 8,
  9885. msdu_info:8;
  9886. };
  9887. struct htt_rx_in_ord_paddr_ind_msdu64_t
  9888. {
  9889. A_UINT32 dma_addr_lo;
  9890. A_UINT32 dma_addr_hi;
  9891. A_UINT32
  9892. length: 16,
  9893. fw_desc: 8,
  9894. msdu_info:8;
  9895. };
  9896. #if HTT_PADDR64
  9897. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  9898. #else
  9899. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  9900. #endif
  9901. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  9902. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  9903. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  9904. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  9905. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  9906. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  9907. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  9908. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  9909. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  9910. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  9911. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  9912. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  9913. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  9914. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  9915. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  9916. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  9917. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  9918. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  9919. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  9920. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  9921. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  9922. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  9923. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  9924. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  9925. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  9926. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  9927. /* for systems using 64-bit format for bus addresses */
  9928. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  9929. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  9930. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  9931. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  9932. /* for systems using 32-bit format for bus addresses */
  9933. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  9934. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  9935. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  9936. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  9937. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  9938. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  9939. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  9940. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  9941. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  9942. do { \
  9943. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  9944. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  9945. } while (0)
  9946. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  9947. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  9948. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  9949. do { \
  9950. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  9951. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  9952. } while (0)
  9953. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  9954. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  9955. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  9956. do { \
  9957. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  9958. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  9959. } while (0)
  9960. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  9961. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  9962. /*
  9963. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  9964. * deliver the rx frames to the monitor mode interface.
  9965. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  9966. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  9967. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  9968. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  9969. */
  9970. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  9971. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  9972. do { \
  9973. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  9974. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  9975. } while (0)
  9976. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  9977. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  9978. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  9979. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  9980. do { \
  9981. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  9982. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  9983. } while (0)
  9984. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  9985. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  9986. /* for systems using 64-bit format for bus addresses */
  9987. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  9988. do { \
  9989. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  9990. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  9991. } while (0)
  9992. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  9993. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  9994. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  9995. do { \
  9996. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  9997. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  9998. } while (0)
  9999. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10000. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10001. /* for systems using 32-bit format for bus addresses */
  10002. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10003. do { \
  10004. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10005. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10006. } while (0)
  10007. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10008. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10009. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10010. do { \
  10011. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10012. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10013. } while (0)
  10014. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10015. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10016. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10017. do { \
  10018. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10019. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10020. } while (0)
  10021. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10022. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10023. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10024. do { \
  10025. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10026. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10027. } while (0)
  10028. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10029. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10030. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10031. do { \
  10032. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10033. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10034. } while (0)
  10035. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10036. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10037. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10038. do { \
  10039. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10040. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10041. } while (0)
  10042. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10043. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10044. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10045. do { \
  10046. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10047. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10048. } while (0)
  10049. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10050. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10051. /* definitions used within target -> host rx indication message */
  10052. PREPACK struct htt_rx_ind_hdr_prefix_t
  10053. {
  10054. A_UINT32 /* word 0 */
  10055. msg_type: 8,
  10056. ext_tid: 5,
  10057. release_valid: 1,
  10058. flush_valid: 1,
  10059. reserved0: 1,
  10060. peer_id: 16;
  10061. A_UINT32 /* word 1 */
  10062. flush_start_seq_num: 6,
  10063. flush_end_seq_num: 6,
  10064. release_start_seq_num: 6,
  10065. release_end_seq_num: 6,
  10066. num_mpdu_ranges: 8;
  10067. } POSTPACK;
  10068. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10069. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10070. #define HTT_TGT_RSSI_INVALID 0x80
  10071. PREPACK struct htt_rx_ppdu_desc_t
  10072. {
  10073. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10074. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10075. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10076. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10077. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10078. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10079. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10080. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10081. A_UINT32 /* word 0 */
  10082. rssi_cmb: 8,
  10083. timestamp_submicrosec: 8,
  10084. phy_err_code: 8,
  10085. phy_err: 1,
  10086. legacy_rate: 4,
  10087. legacy_rate_sel: 1,
  10088. end_valid: 1,
  10089. start_valid: 1;
  10090. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10091. union {
  10092. A_UINT32 /* word 1 */
  10093. rssi0_pri20: 8,
  10094. rssi0_ext20: 8,
  10095. rssi0_ext40: 8,
  10096. rssi0_ext80: 8;
  10097. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10098. } u0;
  10099. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10100. union {
  10101. A_UINT32 /* word 2 */
  10102. rssi1_pri20: 8,
  10103. rssi1_ext20: 8,
  10104. rssi1_ext40: 8,
  10105. rssi1_ext80: 8;
  10106. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10107. } u1;
  10108. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10109. union {
  10110. A_UINT32 /* word 3 */
  10111. rssi2_pri20: 8,
  10112. rssi2_ext20: 8,
  10113. rssi2_ext40: 8,
  10114. rssi2_ext80: 8;
  10115. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10116. } u2;
  10117. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10118. union {
  10119. A_UINT32 /* word 4 */
  10120. rssi3_pri20: 8,
  10121. rssi3_ext20: 8,
  10122. rssi3_ext40: 8,
  10123. rssi3_ext80: 8;
  10124. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10125. } u3;
  10126. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10127. A_UINT32 tsf32; /* word 5 */
  10128. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10129. A_UINT32 timestamp_microsec; /* word 6 */
  10130. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10131. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10132. A_UINT32 /* word 7 */
  10133. vht_sig_a1: 24,
  10134. preamble_type: 8;
  10135. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10136. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10137. A_UINT32 /* word 8 */
  10138. vht_sig_a2: 24,
  10139. /* sa_ant_matrix
  10140. * For cases where a single rx chain has options to be connected to
  10141. * different rx antennas, show which rx antennas were in use during
  10142. * receipt of a given PPDU.
  10143. * This sa_ant_matrix provides a bitmask of the antennas used while
  10144. * receiving this frame.
  10145. */
  10146. sa_ant_matrix: 8;
  10147. } POSTPACK;
  10148. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10149. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10150. PREPACK struct htt_rx_ind_hdr_suffix_t
  10151. {
  10152. A_UINT32 /* word 0 */
  10153. fw_rx_desc_bytes: 16,
  10154. reserved0: 16;
  10155. } POSTPACK;
  10156. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10157. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10158. PREPACK struct htt_rx_ind_hdr_t
  10159. {
  10160. struct htt_rx_ind_hdr_prefix_t prefix;
  10161. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10162. struct htt_rx_ind_hdr_suffix_t suffix;
  10163. } POSTPACK;
  10164. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10165. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10166. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10167. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10168. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10169. /*
  10170. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10171. * the offset into the HTT rx indication message at which the
  10172. * FW rx PPDU descriptor resides
  10173. */
  10174. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10175. /*
  10176. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10177. * the offset into the HTT rx indication message at which the
  10178. * header suffix (FW rx MSDU byte count) resides
  10179. */
  10180. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10181. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10182. /*
  10183. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10184. * the offset into the HTT rx indication message at which the per-MSDU
  10185. * information starts
  10186. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10187. * per-MSDU information portion of the message. The per-MSDU info itself
  10188. * starts at byte 12.
  10189. */
  10190. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10191. /**
  10192. * @brief target -> host rx indication message definition
  10193. *
  10194. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10195. *
  10196. * @details
  10197. * The following field definitions describe the format of the rx indication
  10198. * message sent from the target to the host.
  10199. * The message consists of three major sections:
  10200. * 1. a fixed-length header
  10201. * 2. a variable-length list of firmware rx MSDU descriptors
  10202. * 3. one or more 4-octet MPDU range information elements
  10203. * The fixed length header itself has two sub-sections
  10204. * 1. the message meta-information, including identification of the
  10205. * sender and type of the received data, and a 4-octet flush/release IE
  10206. * 2. the firmware rx PPDU descriptor
  10207. *
  10208. * The format of the message is depicted below.
  10209. * in this depiction, the following abbreviations are used for information
  10210. * elements within the message:
  10211. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10212. * elements associated with the PPDU start are valid.
  10213. * Specifically, the following fields are valid only if SV is set:
  10214. * RSSI (all variants), L, legacy rate, preamble type, service,
  10215. * VHT-SIG-A
  10216. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10217. * elements associated with the PPDU end are valid.
  10218. * Specifically, the following fields are valid only if EV is set:
  10219. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10220. * - L - Legacy rate selector - if legacy rates are used, this flag
  10221. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10222. * (L == 0) PHY.
  10223. * - P - PHY error flag - boolean indication of whether the rx frame had
  10224. * a PHY error
  10225. *
  10226. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10227. * |----------------+-------------------+---------------------+---------------|
  10228. * | peer ID | |RV|FV| ext TID | msg type |
  10229. * |--------------------------------------------------------------------------|
  10230. * | num | release | release | flush | flush |
  10231. * | MPDU | end | start | end | start |
  10232. * | ranges | seq num | seq num | seq num | seq num |
  10233. * |==========================================================================|
  10234. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10235. * |V|V| | rate | | | timestamp | RSSI |
  10236. * |--------------------------------------------------------------------------|
  10237. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10238. * |--------------------------------------------------------------------------|
  10239. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10240. * |--------------------------------------------------------------------------|
  10241. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10242. * |--------------------------------------------------------------------------|
  10243. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10244. * |--------------------------------------------------------------------------|
  10245. * | TSF LSBs |
  10246. * |--------------------------------------------------------------------------|
  10247. * | microsec timestamp |
  10248. * |--------------------------------------------------------------------------|
  10249. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10250. * |--------------------------------------------------------------------------|
  10251. * | service | HT-SIG / VHT-SIG-A2 |
  10252. * |==========================================================================|
  10253. * | reserved | FW rx desc bytes |
  10254. * |--------------------------------------------------------------------------|
  10255. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10256. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10257. * |--------------------------------------------------------------------------|
  10258. * : : :
  10259. * |--------------------------------------------------------------------------|
  10260. * | alignment | MSDU Rx |
  10261. * | padding | desc Bn |
  10262. * |--------------------------------------------------------------------------|
  10263. * | reserved | MPDU range status | MPDU count |
  10264. * |--------------------------------------------------------------------------|
  10265. * : reserved : MPDU range status : MPDU count :
  10266. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10267. *
  10268. * Header fields:
  10269. * - MSG_TYPE
  10270. * Bits 7:0
  10271. * Purpose: identifies this as an rx indication message
  10272. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10273. * - EXT_TID
  10274. * Bits 12:8
  10275. * Purpose: identify the traffic ID of the rx data, including
  10276. * special "extended" TID values for multicast, broadcast, and
  10277. * non-QoS data frames
  10278. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10279. * - FLUSH_VALID (FV)
  10280. * Bit 13
  10281. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10282. * is valid
  10283. * Value:
  10284. * 1 -> flush IE is valid and needs to be processed
  10285. * 0 -> flush IE is not valid and should be ignored
  10286. * - REL_VALID (RV)
  10287. * Bit 13
  10288. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10289. * is valid
  10290. * Value:
  10291. * 1 -> release IE is valid and needs to be processed
  10292. * 0 -> release IE is not valid and should be ignored
  10293. * - PEER_ID
  10294. * Bits 31:16
  10295. * Purpose: Identify, by ID, which peer sent the rx data
  10296. * Value: ID of the peer who sent the rx data
  10297. * - FLUSH_SEQ_NUM_START
  10298. * Bits 5:0
  10299. * Purpose: Indicate the start of a series of MPDUs to flush
  10300. * Not all MPDUs within this series are necessarily valid - the host
  10301. * must check each sequence number within this range to see if the
  10302. * corresponding MPDU is actually present.
  10303. * This field is only valid if the FV bit is set.
  10304. * Value:
  10305. * The sequence number for the first MPDUs to check to flush.
  10306. * The sequence number is masked by 0x3f.
  10307. * - FLUSH_SEQ_NUM_END
  10308. * Bits 11:6
  10309. * Purpose: Indicate the end of a series of MPDUs to flush
  10310. * Value:
  10311. * The sequence number one larger than the sequence number of the
  10312. * last MPDU to check to flush.
  10313. * The sequence number is masked by 0x3f.
  10314. * Not all MPDUs within this series are necessarily valid - the host
  10315. * must check each sequence number within this range to see if the
  10316. * corresponding MPDU is actually present.
  10317. * This field is only valid if the FV bit is set.
  10318. * - REL_SEQ_NUM_START
  10319. * Bits 17:12
  10320. * Purpose: Indicate the start of a series of MPDUs to release.
  10321. * All MPDUs within this series are present and valid - the host
  10322. * need not check each sequence number within this range to see if
  10323. * the corresponding MPDU is actually present.
  10324. * This field is only valid if the RV bit is set.
  10325. * Value:
  10326. * The sequence number for the first MPDUs to check to release.
  10327. * The sequence number is masked by 0x3f.
  10328. * - REL_SEQ_NUM_END
  10329. * Bits 23:18
  10330. * Purpose: Indicate the end of a series of MPDUs to release.
  10331. * Value:
  10332. * The sequence number one larger than the sequence number of the
  10333. * last MPDU to check to release.
  10334. * The sequence number is masked by 0x3f.
  10335. * All MPDUs within this series are present and valid - the host
  10336. * need not check each sequence number within this range to see if
  10337. * the corresponding MPDU is actually present.
  10338. * This field is only valid if the RV bit is set.
  10339. * - NUM_MPDU_RANGES
  10340. * Bits 31:24
  10341. * Purpose: Indicate how many ranges of MPDUs are present.
  10342. * Each MPDU range consists of a series of contiguous MPDUs within the
  10343. * rx frame sequence which all have the same MPDU status.
  10344. * Value: 1-63 (typically a small number, like 1-3)
  10345. *
  10346. * Rx PPDU descriptor fields:
  10347. * - RSSI_CMB
  10348. * Bits 7:0
  10349. * Purpose: Combined RSSI from all active rx chains, across the active
  10350. * bandwidth.
  10351. * Value: RSSI dB units w.r.t. noise floor
  10352. * - TIMESTAMP_SUBMICROSEC
  10353. * Bits 15:8
  10354. * Purpose: high-resolution timestamp
  10355. * Value:
  10356. * Sub-microsecond time of PPDU reception.
  10357. * This timestamp ranges from [0,MAC clock MHz).
  10358. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10359. * to form a high-resolution, large range rx timestamp.
  10360. * - PHY_ERR_CODE
  10361. * Bits 23:16
  10362. * Purpose:
  10363. * If the rx frame processing resulted in a PHY error, indicate what
  10364. * type of rx PHY error occurred.
  10365. * Value:
  10366. * This field is valid if the "P" (PHY_ERR) flag is set.
  10367. * TBD: document/specify the values for this field
  10368. * - PHY_ERR
  10369. * Bit 24
  10370. * Purpose: indicate whether the rx PPDU had a PHY error
  10371. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10372. * - LEGACY_RATE
  10373. * Bits 28:25
  10374. * Purpose:
  10375. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10376. * specify which rate was used.
  10377. * Value:
  10378. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10379. * flag.
  10380. * If LEGACY_RATE_SEL is 0:
  10381. * 0x8: OFDM 48 Mbps
  10382. * 0x9: OFDM 24 Mbps
  10383. * 0xA: OFDM 12 Mbps
  10384. * 0xB: OFDM 6 Mbps
  10385. * 0xC: OFDM 54 Mbps
  10386. * 0xD: OFDM 36 Mbps
  10387. * 0xE: OFDM 18 Mbps
  10388. * 0xF: OFDM 9 Mbps
  10389. * If LEGACY_RATE_SEL is 1:
  10390. * 0x8: CCK 11 Mbps long preamble
  10391. * 0x9: CCK 5.5 Mbps long preamble
  10392. * 0xA: CCK 2 Mbps long preamble
  10393. * 0xB: CCK 1 Mbps long preamble
  10394. * 0xC: CCK 11 Mbps short preamble
  10395. * 0xD: CCK 5.5 Mbps short preamble
  10396. * 0xE: CCK 2 Mbps short preamble
  10397. * - LEGACY_RATE_SEL
  10398. * Bit 29
  10399. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10400. * Value:
  10401. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10402. * used a legacy rate.
  10403. * 0 -> OFDM, 1 -> CCK
  10404. * - END_VALID
  10405. * Bit 30
  10406. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10407. * the start of the PPDU are valid. Specifically, the following
  10408. * fields are only valid if END_VALID is set:
  10409. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10410. * TIMESTAMP_SUBMICROSEC
  10411. * Value:
  10412. * 0 -> rx PPDU desc end fields are not valid
  10413. * 1 -> rx PPDU desc end fields are valid
  10414. * - START_VALID
  10415. * Bit 31
  10416. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10417. * the end of the PPDU are valid. Specifically, the following
  10418. * fields are only valid if START_VALID is set:
  10419. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10420. * VHT-SIG-A
  10421. * Value:
  10422. * 0 -> rx PPDU desc start fields are not valid
  10423. * 1 -> rx PPDU desc start fields are valid
  10424. * - RSSI0_PRI20
  10425. * Bits 7:0
  10426. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10427. * Value: RSSI dB units w.r.t. noise floor
  10428. *
  10429. * - RSSI0_EXT20
  10430. * Bits 7:0
  10431. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10432. * (if the rx bandwidth was >= 40 MHz)
  10433. * Value: RSSI dB units w.r.t. noise floor
  10434. * - RSSI0_EXT40
  10435. * Bits 7:0
  10436. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10437. * (if the rx bandwidth was >= 80 MHz)
  10438. * Value: RSSI dB units w.r.t. noise floor
  10439. * - RSSI0_EXT80
  10440. * Bits 7:0
  10441. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10442. * (if the rx bandwidth was >= 160 MHz)
  10443. * Value: RSSI dB units w.r.t. noise floor
  10444. *
  10445. * - RSSI1_PRI20
  10446. * Bits 7:0
  10447. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10448. * Value: RSSI dB units w.r.t. noise floor
  10449. * - RSSI1_EXT20
  10450. * Bits 7:0
  10451. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10452. * (if the rx bandwidth was >= 40 MHz)
  10453. * Value: RSSI dB units w.r.t. noise floor
  10454. * - RSSI1_EXT40
  10455. * Bits 7:0
  10456. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10457. * (if the rx bandwidth was >= 80 MHz)
  10458. * Value: RSSI dB units w.r.t. noise floor
  10459. * - RSSI1_EXT80
  10460. * Bits 7:0
  10461. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10462. * (if the rx bandwidth was >= 160 MHz)
  10463. * Value: RSSI dB units w.r.t. noise floor
  10464. *
  10465. * - RSSI2_PRI20
  10466. * Bits 7:0
  10467. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10468. * Value: RSSI dB units w.r.t. noise floor
  10469. * - RSSI2_EXT20
  10470. * Bits 7:0
  10471. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10472. * (if the rx bandwidth was >= 40 MHz)
  10473. * Value: RSSI dB units w.r.t. noise floor
  10474. * - RSSI2_EXT40
  10475. * Bits 7:0
  10476. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10477. * (if the rx bandwidth was >= 80 MHz)
  10478. * Value: RSSI dB units w.r.t. noise floor
  10479. * - RSSI2_EXT80
  10480. * Bits 7:0
  10481. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10482. * (if the rx bandwidth was >= 160 MHz)
  10483. * Value: RSSI dB units w.r.t. noise floor
  10484. *
  10485. * - RSSI3_PRI20
  10486. * Bits 7:0
  10487. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10488. * Value: RSSI dB units w.r.t. noise floor
  10489. * - RSSI3_EXT20
  10490. * Bits 7:0
  10491. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10492. * (if the rx bandwidth was >= 40 MHz)
  10493. * Value: RSSI dB units w.r.t. noise floor
  10494. * - RSSI3_EXT40
  10495. * Bits 7:0
  10496. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10497. * (if the rx bandwidth was >= 80 MHz)
  10498. * Value: RSSI dB units w.r.t. noise floor
  10499. * - RSSI3_EXT80
  10500. * Bits 7:0
  10501. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10502. * (if the rx bandwidth was >= 160 MHz)
  10503. * Value: RSSI dB units w.r.t. noise floor
  10504. *
  10505. * - TSF32
  10506. * Bits 31:0
  10507. * Purpose: specify the time the rx PPDU was received, in TSF units
  10508. * Value: 32 LSBs of the TSF
  10509. * - TIMESTAMP_MICROSEC
  10510. * Bits 31:0
  10511. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10512. * Value: PPDU rx time, in microseconds
  10513. * - VHT_SIG_A1
  10514. * Bits 23:0
  10515. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10516. * from the rx PPDU
  10517. * Value:
  10518. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10519. * VHT-SIG-A1 data.
  10520. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10521. * first 24 bits of the HT-SIG data.
  10522. * Otherwise, this field is invalid.
  10523. * Refer to the the 802.11 protocol for the definition of the
  10524. * HT-SIG and VHT-SIG-A1 fields
  10525. * - VHT_SIG_A2
  10526. * Bits 23:0
  10527. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10528. * from the rx PPDU
  10529. * Value:
  10530. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10531. * VHT-SIG-A2 data.
  10532. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10533. * last 24 bits of the HT-SIG data.
  10534. * Otherwise, this field is invalid.
  10535. * Refer to the the 802.11 protocol for the definition of the
  10536. * HT-SIG and VHT-SIG-A2 fields
  10537. * - PREAMBLE_TYPE
  10538. * Bits 31:24
  10539. * Purpose: indicate the PHY format of the received burst
  10540. * Value:
  10541. * 0x4: Legacy (OFDM/CCK)
  10542. * 0x8: HT
  10543. * 0x9: HT with TxBF
  10544. * 0xC: VHT
  10545. * 0xD: VHT with TxBF
  10546. * - SERVICE
  10547. * Bits 31:24
  10548. * Purpose: TBD
  10549. * Value: TBD
  10550. *
  10551. * Rx MSDU descriptor fields:
  10552. * - FW_RX_DESC_BYTES
  10553. * Bits 15:0
  10554. * Purpose: Indicate how many bytes in the Rx indication are used for
  10555. * FW Rx descriptors
  10556. *
  10557. * Payload fields:
  10558. * - MPDU_COUNT
  10559. * Bits 7:0
  10560. * Purpose: Indicate how many sequential MPDUs share the same status.
  10561. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10562. * - MPDU_STATUS
  10563. * Bits 15:8
  10564. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10565. * received successfully.
  10566. * Value:
  10567. * 0x1: success
  10568. * 0x2: FCS error
  10569. * 0x3: duplicate error
  10570. * 0x4: replay error
  10571. * 0x5: invalid peer
  10572. */
  10573. /* header fields */
  10574. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10575. #define HTT_RX_IND_EXT_TID_S 8
  10576. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10577. #define HTT_RX_IND_FLUSH_VALID_S 13
  10578. #define HTT_RX_IND_REL_VALID_M 0x4000
  10579. #define HTT_RX_IND_REL_VALID_S 14
  10580. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10581. #define HTT_RX_IND_PEER_ID_S 16
  10582. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10583. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10584. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10585. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10586. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10587. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10588. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10589. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10590. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10591. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10592. /* rx PPDU descriptor fields */
  10593. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10594. #define HTT_RX_IND_RSSI_CMB_S 0
  10595. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10596. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10597. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10598. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10599. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10600. #define HTT_RX_IND_PHY_ERR_S 24
  10601. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10602. #define HTT_RX_IND_LEGACY_RATE_S 25
  10603. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10604. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10605. #define HTT_RX_IND_END_VALID_M 0x40000000
  10606. #define HTT_RX_IND_END_VALID_S 30
  10607. #define HTT_RX_IND_START_VALID_M 0x80000000
  10608. #define HTT_RX_IND_START_VALID_S 31
  10609. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10610. #define HTT_RX_IND_RSSI_PRI20_S 0
  10611. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10612. #define HTT_RX_IND_RSSI_EXT20_S 8
  10613. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10614. #define HTT_RX_IND_RSSI_EXT40_S 16
  10615. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10616. #define HTT_RX_IND_RSSI_EXT80_S 24
  10617. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10618. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10619. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10620. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10621. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10622. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10623. #define HTT_RX_IND_SERVICE_M 0xff000000
  10624. #define HTT_RX_IND_SERVICE_S 24
  10625. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10626. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10627. /* rx MSDU descriptor fields */
  10628. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10629. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10630. /* payload fields */
  10631. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10632. #define HTT_RX_IND_MPDU_COUNT_S 0
  10633. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10634. #define HTT_RX_IND_MPDU_STATUS_S 8
  10635. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10636. do { \
  10637. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10638. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10639. } while (0)
  10640. #define HTT_RX_IND_EXT_TID_GET(word) \
  10641. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10642. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10643. do { \
  10644. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10645. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10646. } while (0)
  10647. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10648. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10649. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10650. do { \
  10651. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10652. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10653. } while (0)
  10654. #define HTT_RX_IND_REL_VALID_GET(word) \
  10655. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10656. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10657. do { \
  10658. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10659. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10660. } while (0)
  10661. #define HTT_RX_IND_PEER_ID_GET(word) \
  10662. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10663. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10664. do { \
  10665. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10666. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10667. } while (0)
  10668. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10669. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10670. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10671. do { \
  10672. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10673. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10674. } while (0)
  10675. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10676. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10677. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10678. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10679. do { \
  10680. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10681. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10682. } while (0)
  10683. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10684. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10685. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10686. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10687. do { \
  10688. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10689. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10690. } while (0)
  10691. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10692. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10693. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10694. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10695. do { \
  10696. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10697. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10698. } while (0)
  10699. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10700. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10701. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10702. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10703. do { \
  10704. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10705. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10706. } while (0)
  10707. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10708. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10709. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10710. /* FW rx PPDU descriptor fields */
  10711. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10712. do { \
  10713. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10714. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10715. } while (0)
  10716. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10717. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10718. HTT_RX_IND_RSSI_CMB_S)
  10719. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10720. do { \
  10721. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10722. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10723. } while (0)
  10724. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10725. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10726. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10727. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10728. do { \
  10729. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10730. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10731. } while (0)
  10732. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10733. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10734. HTT_RX_IND_PHY_ERR_CODE_S)
  10735. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10736. do { \
  10737. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10738. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10739. } while (0)
  10740. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10741. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10742. HTT_RX_IND_PHY_ERR_S)
  10743. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10744. do { \
  10745. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10746. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10747. } while (0)
  10748. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10749. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10750. HTT_RX_IND_LEGACY_RATE_S)
  10751. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10752. do { \
  10753. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10754. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10755. } while (0)
  10756. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10757. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10758. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10759. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10760. do { \
  10761. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10762. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10763. } while (0)
  10764. #define HTT_RX_IND_END_VALID_GET(word) \
  10765. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10766. HTT_RX_IND_END_VALID_S)
  10767. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10768. do { \
  10769. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10770. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10771. } while (0)
  10772. #define HTT_RX_IND_START_VALID_GET(word) \
  10773. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10774. HTT_RX_IND_START_VALID_S)
  10775. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10776. do { \
  10777. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10778. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10779. } while (0)
  10780. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10781. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10782. HTT_RX_IND_RSSI_PRI20_S)
  10783. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10784. do { \
  10785. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10786. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10787. } while (0)
  10788. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10789. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10790. HTT_RX_IND_RSSI_EXT20_S)
  10791. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10792. do { \
  10793. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10794. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10795. } while (0)
  10796. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10797. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10798. HTT_RX_IND_RSSI_EXT40_S)
  10799. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10800. do { \
  10801. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10802. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10803. } while (0)
  10804. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10805. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10806. HTT_RX_IND_RSSI_EXT80_S)
  10807. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10808. do { \
  10809. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10810. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10811. } while (0)
  10812. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10813. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10814. HTT_RX_IND_VHT_SIG_A1_S)
  10815. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10816. do { \
  10817. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10818. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10819. } while (0)
  10820. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10821. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10822. HTT_RX_IND_VHT_SIG_A2_S)
  10823. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10824. do { \
  10825. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10826. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10827. } while (0)
  10828. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10829. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10830. HTT_RX_IND_PREAMBLE_TYPE_S)
  10831. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10832. do { \
  10833. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10834. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10835. } while (0)
  10836. #define HTT_RX_IND_SERVICE_GET(word) \
  10837. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10838. HTT_RX_IND_SERVICE_S)
  10839. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10840. do { \
  10841. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10842. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10843. } while (0)
  10844. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10845. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10846. HTT_RX_IND_SA_ANT_MATRIX_S)
  10847. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10848. do { \
  10849. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10850. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10851. } while (0)
  10852. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10853. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10854. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10855. do { \
  10856. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10857. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10858. } while (0)
  10859. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10860. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10861. #define HTT_RX_IND_HL_BYTES \
  10862. (HTT_RX_IND_HDR_BYTES + \
  10863. 4 /* single FW rx MSDU descriptor */ + \
  10864. 4 /* single MPDU range information element */)
  10865. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  10866. /* Could we use one macro entry? */
  10867. #define HTT_WORD_SET(word, field, value) \
  10868. do { \
  10869. HTT_CHECK_SET_VAL(field, value); \
  10870. (word) |= ((value) << field ## _S); \
  10871. } while (0)
  10872. #define HTT_WORD_GET(word, field) \
  10873. (((word) & field ## _M) >> field ## _S)
  10874. PREPACK struct hl_htt_rx_ind_base {
  10875. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  10876. } POSTPACK;
  10877. /*
  10878. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  10879. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  10880. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  10881. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  10882. * htt_rx_ind_hl_rx_desc_t.
  10883. */
  10884. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  10885. struct htt_rx_ind_hl_rx_desc_t {
  10886. A_UINT8 ver;
  10887. A_UINT8 len;
  10888. struct {
  10889. A_UINT8
  10890. first_msdu: 1,
  10891. last_msdu: 1,
  10892. c3_failed: 1,
  10893. c4_failed: 1,
  10894. ipv6: 1,
  10895. tcp: 1,
  10896. udp: 1,
  10897. reserved: 1;
  10898. } flags;
  10899. /* NOTE: no reserved space - don't append any new fields here */
  10900. };
  10901. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  10902. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10903. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  10904. #define HTT_RX_IND_HL_RX_DESC_VER 0
  10905. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  10906. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10907. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  10908. #define HTT_RX_IND_HL_FLAG_OFFSET \
  10909. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10910. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  10911. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  10912. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  10913. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  10914. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  10915. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  10916. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  10917. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  10918. /* This structure is used in HL, the basic descriptor information
  10919. * used by host. the structure is translated by FW from HW desc
  10920. * or generated by FW. But in HL monitor mode, the host would use
  10921. * the same structure with LL.
  10922. */
  10923. PREPACK struct hl_htt_rx_desc_base {
  10924. A_UINT32
  10925. seq_num:12,
  10926. encrypted:1,
  10927. chan_info_present:1,
  10928. resv0:2,
  10929. mcast_bcast:1,
  10930. fragment:1,
  10931. key_id_oct:8,
  10932. resv1:6;
  10933. A_UINT32
  10934. pn_31_0;
  10935. union {
  10936. struct {
  10937. A_UINT16 pn_47_32;
  10938. A_UINT16 pn_63_48;
  10939. } pn16;
  10940. A_UINT32 pn_63_32;
  10941. } u0;
  10942. A_UINT32
  10943. pn_95_64;
  10944. A_UINT32
  10945. pn_127_96;
  10946. } POSTPACK;
  10947. /*
  10948. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  10949. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  10950. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  10951. * Please see htt_chan_change_t for description of the fields.
  10952. */
  10953. PREPACK struct htt_chan_info_t
  10954. {
  10955. A_UINT32 primary_chan_center_freq_mhz: 16,
  10956. contig_chan1_center_freq_mhz: 16;
  10957. A_UINT32 contig_chan2_center_freq_mhz: 16,
  10958. phy_mode: 8,
  10959. reserved: 8;
  10960. } POSTPACK;
  10961. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  10962. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  10963. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  10964. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  10965. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  10966. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  10967. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  10968. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  10969. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  10970. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  10971. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  10972. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  10973. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  10974. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  10975. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  10976. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  10977. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  10978. /* Channel information */
  10979. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  10980. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  10981. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  10982. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  10983. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  10984. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  10985. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  10986. #define HTT_CHAN_INFO_PHY_MODE_S 16
  10987. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  10988. do { \
  10989. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  10990. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  10991. } while (0)
  10992. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  10993. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  10994. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  10995. do { \
  10996. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  10997. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  10998. } while (0)
  10999. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11000. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11001. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11002. do { \
  11003. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11004. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11005. } while (0)
  11006. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11007. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11008. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11009. do { \
  11010. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11011. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11012. } while (0)
  11013. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11014. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11015. /*
  11016. * @brief target -> host message definition for FW offloaded pkts
  11017. *
  11018. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11019. *
  11020. * @details
  11021. * The following field definitions describe the format of the firmware
  11022. * offload deliver message sent from the target to the host.
  11023. *
  11024. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11025. *
  11026. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11027. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11028. * | reserved_1 | msg type |
  11029. * |--------------------------------------------------------------------------|
  11030. * | phy_timestamp_l32 |
  11031. * |--------------------------------------------------------------------------|
  11032. * | WORD2 (see below) |
  11033. * |--------------------------------------------------------------------------|
  11034. * | seqno | framectrl |
  11035. * |--------------------------------------------------------------------------|
  11036. * | reserved_3 | vdev_id | tid_num|
  11037. * |--------------------------------------------------------------------------|
  11038. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11039. * |--------------------------------------------------------------------------|
  11040. *
  11041. * where:
  11042. * STAT = status
  11043. * F = format (802.3 vs. 802.11)
  11044. *
  11045. * definition for word 2
  11046. *
  11047. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11048. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11049. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11050. * |--------------------------------------------------------------------------|
  11051. *
  11052. * where:
  11053. * PR = preamble
  11054. * BF = beamformed
  11055. */
  11056. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11057. {
  11058. A_UINT32 /* word 0 */
  11059. msg_type:8, /* [ 7: 0] */
  11060. reserved_1:24; /* [31: 8] */
  11061. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11062. A_UINT32 /* word 2 */
  11063. /* preamble:
  11064. * 0-OFDM,
  11065. * 1-CCk,
  11066. * 2-HT,
  11067. * 3-VHT
  11068. */
  11069. preamble: 2, /* [1:0] */
  11070. /* mcs:
  11071. * In case of HT preamble interpret
  11072. * MCS along with NSS.
  11073. * Valid values for HT are 0 to 7.
  11074. * HT mcs 0 with NSS 2 is mcs 8.
  11075. * Valid values for VHT are 0 to 9.
  11076. */
  11077. mcs: 4, /* [5:2] */
  11078. /* rate:
  11079. * This is applicable only for
  11080. * CCK and OFDM preamble type
  11081. * rate 0: OFDM 48 Mbps,
  11082. * 1: OFDM 24 Mbps,
  11083. * 2: OFDM 12 Mbps
  11084. * 3: OFDM 6 Mbps
  11085. * 4: OFDM 54 Mbps
  11086. * 5: OFDM 36 Mbps
  11087. * 6: OFDM 18 Mbps
  11088. * 7: OFDM 9 Mbps
  11089. * rate 0: CCK 11 Mbps Long
  11090. * 1: CCK 5.5 Mbps Long
  11091. * 2: CCK 2 Mbps Long
  11092. * 3: CCK 1 Mbps Long
  11093. * 4: CCK 11 Mbps Short
  11094. * 5: CCK 5.5 Mbps Short
  11095. * 6: CCK 2 Mbps Short
  11096. */
  11097. rate : 3, /* [ 8: 6] */
  11098. rssi : 8, /* [16: 9] units=dBm */
  11099. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11100. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11101. stbc : 1, /* [22] */
  11102. sgi : 1, /* [23] */
  11103. ldpc : 1, /* [24] */
  11104. beamformed: 1, /* [25] */
  11105. reserved_2: 6; /* [31:26] */
  11106. A_UINT32 /* word 3 */
  11107. framectrl:16, /* [15: 0] */
  11108. seqno:16; /* [31:16] */
  11109. A_UINT32 /* word 4 */
  11110. tid_num:5, /* [ 4: 0] actual TID number */
  11111. vdev_id:8, /* [12: 5] */
  11112. reserved_3:19; /* [31:13] */
  11113. A_UINT32 /* word 5 */
  11114. /* status:
  11115. * 0: tx_ok
  11116. * 1: retry
  11117. * 2: drop
  11118. * 3: filtered
  11119. * 4: abort
  11120. * 5: tid delete
  11121. * 6: sw abort
  11122. * 7: dropped by peer migration
  11123. */
  11124. status:3, /* [2:0] */
  11125. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11126. tx_mpdu_bytes:16, /* [19:4] */
  11127. /* Indicates retry count of offloaded/local generated Data tx frames */
  11128. tx_retry_cnt:6, /* [25:20] */
  11129. reserved_4:6; /* [31:26] */
  11130. } POSTPACK;
  11131. /* FW offload deliver ind message header fields */
  11132. /* DWORD one */
  11133. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11134. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11135. /* DWORD two */
  11136. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11137. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11138. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11139. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11140. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11141. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11142. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11143. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11144. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11145. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11146. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11147. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11148. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11149. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11150. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11151. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11152. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11153. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11154. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11155. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11156. /* DWORD three*/
  11157. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11158. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11159. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11160. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11161. /* DWORD four */
  11162. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11163. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11164. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11165. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11166. /* DWORD five */
  11167. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11168. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11169. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11170. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11171. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11172. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11173. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11174. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11175. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11176. do { \
  11177. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11178. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11179. } while (0)
  11180. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11181. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11182. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11183. do { \
  11184. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11185. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11186. } while (0)
  11187. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11188. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11189. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11190. do { \
  11191. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11192. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11193. } while (0)
  11194. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11195. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11196. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11197. do { \
  11198. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11199. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11200. } while (0)
  11201. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11202. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11203. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11204. do { \
  11205. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11206. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11207. } while (0)
  11208. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11209. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11210. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11211. do { \
  11212. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11213. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11214. } while (0)
  11215. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11216. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11217. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11218. do { \
  11219. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11220. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11221. } while (0)
  11222. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11223. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11224. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11225. do { \
  11226. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11227. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11228. } while (0)
  11229. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11230. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11231. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11232. do { \
  11233. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11234. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11235. } while (0)
  11236. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11237. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11238. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11239. do { \
  11240. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11241. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11242. } while (0)
  11243. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11244. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11245. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11246. do { \
  11247. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11248. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11249. } while (0)
  11250. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11251. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11252. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11253. do { \
  11254. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11255. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11256. } while (0)
  11257. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11258. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11259. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11260. do { \
  11261. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11262. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11263. } while (0)
  11264. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11265. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11266. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11267. do { \
  11268. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11269. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11270. } while (0)
  11271. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11272. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11273. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11274. do { \
  11275. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11276. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11277. } while (0)
  11278. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11279. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11280. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11281. do { \
  11282. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11283. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11284. } while (0)
  11285. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11286. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11287. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11288. do { \
  11289. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11290. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11291. } while (0)
  11292. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11293. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11294. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11295. do { \
  11296. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11297. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11298. } while (0)
  11299. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11300. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11301. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11302. do { \
  11303. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11304. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11305. } while (0)
  11306. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11307. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11308. /*
  11309. * @brief target -> host rx reorder flush message definition
  11310. *
  11311. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11312. *
  11313. * @details
  11314. * The following field definitions describe the format of the rx flush
  11315. * message sent from the target to the host.
  11316. * The message consists of a 4-octet header, followed by one or more
  11317. * 4-octet payload information elements.
  11318. *
  11319. * |31 24|23 8|7 0|
  11320. * |--------------------------------------------------------------|
  11321. * | TID | peer ID | msg type |
  11322. * |--------------------------------------------------------------|
  11323. * | seq num end | seq num start | MPDU status | reserved |
  11324. * |--------------------------------------------------------------|
  11325. * First DWORD:
  11326. * - MSG_TYPE
  11327. * Bits 7:0
  11328. * Purpose: identifies this as an rx flush message
  11329. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11330. * - PEER_ID
  11331. * Bits 23:8 (only bits 18:8 actually used)
  11332. * Purpose: identify which peer's rx data is being flushed
  11333. * Value: (rx) peer ID
  11334. * - TID
  11335. * Bits 31:24 (only bits 27:24 actually used)
  11336. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11337. * Value: traffic identifier
  11338. * Second DWORD:
  11339. * - MPDU_STATUS
  11340. * Bits 15:8
  11341. * Purpose:
  11342. * Indicate whether the flushed MPDUs should be discarded or processed.
  11343. * Value:
  11344. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11345. * stages of rx processing
  11346. * other: discard the MPDUs
  11347. * It is anticipated that flush messages will always have
  11348. * MPDU status == 1, but the status flag is included for
  11349. * flexibility.
  11350. * - SEQ_NUM_START
  11351. * Bits 23:16
  11352. * Purpose:
  11353. * Indicate the start of a series of consecutive MPDUs being flushed.
  11354. * Not all MPDUs within this range are necessarily valid - the host
  11355. * must check each sequence number within this range to see if the
  11356. * corresponding MPDU is actually present.
  11357. * Value:
  11358. * The sequence number for the first MPDU in the sequence.
  11359. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11360. * - SEQ_NUM_END
  11361. * Bits 30:24
  11362. * Purpose:
  11363. * Indicate the end of a series of consecutive MPDUs being flushed.
  11364. * Value:
  11365. * The sequence number one larger than the sequence number of the
  11366. * last MPDU being flushed.
  11367. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11368. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11369. * are to be released for further rx processing.
  11370. * Not all MPDUs within this range are necessarily valid - the host
  11371. * must check each sequence number within this range to see if the
  11372. * corresponding MPDU is actually present.
  11373. */
  11374. /* first DWORD */
  11375. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11376. #define HTT_RX_FLUSH_PEER_ID_S 8
  11377. #define HTT_RX_FLUSH_TID_M 0xff000000
  11378. #define HTT_RX_FLUSH_TID_S 24
  11379. /* second DWORD */
  11380. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11381. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11382. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11383. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11384. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11385. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11386. #define HTT_RX_FLUSH_BYTES 8
  11387. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11388. do { \
  11389. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11390. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11391. } while (0)
  11392. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11393. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11394. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11395. do { \
  11396. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11397. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11398. } while (0)
  11399. #define HTT_RX_FLUSH_TID_GET(word) \
  11400. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11401. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11402. do { \
  11403. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11404. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11405. } while (0)
  11406. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11407. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11408. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11409. do { \
  11410. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11411. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11412. } while (0)
  11413. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11414. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11415. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11416. do { \
  11417. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11418. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11419. } while (0)
  11420. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11421. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11422. /*
  11423. * @brief target -> host rx pn check indication message
  11424. *
  11425. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11426. *
  11427. * @details
  11428. * The following field definitions describe the format of the Rx PN check
  11429. * indication message sent from the target to the host.
  11430. * The message consists of a 4-octet header, followed by the start and
  11431. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11432. * IE is one octet containing the sequence number that failed the PN
  11433. * check.
  11434. *
  11435. * |31 24|23 8|7 0|
  11436. * |--------------------------------------------------------------|
  11437. * | TID | peer ID | msg type |
  11438. * |--------------------------------------------------------------|
  11439. * | Reserved | PN IE count | seq num end | seq num start|
  11440. * |--------------------------------------------------------------|
  11441. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11442. * |--------------------------------------------------------------|
  11443. * First DWORD:
  11444. * - MSG_TYPE
  11445. * Bits 7:0
  11446. * Purpose: Identifies this as an rx pn check indication message
  11447. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11448. * - PEER_ID
  11449. * Bits 23:8 (only bits 18:8 actually used)
  11450. * Purpose: identify which peer
  11451. * Value: (rx) peer ID
  11452. * - TID
  11453. * Bits 31:24 (only bits 27:24 actually used)
  11454. * Purpose: identify traffic identifier
  11455. * Value: traffic identifier
  11456. * Second DWORD:
  11457. * - SEQ_NUM_START
  11458. * Bits 7:0
  11459. * Purpose:
  11460. * Indicates the starting sequence number of the MPDU in this
  11461. * series of MPDUs that went though PN check.
  11462. * Value:
  11463. * The sequence number for the first MPDU in the sequence.
  11464. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11465. * - SEQ_NUM_END
  11466. * Bits 15:8
  11467. * Purpose:
  11468. * Indicates the ending sequence number of the MPDU in this
  11469. * series of MPDUs that went though PN check.
  11470. * Value:
  11471. * The sequence number one larger then the sequence number of the last
  11472. * MPDU being flushed.
  11473. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11474. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11475. * for invalid PN numbers and are ready to be released for further processing.
  11476. * Not all MPDUs within this range are necessarily valid - the host
  11477. * must check each sequence number within this range to see if the
  11478. * corresponding MPDU is actually present.
  11479. * - PN_IE_COUNT
  11480. * Bits 23:16
  11481. * Purpose:
  11482. * Used to determine the variable number of PN information elements in this
  11483. * message
  11484. *
  11485. * PN information elements:
  11486. * - PN_IE_x-
  11487. * Purpose:
  11488. * Each PN information element contains the sequence number of the MPDU that
  11489. * has failed the target PN check.
  11490. * Value:
  11491. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11492. * that failed the PN check.
  11493. */
  11494. /* first DWORD */
  11495. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11496. #define HTT_RX_PN_IND_PEER_ID_S 8
  11497. #define HTT_RX_PN_IND_TID_M 0xff000000
  11498. #define HTT_RX_PN_IND_TID_S 24
  11499. /* second DWORD */
  11500. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11501. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11502. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11503. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11504. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11505. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11506. #define HTT_RX_PN_IND_BYTES 8
  11507. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11508. do { \
  11509. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11510. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11511. } while (0)
  11512. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11513. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11514. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11515. do { \
  11516. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11517. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11518. } while (0)
  11519. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11520. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11521. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11522. do { \
  11523. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11524. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11525. } while (0)
  11526. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11527. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11528. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11529. do { \
  11530. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11531. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11532. } while (0)
  11533. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11534. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11535. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11536. do { \
  11537. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11538. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11539. } while (0)
  11540. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11541. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11542. /*
  11543. * @brief target -> host rx offload deliver message for LL system
  11544. *
  11545. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11546. *
  11547. * @details
  11548. * In a low latency system this message is sent whenever the offload
  11549. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11550. * The DMA of the actual packets into host memory is done before sending out
  11551. * this message. This message indicates only how many MSDUs to reap. The
  11552. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11553. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11554. * DMA'd by the MAC directly into host memory these packets do not contain
  11555. * the MAC descriptors in the header portion of the packet. Instead they contain
  11556. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11557. * message, the packets are delivered directly to the NW stack without going
  11558. * through the regular reorder buffering and PN checking path since it has
  11559. * already been done in target.
  11560. *
  11561. * |31 24|23 16|15 8|7 0|
  11562. * |-----------------------------------------------------------------------|
  11563. * | Total MSDU count | reserved | msg type |
  11564. * |-----------------------------------------------------------------------|
  11565. *
  11566. * @brief target -> host rx offload deliver message for HL system
  11567. *
  11568. * @details
  11569. * In a high latency system this message is sent whenever the offload manager
  11570. * flushes out the packets it has coalesced in its coalescing buffer. The
  11571. * actual packets are also carried along with this message. When the host
  11572. * receives this message, it is expected to deliver these packets to the NW
  11573. * stack directly instead of routing them through the reorder buffering and
  11574. * PN checking path since it has already been done in target.
  11575. *
  11576. * |31 24|23 16|15 8|7 0|
  11577. * |-----------------------------------------------------------------------|
  11578. * | Total MSDU count | reserved | msg type |
  11579. * |-----------------------------------------------------------------------|
  11580. * | peer ID | MSDU length |
  11581. * |-----------------------------------------------------------------------|
  11582. * | MSDU payload | FW Desc | tid | vdev ID |
  11583. * |-----------------------------------------------------------------------|
  11584. * | MSDU payload contd. |
  11585. * |-----------------------------------------------------------------------|
  11586. * | peer ID | MSDU length |
  11587. * |-----------------------------------------------------------------------|
  11588. * | MSDU payload | FW Desc | tid | vdev ID |
  11589. * |-----------------------------------------------------------------------|
  11590. * | MSDU payload contd. |
  11591. * |-----------------------------------------------------------------------|
  11592. *
  11593. */
  11594. /* first DWORD */
  11595. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11596. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11597. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11598. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11599. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11600. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11601. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11602. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11603. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11604. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11605. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11606. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11607. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11608. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11609. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11610. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11611. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11612. do { \
  11613. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11614. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11615. } while (0)
  11616. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11617. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11618. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11619. do { \
  11620. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11621. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11622. } while (0)
  11623. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11624. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11625. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11626. do { \
  11627. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11628. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11629. } while (0)
  11630. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11631. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11632. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11633. do { \
  11634. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11635. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11636. } while (0)
  11637. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11638. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11639. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11640. do { \
  11641. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11642. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11643. } while (0)
  11644. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11645. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11646. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11647. do { \
  11648. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11649. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11650. } while (0)
  11651. /**
  11652. * @brief target -> host rx peer map/unmap message definition
  11653. *
  11654. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11655. *
  11656. * @details
  11657. * The following diagram shows the format of the rx peer map message sent
  11658. * from the target to the host. This layout assumes the target operates
  11659. * as little-endian.
  11660. *
  11661. * This message always contains a SW peer ID. The main purpose of the
  11662. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11663. * with, so that the host can use that peer ID to determine which peer
  11664. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11665. * other purposes, such as identifying during tx completions which peer
  11666. * the tx frames in question were transmitted to.
  11667. *
  11668. * In certain generations of chips, the peer map message also contains
  11669. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11670. * to identify which peer the frame needs to be forwarded to (i.e. the
  11671. * peer associated with the Destination MAC Address within the packet),
  11672. * and particularly which vdev needs to transmit the frame (for cases
  11673. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11674. * meaning as AST_INDEX_0.
  11675. * This DA-based peer ID that is provided for certain rx frames
  11676. * (the rx frames that need to be re-transmitted as tx frames)
  11677. * is the ID that the HW uses for referring to the peer in question,
  11678. * rather than the peer ID that the SW+FW use to refer to the peer.
  11679. *
  11680. *
  11681. * |31 24|23 16|15 8|7 0|
  11682. * |-----------------------------------------------------------------------|
  11683. * | SW peer ID | VDEV ID | msg type |
  11684. * |-----------------------------------------------------------------------|
  11685. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11686. * |-----------------------------------------------------------------------|
  11687. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11688. * |-----------------------------------------------------------------------|
  11689. *
  11690. *
  11691. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11692. *
  11693. * The following diagram shows the format of the rx peer unmap message sent
  11694. * from the target to the host.
  11695. *
  11696. * |31 24|23 16|15 8|7 0|
  11697. * |-----------------------------------------------------------------------|
  11698. * | SW peer ID | VDEV ID | msg type |
  11699. * |-----------------------------------------------------------------------|
  11700. *
  11701. * The following field definitions describe the format of the rx peer map
  11702. * and peer unmap messages sent from the target to the host.
  11703. * - MSG_TYPE
  11704. * Bits 7:0
  11705. * Purpose: identifies this as an rx peer map or peer unmap message
  11706. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11707. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11708. * - VDEV_ID
  11709. * Bits 15:8
  11710. * Purpose: Indicates which virtual device the peer is associated
  11711. * with.
  11712. * Value: vdev ID (used in the host to look up the vdev object)
  11713. * - PEER_ID (a.k.a. SW_PEER_ID)
  11714. * Bits 31:16
  11715. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11716. * freeing (unmap)
  11717. * Value: (rx) peer ID
  11718. * - MAC_ADDR_L32 (peer map only)
  11719. * Bits 31:0
  11720. * Purpose: Identifies which peer node the peer ID is for.
  11721. * Value: lower 4 bytes of peer node's MAC address
  11722. * - MAC_ADDR_U16 (peer map only)
  11723. * Bits 15:0
  11724. * Purpose: Identifies which peer node the peer ID is for.
  11725. * Value: upper 2 bytes of peer node's MAC address
  11726. * - HW_PEER_ID
  11727. * Bits 31:16
  11728. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11729. * address, so for rx frames marked for rx --> tx forwarding, the
  11730. * host can determine from the HW peer ID provided as meta-data with
  11731. * the rx frame which peer the frame is supposed to be forwarded to.
  11732. * Value: ID used by the MAC HW to identify the peer
  11733. */
  11734. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11735. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11736. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11737. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11738. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11739. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11740. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11741. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11742. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11743. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11744. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11745. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11746. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11747. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11748. do { \
  11749. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11750. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11751. } while (0)
  11752. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11753. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11754. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11755. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11756. do { \
  11757. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11758. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11759. } while (0)
  11760. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11761. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11762. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11763. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11764. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11765. do { \
  11766. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11767. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11768. } while (0)
  11769. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11770. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11771. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11772. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11773. #define HTT_RX_PEER_MAP_BYTES 12
  11774. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11775. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11776. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11777. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11778. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11779. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11780. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11781. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11782. #define HTT_RX_PEER_UNMAP_BYTES 4
  11783. /**
  11784. * @brief target -> host rx peer map V2 message definition
  11785. *
  11786. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11787. *
  11788. * @details
  11789. * The following diagram shows the format of the rx peer map v2 message sent
  11790. * from the target to the host. This layout assumes the target operates
  11791. * as little-endian.
  11792. *
  11793. * This message always contains a SW peer ID. The main purpose of the
  11794. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11795. * with, so that the host can use that peer ID to determine which peer
  11796. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11797. * other purposes, such as identifying during tx completions which peer
  11798. * the tx frames in question were transmitted to.
  11799. *
  11800. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11801. * is used during rx --> tx frame forwarding to identify which peer the
  11802. * frame needs to be forwarded to (i.e. the peer associated with the
  11803. * Destination MAC Address within the packet), and particularly which vdev
  11804. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11805. * This DA-based peer ID that is provided for certain rx frames
  11806. * (the rx frames that need to be re-transmitted as tx frames)
  11807. * is the ID that the HW uses for referring to the peer in question,
  11808. * rather than the peer ID that the SW+FW use to refer to the peer.
  11809. *
  11810. * The HW peer id here is the same meaning as AST_INDEX_0.
  11811. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11812. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11813. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11814. * AST is valid.
  11815. *
  11816. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11817. * |-------------------------------------------------------------------------|
  11818. * | SW peer ID | VDEV ID | msg type |
  11819. * |-------------------------------------------------------------------------|
  11820. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11821. * |-------------------------------------------------------------------------|
  11822. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11823. * |-------------------------------------------------------------------------|
  11824. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11825. * |-------------------------------------------------------------------------|
  11826. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11827. * |-------------------------------------------------------------------------|
  11828. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11829. * |-------------------------------------------------------------------------|
  11830. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11831. * |-------------------------------------------------------------------------|
  11832. * | Reserved_2 |
  11833. * |-------------------------------------------------------------------------|
  11834. * Where:
  11835. * NH = Next Hop
  11836. * ASTVM = AST valid mask
  11837. * OA = on-chip AST valid bit
  11838. * ASTFM = AST flow mask
  11839. *
  11840. * The following field definitions describe the format of the rx peer map v2
  11841. * messages sent from the target to the host.
  11842. * - MSG_TYPE
  11843. * Bits 7:0
  11844. * Purpose: identifies this as an rx peer map v2 message
  11845. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11846. * - VDEV_ID
  11847. * Bits 15:8
  11848. * Purpose: Indicates which virtual device the peer is associated with.
  11849. * Value: vdev ID (used in the host to look up the vdev object)
  11850. * - SW_PEER_ID
  11851. * Bits 31:16
  11852. * Purpose: The peer ID (index) that WAL is allocating
  11853. * Value: (rx) peer ID
  11854. * - MAC_ADDR_L32
  11855. * Bits 31:0
  11856. * Purpose: Identifies which peer node the peer ID is for.
  11857. * Value: lower 4 bytes of peer node's MAC address
  11858. * - MAC_ADDR_U16
  11859. * Bits 15:0
  11860. * Purpose: Identifies which peer node the peer ID is for.
  11861. * Value: upper 2 bytes of peer node's MAC address
  11862. * - HW_PEER_ID / AST_INDEX_0
  11863. * Bits 31:16
  11864. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11865. * address, so for rx frames marked for rx --> tx forwarding, the
  11866. * host can determine from the HW peer ID provided as meta-data with
  11867. * the rx frame which peer the frame is supposed to be forwarded to.
  11868. * Value: ID used by the MAC HW to identify the peer
  11869. * - AST_HASH_VALUE
  11870. * Bits 15:0
  11871. * Purpose: Indicates AST Hash value is required for the TCL AST index
  11872. * override feature.
  11873. * - NEXT_HOP
  11874. * Bit 16
  11875. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  11876. * (Wireless Distribution System).
  11877. * - AST_VALID_MASK
  11878. * Bits 19:17
  11879. * Purpose: Indicate if the AST 1 through AST 3 are valid
  11880. * - ONCHIP_AST_VALID_FLAG
  11881. * Bit 20
  11882. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  11883. * is valid.
  11884. * - AST_INDEX_1
  11885. * Bits 15:0
  11886. * Purpose: indicate the second AST index for this peer
  11887. * - AST_0_FLOW_MASK
  11888. * Bits 19:16
  11889. * Purpose: identify the which flow the AST 0 entry corresponds to.
  11890. * - AST_1_FLOW_MASK
  11891. * Bits 23:20
  11892. * Purpose: identify the which flow the AST 1 entry corresponds to.
  11893. * - AST_2_FLOW_MASK
  11894. * Bits 27:24
  11895. * Purpose: identify the which flow the AST 2 entry corresponds to.
  11896. * - AST_3_FLOW_MASK
  11897. * Bits 31:28
  11898. * Purpose: identify the which flow the AST 3 entry corresponds to.
  11899. * - AST_INDEX_2
  11900. * Bits 15:0
  11901. * Purpose: indicate the third AST index for this peer
  11902. * - TID_VALID_HI_PRI
  11903. * Bits 23:16
  11904. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  11905. * - TID_VALID_LOW_PRI
  11906. * Bits 31:24
  11907. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  11908. * - AST_INDEX_3
  11909. * Bits 15:0
  11910. * Purpose: indicate the fourth AST index for this peer
  11911. * - ONCHIP_AST_IDX / RESERVED
  11912. * Bits 31:16
  11913. * Purpose: This field is valid only when split AST feature is enabled.
  11914. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  11915. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11916. * address, this ast_idx is used for LMAC modules for RXPCU.
  11917. * Value: ID used by the LMAC HW to identify the peer
  11918. */
  11919. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  11920. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  11921. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  11922. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  11923. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  11924. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  11925. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  11926. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  11927. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  11928. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  11929. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  11930. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  11931. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  11932. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  11933. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  11934. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  11935. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  11936. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  11937. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  11938. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  11939. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  11940. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  11941. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  11942. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  11943. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  11944. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  11945. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  11946. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  11947. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  11948. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  11949. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  11950. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  11951. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  11952. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  11953. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  11954. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  11955. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  11956. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  11957. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  11958. do { \
  11959. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  11960. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  11961. } while (0)
  11962. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  11963. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  11964. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  11965. do { \
  11966. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  11967. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  11968. } while (0)
  11969. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  11970. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  11971. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  11972. do { \
  11973. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  11974. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  11975. } while (0)
  11976. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  11977. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  11978. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  11979. do { \
  11980. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  11981. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  11982. } while (0)
  11983. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  11984. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  11985. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  11986. do { \
  11987. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  11988. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  11989. } while (0)
  11990. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  11991. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  11992. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  11993. do { \
  11994. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  11995. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  11996. } while (0)
  11997. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  11998. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  11999. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12000. do { \
  12001. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12002. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12003. } while (0)
  12004. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12005. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12006. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12007. do { \
  12008. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12009. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12010. } while (0)
  12011. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12012. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12013. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12014. do { \
  12015. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12016. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12017. } while (0)
  12018. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12019. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12020. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12021. do { \
  12022. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12023. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12024. } while (0)
  12025. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12026. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12027. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12028. do { \
  12029. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12030. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12031. } while (0)
  12032. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12033. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12034. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12035. do { \
  12036. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12037. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12038. } while (0)
  12039. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12040. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12041. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12042. do { \
  12043. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12044. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12045. } while (0)
  12046. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12047. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12048. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12049. do { \
  12050. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12051. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12052. } while (0)
  12053. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12054. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12055. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12056. do { \
  12057. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12058. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12059. } while (0)
  12060. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12061. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12062. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12063. do { \
  12064. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12065. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12066. } while (0)
  12067. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12068. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12069. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12070. do { \
  12071. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12072. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12073. } while (0)
  12074. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12075. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12076. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12077. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12078. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12079. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12080. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12081. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12082. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12083. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12084. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12085. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12086. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12087. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12088. /**
  12089. * @brief target -> host rx peer map V3 message definition
  12090. *
  12091. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12092. *
  12093. * @details
  12094. * The following diagram shows the format of the rx peer map v3 message sent
  12095. * from the target to the host.
  12096. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12097. * This layout assumes the target operates as little-endian.
  12098. *
  12099. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12100. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12101. * | SW peer ID | VDEV ID | msg type |
  12102. * |-----------------+--------------------+-----------------+-----------------|
  12103. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12104. * |-----------------+--------------------+-----------------+-----------------|
  12105. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12106. * |-----------------+--------+-----------+-----------------+-----------------|
  12107. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12108. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12109. * | (8bits) | | (4bits) | |
  12110. * |-----------------+--------+--+--+--+--------------------------------------|
  12111. * | RESERVED |E |O | | |
  12112. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12113. * | |V |V | | |
  12114. * |-----------------+--------------------+-----------------------------------|
  12115. * | HTT_MSDU_IDX_ | RESERVED | |
  12116. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12117. * | (8bits) | | |
  12118. * |-----------------+--------------------+-----------------------------------|
  12119. * | Reserved_2 |
  12120. * |--------------------------------------------------------------------------|
  12121. * | Reserved_3 |
  12122. * |--------------------------------------------------------------------------|
  12123. *
  12124. * Where:
  12125. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12126. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12127. * NH = Next Hop
  12128. * The following field definitions describe the format of the rx peer map v3
  12129. * messages sent from the target to the host.
  12130. * - MSG_TYPE
  12131. * Bits 7:0
  12132. * Purpose: identifies this as a peer map v3 message
  12133. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12134. * - VDEV_ID
  12135. * Bits 15:8
  12136. * Purpose: Indicates which virtual device the peer is associated with.
  12137. * - SW_PEER_ID
  12138. * Bits 31:16
  12139. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12140. * - MAC_ADDR_L32
  12141. * Bits 31:0
  12142. * Purpose: Identifies which peer node the peer ID is for.
  12143. * Value: lower 4 bytes of peer node's MAC address
  12144. * - MAC_ADDR_U16
  12145. * Bits 15:0
  12146. * Purpose: Identifies which peer node the peer ID is for.
  12147. * Value: upper 2 bytes of peer node's MAC address
  12148. * - MULTICAST_SW_PEER_ID
  12149. * Bits 31:16
  12150. * Purpose: The multicast peer ID (index)
  12151. * Value: set to HTT_INVALID_PEER if not valid
  12152. * - HW_PEER_ID / AST_INDEX
  12153. * Bits 15:0
  12154. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12155. * address, so for rx frames marked for rx --> tx forwarding, the
  12156. * host can determine from the HW peer ID provided as meta-data with
  12157. * the rx frame which peer the frame is supposed to be forwarded to.
  12158. * - CACHE_SET_NUM
  12159. * Bits 19:16
  12160. * Purpose: Cache Set Number for AST_INDEX
  12161. * Cache set number that should be used to cache the index based
  12162. * search results, for address and flow search.
  12163. * This value should be equal to LSB 4 bits of the hash value
  12164. * of match data, in case of search index points to an entry which
  12165. * may be used in content based search also. The value can be
  12166. * anything when the entry pointed by search index will not be
  12167. * used for content based search.
  12168. * - HTT_MSDU_IDX_VALID_MASK
  12169. * Bits 31:24
  12170. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12171. * - ONCHIP_AST_IDX / RESERVED
  12172. * Bits 15:0
  12173. * Purpose: This field is valid only when split AST feature is enabled.
  12174. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12175. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12176. * address, this ast_idx is used for LMAC modules for RXPCU.
  12177. * - NEXT_HOP
  12178. * Bits 16
  12179. * Purpose: Flag indicates next_hop AST entry used for WDS
  12180. * (Wireless Distribution System).
  12181. * - ONCHIP_AST_VALID
  12182. * Bits 17
  12183. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12184. * - EXT_AST_VALID
  12185. * Bits 18
  12186. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12187. * - EXT_AST_INDEX
  12188. * Bits 15:0
  12189. * Purpose: This field describes Extended AST index
  12190. * Valid if EXT_AST_VALID flag set
  12191. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12192. * Bits 31:24
  12193. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12194. */
  12195. /* dword 0 */
  12196. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12197. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12198. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12199. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12200. /* dword 1 */
  12201. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12202. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12203. /* dword 2 */
  12204. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12205. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12206. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12207. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12208. /* dword 3 */
  12209. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12210. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12211. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12212. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12213. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12214. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12215. /* dword 4 */
  12216. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12217. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12218. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12219. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12220. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12221. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12222. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12223. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12224. /* dword 5 */
  12225. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12226. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12227. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12228. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12229. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12230. do { \
  12231. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12232. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12233. } while (0)
  12234. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12235. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12236. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12237. do { \
  12238. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12239. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12240. } while (0)
  12241. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12242. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12243. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12244. do { \
  12245. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12246. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12247. } while (0)
  12248. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12249. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12250. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12251. do { \
  12252. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12253. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12254. } while (0)
  12255. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12256. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12257. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12258. do { \
  12259. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12260. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12261. } while (0)
  12262. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12263. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12264. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12265. do { \
  12266. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12267. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12268. } while (0)
  12269. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12270. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12271. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12272. do { \
  12273. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12274. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12275. } while (0)
  12276. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12277. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12278. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12279. do { \
  12280. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12281. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12282. } while (0)
  12283. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12284. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12285. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12286. do { \
  12287. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12288. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12289. } while (0)
  12290. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12291. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12292. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12293. do { \
  12294. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12295. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12296. } while (0)
  12297. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12298. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12299. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12300. do { \
  12301. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12302. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12303. } while (0)
  12304. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12305. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12306. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12307. do { \
  12308. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12309. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12310. } while (0)
  12311. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12312. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12313. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12314. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12315. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12316. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12317. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12318. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12319. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12320. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12321. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12322. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12323. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12324. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12325. /**
  12326. * @brief target -> host rx peer unmap V2 message definition
  12327. *
  12328. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12329. *
  12330. * The following diagram shows the format of the rx peer unmap message sent
  12331. * from the target to the host.
  12332. *
  12333. * |31 24|23 16|15 8|7 0|
  12334. * |-----------------------------------------------------------------------|
  12335. * | SW peer ID | VDEV ID | msg type |
  12336. * |-----------------------------------------------------------------------|
  12337. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12338. * |-----------------------------------------------------------------------|
  12339. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12340. * |-----------------------------------------------------------------------|
  12341. * | Peer Delete Duration |
  12342. * |-----------------------------------------------------------------------|
  12343. * | Reserved_0 | WDS Free Count |
  12344. * |-----------------------------------------------------------------------|
  12345. * | Reserved_1 |
  12346. * |-----------------------------------------------------------------------|
  12347. * | Reserved_2 |
  12348. * |-----------------------------------------------------------------------|
  12349. *
  12350. *
  12351. * The following field definitions describe the format of the rx peer unmap
  12352. * messages sent from the target to the host.
  12353. * - MSG_TYPE
  12354. * Bits 7:0
  12355. * Purpose: identifies this as an rx peer unmap v2 message
  12356. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12357. * - VDEV_ID
  12358. * Bits 15:8
  12359. * Purpose: Indicates which virtual device the peer is associated
  12360. * with.
  12361. * Value: vdev ID (used in the host to look up the vdev object)
  12362. * - SW_PEER_ID
  12363. * Bits 31:16
  12364. * Purpose: The peer ID (index) that WAL is freeing
  12365. * Value: (rx) peer ID
  12366. * - MAC_ADDR_L32
  12367. * Bits 31:0
  12368. * Purpose: Identifies which peer node the peer ID is for.
  12369. * Value: lower 4 bytes of peer node's MAC address
  12370. * - MAC_ADDR_U16
  12371. * Bits 15:0
  12372. * Purpose: Identifies which peer node the peer ID is for.
  12373. * Value: upper 2 bytes of peer node's MAC address
  12374. * - NEXT_HOP
  12375. * Bits 16
  12376. * Purpose: Bit indicates next_hop AST entry used for WDS
  12377. * (Wireless Distribution System).
  12378. * - PEER_DELETE_DURATION
  12379. * Bits 31:0
  12380. * Purpose: Time taken to delete peer, in msec,
  12381. * Used for monitoring / debugging PEER delete response delay
  12382. * - PEER_WDS_FREE_COUNT
  12383. * Bits 15:0
  12384. * Purpose: Count of WDS entries deleted associated to peer deleted
  12385. */
  12386. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12387. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12388. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12389. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12390. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12391. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12392. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12393. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12394. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12395. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12396. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12397. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12398. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12399. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12400. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12401. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12402. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12403. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12404. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12405. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12406. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12407. do { \
  12408. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12409. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12410. } while (0)
  12411. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12412. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12413. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12414. do { \
  12415. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12416. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12417. } while (0)
  12418. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12419. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12420. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12421. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12422. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12423. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12424. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12425. /**
  12426. * @brief target -> host rx peer mlo map message definition
  12427. *
  12428. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12429. *
  12430. * @details
  12431. * The following diagram shows the format of the rx mlo peer map message sent
  12432. * from the target to the host. This layout assumes the target operates
  12433. * as little-endian.
  12434. *
  12435. * MCC:
  12436. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12437. *
  12438. * WIN:
  12439. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12440. * It will be sent on the Assoc Link.
  12441. *
  12442. * This message always contains a MLO peer ID. The main purpose of the
  12443. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12444. * with, so that the host can use that MLO peer ID to determine which peer
  12445. * transmitted the rx frame.
  12446. *
  12447. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12448. * |-------------------------------------------------------------------------|
  12449. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12450. * |-------------------------------------------------------------------------|
  12451. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12452. * |-------------------------------------------------------------------------|
  12453. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12454. * |-------------------------------------------------------------------------|
  12455. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12456. * |-------------------------------------------------------------------------|
  12457. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12458. * |-------------------------------------------------------------------------|
  12459. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12460. * |-------------------------------------------------------------------------|
  12461. * |RSVD |
  12462. * |-------------------------------------------------------------------------|
  12463. * |RSVD |
  12464. * |-------------------------------------------------------------------------|
  12465. * | htt_tlv_hdr_t |
  12466. * |-------------------------------------------------------------------------|
  12467. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12468. * |-------------------------------------------------------------------------|
  12469. * | htt_tlv_hdr_t |
  12470. * |-------------------------------------------------------------------------|
  12471. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12472. * |-------------------------------------------------------------------------|
  12473. * | htt_tlv_hdr_t |
  12474. * |-------------------------------------------------------------------------|
  12475. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12476. * |-------------------------------------------------------------------------|
  12477. *
  12478. * Where:
  12479. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12480. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12481. * V (valid) - 1 Bit Bit17
  12482. * CHIPID - 3 Bits
  12483. * TIDMASK - 8 Bits
  12484. * CACHE_SET_NUM - 8 Bits
  12485. *
  12486. * The following field definitions describe the format of the rx MLO peer map
  12487. * messages sent from the target to the host.
  12488. * - MSG_TYPE
  12489. * Bits 7:0
  12490. * Purpose: identifies this as an rx mlo peer map message
  12491. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12492. *
  12493. * - MLO_PEER_ID
  12494. * Bits 23:8
  12495. * Purpose: The MLO peer ID (index).
  12496. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12497. * Value: MLO peer ID
  12498. *
  12499. * - NUMLINK
  12500. * Bits: 26:24 (3Bits)
  12501. * Purpose: Indicate the max number of logical links supported per client.
  12502. * Value: number of logical links
  12503. *
  12504. * - PRC
  12505. * Bits: 29:27 (3Bits)
  12506. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12507. * if there is migration of the primary chip.
  12508. * Value: Primary REO CHIPID
  12509. *
  12510. * - MAC_ADDR_L32
  12511. * Bits 31:0
  12512. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12513. * Value: lower 4 bytes of peer node's MAC address
  12514. *
  12515. * - MAC_ADDR_U16
  12516. * Bits 15:0
  12517. * Purpose: Identifies which peer node the peer ID is for.
  12518. * Value: upper 2 bytes of peer node's MAC address
  12519. *
  12520. * - PRIMARY_TCL_AST_IDX
  12521. * Bits 15:0
  12522. * Purpose: Primary TCL AST index for this peer.
  12523. *
  12524. * - V
  12525. * 1 Bit Position 16
  12526. * Purpose: If the ast idx is valid.
  12527. *
  12528. * - CHIPID
  12529. * Bits 19:17
  12530. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12531. *
  12532. * - TIDMASK
  12533. * Bits 27:20
  12534. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12535. *
  12536. * - CACHE_SET_NUM
  12537. * Bits 31:28
  12538. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12539. * Cache set number that should be used to cache the index based
  12540. * search results, for address and flow search.
  12541. * This value should be equal to LSB four bits of the hash value
  12542. * of match data, in case of search index points to an entry which
  12543. * may be used in content based search also. The value can be
  12544. * anything when the entry pointed by search index will not be
  12545. * used for content based search.
  12546. *
  12547. * - htt_tlv_hdr_t
  12548. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12549. *
  12550. * Bits 11:0
  12551. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12552. *
  12553. * Bits 23:12
  12554. * Purpose: Length, Length of the value that follows the header
  12555. *
  12556. * Bits 31:28
  12557. * Purpose: Reserved.
  12558. *
  12559. *
  12560. * - SW_PEER_ID
  12561. * Bits 15:0
  12562. * Purpose: The peer ID (index) that WAL is allocating
  12563. * Value: (rx) peer ID
  12564. *
  12565. * - VDEV_ID
  12566. * Bits 23:16
  12567. * Purpose: Indicates which virtual device the peer is associated with.
  12568. * Value: vdev ID (used in the host to look up the vdev object)
  12569. *
  12570. * - CHIPID
  12571. * Bits 26:24
  12572. * Purpose: Indicates which Chip id the peer is associated with.
  12573. * Value: chip ID (Provided by Host as part of QMI exchange)
  12574. */
  12575. typedef enum {
  12576. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12577. } MLO_PEER_MAP_TLV_TAG_ID;
  12578. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12579. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12580. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12581. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12582. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12583. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12584. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12585. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12586. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12587. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12588. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12589. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12590. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12591. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12592. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12593. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12594. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12595. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12596. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12597. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12598. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12599. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12600. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12601. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12602. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12603. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12604. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12605. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12606. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12607. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12608. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12609. do { \
  12610. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12611. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12612. } while (0)
  12613. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12614. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12615. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12616. do { \
  12617. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12618. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12619. } while (0)
  12620. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12621. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12622. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12623. do { \
  12624. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12625. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12626. } while (0)
  12627. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12628. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12629. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12630. do { \
  12631. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12632. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12633. } while (0)
  12634. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12635. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12636. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12637. do { \
  12638. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12639. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12640. } while (0)
  12641. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12642. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12643. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12644. do { \
  12645. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12646. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12647. } while (0)
  12648. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12649. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12650. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12651. do { \
  12652. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12653. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12654. } while (0)
  12655. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12656. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12657. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12658. do { \
  12659. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12660. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12661. } while (0)
  12662. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12663. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12664. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12665. do { \
  12666. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12667. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12668. } while (0)
  12669. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12670. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12671. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12672. do { \
  12673. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12674. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12675. } while (0)
  12676. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12677. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12678. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12679. do { \
  12680. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12681. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12682. } while (0)
  12683. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12684. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12685. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12686. do { \
  12687. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12688. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12689. } while (0)
  12690. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12691. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12692. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12693. do { \
  12694. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12695. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12696. } while (0)
  12697. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12698. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12699. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12700. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12701. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12702. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12703. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12704. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12705. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12706. *
  12707. * The following diagram shows the format of the rx mlo peer unmap message sent
  12708. * from the target to the host.
  12709. *
  12710. * |31 24|23 16|15 8|7 0|
  12711. * |-----------------------------------------------------------------------|
  12712. * | RSVD_24_31 | MLO peer ID | msg type |
  12713. * |-----------------------------------------------------------------------|
  12714. */
  12715. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12716. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12717. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12718. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12719. /**
  12720. * @brief target -> host message specifying security parameters
  12721. *
  12722. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  12723. *
  12724. * @details
  12725. * The following diagram shows the format of the security specification
  12726. * message sent from the target to the host.
  12727. * This security specification message tells the host whether a PN check is
  12728. * necessary on rx data frames, and if so, how large the PN counter is.
  12729. * This message also tells the host about the security processing to apply
  12730. * to defragmented rx frames - specifically, whether a Message Integrity
  12731. * Check is required, and the Michael key to use.
  12732. *
  12733. * |31 24|23 16|15|14 8|7 0|
  12734. * |-----------------------------------------------------------------------|
  12735. * | peer ID | U| security type | msg type |
  12736. * |-----------------------------------------------------------------------|
  12737. * | Michael Key K0 |
  12738. * |-----------------------------------------------------------------------|
  12739. * | Michael Key K1 |
  12740. * |-----------------------------------------------------------------------|
  12741. * | WAPI RSC Low0 |
  12742. * |-----------------------------------------------------------------------|
  12743. * | WAPI RSC Low1 |
  12744. * |-----------------------------------------------------------------------|
  12745. * | WAPI RSC Hi0 |
  12746. * |-----------------------------------------------------------------------|
  12747. * | WAPI RSC Hi1 |
  12748. * |-----------------------------------------------------------------------|
  12749. *
  12750. * The following field definitions describe the format of the security
  12751. * indication message sent from the target to the host.
  12752. * - MSG_TYPE
  12753. * Bits 7:0
  12754. * Purpose: identifies this as a security specification message
  12755. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  12756. * - SEC_TYPE
  12757. * Bits 14:8
  12758. * Purpose: specifies which type of security applies to the peer
  12759. * Value: htt_sec_type enum value
  12760. * - UNICAST
  12761. * Bit 15
  12762. * Purpose: whether this security is applied to unicast or multicast data
  12763. * Value: 1 -> unicast, 0 -> multicast
  12764. * - PEER_ID
  12765. * Bits 31:16
  12766. * Purpose: The ID number for the peer the security specification is for
  12767. * Value: peer ID
  12768. * - MICHAEL_KEY_K0
  12769. * Bits 31:0
  12770. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  12771. * Value: Michael Key K0 (if security type is TKIP)
  12772. * - MICHAEL_KEY_K1
  12773. * Bits 31:0
  12774. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  12775. * Value: Michael Key K1 (if security type is TKIP)
  12776. * - WAPI_RSC_LOW0
  12777. * Bits 31:0
  12778. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  12779. * Value: WAPI RSC Low0 (if security type is WAPI)
  12780. * - WAPI_RSC_LOW1
  12781. * Bits 31:0
  12782. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  12783. * Value: WAPI RSC Low1 (if security type is WAPI)
  12784. * - WAPI_RSC_HI0
  12785. * Bits 31:0
  12786. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  12787. * Value: WAPI RSC Hi0 (if security type is WAPI)
  12788. * - WAPI_RSC_HI1
  12789. * Bits 31:0
  12790. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  12791. * Value: WAPI RSC Hi1 (if security type is WAPI)
  12792. */
  12793. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  12794. #define HTT_SEC_IND_SEC_TYPE_S 8
  12795. #define HTT_SEC_IND_UNICAST_M 0x00008000
  12796. #define HTT_SEC_IND_UNICAST_S 15
  12797. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  12798. #define HTT_SEC_IND_PEER_ID_S 16
  12799. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  12800. do { \
  12801. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  12802. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  12803. } while (0)
  12804. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  12805. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  12806. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  12807. do { \
  12808. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  12809. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  12810. } while (0)
  12811. #define HTT_SEC_IND_UNICAST_GET(word) \
  12812. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  12813. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  12814. do { \
  12815. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  12816. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  12817. } while (0)
  12818. #define HTT_SEC_IND_PEER_ID_GET(word) \
  12819. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  12820. #define HTT_SEC_IND_BYTES 28
  12821. /**
  12822. * @brief target -> host rx ADDBA / DELBA message definitions
  12823. *
  12824. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  12825. *
  12826. * @details
  12827. * The following diagram shows the format of the rx ADDBA message sent
  12828. * from the target to the host:
  12829. *
  12830. * |31 20|19 16|15 8|7 0|
  12831. * |---------------------------------------------------------------------|
  12832. * | peer ID | TID | window size | msg type |
  12833. * |---------------------------------------------------------------------|
  12834. *
  12835. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  12836. *
  12837. * The following diagram shows the format of the rx DELBA message sent
  12838. * from the target to the host:
  12839. *
  12840. * |31 20|19 16|15 10|9 8|7 0|
  12841. * |---------------------------------------------------------------------|
  12842. * | peer ID | TID | window size | IR| msg type |
  12843. * |---------------------------------------------------------------------|
  12844. *
  12845. * The following field definitions describe the format of the rx ADDBA
  12846. * and DELBA messages sent from the target to the host.
  12847. * - MSG_TYPE
  12848. * Bits 7:0
  12849. * Purpose: identifies this as an rx ADDBA or DELBA message
  12850. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  12851. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  12852. * - IR (initiator / recipient)
  12853. * Bits 9:8 (DELBA only)
  12854. * Purpose: specify whether the DELBA handshake was initiated by the
  12855. * local STA/AP, or by the peer STA/AP
  12856. * Value:
  12857. * 0 - unspecified
  12858. * 1 - initiator (a.k.a. originator)
  12859. * 2 - recipient (a.k.a. responder)
  12860. * 3 - unused / reserved
  12861. * - WIN_SIZE
  12862. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  12863. * Purpose: Specifies the length of the block ack window (max = 64).
  12864. * Value:
  12865. * block ack window length specified by the received ADDBA/DELBA
  12866. * management message.
  12867. * - TID
  12868. * Bits 19:16
  12869. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12870. * Value:
  12871. * TID specified by the received ADDBA or DELBA management message.
  12872. * - PEER_ID
  12873. * Bits 31:20
  12874. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12875. * Value:
  12876. * ID (hash value) used by the host for fast, direct lookup of
  12877. * host SW peer info, including rx reorder states.
  12878. */
  12879. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  12880. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  12881. #define HTT_RX_ADDBA_TID_M 0xf0000
  12882. #define HTT_RX_ADDBA_TID_S 16
  12883. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  12884. #define HTT_RX_ADDBA_PEER_ID_S 20
  12885. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  12886. do { \
  12887. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  12888. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  12889. } while (0)
  12890. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  12891. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12892. #define HTT_RX_ADDBA_TID_SET(word, value) \
  12893. do { \
  12894. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  12895. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  12896. } while (0)
  12897. #define HTT_RX_ADDBA_TID_GET(word) \
  12898. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  12899. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  12900. do { \
  12901. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  12902. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  12903. } while (0)
  12904. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  12905. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  12906. #define HTT_RX_ADDBA_BYTES 4
  12907. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  12908. #define HTT_RX_DELBA_INITIATOR_S 8
  12909. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  12910. #define HTT_RX_DELBA_WIN_SIZE_S 10
  12911. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  12912. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  12913. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  12914. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  12915. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  12916. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  12917. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  12918. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  12919. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12920. do { \
  12921. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12922. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12923. } while (0)
  12924. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12925. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12926. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  12927. do { \
  12928. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  12929. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  12930. } while (0)
  12931. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  12932. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  12933. #define HTT_RX_DELBA_BYTES 4
  12934. /**
  12935. * @brief target -> host rx ADDBA / DELBA message definitions
  12936. *
  12937. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  12938. *
  12939. * @details
  12940. * The following diagram shows the format of the rx ADDBA extn message sent
  12941. * from the target to the host:
  12942. *
  12943. * |31 20|19 16|15 13|12 8|7 0|
  12944. * |---------------------------------------------------------------------|
  12945. * | peer ID | TID | reserved | msg type |
  12946. * |---------------------------------------------------------------------|
  12947. * | reserved | window size |
  12948. * |---------------------------------------------------------------------|
  12949. *
  12950. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  12951. *
  12952. * The following diagram shows the format of the rx DELBA message sent
  12953. * from the target to the host:
  12954. *
  12955. * |31 20|19 16|15 13|12 10|9 8|7 0|
  12956. * |---------------------------------------------------------------------|
  12957. * | peer ID | TID | reserved | IR| msg type |
  12958. * |---------------------------------------------------------------------|
  12959. * | reserved | window size |
  12960. * |---------------------------------------------------------------------|
  12961. *
  12962. * The following field definitions describe the format of the rx ADDBA
  12963. * and DELBA messages sent from the target to the host.
  12964. * - MSG_TYPE
  12965. * Bits 7:0
  12966. * Purpose: identifies this as an rx ADDBA or DELBA message
  12967. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  12968. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  12969. * - IR (initiator / recipient)
  12970. * Bits 9:8 (DELBA only)
  12971. * Purpose: specify whether the DELBA handshake was initiated by the
  12972. * local STA/AP, or by the peer STA/AP
  12973. * Value:
  12974. * 0 - unspecified
  12975. * 1 - initiator (a.k.a. originator)
  12976. * 2 - recipient (a.k.a. responder)
  12977. * 3 - unused / reserved
  12978. * Value:
  12979. * block ack window length specified by the received ADDBA/DELBA
  12980. * management message.
  12981. * - TID
  12982. * Bits 19:16
  12983. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12984. * Value:
  12985. * TID specified by the received ADDBA or DELBA management message.
  12986. * - PEER_ID
  12987. * Bits 31:20
  12988. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12989. * Value:
  12990. * ID (hash value) used by the host for fast, direct lookup of
  12991. * host SW peer info, including rx reorder states.
  12992. * == DWORD 1
  12993. * - WIN_SIZE
  12994. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  12995. * Purpose: Specifies the length of the block ack window (max = 8191).
  12996. */
  12997. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  12998. #define HTT_RX_ADDBA_EXTN_TID_S 16
  12999. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13000. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13001. /*--- Dword 0 ---*/
  13002. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13003. do { \
  13004. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13005. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13006. } while (0)
  13007. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13008. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13009. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13010. do { \
  13011. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13012. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13013. } while (0)
  13014. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13015. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13016. /*--- Dword 1 ---*/
  13017. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13018. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13019. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13020. do { \
  13021. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13022. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13023. } while (0)
  13024. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13025. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13026. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13027. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13028. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13029. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13030. #define HTT_RX_DELBA_EXTN_TID_S 16
  13031. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13032. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13033. /*--- Dword 0 ---*/
  13034. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13035. do { \
  13036. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13037. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13038. } while (0)
  13039. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13040. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13041. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13042. do { \
  13043. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13044. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13045. } while (0)
  13046. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13047. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13048. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13049. do { \
  13050. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13051. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13052. } while (0)
  13053. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13054. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13055. /*--- Dword 1 ---*/
  13056. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13057. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13058. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13059. do { \
  13060. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13061. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13062. } while (0)
  13063. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13064. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13065. #define HTT_RX_DELBA_EXTN_BYTES 8
  13066. /**
  13067. * @brief tx queue group information element definition
  13068. *
  13069. * @details
  13070. * The following diagram shows the format of the tx queue group
  13071. * information element, which can be included in target --> host
  13072. * messages to specify the number of tx "credits" (tx descriptors
  13073. * for LL, or tx buffers for HL) available to a particular group
  13074. * of host-side tx queues, and which host-side tx queues belong to
  13075. * the group.
  13076. *
  13077. * |31|30 24|23 16|15|14|13 0|
  13078. * |------------------------------------------------------------------------|
  13079. * | X| reserved | tx queue grp ID | A| S| credit count |
  13080. * |------------------------------------------------------------------------|
  13081. * | vdev ID mask | AC mask |
  13082. * |------------------------------------------------------------------------|
  13083. *
  13084. * The following definitions describe the fields within the tx queue group
  13085. * information element:
  13086. * - credit_count
  13087. * Bits 13:1
  13088. * Purpose: specify how many tx credits are available to the tx queue group
  13089. * Value: An absolute or relative, positive or negative credit value
  13090. * The 'A' bit specifies whether the value is absolute or relative.
  13091. * The 'S' bit specifies whether the value is positive or negative.
  13092. * A negative value can only be relative, not absolute.
  13093. * An absolute value replaces any prior credit value the host has for
  13094. * the tx queue group in question.
  13095. * A relative value is added to the prior credit value the host has for
  13096. * the tx queue group in question.
  13097. * - sign
  13098. * Bit 14
  13099. * Purpose: specify whether the credit count is positive or negative
  13100. * Value: 0 -> positive, 1 -> negative
  13101. * - absolute
  13102. * Bit 15
  13103. * Purpose: specify whether the credit count is absolute or relative
  13104. * Value: 0 -> relative, 1 -> absolute
  13105. * - txq_group_id
  13106. * Bits 23:16
  13107. * Purpose: indicate which tx queue group's credit and/or membership are
  13108. * being specified
  13109. * Value: 0 to max_tx_queue_groups-1
  13110. * - reserved
  13111. * Bits 30:16
  13112. * Value: 0x0
  13113. * - eXtension
  13114. * Bit 31
  13115. * Purpose: specify whether another tx queue group info element follows
  13116. * Value: 0 -> no more tx queue group information elements
  13117. * 1 -> another tx queue group information element immediately follows
  13118. * - ac_mask
  13119. * Bits 15:0
  13120. * Purpose: specify which Access Categories belong to the tx queue group
  13121. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13122. * the tx queue group.
  13123. * The AC bit-mask values are obtained by left-shifting by the
  13124. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13125. * - vdev_id_mask
  13126. * Bits 31:16
  13127. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13128. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13129. * belong to the tx queue group.
  13130. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13131. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13132. */
  13133. PREPACK struct htt_txq_group {
  13134. A_UINT32
  13135. credit_count: 14,
  13136. sign: 1,
  13137. absolute: 1,
  13138. tx_queue_group_id: 8,
  13139. reserved0: 7,
  13140. extension: 1;
  13141. A_UINT32
  13142. ac_mask: 16,
  13143. vdev_id_mask: 16;
  13144. } POSTPACK;
  13145. /* first word */
  13146. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13147. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13148. #define HTT_TXQ_GROUP_SIGN_S 14
  13149. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13150. #define HTT_TXQ_GROUP_ABS_S 15
  13151. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13152. #define HTT_TXQ_GROUP_ID_S 16
  13153. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13154. #define HTT_TXQ_GROUP_EXT_S 31
  13155. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13156. /* second word */
  13157. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13158. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13159. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13160. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13161. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13162. do { \
  13163. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13164. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13165. } while (0)
  13166. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13167. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13168. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13169. do { \
  13170. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13171. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13172. } while (0)
  13173. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13174. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13175. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13176. do { \
  13177. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13178. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13179. } while (0)
  13180. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13181. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13182. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13183. do { \
  13184. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13185. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13186. } while (0)
  13187. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13188. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13189. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13190. do { \
  13191. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13192. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13193. } while (0)
  13194. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13195. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13196. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13197. do { \
  13198. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13199. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13200. } while (0)
  13201. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13202. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13203. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13204. do { \
  13205. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13206. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13207. } while (0)
  13208. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13209. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13210. /**
  13211. * @brief target -> host TX completion indication message definition
  13212. *
  13213. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13214. *
  13215. * @details
  13216. * The following diagram shows the format of the TX completion indication sent
  13217. * from the target to the host
  13218. *
  13219. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13220. * |-------------------------------------------------------------------|
  13221. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13222. * |-------------------------------------------------------------------|
  13223. * payload:| MSDU1 ID | MSDU0 ID |
  13224. * |-------------------------------------------------------------------|
  13225. * : MSDU3 ID | MSDU2 ID :
  13226. * |-------------------------------------------------------------------|
  13227. * | struct htt_tx_compl_ind_append_retries |
  13228. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13229. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13230. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13231. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13232. * |-------------------------------------------------------------------|
  13233. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13234. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13235. * | MSDU0 tx_tsf64_low |
  13236. * |-------------------------------------------------------------------|
  13237. * | MSDU0 tx_tsf64_high |
  13238. * |-------------------------------------------------------------------|
  13239. * | MSDU1 tx_tsf64_low |
  13240. * |-------------------------------------------------------------------|
  13241. * | MSDU1 tx_tsf64_high |
  13242. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13243. * | phy_timestamp |
  13244. * |-------------------------------------------------------------------|
  13245. * | rate specs (see below) |
  13246. * |-------------------------------------------------------------------|
  13247. * | seqctrl | framectrl |
  13248. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13249. * Where:
  13250. * A0 = append (a.k.a. append0)
  13251. * A1 = append1
  13252. * TP = MSDU tx power presence
  13253. * A2 = append2
  13254. * A3 = append3
  13255. * A4 = append4
  13256. *
  13257. * The following field definitions describe the format of the TX completion
  13258. * indication sent from the target to the host
  13259. * Header fields:
  13260. * - msg_type
  13261. * Bits 7:0
  13262. * Purpose: identifies this as HTT TX completion indication
  13263. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13264. * - status
  13265. * Bits 10:8
  13266. * Purpose: the TX completion status of payload fragmentations descriptors
  13267. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13268. * - tid
  13269. * Bits 14:11
  13270. * Purpose: the tid associated with those fragmentation descriptors. It is
  13271. * valid or not, depending on the tid_invalid bit.
  13272. * Value: 0 to 15
  13273. * - tid_invalid
  13274. * Bits 15:15
  13275. * Purpose: this bit indicates whether the tid field is valid or not
  13276. * Value: 0 indicates valid; 1 indicates invalid
  13277. * - num
  13278. * Bits 23:16
  13279. * Purpose: the number of payload in this indication
  13280. * Value: 1 to 255
  13281. * - append (a.k.a. append0)
  13282. * Bits 24:24
  13283. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13284. * the number of tx retries for one MSDU at the end of this message
  13285. * Value: 0 indicates no appending; 1 indicates appending
  13286. * - append1
  13287. * Bits 25:25
  13288. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13289. * contains the timestamp info for each TX msdu id in payload.
  13290. * The order of the timestamps matches the order of the MSDU IDs.
  13291. * Note that a big-endian host needs to account for the reordering
  13292. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13293. * conversion) when determining which tx timestamp corresponds to
  13294. * which MSDU ID.
  13295. * Value: 0 indicates no appending; 1 indicates appending
  13296. * - msdu_tx_power_presence
  13297. * Bits 26:26
  13298. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13299. * for each MSDU referenced by the TX_COMPL_IND message.
  13300. * The tx power is reported in 0.5 dBm units.
  13301. * The order of the per-MSDU tx power reports matches the order
  13302. * of the MSDU IDs.
  13303. * Note that a big-endian host needs to account for the reordering
  13304. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13305. * conversion) when determining which Tx Power corresponds to
  13306. * which MSDU ID.
  13307. * Value: 0 indicates MSDU tx power reports are not appended,
  13308. * 1 indicates MSDU tx power reports are appended
  13309. * - append2
  13310. * Bits 27:27
  13311. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13312. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13313. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13314. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13315. * for each MSDU, for convenience.
  13316. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13317. * this append2 bit is set).
  13318. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13319. * dB above the noise floor.
  13320. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13321. * 1 indicates MSDU ACK RSSI values are appended.
  13322. * - append3
  13323. * Bits 28:28
  13324. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13325. * contains the tx tsf info based on wlan global TSF for
  13326. * each TX msdu id in payload.
  13327. * The order of the tx tsf matches the order of the MSDU IDs.
  13328. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13329. * values to indicate the the lower 32 bits and higher 32 bits of
  13330. * the tx tsf.
  13331. * The tx_tsf64 here represents the time MSDU was acked and the
  13332. * tx_tsf64 has microseconds units.
  13333. * Value: 0 indicates no appending; 1 indicates appending
  13334. * - append4
  13335. * Bits 29:29
  13336. * Purpose: Indicate whether data frame control fields and fields required
  13337. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13338. * message. The order of the this message matches the order of
  13339. * the MSDU IDs.
  13340. * Value: 0 indicates frame control fields and fields required for
  13341. * radio tap header values are not appended,
  13342. * 1 indicates frame control fields and fields required for
  13343. * radio tap header values are appended.
  13344. * Payload fields:
  13345. * - hmsdu_id
  13346. * Bits 15:0
  13347. * Purpose: this ID is used to track the Tx buffer in host
  13348. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13349. */
  13350. PREPACK struct htt_tx_data_hdr_information {
  13351. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13352. A_UINT32 /* word 1 */
  13353. /* preamble:
  13354. * 0-OFDM,
  13355. * 1-CCk,
  13356. * 2-HT,
  13357. * 3-VHT
  13358. */
  13359. preamble: 2, /* [1:0] */
  13360. /* mcs:
  13361. * In case of HT preamble interpret
  13362. * MCS along with NSS.
  13363. * Valid values for HT are 0 to 7.
  13364. * HT mcs 0 with NSS 2 is mcs 8.
  13365. * Valid values for VHT are 0 to 9.
  13366. */
  13367. mcs: 4, /* [5:2] */
  13368. /* rate:
  13369. * This is applicable only for
  13370. * CCK and OFDM preamble type
  13371. * rate 0: OFDM 48 Mbps,
  13372. * 1: OFDM 24 Mbps,
  13373. * 2: OFDM 12 Mbps
  13374. * 3: OFDM 6 Mbps
  13375. * 4: OFDM 54 Mbps
  13376. * 5: OFDM 36 Mbps
  13377. * 6: OFDM 18 Mbps
  13378. * 7: OFDM 9 Mbps
  13379. * rate 0: CCK 11 Mbps Long
  13380. * 1: CCK 5.5 Mbps Long
  13381. * 2: CCK 2 Mbps Long
  13382. * 3: CCK 1 Mbps Long
  13383. * 4: CCK 11 Mbps Short
  13384. * 5: CCK 5.5 Mbps Short
  13385. * 6: CCK 2 Mbps Short
  13386. */
  13387. rate : 3, /* [ 8: 6] */
  13388. rssi : 8, /* [16: 9] units=dBm */
  13389. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13390. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13391. stbc : 1, /* [22] */
  13392. sgi : 1, /* [23] */
  13393. ldpc : 1, /* [24] */
  13394. beamformed: 1, /* [25] */
  13395. /* tx_retry_cnt:
  13396. * Indicates retry count of data tx frames provided by the host.
  13397. */
  13398. tx_retry_cnt: 6; /* [31:26] */
  13399. A_UINT32 /* word 2 */
  13400. framectrl:16, /* [15: 0] */
  13401. seqno:16; /* [31:16] */
  13402. } POSTPACK;
  13403. #define HTT_TX_COMPL_IND_STATUS_S 8
  13404. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13405. #define HTT_TX_COMPL_IND_TID_S 11
  13406. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13407. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13408. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13409. #define HTT_TX_COMPL_IND_NUM_S 16
  13410. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13411. #define HTT_TX_COMPL_IND_APPEND_S 24
  13412. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13413. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13414. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13415. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13416. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13417. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13418. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13419. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13420. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13421. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13422. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13423. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13424. do { \
  13425. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13426. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13427. } while (0)
  13428. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13429. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13430. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13431. do { \
  13432. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13433. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13434. } while (0)
  13435. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13436. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13437. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13438. do { \
  13439. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13440. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13441. } while (0)
  13442. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13443. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13444. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13445. do { \
  13446. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13447. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13448. } while (0)
  13449. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13450. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13451. HTT_TX_COMPL_IND_TID_INV_S)
  13452. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13453. do { \
  13454. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13455. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13456. } while (0)
  13457. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13458. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13459. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13460. do { \
  13461. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13462. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13463. } while (0)
  13464. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13465. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13466. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13467. do { \
  13468. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13469. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13470. } while (0)
  13471. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13472. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13473. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13474. do { \
  13475. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13476. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13477. } while (0)
  13478. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13479. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13480. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13481. do { \
  13482. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13483. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13484. } while (0)
  13485. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13486. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13487. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13488. do { \
  13489. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13490. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13491. } while (0)
  13492. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13493. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13494. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13495. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13496. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13497. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13498. #define HTT_TX_COMPL_IND_STAT_OK 0
  13499. /* DISCARD:
  13500. * current meaning:
  13501. * MSDUs were queued for transmission but filtered by HW or SW
  13502. * without any over the air attempts
  13503. * legacy meaning (HL Rome):
  13504. * MSDUs were discarded by the target FW without any over the air
  13505. * attempts due to lack of space
  13506. */
  13507. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13508. /* NO_ACK:
  13509. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13510. */
  13511. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13512. /* POSTPONE:
  13513. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13514. * be downloaded again later (in the appropriate order), when they are
  13515. * deliverable.
  13516. */
  13517. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13518. /*
  13519. * The PEER_DEL tx completion status is used for HL cases
  13520. * where the peer the frame is for has been deleted.
  13521. * The host has already discarded its copy of the frame, but
  13522. * it still needs the tx completion to restore its credit.
  13523. */
  13524. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13525. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13526. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13527. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13528. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13529. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13530. PREPACK struct htt_tx_compl_ind_base {
  13531. A_UINT32 hdr;
  13532. A_UINT16 payload[1/*or more*/];
  13533. } POSTPACK;
  13534. PREPACK struct htt_tx_compl_ind_append_retries {
  13535. A_UINT16 msdu_id;
  13536. A_UINT8 tx_retries;
  13537. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13538. 0: this is the last append_retries struct */
  13539. } POSTPACK;
  13540. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13541. A_UINT32 timestamp[1/*or more*/];
  13542. } POSTPACK;
  13543. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13544. A_UINT32 tx_tsf64_low;
  13545. A_UINT32 tx_tsf64_high;
  13546. } POSTPACK;
  13547. /* htt_tx_data_hdr_information payload extension fields: */
  13548. /* DWORD zero */
  13549. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13550. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13551. /* DWORD one */
  13552. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13553. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13554. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13555. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13556. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13557. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13558. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13559. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13560. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13561. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13562. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13563. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13564. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13565. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13566. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13567. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13568. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13569. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13570. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13571. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13572. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13573. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13574. /* DWORD two */
  13575. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13576. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13577. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13578. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13579. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13580. do { \
  13581. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13582. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13583. } while (0)
  13584. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13585. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13586. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13587. do { \
  13588. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13589. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13590. } while (0)
  13591. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13592. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13593. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13594. do { \
  13595. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13596. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13597. } while (0)
  13598. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13599. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13600. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13601. do { \
  13602. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13603. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13604. } while (0)
  13605. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13606. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13607. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13608. do { \
  13609. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13610. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13611. } while (0)
  13612. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13613. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13614. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13615. do { \
  13616. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13617. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13618. } while (0)
  13619. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13620. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13621. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13622. do { \
  13623. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13624. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13625. } while (0)
  13626. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13627. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13628. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13629. do { \
  13630. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13631. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13632. } while (0)
  13633. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13634. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13635. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13636. do { \
  13637. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13638. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13639. } while (0)
  13640. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13641. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13642. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13643. do { \
  13644. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13645. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13646. } while (0)
  13647. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13648. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13649. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13650. do { \
  13651. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13652. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13653. } while (0)
  13654. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13655. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13656. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13657. do { \
  13658. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13659. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13660. } while (0)
  13661. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13662. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13663. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13664. do { \
  13665. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13666. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13667. } while (0)
  13668. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13669. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13670. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13671. do { \
  13672. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13673. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13674. } while (0)
  13675. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13676. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13677. /**
  13678. * @brief target -> host software UMAC TX completion indication message
  13679. *
  13680. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13681. *
  13682. * @details
  13683. * The following diagram shows the format of the soft UMAC TX completion
  13684. * indication sent from the target to the host
  13685. *
  13686. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13687. * |-------------------------------------+----------------+------------|
  13688. * hdr: | rsvd | msdu_cnt | msg_type |
  13689. * pyld: |===================================================================|
  13690. * MSDU 0| buf addr low (bits 31:0) |
  13691. * |-----------------------------------------------+------+------------|
  13692. * | SW buffer cookie | RS | buf addr hi|
  13693. * |--------+--+--+-------------+--------+---------+------+------------|
  13694. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13695. * |--------+--+--+-------------+--------+----------------------+------|
  13696. * | frametype | TQM status number | RELR |
  13697. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13698. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13699. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13700. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13701. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13702. * | PPDU transmission TSF |
  13703. * |-------------------------------------------------------------------|
  13704. * | rsvd3 |
  13705. * |===================================================================|
  13706. * MSDU 1| buf addr low (bits 31:0) |
  13707. * : ... :
  13708. * | rsvd3 |
  13709. * |===================================================================|
  13710. * etc.
  13711. *
  13712. * Where:
  13713. * RS = release source
  13714. * V = valid
  13715. * M = multicast
  13716. * RELR = release reason
  13717. * F = first MSDU
  13718. * L = last MSDU
  13719. * A = MSDU is part of A-MSDU
  13720. * I = rate info valid
  13721. * PKTYP = packet type
  13722. * S = STBC
  13723. * LC = LDPC
  13724. * OF = OFDMA transmission
  13725. */
  13726. typedef enum {
  13727. /* 0 (REASON_FRAME_ACKED):
  13728. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  13729. * frame is removed because an ACK of BA for it was received.
  13730. */
  13731. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  13732. /* 1 (REASON_REMOVE_CMD_FW):
  13733. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  13734. * frame is removed because a remove command of type "Remove_mpdus"
  13735. * initiated by SW.
  13736. */
  13737. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  13738. /* 2 (REASON_REMOVE_CMD_TX):
  13739. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  13740. * frame is removed because a remove command of type
  13741. * "Remove_transmitted_mpdus" initiated by SW.
  13742. */
  13743. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  13744. /* 3 (REASON_REMOVE_CMD_NOTX):
  13745. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  13746. * frame is removed because a remove command of type
  13747. * "Remove_untransmitted_mpdus" initiated by SW.
  13748. */
  13749. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  13750. /* 4 (REASON_REMOVE_CMD_AGED):
  13751. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  13752. * frame is removed because a remove command of type "Remove_aged_mpdus"
  13753. * or "Remove_aged_msdus" initiated by SW.
  13754. */
  13755. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  13756. /* 5 (RELEASE_FW_REASON1):
  13757. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  13758. * frame is removed because a remove command where fw indicated that
  13759. * remove reason is fw_reason1.
  13760. */
  13761. HTT_TX_MSDU_RELEASE_FW_REASON1,
  13762. /* 6 (RELEASE_FW_REASON2):
  13763. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  13764. * frame is removed because a remove command where fw indicated that
  13765. * remove reason is fw_reason1.
  13766. */
  13767. HTT_TX_MSDU_RELEASE_FW_REASON2,
  13768. /* 7 (RELEASE_FW_REASON3):
  13769. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  13770. * frame is removed because a remove command where fw indicated that
  13771. * remove reason is fw_reason1.
  13772. */
  13773. HTT_TX_MSDU_RELEASE_FW_REASON3,
  13774. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  13775. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  13776. * frame is removed because a remove command of type
  13777. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  13778. * initiated by SW.
  13779. */
  13780. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  13781. /* 9 (REASON_DROP_MISC):
  13782. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13783. * any discard reason that is not categorized as MSDU TTL expired.
  13784. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  13785. * tid delete, no resource credit available.
  13786. */
  13787. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  13788. /* 10 (REASON_DROP_TTL):
  13789. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13790. * discard reason that frame is not transmitted due to MSDU TTL expired.
  13791. */
  13792. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  13793. /* 11 - available for use */
  13794. /* 12 - available for use */
  13795. /* 13 - available for use */
  13796. /* 14 - available for use */
  13797. /* 15 - available for use */
  13798. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  13799. } htt_t2h_tx_msdu_release_reason_e;
  13800. typedef enum {
  13801. /* 0 (RELEASE_SOURCE_FW):
  13802. * MSDU released by FW even before the frame was queued to TQM-L HW.
  13803. */
  13804. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  13805. /* 1 (RELEASE_SOURCE_TQM_LITE):
  13806. * MSDU released by TQM-L HW.
  13807. */
  13808. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  13809. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  13810. } htt_t2h_tx_msdu_release_source_e;
  13811. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  13812. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  13813. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  13814. /* release_source:
  13815. * holds a htt_t2h_tx_msdu_release_source_e enum value
  13816. */
  13817. release_source : 3, /* [10:8] */
  13818. sw_buffer_cookie : 21; /* [31:11] */
  13819. /* NOTE:
  13820. * To preserve backwards compatibility,
  13821. * no new fields can be added in this struct.
  13822. */
  13823. };
  13824. /* member definitions of htt_t2h_tx_buffer_addr_info */
  13825. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  13826. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  13827. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  13828. do { \
  13829. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  13830. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  13831. } while (0)
  13832. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  13833. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  13834. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  13835. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  13836. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  13837. do { \
  13838. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  13839. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  13840. } while (0)
  13841. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  13842. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  13843. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  13844. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  13845. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  13846. do { \
  13847. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  13848. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  13849. } while (0)
  13850. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  13851. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  13852. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  13853. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  13854. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  13855. do { \
  13856. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  13857. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  13858. } while (0)
  13859. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  13860. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  13861. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  13862. /* word 0 */
  13863. A_UINT32
  13864. /* tx_rate_stats_info_valid:
  13865. * Indicates if the tx rate stats below are valid.
  13866. */
  13867. tx_rate_stats_info_valid : 1, /* [0] */
  13868. /* transmit_bw:
  13869. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13870. * Indicates the BW of the upcoming transmission that shall likely
  13871. * start in about 3 -4 us on the medium:
  13872. * <enum 0 transmit_bw_20_MHz>
  13873. * <enum 1 transmit_bw_40_MHz>
  13874. * <enum 2 transmit_bw_80_MHz>
  13875. * <enum 3 transmit_bw_160_MHz>
  13876. * <enum 4 transmit_bw_320_MHz>
  13877. */
  13878. transmit_bw : 3, /* [3:1] */
  13879. /* transmit_pkt_type:
  13880. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13881. * Field filled in by PDG.
  13882. * Not valid when in SW transmit mode
  13883. * The packet type
  13884. * <enum_type PKT_TYPE_ENUM>
  13885. * Type: enum Definition Name: PKT_TYPE_ENUM
  13886. * enum number enum name Description
  13887. * ------------------------------------
  13888. * 0 dot11a 802.11a PPDU type
  13889. * 1 dot11b 802.11b PPDU type
  13890. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  13891. * 3 dot11ac 802.11ac PPDU type
  13892. * 4 dot11ax 802.11ax PPDU type
  13893. * 5 dot11ba 802.11ba (WUR) PPDU type
  13894. * 6 dot11be 802.11be PPDU type
  13895. * 7 dot11az 802.11az (ranging) PPDU type
  13896. */
  13897. transmit_pkt_type : 4, /* [7:4] */
  13898. /* transmit_stbc:
  13899. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13900. * Field filled in by PDG.
  13901. * Not valid when in SW transmit mode
  13902. * When set, STBC transmission rate was used.
  13903. */
  13904. transmit_stbc : 1, /* [8] */
  13905. /* transmit_ldpc:
  13906. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13907. * Field filled in by PDG.
  13908. * Not valid when in SW transmit mode
  13909. * When set, use LDPC transmission rates
  13910. */
  13911. transmit_ldpc : 1, /* [9] */
  13912. /* transmit_sgi:
  13913. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13914. * Field filled in by PDG.
  13915. * Not valid when in SW transmit mode
  13916. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  13917. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  13918. * <enum 2 1_6_us_sgi > HE related GI
  13919. * <enum 3 3_2_us_sgi > HE related GI
  13920. * <legal 0 - 3>
  13921. */
  13922. transmit_sgi : 2, /* [11:10] */
  13923. /* transmit_mcs:
  13924. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13925. * Field filled in by PDG.
  13926. * Not valid when in SW transmit mode
  13927. *
  13928. * For details, refer to MCS_TYPE description
  13929. * <legal all>
  13930. * Pkt_type Related definition of MCS_TYPE
  13931. * dot11b This field is the rate:
  13932. * 0: CCK 11 Mbps Long
  13933. * 1: CCK 5.5 Mbps Long
  13934. * 2: CCK 2 Mbps Long
  13935. * 3: CCK 1 Mbps Long
  13936. * 4: CCK 11 Mbps Short
  13937. * 5: CCK 5.5 Mbps Short
  13938. * 6: CCK 2 Mbps Short
  13939. * NOTE: The numbering here is NOT the same as the as MAC gives
  13940. * in the "rate" field in the SIG given to the PHY.
  13941. * The MAC will do an internal translation.
  13942. *
  13943. * Dot11a This field is the rate:
  13944. * 0: OFDM 48 Mbps
  13945. * 1: OFDM 24 Mbps
  13946. * 2: OFDM 12 Mbps
  13947. * 3: OFDM 6 Mbps
  13948. * 4: OFDM 54 Mbps
  13949. * 5: OFDM 36 Mbps
  13950. * 6: OFDM 18 Mbps
  13951. * 7: OFDM 9 Mbps
  13952. * NOTE: The numbering here is NOT the same as the as MAC gives
  13953. * in the "rate" field in the SIG given to the PHY.
  13954. * The MAC will do an internal translation.
  13955. *
  13956. * Dot11n_mm (mixed mode) This field represends the MCS.
  13957. * 0: HT MCS 0 (BPSK 1/2)
  13958. * 1: HT MCS 1 (QPSK 1/2)
  13959. * 2: HT MCS 2 (QPSK 3/4)
  13960. * 3: HT MCS 3 (16-QAM 1/2)
  13961. * 4: HT MCS 4 (16-QAM 3/4)
  13962. * 5: HT MCS 5 (64-QAM 2/3)
  13963. * 6: HT MCS 6 (64-QAM 3/4)
  13964. * 7: HT MCS 7 (64-QAM 5/6)
  13965. * NOTE: To get higher MCS's use the nss field to indicate the
  13966. * number of spatial streams.
  13967. *
  13968. * Dot11ac This field represends the MCS.
  13969. * 0: VHT MCS 0 (BPSK 1/2)
  13970. * 1: VHT MCS 1 (QPSK 1/2)
  13971. * 2: VHT MCS 2 (QPSK 3/4)
  13972. * 3: VHT MCS 3 (16-QAM 1/2)
  13973. * 4: VHT MCS 4 (16-QAM 3/4)
  13974. * 5: VHT MCS 5 (64-QAM 2/3)
  13975. * 6: VHT MCS 6 (64-QAM 3/4)
  13976. * 7: VHT MCS 7 (64-QAM 5/6)
  13977. * 8: VHT MCS 8 (256-QAM 3/4)
  13978. * 9: VHT MCS 9 (256-QAM 5/6)
  13979. * 10: VHT MCS 10 (1024-QAM 3/4)
  13980. * 11: VHT MCS 11 (1024-QAM 5/6)
  13981. * NOTE: There are several illegal VHT rates due to fractional
  13982. * number of bits per symbol.
  13983. * Below are the illegal rates for 4 streams and lower:
  13984. * 20 MHz, 1 stream, MCS 9
  13985. * 20 MHz, 2 stream, MCS 9
  13986. * 20 MHz, 4 stream, MCS 9
  13987. * 80 MHz, 3 stream, MCS 6
  13988. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  13989. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  13990. *
  13991. * dot11ax This field represends the MCS.
  13992. * 0: HE MCS 0 (BPSK 1/2)
  13993. * 1: HE MCS 1 (QPSK 1/2)
  13994. * 2: HE MCS 2 (QPSK 3/4)
  13995. * 3: HE MCS 3 (16-QAM 1/2)
  13996. * 4: HE MCS 4 (16-QAM 3/4)
  13997. * 5: HE MCS 5 (64-QAM 2/3)
  13998. * 6: HE MCS 6 (64-QAM 3/4)
  13999. * 7: HE MCS 7 (64-QAM 5/6)
  14000. * 8: HE MCS 8 (256-QAM 3/4)
  14001. * 9: HE MCS 9 (256-QAM 5/6)
  14002. * 10: HE MCS 10 (1024-QAM 3/4)
  14003. * 11: HE MCS 11 (1024-QAM 5/6)
  14004. * 12: HE MCS 12 (4096-QAM 3/4)
  14005. * 13: HE MCS 13 (4096-QAM 5/6)
  14006. *
  14007. * dot11ba This field is the rate:
  14008. * 0: LDR
  14009. * 1: HDR
  14010. * 2: Exclusive rate
  14011. */
  14012. transmit_mcs : 4, /* [15:12] */
  14013. /* ofdma_transmission:
  14014. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14015. * Field filled in by PDG.
  14016. * Set when the transmission was an OFDMA transmission (DL or UL).
  14017. * <legal all>
  14018. */
  14019. ofdma_transmission : 1, /* [16] */
  14020. /* tones_in_ru:
  14021. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14022. * Field filled in by PDG.
  14023. * Not valid when in SW transmit mode
  14024. * The number of tones in the RU used.
  14025. * <legal all>
  14026. */
  14027. tones_in_ru : 12, /* [28:17] */
  14028. rsvd2 : 3; /* [31:29] */
  14029. /* word 1 */
  14030. /* ppdu_transmission_tsf:
  14031. * Based on a HWSCH configuration register setting,
  14032. * this field either contains:
  14033. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14034. * of the PPDU containing the frame finished.
  14035. * OR
  14036. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14037. * of the PPDU containing the frame started.
  14038. * <legal all>
  14039. */
  14040. A_UINT32 ppdu_transmission_tsf;
  14041. /* NOTE:
  14042. * To preserve backwards compatibility,
  14043. * no new fields can be added in this struct.
  14044. */
  14045. };
  14046. /* member definitions of htt_t2h_tx_rate_stats_info */
  14047. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14048. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14049. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14050. do { \
  14051. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14052. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14053. } while (0)
  14054. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14055. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14056. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14057. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14058. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14059. do { \
  14060. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14061. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14062. } while (0)
  14063. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14064. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14065. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14066. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14067. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14068. do { \
  14069. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14070. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14071. } while (0)
  14072. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14073. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14074. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14075. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14076. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14077. do { \
  14078. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14079. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14080. } while (0)
  14081. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14082. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14083. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14084. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14085. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14086. do { \
  14087. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14088. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14089. } while (0)
  14090. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14091. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14092. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14093. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14094. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14095. do { \
  14096. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14097. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14098. } while (0)
  14099. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14100. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14101. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14102. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14103. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14104. do { \
  14105. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14106. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14107. } while (0)
  14108. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14109. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14110. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14111. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14112. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14113. do { \
  14114. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14115. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14116. } while (0)
  14117. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14118. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14119. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14120. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14121. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14122. do { \
  14123. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14124. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14125. } while (0)
  14126. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14127. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14128. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14129. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14130. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14131. do { \
  14132. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14133. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14134. } while (0)
  14135. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14136. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14137. struct htt_t2h_tx_msdu_info { /* 8 words */
  14138. /* words 0 + 1 */
  14139. struct htt_t2h_tx_buffer_addr_info addr_info;
  14140. /* word 2 */
  14141. A_UINT32
  14142. sw_peer_id : 16,
  14143. tid : 4,
  14144. transmit_cnt : 7,
  14145. valid : 1,
  14146. mcast : 1,
  14147. rsvd0 : 3;
  14148. /* word 3 */
  14149. A_UINT32
  14150. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14151. tqm_status_number : 24,
  14152. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14153. /* word 4 */
  14154. A_UINT32
  14155. /* ack_frame_rssi:
  14156. * If this frame is removed as the result of the
  14157. * reception of an ACK or BA, this field indicates
  14158. * the RSSI of the received ACK or BA frame.
  14159. * When the frame is removed as result of a direct
  14160. * remove command from the SW, this field is set
  14161. * to 0x0 (which is never a valid value when real
  14162. * RSSI is available).
  14163. * Units: dB w.r.t noise floor
  14164. */
  14165. ack_frame_rssi : 8,
  14166. first_msdu : 1,
  14167. last_msdu : 1,
  14168. msdu_part_of_amsdu : 1,
  14169. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14170. rsvd1 : 2;
  14171. /* words 5 + 6 */
  14172. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14173. /* word 7 */
  14174. /* rsvd3:
  14175. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14176. * is not sufficient
  14177. */
  14178. A_UINT32 rsvd3;
  14179. /* NOTE:
  14180. * To preserve backwards compatibility,
  14181. * no new fields can be added in this struct.
  14182. */
  14183. };
  14184. /* member definitions of htt_t2h_tx_msdu_info */
  14185. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14186. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14187. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14188. do { \
  14189. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14190. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14191. } while (0)
  14192. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14193. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14194. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14195. #define HTT_TX_MSDU_INFO_TID_S 16
  14196. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14197. do { \
  14198. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14199. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14200. } while (0)
  14201. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14202. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14203. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14204. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14205. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14206. do { \
  14207. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14208. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14209. } while (0)
  14210. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14211. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14212. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14213. #define HTT_TX_MSDU_INFO_VALID_S 27
  14214. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14215. do { \
  14216. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14217. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14218. } while (0)
  14219. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14220. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14221. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14222. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14223. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14224. do { \
  14225. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14226. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14227. } while (0)
  14228. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14229. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14230. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14231. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14232. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14233. do { \
  14234. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14235. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14236. } while (0)
  14237. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14238. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14239. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14240. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14241. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14242. do { \
  14243. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14244. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14245. } while (0)
  14246. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14247. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14248. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14249. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14250. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14251. do { \
  14252. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14253. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14254. } while (0)
  14255. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14256. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14257. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14258. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14259. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14260. do { \
  14261. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14262. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14263. } while (0)
  14264. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14265. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14266. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14267. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14268. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14269. do { \
  14270. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14271. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14272. } while (0)
  14273. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14274. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14275. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14276. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14277. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14278. do { \
  14279. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14280. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14281. } while (0)
  14282. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14283. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14284. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14285. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14286. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14287. do { \
  14288. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14289. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14290. } while (0)
  14291. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14292. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14293. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14294. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14295. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14296. do { \
  14297. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14298. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14299. } while (0)
  14300. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14301. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14302. struct htt_t2h_soft_umac_tx_compl_ind {
  14303. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14304. msdu_cnt : 8, /* min: 0, max: 255 */
  14305. rsvd0 : 16;
  14306. /* NOTE:
  14307. * To preserve backwards compatibility,
  14308. * no new fields can be added in this struct.
  14309. */
  14310. /*
  14311. * append here:
  14312. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14313. * for all the msdu's that are part of this completion.
  14314. */
  14315. };
  14316. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14317. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14318. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14319. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14320. do { \
  14321. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14322. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14323. } while (0)
  14324. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14325. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14326. /**
  14327. * @brief target -> host rate-control update indication message
  14328. *
  14329. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14330. *
  14331. * @details
  14332. * The following diagram shows the format of the RC Update message
  14333. * sent from the target to the host, while processing the tx-completion
  14334. * of a transmitted PPDU.
  14335. *
  14336. * |31 24|23 16|15 8|7 0|
  14337. * |-------------------------------------------------------------|
  14338. * | peer ID | vdev ID | msg_type |
  14339. * |-------------------------------------------------------------|
  14340. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14341. * |-------------------------------------------------------------|
  14342. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14343. * |-------------------------------------------------------------|
  14344. * | : |
  14345. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14346. * | : |
  14347. * |-------------------------------------------------------------|
  14348. * | : |
  14349. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14350. * | : |
  14351. * |-------------------------------------------------------------|
  14352. * : :
  14353. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14354. *
  14355. */
  14356. typedef struct {
  14357. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14358. A_UINT32 rate_code_flags;
  14359. A_UINT32 flags; /* Encodes information such as excessive
  14360. retransmission, aggregate, some info
  14361. from .11 frame control,
  14362. STBC, LDPC, (SGI and Tx Chain Mask
  14363. are encoded in ptx_rc->flags field),
  14364. AMPDU truncation (BT/time based etc.),
  14365. RTS/CTS attempt */
  14366. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14367. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14368. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14369. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14370. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14371. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14372. } HTT_RC_TX_DONE_PARAMS;
  14373. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14374. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14375. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14376. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14377. #define HTT_RC_UPDATE_VDEVID_S 8
  14378. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14379. #define HTT_RC_UPDATE_PEERID_S 16
  14380. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14381. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14382. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14383. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14384. do { \
  14385. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14386. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14387. } while (0)
  14388. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14389. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14390. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14391. do { \
  14392. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14393. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14394. } while (0)
  14395. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14396. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14397. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14398. do { \
  14399. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14400. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14401. } while (0)
  14402. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14403. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14404. /**
  14405. * @brief target -> host rx fragment indication message definition
  14406. *
  14407. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14408. *
  14409. * @details
  14410. * The following field definitions describe the format of the rx fragment
  14411. * indication message sent from the target to the host.
  14412. * The rx fragment indication message shares the format of the
  14413. * rx indication message, but not all fields from the rx indication message
  14414. * are relevant to the rx fragment indication message.
  14415. *
  14416. *
  14417. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14418. * |-----------+-------------------+---------------------+-------------|
  14419. * | peer ID | |FV| ext TID | msg type |
  14420. * |-------------------------------------------------------------------|
  14421. * | | flush | flush |
  14422. * | | end | start |
  14423. * | | seq num | seq num |
  14424. * |-------------------------------------------------------------------|
  14425. * | reserved | FW rx desc bytes |
  14426. * |-------------------------------------------------------------------|
  14427. * | | FW MSDU Rx |
  14428. * | | desc B0 |
  14429. * |-------------------------------------------------------------------|
  14430. * Header fields:
  14431. * - MSG_TYPE
  14432. * Bits 7:0
  14433. * Purpose: identifies this as an rx fragment indication message
  14434. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14435. * - EXT_TID
  14436. * Bits 12:8
  14437. * Purpose: identify the traffic ID of the rx data, including
  14438. * special "extended" TID values for multicast, broadcast, and
  14439. * non-QoS data frames
  14440. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14441. * - FLUSH_VALID (FV)
  14442. * Bit 13
  14443. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14444. * is valid
  14445. * Value:
  14446. * 1 -> flush IE is valid and needs to be processed
  14447. * 0 -> flush IE is not valid and should be ignored
  14448. * - PEER_ID
  14449. * Bits 31:16
  14450. * Purpose: Identify, by ID, which peer sent the rx data
  14451. * Value: ID of the peer who sent the rx data
  14452. * - FLUSH_SEQ_NUM_START
  14453. * Bits 5:0
  14454. * Purpose: Indicate the start of a series of MPDUs to flush
  14455. * Not all MPDUs within this series are necessarily valid - the host
  14456. * must check each sequence number within this range to see if the
  14457. * corresponding MPDU is actually present.
  14458. * This field is only valid if the FV bit is set.
  14459. * Value:
  14460. * The sequence number for the first MPDUs to check to flush.
  14461. * The sequence number is masked by 0x3f.
  14462. * - FLUSH_SEQ_NUM_END
  14463. * Bits 11:6
  14464. * Purpose: Indicate the end of a series of MPDUs to flush
  14465. * Value:
  14466. * The sequence number one larger than the sequence number of the
  14467. * last MPDU to check to flush.
  14468. * The sequence number is masked by 0x3f.
  14469. * Not all MPDUs within this series are necessarily valid - the host
  14470. * must check each sequence number within this range to see if the
  14471. * corresponding MPDU is actually present.
  14472. * This field is only valid if the FV bit is set.
  14473. * Rx descriptor fields:
  14474. * - FW_RX_DESC_BYTES
  14475. * Bits 15:0
  14476. * Purpose: Indicate how many bytes in the Rx indication are used for
  14477. * FW Rx descriptors
  14478. * Value: 1
  14479. */
  14480. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14481. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14482. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14483. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14484. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14485. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14486. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14487. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14488. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14489. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14490. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14491. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14492. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14493. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14494. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14495. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14496. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14497. #define HTT_RX_FRAG_IND_BYTES \
  14498. (4 /* msg hdr */ + \
  14499. 4 /* flush spec */ + \
  14500. 4 /* (unused) FW rx desc bytes spec */ + \
  14501. 4 /* FW rx desc */)
  14502. /**
  14503. * @brief target -> host test message definition
  14504. *
  14505. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14506. *
  14507. * @details
  14508. * The following field definitions describe the format of the test
  14509. * message sent from the target to the host.
  14510. * The message consists of a 4-octet header, followed by a variable
  14511. * number of 32-bit integer values, followed by a variable number
  14512. * of 8-bit character values.
  14513. *
  14514. * |31 16|15 8|7 0|
  14515. * |-----------------------------------------------------------|
  14516. * | num chars | num ints | msg type |
  14517. * |-----------------------------------------------------------|
  14518. * | int 0 |
  14519. * |-----------------------------------------------------------|
  14520. * | int 1 |
  14521. * |-----------------------------------------------------------|
  14522. * | ... |
  14523. * |-----------------------------------------------------------|
  14524. * | char 3 | char 2 | char 1 | char 0 |
  14525. * |-----------------------------------------------------------|
  14526. * | | | ... | char 4 |
  14527. * |-----------------------------------------------------------|
  14528. * - MSG_TYPE
  14529. * Bits 7:0
  14530. * Purpose: identifies this as a test message
  14531. * Value: HTT_MSG_TYPE_TEST
  14532. * - NUM_INTS
  14533. * Bits 15:8
  14534. * Purpose: indicate how many 32-bit integers follow the message header
  14535. * - NUM_CHARS
  14536. * Bits 31:16
  14537. * Purpose: indicate how many 8-bit characters follow the series of integers
  14538. */
  14539. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14540. #define HTT_RX_TEST_NUM_INTS_S 8
  14541. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14542. #define HTT_RX_TEST_NUM_CHARS_S 16
  14543. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14544. do { \
  14545. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14546. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14547. } while (0)
  14548. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14549. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14550. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14551. do { \
  14552. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14553. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14554. } while (0)
  14555. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14556. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14557. /**
  14558. * @brief target -> host packet log message
  14559. *
  14560. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14561. *
  14562. * @details
  14563. * The following field definitions describe the format of the packet log
  14564. * message sent from the target to the host.
  14565. * The message consists of a 4-octet header,followed by a variable number
  14566. * of 32-bit character values.
  14567. *
  14568. * |31 16|15 12|11 10|9 8|7 0|
  14569. * |------------------------------------------------------------------|
  14570. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14571. * |------------------------------------------------------------------|
  14572. * | payload |
  14573. * |------------------------------------------------------------------|
  14574. * - MSG_TYPE
  14575. * Bits 7:0
  14576. * Purpose: identifies this as a pktlog message
  14577. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14578. * - mac_id
  14579. * Bits 9:8
  14580. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14581. * Value: 0-3
  14582. * - pdev_id
  14583. * Bits 11:10
  14584. * Purpose: pdev_id
  14585. * Value: 0-3
  14586. * 0 (for rings at SOC level),
  14587. * 1/2/3 PDEV -> 0/1/2
  14588. * - payload_size
  14589. * Bits 31:16
  14590. * Purpose: explicitly specify the payload size
  14591. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14592. */
  14593. PREPACK struct htt_pktlog_msg {
  14594. A_UINT32 header;
  14595. A_UINT32 payload[1/* or more */];
  14596. } POSTPACK;
  14597. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14598. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14599. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14600. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14601. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14602. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14603. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14604. do { \
  14605. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14606. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14607. } while (0)
  14608. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14609. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14610. HTT_T2H_PKTLOG_MAC_ID_S)
  14611. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14612. do { \
  14613. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14614. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14615. } while (0)
  14616. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14617. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14618. HTT_T2H_PKTLOG_PDEV_ID_S)
  14619. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14620. do { \
  14621. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14622. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14623. } while (0)
  14624. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14625. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14626. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14627. /*
  14628. * Rx reorder statistics
  14629. * NB: all the fields must be defined in 4 octets size.
  14630. */
  14631. struct rx_reorder_stats {
  14632. /* Non QoS MPDUs received */
  14633. A_UINT32 deliver_non_qos;
  14634. /* MPDUs received in-order */
  14635. A_UINT32 deliver_in_order;
  14636. /* Flush due to reorder timer expired */
  14637. A_UINT32 deliver_flush_timeout;
  14638. /* Flush due to move out of window */
  14639. A_UINT32 deliver_flush_oow;
  14640. /* Flush due to DELBA */
  14641. A_UINT32 deliver_flush_delba;
  14642. /* MPDUs dropped due to FCS error */
  14643. A_UINT32 fcs_error;
  14644. /* MPDUs dropped due to monitor mode non-data packet */
  14645. A_UINT32 mgmt_ctrl;
  14646. /* Unicast-data MPDUs dropped due to invalid peer */
  14647. A_UINT32 invalid_peer;
  14648. /* MPDUs dropped due to duplication (non aggregation) */
  14649. A_UINT32 dup_non_aggr;
  14650. /* MPDUs dropped due to processed before */
  14651. A_UINT32 dup_past;
  14652. /* MPDUs dropped due to duplicate in reorder queue */
  14653. A_UINT32 dup_in_reorder;
  14654. /* Reorder timeout happened */
  14655. A_UINT32 reorder_timeout;
  14656. /* invalid bar ssn */
  14657. A_UINT32 invalid_bar_ssn;
  14658. /* reorder reset due to bar ssn */
  14659. A_UINT32 ssn_reset;
  14660. /* Flush due to delete peer */
  14661. A_UINT32 deliver_flush_delpeer;
  14662. /* Flush due to offload*/
  14663. A_UINT32 deliver_flush_offload;
  14664. /* Flush due to out of buffer*/
  14665. A_UINT32 deliver_flush_oob;
  14666. /* MPDUs dropped due to PN check fail */
  14667. A_UINT32 pn_fail;
  14668. /* MPDUs dropped due to unable to allocate memory */
  14669. A_UINT32 store_fail;
  14670. /* Number of times the tid pool alloc succeeded */
  14671. A_UINT32 tid_pool_alloc_succ;
  14672. /* Number of times the MPDU pool alloc succeeded */
  14673. A_UINT32 mpdu_pool_alloc_succ;
  14674. /* Number of times the MSDU pool alloc succeeded */
  14675. A_UINT32 msdu_pool_alloc_succ;
  14676. /* Number of times the tid pool alloc failed */
  14677. A_UINT32 tid_pool_alloc_fail;
  14678. /* Number of times the MPDU pool alloc failed */
  14679. A_UINT32 mpdu_pool_alloc_fail;
  14680. /* Number of times the MSDU pool alloc failed */
  14681. A_UINT32 msdu_pool_alloc_fail;
  14682. /* Number of times the tid pool freed */
  14683. A_UINT32 tid_pool_free;
  14684. /* Number of times the MPDU pool freed */
  14685. A_UINT32 mpdu_pool_free;
  14686. /* Number of times the MSDU pool freed */
  14687. A_UINT32 msdu_pool_free;
  14688. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14689. A_UINT32 msdu_queued;
  14690. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14691. A_UINT32 msdu_recycled;
  14692. /* Number of MPDUs with invalid peer but A2 found in AST */
  14693. A_UINT32 invalid_peer_a2_in_ast;
  14694. /* Number of MPDUs with invalid peer but A3 found in AST */
  14695. A_UINT32 invalid_peer_a3_in_ast;
  14696. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14697. A_UINT32 invalid_peer_bmc_mpdus;
  14698. /* Number of MSDUs with err attention word */
  14699. A_UINT32 rxdesc_err_att;
  14700. /* Number of MSDUs with flag of peer_idx_invalid */
  14701. A_UINT32 rxdesc_err_peer_idx_inv;
  14702. /* Number of MSDUs with flag of peer_idx_timeout */
  14703. A_UINT32 rxdesc_err_peer_idx_to;
  14704. /* Number of MSDUs with flag of overflow */
  14705. A_UINT32 rxdesc_err_ov;
  14706. /* Number of MSDUs with flag of msdu_length_err */
  14707. A_UINT32 rxdesc_err_msdu_len;
  14708. /* Number of MSDUs with flag of mpdu_length_err */
  14709. A_UINT32 rxdesc_err_mpdu_len;
  14710. /* Number of MSDUs with flag of tkip_mic_err */
  14711. A_UINT32 rxdesc_err_tkip_mic;
  14712. /* Number of MSDUs with flag of decrypt_err */
  14713. A_UINT32 rxdesc_err_decrypt;
  14714. /* Number of MSDUs with flag of fcs_err */
  14715. A_UINT32 rxdesc_err_fcs;
  14716. /* Number of Unicast (bc_mc bit is not set in attention word)
  14717. * frames with invalid peer handler
  14718. */
  14719. A_UINT32 rxdesc_uc_msdus_inv_peer;
  14720. /* Number of unicast frame directly (direct bit is set in attention word)
  14721. * to DUT with invalid peer handler
  14722. */
  14723. A_UINT32 rxdesc_direct_msdus_inv_peer;
  14724. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  14725. * frames with invalid peer handler
  14726. */
  14727. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  14728. /* Number of MSDUs dropped due to no first MSDU flag */
  14729. A_UINT32 rxdesc_no_1st_msdu;
  14730. /* Number of MSDUs dropped due to ring overflow */
  14731. A_UINT32 msdu_drop_ring_ov;
  14732. /* Number of MSDUs dropped due to FC mismatch */
  14733. A_UINT32 msdu_drop_fc_mismatch;
  14734. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  14735. A_UINT32 msdu_drop_mgmt_remote_ring;
  14736. /* Number of MSDUs dropped due to errors not reported in attention word */
  14737. A_UINT32 msdu_drop_misc;
  14738. /* Number of MSDUs go to offload before reorder */
  14739. A_UINT32 offload_msdu_wal;
  14740. /* Number of data frame dropped by offload after reorder */
  14741. A_UINT32 offload_msdu_reorder;
  14742. /* Number of MPDUs with sequence number in the past and within the BA window */
  14743. A_UINT32 dup_past_within_window;
  14744. /* Number of MPDUs with sequence number in the past and outside the BA window */
  14745. A_UINT32 dup_past_outside_window;
  14746. /* Number of MSDUs with decrypt/MIC error */
  14747. A_UINT32 rxdesc_err_decrypt_mic;
  14748. /* Number of data MSDUs received on both local and remote rings */
  14749. A_UINT32 data_msdus_on_both_rings;
  14750. /* MPDUs never filled */
  14751. A_UINT32 holes_not_filled;
  14752. };
  14753. /*
  14754. * Rx Remote buffer statistics
  14755. * NB: all the fields must be defined in 4 octets size.
  14756. */
  14757. struct rx_remote_buffer_mgmt_stats {
  14758. /* Total number of MSDUs reaped for Rx processing */
  14759. A_UINT32 remote_reaped;
  14760. /* MSDUs recycled within firmware */
  14761. A_UINT32 remote_recycled;
  14762. /* MSDUs stored by Data Rx */
  14763. A_UINT32 data_rx_msdus_stored;
  14764. /* Number of HTT indications from WAL Rx MSDU */
  14765. A_UINT32 wal_rx_ind;
  14766. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  14767. A_UINT32 wal_rx_ind_unconsumed;
  14768. /* Number of HTT indications from Data Rx MSDU */
  14769. A_UINT32 data_rx_ind;
  14770. /* Number of unconsumed HTT indications from Data Rx MSDU */
  14771. A_UINT32 data_rx_ind_unconsumed;
  14772. /* Number of HTT indications from ATHBUF */
  14773. A_UINT32 athbuf_rx_ind;
  14774. /* Number of remote buffers requested for refill */
  14775. A_UINT32 refill_buf_req;
  14776. /* Number of remote buffers filled by the host */
  14777. A_UINT32 refill_buf_rsp;
  14778. /* Number of times MAC hw_index = f/w write_index */
  14779. A_INT32 mac_no_bufs;
  14780. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  14781. A_INT32 fw_indices_equal;
  14782. /* Number of times f/w finds no buffers to post */
  14783. A_INT32 host_no_bufs;
  14784. };
  14785. /*
  14786. * TXBF MU/SU packets and NDPA statistics
  14787. * NB: all the fields must be defined in 4 octets size.
  14788. */
  14789. struct rx_txbf_musu_ndpa_pkts_stats {
  14790. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  14791. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  14792. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  14793. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  14794. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  14795. A_UINT32 reserved[3]; /* must be set to 0x0 */
  14796. };
  14797. /*
  14798. * htt_dbg_stats_status -
  14799. * present - The requested stats have been delivered in full.
  14800. * This indicates that either the stats information was contained
  14801. * in its entirety within this message, or else this message
  14802. * completes the delivery of the requested stats info that was
  14803. * partially delivered through earlier STATS_CONF messages.
  14804. * partial - The requested stats have been delivered in part.
  14805. * One or more subsequent STATS_CONF messages with the same
  14806. * cookie value will be sent to deliver the remainder of the
  14807. * information.
  14808. * error - The requested stats could not be delivered, for example due
  14809. * to a shortage of memory to construct a message holding the
  14810. * requested stats.
  14811. * invalid - The requested stat type is either not recognized, or the
  14812. * target is configured to not gather the stats type in question.
  14813. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14814. * series_done - This special value indicates that no further stats info
  14815. * elements are present within a series of stats info elems
  14816. * (within a stats upload confirmation message).
  14817. */
  14818. enum htt_dbg_stats_status {
  14819. HTT_DBG_STATS_STATUS_PRESENT = 0,
  14820. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  14821. HTT_DBG_STATS_STATUS_ERROR = 2,
  14822. HTT_DBG_STATS_STATUS_INVALID = 3,
  14823. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  14824. };
  14825. /**
  14826. * @brief target -> host statistics upload
  14827. *
  14828. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  14829. *
  14830. * @details
  14831. * The following field definitions describe the format of the HTT target
  14832. * to host stats upload confirmation message.
  14833. * The message contains a cookie echoed from the HTT host->target stats
  14834. * upload request, which identifies which request the confirmation is
  14835. * for, and a series of tag-length-value stats information elements.
  14836. * The tag-length header for each stats info element also includes a
  14837. * status field, to indicate whether the request for the stat type in
  14838. * question was fully met, partially met, unable to be met, or invalid
  14839. * (if the stat type in question is disabled in the target).
  14840. * A special value of all 1's in this status field is used to indicate
  14841. * the end of the series of stats info elements.
  14842. *
  14843. *
  14844. * |31 16|15 8|7 5|4 0|
  14845. * |------------------------------------------------------------|
  14846. * | reserved | msg type |
  14847. * |------------------------------------------------------------|
  14848. * | cookie LSBs |
  14849. * |------------------------------------------------------------|
  14850. * | cookie MSBs |
  14851. * |------------------------------------------------------------|
  14852. * | stats entry length | reserved | S |stat type|
  14853. * |------------------------------------------------------------|
  14854. * | |
  14855. * | type-specific stats info |
  14856. * | |
  14857. * |------------------------------------------------------------|
  14858. * | stats entry length | reserved | S |stat type|
  14859. * |------------------------------------------------------------|
  14860. * | |
  14861. * | type-specific stats info |
  14862. * | |
  14863. * |------------------------------------------------------------|
  14864. * | n/a | reserved | 111 | n/a |
  14865. * |------------------------------------------------------------|
  14866. * Header fields:
  14867. * - MSG_TYPE
  14868. * Bits 7:0
  14869. * Purpose: identifies this is a statistics upload confirmation message
  14870. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  14871. * - COOKIE_LSBS
  14872. * Bits 31:0
  14873. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14874. * message with its preceding host->target stats request message.
  14875. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14876. * - COOKIE_MSBS
  14877. * Bits 31:0
  14878. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14879. * message with its preceding host->target stats request message.
  14880. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14881. *
  14882. * Stats Information Element tag-length header fields:
  14883. * - STAT_TYPE
  14884. * Bits 4:0
  14885. * Purpose: identifies the type of statistics info held in the
  14886. * following information element
  14887. * Value: htt_dbg_stats_type
  14888. * - STATUS
  14889. * Bits 7:5
  14890. * Purpose: indicate whether the requested stats are present
  14891. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  14892. * the completion of the stats entry series
  14893. * - LENGTH
  14894. * Bits 31:16
  14895. * Purpose: indicate the stats information size
  14896. * Value: This field specifies the number of bytes of stats information
  14897. * that follows the element tag-length header.
  14898. * It is expected but not required that this length is a multiple of
  14899. * 4 bytes. Even if the length is not an integer multiple of 4, the
  14900. * subsequent stats entry header will begin on a 4-byte aligned
  14901. * boundary.
  14902. */
  14903. #define HTT_T2H_STATS_COOKIE_SIZE 8
  14904. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  14905. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  14906. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  14907. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  14908. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  14909. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  14910. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  14911. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14912. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  14913. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  14914. do { \
  14915. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  14916. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  14917. } while (0)
  14918. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  14919. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  14920. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  14921. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  14922. do { \
  14923. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  14924. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  14925. } while (0)
  14926. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  14927. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  14928. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  14929. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14930. do { \
  14931. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  14932. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  14933. } while (0)
  14934. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  14935. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  14936. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  14937. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  14938. #define HTT_MAX_AGGR 64
  14939. #define HTT_HL_MAX_AGGR 18
  14940. /**
  14941. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  14942. *
  14943. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  14944. *
  14945. * @details
  14946. * The following field definitions describe the format of the HTT host
  14947. * to target frag_desc/msdu_ext bank configuration message.
  14948. * The message contains the based address and the min and max id of the
  14949. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  14950. * MSDU_EXT/FRAG_DESC.
  14951. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  14952. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  14953. * the hardware does the mapping/translation.
  14954. *
  14955. * Total banks that can be configured is configured to 16.
  14956. *
  14957. * This should be called before any TX has be initiated by the HTT
  14958. *
  14959. * |31 16|15 8|7 5|4 0|
  14960. * |------------------------------------------------------------|
  14961. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  14962. * |------------------------------------------------------------|
  14963. * | BANK0_BASE_ADDRESS (bits 31:0) |
  14964. #if HTT_PADDR64
  14965. * | BANK0_BASE_ADDRESS (bits 63:32) |
  14966. #endif
  14967. * |------------------------------------------------------------|
  14968. * | ... |
  14969. * |------------------------------------------------------------|
  14970. * | BANK15_BASE_ADDRESS (bits 31:0) |
  14971. #if HTT_PADDR64
  14972. * | BANK15_BASE_ADDRESS (bits 63:32) |
  14973. #endif
  14974. * |------------------------------------------------------------|
  14975. * | BANK0_MAX_ID | BANK0_MIN_ID |
  14976. * |------------------------------------------------------------|
  14977. * | ... |
  14978. * |------------------------------------------------------------|
  14979. * | BANK15_MAX_ID | BANK15_MIN_ID |
  14980. * |------------------------------------------------------------|
  14981. * Header fields:
  14982. * - MSG_TYPE
  14983. * Bits 7:0
  14984. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  14985. * for systems with 64-bit format for bus addresses:
  14986. * - BANKx_BASE_ADDRESS_LO
  14987. * Bits 31:0
  14988. * Purpose: Provide a mechanism to specify the base address of the
  14989. * MSDU_EXT bank physical/bus address.
  14990. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  14991. * - BANKx_BASE_ADDRESS_HI
  14992. * Bits 31:0
  14993. * Purpose: Provide a mechanism to specify the base address of the
  14994. * MSDU_EXT bank physical/bus address.
  14995. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  14996. * for systems with 32-bit format for bus addresses:
  14997. * - BANKx_BASE_ADDRESS
  14998. * Bits 31:0
  14999. * Purpose: Provide a mechanism to specify the base address of the
  15000. * MSDU_EXT bank physical/bus address.
  15001. * Value: MSDU_EXT bank physical / bus address
  15002. * - BANKx_MIN_ID
  15003. * Bits 15:0
  15004. * Purpose: Provide a mechanism to specify the min index that needs to
  15005. * mapped.
  15006. * - BANKx_MAX_ID
  15007. * Bits 31:16
  15008. * Purpose: Provide a mechanism to specify the max index that needs to
  15009. * mapped.
  15010. *
  15011. */
  15012. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15013. * safe value.
  15014. * @note MAX supported banks is 16.
  15015. */
  15016. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15017. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15018. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15019. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15020. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15021. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15022. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15023. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15024. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15025. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15026. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15027. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15028. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15029. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15030. do { \
  15031. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15032. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15033. } while (0)
  15034. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15035. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15036. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15037. do { \
  15038. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15039. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15040. } while (0)
  15041. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15042. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15043. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15044. do { \
  15045. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15046. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15047. } while (0)
  15048. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15049. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15050. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15051. do { \
  15052. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15053. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15054. } while (0)
  15055. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15056. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15057. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15058. do { \
  15059. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15060. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15061. } while (0)
  15062. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15063. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15064. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15065. do { \
  15066. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15067. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15068. } while (0)
  15069. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15070. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15071. /*
  15072. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15073. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15074. * addresses are stored in a XXX-bit field.
  15075. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15076. * htt_tx_frag_desc64_bank_cfg_t structs.
  15077. */
  15078. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15079. _paddr_bits_, \
  15080. _paddr__bank_base_address_) \
  15081. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15082. /** word 0 \
  15083. * msg_type: 8, \
  15084. * pdev_id: 2, \
  15085. * swap: 1, \
  15086. * reserved0: 5, \
  15087. * num_banks: 8, \
  15088. * desc_size: 8; \
  15089. */ \
  15090. A_UINT32 word0; \
  15091. /* \
  15092. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15093. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15094. * the second A_UINT32). \
  15095. */ \
  15096. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15097. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15098. } POSTPACK
  15099. /* define htt_tx_frag_desc32_bank_cfg_t */
  15100. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15101. /* define htt_tx_frag_desc64_bank_cfg_t */
  15102. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15103. /*
  15104. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15105. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15106. */
  15107. #if HTT_PADDR64
  15108. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15109. #else
  15110. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15111. #endif
  15112. /**
  15113. * @brief target -> host HTT TX Credit total count update message definition
  15114. *
  15115. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15116. *
  15117. *|31 16|15|14 9| 8 |7 0 |
  15118. *|---------------------+--+----------+-------+----------|
  15119. *|cur htt credit delta | Q| reserved | sign | msg type |
  15120. *|------------------------------------------------------|
  15121. *
  15122. * Header fields:
  15123. * - MSG_TYPE
  15124. * Bits 7:0
  15125. * Purpose: identifies this as a htt tx credit delta update message
  15126. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15127. * - SIGN
  15128. * Bits 8
  15129. * identifies whether credit delta is positive or negative
  15130. * Value:
  15131. * - 0x0: credit delta is positive, rebalance in some buffers
  15132. * - 0x1: credit delta is negative, rebalance out some buffers
  15133. * - reserved
  15134. * Bits 14:9
  15135. * Value: 0x0
  15136. * - TXQ_GRP
  15137. * Bit 15
  15138. * Purpose: indicates whether any tx queue group information elements
  15139. * are appended to the tx credit update message
  15140. * Value: 0 -> no tx queue group information element is present
  15141. * 1 -> a tx queue group information element immediately follows
  15142. * - DELTA_COUNT
  15143. * Bits 31:16
  15144. * Purpose: Specify current htt credit delta absolute count
  15145. */
  15146. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15147. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15148. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15149. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15150. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15151. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15152. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15153. do { \
  15154. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15155. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15156. } while (0)
  15157. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15158. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15159. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15160. do { \
  15161. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15162. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15163. } while (0)
  15164. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15165. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15166. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15167. do { \
  15168. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15169. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15170. } while (0)
  15171. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15172. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15173. #define HTT_TX_CREDIT_MSG_BYTES 4
  15174. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15175. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15176. /**
  15177. * @brief HTT WDI_IPA Operation Response Message
  15178. *
  15179. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15180. *
  15181. * @details
  15182. * HTT WDI_IPA Operation Response message is sent by target
  15183. * to host confirming suspend or resume operation.
  15184. * |31 24|23 16|15 8|7 0|
  15185. * |----------------+----------------+----------------+----------------|
  15186. * | op_code | Rsvd | msg_type |
  15187. * |-------------------------------------------------------------------|
  15188. * | Rsvd | Response len |
  15189. * |-------------------------------------------------------------------|
  15190. * | |
  15191. * | Response-type specific info |
  15192. * | |
  15193. * | |
  15194. * |-------------------------------------------------------------------|
  15195. * Header fields:
  15196. * - MSG_TYPE
  15197. * Bits 7:0
  15198. * Purpose: Identifies this as WDI_IPA Operation Response message
  15199. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15200. * - OP_CODE
  15201. * Bits 31:16
  15202. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15203. * value: = enum htt_wdi_ipa_op_code
  15204. * - RSP_LEN
  15205. * Bits 16:0
  15206. * Purpose: length for the response-type specific info
  15207. * value: = length in bytes for response-type specific info
  15208. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15209. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15210. */
  15211. PREPACK struct htt_wdi_ipa_op_response_t
  15212. {
  15213. /* DWORD 0: flags and meta-data */
  15214. A_UINT32
  15215. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15216. reserved1: 8,
  15217. op_code: 16;
  15218. A_UINT32
  15219. rsp_len: 16,
  15220. reserved2: 16;
  15221. } POSTPACK;
  15222. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15223. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15224. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15225. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15226. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15227. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15228. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15229. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15230. do { \
  15231. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15232. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15233. } while (0)
  15234. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15235. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15236. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15237. do { \
  15238. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15239. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15240. } while (0)
  15241. enum htt_phy_mode {
  15242. htt_phy_mode_11a = 0,
  15243. htt_phy_mode_11g = 1,
  15244. htt_phy_mode_11b = 2,
  15245. htt_phy_mode_11g_only = 3,
  15246. htt_phy_mode_11na_ht20 = 4,
  15247. htt_phy_mode_11ng_ht20 = 5,
  15248. htt_phy_mode_11na_ht40 = 6,
  15249. htt_phy_mode_11ng_ht40 = 7,
  15250. htt_phy_mode_11ac_vht20 = 8,
  15251. htt_phy_mode_11ac_vht40 = 9,
  15252. htt_phy_mode_11ac_vht80 = 10,
  15253. htt_phy_mode_11ac_vht20_2g = 11,
  15254. htt_phy_mode_11ac_vht40_2g = 12,
  15255. htt_phy_mode_11ac_vht80_2g = 13,
  15256. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15257. htt_phy_mode_11ac_vht160 = 15,
  15258. htt_phy_mode_max,
  15259. };
  15260. /**
  15261. * @brief target -> host HTT channel change indication
  15262. *
  15263. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15264. *
  15265. * @details
  15266. * Specify when a channel change occurs.
  15267. * This allows the host to precisely determine which rx frames arrived
  15268. * on the old channel and which rx frames arrived on the new channel.
  15269. *
  15270. *|31 |7 0 |
  15271. *|-------------------------------------------+----------|
  15272. *| reserved | msg type |
  15273. *|------------------------------------------------------|
  15274. *| primary_chan_center_freq_mhz |
  15275. *|------------------------------------------------------|
  15276. *| contiguous_chan1_center_freq_mhz |
  15277. *|------------------------------------------------------|
  15278. *| contiguous_chan2_center_freq_mhz |
  15279. *|------------------------------------------------------|
  15280. *| phy_mode |
  15281. *|------------------------------------------------------|
  15282. *
  15283. * Header fields:
  15284. * - MSG_TYPE
  15285. * Bits 7:0
  15286. * Purpose: identifies this as a htt channel change indication message
  15287. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15288. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15289. * Bits 31:0
  15290. * Purpose: identify the (center of the) new 20 MHz primary channel
  15291. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15292. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15293. * Bits 31:0
  15294. * Purpose: identify the (center of the) contiguous frequency range
  15295. * comprising the new channel.
  15296. * For example, if the new channel is a 80 MHz channel extending
  15297. * 60 MHz beyond the primary channel, this field would be 30 larger
  15298. * than the primary channel center frequency field.
  15299. * Value: center frequency of the contiguous frequency range comprising
  15300. * the full channel in MHz units
  15301. * (80+80 channels also use the CONTIG_CHAN2 field)
  15302. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15303. * Bits 31:0
  15304. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15305. * within a VHT 80+80 channel.
  15306. * This field is only relevant for VHT 80+80 channels.
  15307. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15308. * channel (arbitrary value for cases besides VHT 80+80)
  15309. * - PHY_MODE
  15310. * Bits 31:0
  15311. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15312. * and band
  15313. * Value: htt_phy_mode enum value
  15314. */
  15315. PREPACK struct htt_chan_change_t
  15316. {
  15317. /* DWORD 0: flags and meta-data */
  15318. A_UINT32
  15319. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15320. reserved1: 24;
  15321. A_UINT32 primary_chan_center_freq_mhz;
  15322. A_UINT32 contig_chan1_center_freq_mhz;
  15323. A_UINT32 contig_chan2_center_freq_mhz;
  15324. A_UINT32 phy_mode;
  15325. } POSTPACK;
  15326. /*
  15327. * Due to historical / backwards-compatibility reasons, maintain the
  15328. * below htt_chan_change_msg struct definition, which needs to be
  15329. * consistent with the above htt_chan_change_t struct definition
  15330. * (aside from the htt_chan_change_t definition including the msg_type
  15331. * dword within the message, and the htt_chan_change_msg only containing
  15332. * the payload of the message that follows the msg_type dword).
  15333. */
  15334. PREPACK struct htt_chan_change_msg {
  15335. A_UINT32 chan_mhz; /* frequency in mhz */
  15336. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15337. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15338. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15339. } POSTPACK;
  15340. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15341. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15342. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15343. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15344. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15345. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15346. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15347. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15348. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15349. do { \
  15350. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15351. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15352. } while (0)
  15353. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15354. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15355. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15356. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15357. do { \
  15358. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15359. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15360. } while (0)
  15361. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15362. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15363. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15364. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15365. do { \
  15366. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15367. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15368. } while (0)
  15369. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15370. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15371. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15372. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15373. do { \
  15374. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15375. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15376. } while (0)
  15377. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15378. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15379. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15380. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15381. /**
  15382. * @brief rx offload packet error message
  15383. *
  15384. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15385. *
  15386. * @details
  15387. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15388. * of target payload like mic err.
  15389. *
  15390. * |31 24|23 16|15 8|7 0|
  15391. * |----------------+----------------+----------------+----------------|
  15392. * | tid | vdev_id | msg_sub_type | msg_type |
  15393. * |-------------------------------------------------------------------|
  15394. * : (sub-type dependent content) :
  15395. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15396. * Header fields:
  15397. * - msg_type
  15398. * Bits 7:0
  15399. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15400. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15401. * - msg_sub_type
  15402. * Bits 15:8
  15403. * Purpose: Identifies which type of rx error is reported by this message
  15404. * value: htt_rx_ofld_pkt_err_type
  15405. * - vdev_id
  15406. * Bits 23:16
  15407. * Purpose: Identifies which vdev received the erroneous rx frame
  15408. * value:
  15409. * - tid
  15410. * Bits 31:24
  15411. * Purpose: Identifies the traffic type of the rx frame
  15412. * value:
  15413. *
  15414. * - The payload fields used if the sub-type == MIC error are shown below.
  15415. * Note - MIC err is per MSDU, while PN is per MPDU.
  15416. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15417. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15418. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15419. * instead of sending separate HTT messages for each wrong MSDU within
  15420. * the MPDU.
  15421. *
  15422. * |31 24|23 16|15 8|7 0|
  15423. * |----------------+----------------+----------------+----------------|
  15424. * | Rsvd | key_id | peer_id |
  15425. * |-------------------------------------------------------------------|
  15426. * | receiver MAC addr 31:0 |
  15427. * |-------------------------------------------------------------------|
  15428. * | Rsvd | receiver MAC addr 47:32 |
  15429. * |-------------------------------------------------------------------|
  15430. * | transmitter MAC addr 31:0 |
  15431. * |-------------------------------------------------------------------|
  15432. * | Rsvd | transmitter MAC addr 47:32 |
  15433. * |-------------------------------------------------------------------|
  15434. * | PN 31:0 |
  15435. * |-------------------------------------------------------------------|
  15436. * | Rsvd | PN 47:32 |
  15437. * |-------------------------------------------------------------------|
  15438. * - peer_id
  15439. * Bits 15:0
  15440. * Purpose: identifies which peer is frame is from
  15441. * value:
  15442. * - key_id
  15443. * Bits 23:16
  15444. * Purpose: identifies key_id of rx frame
  15445. * value:
  15446. * - RA_31_0 (receiver MAC addr 31:0)
  15447. * Bits 31:0
  15448. * Purpose: identifies by MAC address which vdev received the frame
  15449. * value: MAC address lower 4 bytes
  15450. * - RA_47_32 (receiver MAC addr 47:32)
  15451. * Bits 15:0
  15452. * Purpose: identifies by MAC address which vdev received the frame
  15453. * value: MAC address upper 2 bytes
  15454. * - TA_31_0 (transmitter MAC addr 31:0)
  15455. * Bits 31:0
  15456. * Purpose: identifies by MAC address which peer transmitted the frame
  15457. * value: MAC address lower 4 bytes
  15458. * - TA_47_32 (transmitter MAC addr 47:32)
  15459. * Bits 15:0
  15460. * Purpose: identifies by MAC address which peer transmitted the frame
  15461. * value: MAC address upper 2 bytes
  15462. * - PN_31_0
  15463. * Bits 31:0
  15464. * Purpose: Identifies pn of rx frame
  15465. * value: PN lower 4 bytes
  15466. * - PN_47_32
  15467. * Bits 15:0
  15468. * Purpose: Identifies pn of rx frame
  15469. * value:
  15470. * TKIP or CCMP: PN upper 2 bytes
  15471. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15472. */
  15473. enum htt_rx_ofld_pkt_err_type {
  15474. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15475. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15476. };
  15477. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15478. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15479. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15480. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15481. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15482. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15483. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15484. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15485. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15486. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15487. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15488. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15489. do { \
  15490. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15491. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15492. } while (0)
  15493. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15494. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15495. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15496. do { \
  15497. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15498. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15499. } while (0)
  15500. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15501. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15502. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15503. do { \
  15504. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15505. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15506. } while (0)
  15507. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15508. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15509. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15510. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15511. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15512. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15513. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15514. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15515. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15516. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15517. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15518. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15519. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15520. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15521. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15522. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15523. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15524. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15525. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15526. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15527. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15528. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15529. do { \
  15530. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15531. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15532. } while (0)
  15533. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15534. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15535. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15536. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15537. do { \
  15538. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15539. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15540. } while (0)
  15541. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15542. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15543. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15544. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15545. do { \
  15546. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15547. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15548. } while (0)
  15549. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15550. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15551. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15552. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15553. do { \
  15554. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15555. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15556. } while (0)
  15557. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15558. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15559. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15560. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15561. do { \
  15562. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15563. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15564. } while (0)
  15565. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15566. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15567. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15568. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15569. do { \
  15570. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15571. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15572. } while (0)
  15573. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15574. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15575. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15576. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15577. do { \
  15578. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15579. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15580. } while (0)
  15581. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15582. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15583. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15584. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15585. do { \
  15586. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15587. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15588. } while (0)
  15589. /**
  15590. * @brief target -> host peer rate report message
  15591. *
  15592. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15593. *
  15594. * @details
  15595. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15596. * justified rate of all the peers.
  15597. *
  15598. * |31 24|23 16|15 8|7 0|
  15599. * |----------------+----------------+----------------+----------------|
  15600. * | peer_count | | msg_type |
  15601. * |-------------------------------------------------------------------|
  15602. * : Payload (variant number of peer rate report) :
  15603. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15604. * Header fields:
  15605. * - msg_type
  15606. * Bits 7:0
  15607. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15608. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15609. * - reserved
  15610. * Bits 15:8
  15611. * Purpose:
  15612. * value:
  15613. * - peer_count
  15614. * Bits 31:16
  15615. * Purpose: Specify how many peer rate report elements are present in the payload.
  15616. * value:
  15617. *
  15618. * Payload:
  15619. * There are variant number of peer rate report follow the first 32 bits.
  15620. * The peer rate report is defined as follows.
  15621. *
  15622. * |31 20|19 16|15 0|
  15623. * |-----------------------+---------+---------------------------------|-
  15624. * | reserved | phy | peer_id | \
  15625. * |-------------------------------------------------------------------| -> report #0
  15626. * | rate | /
  15627. * |-----------------------+---------+---------------------------------|-
  15628. * | reserved | phy | peer_id | \
  15629. * |-------------------------------------------------------------------| -> report #1
  15630. * | rate | /
  15631. * |-----------------------+---------+---------------------------------|-
  15632. * | reserved | phy | peer_id | \
  15633. * |-------------------------------------------------------------------| -> report #2
  15634. * | rate | /
  15635. * |-------------------------------------------------------------------|-
  15636. * : :
  15637. * : :
  15638. * : :
  15639. * :-------------------------------------------------------------------:
  15640. *
  15641. * - peer_id
  15642. * Bits 15:0
  15643. * Purpose: identify the peer
  15644. * value:
  15645. * - phy
  15646. * Bits 19:16
  15647. * Purpose: identify which phy is in use
  15648. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15649. * Please see enum htt_peer_report_phy_type for detail.
  15650. * - reserved
  15651. * Bits 31:20
  15652. * Purpose:
  15653. * value:
  15654. * - rate
  15655. * Bits 31:0
  15656. * Purpose: represent the justified rate of the peer specified by peer_id
  15657. * value:
  15658. */
  15659. enum htt_peer_rate_report_phy_type {
  15660. HTT_PEER_RATE_REPORT_11B = 0,
  15661. HTT_PEER_RATE_REPORT_11A_G,
  15662. HTT_PEER_RATE_REPORT_11N,
  15663. HTT_PEER_RATE_REPORT_11AC,
  15664. };
  15665. #define HTT_PEER_RATE_REPORT_SIZE 8
  15666. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15667. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15668. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15669. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15670. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15671. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15672. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15673. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15674. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15675. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15676. do { \
  15677. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15678. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15679. } while (0)
  15680. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15681. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15682. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15683. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15684. do { \
  15685. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15686. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15687. } while (0)
  15688. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15689. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15690. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15691. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15692. do { \
  15693. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15694. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15695. } while (0)
  15696. /**
  15697. * @brief target -> host flow pool map message
  15698. *
  15699. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15700. *
  15701. * @details
  15702. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  15703. * a flow of descriptors.
  15704. *
  15705. * This message is in TLV format and indicates the parameters to be setup a
  15706. * flow in the host. Each entry indicates that a particular flow ID is ready to
  15707. * receive descriptors from a specified pool.
  15708. *
  15709. * The message would appear as follows:
  15710. *
  15711. * |31 24|23 16|15 8|7 0|
  15712. * |----------------+----------------+----------------+----------------|
  15713. * header | reserved | num_flows | msg_type |
  15714. * |-------------------------------------------------------------------|
  15715. * | |
  15716. * : payload :
  15717. * | |
  15718. * |-------------------------------------------------------------------|
  15719. *
  15720. * The header field is one DWORD long and is interpreted as follows:
  15721. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  15722. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  15723. * this message
  15724. * b'16-31 - reserved: These bits are reserved for future use
  15725. *
  15726. * Payload:
  15727. * The payload would contain multiple objects of the following structure. Each
  15728. * object represents a flow.
  15729. *
  15730. * |31 24|23 16|15 8|7 0|
  15731. * |----------------+----------------+----------------+----------------|
  15732. * header | reserved | num_flows | msg_type |
  15733. * |-------------------------------------------------------------------|
  15734. * payload0| flow_type |
  15735. * |-------------------------------------------------------------------|
  15736. * | flow_id |
  15737. * |-------------------------------------------------------------------|
  15738. * | reserved0 | flow_pool_id |
  15739. * |-------------------------------------------------------------------|
  15740. * | reserved1 | flow_pool_size |
  15741. * |-------------------------------------------------------------------|
  15742. * | reserved2 |
  15743. * |-------------------------------------------------------------------|
  15744. * payload1| flow_type |
  15745. * |-------------------------------------------------------------------|
  15746. * | flow_id |
  15747. * |-------------------------------------------------------------------|
  15748. * | reserved0 | flow_pool_id |
  15749. * |-------------------------------------------------------------------|
  15750. * | reserved1 | flow_pool_size |
  15751. * |-------------------------------------------------------------------|
  15752. * | reserved2 |
  15753. * |-------------------------------------------------------------------|
  15754. * | . |
  15755. * | . |
  15756. * | . |
  15757. * |-------------------------------------------------------------------|
  15758. *
  15759. * Each payload is 5 DWORDS long and is interpreted as follows:
  15760. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  15761. * this flow is associated. It can be VDEV, peer,
  15762. * or tid (AC). Based on enum htt_flow_type.
  15763. *
  15764. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15765. * object. For flow_type vdev it is set to the
  15766. * vdevid, for peer it is peerid and for tid, it is
  15767. * tid_num.
  15768. *
  15769. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  15770. * in the host for this flow
  15771. * b'16:31 - reserved0: This field in reserved for the future. In case
  15772. * we have a hierarchical implementation (HCM) of
  15773. * pools, it can be used to indicate the ID of the
  15774. * parent-pool.
  15775. *
  15776. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  15777. * Descriptors for this flow will be
  15778. * allocated from this pool in the host.
  15779. * b'16:31 - reserved1: This field in reserved for the future. In case
  15780. * we have a hierarchical implementation of pools,
  15781. * it can be used to indicate the max number of
  15782. * descriptors in the pool. The b'0:15 can be used
  15783. * to indicate min number of descriptors in the
  15784. * HCM scheme.
  15785. *
  15786. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  15787. * we have a hierarchical implementation of pools,
  15788. * b'0:15 can be used to indicate the
  15789. * priority-based borrowing (PBB) threshold of
  15790. * the flow's pool. The b'16:31 are still left
  15791. * reserved.
  15792. */
  15793. enum htt_flow_type {
  15794. FLOW_TYPE_VDEV = 0,
  15795. /* Insert new flow types above this line */
  15796. };
  15797. PREPACK struct htt_flow_pool_map_payload_t {
  15798. A_UINT32 flow_type;
  15799. A_UINT32 flow_id;
  15800. A_UINT32 flow_pool_id:16,
  15801. reserved0:16;
  15802. A_UINT32 flow_pool_size:16,
  15803. reserved1:16;
  15804. A_UINT32 reserved2;
  15805. } POSTPACK;
  15806. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  15807. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  15808. (sizeof(struct htt_flow_pool_map_payload_t))
  15809. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  15810. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  15811. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  15812. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  15813. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  15814. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  15815. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  15816. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  15817. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  15818. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  15819. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  15820. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  15821. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  15822. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  15823. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  15824. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  15825. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  15826. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  15827. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  15828. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  15829. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  15830. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  15831. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  15832. do { \
  15833. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  15834. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  15835. } while (0)
  15836. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  15837. do { \
  15838. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  15839. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  15840. } while (0)
  15841. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  15842. do { \
  15843. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  15844. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  15845. } while (0)
  15846. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  15847. do { \
  15848. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  15849. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  15850. } while (0)
  15851. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  15852. do { \
  15853. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  15854. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  15855. } while (0)
  15856. /**
  15857. * @brief target -> host flow pool unmap message
  15858. *
  15859. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  15860. *
  15861. * @details
  15862. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  15863. * down a flow of descriptors.
  15864. * This message indicates that for the flow (whose ID is provided) is wanting
  15865. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  15866. * pool of descriptors from where descriptors are being allocated for this
  15867. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  15868. * be unmapped by the host.
  15869. *
  15870. * The message would appear as follows:
  15871. *
  15872. * |31 24|23 16|15 8|7 0|
  15873. * |----------------+----------------+----------------+----------------|
  15874. * | reserved0 | msg_type |
  15875. * |-------------------------------------------------------------------|
  15876. * | flow_type |
  15877. * |-------------------------------------------------------------------|
  15878. * | flow_id |
  15879. * |-------------------------------------------------------------------|
  15880. * | reserved1 | flow_pool_id |
  15881. * |-------------------------------------------------------------------|
  15882. *
  15883. * The message is interpreted as follows:
  15884. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  15885. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  15886. * b'8:31 - reserved0: Reserved for future use
  15887. *
  15888. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  15889. * this flow is associated. It can be VDEV, peer,
  15890. * or tid (AC). Based on enum htt_flow_type.
  15891. *
  15892. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15893. * object. For flow_type vdev it is set to the
  15894. * vdevid, for peer it is peerid and for tid, it is
  15895. * tid_num.
  15896. *
  15897. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  15898. * used in the host for this flow
  15899. * b'16:31 - reserved0: This field in reserved for the future.
  15900. *
  15901. */
  15902. PREPACK struct htt_flow_pool_unmap_t {
  15903. A_UINT32 msg_type:8,
  15904. reserved0:24;
  15905. A_UINT32 flow_type;
  15906. A_UINT32 flow_id;
  15907. A_UINT32 flow_pool_id:16,
  15908. reserved1:16;
  15909. } POSTPACK;
  15910. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  15911. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  15912. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  15913. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  15914. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  15915. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  15916. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  15917. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  15918. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  15919. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  15920. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  15921. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  15922. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  15923. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  15924. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  15925. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  15926. do { \
  15927. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  15928. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  15929. } while (0)
  15930. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  15931. do { \
  15932. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  15933. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  15934. } while (0)
  15935. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  15936. do { \
  15937. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  15938. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  15939. } while (0)
  15940. /**
  15941. * @brief target -> host SRING setup done message
  15942. *
  15943. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  15944. *
  15945. * @details
  15946. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  15947. * SRNG ring setup is done
  15948. *
  15949. * This message indicates whether the last setup operation is successful.
  15950. * It will be sent to host when host set respose_required bit in
  15951. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  15952. * The message would appear as follows:
  15953. *
  15954. * |31 24|23 16|15 8|7 0|
  15955. * |--------------- +----------------+----------------+----------------|
  15956. * | setup_status | ring_id | pdev_id | msg_type |
  15957. * |-------------------------------------------------------------------|
  15958. *
  15959. * The message is interpreted as follows:
  15960. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  15961. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  15962. * b'8:15 - pdev_id:
  15963. * 0 (for rings at SOC/UMAC level),
  15964. * 1/2/3 mac id (for rings at LMAC level)
  15965. * b'16:23 - ring_id: Identify the ring which is set up
  15966. * More details can be got from enum htt_srng_ring_id
  15967. * b'24:31 - setup_status: Indicate status of setup operation
  15968. * Refer to htt_ring_setup_status
  15969. */
  15970. PREPACK struct htt_sring_setup_done_t {
  15971. A_UINT32 msg_type: 8,
  15972. pdev_id: 8,
  15973. ring_id: 8,
  15974. setup_status: 8;
  15975. } POSTPACK;
  15976. enum htt_ring_setup_status {
  15977. htt_ring_setup_status_ok = 0,
  15978. htt_ring_setup_status_error,
  15979. };
  15980. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  15981. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  15982. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  15983. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  15984. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  15985. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  15986. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  15987. do { \
  15988. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  15989. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  15990. } while (0)
  15991. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  15992. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  15993. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  15994. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  15995. HTT_SRING_SETUP_DONE_RING_ID_S)
  15996. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  15997. do { \
  15998. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  15999. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16000. } while (0)
  16001. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16002. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16003. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16004. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16005. HTT_SRING_SETUP_DONE_STATUS_S)
  16006. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16007. do { \
  16008. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16009. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16010. } while (0)
  16011. /**
  16012. * @brief target -> flow map flow info
  16013. *
  16014. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16015. *
  16016. * @details
  16017. * HTT TX map flow entry with tqm flow pointer
  16018. * Sent from firmware to host to add tqm flow pointer in corresponding
  16019. * flow search entry. Flow metadata is replayed back to host as part of this
  16020. * struct to enable host to find the specific flow search entry
  16021. *
  16022. * The message would appear as follows:
  16023. *
  16024. * |31 28|27 18|17 14|13 8|7 0|
  16025. * |-------+------------------------------------------+----------------|
  16026. * | rsvd0 | fse_hsh_idx | msg_type |
  16027. * |-------------------------------------------------------------------|
  16028. * | rsvd1 | tid | peer_id |
  16029. * |-------------------------------------------------------------------|
  16030. * | tqm_flow_pntr_lo |
  16031. * |-------------------------------------------------------------------|
  16032. * | tqm_flow_pntr_hi |
  16033. * |-------------------------------------------------------------------|
  16034. * | fse_meta_data |
  16035. * |-------------------------------------------------------------------|
  16036. *
  16037. * The message is interpreted as follows:
  16038. *
  16039. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16040. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16041. *
  16042. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16043. * for this flow entry
  16044. *
  16045. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16046. *
  16047. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16048. *
  16049. * dword1 - b'14:17 - tid
  16050. *
  16051. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16052. *
  16053. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16054. *
  16055. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16056. *
  16057. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16058. * given by host
  16059. */
  16060. PREPACK struct htt_tx_map_flow_info {
  16061. A_UINT32
  16062. msg_type: 8,
  16063. fse_hsh_idx: 20,
  16064. rsvd0: 4;
  16065. A_UINT32
  16066. peer_id: 14,
  16067. tid: 4,
  16068. rsvd1: 14;
  16069. A_UINT32 tqm_flow_pntr_lo;
  16070. A_UINT32 tqm_flow_pntr_hi;
  16071. struct htt_tx_flow_metadata fse_meta_data;
  16072. } POSTPACK;
  16073. /* DWORD 0 */
  16074. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16075. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16076. /* DWORD 1 */
  16077. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16078. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16079. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16080. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16081. /* DWORD 0 */
  16082. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16083. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16084. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16085. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16086. do { \
  16087. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16088. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16089. } while (0)
  16090. /* DWORD 1 */
  16091. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16092. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16093. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16094. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16095. do { \
  16096. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16097. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16098. } while (0)
  16099. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16100. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16101. HTT_TX_MAP_FLOW_INFO_TID_S)
  16102. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16103. do { \
  16104. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16105. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16106. } while (0)
  16107. /*
  16108. * htt_dbg_ext_stats_status -
  16109. * present - The requested stats have been delivered in full.
  16110. * This indicates that either the stats information was contained
  16111. * in its entirety within this message, or else this message
  16112. * completes the delivery of the requested stats info that was
  16113. * partially delivered through earlier STATS_CONF messages.
  16114. * partial - The requested stats have been delivered in part.
  16115. * One or more subsequent STATS_CONF messages with the same
  16116. * cookie value will be sent to deliver the remainder of the
  16117. * information.
  16118. * error - The requested stats could not be delivered, for example due
  16119. * to a shortage of memory to construct a message holding the
  16120. * requested stats.
  16121. * invalid - The requested stat type is either not recognized, or the
  16122. * target is configured to not gather the stats type in question.
  16123. */
  16124. enum htt_dbg_ext_stats_status {
  16125. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16126. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16127. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16128. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16129. };
  16130. /**
  16131. * @brief target -> host ppdu stats upload
  16132. *
  16133. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16134. *
  16135. * @details
  16136. * The following field definitions describe the format of the HTT target
  16137. * to host ppdu stats indication message.
  16138. *
  16139. *
  16140. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16141. * |-----------------------------+-------+-------+--------+---------------|
  16142. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16143. * |-------------+---------------+-------+-------+--------+---------------|
  16144. * | tgt_private | ppdu_id |
  16145. * |-------------+--------------------------------------------------------|
  16146. * | Timestamp in us |
  16147. * |----------------------------------------------------------------------|
  16148. * | reserved |
  16149. * |----------------------------------------------------------------------|
  16150. * | type-specific stats info |
  16151. * | (see htt_ppdu_stats.h) |
  16152. * |----------------------------------------------------------------------|
  16153. * Header fields:
  16154. * - MSG_TYPE
  16155. * Bits 7:0
  16156. * Purpose: Identifies this is a PPDU STATS indication
  16157. * message.
  16158. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16159. * - mac_id
  16160. * Bits 9:8
  16161. * Purpose: mac_id of this ppdu_id
  16162. * Value: 0-3
  16163. * - pdev_id
  16164. * Bits 11:10
  16165. * Purpose: pdev_id of this ppdu_id
  16166. * Value: 0-3
  16167. * 0 (for rings at SOC level),
  16168. * 1/2/3 PDEV -> 0/1/2
  16169. * - payload_size
  16170. * Bits 31:16
  16171. * Purpose: total tlv size
  16172. * Value: payload_size in bytes
  16173. */
  16174. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16175. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16176. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16177. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16178. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16179. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16180. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16181. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  16182. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16183. /* bits 31:24 are used by the target for internal purposes */
  16184. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16185. do { \
  16186. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16187. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16188. } while (0)
  16189. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16190. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16191. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16192. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16193. do { \
  16194. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16195. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16196. } while (0)
  16197. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16198. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16199. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16200. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16201. do { \
  16202. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16203. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16204. } while (0)
  16205. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16206. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16207. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16208. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16209. do { \
  16210. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  16211. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16212. } while (0)
  16213. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16214. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16215. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16216. /* htt_t2h_ppdu_stats_ind_hdr_t
  16217. * This struct contains the fields within the header of the
  16218. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16219. * stats info.
  16220. * This struct assumes little-endian layout, and thus is only
  16221. * suitable for use within processors known to be little-endian
  16222. * (such as the target).
  16223. * In contrast, the above macros provide endian-portable methods
  16224. * to get and set the bitfields within this PPDU_STATS_IND header.
  16225. */
  16226. typedef struct {
  16227. A_UINT32 msg_type: 8, /* bits 7:0 */
  16228. mac_id: 2, /* bits 9:8 */
  16229. pdev_id: 2, /* bits 11:10 */
  16230. reserved1: 4, /* bits 15:12 */
  16231. payload_size: 16; /* bits 31:16 */
  16232. A_UINT32 ppdu_id;
  16233. A_UINT32 timestamp_us;
  16234. A_UINT32 reserved2;
  16235. } htt_t2h_ppdu_stats_ind_hdr_t;
  16236. /**
  16237. * @brief target -> host extended statistics upload
  16238. *
  16239. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16240. *
  16241. * @details
  16242. * The following field definitions describe the format of the HTT target
  16243. * to host stats upload confirmation message.
  16244. * The message contains a cookie echoed from the HTT host->target stats
  16245. * upload request, which identifies which request the confirmation is
  16246. * for, and a single stats can span over multiple HTT stats indication
  16247. * due to the HTT message size limitation so every HTT ext stats indication
  16248. * will have tag-length-value stats information elements.
  16249. * The tag-length header for each HTT stats IND message also includes a
  16250. * status field, to indicate whether the request for the stat type in
  16251. * question was fully met, partially met, unable to be met, or invalid
  16252. * (if the stat type in question is disabled in the target).
  16253. * A Done bit 1's indicate the end of the of stats info elements.
  16254. *
  16255. *
  16256. * |31 16|15 12|11|10 8|7 5|4 0|
  16257. * |--------------------------------------------------------------|
  16258. * | reserved | msg type |
  16259. * |--------------------------------------------------------------|
  16260. * | cookie LSBs |
  16261. * |--------------------------------------------------------------|
  16262. * | cookie MSBs |
  16263. * |--------------------------------------------------------------|
  16264. * | stats entry length | rsvd | D| S | stat type |
  16265. * |--------------------------------------------------------------|
  16266. * | type-specific stats info |
  16267. * | (see htt_stats.h) |
  16268. * |--------------------------------------------------------------|
  16269. * Header fields:
  16270. * - MSG_TYPE
  16271. * Bits 7:0
  16272. * Purpose: Identifies this is a extended statistics upload confirmation
  16273. * message.
  16274. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16275. * - COOKIE_LSBS
  16276. * Bits 31:0
  16277. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16278. * message with its preceding host->target stats request message.
  16279. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16280. * - COOKIE_MSBS
  16281. * Bits 31:0
  16282. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16283. * message with its preceding host->target stats request message.
  16284. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16285. *
  16286. * Stats Information Element tag-length header fields:
  16287. * - STAT_TYPE
  16288. * Bits 7:0
  16289. * Purpose: identifies the type of statistics info held in the
  16290. * following information element
  16291. * Value: htt_dbg_ext_stats_type
  16292. * - STATUS
  16293. * Bits 10:8
  16294. * Purpose: indicate whether the requested stats are present
  16295. * Value: htt_dbg_ext_stats_status
  16296. * - DONE
  16297. * Bits 11
  16298. * Purpose:
  16299. * Indicates the completion of the stats entry, this will be the last
  16300. * stats conf HTT segment for the requested stats type.
  16301. * Value:
  16302. * 0 -> the stats retrieval is ongoing
  16303. * 1 -> the stats retrieval is complete
  16304. * - LENGTH
  16305. * Bits 31:16
  16306. * Purpose: indicate the stats information size
  16307. * Value: This field specifies the number of bytes of stats information
  16308. * that follows the element tag-length header.
  16309. * It is expected but not required that this length is a multiple of
  16310. * 4 bytes.
  16311. */
  16312. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16313. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16314. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16315. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16316. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16317. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16318. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16319. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16320. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16321. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16322. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16323. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16324. do { \
  16325. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16326. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16327. } while (0)
  16328. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16329. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16330. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16331. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16332. do { \
  16333. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16334. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16335. } while (0)
  16336. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16337. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16338. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16339. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16340. do { \
  16341. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16342. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16343. } while (0)
  16344. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16345. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16346. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16347. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16348. do { \
  16349. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16350. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16351. } while (0)
  16352. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16353. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16354. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16355. /**
  16356. * @brief target -> host streaming statistics upload
  16357. *
  16358. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16359. *
  16360. * @details
  16361. * The following field definitions describe the format of the HTT target
  16362. * to host streaming stats upload indication message.
  16363. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16364. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16365. * use the STREAMING_STATS_REQ message to halt the target's production of
  16366. * STREAMING_STATS_IND messages.
  16367. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16368. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16369. *
  16370. * |31 8|7 0|
  16371. * |--------------------------------------------------------------|
  16372. * | reserved | msg type |
  16373. * |--------------------------------------------------------------|
  16374. * | type-specific stats info |
  16375. * | (see htt_stats.h) |
  16376. * |--------------------------------------------------------------|
  16377. * Header fields:
  16378. * - MSG_TYPE
  16379. * Bits 7:0
  16380. * Purpose: Identifies this as a streaming statistics upload indication
  16381. * message.
  16382. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16383. */
  16384. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16385. typedef enum {
  16386. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16387. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16388. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16389. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16390. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16391. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16392. /* Reserved from 128 - 255 for target internal use.*/
  16393. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16394. } HTT_PEER_TYPE;
  16395. /** macro to convert MAC address from char array to HTT word format */
  16396. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16397. (phtt_mac_addr)->mac_addr31to0 = \
  16398. (((c_macaddr)[0] << 0) | \
  16399. ((c_macaddr)[1] << 8) | \
  16400. ((c_macaddr)[2] << 16) | \
  16401. ((c_macaddr)[3] << 24)); \
  16402. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16403. } while (0)
  16404. /**
  16405. * @brief target -> host monitor mac header indication message
  16406. *
  16407. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16408. *
  16409. * @details
  16410. * The following diagram shows the format of the monitor mac header message
  16411. * sent from the target to the host.
  16412. * This message is primarily sent when promiscuous rx mode is enabled.
  16413. * One message is sent per rx PPDU.
  16414. *
  16415. * |31 24|23 16|15 8|7 0|
  16416. * |-------------------------------------------------------------|
  16417. * | peer_id | reserved0 | msg_type |
  16418. * |-------------------------------------------------------------|
  16419. * | reserved1 | num_mpdu |
  16420. * |-------------------------------------------------------------|
  16421. * | struct hw_rx_desc |
  16422. * | (see wal_rx_desc.h) |
  16423. * |-------------------------------------------------------------|
  16424. * | struct ieee80211_frame_addr4 |
  16425. * | (see ieee80211_defs.h) |
  16426. * |-------------------------------------------------------------|
  16427. * | struct ieee80211_frame_addr4 |
  16428. * | (see ieee80211_defs.h) |
  16429. * |-------------------------------------------------------------|
  16430. * | ...... |
  16431. * |-------------------------------------------------------------|
  16432. *
  16433. * Header fields:
  16434. * - msg_type
  16435. * Bits 7:0
  16436. * Purpose: Identifies this is a monitor mac header indication message.
  16437. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16438. * - peer_id
  16439. * Bits 31:16
  16440. * Purpose: Software peer id given by host during association,
  16441. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16442. * for rx PPDUs received from unassociated peers.
  16443. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16444. * - num_mpdu
  16445. * Bits 15:0
  16446. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16447. * delivered within the message.
  16448. * Value: 1 to 32
  16449. * num_mpdu is limited to a maximum value of 32, due to buffer
  16450. * size limits. For PPDUs with more than 32 MPDUs, only the
  16451. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16452. * the PPDU will be provided.
  16453. */
  16454. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16455. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16456. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16457. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16458. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16459. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16460. do { \
  16461. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16462. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16463. } while (0)
  16464. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16465. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16466. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16467. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16468. do { \
  16469. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16470. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16471. } while (0)
  16472. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16473. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16474. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16475. /**
  16476. * @brief target -> host flow pool resize Message
  16477. *
  16478. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16479. *
  16480. * @details
  16481. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16482. * the flow pool associated with the specified ID is resized
  16483. *
  16484. * The message would appear as follows:
  16485. *
  16486. * |31 16|15 8|7 0|
  16487. * |---------------------------------+----------------+----------------|
  16488. * | reserved0 | Msg type |
  16489. * |-------------------------------------------------------------------|
  16490. * | flow pool new size | flow pool ID |
  16491. * |-------------------------------------------------------------------|
  16492. *
  16493. * The message is interpreted as follows:
  16494. * b'0:7 - msg_type: This will be set to 0x21
  16495. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16496. *
  16497. * b'0:15 - flow pool ID: Existing flow pool ID
  16498. *
  16499. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16500. *
  16501. */
  16502. PREPACK struct htt_flow_pool_resize_t {
  16503. A_UINT32 msg_type:8,
  16504. reserved0:24;
  16505. A_UINT32 flow_pool_id:16,
  16506. flow_pool_new_size:16;
  16507. } POSTPACK;
  16508. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16509. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16510. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16511. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16512. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16513. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16514. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16515. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16516. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16517. do { \
  16518. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16519. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16520. } while (0)
  16521. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16522. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16523. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16524. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16525. do { \
  16526. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16527. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16528. } while (0)
  16529. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16530. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16531. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16532. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16533. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16534. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16535. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16536. /*
  16537. * The read and write indices point to the data within the host buffer.
  16538. * Because the first 4 bytes of the host buffer is used for the read index and
  16539. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16540. * The read index and write index are the byte offsets from the base of the
  16541. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16542. * Refer the ASCII text picture below.
  16543. */
  16544. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16545. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16546. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16547. /*
  16548. ***************************************************************************
  16549. *
  16550. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16551. *
  16552. ***************************************************************************
  16553. *
  16554. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16555. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16556. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16557. * written into the Host memory region mentioned below.
  16558. *
  16559. * Read index is updated by the Host. At any point of time, the read index will
  16560. * indicate the index that will next be read by the Host. The read index is
  16561. * in units of bytes offset from the base of the meta-data buffer.
  16562. *
  16563. * Write index is updated by the FW. At any point of time, the write index will
  16564. * indicate from where the FW can start writing any new data. The write index is
  16565. * in units of bytes offset from the base of the meta-data buffer.
  16566. *
  16567. * If the Host is not fast enough in reading the CFR data, any new capture data
  16568. * would be dropped if there is no space left to write the new captures.
  16569. *
  16570. * The last 4 bytes of the memory region will have the magic pattern
  16571. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16572. * not overrun the host buffer.
  16573. *
  16574. * ,--------------------. read and write indices store the
  16575. * | | byte offset from the base of the
  16576. * | ,--------+--------. meta-data buffer to the next
  16577. * | | | | location within the data buffer
  16578. * | | v v that will be read / written
  16579. * ************************************************************************
  16580. * * Read * Write * * Magic *
  16581. * * index * index * CFR data1 ...... CFR data N * pattern *
  16582. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16583. * ************************************************************************
  16584. * |<---------- data buffer ---------->|
  16585. *
  16586. * |<----------------- meta-data buffer allocated in Host ----------------|
  16587. *
  16588. * Note:
  16589. * - Considering the 4 bytes needed to store the Read index (R) and the
  16590. * Write index (W), the initial value is as follows:
  16591. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16592. * - Buffer empty condition:
  16593. * R = W
  16594. *
  16595. * Regarding CFR data format:
  16596. * --------------------------
  16597. *
  16598. * Each CFR tone is stored in HW as 16-bits with the following format:
  16599. * {bits[15:12], bits[11:6], bits[5:0]} =
  16600. * {unsigned exponent (4 bits),
  16601. * signed mantissa_real (6 bits),
  16602. * signed mantissa_imag (6 bits)}
  16603. *
  16604. * CFR_real = mantissa_real * 2^(exponent-5)
  16605. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16606. *
  16607. *
  16608. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16609. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16610. *
  16611. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16612. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16613. * .
  16614. * .
  16615. * .
  16616. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16617. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16618. */
  16619. /* Bandwidth of peer CFR captures */
  16620. typedef enum {
  16621. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16622. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16623. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16624. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16625. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16626. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16627. } HTT_PEER_CFR_CAPTURE_BW;
  16628. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16629. * was captured
  16630. */
  16631. typedef enum {
  16632. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16633. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16634. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16635. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16636. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16637. } HTT_PEER_CFR_CAPTURE_MODE;
  16638. typedef enum {
  16639. /* This message type is currently used for the below purpose:
  16640. *
  16641. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16642. * wmi_peer_cfr_capture_cmd.
  16643. * If payload_present bit is set to 0 then the associated memory region
  16644. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16645. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16646. * message; the CFR dump will be present at the end of the message,
  16647. * after the chan_phy_mode.
  16648. */
  16649. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16650. /* Always keep this last */
  16651. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16652. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16653. /**
  16654. * @brief target -> host CFR dump completion indication message definition
  16655. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16656. *
  16657. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16658. *
  16659. * @details
  16660. * The following diagram shows the format of the Channel Frequency Response
  16661. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16662. * the channel capture of a peer is copied by Firmware into the Host memory
  16663. *
  16664. * **************************************************************************
  16665. *
  16666. * Message format when the CFR capture message type is
  16667. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16668. *
  16669. * **************************************************************************
  16670. *
  16671. * |31 16|15 |8|7 0|
  16672. * |----------------------------------------------------------------|
  16673. * header: | reserved |P| msg_type |
  16674. * word 0 | | | |
  16675. * |----------------------------------------------------------------|
  16676. * payload: | cfr_capture_msg_type |
  16677. * word 1 | |
  16678. * |----------------------------------------------------------------|
  16679. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16680. * word 2 | | | | | | | | |
  16681. * |----------------------------------------------------------------|
  16682. * | mac_addr31to0 |
  16683. * word 3 | |
  16684. * |----------------------------------------------------------------|
  16685. * | unused / reserved | mac_addr47to32 |
  16686. * word 4 | | |
  16687. * |----------------------------------------------------------------|
  16688. * | index |
  16689. * word 5 | |
  16690. * |----------------------------------------------------------------|
  16691. * | length |
  16692. * word 6 | |
  16693. * |----------------------------------------------------------------|
  16694. * | timestamp |
  16695. * word 7 | |
  16696. * |----------------------------------------------------------------|
  16697. * | counter |
  16698. * word 8 | |
  16699. * |----------------------------------------------------------------|
  16700. * | chan_mhz |
  16701. * word 9 | |
  16702. * |----------------------------------------------------------------|
  16703. * | band_center_freq1 |
  16704. * word 10 | |
  16705. * |----------------------------------------------------------------|
  16706. * | band_center_freq2 |
  16707. * word 11 | |
  16708. * |----------------------------------------------------------------|
  16709. * | chan_phy_mode |
  16710. * word 12 | |
  16711. * |----------------------------------------------------------------|
  16712. * where,
  16713. * P - payload present bit (payload_present explained below)
  16714. * req_id - memory request id (mem_req_id explained below)
  16715. * S - status field (status explained below)
  16716. * capbw - capture bandwidth (capture_bw explained below)
  16717. * mode - mode of capture (mode explained below)
  16718. * sts - space time streams (sts_count explained below)
  16719. * chbw - channel bandwidth (channel_bw explained below)
  16720. * captype - capture type (cap_type explained below)
  16721. *
  16722. * The following field definitions describe the format of the CFR dump
  16723. * completion indication sent from the target to the host
  16724. *
  16725. * Header fields:
  16726. *
  16727. * Word 0
  16728. * - msg_type
  16729. * Bits 7:0
  16730. * Purpose: Identifies this as CFR TX completion indication
  16731. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  16732. * - payload_present
  16733. * Bit 8
  16734. * Purpose: Identifies how CFR data is sent to host
  16735. * Value: 0 - If CFR Payload is written to host memory
  16736. * 1 - If CFR Payload is sent as part of HTT message
  16737. * (This is the requirement for SDIO/USB where it is
  16738. * not possible to write CFR data to host memory)
  16739. * - reserved
  16740. * Bits 31:9
  16741. * Purpose: Reserved
  16742. * Value: 0
  16743. *
  16744. * Payload fields:
  16745. *
  16746. * Word 1
  16747. * - cfr_capture_msg_type
  16748. * Bits 31:0
  16749. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  16750. * to specify the format used for the remainder of the message
  16751. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16752. * (currently only MSG_TYPE_1 is defined)
  16753. *
  16754. * Word 2
  16755. * - mem_req_id
  16756. * Bits 6:0
  16757. * Purpose: Contain the mem request id of the region where the CFR capture
  16758. * has been stored - of type WMI_HOST_MEM_REQ_ID
  16759. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  16760. this value is invalid)
  16761. * - status
  16762. * Bit 7
  16763. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  16764. * Value: 1 (True) - Successful; 0 (False) - Not successful
  16765. * - capture_bw
  16766. * Bits 10:8
  16767. * Purpose: Carry the bandwidth of the CFR capture
  16768. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  16769. * - mode
  16770. * Bits 13:11
  16771. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  16772. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  16773. * - sts_count
  16774. * Bits 16:14
  16775. * Purpose: Carry the number of space time streams
  16776. * Value: Number of space time streams
  16777. * - channel_bw
  16778. * Bits 19:17
  16779. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  16780. * measurement
  16781. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  16782. * - cap_type
  16783. * Bits 23:20
  16784. * Purpose: Carry the type of the capture
  16785. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  16786. * - vdev_id
  16787. * Bits 31:24
  16788. * Purpose: Carry the virtual device id
  16789. * Value: vdev ID
  16790. *
  16791. * Word 3
  16792. * - mac_addr31to0
  16793. * Bits 31:0
  16794. * Purpose: Contain the bits 31:0 of the peer MAC address
  16795. * Value: Bits 31:0 of the peer MAC address
  16796. *
  16797. * Word 4
  16798. * - mac_addr47to32
  16799. * Bits 15:0
  16800. * Purpose: Contain the bits 47:32 of the peer MAC address
  16801. * Value: Bits 47:32 of the peer MAC address
  16802. *
  16803. * Word 5
  16804. * - index
  16805. * Bits 31:0
  16806. * Purpose: Contain the index at which this CFR dump was written in the Host
  16807. * allocated memory. This index is the number of bytes from the base address.
  16808. * Value: Index position
  16809. *
  16810. * Word 6
  16811. * - length
  16812. * Bits 31:0
  16813. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  16814. * Value: Length of the CFR capture of the peer
  16815. *
  16816. * Word 7
  16817. * - timestamp
  16818. * Bits 31:0
  16819. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  16820. * clock used for this timestamp is private to the target and not visible to
  16821. * the host i.e., Host can interpret only the relative timestamp deltas from
  16822. * one message to the next, but can't interpret the absolute timestamp from a
  16823. * single message.
  16824. * Value: Timestamp in microseconds
  16825. *
  16826. * Word 8
  16827. * - counter
  16828. * Bits 31:0
  16829. * Purpose: Carry the count of the current CFR capture from FW. This is
  16830. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  16831. * in host memory)
  16832. * Value: Count of the current CFR capture
  16833. *
  16834. * Word 9
  16835. * - chan_mhz
  16836. * Bits 31:0
  16837. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  16838. * Value: Primary 20 channel frequency
  16839. *
  16840. * Word 10
  16841. * - band_center_freq1
  16842. * Bits 31:0
  16843. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  16844. * Value: Center frequency 1 in MHz
  16845. *
  16846. * Word 11
  16847. * - band_center_freq2
  16848. * Bits 31:0
  16849. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  16850. * the VDEV
  16851. * 80plus80 mode
  16852. * Value: Center frequency 2 in MHz
  16853. *
  16854. * Word 12
  16855. * - chan_phy_mode
  16856. * Bits 31:0
  16857. * Purpose: Carry the phy mode of the channel, of the VDEV
  16858. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  16859. */
  16860. PREPACK struct htt_cfr_dump_ind_type_1 {
  16861. A_UINT32 mem_req_id:7,
  16862. status:1,
  16863. capture_bw:3,
  16864. mode:3,
  16865. sts_count:3,
  16866. channel_bw:3,
  16867. cap_type:4,
  16868. vdev_id:8;
  16869. htt_mac_addr addr;
  16870. A_UINT32 index;
  16871. A_UINT32 length;
  16872. A_UINT32 timestamp;
  16873. A_UINT32 counter;
  16874. struct htt_chan_change_msg chan;
  16875. } POSTPACK;
  16876. PREPACK struct htt_cfr_dump_compl_ind {
  16877. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  16878. union {
  16879. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  16880. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  16881. /* If there is a need to change the memory layout and its associated
  16882. * HTT indication format, a new CFR capture message type can be
  16883. * introduced and added into this union.
  16884. */
  16885. };
  16886. } POSTPACK;
  16887. /*
  16888. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  16889. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16890. */
  16891. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  16892. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  16893. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  16894. do { \
  16895. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  16896. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  16897. } while(0)
  16898. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  16899. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  16900. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  16901. /*
  16902. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  16903. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16904. */
  16905. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  16906. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  16907. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  16908. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  16909. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  16910. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  16911. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  16912. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  16913. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  16914. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  16915. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  16916. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  16917. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  16918. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  16919. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  16920. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  16921. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  16922. do { \
  16923. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  16924. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  16925. } while (0)
  16926. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  16927. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  16928. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  16929. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  16930. do { \
  16931. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  16932. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  16933. } while (0)
  16934. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  16935. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  16936. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  16937. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  16938. do { \
  16939. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  16940. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  16941. } while (0)
  16942. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  16943. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  16944. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  16945. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  16946. do { \
  16947. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  16948. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  16949. } while (0)
  16950. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  16951. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  16952. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  16953. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  16954. do { \
  16955. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  16956. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  16957. } while (0)
  16958. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  16959. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  16960. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  16961. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  16962. do { \
  16963. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  16964. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  16965. } while (0)
  16966. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  16967. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  16968. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  16969. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  16970. do { \
  16971. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  16972. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  16973. } while (0)
  16974. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  16975. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  16976. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  16977. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  16978. do { \
  16979. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  16980. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  16981. } while (0)
  16982. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  16983. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  16984. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  16985. /**
  16986. * @brief target -> host peer (PPDU) stats message
  16987. *
  16988. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  16989. *
  16990. * @details
  16991. * This message is generated by FW when FW is sending stats to host
  16992. * about one or more PPDUs that the FW has transmitted to one or more peers.
  16993. * This message is sent autonomously by the target rather than upon request
  16994. * by the host.
  16995. * The following field definitions describe the format of the HTT target
  16996. * to host peer stats indication message.
  16997. *
  16998. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  16999. * or more PPDU stats records.
  17000. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17001. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17002. * then the message would start with the
  17003. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17004. * below.
  17005. *
  17006. * |31 16|15|14|13 11|10 9|8|7 0|
  17007. * |-------------------------------------------------------------|
  17008. * | reserved |MSG_TYPE |
  17009. * |-------------------------------------------------------------|
  17010. * rec 0 | TLV header |
  17011. * rec 0 |-------------------------------------------------------------|
  17012. * rec 0 | ppdu successful bytes |
  17013. * rec 0 |-------------------------------------------------------------|
  17014. * rec 0 | ppdu retry bytes |
  17015. * rec 0 |-------------------------------------------------------------|
  17016. * rec 0 | ppdu failed bytes |
  17017. * rec 0 |-------------------------------------------------------------|
  17018. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17019. * rec 0 |-------------------------------------------------------------|
  17020. * rec 0 | retried MSDUs | successful MSDUs |
  17021. * rec 0 |-------------------------------------------------------------|
  17022. * rec 0 | TX duration | failed MSDUs |
  17023. * rec 0 |-------------------------------------------------------------|
  17024. * ...
  17025. * |-------------------------------------------------------------|
  17026. * rec N | TLV header |
  17027. * rec N |-------------------------------------------------------------|
  17028. * rec N | ppdu successful bytes |
  17029. * rec N |-------------------------------------------------------------|
  17030. * rec N | ppdu retry bytes |
  17031. * rec N |-------------------------------------------------------------|
  17032. * rec N | ppdu failed bytes |
  17033. * rec N |-------------------------------------------------------------|
  17034. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17035. * rec N |-------------------------------------------------------------|
  17036. * rec N | retried MSDUs | successful MSDUs |
  17037. * rec N |-------------------------------------------------------------|
  17038. * rec N | TX duration | failed MSDUs |
  17039. * rec N |-------------------------------------------------------------|
  17040. *
  17041. * where:
  17042. * A = is A-MPDU flag
  17043. * BA = block-ack failure flags
  17044. * BW = bandwidth spec
  17045. * SG = SGI enabled spec
  17046. * S = skipped rate ctrl
  17047. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17048. *
  17049. * Header
  17050. * ------
  17051. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17052. * dword0 - b'8:31 - reserved : Reserved for future use
  17053. *
  17054. * payload include below peer_stats information
  17055. * --------------------------------------------
  17056. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17057. * @tx_success_bytes : total successful bytes in the PPDU.
  17058. * @tx_retry_bytes : total retried bytes in the PPDU.
  17059. * @tx_failed_bytes : total failed bytes in the PPDU.
  17060. * @tx_ratecode : rate code used for the PPDU.
  17061. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17062. * @ba_ack_failed : BA/ACK failed for this PPDU
  17063. * b00 -> BA received
  17064. * b01 -> BA failed once
  17065. * b10 -> BA failed twice, when HW retry is enabled.
  17066. * @bw : BW
  17067. * b00 -> 20 MHz
  17068. * b01 -> 40 MHz
  17069. * b10 -> 80 MHz
  17070. * b11 -> 160 MHz (or 80+80)
  17071. * @sg : SGI enabled
  17072. * @s : skipped ratectrl
  17073. * @peer_id : peer id
  17074. * @tx_success_msdus : successful MSDUs
  17075. * @tx_retry_msdus : retried MSDUs
  17076. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17077. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17078. */
  17079. /**
  17080. * @brief target -> host backpressure event
  17081. *
  17082. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17083. *
  17084. * @details
  17085. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17086. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17087. * This message will only be sent if the backpressure condition has existed
  17088. * continuously for an initial period (100 ms).
  17089. * Repeat messages with updated information will be sent after each
  17090. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17091. * This message indicates the ring id along with current head and tail index
  17092. * locations (i.e. write and read indices).
  17093. * The backpressure time indicates the time in ms for which continuous
  17094. * backpressure has been observed in the ring.
  17095. *
  17096. * The message format is as follows:
  17097. *
  17098. * |31 24|23 16|15 8|7 0|
  17099. * |----------------+----------------+----------------+----------------|
  17100. * | ring_id | ring_type | pdev_id | msg_type |
  17101. * |-------------------------------------------------------------------|
  17102. * | tail_idx | head_idx |
  17103. * |-------------------------------------------------------------------|
  17104. * | backpressure_time_ms |
  17105. * |-------------------------------------------------------------------|
  17106. *
  17107. * The message is interpreted as follows:
  17108. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17109. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17110. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17111. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17112. * the msg is for LMAC ring.
  17113. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17114. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17115. * htt_backpressure_lmac_ring_id. This represents
  17116. * the ring id for which continuous backpressure
  17117. * is seen
  17118. *
  17119. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17120. * the ring indicated by the ring_id
  17121. *
  17122. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17123. * the ring indicated by the ring id
  17124. *
  17125. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17126. * backpressure has been seen in the ring
  17127. * indicated by the ring_id.
  17128. * Units = milliseconds
  17129. */
  17130. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17131. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17132. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17133. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17134. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17135. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17136. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17137. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17138. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17139. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17140. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17141. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17142. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17143. do { \
  17144. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17145. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17146. } while (0)
  17147. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17148. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17149. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17150. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17151. do { \
  17152. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17153. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17154. } while (0)
  17155. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17156. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17157. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17158. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17159. do { \
  17160. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17161. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17162. } while (0)
  17163. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17164. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17165. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17166. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17167. do { \
  17168. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17169. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17170. } while (0)
  17171. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17172. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17173. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17174. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17175. do { \
  17176. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17177. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17178. } while (0)
  17179. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17180. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17181. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17182. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17183. do { \
  17184. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17185. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17186. } while (0)
  17187. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17188. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17189. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17190. enum htt_backpressure_ring_type {
  17191. HTT_SW_RING_TYPE_UMAC,
  17192. HTT_SW_RING_TYPE_LMAC,
  17193. HTT_SW_RING_TYPE_MAX,
  17194. };
  17195. /* Ring id for which the message is sent to host */
  17196. enum htt_backpressure_umac_ringid {
  17197. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17198. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17199. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17200. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17201. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17202. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17203. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17204. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17205. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17206. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17207. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17208. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17209. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17210. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17211. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17212. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17213. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17214. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17215. HTT_SW_UMAC_RING_IDX_MAX,
  17216. };
  17217. enum htt_backpressure_lmac_ringid {
  17218. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17219. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17220. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17221. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17222. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17223. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17224. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17225. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17226. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17227. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17228. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17229. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17230. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17231. HTT_SW_LMAC_RING_IDX_MAX,
  17232. };
  17233. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17234. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17235. pdev_id: 8,
  17236. ring_type: 8, /* htt_backpressure_ring_type */
  17237. /*
  17238. * ring_id holds an enum value from either
  17239. * htt_backpressure_umac_ringid or
  17240. * htt_backpressure_lmac_ringid, based on
  17241. * the ring_type setting.
  17242. */
  17243. ring_id: 8;
  17244. A_UINT16 head_idx;
  17245. A_UINT16 tail_idx;
  17246. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17247. } POSTPACK;
  17248. /*
  17249. * Defines two 32 bit words that can be used by the target to indicate a per
  17250. * user RU allocation and rate information.
  17251. *
  17252. * This information is currently provided in the "sw_response_reference_ptr"
  17253. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17254. * "rx_ppdu_end_user_stats" TLV.
  17255. *
  17256. * VALID:
  17257. * The consumer of these words must explicitly check the valid bit,
  17258. * and only attempt interpretation of any of the remaining fields if
  17259. * the valid bit is set to 1.
  17260. *
  17261. * VERSION:
  17262. * The consumer of these words must also explicitly check the version bit,
  17263. * and only use the V0 definition if the VERSION field is set to 0.
  17264. *
  17265. * Version 1 is currently undefined, with the exception of the VALID and
  17266. * VERSION fields.
  17267. *
  17268. * Version 0:
  17269. *
  17270. * The fields below are duplicated per BW.
  17271. *
  17272. * The consumer must determine which BW field to use, based on the UL OFDMA
  17273. * PPDU BW indicated by HW.
  17274. *
  17275. * RU_START: RU26 start index for the user.
  17276. * Note that this is always using the RU26 index, regardless
  17277. * of the actual RU assigned to the user
  17278. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17279. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17280. *
  17281. * For example, 20MHz (the value in the top row is RU_START)
  17282. *
  17283. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17284. * RU Size 1 (52): | | | | | |
  17285. * RU Size 2 (106): | | | |
  17286. * RU Size 3 (242): | |
  17287. *
  17288. * RU_SIZE: Indicates the RU size, as defined by enum
  17289. * htt_ul_ofdma_user_info_ru_size.
  17290. *
  17291. * LDPC: LDPC enabled (if 0, BCC is used)
  17292. *
  17293. * DCM: DCM enabled
  17294. *
  17295. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17296. * |---------------------------------+--------------------------------|
  17297. * |Ver|Valid| FW internal |
  17298. * |---------------------------------+--------------------------------|
  17299. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17300. * |---------------------------------+--------------------------------|
  17301. */
  17302. enum htt_ul_ofdma_user_info_ru_size {
  17303. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17304. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17305. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17306. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17307. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17308. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17309. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17310. };
  17311. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17312. struct htt_ul_ofdma_user_info_v0 {
  17313. A_UINT32 word0;
  17314. A_UINT32 word1;
  17315. };
  17316. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17317. A_UINT32 w0_fw_rsvd:29; \
  17318. A_UINT32 w0_manual_ulofdma_trig:1; \
  17319. A_UINT32 w0_valid:1; \
  17320. A_UINT32 w0_version:1;
  17321. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17322. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17323. };
  17324. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17325. A_UINT32 w1_nss:3; \
  17326. A_UINT32 w1_mcs:4; \
  17327. A_UINT32 w1_ldpc:1; \
  17328. A_UINT32 w1_dcm:1; \
  17329. A_UINT32 w1_ru_start:7; \
  17330. A_UINT32 w1_ru_size:3; \
  17331. A_UINT32 w1_trig_type:4; \
  17332. A_UINT32 w1_unused:9;
  17333. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17334. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17335. };
  17336. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17337. A_UINT32 w0_fw_rsvd:27; \
  17338. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  17339. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17340. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17341. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17342. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17343. };
  17344. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17345. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17346. A_UINT32 w1_trig_type:4; \
  17347. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17348. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17349. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17350. };
  17351. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17352. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17353. union {
  17354. A_UINT32 word0;
  17355. struct {
  17356. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17357. };
  17358. };
  17359. union {
  17360. A_UINT32 word1;
  17361. struct {
  17362. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17363. };
  17364. };
  17365. } POSTPACK;
  17366. /*
  17367. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17368. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17369. * this should be picked.
  17370. */
  17371. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17372. union {
  17373. A_UINT32 word0;
  17374. struct {
  17375. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17376. };
  17377. };
  17378. union {
  17379. A_UINT32 word1;
  17380. struct {
  17381. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17382. };
  17383. };
  17384. } POSTPACK;
  17385. enum HTT_UL_OFDMA_TRIG_TYPE {
  17386. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17387. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17388. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17389. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17390. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17391. };
  17392. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17393. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17394. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17395. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  17396. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  17397. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17398. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17399. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17400. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17401. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17402. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17403. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17404. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17405. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17406. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17407. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17408. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17409. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17410. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17411. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17412. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17413. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17414. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17415. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17416. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17417. /*--- word 0 ---*/
  17418. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17419. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17420. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17421. do { \
  17422. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17423. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17424. } while (0)
  17425. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17426. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17427. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17428. do { \
  17429. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17430. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17431. } while (0)
  17432. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17433. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17434. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17435. do { \
  17436. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17437. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17438. } while (0)
  17439. /*--- word 1 ---*/
  17440. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17441. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17442. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17443. do { \
  17444. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17445. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17446. } while (0)
  17447. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17448. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17449. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17450. do { \
  17451. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17452. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17453. } while (0)
  17454. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17455. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17456. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17457. do { \
  17458. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17459. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17460. } while (0)
  17461. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17462. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17463. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17464. do { \
  17465. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17466. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17467. } while (0)
  17468. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17469. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17470. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17471. do { \
  17472. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17473. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17474. } while (0)
  17475. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17476. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17477. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17478. do { \
  17479. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17480. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17481. } while (0)
  17482. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17483. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17484. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17485. do { \
  17486. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17487. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17488. } while (0)
  17489. /**
  17490. * @brief target -> host channel calibration data message
  17491. *
  17492. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17493. *
  17494. * @brief host -> target channel calibration data message
  17495. *
  17496. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17497. *
  17498. * @details
  17499. * The following field definitions describe the format of the channel
  17500. * calibration data message sent from the target to the host when
  17501. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17502. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17503. * The message is defined as htt_chan_caldata_msg followed by a variable
  17504. * number of 32-bit character values.
  17505. *
  17506. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17507. * |------------------------------------------------------------------|
  17508. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17509. * |------------------------------------------------------------------|
  17510. * | payload size | mhz |
  17511. * |------------------------------------------------------------------|
  17512. * | center frequency 2 | center frequency 1 |
  17513. * |------------------------------------------------------------------|
  17514. * | check sum |
  17515. * |------------------------------------------------------------------|
  17516. * | payload |
  17517. * |------------------------------------------------------------------|
  17518. * message info field:
  17519. * - MSG_TYPE
  17520. * Bits 7:0
  17521. * Purpose: identifies this as a channel calibration data message
  17522. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17523. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17524. * - SUB_TYPE
  17525. * Bits 11:8
  17526. * Purpose: T2H: indicates whether target is providing chan cal data
  17527. * to the host to store, or requesting that the host
  17528. * download previously-stored data.
  17529. * H2T: indicates whether the host is providing the requested
  17530. * channel cal data, or if it is rejecting the data
  17531. * request because it does not have the requested data.
  17532. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17533. * - CHKSUM_VALID
  17534. * Bit 12
  17535. * Purpose: indicates if the checksum field is valid
  17536. * value:
  17537. * - FRAG
  17538. * Bit 19:16
  17539. * Purpose: indicates the fragment index for message
  17540. * value: 0 for first fragment, 1 for second fragment, ...
  17541. * - APPEND
  17542. * Bit 20
  17543. * Purpose: indicates if this is the last fragment
  17544. * value: 0 = final fragment, 1 = more fragments will be appended
  17545. *
  17546. * channel and payload size field
  17547. * - MHZ
  17548. * Bits 15:0
  17549. * Purpose: indicates the channel primary frequency
  17550. * Value:
  17551. * - PAYLOAD_SIZE
  17552. * Bits 31:16
  17553. * Purpose: indicates the bytes of calibration data in payload
  17554. * Value:
  17555. *
  17556. * center frequency field
  17557. * - CENTER FREQUENCY 1
  17558. * Bits 15:0
  17559. * Purpose: indicates the channel center frequency
  17560. * Value: channel center frequency, in MHz units
  17561. * - CENTER FREQUENCY 2
  17562. * Bits 31:16
  17563. * Purpose: indicates the secondary channel center frequency,
  17564. * only for 11acvht 80plus80 mode
  17565. * Value: secondary channel center frequency, in MHz units, if applicable
  17566. *
  17567. * checksum field
  17568. * - CHECK_SUM
  17569. * Bits 31:0
  17570. * Purpose: check the payload data, it is just for this fragment.
  17571. * This is intended for the target to check that the channel
  17572. * calibration data returned by the host is the unmodified data
  17573. * that was previously provided to the host by the target.
  17574. * value: checksum of fragment payload
  17575. */
  17576. PREPACK struct htt_chan_caldata_msg {
  17577. /* DWORD 0: message info */
  17578. A_UINT32
  17579. msg_type: 8,
  17580. sub_type: 4 ,
  17581. chksum_valid: 1, /** 1:valid, 0:invalid */
  17582. reserved1: 3,
  17583. frag_idx: 4, /** fragment index for calibration data */
  17584. appending: 1, /** 0: no fragment appending,
  17585. * 1: extra fragment appending */
  17586. reserved2: 11;
  17587. /* DWORD 1: channel and payload size */
  17588. A_UINT32
  17589. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17590. payload_size: 16; /** unit: bytes */
  17591. /* DWORD 2: center frequency */
  17592. A_UINT32
  17593. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17594. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17595. * valid only for 11acvht 80plus80 mode */
  17596. /* DWORD 3: check sum */
  17597. A_UINT32 chksum;
  17598. /* variable length for calibration data */
  17599. A_UINT32 payload[1/* or more */];
  17600. } POSTPACK;
  17601. /* T2H SUBTYPE */
  17602. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17603. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17604. /* H2T SUBTYPE */
  17605. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17606. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17607. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17608. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17609. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17610. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17611. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17612. do { \
  17613. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17614. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17615. } while (0)
  17616. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17617. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17618. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17619. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17620. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17621. do { \
  17622. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17623. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17624. } while (0)
  17625. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17626. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17627. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17628. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17629. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17630. do { \
  17631. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17632. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17633. } while (0)
  17634. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17635. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17636. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17637. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17638. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17639. do { \
  17640. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17641. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17642. } while (0)
  17643. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17644. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17645. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17646. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17647. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17648. do { \
  17649. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17650. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17651. } while (0)
  17652. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17653. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17654. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17655. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17656. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17657. do { \
  17658. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17659. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17660. } while (0)
  17661. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17662. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17663. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17664. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17665. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17666. do { \
  17667. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17668. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17669. } while (0)
  17670. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17671. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17672. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17673. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17674. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17675. do { \
  17676. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17677. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17678. } while (0)
  17679. /**
  17680. * @brief target -> host FSE CMEM based send
  17681. *
  17682. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17683. *
  17684. * @details
  17685. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17686. * FSE placement in CMEM is enabled.
  17687. *
  17688. * This message sends the non-secure CMEM base address.
  17689. * It will be sent to host in response to message
  17690. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17691. * The message would appear as follows:
  17692. *
  17693. * |31 24|23 16|15 8|7 0|
  17694. * |----------------+----------------+----------------+----------------|
  17695. * | reserved | num_entries | msg_type |
  17696. * |----------------+----------------+----------------+----------------|
  17697. * | base_address_lo |
  17698. * |----------------+----------------+----------------+----------------|
  17699. * | base_address_hi |
  17700. * |-------------------------------------------------------------------|
  17701. *
  17702. * The message is interpreted as follows:
  17703. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  17704. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  17705. * b'8:15 - number_entries: Indicated the number of entries
  17706. * programmed.
  17707. * b'16:31 - reserved.
  17708. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  17709. * CMEM base address
  17710. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  17711. * CMEM base address
  17712. */
  17713. PREPACK struct htt_cmem_base_send_t {
  17714. A_UINT32 msg_type: 8,
  17715. num_entries: 8,
  17716. reserved: 16;
  17717. A_UINT32 base_address_lo;
  17718. A_UINT32 base_address_hi;
  17719. } POSTPACK;
  17720. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  17721. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  17722. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  17723. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  17724. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  17725. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  17726. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  17727. do { \
  17728. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  17729. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  17730. } while (0)
  17731. /**
  17732. * @brief - HTT PPDU ID format
  17733. *
  17734. * @details
  17735. * The following field definitions describe the format of the PPDU ID.
  17736. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  17737. *
  17738. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  17739. * +--------------------------------------------------------------------------
  17740. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  17741. * +--------------------------------------------------------------------------
  17742. *
  17743. * sch id :Schedule command id
  17744. * Bits [11 : 0] : monotonically increasing counter to track the
  17745. * PPDU posted to a specific transmit queue.
  17746. *
  17747. * hwq_id: Hardware Queue ID.
  17748. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  17749. *
  17750. * mac_id: MAC ID
  17751. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  17752. *
  17753. * seq_idx: Sequence index.
  17754. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  17755. * a particular TXOP.
  17756. *
  17757. * tqm_cmd: HWSCH/TQM flag.
  17758. * Bit [23] : Always set to 0.
  17759. *
  17760. * seq_cmd_type: Sequence command type.
  17761. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  17762. * Refer to enum HTT_STATS_FTYPE for values.
  17763. */
  17764. PREPACK struct htt_ppdu_id {
  17765. A_UINT32
  17766. sch_id: 12,
  17767. hwq_id: 5,
  17768. mac_id: 2,
  17769. seq_idx: 2,
  17770. reserved1: 2,
  17771. tqm_cmd: 1,
  17772. seq_cmd_type: 6,
  17773. reserved2: 2;
  17774. } POSTPACK;
  17775. #define HTT_PPDU_ID_SCH_ID_S 0
  17776. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  17777. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  17778. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  17779. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  17780. do { \
  17781. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  17782. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  17783. } while (0)
  17784. #define HTT_PPDU_ID_HWQ_ID_S 12
  17785. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  17786. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  17787. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  17788. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  17789. do { \
  17790. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  17791. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  17792. } while (0)
  17793. #define HTT_PPDU_ID_MAC_ID_S 17
  17794. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  17795. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  17796. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  17797. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  17798. do { \
  17799. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  17800. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  17801. } while (0)
  17802. #define HTT_PPDU_ID_SEQ_IDX_S 19
  17803. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  17804. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  17805. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  17806. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  17807. do { \
  17808. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  17809. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  17810. } while (0)
  17811. #define HTT_PPDU_ID_TQM_CMD_S 23
  17812. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  17813. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  17814. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  17815. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  17816. do { \
  17817. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  17818. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  17819. } while (0)
  17820. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  17821. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  17822. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  17823. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  17824. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  17825. do { \
  17826. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  17827. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  17828. } while (0)
  17829. /**
  17830. * @brief target -> RX PEER METADATA V0 format
  17831. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17832. * message from target, and will confirm to the target which peer metadata
  17833. * version to use in the wmi_init message.
  17834. *
  17835. * The following diagram shows the format of the RX PEER METADATA.
  17836. *
  17837. * |31 24|23 16|15 8|7 0|
  17838. * |-----------------------------------------------------------------------|
  17839. * | Reserved | VDEV ID | PEER ID |
  17840. * |-----------------------------------------------------------------------|
  17841. */
  17842. PREPACK struct htt_rx_peer_metadata_v0 {
  17843. A_UINT32
  17844. peer_id: 16,
  17845. vdev_id: 8,
  17846. reserved1: 8;
  17847. } POSTPACK;
  17848. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  17849. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  17850. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  17851. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  17852. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  17853. do { \
  17854. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  17855. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  17856. } while (0)
  17857. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  17858. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  17859. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  17860. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  17861. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  17862. do { \
  17863. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  17864. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  17865. } while (0)
  17866. /**
  17867. * @brief target -> RX PEER METADATA V1 format
  17868. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17869. * message from target, and will confirm to the target which peer metadata
  17870. * version to use in the wmi_init message.
  17871. *
  17872. * The following diagram shows the format of the RX PEER METADATA V1 format.
  17873. *
  17874. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  17875. * |---------------------------------------------------------------------------|
  17876. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  17877. * |---------------------------------------------------------------------------|
  17878. */
  17879. PREPACK struct htt_rx_peer_metadata_v1 {
  17880. A_UINT32
  17881. peer_id: 13,
  17882. ml_peer_valid: 1,
  17883. logical_link_id: 2,
  17884. vdev_id: 8,
  17885. lmac_id: 2,
  17886. chip_id: 3,
  17887. reserved2: 3;
  17888. } POSTPACK;
  17889. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  17890. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  17891. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  17892. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  17893. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  17894. do { \
  17895. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  17896. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  17897. } while (0)
  17898. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  17899. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  17900. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  17901. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  17902. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  17903. do { \
  17904. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  17905. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  17906. } while (0)
  17907. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  17908. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  17909. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  17910. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  17911. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  17912. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  17913. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  17914. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  17915. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  17916. do { \
  17917. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  17918. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  17919. } while (0)
  17920. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  17921. do { \
  17922. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  17923. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  17924. } while (0)
  17925. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  17926. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  17927. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  17928. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  17929. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  17930. do { \
  17931. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  17932. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  17933. } while (0)
  17934. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  17935. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  17936. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  17937. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  17938. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  17939. do { \
  17940. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  17941. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  17942. } while (0)
  17943. /**
  17944. * @brief target -> RX PEER METADATA V1A format
  17945. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17946. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  17947. * and will confirm to the target which peer metadata version to use in the
  17948. * wmi_init message.
  17949. *
  17950. * The following diagram shows the format of the RX PEER METADATA V1A format.
  17951. *
  17952. * |31 29|28 26|25 22|21 14| 13 |12 0|
  17953. * |-------------------------------------------------------------------|
  17954. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  17955. * |-------------------------------------------------------------------|
  17956. */
  17957. PREPACK struct htt_rx_peer_metadata_v1a {
  17958. A_UINT32
  17959. peer_id: 13,
  17960. ml_peer_valid: 1,
  17961. vdev_id: 8,
  17962. logical_link_id: 4,
  17963. chip_id: 3,
  17964. reserved2: 3;
  17965. } POSTPACK;
  17966. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  17967. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  17968. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  17969. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  17970. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  17971. do { \
  17972. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  17973. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  17974. } while (0)
  17975. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  17976. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  17977. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  17978. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  17979. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  17980. do { \
  17981. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  17982. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  17983. } while (0)
  17984. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  17985. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  17986. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  17987. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  17988. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  17989. do { \
  17990. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  17991. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  17992. } while (0)
  17993. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  17994. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  17995. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  17996. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  17997. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  17998. do { \
  17999. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18000. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18001. } while (0)
  18002. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18003. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18004. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18005. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18006. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18007. do { \
  18008. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18009. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18010. } while (0)
  18011. /**
  18012. * @brief target -> RX PEER METADATA V1B format
  18013. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18014. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18015. * and will confirm to the target which peer metadata version to use in the
  18016. * wmi_init message.
  18017. *
  18018. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18019. *
  18020. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18021. * |--------------------------------------------------------------|
  18022. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18023. * |--------------------------------------------------------------|
  18024. */
  18025. PREPACK struct htt_rx_peer_metadata_v1b {
  18026. A_UINT32
  18027. peer_id: 13,
  18028. ml_peer_valid: 1,
  18029. vdev_id: 8,
  18030. hw_link_id: 4,
  18031. chip_id: 3,
  18032. reserved2: 3;
  18033. } POSTPACK;
  18034. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18035. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18036. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18037. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18038. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18039. do { \
  18040. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18041. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18042. } while (0)
  18043. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18044. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18045. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18046. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18047. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18048. do { \
  18049. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18050. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18051. } while (0)
  18052. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18053. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18054. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18055. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18056. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18057. do { \
  18058. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18059. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18060. } while (0)
  18061. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18062. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18063. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18064. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18065. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18066. do { \
  18067. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18068. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18069. } while (0)
  18070. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18071. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18072. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18073. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18074. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18075. do { \
  18076. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18077. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18078. } while (0)
  18079. /* generic variables for masks and shifts for various fields */
  18080. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18081. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18082. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18083. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18084. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18085. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18086. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18087. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18088. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18089. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18090. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18091. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18092. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18093. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18094. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18095. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18096. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18097. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18098. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18099. /*
  18100. * In some systems, the host SW wants to specify priorities between
  18101. * different MSDU / flow queues within the same peer-TID.
  18102. * The below enums are used for the host to identify to the target
  18103. * which MSDU queue's priority it wants to adjust.
  18104. */
  18105. /*
  18106. * The MSDUQ index describe index of TCL HW, where each index is
  18107. * used for queuing particular types of MSDUs.
  18108. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18109. */
  18110. enum HTT_MSDUQ_INDEX {
  18111. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18112. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18113. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18114. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18115. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18116. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18117. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18118. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18119. HTT_MSDUQ_MAX_INDEX,
  18120. };
  18121. /* MSDU qtype definition */
  18122. enum HTT_MSDU_QTYPE {
  18123. /*
  18124. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18125. * relative priority. Instead, the relative priority of CRIT_0 versus
  18126. * CRIT_1 is controlled by the FW, through the configuration parameters
  18127. * it applies to the queues.
  18128. */
  18129. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18130. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18131. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18132. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18133. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18134. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18135. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18136. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18137. /* New MSDU_QTYPE should be added above this line */
  18138. /*
  18139. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18140. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18141. * any host/target message definitions. The QTYPE_MAX value can
  18142. * only be used internally within the host or within the target.
  18143. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18144. * it must regard the unexpected value as a default qtype value,
  18145. * or ignore it.
  18146. */
  18147. HTT_MSDU_QTYPE_MAX,
  18148. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18149. };
  18150. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18151. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18152. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18153. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18154. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18155. };
  18156. /**
  18157. * @brief target -> host mlo timestamp offset indication
  18158. *
  18159. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18160. *
  18161. * @details
  18162. * The following field definitions describe the format of the HTT target
  18163. * to host mlo timestamp offset indication message.
  18164. *
  18165. *
  18166. * |31 16|15 12|11 10|9 8|7 0 |
  18167. * |----------------------------------------------------------------------|
  18168. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18169. * |----------------------------------------------------------------------|
  18170. * | Sync time stamp lo in us |
  18171. * |----------------------------------------------------------------------|
  18172. * | Sync time stamp hi in us |
  18173. * |----------------------------------------------------------------------|
  18174. * | mlo time stamp offset lo in us |
  18175. * |----------------------------------------------------------------------|
  18176. * | mlo time stamp offset hi in us |
  18177. * |----------------------------------------------------------------------|
  18178. * | mlo time stamp offset clocks in clock ticks |
  18179. * |----------------------------------------------------------------------|
  18180. * |31 26|25 16|15 0 |
  18181. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18182. * | | compensation in clks | |
  18183. * |----------------------------------------------------------------------|
  18184. * |31 22|21 0 |
  18185. * | rsvd 3 | mlo time stamp comp timer period |
  18186. * |----------------------------------------------------------------------|
  18187. * The message is interpreted as follows:
  18188. *
  18189. * dword0 - b'0:7 - msg_type: This will be set to
  18190. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18191. * value: 0x28
  18192. *
  18193. * dword0 - b'9:8 - pdev_id
  18194. *
  18195. * dword0 - b'11:10 - chip_id
  18196. *
  18197. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18198. *
  18199. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18200. *
  18201. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18202. * which last sync interrupt was received
  18203. *
  18204. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18205. * which last sync interrupt was received
  18206. *
  18207. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18208. *
  18209. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18210. *
  18211. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18212. *
  18213. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18214. *
  18215. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18216. * for sub us resolution
  18217. *
  18218. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18219. *
  18220. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18221. * is applied, in us
  18222. *
  18223. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18224. */
  18225. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18226. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18227. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18228. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18229. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18230. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18231. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18232. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18233. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18234. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18235. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18236. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18237. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18238. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18239. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18240. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18241. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18242. do { \
  18243. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18244. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18245. } while (0)
  18246. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18247. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18248. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18249. do { \
  18250. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18251. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18252. } while (0)
  18253. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18254. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18255. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18256. do { \
  18257. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18258. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18259. } while (0)
  18260. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18261. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18262. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18263. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18264. do { \
  18265. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18266. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18267. } while (0)
  18268. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18269. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18270. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18271. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18272. do { \
  18273. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18274. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18275. } while (0)
  18276. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18277. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18278. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18279. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18280. do { \
  18281. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18282. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18283. } while (0)
  18284. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18285. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18286. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18287. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18288. do { \
  18289. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18290. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18291. } while (0)
  18292. typedef struct {
  18293. A_UINT32 msg_type: 8, /* bits 7:0 */
  18294. pdev_id: 2, /* bits 9:8 */
  18295. chip_id: 2, /* bits 11:10 */
  18296. reserved1: 4, /* bits 15:12 */
  18297. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18298. A_UINT32 sync_timestamp_lo_us;
  18299. A_UINT32 sync_timestamp_hi_us;
  18300. A_UINT32 mlo_timestamp_offset_lo_us;
  18301. A_UINT32 mlo_timestamp_offset_hi_us;
  18302. A_UINT32 mlo_timestamp_offset_clks;
  18303. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18304. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18305. reserved2: 6; /* bits 31:26 */
  18306. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18307. reserved3: 10; /* bits 31:22 */
  18308. } htt_t2h_mlo_offset_ind_t;
  18309. /*
  18310. * @brief target -> host VDEV TX RX STATS
  18311. *
  18312. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18313. *
  18314. * @details
  18315. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18316. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18317. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18318. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18319. * periodically by target even in the absence of any further HTT request
  18320. * messages from host.
  18321. *
  18322. * The message is formatted as follows:
  18323. *
  18324. * |31 16|15 8|7 0|
  18325. * |---------------------------------+----------------+----------------|
  18326. * | payload_size | pdev_id | msg_type |
  18327. * |---------------------------------+----------------+----------------|
  18328. * | reserved0 |
  18329. * |-------------------------------------------------------------------|
  18330. * | reserved1 |
  18331. * |-------------------------------------------------------------------|
  18332. * | reserved2 |
  18333. * |-------------------------------------------------------------------|
  18334. * | |
  18335. * | VDEV specific Tx Rx stats info |
  18336. * | |
  18337. * |-------------------------------------------------------------------|
  18338. *
  18339. * The message is interpreted as follows:
  18340. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18341. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18342. * b'8:15 - pdev_id
  18343. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18344. * message header fields (msg_type through reserved2)
  18345. * dword1 - b'0:31 - reserved0.
  18346. * dword2 - b'0:31 - reserved1.
  18347. * dword3 - b'0:31 - reserved2.
  18348. */
  18349. typedef struct {
  18350. A_UINT32 msg_type: 8,
  18351. pdev_id: 8,
  18352. payload_size: 16;
  18353. A_UINT32 reserved0;
  18354. A_UINT32 reserved1;
  18355. A_UINT32 reserved2;
  18356. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18357. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18358. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18359. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18360. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18361. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18362. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18363. do { \
  18364. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18365. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18366. } while (0)
  18367. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18368. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18369. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18370. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18371. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18372. do { \
  18373. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18374. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18375. } while (0)
  18376. /* SOC related stats */
  18377. typedef struct {
  18378. htt_tlv_hdr_t tlv_hdr;
  18379. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18380. * This can be due to either the peer is deleted or deletion is ongoing
  18381. * */
  18382. A_UINT32 inv_peers_msdu_drop_count_lo;
  18383. A_UINT32 inv_peers_msdu_drop_count_hi;
  18384. } htt_t2h_soc_txrx_stats_common_tlv;
  18385. /* VDEV HW Tx/Rx stats */
  18386. typedef struct {
  18387. htt_tlv_hdr_t tlv_hdr;
  18388. A_UINT32 vdev_id;
  18389. /* Rx msdu byte cnt */
  18390. A_UINT32 rx_msdu_byte_cnt_lo;
  18391. A_UINT32 rx_msdu_byte_cnt_hi;
  18392. /* Rx msdu cnt */
  18393. A_UINT32 rx_msdu_cnt_lo;
  18394. A_UINT32 rx_msdu_cnt_hi;
  18395. /* tx msdu byte cnt */
  18396. A_UINT32 tx_msdu_byte_cnt_lo;
  18397. A_UINT32 tx_msdu_byte_cnt_hi;
  18398. /* tx msdu cnt */
  18399. A_UINT32 tx_msdu_cnt_lo;
  18400. A_UINT32 tx_msdu_cnt_hi;
  18401. /* tx excessive retry discarded msdu cnt */
  18402. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18403. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18404. /* TX congestion ctrl msdu drop cnt */
  18405. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18406. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18407. /* discarded tx msdus cnt coz of time to live expiry */
  18408. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18409. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18410. /* tx excessive retry discarded msdu byte cnt */
  18411. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18412. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18413. /* TX congestion ctrl msdu drop byte cnt */
  18414. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18415. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18416. /* discarded tx msdus byte cnt coz of time to live expiry */
  18417. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18418. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18419. /* TQM bypass frame cnt */
  18420. A_UINT32 tqm_bypass_frame_cnt_lo;
  18421. A_UINT32 tqm_bypass_frame_cnt_hi;
  18422. /* TQM bypass byte cnt */
  18423. A_UINT32 tqm_bypass_byte_cnt_lo;
  18424. A_UINT32 tqm_bypass_byte_cnt_hi;
  18425. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18426. /*
  18427. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18428. *
  18429. * @details
  18430. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18431. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18432. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18433. * the default MSDU queues of each of the specified TIDs for the peer
  18434. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18435. * If the default MSDU queues of a given TID within the peer are not linked
  18436. * to a service class, the svc_class_id field for that TID will have a
  18437. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18438. * queues for that TID are not mapped to any service class.
  18439. *
  18440. * |31 16|15 8|7 0|
  18441. * |------------------------------+--------------+--------------|
  18442. * | peer ID | reserved | msg type |
  18443. * |------------------------------+--------------+------+-------|
  18444. * | reserved | svc class ID | TID |
  18445. * |------------------------------------------------------------|
  18446. * ...
  18447. * |------------------------------------------------------------|
  18448. * | reserved | svc class ID | TID |
  18449. * |------------------------------------------------------------|
  18450. * Header fields:
  18451. * dword0 - b'7:0 - msg_type: This will be set to
  18452. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18453. * b'31:16 - peer ID
  18454. * dword1 - b'7:0 - TID
  18455. * b'15:8 - svc class ID
  18456. * (dword2, etc. same format as dword1)
  18457. */
  18458. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18459. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18460. A_UINT32 msg_type :8,
  18461. reserved0 :8,
  18462. peer_id :16;
  18463. struct {
  18464. A_UINT32 tid :8,
  18465. svc_class_id :8,
  18466. reserved1 :16;
  18467. } tid_reports[1/*or more*/];
  18468. } POSTPACK;
  18469. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18470. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18471. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18472. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18473. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18474. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18475. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18476. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18477. do { \
  18478. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18479. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18480. } while (0)
  18481. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18482. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18483. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18484. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18485. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18486. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18487. do { \
  18488. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18489. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18490. } while (0)
  18491. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18492. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18493. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18494. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18495. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18496. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18497. do { \
  18498. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18499. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18500. } while (0)
  18501. /*
  18502. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18503. *
  18504. * @details
  18505. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18506. * flow if the flow is seen the associated service class is conveyed to the
  18507. * target via TCL Data Command. Target on the other hand internally creates the
  18508. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18509. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18510. * the newly created MSDUQ
  18511. *
  18512. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18513. * |------------------------------+------------------------+--------------|
  18514. * | peer ID | HTT qtype | msg type |
  18515. * |---------------------------------+--------------+--+---+-------+------|
  18516. * | reserved |AST list index|FO|WC | HLOS | remap|
  18517. * | | | | | TID | TID |
  18518. * |---------------------+------------------------------------------------|
  18519. * | reserved1 | tgt_opaque_id |
  18520. * |---------------------+------------------------------------------------|
  18521. *
  18522. * Header fields:
  18523. *
  18524. * dword0 - b'7:0 - msg_type: This will be set to
  18525. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18526. * b'15:8 - HTT qtype
  18527. * b'31:16 - peer ID
  18528. *
  18529. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18530. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18531. * hlos_tid : Common to Lithium and Beryllium
  18532. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18533. * TCL Data Command : Beryllium
  18534. * b10 - flow_override (FO), as sent by host in
  18535. * TCL Data Command: Beryllium
  18536. * b11:14 - ast_list_idx
  18537. * Array index into the list of extension AST entries
  18538. * (not the actual AST 16-bit index).
  18539. * The ast_list_idx is one-based, with the following
  18540. * range of values:
  18541. * - legacy targets supporting 16 user-defined
  18542. * MSDU queues: 1-2
  18543. * - legacy targets supporting 48 user-defined
  18544. * MSDU queues: 1-6
  18545. * - new targets: 0 (peer_id is used instead)
  18546. * Note that since ast_list_idx is one-based,
  18547. * the host will need to subtract 1 to use it as an
  18548. * index into a list of extension AST entries.
  18549. * b15:31 - reserved
  18550. *
  18551. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18552. * unique MSDUQ id in firmware
  18553. * b'24:31 - reserved1
  18554. */
  18555. PREPACK struct htt_t2h_sawf_msduq_event {
  18556. A_UINT32 msg_type : 8,
  18557. htt_qtype : 8,
  18558. peer_id :16;
  18559. A_UINT32 remap_tid : 4,
  18560. hlos_tid : 4,
  18561. who_classify_info_sel : 2,
  18562. flow_override : 1,
  18563. ast_list_idx : 4,
  18564. reserved :17;
  18565. A_UINT32 tgt_opaque_id :24,
  18566. reserved1 : 8;
  18567. } POSTPACK;
  18568. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18569. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18570. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18571. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18572. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18573. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18574. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18575. do { \
  18576. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18577. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18578. } while (0)
  18579. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18580. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18581. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18582. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18583. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18584. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18585. do { \
  18586. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18587. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18588. } while (0)
  18589. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18590. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18591. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18592. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18593. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18594. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18595. do { \
  18596. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18597. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18598. } while (0)
  18599. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18600. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18601. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18602. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18603. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18604. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18605. do { \
  18606. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18607. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18608. } while (0)
  18609. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18610. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18611. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18612. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18613. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18614. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18615. do { \
  18616. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18617. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18618. } while (0)
  18619. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18620. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18621. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18622. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18623. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18624. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18625. do { \
  18626. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18627. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18628. } while (0)
  18629. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18630. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18631. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18632. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18633. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18634. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18635. do { \
  18636. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18637. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18638. } while (0)
  18639. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18640. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18641. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18642. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18643. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18644. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18645. do { \
  18646. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18647. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18648. } while (0)
  18649. /**
  18650. * @brief target -> PPDU id format indication
  18651. *
  18652. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18653. *
  18654. * @details
  18655. * The following field definitions describe the format of the HTT target
  18656. * to host PPDU ID format indication message.
  18657. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18658. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18659. * seq_idx :- Sequence control index of this PPDU.
  18660. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18661. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18662. * tqm_cmd:-
  18663. *
  18664. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18665. * |--------------------------------------------------+------------------------|
  18666. * | rsvd0 | msg type |
  18667. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18668. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18669. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18670. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18671. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18672. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18673. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18674. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18675. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18676. * Where: OF = bit offset, NB = number of bits, V = valid
  18677. * The message is interpreted as follows:
  18678. *
  18679. * dword0 - b'7:0 - msg_type: This will be set to
  18680. * HTT_T2H_PPDU_ID_FMT_IND
  18681. * value: 0x30
  18682. *
  18683. * dword0 - b'31:8 - reserved
  18684. *
  18685. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18686. *
  18687. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18688. *
  18689. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18690. *
  18691. * dword1 - b'15:11 - reserved for future use
  18692. *
  18693. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18694. *
  18695. * dword1 - b'21:17 - number of bits in ring_id
  18696. *
  18697. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  18698. *
  18699. * dword1 - b'31:27 - reserved for future use
  18700. *
  18701. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  18702. *
  18703. * dword2 - b'5:1 - number of bits in sequence index
  18704. *
  18705. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  18706. *
  18707. * dword2 - b'15:11 - reserved for future use
  18708. *
  18709. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  18710. *
  18711. * dword2 - b'21:17 - number of bits in link_id
  18712. *
  18713. * dword2 - b'26:22 - offset of link_id (in number of bits)
  18714. *
  18715. * dword2 - b'31:27 - reserved for future use
  18716. *
  18717. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  18718. *
  18719. * dword3 - b'5:1 - number of bits in seq_cmd_type
  18720. *
  18721. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  18722. *
  18723. * dword3 - b'15:11 - reserved for future use
  18724. *
  18725. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  18726. *
  18727. * dword3 - b'21:17 - number of bits in tqm_cmd
  18728. *
  18729. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  18730. *
  18731. * dword3 - b'31:27 - reserved for future use
  18732. *
  18733. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  18734. *
  18735. * dword4 - b'5:1 - number of bits in mac_id
  18736. *
  18737. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  18738. *
  18739. * dword4 - b'15:11 - reserved for future use
  18740. *
  18741. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  18742. *
  18743. * dword4 - b'21:17 - number of bits in crc
  18744. *
  18745. * dword4 - b'26:22 - offset of crc (in number of bits)
  18746. *
  18747. * dword4 - b'31:27 - reserved for future use
  18748. *
  18749. */
  18750. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  18751. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  18752. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  18753. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  18754. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  18755. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  18756. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  18757. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  18758. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  18759. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  18760. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  18761. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  18762. /* macros for accessing lower 16 bits in dword */
  18763. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  18764. do { \
  18765. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  18766. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  18767. } while (0)
  18768. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  18769. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  18770. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  18771. do { \
  18772. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  18773. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  18774. } while (0)
  18775. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  18776. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  18777. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  18778. do { \
  18779. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  18780. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  18781. } while (0)
  18782. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  18783. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  18784. /* macros for accessing upper 16 bits in dword */
  18785. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  18786. do { \
  18787. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  18788. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  18789. } while (0)
  18790. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  18791. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  18792. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  18793. do { \
  18794. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  18795. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  18796. } while (0)
  18797. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  18798. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  18799. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  18800. do { \
  18801. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  18802. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  18803. } while (0)
  18804. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  18805. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  18806. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  18807. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18808. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  18809. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18810. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  18811. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18812. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  18813. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18814. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  18815. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18816. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  18817. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18818. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  18819. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18820. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  18821. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18822. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  18823. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18824. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  18825. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18826. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  18827. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18828. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  18829. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18830. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  18831. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18832. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  18833. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18834. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  18835. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18836. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  18837. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18838. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  18839. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18840. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  18841. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18842. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  18843. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18844. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  18845. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18846. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  18847. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18848. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  18849. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18850. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  18851. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18852. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  18853. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18854. /* offsets in number dwords */
  18855. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  18856. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  18857. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  18858. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  18859. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  18860. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  18861. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  18862. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  18863. typedef struct {
  18864. A_UINT32 msg_type: 8, /* bits 7:0 */
  18865. rsvd0: 24;/* bits 31:8 */
  18866. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  18867. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  18868. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  18869. rsvd1: 5, /* bits 15:11 */
  18870. ring_id_valid: 1, /* bits 16:16 */
  18871. ring_id_bits: 5, /* bits 21:17 */
  18872. ring_id_offset: 5, /* bits 26:22 */
  18873. rsvd2: 5; /* bits 31:27 */
  18874. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  18875. seq_idx_bits: 5, /* bits 5:1 */
  18876. seq_idx_offset: 5, /* bits 10:6 */
  18877. rsvd3: 5, /* bits 15:11 */
  18878. link_id_valid: 1, /* bits 16:16 */
  18879. link_id_bits: 5, /* bits 21:17 */
  18880. link_id_offset: 5, /* bits 26:22 */
  18881. rsvd4: 5; /* bits 31:27 */
  18882. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  18883. seq_cmd_type_bits: 5, /* bits 5:1 */
  18884. seq_cmd_type_offset: 5, /* bits 10:6 */
  18885. rsvd5: 5, /* bits 15:11 */
  18886. tqm_cmd_valid: 1, /* bits 16:16 */
  18887. tqm_cmd_bits: 5, /* bits 21:17 */
  18888. tqm_cmd_offset: 5, /* bits 26:12 */
  18889. rsvd6: 5; /* bits 31:27 */
  18890. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  18891. mac_id_bits: 5, /* bits 5:1 */
  18892. mac_id_offset: 5, /* bits 10:6 */
  18893. rsvd8: 5, /* bits 15:11 */
  18894. crc_valid: 1, /* bits 16:16 */
  18895. crc_bits: 5, /* bits 21:17 */
  18896. crc_offset: 5, /* bits 26:12 */
  18897. rsvd9: 5; /* bits 31:27 */
  18898. } htt_t2h_ppdu_id_fmt_ind_t;
  18899. /**
  18900. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  18901. *
  18902. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  18903. *
  18904. * @details
  18905. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  18906. * when RX_CCE_SUPER_RULE setup is done
  18907. *
  18908. * This message shows the configuration results after the setup operation.
  18909. * It will always be sent to host.
  18910. * The message would appear as follows:
  18911. *
  18912. * |31 24|23 16|15 8|7 0|
  18913. * |-----------------+-----------------+----------------+----------------|
  18914. * | result | response_type | pdev_id | msg_type |
  18915. * |---------------------------------------------------------------------|
  18916. *
  18917. * The message is interpreted as follows:
  18918. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  18919. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  18920. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  18921. * b'16:23 - response_type: Indicate the response type of this setup
  18922. * done msg
  18923. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  18924. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  18925. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18926. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  18927. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18928. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  18929. * b'24:31 - result: Indicate result of setup operation
  18930. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  18931. * b'24 - is_rule_enough: indicate if there are
  18932. * enough free cce rule slots
  18933. * 0: not enough
  18934. * 1: enough
  18935. * b'25:31 - avail_rule_num: indicate the number of
  18936. * remaining free cce rule slots, only makes sense
  18937. * when is_rule_enough = 0
  18938. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  18939. * b'24 - cfg_result_0: indicate the config result
  18940. * of RX_CCE_SUPER_RULE_0
  18941. * 0: Install/Uninstall fails
  18942. * 1: Install/Uninstall succeeds
  18943. * b'25 - cfg_result_1: indicate the config result
  18944. * of RX_CCE_SUPER_RULE_1
  18945. * 0: Install/Uninstall fails
  18946. * 1: Install/Uninstall succeeds
  18947. * b'26:31 - reserved
  18948. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  18949. * b'24 - cfg_result_0: indicate the config result
  18950. * of RX_CCE_SUPER_RULE_0
  18951. * 0: Release fails
  18952. * 1: Release succeeds
  18953. * b'25 - cfg_result_1: indicate the config result
  18954. * of RX_CCE_SUPER_RULE_1
  18955. * 0: Release fails
  18956. * 1: Release succeeds
  18957. * b'26:31 - reserved
  18958. */
  18959. enum htt_rx_cce_super_rule_setup_done_response_type {
  18960. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  18961. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18962. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18963. /*All reply type should be before this*/
  18964. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  18965. };
  18966. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  18967. A_UINT8 msg_type;
  18968. A_UINT8 pdev_id;
  18969. A_UINT8 response_type;
  18970. union {
  18971. struct {
  18972. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  18973. A_UINT8 is_rule_enough: 1,
  18974. avail_rule_num: 7;
  18975. };
  18976. struct {
  18977. /*
  18978. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  18979. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  18980. */
  18981. A_UINT8 cfg_result_0: 1,
  18982. cfg_result_1: 1,
  18983. rsvd: 6;
  18984. };
  18985. } result;
  18986. } POSTPACK;
  18987. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  18988. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  18989. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  18990. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  18991. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  18992. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  18993. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  18994. do { \
  18995. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  18996. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  18997. } while (0)
  18998. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  18999. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19000. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19001. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19002. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19003. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19004. do { \
  19005. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19006. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19007. } while (0)
  19008. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19009. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19010. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19011. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19012. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19013. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19014. do { \
  19015. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19016. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19017. } while (0)
  19018. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19019. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19020. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19021. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19022. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19023. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19024. do { \
  19025. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19026. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19027. } while (0)
  19028. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19029. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19030. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19031. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19032. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19033. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19034. do { \
  19035. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19036. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19037. } while (0)
  19038. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19039. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19040. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19041. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19042. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19043. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19044. do { \
  19045. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19046. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19047. } while (0)
  19048. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19049. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19050. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19051. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19052. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19053. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19054. do { \
  19055. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19056. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19057. } while (0)
  19058. /**
  19059. * @brief target -> host CoDel MSDU queue latencies array configuration
  19060. *
  19061. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  19062. *
  19063. * @details
  19064. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  19065. * by the target to inform the host of the location and size of the DDR array of
  19066. * per MSDU queue latency metrics. This array is updated by the host and
  19067. * read by the target. The target uses these metric values to determine
  19068. * which MSDU queues have latencies exceeding their CoDel latency target.
  19069. *
  19070. * |31 16|15 8|7 0|
  19071. * |-------------------------------------------+----------|
  19072. * | number of array elements | reserved | MSG_TYPE |
  19073. * |-------------------------------------------+----------|
  19074. * | array physical address, low bits |
  19075. * |------------------------------------------------------|
  19076. * | array physical address, high bits |
  19077. * |------------------------------------------------------|
  19078. * Header fields:
  19079. * - MSG_TYPE
  19080. * Bits 7:0
  19081. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19082. * array configuration message.
  19083. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19084. * - NUM_ELEM
  19085. * Bits 31:16
  19086. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19087. * Value: Specifies the number of elements in the MSDU queue latency
  19088. * metrics array. This value is the same as the maximum number of
  19089. * MSDU queues supported by the target.
  19090. * Since each array element is 16 bits, the size in bytes of the
  19091. * MSDU queue latency metrics array is twice the number of elements.
  19092. * - PADDR_LOW
  19093. * Bits 31:0
  19094. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19095. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19096. * metrics array.
  19097. * - PADDR_HIGH
  19098. * Bits 31:0
  19099. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19100. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19101. * metrics array.
  19102. */
  19103. typedef struct {
  19104. A_UINT32 msg_type: 8, /* bits 7:0 */
  19105. reserved: 8, /* bits 15:8 */
  19106. num_elem: 16; /* bits 31:16 */
  19107. A_UINT32 paddr_low;
  19108. A_UINT32 paddr_high;
  19109. } htt_t2h_codel_msduq_latencies_array_cfg_int_t;
  19110. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19111. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19112. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19113. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19114. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19115. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19116. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19117. do { \
  19118. HTT_CHECK_SET_VAL( \
  19119. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19120. ((_var) |= ((_val) << \
  19121. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19122. } while (0)
  19123. /*
  19124. * This CoDel MSDU queue latencies array whose location and number of
  19125. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19126. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19127. * using milliseconds units.
  19128. */
  19129. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19130. /**
  19131. * @brief target -> host rx completion indication message definition
  19132. *
  19133. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19134. *
  19135. * @details
  19136. * The following diagram shows the format of the Rx completion indication sent
  19137. * from the target to the host
  19138. *
  19139. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19140. * |---------------+----------------------------+----------------|
  19141. * | vdev_id | peer_id | msg_type |
  19142. * hdr: |---------------+--------------------------+-+----------------|
  19143. * | rsvd0 |F| msdu_cnt |
  19144. * pyld: |==========================================+=+================|
  19145. * MSDU 0 | buf addr lo (bits 31:0) |
  19146. * |-----+--------------------------------------+----------------|
  19147. * |rsvd1| SW buffer cookie | buf addr hi |
  19148. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19149. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19150. * |-------------------------------------------------+---------+-|
  19151. * | rsvd3 | err info|E|
  19152. * |=================================================+=========+=|
  19153. * MSDU 1 | buf addr lo (bits 31:0) |
  19154. * : ... :
  19155. * | rsvd3 | err info|E|
  19156. * |-------------------------------------------------------------|
  19157. * Where:
  19158. * F = fragment
  19159. * M = MPDU retry bit
  19160. * R = raw MPDU frame
  19161. * F = first MSDU in MPDU
  19162. * L = last MSDU in MPDU
  19163. * C = MSDU continuation
  19164. * S = Souce Addr is valid
  19165. * D = Dest Addr is valid
  19166. * MC = Dest Addr is multicast / broadcast
  19167. * W = is first MSDU after WoW wakeup
  19168. * R2 = rsvd2
  19169. * E = error valid
  19170. */
  19171. /* htt_t2h_rx_data_msdu_err:
  19172. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19173. * when FW forwards MSDU to host.
  19174. */
  19175. typedef enum htt_t2h_rx_data_msdu_err {
  19176. /* ERR_DECRYPT:
  19177. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19178. * host maintains error stats, recycles buffer.
  19179. */
  19180. HTT_RXDATA_ERR_DECRYPT = 0,
  19181. /* ERR_TKIP_MIC:
  19182. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19183. * Host maintains error stats, recycles buffer, sends notification to
  19184. * middleware.
  19185. */
  19186. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19187. /* ERR_UNENCRYPTED:
  19188. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19189. * Host maintains error stats, recycles buffer.
  19190. */
  19191. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19192. /* ERR_MSDU_LIMIT:
  19193. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19194. * Host maintains error stats, recycles buffer.
  19195. */
  19196. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19197. /* ERR_FLUSH_REQUEST:
  19198. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19199. * Host maintains error stats, recycles buffer.
  19200. */
  19201. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19202. /* ERR_OOR:
  19203. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19204. * Host maintains error stats, recycles buffer mainly for low
  19205. * TCP KPI debugging.
  19206. */
  19207. HTT_RXDATA_ERR_OOR = 5,
  19208. /* ERR_2K_JUMP:
  19209. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19210. * Host maintains error stats, recycles buffer mainly for low
  19211. * TCP KPI debugging.
  19212. */
  19213. HTT_RXDATA_ERR_2K_JUMP = 6,
  19214. /* ERR_ZERO_LEN_MSDU:
  19215. * FW sets this error flag for a 0 length MSDU.
  19216. * Host maintains error stats, recycles buffer.
  19217. */
  19218. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19219. /* add new error codes here */
  19220. HTT_RXDATA_ERR_MAX = 32
  19221. } htt_t2h_rx_data_msdu_err_e;
  19222. struct htt_t2h_rx_data_ind_t
  19223. {
  19224. A_UINT32 /* word 0 */
  19225. /* msg_type:
  19226. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19227. */
  19228. msg_type: 8,
  19229. peer_id: 16, /* This will provide peer data */
  19230. vdev_id: 8; /* This will provide vdev id info */
  19231. A_UINT32 /* word 1 */
  19232. /* msdu_cnt:
  19233. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19234. */
  19235. msdu_cnt: 8,
  19236. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19237. rsvd0: 23;
  19238. /* NOTE:
  19239. * To preserve backwards compatibility,
  19240. * no new fields can be added in this struct.
  19241. */
  19242. };
  19243. struct htt_t2h_rx_data_msdu_info
  19244. {
  19245. A_UINT32 /* word 0 */
  19246. buffer_addr_low : 32;
  19247. A_UINT32 /* word 1 */
  19248. buffer_addr_high : 8,
  19249. sw_buffer_cookie : 21,
  19250. /* fw_offloads_inspected:
  19251. * When reo_destination_indication is 6 in reo_entrance_ring
  19252. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  19253. * of the MPDU are inspected by FW offloads layer, subsequently
  19254. * the MSDUs are qualified to be host interested.
  19255. * In such case the fw_offloads_inspected is set to 1, else 0.
  19256. * This will assist host to not consider such MSDUs for FISA
  19257. * flow addition.
  19258. */
  19259. fw_offloads_inspected : 1,
  19260. rsvd1 : 2;
  19261. A_UINT32 /* word 2 */
  19262. mpdu_retry_bit : 1, /* used for stats maintenance */
  19263. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19264. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19265. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19266. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19267. sa_is_valid : 1, /* used for HW issue check in
  19268. * is_sa_da_idx_valid() */
  19269. da_is_valid : 1, /* used for HW issue check and
  19270. * intra-BSS forwarding */
  19271. da_is_mcbc : 1,
  19272. tid_info : 8, /* used for stats maintenance */
  19273. msdu_length : 14,
  19274. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19275. * provided by fw after WoW exit */
  19276. rsvd2 : 1;
  19277. A_UINT32 /* word 3 */
  19278. error_valid : 1, /* Set if the MSDU has any error */
  19279. error_info : 5, /* If error_valid is TRUE, then refer to
  19280. * "htt_t2h_rx_data_msdu_err_e" for
  19281. * checking error reason. */
  19282. rsvd3 : 26;
  19283. /* NOTE:
  19284. * To preserve backwards compatibility,
  19285. * no new fields can be added in this struct.
  19286. */
  19287. };
  19288. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19289. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19290. * for every Rx DATA IND sent by FW to host.
  19291. */
  19292. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19293. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19294. * This is the size of each MSDU detail that will be piggybacked with the
  19295. * RX IND header.
  19296. */
  19297. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19298. /* member definitions of htt_t2h_rx_data_ind_t */
  19299. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19300. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19301. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19302. do { \
  19303. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19304. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19305. } while (0)
  19306. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19307. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19308. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19309. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19310. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19311. do { \
  19312. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19313. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19314. } while (0)
  19315. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19316. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19317. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19318. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19319. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19320. do { \
  19321. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19322. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19323. } while (0)
  19324. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19325. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19326. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19327. #define HTT_RX_DATA_IND_FRAG_S 8
  19328. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19329. do { \
  19330. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19331. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19332. } while (0)
  19333. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19334. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19335. /* member definitions of htt_t2h_rx_data_msdu_info */
  19336. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19337. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19338. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19339. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19340. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19341. do { \
  19342. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19343. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19344. } while (0)
  19345. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19346. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19347. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19348. do { \
  19349. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19350. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19351. } while (0)
  19352. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19353. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19354. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19355. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19356. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19357. do { \
  19358. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19359. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19360. } while (0)
  19361. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19362. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19363. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  19364. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  19365. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  19366. do { \
  19367. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  19368. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  19369. } while (0)
  19370. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  19371. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  19372. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19373. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19374. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19375. do { \
  19376. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19377. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19378. } while (0)
  19379. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19380. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19381. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19382. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19383. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19384. do { \
  19385. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19386. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19387. } while (0)
  19388. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19389. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19390. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19391. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19392. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19393. do { \
  19394. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19395. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19396. } while (0)
  19397. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19398. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19399. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19400. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19401. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19402. do { \
  19403. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19404. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19405. } while (0)
  19406. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19407. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19408. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19409. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19410. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19411. do { \
  19412. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19413. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19414. } while (0)
  19415. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19416. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19417. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19418. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19419. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19420. do { \
  19421. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19422. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19423. } while (0)
  19424. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19425. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19426. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19427. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19428. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19429. do { \
  19430. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19431. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19432. } while (0)
  19433. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19434. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19435. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19436. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19437. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19438. do { \
  19439. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19440. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19441. } while (0)
  19442. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19443. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19444. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19445. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19446. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19447. do { \
  19448. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19449. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19450. } while (0)
  19451. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19452. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19453. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19454. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19455. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19456. do { \
  19457. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19458. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19459. } while (0)
  19460. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19461. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19462. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19463. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19464. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19465. do { \
  19466. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19467. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19468. } while (0)
  19469. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19470. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19471. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19472. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19473. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19474. do { \
  19475. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19476. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19477. } while (0)
  19478. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19479. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19480. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19481. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19482. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19483. do { \
  19484. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19485. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19486. } while (0)
  19487. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19488. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19489. /**
  19490. * @brief target -> Primary peer migration message to host
  19491. *
  19492. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19493. *
  19494. * @details
  19495. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19496. * to host to flush & set-up the RX rings to new primary peer
  19497. *
  19498. * The message would appear as follows:
  19499. *
  19500. * |31 16|15 12|11 8|7 0|
  19501. * |-------------------------------+---------+---------+--------------|
  19502. * | vdev ID | pdev ID | chip ID | msg type |
  19503. * |-------------------------------+---------+---------+--------------|
  19504. * | ML peer ID | SW peer ID |
  19505. * |-------------------------------+----------------------------------|
  19506. *
  19507. * The message is interpreted as follows:
  19508. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19509. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19510. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19511. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19512. * as primary
  19513. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19514. * as primary
  19515. *
  19516. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19517. * chosen as primary
  19518. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19519. * primary peer belongs.
  19520. */
  19521. typedef struct {
  19522. A_UINT32 msg_type: 8, /* bits 7:0 */
  19523. chip_id: 4, /* bits 11:8 */
  19524. pdev_id: 4, /* bits 15:12 */
  19525. vdev_id: 16; /* bits 31:16 */
  19526. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19527. ml_peer_id: 16; /* bits 31:16 */
  19528. } htt_t2h_primary_link_peer_migrate_ind_t;
  19529. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19530. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19531. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19532. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19533. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19534. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19535. do { \
  19536. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19537. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19538. } while (0)
  19539. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19540. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19541. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19542. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19543. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19544. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19545. do { \
  19546. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19547. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19548. } while (0)
  19549. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19550. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19551. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19552. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19553. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19554. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19555. do { \
  19556. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19557. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19558. } while (0)
  19559. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19560. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19561. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19562. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19563. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19564. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19565. do { \
  19566. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19567. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19568. } while (0)
  19569. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19570. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19571. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19572. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19573. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19574. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19575. do { \
  19576. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19577. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19578. } while (0)
  19579. /**
  19580. * @brief target -> host rx peer AST override message defenition
  19581. *
  19582. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  19583. *
  19584. * @details
  19585. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  19586. * where in the dummy ast index is provided to the host.
  19587. * This new message below is sent to the host at run time from the TX_DE
  19588. * exception path when a SAWF flow is detected for a peer.
  19589. * This is sent up once per SAWF peer.
  19590. * This layout assumes the target operates as little-endian.
  19591. *
  19592. * |31 24|23 16|15 8|7 0|
  19593. * |--------------------------------------+-----------------+-----------------|
  19594. * | SW peer ID | vdev ID | msg type |
  19595. * |-----------------+--------------------+-----------------+-----------------|
  19596. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  19597. * |-----------------+--------------------+-----------------+-----------------|
  19598. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  19599. * |--------------------------------------+-----------------+-----------------|
  19600. * | reserved | dummy AST Index #2 |
  19601. * |--------------------------------------+-----------------------------------|
  19602. *
  19603. * The following field definitions describe the format of the peer ast override
  19604. * index messages sent from the target to the host.
  19605. * - MSG_TYPE
  19606. * Bits 7:0
  19607. * Purpose: identifies this as a peer map v3 message
  19608. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  19609. * - VDEV_ID
  19610. * Bits 15:8
  19611. * Purpose: Indicates which virtual device the peer is associated with.
  19612. * - SW_PEER_ID
  19613. * Bits 31:16
  19614. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  19615. * - MAC_ADDR_L32
  19616. * Bits 31:0
  19617. * Purpose: Identifies which peer node the peer ID is for.
  19618. * Value: lower 4 bytes of peer node's MAC address
  19619. * - MAC_ADDR_U16
  19620. * Bits 15:0
  19621. * Purpose: Identifies which peer node the peer ID is for.
  19622. * Value: upper 2 bytes of peer node's MAC address
  19623. * - AST_INDEX1
  19624. * Bits 31:16
  19625. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  19626. * - AST_INDEX2
  19627. * Bits 15:0
  19628. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  19629. */
  19630. /* dword 0 */
  19631. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  19632. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  19633. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  19634. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  19635. /* dword 1 */
  19636. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  19637. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  19638. /* dword 2 */
  19639. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  19640. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  19641. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  19642. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  19643. /* dword 3 */
  19644. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  19645. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  19646. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  19647. do { \
  19648. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  19649. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  19650. } while (0)
  19651. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  19652. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  19653. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  19654. do { \
  19655. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  19656. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  19657. } while (0)
  19658. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  19659. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  19660. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  19661. do { \
  19662. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  19663. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  19664. } while (0)
  19665. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  19666. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  19667. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  19668. do { \
  19669. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  19670. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  19671. } while (0)
  19672. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  19673. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  19674. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  19675. do { \
  19676. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  19677. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  19678. } while (0)
  19679. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  19680. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  19681. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  19682. do { \
  19683. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  19684. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  19685. } while (0)
  19686. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  19687. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  19688. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  19689. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  19690. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  19691. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  19692. #endif