sde_kms.c 129 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <linux/soc/qcom/panel_event_notifier.h>
  28. #include <drm/drm_atomic_uapi.h>
  29. #include <drm/drm_probe_helper.h>
  30. #include "msm_drv.h"
  31. #include "msm_mmu.h"
  32. #include "msm_gem.h"
  33. #include "dsi_display.h"
  34. #include "dsi_drm.h"
  35. #include "sde_wb.h"
  36. #include "dp_display.h"
  37. #include "dp_drm.h"
  38. #include "dp_mst_drm.h"
  39. #include "sde_kms.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_formats.h"
  42. #include "sde_hw_vbif.h"
  43. #include "sde_vbif.h"
  44. #include "sde_encoder.h"
  45. #include "sde_plane.h"
  46. #include "sde_crtc.h"
  47. #include "sde_color_processing.h"
  48. #include "sde_reg_dma.h"
  49. #include "sde_connector.h"
  50. #include "sde_vm.h"
  51. #include <linux/qcom_scm.h>
  52. #include <linux/qcom-iommu-util.h>
  53. #include "soc/qcom/secure_buffer.h"
  54. #include <linux/qtee_shmbridge.h>
  55. #ifdef CONFIG_DRM_SDE_VM
  56. #include <linux/gunyah/gh_irq_lend.h>
  57. #endif
  58. #define CREATE_TRACE_POINTS
  59. #include "sde_trace.h"
  60. /* defines for secure channel call */
  61. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  62. #define MDP_DEVICE_ID 0x1A
  63. #define DEMURA_REGION_NAME_MAX 32
  64. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  65. static const char * const iommu_ports[] = {
  66. "mdp_0",
  67. };
  68. /**
  69. * Controls size of event log buffer. Specified as a power of 2.
  70. */
  71. #define SDE_EVTLOG_SIZE 1024
  72. /*
  73. * To enable overall DRM driver logging
  74. * # echo 0x2 > /sys/module/drm/parameters/debug
  75. *
  76. * To enable DRM driver h/w logging
  77. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  78. *
  79. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  80. */
  81. #define SDE_DEBUGFS_DIR "msm_sde"
  82. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  83. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  84. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  85. /**
  86. * sdecustom - enable certain driver customizations for sde clients
  87. * Enabling this modifies the standard DRM behavior slightly and assumes
  88. * that the clients have specific knowledge about the modifications that
  89. * are involved, so don't enable this unless you know what you're doing.
  90. *
  91. * Parts of the driver that are affected by this setting may be located by
  92. * searching for invocations of the 'sde_is_custom_client()' function.
  93. *
  94. * This is disabled by default.
  95. */
  96. static bool sdecustom = true;
  97. module_param(sdecustom, bool, 0400);
  98. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  99. static int sde_kms_hw_init(struct msm_kms *kms);
  100. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  101. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  102. static int _sde_kms_register_events(struct msm_kms *kms,
  103. struct drm_mode_object *obj, u32 event, bool en);
  104. bool sde_is_custom_client(void)
  105. {
  106. return sdecustom;
  107. }
  108. #ifdef CONFIG_DEBUG_FS
  109. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  110. {
  111. struct msm_drm_private *priv;
  112. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  113. return NULL;
  114. priv = sde_kms->dev->dev_private;
  115. return priv->debug_root;
  116. }
  117. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  118. {
  119. void *p;
  120. int rc;
  121. void *debugfs_root;
  122. p = sde_hw_util_get_log_mask_ptr();
  123. if (!sde_kms || !p)
  124. return -EINVAL;
  125. debugfs_root = sde_debugfs_get_root(sde_kms);
  126. if (!debugfs_root)
  127. return -EINVAL;
  128. /* allow debugfs_root to be NULL */
  129. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  130. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  131. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  132. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  133. if (rc) {
  134. SDE_ERROR("failed to init perf %d\n", rc);
  135. return rc;
  136. }
  137. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  138. if (sde_kms->catalog->qdss_count)
  139. debugfs_create_u32("qdss", 0600, debugfs_root,
  140. (u32 *)&sde_kms->qdss_enabled);
  141. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  142. (u32 *)&sde_kms->pm_suspend_clk_dump);
  143. return 0;
  144. }
  145. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  146. {
  147. struct sde_kms *sde_kms = to_sde_kms(kms);
  148. /* don't need to NULL check debugfs_root */
  149. if (sde_kms) {
  150. sde_debugfs_vbif_destroy(sde_kms);
  151. sde_debugfs_core_irq_destroy(sde_kms);
  152. }
  153. }
  154. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  155. {
  156. int i;
  157. struct device *dev = sde_kms->dev->dev;
  158. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  159. for (i = 0; i < sde_kms->dsi_display_count; i++)
  160. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  161. return 0;
  162. }
  163. #else
  164. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  165. {
  166. return 0;
  167. }
  168. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  169. {
  170. }
  171. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  172. {
  173. return 0;
  174. }
  175. #endif
  176. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  177. struct drm_crtc *crtc)
  178. {
  179. struct drm_encoder *encoder;
  180. struct drm_device *dev;
  181. int ret;
  182. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  183. SDE_ERROR("invalid params\n");
  184. return;
  185. }
  186. if (!crtc->state->enable) {
  187. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  188. return;
  189. }
  190. if (!crtc->state->active) {
  191. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  192. return;
  193. }
  194. dev = crtc->dev;
  195. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  196. if (encoder->crtc != crtc)
  197. continue;
  198. /*
  199. * Video Mode - Wait for VSYNC
  200. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  201. * complete
  202. */
  203. SDE_EVT32_VERBOSE(DRMID(crtc));
  204. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  205. if (ret && ret != -EWOULDBLOCK) {
  206. SDE_ERROR(
  207. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  208. crtc->base.id, encoder->base.id, ret);
  209. break;
  210. }
  211. }
  212. }
  213. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  214. struct drm_crtc *crtc, bool enable)
  215. {
  216. struct drm_device *dev;
  217. struct msm_drm_private *priv;
  218. struct sde_mdss_cfg *sde_cfg;
  219. struct drm_plane *plane;
  220. int i, ret;
  221. dev = sde_kms->dev;
  222. priv = dev->dev_private;
  223. sde_cfg = sde_kms->catalog;
  224. ret = sde_vbif_halt_xin_mask(sde_kms,
  225. sde_cfg->sui_block_xin_mask, enable);
  226. if (ret) {
  227. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  228. return ret;
  229. }
  230. if (enable) {
  231. for (i = 0; i < priv->num_planes; i++) {
  232. plane = priv->planes[i];
  233. sde_plane_secure_ctrl_xin_client(plane, crtc);
  234. }
  235. }
  236. return 0;
  237. }
  238. /**
  239. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  240. * @sde_kms: Pointer to sde_kms struct
  241. * @vimd: switch the stage 2 translation to this VMID
  242. */
  243. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  244. {
  245. struct device dummy = {};
  246. dma_addr_t dma_handle;
  247. uint32_t num_sids;
  248. uint32_t *sec_sid;
  249. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  250. int ret = 0, i;
  251. struct qtee_shm shm;
  252. bool qtee_en = qtee_shmbridge_is_enabled();
  253. phys_addr_t mem_addr;
  254. u64 mem_size;
  255. num_sids = sde_cfg->sec_sid_mask_count;
  256. if (!num_sids) {
  257. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  258. return -EINVAL;
  259. }
  260. if (qtee_en) {
  261. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  262. &shm);
  263. if (ret)
  264. return -ENOMEM;
  265. sec_sid = (uint32_t *) shm.vaddr;
  266. mem_addr = shm.paddr;
  267. /**
  268. * SMMUSecureModeSwitch requires the size to be number of SID's
  269. * but shm allocates size in pages. Modify the args as per
  270. * client requirement.
  271. */
  272. mem_size = sizeof(uint32_t) * num_sids;
  273. } else {
  274. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  275. if (!sec_sid)
  276. return -ENOMEM;
  277. mem_addr = virt_to_phys(sec_sid);
  278. mem_size = sizeof(uint32_t) * num_sids;
  279. }
  280. for (i = 0; i < num_sids; i++) {
  281. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  282. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  283. }
  284. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  285. if (ret) {
  286. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  287. goto map_error;
  288. }
  289. set_dma_ops(&dummy, NULL);
  290. dma_handle = dma_map_single(&dummy, sec_sid,
  291. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  292. if (dma_mapping_error(&dummy, dma_handle)) {
  293. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  294. vmid);
  295. goto map_error;
  296. }
  297. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  298. vmid, num_sids, qtee_en);
  299. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  300. mem_size, vmid);
  301. if (ret)
  302. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  303. vmid, ret);
  304. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  305. vmid, qtee_en, num_sids, ret);
  306. dma_unmap_single(&dummy, dma_handle,
  307. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  308. map_error:
  309. if (qtee_en)
  310. qtee_shmbridge_free_shm(&shm);
  311. else
  312. kfree(sec_sid);
  313. return ret;
  314. }
  315. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  316. {
  317. u32 ret;
  318. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  319. return 0;
  320. /* detach_all_contexts */
  321. ret = sde_kms_mmu_detach(sde_kms, false);
  322. if (ret) {
  323. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  324. goto mmu_error;
  325. }
  326. ret = _sde_kms_scm_call(sde_kms, vmid);
  327. if (ret) {
  328. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  329. goto scm_error;
  330. }
  331. return 0;
  332. scm_error:
  333. sde_kms_mmu_attach(sde_kms, false);
  334. mmu_error:
  335. atomic_dec(&sde_kms->detach_all_cb);
  336. return ret;
  337. }
  338. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  339. u32 old_vmid)
  340. {
  341. u32 ret;
  342. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  343. return 0;
  344. ret = _sde_kms_scm_call(sde_kms, vmid);
  345. if (ret) {
  346. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  347. goto scm_error;
  348. }
  349. /* attach_all_contexts */
  350. ret = sde_kms_mmu_attach(sde_kms, false);
  351. if (ret) {
  352. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  353. goto mmu_error;
  354. }
  355. return 0;
  356. mmu_error:
  357. _sde_kms_scm_call(sde_kms, old_vmid);
  358. scm_error:
  359. atomic_inc(&sde_kms->detach_all_cb);
  360. return ret;
  361. }
  362. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  363. {
  364. u32 ret;
  365. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  366. return 0;
  367. /* detach secure_context */
  368. ret = sde_kms_mmu_detach(sde_kms, true);
  369. if (ret) {
  370. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  371. goto mmu_error;
  372. }
  373. ret = _sde_kms_scm_call(sde_kms, vmid);
  374. if (ret) {
  375. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  376. goto scm_error;
  377. }
  378. return 0;
  379. scm_error:
  380. sde_kms_mmu_attach(sde_kms, true);
  381. mmu_error:
  382. atomic_dec(&sde_kms->detach_sec_cb);
  383. return ret;
  384. }
  385. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  386. u32 old_vmid)
  387. {
  388. u32 ret;
  389. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  390. return 0;
  391. ret = _sde_kms_scm_call(sde_kms, vmid);
  392. if (ret) {
  393. goto scm_error;
  394. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  395. }
  396. ret = sde_kms_mmu_attach(sde_kms, true);
  397. if (ret) {
  398. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  399. goto mmu_error;
  400. }
  401. return 0;
  402. mmu_error:
  403. _sde_kms_scm_call(sde_kms, old_vmid);
  404. scm_error:
  405. atomic_inc(&sde_kms->detach_sec_cb);
  406. return ret;
  407. }
  408. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  409. struct drm_crtc *crtc, bool enable)
  410. {
  411. int ret;
  412. if (enable) {
  413. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  414. if (ret < 0) {
  415. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  416. return ret;
  417. }
  418. sde_crtc_misr_setup(crtc, true, 1);
  419. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  420. if (ret) {
  421. sde_crtc_misr_setup(crtc, false, 0);
  422. pm_runtime_put_sync(sde_kms->dev->dev);
  423. return ret;
  424. }
  425. } else {
  426. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  427. sde_crtc_misr_setup(crtc, false, 0);
  428. pm_runtime_put_sync(sde_kms->dev->dev);
  429. }
  430. return 0;
  431. }
  432. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  433. bool post_commit)
  434. {
  435. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  436. int old_smmu_state = smmu_state->state;
  437. int ret = 0;
  438. u32 vmid;
  439. if (!sde_kms || !crtc) {
  440. SDE_ERROR("invalid argument(s)\n");
  441. return -EINVAL;
  442. }
  443. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  444. post_commit, smmu_state->sui_misr_state,
  445. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  446. if ((!smmu_state->transition_type) ||
  447. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  448. /* Bail out */
  449. return 0;
  450. /* enable sui misr if requested, before the transition */
  451. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  452. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  453. if (ret) {
  454. smmu_state->sui_misr_state = NONE;
  455. goto end;
  456. }
  457. }
  458. mutex_lock(&sde_kms->secure_transition_lock);
  459. switch (smmu_state->state) {
  460. case DETACH_ALL_REQ:
  461. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  462. if (!ret)
  463. smmu_state->state = DETACHED;
  464. break;
  465. case ATTACH_ALL_REQ:
  466. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  467. VMID_CP_SEC_DISPLAY);
  468. if (!ret) {
  469. smmu_state->state = ATTACHED;
  470. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  471. }
  472. break;
  473. case DETACH_SEC_REQ:
  474. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  475. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  476. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  477. if (!ret)
  478. smmu_state->state = DETACHED_SEC;
  479. break;
  480. case ATTACH_SEC_REQ:
  481. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  482. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  483. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  484. if (!ret) {
  485. smmu_state->state = ATTACHED;
  486. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  487. }
  488. break;
  489. default:
  490. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  491. DRMID(crtc), smmu_state->state,
  492. smmu_state->transition_type);
  493. ret = -EINVAL;
  494. break;
  495. }
  496. mutex_unlock(&sde_kms->secure_transition_lock);
  497. /* disable sui misr if requested, after the transition */
  498. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  499. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  500. if (ret)
  501. goto end;
  502. }
  503. end:
  504. smmu_state->transition_error = false;
  505. if (ret) {
  506. smmu_state->transition_error = true;
  507. SDE_ERROR(
  508. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  509. DRMID(crtc), old_smmu_state, smmu_state->state,
  510. smmu_state->secure_level, ret);
  511. smmu_state->state = smmu_state->prev_state;
  512. smmu_state->secure_level = smmu_state->prev_secure_level;
  513. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  514. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  515. }
  516. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  517. DRMID(crtc), old_smmu_state, smmu_state->state,
  518. smmu_state->secure_level, ret);
  519. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  520. smmu_state->transition_type,
  521. smmu_state->transition_error,
  522. smmu_state->secure_level, smmu_state->prev_secure_level,
  523. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  524. smmu_state->sui_misr_state = NONE;
  525. smmu_state->transition_type = NONE;
  526. return ret;
  527. }
  528. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  529. struct drm_atomic_state *state)
  530. {
  531. struct drm_crtc *crtc;
  532. struct drm_crtc_state *old_crtc_state;
  533. struct drm_plane_state *old_plane_state, *new_plane_state;
  534. struct drm_plane *plane;
  535. struct drm_plane_state *plane_state;
  536. struct sde_kms *sde_kms = to_sde_kms(kms);
  537. struct drm_device *dev = sde_kms->dev;
  538. int i, ops = 0, ret = 0;
  539. bool old_valid_fb = false;
  540. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  541. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  542. if (!crtc->state || !crtc->state->active)
  543. continue;
  544. /*
  545. * It is safe to assume only one active crtc,
  546. * and compatible translation modes on the
  547. * planes staged on this crtc.
  548. * otherwise validation would have failed.
  549. * For this CRTC,
  550. */
  551. /*
  552. * 1. Check if old state on the CRTC has planes
  553. * staged with valid fbs
  554. */
  555. for_each_old_plane_in_state(state, plane, plane_state, i) {
  556. if (!plane_state->crtc)
  557. continue;
  558. if (plane_state->fb) {
  559. old_valid_fb = true;
  560. break;
  561. }
  562. }
  563. /*
  564. * 2.Get the operations needed to be performed before
  565. * secure transition can be initiated.
  566. */
  567. ops = sde_crtc_get_secure_transition_ops(crtc,
  568. old_crtc_state, old_valid_fb);
  569. if (ops < 0) {
  570. SDE_ERROR("invalid secure operations %x\n", ops);
  571. return ops;
  572. }
  573. if (!ops) {
  574. smmu_state->transition_error = false;
  575. goto no_ops;
  576. }
  577. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  578. crtc->base.id, ops, crtc->state);
  579. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  580. /* 3. Perform operations needed for secure transition */
  581. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  582. SDE_DEBUG("wait_for_transfer_done\n");
  583. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  584. }
  585. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  586. SDE_DEBUG("cleanup planes\n");
  587. drm_atomic_helper_cleanup_planes(dev, state);
  588. for_each_oldnew_plane_in_state(state, plane,
  589. old_plane_state, new_plane_state, i)
  590. sde_plane_destroy_fb(old_plane_state);
  591. }
  592. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  593. SDE_DEBUG("secure ctrl\n");
  594. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  595. }
  596. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  597. SDE_DEBUG("prepare planes %d",
  598. crtc->state->plane_mask);
  599. drm_atomic_crtc_for_each_plane(plane,
  600. crtc) {
  601. const struct drm_plane_helper_funcs *funcs;
  602. plane_state = plane->state;
  603. funcs = plane->helper_private;
  604. SDE_DEBUG("psde:%d FB[%u]\n",
  605. plane->base.id,
  606. plane->fb->base.id);
  607. if (!funcs)
  608. continue;
  609. if (funcs->prepare_fb(plane, plane_state)) {
  610. ret = funcs->prepare_fb(plane,
  611. plane_state);
  612. if (ret)
  613. return ret;
  614. }
  615. }
  616. }
  617. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  618. SDE_DEBUG("secure operations completed\n");
  619. }
  620. no_ops:
  621. return 0;
  622. }
  623. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  624. unsigned int splash_buffer_size,
  625. unsigned int ramdump_base,
  626. unsigned int ramdump_buffer_size)
  627. {
  628. unsigned long pfn_start, pfn_end, pfn_idx;
  629. int ret = 0;
  630. if (!mem_addr || !splash_buffer_size) {
  631. SDE_ERROR("invalid params\n");
  632. return -EINVAL;
  633. }
  634. /* leave ramdump memory only if base address matches */
  635. if (ramdump_base == mem_addr &&
  636. ramdump_buffer_size <= splash_buffer_size) {
  637. mem_addr += ramdump_buffer_size;
  638. splash_buffer_size -= ramdump_buffer_size;
  639. }
  640. pfn_start = mem_addr >> PAGE_SHIFT;
  641. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  642. ret = memblock_free(mem_addr, splash_buffer_size);
  643. if (ret) {
  644. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  645. return ret;
  646. }
  647. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  648. free_reserved_page(pfn_to_page(pfn_idx));
  649. return ret;
  650. }
  651. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  652. struct sde_splash_mem *splash)
  653. {
  654. struct msm_mmu *mmu = NULL;
  655. int ret = 0;
  656. if (!sde_kms->aspace[0]) {
  657. SDE_ERROR("aspace not found for sde kms node\n");
  658. return -EINVAL;
  659. }
  660. mmu = sde_kms->aspace[0]->mmu;
  661. if (!mmu) {
  662. SDE_ERROR("mmu not found for aspace\n");
  663. return -EINVAL;
  664. }
  665. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  666. SDE_ERROR("invalid input params for map\n");
  667. return -EINVAL;
  668. }
  669. if (!splash->ref_cnt) {
  670. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  671. splash->splash_buf_base,
  672. splash->splash_buf_size,
  673. IOMMU_READ | IOMMU_NOEXEC);
  674. if (ret)
  675. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  676. }
  677. splash->ref_cnt++;
  678. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  679. splash->splash_buf_base,
  680. splash->splash_buf_size,
  681. splash->ref_cnt);
  682. return ret;
  683. }
  684. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  685. {
  686. int i = 0;
  687. int ret = 0;
  688. struct sde_splash_mem *region;
  689. if (!sde_kms)
  690. return -EINVAL;
  691. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  692. region = sde_kms->splash_data.splash_display[i].splash;
  693. ret = _sde_kms_splash_mem_get(sde_kms, region);
  694. if (ret)
  695. return ret;
  696. /* Demura is optional and need not exist */
  697. region = sde_kms->splash_data.splash_display[i].demura;
  698. if (region) {
  699. ret = _sde_kms_splash_mem_get(sde_kms, region);
  700. if (ret)
  701. return ret;
  702. }
  703. }
  704. return ret;
  705. }
  706. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  707. struct sde_splash_mem *splash)
  708. {
  709. struct msm_mmu *mmu = NULL;
  710. int rc = 0;
  711. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  712. SDE_ERROR("invalid params\n");
  713. return -EINVAL;
  714. }
  715. mmu = sde_kms->aspace[0]->mmu;
  716. if (!splash || !splash->ref_cnt ||
  717. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  718. return -EINVAL;
  719. splash->ref_cnt--;
  720. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  721. splash->splash_buf_base, splash->ref_cnt);
  722. if (!splash->ref_cnt) {
  723. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  724. splash->splash_buf_size);
  725. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  726. splash->splash_buf_size, splash->ramdump_base,
  727. splash->ramdump_size);
  728. splash->splash_buf_base = 0;
  729. splash->splash_buf_size = 0;
  730. }
  731. return rc;
  732. }
  733. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  734. {
  735. int i = 0;
  736. int ret = 0, failure = 0;
  737. struct sde_splash_mem *region;
  738. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  739. return -EINVAL;
  740. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  741. region = sde_kms->splash_data.splash_display[i].splash;
  742. ret = _sde_kms_splash_mem_put(sde_kms, region);
  743. if (ret) {
  744. failure = 1;
  745. pr_err("Error unmapping splash mem for display %d\n",
  746. i);
  747. }
  748. /* Demura is optional and need not exist */
  749. region = sde_kms->splash_data.splash_display[i].demura;
  750. if (region) {
  751. ret = _sde_kms_splash_mem_put(sde_kms, region);
  752. if (ret) {
  753. failure = 1;
  754. pr_err("Error unmapping demura mem for display %d\n",
  755. i);
  756. }
  757. }
  758. }
  759. if (failure)
  760. ret = -EINVAL;
  761. return ret;
  762. }
  763. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  764. struct drm_connector_state *conn_state)
  765. {
  766. int lp_mode, blank;
  767. if (crtc_state->active)
  768. lp_mode = sde_connector_get_property(conn_state,
  769. CONNECTOR_PROP_LP);
  770. else
  771. lp_mode = SDE_MODE_DPMS_OFF;
  772. switch (lp_mode) {
  773. case SDE_MODE_DPMS_ON:
  774. blank = DRM_PANEL_EVENT_UNBLANK;
  775. break;
  776. case SDE_MODE_DPMS_LP1:
  777. case SDE_MODE_DPMS_LP2:
  778. blank = DRM_PANEL_EVENT_BLANK_LP;
  779. break;
  780. case SDE_MODE_DPMS_OFF:
  781. default:
  782. blank = DRM_PANEL_EVENT_BLANK;
  783. break;
  784. }
  785. return blank;
  786. }
  787. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  788. bool is_pre_commit)
  789. {
  790. struct panel_event_notification notification;
  791. struct drm_connector *connector;
  792. struct drm_connector_state *old_conn_state;
  793. struct drm_crtc_state *old_crtc_state;
  794. struct drm_crtc *crtc;
  795. struct sde_connector *c_conn;
  796. int i, old_mode, new_mode, old_fps, new_fps;
  797. enum panel_event_notifier_tag panel_type;
  798. for_each_old_connector_in_state(old_state, connector,
  799. old_conn_state, i) {
  800. crtc = connector->state->crtc ? connector->state->crtc :
  801. old_conn_state->crtc;
  802. if (!crtc)
  803. continue;
  804. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  805. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  806. if (old_conn_state->crtc) {
  807. old_crtc_state = drm_atomic_get_existing_crtc_state(
  808. old_state, old_conn_state->crtc);
  809. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  810. old_mode = _sde_kms_get_blank(old_crtc_state,
  811. old_conn_state);
  812. } else {
  813. old_fps = 0;
  814. old_mode = DRM_PANEL_EVENT_BLANK;
  815. }
  816. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  817. c_conn = to_sde_connector(connector);
  818. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  819. c_conn->panel, crtc->state->active,
  820. old_conn_state->crtc);
  821. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  822. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  823. /* If suspend resume and fps change are happening
  824. * at the same time, give preference to power mode
  825. * changes rather than fps change.
  826. */
  827. if ((old_mode == new_mode) && (old_fps != new_fps))
  828. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  829. if (!c_conn->panel)
  830. continue;
  831. panel_type = sde_encoder_is_primary_display(
  832. connector->encoder) ?
  833. PANEL_EVENT_NOTIFICATION_PRIMARY :
  834. PANEL_EVENT_NOTIFICATION_SECONDARY;
  835. notification.notif_type = new_mode;
  836. notification.panel = c_conn->panel;
  837. notification.notif_data.old_fps = old_fps;
  838. notification.notif_data.new_fps = new_fps;
  839. notification.notif_data.early_trigger = is_pre_commit;
  840. panel_event_notification_trigger(panel_type,
  841. &notification);
  842. }
  843. }
  844. }
  845. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  846. struct drm_atomic_state *state)
  847. {
  848. int i;
  849. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  850. struct drm_crtc *crtc, *vm_crtc = NULL;
  851. struct drm_crtc_state *new_cstate, *old_cstate;
  852. struct sde_crtc_state *vm_cstate;
  853. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  854. if (!new_cstate->active && !old_cstate->active)
  855. continue;
  856. vm_cstate = to_sde_crtc_state(new_cstate);
  857. vm_req = sde_crtc_get_property(vm_cstate,
  858. CRTC_PROP_VM_REQ_STATE);
  859. if (vm_req != VM_REQ_NONE) {
  860. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  861. vm_req, crtc->base.id);
  862. vm_crtc = crtc;
  863. break;
  864. }
  865. }
  866. return vm_crtc;
  867. }
  868. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  869. struct drm_atomic_state *state)
  870. {
  871. struct drm_device *ddev;
  872. struct drm_crtc *crtc;
  873. struct drm_crtc_state *new_cstate;
  874. struct drm_encoder *encoder;
  875. struct drm_connector *connector;
  876. struct sde_vm_ops *vm_ops;
  877. struct sde_crtc_state *cstate;
  878. struct drm_connector_list_iter iter;
  879. enum sde_crtc_vm_req vm_req;
  880. int rc = 0;
  881. ddev = sde_kms->dev;
  882. vm_ops = sde_vm_get_ops(sde_kms);
  883. if (!vm_ops)
  884. return -EINVAL;
  885. crtc = sde_kms_vm_get_vm_crtc(state);
  886. if (!crtc)
  887. return 0;
  888. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  889. cstate = to_sde_crtc_state(new_cstate);
  890. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  891. if (vm_req != VM_REQ_ACQUIRE)
  892. return 0;
  893. /* enable MDSS irq line */
  894. sde_irq_update(&sde_kms->base, true);
  895. /* clear the stale IRQ status bits */
  896. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  897. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  898. /* enable the display path IRQ's */
  899. drm_for_each_encoder_mask(encoder, crtc->dev,
  900. crtc->state->encoder_mask) {
  901. if (sde_encoder_in_clone_mode(encoder))
  902. continue;
  903. sde_encoder_irq_control(encoder, true);
  904. }
  905. /* Schedule ESD work */
  906. drm_connector_list_iter_begin(ddev, &iter);
  907. drm_for_each_connector_iter(connector, &iter)
  908. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  909. sde_connector_schedule_status_work(connector, true);
  910. drm_connector_list_iter_end(&iter);
  911. /* enable vblank events */
  912. drm_crtc_vblank_on(crtc);
  913. sde_dbg_set_hw_ownership_status(true);
  914. /* handle non-SDE pre_acquire */
  915. if (vm_ops->vm_client_post_acquire)
  916. rc = vm_ops->vm_client_post_acquire(sde_kms);
  917. return rc;
  918. }
  919. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  920. struct drm_atomic_state *state)
  921. {
  922. struct drm_device *ddev;
  923. struct drm_plane *plane;
  924. struct drm_crtc *crtc;
  925. struct drm_crtc_state *new_cstate;
  926. struct sde_crtc_state *cstate;
  927. enum sde_crtc_vm_req vm_req;
  928. ddev = sde_kms->dev;
  929. crtc = sde_kms_vm_get_vm_crtc(state);
  930. if (!crtc)
  931. return 0;
  932. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  933. cstate = to_sde_crtc_state(new_cstate);
  934. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  935. if (vm_req != VM_REQ_ACQUIRE)
  936. return 0;
  937. /* Clear the stale IRQ status bits */
  938. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  939. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  940. /* Program the SID's for the trusted VM */
  941. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  942. sde_plane_set_sid(plane, 1);
  943. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  944. sde_dbg_set_hw_ownership_status(true);
  945. return 0;
  946. }
  947. static void sde_kms_prepare_commit(struct msm_kms *kms,
  948. struct drm_atomic_state *state)
  949. {
  950. struct sde_kms *sde_kms;
  951. struct msm_drm_private *priv;
  952. struct drm_device *dev;
  953. struct drm_encoder *encoder;
  954. struct drm_crtc *crtc;
  955. struct drm_crtc_state *cstate;
  956. struct sde_vm_ops *vm_ops;
  957. int i, rc;
  958. if (!kms)
  959. return;
  960. sde_kms = to_sde_kms(kms);
  961. dev = sde_kms->dev;
  962. if (!dev || !dev->dev_private)
  963. return;
  964. priv = dev->dev_private;
  965. SDE_ATRACE_BEGIN("prepare_commit");
  966. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  967. if (rc < 0) {
  968. SDE_ERROR("failed to enable power resources %d\n", rc);
  969. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  970. goto end;
  971. }
  972. if (sde_kms->first_kickoff) {
  973. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  974. sde_kms->first_kickoff = false;
  975. }
  976. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  977. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  978. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  979. SDE_ERROR("crtc:%d, initiating hw reset\n",
  980. DRMID(crtc));
  981. sde_encoder_needs_hw_reset(encoder);
  982. sde_crtc_set_needs_hw_reset(crtc);
  983. }
  984. }
  985. }
  986. /*
  987. * NOTE: for secure use cases we want to apply the new HW
  988. * configuration only after completing preparation for secure
  989. * transitions prepare below if any transtions is required.
  990. */
  991. sde_kms_prepare_secure_transition(kms, state);
  992. vm_ops = sde_vm_get_ops(sde_kms);
  993. if (!vm_ops)
  994. goto end_vm;
  995. if (vm_ops->vm_prepare_commit)
  996. vm_ops->vm_prepare_commit(sde_kms, state);
  997. end_vm:
  998. _sde_kms_drm_check_dpms(state, true);
  999. end:
  1000. SDE_ATRACE_END("prepare_commit");
  1001. }
  1002. static void sde_kms_commit(struct msm_kms *kms,
  1003. struct drm_atomic_state *old_state)
  1004. {
  1005. struct sde_kms *sde_kms;
  1006. struct drm_crtc *crtc;
  1007. struct drm_crtc_state *old_crtc_state;
  1008. int i;
  1009. if (!kms || !old_state)
  1010. return;
  1011. sde_kms = to_sde_kms(kms);
  1012. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1013. SDE_ERROR("power resource is not enabled\n");
  1014. return;
  1015. }
  1016. SDE_ATRACE_BEGIN("sde_kms_commit");
  1017. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1018. if (crtc->state->active) {
  1019. SDE_EVT32(DRMID(crtc), old_state);
  1020. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1021. }
  1022. }
  1023. SDE_ATRACE_END("sde_kms_commit");
  1024. }
  1025. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1026. struct sde_splash_display *splash_display)
  1027. {
  1028. if (!sde_kms || !splash_display ||
  1029. !sde_kms->splash_data.num_splash_displays)
  1030. return;
  1031. if (sde_kms->splash_data.num_splash_regions) {
  1032. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1033. if (splash_display->demura)
  1034. _sde_kms_splash_mem_put(sde_kms,
  1035. splash_display->demura);
  1036. }
  1037. sde_kms->splash_data.num_splash_displays--;
  1038. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1039. sde_kms->splash_data.num_splash_displays);
  1040. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1041. }
  1042. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1043. struct drm_crtc *crtc)
  1044. {
  1045. struct msm_drm_private *priv;
  1046. struct sde_splash_display *splash_display;
  1047. int i;
  1048. if (!sde_kms || !crtc)
  1049. return;
  1050. priv = sde_kms->dev->dev_private;
  1051. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1052. return;
  1053. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1054. sde_kms->splash_data.num_splash_displays);
  1055. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1056. splash_display = &sde_kms->splash_data.splash_display[i];
  1057. if (splash_display->encoder &&
  1058. crtc == splash_display->encoder->crtc)
  1059. break;
  1060. }
  1061. if (i >= MAX_DSI_DISPLAYS)
  1062. return;
  1063. if (splash_display->cont_splash_enabled) {
  1064. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1065. splash_display, false);
  1066. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1067. }
  1068. /* remove the votes if all displays are done with splash */
  1069. if (!sde_kms->splash_data.num_splash_displays) {
  1070. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1071. sde_power_data_bus_set_quota(&priv->phandle, i,
  1072. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1073. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1074. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1075. pm_runtime_put_sync(sde_kms->dev->dev);
  1076. }
  1077. }
  1078. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1079. {
  1080. struct drm_connector *connector;
  1081. struct drm_connector_list_iter iter;
  1082. struct drm_encoder *encoder;
  1083. /* Cancel CRTC work */
  1084. sde_crtc_cancel_delayed_work(crtc);
  1085. /* Cancel ESD work */
  1086. drm_connector_list_iter_begin(crtc->dev, &iter);
  1087. drm_for_each_connector_iter(connector, &iter)
  1088. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1089. sde_connector_schedule_status_work(connector, false);
  1090. drm_connector_list_iter_end(&iter);
  1091. /* Cancel Idle-PC work */
  1092. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1093. if (sde_encoder_in_clone_mode(encoder))
  1094. continue;
  1095. sde_encoder_cancel_delayed_work(encoder);
  1096. }
  1097. }
  1098. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1099. struct drm_atomic_state *state, bool is_primary)
  1100. {
  1101. struct drm_crtc *crtc;
  1102. struct drm_encoder *encoder;
  1103. int rc = 0;
  1104. crtc = sde_kms_vm_get_vm_crtc(state);
  1105. if (!crtc)
  1106. return 0;
  1107. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1108. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1109. sde_kms_cancel_delayed_work(crtc);
  1110. /* disable SDE irq's */
  1111. drm_for_each_encoder_mask(encoder, crtc->dev,
  1112. crtc->state->encoder_mask) {
  1113. if (sde_encoder_in_clone_mode(encoder))
  1114. continue;
  1115. sde_encoder_irq_control(encoder, false);
  1116. }
  1117. if (is_primary) {
  1118. /* disable IRQ line */
  1119. sde_irq_update(&sde_kms->base, false);
  1120. /* disable vblank events */
  1121. drm_crtc_vblank_off(crtc);
  1122. /* reset sw state */
  1123. sde_crtc_reset_sw_state(crtc);
  1124. }
  1125. sde_dbg_set_hw_ownership_status(false);
  1126. return rc;
  1127. }
  1128. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1129. struct drm_atomic_state *state)
  1130. {
  1131. struct sde_vm_ops *vm_ops;
  1132. struct drm_device *ddev;
  1133. struct drm_crtc *crtc;
  1134. struct drm_plane *plane;
  1135. struct sde_crtc_state *cstate;
  1136. struct drm_crtc_state *new_cstate;
  1137. enum sde_crtc_vm_req vm_req;
  1138. int rc = 0;
  1139. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1140. return -EINVAL;
  1141. vm_ops = sde_vm_get_ops(sde_kms);
  1142. ddev = sde_kms->dev;
  1143. crtc = sde_kms_vm_get_vm_crtc(state);
  1144. if (!crtc)
  1145. return 0;
  1146. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1147. cstate = to_sde_crtc_state(new_cstate);
  1148. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1149. if (vm_req != VM_REQ_RELEASE)
  1150. return 0;
  1151. sde_kms_vm_pre_release(sde_kms, state, false);
  1152. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1153. sde_plane_set_sid(plane, 0);
  1154. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1155. sde_vm_lock(sde_kms);
  1156. if (vm_ops->vm_release)
  1157. rc = vm_ops->vm_release(sde_kms);
  1158. sde_vm_unlock(sde_kms);
  1159. return rc;
  1160. }
  1161. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1162. struct drm_atomic_state *state)
  1163. {
  1164. struct sde_vm_ops *vm_ops;
  1165. struct sde_crtc_state *cstate;
  1166. struct drm_crtc *crtc;
  1167. struct drm_crtc_state *new_cstate;
  1168. enum sde_crtc_vm_req vm_req;
  1169. int rc = 0;
  1170. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1171. return -EINVAL;
  1172. vm_ops = sde_vm_get_ops(sde_kms);
  1173. crtc = sde_kms_vm_get_vm_crtc(state);
  1174. if (!crtc)
  1175. return 0;
  1176. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1177. cstate = to_sde_crtc_state(new_cstate);
  1178. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1179. if (vm_req != VM_REQ_RELEASE)
  1180. return 0;
  1181. /* handle SDE pre-release */
  1182. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1183. if (rc) {
  1184. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1185. goto exit;
  1186. }
  1187. /* properly handoff color processing features */
  1188. sde_cp_crtc_vm_primary_handoff(crtc);
  1189. /* handle non-SDE clients pre-release */
  1190. if (vm_ops->vm_client_pre_release) {
  1191. rc = vm_ops->vm_client_pre_release(sde_kms);
  1192. if (rc) {
  1193. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1194. rc);
  1195. goto exit;
  1196. }
  1197. }
  1198. sde_vm_lock(sde_kms);
  1199. /* release HW */
  1200. if (vm_ops->vm_release) {
  1201. rc = vm_ops->vm_release(sde_kms);
  1202. if (rc)
  1203. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1204. }
  1205. sde_vm_unlock(sde_kms);
  1206. _sde_crtc_vm_release_notify(crtc);
  1207. exit:
  1208. return rc;
  1209. }
  1210. static void sde_kms_complete_commit(struct msm_kms *kms,
  1211. struct drm_atomic_state *old_state)
  1212. {
  1213. struct sde_kms *sde_kms;
  1214. struct msm_drm_private *priv;
  1215. struct drm_crtc *crtc;
  1216. struct drm_crtc_state *old_crtc_state;
  1217. struct drm_connector *connector;
  1218. struct drm_connector_state *old_conn_state;
  1219. struct msm_display_conn_params params;
  1220. struct sde_vm_ops *vm_ops;
  1221. int i, rc = 0;
  1222. if (!kms || !old_state)
  1223. return;
  1224. sde_kms = to_sde_kms(kms);
  1225. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1226. return;
  1227. priv = sde_kms->dev->dev_private;
  1228. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1229. SDE_ERROR("power resource is not enabled\n");
  1230. return;
  1231. }
  1232. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1233. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1234. sde_crtc_complete_commit(crtc, old_crtc_state);
  1235. /* complete secure transitions if any */
  1236. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1237. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1238. }
  1239. for_each_old_connector_in_state(old_state, connector,
  1240. old_conn_state, i) {
  1241. struct sde_connector *c_conn;
  1242. c_conn = to_sde_connector(connector);
  1243. if (!c_conn->ops.post_kickoff)
  1244. continue;
  1245. memset(&params, 0, sizeof(params));
  1246. sde_connector_complete_qsync_commit(connector, &params);
  1247. rc = c_conn->ops.post_kickoff(connector, &params);
  1248. if (rc) {
  1249. pr_err("Connector Post kickoff failed rc=%d\n",
  1250. rc);
  1251. }
  1252. }
  1253. vm_ops = sde_vm_get_ops(sde_kms);
  1254. if (vm_ops && vm_ops->vm_post_commit) {
  1255. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1256. if (rc)
  1257. SDE_ERROR("vm post commit failed, rc = %d\n",
  1258. rc);
  1259. }
  1260. _sde_kms_drm_check_dpms(old_state, false);
  1261. pm_runtime_put_sync(sde_kms->dev->dev);
  1262. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1263. _sde_kms_release_splash_resource(sde_kms, crtc);
  1264. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1265. SDE_ATRACE_END("sde_kms_complete_commit");
  1266. }
  1267. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1268. struct drm_crtc *crtc)
  1269. {
  1270. struct drm_encoder *encoder;
  1271. struct drm_device *dev;
  1272. int ret;
  1273. bool cwb_disabling;
  1274. if (!kms || !crtc || !crtc->state) {
  1275. SDE_ERROR("invalid params\n");
  1276. return;
  1277. }
  1278. dev = crtc->dev;
  1279. if (!crtc->state->enable) {
  1280. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1281. return;
  1282. }
  1283. if (!crtc->state->active) {
  1284. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1285. return;
  1286. }
  1287. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1288. SDE_ERROR("power resource is not enabled\n");
  1289. return;
  1290. }
  1291. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1292. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1293. cwb_disabling = false;
  1294. if (encoder->crtc != crtc) {
  1295. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1296. crtc);
  1297. if (!cwb_disabling)
  1298. continue;
  1299. }
  1300. /*
  1301. * Wait for post-flush if necessary to delay before
  1302. * plane_cleanup. For example, wait for vsync in case of video
  1303. * mode panels. This may be a no-op for command mode panels.
  1304. */
  1305. SDE_EVT32_VERBOSE(DRMID(crtc));
  1306. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1307. if (ret && ret != -EWOULDBLOCK) {
  1308. SDE_ERROR("wait for commit done returned %d\n", ret);
  1309. sde_crtc_request_frame_reset(crtc, encoder);
  1310. break;
  1311. }
  1312. sde_crtc_complete_flip(crtc, NULL);
  1313. if (cwb_disabling)
  1314. sde_encoder_virt_reset(encoder);
  1315. }
  1316. sde_crtc_static_cache_read_kickoff(crtc);
  1317. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1318. }
  1319. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1320. struct drm_atomic_state *old_state)
  1321. {
  1322. struct drm_crtc *crtc;
  1323. struct drm_crtc_state *old_crtc_state;
  1324. int i;
  1325. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1326. SDE_ERROR("invalid argument(s)\n");
  1327. return;
  1328. }
  1329. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1330. /* old_state actually contains updated crtc pointers */
  1331. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1332. if (crtc->state->active || crtc->state->active_changed)
  1333. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1334. }
  1335. SDE_ATRACE_END("sde_kms_prepare_fence");
  1336. }
  1337. /**
  1338. * _sde_kms_get_displays - query for underlying display handles and cache them
  1339. * @sde_kms: Pointer to sde kms structure
  1340. * Returns: Zero on success
  1341. */
  1342. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1343. {
  1344. int rc = -ENOMEM;
  1345. if (!sde_kms) {
  1346. SDE_ERROR("invalid sde kms\n");
  1347. return -EINVAL;
  1348. }
  1349. /* dsi */
  1350. sde_kms->dsi_displays = NULL;
  1351. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1352. if (sde_kms->dsi_display_count) {
  1353. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1354. sizeof(void *),
  1355. GFP_KERNEL);
  1356. if (!sde_kms->dsi_displays) {
  1357. SDE_ERROR("failed to allocate dsi displays\n");
  1358. goto exit_deinit_dsi;
  1359. }
  1360. sde_kms->dsi_display_count =
  1361. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1362. sde_kms->dsi_display_count);
  1363. }
  1364. /* wb */
  1365. sde_kms->wb_displays = NULL;
  1366. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1367. if (sde_kms->wb_display_count) {
  1368. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1369. sizeof(void *),
  1370. GFP_KERNEL);
  1371. if (!sde_kms->wb_displays) {
  1372. SDE_ERROR("failed to allocate wb displays\n");
  1373. goto exit_deinit_wb;
  1374. }
  1375. sde_kms->wb_display_count =
  1376. wb_display_get_displays(sde_kms->wb_displays,
  1377. sde_kms->wb_display_count);
  1378. }
  1379. /* dp */
  1380. sde_kms->dp_displays = NULL;
  1381. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1382. if (sde_kms->dp_display_count) {
  1383. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1384. sizeof(void *), GFP_KERNEL);
  1385. if (!sde_kms->dp_displays) {
  1386. SDE_ERROR("failed to allocate dp displays\n");
  1387. goto exit_deinit_dp;
  1388. }
  1389. sde_kms->dp_display_count =
  1390. dp_display_get_displays(sde_kms->dp_displays,
  1391. sde_kms->dp_display_count);
  1392. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1393. }
  1394. return 0;
  1395. exit_deinit_dp:
  1396. kfree(sde_kms->dp_displays);
  1397. sde_kms->dp_stream_count = 0;
  1398. sde_kms->dp_display_count = 0;
  1399. sde_kms->dp_displays = NULL;
  1400. exit_deinit_wb:
  1401. kfree(sde_kms->wb_displays);
  1402. sde_kms->wb_display_count = 0;
  1403. sde_kms->wb_displays = NULL;
  1404. exit_deinit_dsi:
  1405. kfree(sde_kms->dsi_displays);
  1406. sde_kms->dsi_display_count = 0;
  1407. sde_kms->dsi_displays = NULL;
  1408. return rc;
  1409. }
  1410. /**
  1411. * _sde_kms_release_displays - release cache of underlying display handles
  1412. * @sde_kms: Pointer to sde kms structure
  1413. */
  1414. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1415. {
  1416. if (!sde_kms) {
  1417. SDE_ERROR("invalid sde kms\n");
  1418. return;
  1419. }
  1420. kfree(sde_kms->wb_displays);
  1421. sde_kms->wb_displays = NULL;
  1422. sde_kms->wb_display_count = 0;
  1423. kfree(sde_kms->dsi_displays);
  1424. sde_kms->dsi_displays = NULL;
  1425. sde_kms->dsi_display_count = 0;
  1426. }
  1427. /**
  1428. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1429. * for underlying displays
  1430. * @dev: Pointer to drm device structure
  1431. * @priv: Pointer to private drm device data
  1432. * @sde_kms: Pointer to sde kms structure
  1433. * Returns: Zero on success
  1434. */
  1435. static int _sde_kms_setup_displays(struct drm_device *dev,
  1436. struct msm_drm_private *priv,
  1437. struct sde_kms *sde_kms)
  1438. {
  1439. static const struct sde_connector_ops dsi_ops = {
  1440. .set_info_blob = dsi_conn_set_info_blob,
  1441. .detect = dsi_conn_detect,
  1442. .get_modes = dsi_connector_get_modes,
  1443. .pre_destroy = dsi_connector_put_modes,
  1444. .mode_valid = dsi_conn_mode_valid,
  1445. .get_info = dsi_display_get_info,
  1446. .set_backlight = dsi_display_set_backlight,
  1447. .soft_reset = dsi_display_soft_reset,
  1448. .pre_kickoff = dsi_conn_pre_kickoff,
  1449. .clk_ctrl = dsi_display_clk_ctrl,
  1450. .set_power = dsi_display_set_power,
  1451. .get_mode_info = dsi_conn_get_mode_info,
  1452. .get_dst_format = dsi_display_get_dst_format,
  1453. .post_kickoff = dsi_conn_post_kickoff,
  1454. .check_status = dsi_display_check_status,
  1455. .enable_event = dsi_conn_enable_event,
  1456. .cmd_transfer = dsi_display_cmd_transfer,
  1457. .cont_splash_config = dsi_display_cont_splash_config,
  1458. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1459. .get_panel_vfp = dsi_display_get_panel_vfp,
  1460. .get_default_lms = dsi_display_get_default_lms,
  1461. .cmd_receive = dsi_display_cmd_receive,
  1462. .install_properties = NULL,
  1463. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1464. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1465. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1466. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1467. .prepare_commit = dsi_conn_prepare_commit,
  1468. .set_submode_info = dsi_conn_set_submode_blob_info,
  1469. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1470. };
  1471. static const struct sde_connector_ops wb_ops = {
  1472. .post_init = sde_wb_connector_post_init,
  1473. .set_info_blob = sde_wb_connector_set_info_blob,
  1474. .detect = sde_wb_connector_detect,
  1475. .get_modes = sde_wb_connector_get_modes,
  1476. .set_property = sde_wb_connector_set_property,
  1477. .get_info = sde_wb_get_info,
  1478. .soft_reset = NULL,
  1479. .get_mode_info = sde_wb_get_mode_info,
  1480. .get_dst_format = NULL,
  1481. .check_status = NULL,
  1482. .cmd_transfer = NULL,
  1483. .cont_splash_config = NULL,
  1484. .cont_splash_res_disable = NULL,
  1485. .get_panel_vfp = NULL,
  1486. .cmd_receive = NULL,
  1487. .install_properties = NULL,
  1488. .set_dyn_bit_clk = NULL,
  1489. .set_allowed_mode_switch = NULL,
  1490. };
  1491. static const struct sde_connector_ops dp_ops = {
  1492. .post_init = dp_connector_post_init,
  1493. .detect = dp_connector_detect,
  1494. .get_modes = dp_connector_get_modes,
  1495. .atomic_check = dp_connector_atomic_check,
  1496. .mode_valid = dp_connector_mode_valid,
  1497. .get_info = dp_connector_get_info,
  1498. .get_mode_info = dp_connector_get_mode_info,
  1499. .post_open = dp_connector_post_open,
  1500. .check_status = NULL,
  1501. .set_colorspace = dp_connector_set_colorspace,
  1502. .config_hdr = dp_connector_config_hdr,
  1503. .cmd_transfer = NULL,
  1504. .cont_splash_config = NULL,
  1505. .cont_splash_res_disable = NULL,
  1506. .get_panel_vfp = NULL,
  1507. .update_pps = dp_connector_update_pps,
  1508. .cmd_receive = NULL,
  1509. .install_properties = dp_connector_install_properties,
  1510. .set_allowed_mode_switch = NULL,
  1511. .set_dyn_bit_clk = NULL,
  1512. };
  1513. struct msm_display_info info;
  1514. struct drm_encoder *encoder;
  1515. void *display, *connector;
  1516. int i, max_encoders;
  1517. int rc = 0;
  1518. u32 dsc_count = 0, mixer_count = 0;
  1519. u32 max_dp_dsc_count, max_dp_mixer_count;
  1520. if (!dev || !priv || !sde_kms) {
  1521. SDE_ERROR("invalid argument(s)\n");
  1522. return -EINVAL;
  1523. }
  1524. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1525. sde_kms->dp_display_count +
  1526. sde_kms->dp_stream_count;
  1527. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1528. max_encoders = ARRAY_SIZE(priv->encoders);
  1529. SDE_ERROR("capping number of displays to %d", max_encoders);
  1530. }
  1531. /* wb */
  1532. for (i = 0; i < sde_kms->wb_display_count &&
  1533. priv->num_encoders < max_encoders; ++i) {
  1534. display = sde_kms->wb_displays[i];
  1535. encoder = NULL;
  1536. memset(&info, 0x0, sizeof(info));
  1537. rc = sde_wb_get_info(NULL, &info, display);
  1538. if (rc) {
  1539. SDE_ERROR("wb get_info %d failed\n", i);
  1540. continue;
  1541. }
  1542. encoder = sde_encoder_init(dev, &info);
  1543. if (IS_ERR_OR_NULL(encoder)) {
  1544. SDE_ERROR("encoder init failed for wb %d\n", i);
  1545. continue;
  1546. }
  1547. rc = sde_wb_drm_init(display, encoder);
  1548. if (rc) {
  1549. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1550. sde_encoder_destroy(encoder);
  1551. continue;
  1552. }
  1553. connector = sde_connector_init(dev,
  1554. encoder,
  1555. 0,
  1556. display,
  1557. &wb_ops,
  1558. DRM_CONNECTOR_POLL_HPD,
  1559. DRM_MODE_CONNECTOR_VIRTUAL);
  1560. if (connector) {
  1561. priv->encoders[priv->num_encoders++] = encoder;
  1562. priv->connectors[priv->num_connectors++] = connector;
  1563. } else {
  1564. SDE_ERROR("wb %d connector init failed\n", i);
  1565. sde_wb_drm_deinit(display);
  1566. sde_encoder_destroy(encoder);
  1567. }
  1568. }
  1569. /* dsi */
  1570. for (i = 0; i < sde_kms->dsi_display_count &&
  1571. priv->num_encoders < max_encoders; ++i) {
  1572. display = sde_kms->dsi_displays[i];
  1573. encoder = NULL;
  1574. memset(&info, 0x0, sizeof(info));
  1575. rc = dsi_display_get_info(NULL, &info, display);
  1576. if (rc) {
  1577. SDE_ERROR("dsi get_info %d failed\n", i);
  1578. continue;
  1579. }
  1580. encoder = sde_encoder_init(dev, &info);
  1581. if (IS_ERR_OR_NULL(encoder)) {
  1582. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1583. continue;
  1584. }
  1585. rc = dsi_display_drm_bridge_init(display, encoder);
  1586. if (rc) {
  1587. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1588. sde_encoder_destroy(encoder);
  1589. continue;
  1590. }
  1591. connector = sde_connector_init(dev,
  1592. encoder,
  1593. dsi_display_get_drm_panel(display),
  1594. display,
  1595. &dsi_ops,
  1596. DRM_CONNECTOR_POLL_HPD,
  1597. DRM_MODE_CONNECTOR_DSI);
  1598. if (connector) {
  1599. priv->encoders[priv->num_encoders++] = encoder;
  1600. priv->connectors[priv->num_connectors++] = connector;
  1601. } else {
  1602. SDE_ERROR("dsi %d connector init failed\n", i);
  1603. dsi_display_drm_bridge_deinit(display);
  1604. sde_encoder_destroy(encoder);
  1605. continue;
  1606. }
  1607. rc = dsi_display_drm_ext_bridge_init(display,
  1608. encoder, connector);
  1609. if (rc) {
  1610. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1611. dsi_display_drm_bridge_deinit(display);
  1612. sde_connector_destroy(connector);
  1613. sde_encoder_destroy(encoder);
  1614. }
  1615. dsc_count += info.dsc_count;
  1616. mixer_count += info.lm_count;
  1617. if (dsi_display_has_dsc_switch_support(display))
  1618. sde_kms->dsc_switch_support = true;
  1619. }
  1620. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1621. !sde_kms->dsc_switch_support) {
  1622. SDE_DEBUG("dsc switch not supported\n");
  1623. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1624. }
  1625. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1626. sde_kms->catalog->mixer_count - mixer_count : 0;
  1627. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1628. sde_kms->catalog->dsc_count - dsc_count : 0;
  1629. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1630. SDE_DP_DSC_RESERVATION_SWITCH)
  1631. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1632. /* dp */
  1633. for (i = 0; i < sde_kms->dp_display_count &&
  1634. priv->num_encoders < max_encoders; ++i) {
  1635. int idx;
  1636. display = sde_kms->dp_displays[i];
  1637. encoder = NULL;
  1638. memset(&info, 0x0, sizeof(info));
  1639. rc = dp_connector_get_info(NULL, &info, display);
  1640. if (rc) {
  1641. SDE_ERROR("dp get_info %d failed\n", i);
  1642. continue;
  1643. }
  1644. encoder = sde_encoder_init(dev, &info);
  1645. if (IS_ERR_OR_NULL(encoder)) {
  1646. SDE_ERROR("dp encoder init failed %d\n", i);
  1647. continue;
  1648. }
  1649. rc = dp_drm_bridge_init(display, encoder,
  1650. max_dp_mixer_count, max_dp_dsc_count);
  1651. if (rc) {
  1652. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1653. sde_encoder_destroy(encoder);
  1654. continue;
  1655. }
  1656. connector = sde_connector_init(dev,
  1657. encoder,
  1658. NULL,
  1659. display,
  1660. &dp_ops,
  1661. DRM_CONNECTOR_POLL_HPD,
  1662. DRM_MODE_CONNECTOR_DisplayPort);
  1663. if (connector) {
  1664. priv->encoders[priv->num_encoders++] = encoder;
  1665. priv->connectors[priv->num_connectors++] = connector;
  1666. } else {
  1667. SDE_ERROR("dp %d connector init failed\n", i);
  1668. dp_drm_bridge_deinit(display);
  1669. sde_encoder_destroy(encoder);
  1670. }
  1671. /* update display cap to MST_MODE for DP MST encoders */
  1672. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1673. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1674. priv->num_encoders < max_encoders; idx++) {
  1675. info.h_tile_instance[0] = idx;
  1676. encoder = sde_encoder_init(dev, &info);
  1677. if (IS_ERR_OR_NULL(encoder)) {
  1678. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1679. continue;
  1680. }
  1681. rc = dp_mst_drm_bridge_init(display, encoder);
  1682. if (rc) {
  1683. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1684. i, rc);
  1685. sde_encoder_destroy(encoder);
  1686. continue;
  1687. }
  1688. priv->encoders[priv->num_encoders++] = encoder;
  1689. }
  1690. }
  1691. return 0;
  1692. }
  1693. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1694. {
  1695. struct msm_drm_private *priv;
  1696. int i;
  1697. if (!sde_kms) {
  1698. SDE_ERROR("invalid sde_kms\n");
  1699. return;
  1700. } else if (!sde_kms->dev) {
  1701. SDE_ERROR("invalid dev\n");
  1702. return;
  1703. } else if (!sde_kms->dev->dev_private) {
  1704. SDE_ERROR("invalid dev_private\n");
  1705. return;
  1706. }
  1707. priv = sde_kms->dev->dev_private;
  1708. for (i = 0; i < priv->num_crtcs; i++)
  1709. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1710. priv->num_crtcs = 0;
  1711. for (i = 0; i < priv->num_planes; i++)
  1712. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1713. priv->num_planes = 0;
  1714. for (i = 0; i < priv->num_connectors; i++)
  1715. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1716. priv->num_connectors = 0;
  1717. for (i = 0; i < priv->num_encoders; i++)
  1718. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1719. priv->num_encoders = 0;
  1720. _sde_kms_release_displays(sde_kms);
  1721. }
  1722. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1723. {
  1724. struct drm_device *dev;
  1725. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1726. struct drm_crtc *crtc;
  1727. struct msm_drm_private *priv;
  1728. struct sde_mdss_cfg *catalog;
  1729. int primary_planes_idx = 0, i, ret;
  1730. int max_crtc_count;
  1731. u32 sspp_id[MAX_PLANES];
  1732. u32 master_plane_id[MAX_PLANES];
  1733. u32 num_virt_planes = 0;
  1734. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1735. SDE_ERROR("invalid sde_kms\n");
  1736. return -EINVAL;
  1737. }
  1738. dev = sde_kms->dev;
  1739. priv = dev->dev_private;
  1740. catalog = sde_kms->catalog;
  1741. ret = sde_core_irq_domain_add(sde_kms);
  1742. if (ret)
  1743. goto fail_irq;
  1744. /*
  1745. * Query for underlying display drivers, and create connectors,
  1746. * bridges and encoders for them.
  1747. */
  1748. if (!_sde_kms_get_displays(sde_kms))
  1749. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1750. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1751. /* Create the planes */
  1752. for (i = 0; i < catalog->sspp_count; i++) {
  1753. bool primary = true;
  1754. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1755. || primary_planes_idx >= max_crtc_count)
  1756. primary = false;
  1757. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1758. (1UL << max_crtc_count) - 1, 0);
  1759. if (IS_ERR(plane)) {
  1760. SDE_ERROR("sde_plane_init failed\n");
  1761. ret = PTR_ERR(plane);
  1762. goto fail;
  1763. }
  1764. priv->planes[priv->num_planes++] = plane;
  1765. if (primary)
  1766. primary_planes[primary_planes_idx++] = plane;
  1767. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1768. sde_is_custom_client()) {
  1769. int priority =
  1770. catalog->sspp[i].sblk->smart_dma_priority;
  1771. sspp_id[priority - 1] = catalog->sspp[i].id;
  1772. master_plane_id[priority - 1] = plane->base.id;
  1773. num_virt_planes++;
  1774. }
  1775. }
  1776. /* Initialize smart DMA virtual planes */
  1777. for (i = 0; i < num_virt_planes; i++) {
  1778. plane = sde_plane_init(dev, sspp_id[i], false,
  1779. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1780. if (IS_ERR(plane)) {
  1781. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1782. ret = PTR_ERR(plane);
  1783. goto fail;
  1784. }
  1785. priv->planes[priv->num_planes++] = plane;
  1786. }
  1787. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1788. /* Create one CRTC per encoder */
  1789. for (i = 0; i < max_crtc_count; i++) {
  1790. crtc = sde_crtc_init(dev, primary_planes[i]);
  1791. if (IS_ERR(crtc)) {
  1792. ret = PTR_ERR(crtc);
  1793. goto fail;
  1794. }
  1795. priv->crtcs[priv->num_crtcs++] = crtc;
  1796. }
  1797. if (sde_is_custom_client()) {
  1798. /* All CRTCs are compatible with all planes */
  1799. for (i = 0; i < priv->num_planes; i++)
  1800. priv->planes[i]->possible_crtcs =
  1801. (1 << priv->num_crtcs) - 1;
  1802. }
  1803. /* All CRTCs are compatible with all encoders */
  1804. for (i = 0; i < priv->num_encoders; i++)
  1805. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1806. return 0;
  1807. fail:
  1808. _sde_kms_drm_obj_destroy(sde_kms);
  1809. fail_irq:
  1810. sde_core_irq_domain_fini(sde_kms);
  1811. return ret;
  1812. }
  1813. /**
  1814. * sde_kms_timeline_status - provides current timeline status
  1815. * This API should be called without mode config lock.
  1816. * @dev: Pointer to drm device
  1817. */
  1818. void sde_kms_timeline_status(struct drm_device *dev)
  1819. {
  1820. struct drm_crtc *crtc;
  1821. struct drm_connector *conn;
  1822. struct drm_connector_list_iter conn_iter;
  1823. if (!dev) {
  1824. SDE_ERROR("invalid drm device node\n");
  1825. return;
  1826. }
  1827. drm_for_each_crtc(crtc, dev)
  1828. sde_crtc_timeline_status(crtc);
  1829. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1830. /*
  1831. *Probably locked from last close dumping status anyway
  1832. */
  1833. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1834. drm_connector_list_iter_begin(dev, &conn_iter);
  1835. drm_for_each_connector_iter(conn, &conn_iter)
  1836. sde_conn_timeline_status(conn);
  1837. drm_connector_list_iter_end(&conn_iter);
  1838. return;
  1839. }
  1840. mutex_lock(&dev->mode_config.mutex);
  1841. drm_connector_list_iter_begin(dev, &conn_iter);
  1842. drm_for_each_connector_iter(conn, &conn_iter)
  1843. sde_conn_timeline_status(conn);
  1844. drm_connector_list_iter_end(&conn_iter);
  1845. mutex_unlock(&dev->mode_config.mutex);
  1846. }
  1847. static int sde_kms_postinit(struct msm_kms *kms)
  1848. {
  1849. struct sde_kms *sde_kms = to_sde_kms(kms);
  1850. struct drm_device *dev;
  1851. struct drm_crtc *crtc;
  1852. int rc;
  1853. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1854. SDE_ERROR("invalid sde_kms\n");
  1855. return -EINVAL;
  1856. }
  1857. dev = sde_kms->dev;
  1858. rc = _sde_debugfs_init(sde_kms);
  1859. if (rc)
  1860. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1861. drm_for_each_crtc(crtc, dev)
  1862. sde_crtc_post_init(dev, crtc);
  1863. return rc;
  1864. }
  1865. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1866. struct drm_encoder *encoder)
  1867. {
  1868. return rate;
  1869. }
  1870. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1871. struct platform_device *pdev)
  1872. {
  1873. struct drm_device *dev;
  1874. struct msm_drm_private *priv;
  1875. struct sde_vm_ops *vm_ops;
  1876. int i;
  1877. if (!sde_kms || !pdev)
  1878. return;
  1879. dev = sde_kms->dev;
  1880. if (!dev)
  1881. return;
  1882. priv = dev->dev_private;
  1883. if (!priv)
  1884. return;
  1885. if (sde_kms->genpd_init) {
  1886. sde_kms->genpd_init = false;
  1887. pm_genpd_remove(&sde_kms->genpd);
  1888. of_genpd_del_provider(pdev->dev.of_node);
  1889. }
  1890. vm_ops = sde_vm_get_ops(sde_kms);
  1891. if (vm_ops && vm_ops->vm_deinit)
  1892. vm_ops->vm_deinit(sde_kms, vm_ops);
  1893. if (sde_kms->hw_intr)
  1894. sde_hw_intr_destroy(sde_kms->hw_intr);
  1895. sde_kms->hw_intr = NULL;
  1896. if (sde_kms->power_event)
  1897. sde_power_handle_unregister_event(
  1898. &priv->phandle, sde_kms->power_event);
  1899. _sde_kms_release_displays(sde_kms);
  1900. _sde_kms_unmap_all_splash_regions(sde_kms);
  1901. if (sde_kms->catalog) {
  1902. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1903. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1904. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1905. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1906. }
  1907. }
  1908. if (sde_kms->rm_init)
  1909. sde_rm_destroy(&sde_kms->rm);
  1910. sde_kms->rm_init = false;
  1911. if (sde_kms->catalog)
  1912. sde_hw_catalog_deinit(sde_kms->catalog);
  1913. sde_kms->catalog = NULL;
  1914. if (sde_kms->sid)
  1915. msm_iounmap(pdev, sde_kms->sid);
  1916. sde_kms->sid = NULL;
  1917. if (sde_kms->reg_dma)
  1918. msm_iounmap(pdev, sde_kms->reg_dma);
  1919. sde_kms->reg_dma = NULL;
  1920. if (sde_kms->vbif[VBIF_NRT])
  1921. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1922. sde_kms->vbif[VBIF_NRT] = NULL;
  1923. if (sde_kms->vbif[VBIF_RT])
  1924. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1925. sde_kms->vbif[VBIF_RT] = NULL;
  1926. if (sde_kms->mmio)
  1927. msm_iounmap(pdev, sde_kms->mmio);
  1928. sde_kms->mmio = NULL;
  1929. sde_reg_dma_deinit();
  1930. _sde_kms_mmu_destroy(sde_kms);
  1931. }
  1932. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1933. {
  1934. int i;
  1935. if (!sde_kms)
  1936. return -EINVAL;
  1937. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1938. struct msm_mmu *mmu;
  1939. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1940. if (!aspace)
  1941. continue;
  1942. mmu = sde_kms->aspace[i]->mmu;
  1943. if (secure_only &&
  1944. !aspace->mmu->funcs->is_domain_secure(mmu))
  1945. continue;
  1946. /* cleanup aspace before detaching */
  1947. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1948. SDE_DEBUG("Detaching domain:%d\n", i);
  1949. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1950. ARRAY_SIZE(iommu_ports));
  1951. aspace->domain_attached = false;
  1952. }
  1953. return 0;
  1954. }
  1955. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1956. {
  1957. int i;
  1958. if (!sde_kms)
  1959. return -EINVAL;
  1960. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1961. struct msm_mmu *mmu;
  1962. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1963. if (!aspace)
  1964. continue;
  1965. mmu = sde_kms->aspace[i]->mmu;
  1966. if (secure_only &&
  1967. !aspace->mmu->funcs->is_domain_secure(mmu))
  1968. continue;
  1969. SDE_DEBUG("Attaching domain:%d\n", i);
  1970. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1971. ARRAY_SIZE(iommu_ports));
  1972. aspace->domain_attached = true;
  1973. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1974. }
  1975. return 0;
  1976. }
  1977. static void sde_kms_destroy(struct msm_kms *kms)
  1978. {
  1979. struct sde_kms *sde_kms;
  1980. struct drm_device *dev;
  1981. if (!kms) {
  1982. SDE_ERROR("invalid kms\n");
  1983. return;
  1984. }
  1985. sde_kms = to_sde_kms(kms);
  1986. dev = sde_kms->dev;
  1987. if (!dev || !dev->dev) {
  1988. SDE_ERROR("invalid device\n");
  1989. return;
  1990. }
  1991. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1992. kfree(sde_kms);
  1993. }
  1994. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  1995. {
  1996. struct drm_crtc_state *crtc_state = NULL;
  1997. struct sde_crtc_state *c_state;
  1998. if (!state || !crtc) {
  1999. SDE_ERROR("invalid params\n");
  2000. return;
  2001. }
  2002. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2003. c_state = to_sde_crtc_state(crtc_state);
  2004. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2005. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2006. }
  2007. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2008. struct drm_encoder *enc, struct drm_atomic_state *state)
  2009. {
  2010. struct drm_connector *conn = NULL;
  2011. struct drm_connector *tmp_conn = NULL;
  2012. struct drm_connector_list_iter conn_iter;
  2013. struct drm_crtc_state *crtc_state = NULL;
  2014. struct drm_connector_state *conn_state = NULL;
  2015. int ret = 0;
  2016. drm_connector_list_iter_begin(dev, &conn_iter);
  2017. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2018. if (enc == tmp_conn->state->best_encoder) {
  2019. conn = tmp_conn;
  2020. break;
  2021. }
  2022. }
  2023. drm_connector_list_iter_end(&conn_iter);
  2024. if (!conn || !enc->crtc) {
  2025. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2026. return -EINVAL;
  2027. }
  2028. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2029. if (IS_ERR(crtc_state)) {
  2030. ret = PTR_ERR(crtc_state);
  2031. SDE_ERROR("error %d getting crtc %d state\n",
  2032. ret, DRMID(enc->crtc));
  2033. return ret;
  2034. }
  2035. conn_state = drm_atomic_get_connector_state(state, conn);
  2036. if (IS_ERR(conn_state)) {
  2037. ret = PTR_ERR(conn_state);
  2038. SDE_ERROR("error %d getting connector %d state\n",
  2039. ret, DRMID(conn));
  2040. return ret;
  2041. }
  2042. crtc_state->active = true;
  2043. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2044. if (ret)
  2045. SDE_ERROR("error %d setting the crtc\n", ret);
  2046. return ret;
  2047. }
  2048. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2049. struct drm_atomic_state *state)
  2050. {
  2051. struct drm_plane_state *plane_state;
  2052. int ret = 0;
  2053. plane_state = drm_atomic_get_plane_state(state, plane);
  2054. if (IS_ERR(plane_state)) {
  2055. ret = PTR_ERR(plane_state);
  2056. SDE_ERROR("error %d getting plane %d state\n",
  2057. ret, plane->base.id);
  2058. return;
  2059. }
  2060. plane->old_fb = plane->fb;
  2061. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2062. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2063. if (ret != 0)
  2064. SDE_ERROR("error %d disabling plane %d\n", ret,
  2065. plane->base.id);
  2066. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2067. }
  2068. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2069. struct drm_atomic_state *state)
  2070. {
  2071. struct drm_device *dev = sde_kms->dev;
  2072. struct drm_framebuffer *fb, *tfb;
  2073. struct list_head fbs;
  2074. struct drm_plane *plane;
  2075. struct drm_crtc *crtc = NULL;
  2076. unsigned int crtc_mask = 0;
  2077. int ret = 0;
  2078. INIT_LIST_HEAD(&fbs);
  2079. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2080. if (drm_framebuffer_read_refcount(fb) > 1) {
  2081. list_move_tail(&fb->filp_head, &fbs);
  2082. drm_for_each_plane(plane, dev) {
  2083. if (plane->state && plane->state->fb == fb) {
  2084. if (plane->state->crtc)
  2085. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2086. _sde_kms_plane_force_remove(plane, state);
  2087. }
  2088. }
  2089. } else {
  2090. list_del_init(&fb->filp_head);
  2091. drm_framebuffer_put(fb);
  2092. }
  2093. }
  2094. if (list_empty(&fbs)) {
  2095. SDE_DEBUG("skip commit as no fb(s)\n");
  2096. return 0;
  2097. }
  2098. drm_for_each_crtc(crtc, dev) {
  2099. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2100. struct drm_encoder *drm_enc;
  2101. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2102. crtc->state->encoder_mask) {
  2103. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2104. if (ret)
  2105. goto error;
  2106. }
  2107. sde_kms_helper_clear_dim_layers(state, crtc);
  2108. }
  2109. }
  2110. SDE_EVT32(state, crtc_mask);
  2111. SDE_DEBUG("null commit after removing all the pipes\n");
  2112. ret = drm_atomic_commit(state);
  2113. error:
  2114. if (ret) {
  2115. /*
  2116. * move the fbs back to original list, so it would be
  2117. * handled during drm_release
  2118. */
  2119. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2120. list_move_tail(&fb->filp_head, &file->fbs);
  2121. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2122. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2123. else
  2124. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2125. goto end;
  2126. }
  2127. while (!list_empty(&fbs)) {
  2128. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2129. list_del_init(&fb->filp_head);
  2130. drm_framebuffer_put(fb);
  2131. }
  2132. end:
  2133. return ret;
  2134. }
  2135. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2136. {
  2137. struct sde_kms *sde_kms = to_sde_kms(kms);
  2138. struct drm_device *dev = sde_kms->dev;
  2139. struct msm_drm_private *priv = dev->dev_private;
  2140. unsigned int i;
  2141. struct drm_atomic_state *state = NULL;
  2142. struct drm_modeset_acquire_ctx ctx;
  2143. int ret = 0;
  2144. /* cancel pending flip event */
  2145. for (i = 0; i < priv->num_crtcs; i++)
  2146. sde_crtc_complete_flip(priv->crtcs[i], file);
  2147. drm_modeset_acquire_init(&ctx, 0);
  2148. retry:
  2149. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2150. if (ret == -EDEADLK) {
  2151. drm_modeset_backoff(&ctx);
  2152. goto retry;
  2153. } else if (WARN_ON(ret)) {
  2154. goto end;
  2155. }
  2156. state = drm_atomic_state_alloc(dev);
  2157. if (!state) {
  2158. ret = -ENOMEM;
  2159. goto end;
  2160. }
  2161. state->acquire_ctx = &ctx;
  2162. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2163. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2164. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2165. break;
  2166. drm_atomic_state_clear(state);
  2167. drm_modeset_backoff(&ctx);
  2168. }
  2169. end:
  2170. if (state)
  2171. drm_atomic_state_put(state);
  2172. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2173. drm_modeset_drop_locks(&ctx);
  2174. drm_modeset_acquire_fini(&ctx);
  2175. }
  2176. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2177. struct drm_atomic_state *state)
  2178. {
  2179. struct drm_device *dev = sde_kms->dev;
  2180. struct drm_plane *plane;
  2181. struct drm_plane_state *plane_state;
  2182. struct drm_crtc *crtc;
  2183. struct drm_crtc_state *crtc_state;
  2184. struct drm_connector *conn;
  2185. struct drm_connector_state *conn_state;
  2186. struct drm_connector_list_iter conn_iter;
  2187. int ret = 0;
  2188. drm_for_each_plane(plane, dev) {
  2189. plane_state = drm_atomic_get_plane_state(state, plane);
  2190. if (IS_ERR(plane_state)) {
  2191. ret = PTR_ERR(plane_state);
  2192. SDE_ERROR("error %d getting plane %d state\n",
  2193. ret, DRMID(plane));
  2194. return ret;
  2195. }
  2196. ret = sde_plane_helper_reset_custom_properties(plane,
  2197. plane_state);
  2198. if (ret) {
  2199. SDE_ERROR("error %d resetting plane props %d\n",
  2200. ret, DRMID(plane));
  2201. return ret;
  2202. }
  2203. }
  2204. drm_for_each_crtc(crtc, dev) {
  2205. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2206. if (IS_ERR(crtc_state)) {
  2207. ret = PTR_ERR(crtc_state);
  2208. SDE_ERROR("error %d getting crtc %d state\n",
  2209. ret, DRMID(crtc));
  2210. return ret;
  2211. }
  2212. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2213. if (ret) {
  2214. SDE_ERROR("error %d resetting crtc props %d\n",
  2215. ret, DRMID(crtc));
  2216. return ret;
  2217. }
  2218. }
  2219. drm_connector_list_iter_begin(dev, &conn_iter);
  2220. drm_for_each_connector_iter(conn, &conn_iter) {
  2221. conn_state = drm_atomic_get_connector_state(state, conn);
  2222. if (IS_ERR(conn_state)) {
  2223. ret = PTR_ERR(conn_state);
  2224. SDE_ERROR("error %d getting connector %d state\n",
  2225. ret, DRMID(conn));
  2226. return ret;
  2227. }
  2228. ret = sde_connector_helper_reset_custom_properties(conn,
  2229. conn_state);
  2230. if (ret) {
  2231. SDE_ERROR("error %d resetting connector props %d\n",
  2232. ret, DRMID(conn));
  2233. return ret;
  2234. }
  2235. }
  2236. drm_connector_list_iter_end(&conn_iter);
  2237. return ret;
  2238. }
  2239. static void sde_kms_lastclose(struct msm_kms *kms)
  2240. {
  2241. struct sde_kms *sde_kms;
  2242. struct drm_device *dev;
  2243. struct drm_atomic_state *state;
  2244. struct drm_modeset_acquire_ctx ctx;
  2245. int ret;
  2246. if (!kms) {
  2247. SDE_ERROR("invalid argument\n");
  2248. return;
  2249. }
  2250. sde_kms = to_sde_kms(kms);
  2251. dev = sde_kms->dev;
  2252. drm_modeset_acquire_init(&ctx, 0);
  2253. state = drm_atomic_state_alloc(dev);
  2254. if (!state) {
  2255. ret = -ENOMEM;
  2256. goto out_ctx;
  2257. }
  2258. state->acquire_ctx = &ctx;
  2259. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2260. retry:
  2261. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2262. if (ret)
  2263. goto out_state;
  2264. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2265. if (ret)
  2266. goto out_state;
  2267. ret = drm_atomic_commit(state);
  2268. out_state:
  2269. if (ret == -EDEADLK)
  2270. goto backoff;
  2271. drm_atomic_state_put(state);
  2272. out_ctx:
  2273. drm_modeset_drop_locks(&ctx);
  2274. drm_modeset_acquire_fini(&ctx);
  2275. if (ret)
  2276. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2277. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2278. return;
  2279. backoff:
  2280. drm_atomic_state_clear(state);
  2281. drm_modeset_backoff(&ctx);
  2282. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2283. goto retry;
  2284. }
  2285. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2286. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2287. {
  2288. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2289. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2290. struct drm_encoder *encoder;
  2291. struct drm_connector *connector;
  2292. struct drm_connector_state *new_connstate;
  2293. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2294. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2295. struct sde_connector *sde_conn;
  2296. struct dsi_display *dsi_display;
  2297. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2298. uint32_t crtc_encoder_cnt = 0;
  2299. enum sde_crtc_idle_pc_state idle_pc_state;
  2300. int rc = 0;
  2301. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2302. struct sde_crtc_state *new_state = NULL;
  2303. if (!new_cstate->active && !old_cstate->active)
  2304. continue;
  2305. new_state = to_sde_crtc_state(new_cstate);
  2306. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2307. active_crtc = crtc;
  2308. active_cstate = new_cstate;
  2309. commit_crtc_cnt++;
  2310. }
  2311. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2312. if (!crtc->state->active)
  2313. continue;
  2314. global_crtc_cnt++;
  2315. global_active_crtc = crtc;
  2316. }
  2317. if (active_crtc) {
  2318. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2319. crtc_encoder_cnt++;
  2320. }
  2321. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2322. int conn_mask = active_cstate->connector_mask;
  2323. if (drm_connector_mask(connector) & conn_mask) {
  2324. sde_conn = to_sde_connector(connector);
  2325. dsi_display = (struct dsi_display *) sde_conn->display;
  2326. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2327. dsi_display->trusted_vm_env);
  2328. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2329. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2330. dsi_display->type, dsi_display->trusted_vm_env);
  2331. break;
  2332. }
  2333. }
  2334. /* Check for single crtc commits only on valid VM requests */
  2335. if (active_crtc && global_active_crtc &&
  2336. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2337. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2338. active_crtc != global_active_crtc)) {
  2339. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2340. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2341. DRMID(active_crtc), DRMID(global_active_crtc));
  2342. return -E2BIG;
  2343. } else if ((vm_req == VM_REQ_RELEASE) &&
  2344. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2345. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2346. /*
  2347. * disable idle-pc before releasing the HW
  2348. * allow only specified number of encoders on a given crtc
  2349. */
  2350. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2351. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2352. return -EINVAL;
  2353. }
  2354. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2355. rc = vm_ops->vm_acquire(sde_kms);
  2356. if (rc) {
  2357. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2358. return rc;
  2359. }
  2360. if (vm_ops->vm_resource_init)
  2361. rc = vm_ops->vm_resource_init(sde_kms, state);
  2362. }
  2363. return rc;
  2364. }
  2365. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2366. struct drm_atomic_state *state)
  2367. {
  2368. struct sde_kms *sde_kms;
  2369. struct drm_crtc *crtc;
  2370. struct drm_crtc_state *new_cstate, *old_cstate;
  2371. struct sde_vm_ops *vm_ops;
  2372. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2373. int i, rc = 0;
  2374. bool vm_req_active = false;
  2375. bool vm_owns_hw;
  2376. if (!kms || !state)
  2377. return -EINVAL;
  2378. sde_kms = to_sde_kms(kms);
  2379. vm_ops = sde_vm_get_ops(sde_kms);
  2380. if (!vm_ops)
  2381. return 0;
  2382. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2383. return -EINVAL;
  2384. /* check for an active vm request */
  2385. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2386. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2387. if (!new_cstate->active && !old_cstate->active)
  2388. continue;
  2389. new_state = to_sde_crtc_state(new_cstate);
  2390. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2391. old_state = to_sde_crtc_state(old_cstate);
  2392. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2393. /* No active request if the transition is from VM_REQ_NONE to VM_REQ_NONE */
  2394. if (old_vm_req || new_vm_req) {
  2395. if (!vm_req_active) {
  2396. sde_vm_lock(sde_kms);
  2397. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2398. }
  2399. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2400. if (rc) {
  2401. SDE_ERROR(
  2402. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2403. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2404. sde_vm_unlock(sde_kms);
  2405. vm_req_active = false;
  2406. break;
  2407. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2408. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2409. if (!vm_req_active)
  2410. sde_vm_unlock(sde_kms);
  2411. } else {
  2412. vm_req_active = true;
  2413. }
  2414. }
  2415. }
  2416. /* validate active requests and perform acquire if necessary */
  2417. if (vm_req_active) {
  2418. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2419. sde_vm_unlock(sde_kms);
  2420. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2421. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2422. vm_req_active ? vm_owns_hw : -1, rc);
  2423. }
  2424. return rc;
  2425. }
  2426. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2427. struct drm_atomic_state *state)
  2428. {
  2429. struct sde_kms *sde_kms;
  2430. struct drm_device *dev;
  2431. struct drm_crtc *crtc;
  2432. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2433. struct drm_crtc_state *crtc_state;
  2434. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2435. bool sec_session = false, global_sec_session = false;
  2436. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2437. int i;
  2438. if (!kms || !state) {
  2439. return -EINVAL;
  2440. SDE_ERROR("invalid arguments\n");
  2441. }
  2442. sde_kms = to_sde_kms(kms);
  2443. dev = sde_kms->dev;
  2444. /* iterate state object for active secure/non-secure crtc */
  2445. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2446. if (!crtc_state->active)
  2447. continue;
  2448. active_crtc_cnt++;
  2449. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2450. &fb_sec, &fb_sec_dir);
  2451. if (fb_sec_dir)
  2452. sec_session = true;
  2453. cur_crtc = crtc;
  2454. }
  2455. /* iterate global list for active and secure/non-secure crtc */
  2456. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2457. if (!crtc->state->active)
  2458. continue;
  2459. global_active_crtc_cnt++;
  2460. /* update only when crtc is not the same as current crtc */
  2461. if (crtc != cur_crtc) {
  2462. fb_ns = fb_sec = fb_sec_dir = 0;
  2463. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2464. &fb_sec, &fb_sec_dir);
  2465. if (fb_sec_dir)
  2466. global_sec_session = true;
  2467. global_crtc = crtc;
  2468. }
  2469. }
  2470. if (!global_sec_session && !sec_session)
  2471. return 0;
  2472. /*
  2473. * - fail crtc commit, if secure-camera/secure-ui session is
  2474. * in-progress in any other display
  2475. * - fail secure-camera/secure-ui crtc commit, if any other display
  2476. * session is in-progress
  2477. */
  2478. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2479. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2480. SDE_ERROR(
  2481. "crtc%d secure check failed global_active:%d active:%d\n",
  2482. cur_crtc ? cur_crtc->base.id : -1,
  2483. global_active_crtc_cnt, active_crtc_cnt);
  2484. return -EPERM;
  2485. /*
  2486. * As only one crtc is allowed during secure session, the crtc
  2487. * in this commit should match with the global crtc
  2488. */
  2489. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2490. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2491. cur_crtc->base.id, sec_session,
  2492. global_crtc->base.id, global_sec_session);
  2493. return -EPERM;
  2494. }
  2495. return 0;
  2496. }
  2497. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2498. struct drm_atomic_state *state)
  2499. {
  2500. struct drm_crtc *crtc;
  2501. struct drm_crtc_state *new_cstate;
  2502. struct sde_crtc_state *cstate;
  2503. struct sde_vm_ops *vm_ops;
  2504. enum sde_crtc_vm_req vm_req;
  2505. struct sde_kms *sde_kms = to_sde_kms(kms);
  2506. vm_ops = sde_vm_get_ops(sde_kms);
  2507. if (!vm_ops)
  2508. return;
  2509. crtc = sde_kms_vm_get_vm_crtc(state);
  2510. if (!crtc)
  2511. return;
  2512. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2513. cstate = to_sde_crtc_state(new_cstate);
  2514. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2515. if (vm_req != VM_REQ_ACQUIRE)
  2516. return;
  2517. sde_vm_lock(sde_kms);
  2518. if (vm_ops->vm_acquire_fail_handler)
  2519. vm_ops->vm_acquire_fail_handler(sde_kms);
  2520. sde_vm_unlock(sde_kms);
  2521. }
  2522. static int sde_kms_atomic_check(struct msm_kms *kms,
  2523. struct drm_atomic_state *state)
  2524. {
  2525. struct sde_kms *sde_kms;
  2526. struct drm_device *dev;
  2527. int ret;
  2528. if (!kms || !state)
  2529. return -EINVAL;
  2530. sde_kms = to_sde_kms(kms);
  2531. dev = sde_kms->dev;
  2532. SDE_ATRACE_BEGIN("atomic_check");
  2533. if (sde_kms_is_suspend_blocked(dev)) {
  2534. SDE_DEBUG("suspended, skip atomic_check\n");
  2535. ret = -EBUSY;
  2536. goto end;
  2537. }
  2538. ret = sde_kms_check_vm_request(kms, state);
  2539. if (ret) {
  2540. SDE_ERROR("vm switch request checks failed\n");
  2541. goto end;
  2542. }
  2543. ret = drm_atomic_helper_check(dev, state);
  2544. if (ret)
  2545. goto vm_clean_up;
  2546. /*
  2547. * Check if any secure transition(moving CRTC between secure and
  2548. * non-secure state and vice-versa) is allowed or not. when moving
  2549. * to secure state, planes with fb_mode set to dir_translated only can
  2550. * be staged on the CRTC, and only one CRTC can be active during
  2551. * Secure state
  2552. */
  2553. ret = sde_kms_check_secure_transition(kms, state);
  2554. if (ret)
  2555. goto vm_clean_up;
  2556. goto end;
  2557. vm_clean_up:
  2558. sde_kms_vm_res_release(kms, state);
  2559. end:
  2560. SDE_ATRACE_END("atomic_check");
  2561. return ret;
  2562. }
  2563. static struct msm_gem_address_space*
  2564. _sde_kms_get_address_space(struct msm_kms *kms,
  2565. unsigned int domain)
  2566. {
  2567. struct sde_kms *sde_kms;
  2568. if (!kms) {
  2569. SDE_ERROR("invalid kms\n");
  2570. return NULL;
  2571. }
  2572. sde_kms = to_sde_kms(kms);
  2573. if (!sde_kms) {
  2574. SDE_ERROR("invalid sde_kms\n");
  2575. return NULL;
  2576. }
  2577. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2578. return NULL;
  2579. return (sde_kms->aspace[domain] &&
  2580. sde_kms->aspace[domain]->domain_attached) ?
  2581. sde_kms->aspace[domain] : NULL;
  2582. }
  2583. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2584. unsigned int domain)
  2585. {
  2586. struct sde_kms *sde_kms;
  2587. struct msm_gem_address_space *aspace;
  2588. if (!kms) {
  2589. SDE_ERROR("invalid kms\n");
  2590. return NULL;
  2591. }
  2592. sde_kms = to_sde_kms(kms);
  2593. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2594. SDE_ERROR("invalid params\n");
  2595. return NULL;
  2596. }
  2597. aspace = _sde_kms_get_address_space(kms, domain);
  2598. return (aspace && aspace->domain_attached) ?
  2599. msm_gem_get_aspace_device(aspace) : NULL;
  2600. }
  2601. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2602. {
  2603. struct drm_device *dev = NULL;
  2604. struct sde_kms *sde_kms = NULL;
  2605. struct drm_connector *connector = NULL;
  2606. struct drm_connector_list_iter conn_iter;
  2607. struct sde_connector *sde_conn = NULL;
  2608. if (!kms) {
  2609. SDE_ERROR("invalid kms\n");
  2610. return;
  2611. }
  2612. sde_kms = to_sde_kms(kms);
  2613. dev = sde_kms->dev;
  2614. if (!dev) {
  2615. SDE_ERROR("invalid device\n");
  2616. return;
  2617. }
  2618. if (!dev->mode_config.poll_enabled)
  2619. return;
  2620. mutex_lock(&dev->mode_config.mutex);
  2621. drm_connector_list_iter_begin(dev, &conn_iter);
  2622. drm_for_each_connector_iter(connector, &conn_iter) {
  2623. /* Only handle HPD capable connectors. */
  2624. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2625. continue;
  2626. sde_conn = to_sde_connector(connector);
  2627. if (sde_conn->ops.post_open)
  2628. sde_conn->ops.post_open(&sde_conn->base,
  2629. sde_conn->display);
  2630. }
  2631. drm_connector_list_iter_end(&conn_iter);
  2632. mutex_unlock(&dev->mode_config.mutex);
  2633. }
  2634. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2635. struct sde_splash_display *splash_display,
  2636. struct drm_crtc *crtc)
  2637. {
  2638. struct msm_drm_private *priv;
  2639. struct drm_plane *plane;
  2640. struct sde_splash_mem *splash;
  2641. struct sde_splash_mem *demura;
  2642. struct sde_plane_state *pstate;
  2643. struct sde_sspp_index_info *pipe_info;
  2644. enum sde_sspp pipe_id;
  2645. bool is_virtual;
  2646. int i;
  2647. if (!sde_kms || !splash_display || !crtc) {
  2648. SDE_ERROR("invalid input args\n");
  2649. return -EINVAL;
  2650. }
  2651. priv = sde_kms->dev->dev_private;
  2652. pipe_info = &splash_display->pipe_info;
  2653. splash = splash_display->splash;
  2654. demura = splash_display->demura;
  2655. for (i = 0; i < priv->num_planes; i++) {
  2656. plane = priv->planes[i];
  2657. pipe_id = sde_plane_pipe(plane);
  2658. is_virtual = is_sde_plane_virtual(plane);
  2659. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2660. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2661. if (splash && sde_plane_validate_src_addr(plane,
  2662. splash->splash_buf_base,
  2663. splash->splash_buf_size)) {
  2664. if (!demura || sde_plane_validate_src_addr(
  2665. plane, demura->splash_buf_base,
  2666. demura->splash_buf_size)) {
  2667. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2668. pipe_id, DRMID(crtc));
  2669. continue;
  2670. }
  2671. }
  2672. plane->state->crtc = crtc;
  2673. crtc->state->plane_mask |= drm_plane_mask(plane);
  2674. pstate = to_sde_plane_state(plane->state);
  2675. pstate->cont_splash_populated = true;
  2676. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2677. DRMID(crtc), DRMID(plane), is_virtual);
  2678. }
  2679. }
  2680. return 0;
  2681. }
  2682. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2683. struct dsi_display *dsi_display)
  2684. {
  2685. void *display;
  2686. struct drm_encoder *encoder = NULL;
  2687. struct msm_display_info info;
  2688. struct drm_device *dev;
  2689. struct sde_kms *sde_kms;
  2690. struct drm_connector_list_iter conn_iter;
  2691. struct drm_connector *connector = NULL;
  2692. struct sde_connector *sde_conn = NULL;
  2693. int rc = 0;
  2694. sde_kms = to_sde_kms(kms);
  2695. dev = sde_kms->dev;
  2696. display = dsi_display;
  2697. if (dsi_display) {
  2698. if (dsi_display->bridge->base.encoder) {
  2699. encoder = dsi_display->bridge->base.encoder;
  2700. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2701. }
  2702. memset(&info, 0x0, sizeof(info));
  2703. rc = dsi_display_get_info(NULL, &info, display);
  2704. if (rc) {
  2705. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2706. __func__, rc);
  2707. encoder = NULL;
  2708. }
  2709. }
  2710. drm_connector_list_iter_begin(dev, &conn_iter);
  2711. drm_for_each_connector_iter(connector, &conn_iter) {
  2712. struct drm_encoder *c_encoder;
  2713. drm_connector_for_each_possible_encoder(connector,
  2714. c_encoder)
  2715. break;
  2716. if (!c_encoder) {
  2717. SDE_ERROR("c_encoder not found\n");
  2718. return -EINVAL;
  2719. }
  2720. /**
  2721. * Inform cont_splash is disabled to each interface/connector.
  2722. * This is currently supported for DSI interface.
  2723. */
  2724. sde_conn = to_sde_connector(connector);
  2725. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2726. if (!dsi_display || !encoder) {
  2727. sde_conn->ops.cont_splash_res_disable
  2728. (sde_conn->display);
  2729. } else if (c_encoder->base.id == encoder->base.id) {
  2730. /**
  2731. * This handles dual DSI
  2732. * configuration where one DSI
  2733. * interface has cont_splash
  2734. * enabled and the other doesn't.
  2735. */
  2736. sde_conn->ops.cont_splash_res_disable
  2737. (sde_conn->display);
  2738. break;
  2739. }
  2740. }
  2741. }
  2742. drm_connector_list_iter_end(&conn_iter);
  2743. return 0;
  2744. }
  2745. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2746. {
  2747. int i;
  2748. void *display;
  2749. struct dsi_display *dsi_display;
  2750. struct drm_encoder *encoder;
  2751. if (!sde_kms)
  2752. return -EINVAL;
  2753. if (!sde_in_trusted_vm(sde_kms))
  2754. return 0;
  2755. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2756. display = sde_kms->dsi_displays[i];
  2757. dsi_display = (struct dsi_display *)display;
  2758. if (!dsi_display->bridge->base.encoder) {
  2759. SDE_ERROR("no encoder on dsi display:%d", i);
  2760. return -EINVAL;
  2761. }
  2762. encoder = dsi_display->bridge->base.encoder;
  2763. encoder->possible_crtcs = 1 << i;
  2764. SDE_DEBUG(
  2765. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2766. encoder->index, encoder->base.id,
  2767. encoder->name, encoder->possible_crtcs);
  2768. }
  2769. return 0;
  2770. }
  2771. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2772. struct sde_kms *sde_kms, struct drm_connector *connector,
  2773. struct drm_atomic_state *state)
  2774. {
  2775. struct drm_display_mode *mode, *cur_mode = NULL;
  2776. struct drm_crtc *crtc;
  2777. struct drm_crtc_state *new_cstate, *old_cstate;
  2778. u32 i = 0;
  2779. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2780. list_for_each_entry(mode, &connector->modes, head) {
  2781. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2782. cur_mode = mode;
  2783. break;
  2784. }
  2785. }
  2786. } else if (state) {
  2787. /* get the mode from first atomic_check phase for trusted_vm*/
  2788. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2789. new_cstate, i) {
  2790. if (!new_cstate->active && !old_cstate->active)
  2791. continue;
  2792. list_for_each_entry(mode, &connector->modes, head) {
  2793. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2794. cur_mode = mode;
  2795. break;
  2796. }
  2797. }
  2798. }
  2799. }
  2800. return cur_mode;
  2801. }
  2802. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2803. struct drm_atomic_state *state)
  2804. {
  2805. void *display;
  2806. struct dsi_display *dsi_display;
  2807. struct msm_display_info info;
  2808. struct drm_encoder *encoder = NULL;
  2809. struct drm_crtc *crtc = NULL;
  2810. int i, rc = 0;
  2811. struct drm_display_mode *drm_mode = NULL;
  2812. struct drm_device *dev;
  2813. struct msm_drm_private *priv;
  2814. struct sde_kms *sde_kms;
  2815. struct drm_connector_list_iter conn_iter;
  2816. struct drm_connector *connector = NULL;
  2817. struct sde_connector *sde_conn = NULL;
  2818. struct sde_splash_display *splash_display;
  2819. if (!kms) {
  2820. SDE_ERROR("invalid kms\n");
  2821. return -EINVAL;
  2822. }
  2823. sde_kms = to_sde_kms(kms);
  2824. dev = sde_kms->dev;
  2825. if (!dev) {
  2826. SDE_ERROR("invalid device\n");
  2827. return -EINVAL;
  2828. }
  2829. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2830. if (rc) {
  2831. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2832. return -EINVAL;
  2833. }
  2834. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2835. && (!sde_kms->splash_data.num_splash_regions)) ||
  2836. !sde_kms->splash_data.num_splash_displays) {
  2837. DRM_INFO("cont_splash feature not enabled\n");
  2838. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2839. return rc;
  2840. }
  2841. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2842. sde_kms->splash_data.num_splash_displays,
  2843. sde_kms->dsi_display_count);
  2844. /* dsi */
  2845. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2846. struct sde_crtc_state *cstate;
  2847. struct sde_connector_state *conn_state;
  2848. display = sde_kms->dsi_displays[i];
  2849. dsi_display = (struct dsi_display *)display;
  2850. splash_display = &sde_kms->splash_data.splash_display[i];
  2851. if (!splash_display->cont_splash_enabled) {
  2852. SDE_DEBUG("display->name = %s splash not enabled\n",
  2853. dsi_display->name);
  2854. sde_kms_inform_cont_splash_res_disable(kms,
  2855. dsi_display);
  2856. continue;
  2857. }
  2858. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2859. if (dsi_display->bridge->base.encoder) {
  2860. encoder = dsi_display->bridge->base.encoder;
  2861. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2862. }
  2863. memset(&info, 0x0, sizeof(info));
  2864. rc = dsi_display_get_info(NULL, &info, display);
  2865. if (rc) {
  2866. SDE_ERROR("dsi get_info %d failed\n", i);
  2867. encoder = NULL;
  2868. continue;
  2869. }
  2870. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2871. ((info.is_connected) ? "true" : "false"),
  2872. info.display_type);
  2873. if (!encoder) {
  2874. SDE_ERROR("encoder not initialized\n");
  2875. return -EINVAL;
  2876. }
  2877. priv = sde_kms->dev->dev_private;
  2878. encoder->crtc = priv->crtcs[i];
  2879. crtc = encoder->crtc;
  2880. splash_display->encoder = encoder;
  2881. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2882. i, crtc->index, crtc->base.id, encoder->index,
  2883. encoder->base.id);
  2884. mutex_lock(&dev->mode_config.mutex);
  2885. drm_connector_list_iter_begin(dev, &conn_iter);
  2886. drm_for_each_connector_iter(connector, &conn_iter) {
  2887. struct drm_encoder *c_encoder;
  2888. drm_connector_for_each_possible_encoder(connector,
  2889. c_encoder)
  2890. break;
  2891. if (!c_encoder) {
  2892. SDE_ERROR("c_encoder not found\n");
  2893. mutex_unlock(&dev->mode_config.mutex);
  2894. return -EINVAL;
  2895. }
  2896. /**
  2897. * SDE_KMS doesn't attach more than one encoder to
  2898. * a DSI connector. So it is safe to check only with
  2899. * the first encoder entry. Revisit this logic if we
  2900. * ever have to support continuous splash for
  2901. * external displays in MST configuration.
  2902. */
  2903. if (c_encoder->base.id == encoder->base.id)
  2904. break;
  2905. }
  2906. drm_connector_list_iter_end(&conn_iter);
  2907. if (!connector) {
  2908. SDE_ERROR("connector not initialized\n");
  2909. mutex_unlock(&dev->mode_config.mutex);
  2910. return -EINVAL;
  2911. }
  2912. mutex_unlock(&dev->mode_config.mutex);
  2913. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2914. crtc->state->connector_mask = drm_connector_mask(connector);
  2915. connector->state->crtc = crtc;
  2916. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2917. if (!drm_mode) {
  2918. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2919. sde_kms->splash_data.type);
  2920. return -EINVAL;
  2921. }
  2922. SDE_DEBUG(
  2923. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2924. drm_mode->name, drm_mode->type,
  2925. drm_mode->flags, sde_kms->splash_data.type);
  2926. /* Update CRTC drm structure */
  2927. crtc->state->active = true;
  2928. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2929. if (rc) {
  2930. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2931. return rc;
  2932. }
  2933. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2934. drm_mode_copy(&crtc->mode, drm_mode);
  2935. cstate = to_sde_crtc_state(crtc->state);
  2936. cstate->cont_splash_populated = true;
  2937. /* Update encoder structure */
  2938. sde_encoder_update_caps_for_cont_splash(encoder,
  2939. splash_display, true);
  2940. sde_crtc_update_cont_splash_settings(crtc);
  2941. sde_conn = to_sde_connector(connector);
  2942. if (sde_conn && sde_conn->ops.cont_splash_config)
  2943. sde_conn->ops.cont_splash_config(sde_conn->display);
  2944. conn_state = to_sde_connector_state(connector->state);
  2945. conn_state->cont_splash_populated = true;
  2946. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2947. splash_display, crtc);
  2948. if (rc) {
  2949. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2950. return rc;
  2951. }
  2952. }
  2953. return rc;
  2954. }
  2955. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2956. {
  2957. struct sde_kms *sde_kms;
  2958. if (!kms) {
  2959. SDE_ERROR("invalid kms\n");
  2960. return false;
  2961. }
  2962. sde_kms = to_sde_kms(kms);
  2963. return sde_kms->splash_data.num_splash_displays;
  2964. }
  2965. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2966. const struct drm_display_mode *mode,
  2967. const struct msm_resource_caps_info *res, u32 *num_lm)
  2968. {
  2969. struct sde_kms *sde_kms;
  2970. s64 mode_clock_hz = 0;
  2971. s64 max_mdp_clock_hz = 0;
  2972. s64 max_lm_width = 0;
  2973. s64 hdisplay_fp = 0;
  2974. s64 htotal_fp = 0;
  2975. s64 vtotal_fp = 0;
  2976. s64 vrefresh_fp = 0;
  2977. s64 mdp_fudge_factor = 0;
  2978. s64 num_lm_fp = 0;
  2979. s64 lm_clk_fp = 0;
  2980. s64 lm_width_fp = 0;
  2981. int rc = 0;
  2982. if (!num_lm) {
  2983. SDE_ERROR("invalid num_lm pointer\n");
  2984. return -EINVAL;
  2985. }
  2986. /* default to 1 layer mixer */
  2987. *num_lm = 1;
  2988. if (!kms || !mode || !res) {
  2989. SDE_ERROR("invalid input args\n");
  2990. return -EINVAL;
  2991. }
  2992. sde_kms = to_sde_kms(kms);
  2993. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2994. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2995. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2996. htotal_fp = drm_int2fixp(mode->htotal);
  2997. vtotal_fp = drm_int2fixp(mode->vtotal);
  2998. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2999. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3000. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3001. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3002. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3003. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3004. if (mode_clock_hz > max_mdp_clock_hz ||
  3005. hdisplay_fp > max_lm_width) {
  3006. *num_lm = 0;
  3007. do {
  3008. *num_lm += 2;
  3009. num_lm_fp = drm_int2fixp(*num_lm);
  3010. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3011. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3012. if (*num_lm > 4) {
  3013. rc = -EINVAL;
  3014. goto error;
  3015. }
  3016. } while (lm_clk_fp > max_mdp_clock_hz ||
  3017. lm_width_fp > max_lm_width);
  3018. mode_clock_hz = lm_clk_fp;
  3019. }
  3020. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3021. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3022. *num_lm, drm_fixp2int(mode_clock_hz),
  3023. sde_kms->perf.max_core_clk_rate);
  3024. return 0;
  3025. error:
  3026. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3027. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3028. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3029. *num_lm, drm_fixp2int(mode_clock_hz),
  3030. sde_kms->perf.max_core_clk_rate);
  3031. return rc;
  3032. }
  3033. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3034. u32 hdisplay, u32 *num_dsc)
  3035. {
  3036. struct sde_kms *sde_kms;
  3037. uint32_t max_dsc_width;
  3038. if (!num_dsc) {
  3039. SDE_ERROR("invalid num_dsc pointer\n");
  3040. return -EINVAL;
  3041. }
  3042. *num_dsc = 0;
  3043. if (!kms || !hdisplay) {
  3044. SDE_ERROR("invalid input args\n");
  3045. return -EINVAL;
  3046. }
  3047. sde_kms = to_sde_kms(kms);
  3048. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3049. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3050. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3051. hdisplay, max_dsc_width,
  3052. *num_dsc);
  3053. return 0;
  3054. }
  3055. static void _sde_kms_null_commit(struct drm_device *dev,
  3056. struct drm_encoder *enc)
  3057. {
  3058. struct drm_modeset_acquire_ctx ctx;
  3059. struct drm_atomic_state *state = NULL;
  3060. int retry_cnt = 0;
  3061. int ret = 0;
  3062. drm_modeset_acquire_init(&ctx, 0);
  3063. retry:
  3064. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3065. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3066. drm_modeset_backoff(&ctx);
  3067. retry_cnt++;
  3068. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3069. goto retry;
  3070. } else if (WARN_ON(ret)) {
  3071. goto end;
  3072. }
  3073. state = drm_atomic_state_alloc(dev);
  3074. if (!state) {
  3075. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3076. goto end;
  3077. }
  3078. state->acquire_ctx = &ctx;
  3079. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3080. if (ret)
  3081. goto end;
  3082. ret = drm_atomic_commit(state);
  3083. if (ret)
  3084. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3085. end:
  3086. if (state)
  3087. drm_atomic_state_put(state);
  3088. drm_modeset_drop_locks(&ctx);
  3089. drm_modeset_acquire_fini(&ctx);
  3090. }
  3091. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3092. const int32_t connector_id)
  3093. {
  3094. struct drm_connector_list_iter conn_iter;
  3095. struct drm_connector *conn;
  3096. struct drm_encoder *drm_enc;
  3097. drm_connector_list_iter_begin(dev, &conn_iter);
  3098. drm_for_each_connector_iter(conn, &conn_iter) {
  3099. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3100. connector_id != conn->base.id)
  3101. continue;
  3102. if (conn->state && conn->state->best_encoder)
  3103. drm_enc = conn->state->best_encoder;
  3104. else
  3105. drm_enc = conn->encoder;
  3106. if (drm_enc)
  3107. sde_encoder_early_wakeup(drm_enc);
  3108. }
  3109. drm_connector_list_iter_end(&conn_iter);
  3110. }
  3111. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3112. struct device *dev)
  3113. {
  3114. int i, ret, crtc_id = 0;
  3115. struct drm_device *ddev = dev_get_drvdata(dev);
  3116. struct drm_connector *conn;
  3117. struct drm_connector_list_iter conn_iter;
  3118. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3119. drm_connector_list_iter_begin(ddev, &conn_iter);
  3120. drm_for_each_connector_iter(conn, &conn_iter) {
  3121. uint64_t lp;
  3122. lp = sde_connector_get_lp(conn);
  3123. if (lp != SDE_MODE_DPMS_LP2)
  3124. continue;
  3125. if (sde_encoder_in_clone_mode(conn->encoder))
  3126. continue;
  3127. crtc_id = drm_crtc_index(conn->state->crtc);
  3128. if (priv->disp_thread[crtc_id].thread)
  3129. kthread_flush_worker(
  3130. &priv->disp_thread[crtc_id].worker);
  3131. ret = sde_encoder_wait_for_event(conn->encoder,
  3132. MSM_ENC_TX_COMPLETE);
  3133. if (ret && ret != -EWOULDBLOCK) {
  3134. SDE_ERROR(
  3135. "[conn: %d] wait for commit done returned %d\n",
  3136. conn->base.id, ret);
  3137. } else if (!ret) {
  3138. if (priv->event_thread[crtc_id].thread)
  3139. kthread_flush_worker(
  3140. &priv->event_thread[crtc_id].worker);
  3141. sde_encoder_idle_request(conn->encoder);
  3142. }
  3143. }
  3144. drm_connector_list_iter_end(&conn_iter);
  3145. for (i = 0; i < priv->num_crtcs; i++) {
  3146. if (priv->disp_thread[i].thread)
  3147. kthread_flush_worker(
  3148. &priv->disp_thread[i].worker);
  3149. if (priv->event_thread[i].thread)
  3150. kthread_flush_worker(
  3151. &priv->event_thread[i].worker);
  3152. }
  3153. kthread_flush_worker(&priv->pp_event_worker);
  3154. }
  3155. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3156. {
  3157. struct sde_connector_state *sde_conn_state;
  3158. if (!conn_state)
  3159. return NULL;
  3160. sde_conn_state = to_sde_connector_state(conn_state);
  3161. return &sde_conn_state->msm_mode;
  3162. }
  3163. static int sde_kms_pm_suspend(struct device *dev)
  3164. {
  3165. struct drm_device *ddev;
  3166. struct drm_modeset_acquire_ctx ctx;
  3167. struct drm_connector *conn;
  3168. struct drm_encoder *enc;
  3169. struct drm_connector_list_iter conn_iter;
  3170. struct drm_atomic_state *state = NULL;
  3171. struct sde_kms *sde_kms;
  3172. int ret = 0, num_crtcs = 0;
  3173. if (!dev)
  3174. return -EINVAL;
  3175. ddev = dev_get_drvdata(dev);
  3176. if (!ddev || !ddev_to_msm_kms(ddev))
  3177. return -EINVAL;
  3178. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3179. SDE_EVT32(0);
  3180. /* disable hot-plug polling */
  3181. drm_kms_helper_poll_disable(ddev);
  3182. /* if a display stuck in CS trigger a null commit to complete handoff */
  3183. drm_for_each_encoder(enc, ddev) {
  3184. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3185. _sde_kms_null_commit(ddev, enc);
  3186. }
  3187. /* acquire modeset lock(s) */
  3188. drm_modeset_acquire_init(&ctx, 0);
  3189. retry:
  3190. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3191. if (ret)
  3192. goto unlock;
  3193. /* save current state for resume */
  3194. if (sde_kms->suspend_state)
  3195. drm_atomic_state_put(sde_kms->suspend_state);
  3196. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3197. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3198. ret = PTR_ERR(sde_kms->suspend_state);
  3199. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3200. sde_kms->suspend_state = NULL;
  3201. goto unlock;
  3202. }
  3203. /* create atomic state to disable all CRTCs */
  3204. state = drm_atomic_state_alloc(ddev);
  3205. if (!state) {
  3206. ret = -ENOMEM;
  3207. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3208. goto unlock;
  3209. }
  3210. state->acquire_ctx = &ctx;
  3211. drm_connector_list_iter_begin(ddev, &conn_iter);
  3212. drm_for_each_connector_iter(conn, &conn_iter) {
  3213. struct drm_crtc_state *crtc_state;
  3214. uint64_t lp;
  3215. if (!conn->state || !conn->state->crtc ||
  3216. conn->dpms != DRM_MODE_DPMS_ON ||
  3217. sde_encoder_in_clone_mode(conn->encoder))
  3218. continue;
  3219. lp = sde_connector_get_lp(conn);
  3220. if (lp == SDE_MODE_DPMS_LP1) {
  3221. /* transition LP1->LP2 on pm suspend */
  3222. ret = sde_connector_set_property_for_commit(conn, state,
  3223. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3224. if (ret) {
  3225. DRM_ERROR("failed to set lp2 for conn %d\n",
  3226. conn->base.id);
  3227. drm_connector_list_iter_end(&conn_iter);
  3228. goto unlock;
  3229. }
  3230. }
  3231. if (lp != SDE_MODE_DPMS_LP2) {
  3232. /* force CRTC to be inactive */
  3233. crtc_state = drm_atomic_get_crtc_state(state,
  3234. conn->state->crtc);
  3235. if (IS_ERR_OR_NULL(crtc_state)) {
  3236. DRM_ERROR("failed to get crtc %d state\n",
  3237. conn->state->crtc->base.id);
  3238. drm_connector_list_iter_end(&conn_iter);
  3239. goto unlock;
  3240. }
  3241. if (lp != SDE_MODE_DPMS_LP1)
  3242. crtc_state->active = false;
  3243. ++num_crtcs;
  3244. }
  3245. }
  3246. drm_connector_list_iter_end(&conn_iter);
  3247. /* check for nothing to do */
  3248. if (num_crtcs == 0) {
  3249. DRM_DEBUG("all crtcs are already in the off state\n");
  3250. sde_kms->suspend_block = true;
  3251. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3252. goto unlock;
  3253. }
  3254. /* commit the "disable all" state */
  3255. ret = drm_atomic_commit(state);
  3256. if (ret < 0) {
  3257. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3258. goto unlock;
  3259. }
  3260. sde_kms->suspend_block = true;
  3261. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3262. unlock:
  3263. if (state) {
  3264. drm_atomic_state_put(state);
  3265. state = NULL;
  3266. }
  3267. if (ret == -EDEADLK) {
  3268. drm_modeset_backoff(&ctx);
  3269. goto retry;
  3270. }
  3271. drm_modeset_drop_locks(&ctx);
  3272. drm_modeset_acquire_fini(&ctx);
  3273. /*
  3274. * pm runtime driver avoids multiple runtime_suspend API call by
  3275. * checking runtime_status. However, this call helps when there is a
  3276. * race condition between pm_suspend call and doze_suspend/power_off
  3277. * commit. It removes the extra vote from suspend and adds it back
  3278. * later to allow power collapse during pm_suspend call
  3279. */
  3280. pm_runtime_put_sync(dev);
  3281. pm_runtime_get_noresume(dev);
  3282. /* dump clock state before entering suspend */
  3283. if (sde_kms->pm_suspend_clk_dump)
  3284. _sde_kms_dump_clks_state(sde_kms);
  3285. return ret;
  3286. }
  3287. static int sde_kms_pm_resume(struct device *dev)
  3288. {
  3289. struct drm_device *ddev;
  3290. struct sde_kms *sde_kms;
  3291. struct drm_modeset_acquire_ctx ctx;
  3292. int ret, i;
  3293. if (!dev)
  3294. return -EINVAL;
  3295. ddev = dev_get_drvdata(dev);
  3296. if (!ddev || !ddev_to_msm_kms(ddev))
  3297. return -EINVAL;
  3298. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3299. SDE_EVT32(sde_kms->suspend_state != NULL);
  3300. drm_mode_config_reset(ddev);
  3301. drm_modeset_acquire_init(&ctx, 0);
  3302. retry:
  3303. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3304. if (ret == -EDEADLK) {
  3305. drm_modeset_backoff(&ctx);
  3306. goto retry;
  3307. } else if (WARN_ON(ret)) {
  3308. goto end;
  3309. }
  3310. sde_kms->suspend_block = false;
  3311. if (sde_kms->suspend_state) {
  3312. sde_kms->suspend_state->acquire_ctx = &ctx;
  3313. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3314. ret = drm_atomic_helper_commit_duplicated_state(
  3315. sde_kms->suspend_state, &ctx);
  3316. if (ret != -EDEADLK)
  3317. break;
  3318. drm_modeset_backoff(&ctx);
  3319. }
  3320. if (ret < 0)
  3321. DRM_ERROR("failed to restore state, %d\n", ret);
  3322. drm_atomic_state_put(sde_kms->suspend_state);
  3323. sde_kms->suspend_state = NULL;
  3324. }
  3325. end:
  3326. drm_modeset_drop_locks(&ctx);
  3327. drm_modeset_acquire_fini(&ctx);
  3328. /* enable hot-plug polling */
  3329. drm_kms_helper_poll_enable(ddev);
  3330. return 0;
  3331. }
  3332. static const struct msm_kms_funcs kms_funcs = {
  3333. .hw_init = sde_kms_hw_init,
  3334. .postinit = sde_kms_postinit,
  3335. .irq_preinstall = sde_irq_preinstall,
  3336. .irq_postinstall = sde_irq_postinstall,
  3337. .irq_uninstall = sde_irq_uninstall,
  3338. .irq = sde_irq,
  3339. .preclose = sde_kms_preclose,
  3340. .lastclose = sde_kms_lastclose,
  3341. .prepare_fence = sde_kms_prepare_fence,
  3342. .prepare_commit = sde_kms_prepare_commit,
  3343. .commit = sde_kms_commit,
  3344. .complete_commit = sde_kms_complete_commit,
  3345. .get_msm_mode = sde_kms_get_msm_mode,
  3346. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3347. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3348. .check_modified_format = sde_format_check_modified_format,
  3349. .atomic_check = sde_kms_atomic_check,
  3350. .get_format = sde_get_msm_format,
  3351. .round_pixclk = sde_kms_round_pixclk,
  3352. .display_early_wakeup = sde_kms_display_early_wakeup,
  3353. .pm_suspend = sde_kms_pm_suspend,
  3354. .pm_resume = sde_kms_pm_resume,
  3355. .destroy = sde_kms_destroy,
  3356. .debugfs_destroy = sde_kms_debugfs_destroy,
  3357. .cont_splash_config = sde_kms_cont_splash_config,
  3358. .register_events = _sde_kms_register_events,
  3359. .get_address_space = _sde_kms_get_address_space,
  3360. .get_address_space_device = _sde_kms_get_address_space_device,
  3361. .postopen = _sde_kms_post_open,
  3362. .check_for_splash = sde_kms_check_for_splash,
  3363. .get_mixer_count = sde_kms_get_mixer_count,
  3364. .get_dsc_count = sde_kms_get_dsc_count,
  3365. };
  3366. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3367. {
  3368. int i;
  3369. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3370. if (!sde_kms->aspace[i])
  3371. continue;
  3372. msm_gem_address_space_put(sde_kms->aspace[i]);
  3373. sde_kms->aspace[i] = NULL;
  3374. }
  3375. return 0;
  3376. }
  3377. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3378. {
  3379. struct msm_mmu *mmu;
  3380. int i, ret;
  3381. int early_map = 0;
  3382. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3383. return -EINVAL;
  3384. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3385. struct msm_gem_address_space *aspace;
  3386. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3387. if (IS_ERR(mmu)) {
  3388. ret = PTR_ERR(mmu);
  3389. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3390. i, ret);
  3391. continue;
  3392. }
  3393. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3394. mmu, "sde");
  3395. if (IS_ERR(aspace)) {
  3396. ret = PTR_ERR(aspace);
  3397. mmu->funcs->destroy(mmu);
  3398. goto fail;
  3399. }
  3400. sde_kms->aspace[i] = aspace;
  3401. aspace->domain_attached = true;
  3402. /* Mapping splash memory block */
  3403. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3404. sde_kms->splash_data.num_splash_regions) {
  3405. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3406. if (ret) {
  3407. SDE_ERROR("failed to map ret:%d\n", ret);
  3408. goto early_map_fail;
  3409. }
  3410. }
  3411. /*
  3412. * disable early-map which would have been enabled during
  3413. * bootup by smmu through the device-tree hint for cont-spash
  3414. */
  3415. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3416. &early_map);
  3417. if (ret) {
  3418. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3419. ret, early_map);
  3420. goto early_map_fail;
  3421. }
  3422. }
  3423. sde_kms->base.aspace = sde_kms->aspace[0];
  3424. return 0;
  3425. early_map_fail:
  3426. _sde_kms_unmap_all_splash_regions(sde_kms);
  3427. fail:
  3428. _sde_kms_mmu_destroy(sde_kms);
  3429. return ret;
  3430. }
  3431. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3432. {
  3433. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3434. return;
  3435. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3436. }
  3437. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3438. {
  3439. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3440. return;
  3441. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3442. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3443. sde_kms->catalog);
  3444. }
  3445. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3446. {
  3447. struct sde_vbif_set_qos_params qos_params;
  3448. struct sde_mdss_cfg *catalog;
  3449. if (!sde_kms->catalog)
  3450. return;
  3451. catalog = sde_kms->catalog;
  3452. memset(&qos_params, 0, sizeof(qos_params));
  3453. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3454. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3455. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3456. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3457. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3458. }
  3459. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3460. {
  3461. struct sde_hw_uidle *uidle;
  3462. if (!sde_kms) {
  3463. SDE_ERROR("invalid kms\n");
  3464. return -EINVAL;
  3465. }
  3466. uidle = sde_kms->hw_uidle;
  3467. if (uidle && uidle->ops.active_override_enable)
  3468. uidle->ops.active_override_enable(uidle, enable);
  3469. return 0;
  3470. }
  3471. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3472. {
  3473. struct device *cpu_dev;
  3474. int cpu = 0;
  3475. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3476. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3477. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3478. return;
  3479. }
  3480. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3481. cpu_dev = get_cpu_device(cpu);
  3482. if (!cpu_dev) {
  3483. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3484. cpu);
  3485. continue;
  3486. }
  3487. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3488. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3489. cpu_irq_latency);
  3490. else
  3491. dev_pm_qos_add_request(cpu_dev,
  3492. &sde_kms->pm_qos_irq_req[cpu],
  3493. DEV_PM_QOS_RESUME_LATENCY,
  3494. cpu_irq_latency);
  3495. }
  3496. }
  3497. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3498. {
  3499. struct device *cpu_dev;
  3500. int cpu = 0;
  3501. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3502. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3503. return;
  3504. }
  3505. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3506. cpu_dev = get_cpu_device(cpu);
  3507. if (!cpu_dev) {
  3508. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3509. cpu);
  3510. continue;
  3511. }
  3512. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3513. dev_pm_qos_remove_request(
  3514. &sde_kms->pm_qos_irq_req[cpu]);
  3515. }
  3516. }
  3517. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3518. {
  3519. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3520. mutex_lock(&priv->phandle.phandle_lock);
  3521. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3522. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3523. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3524. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3525. mutex_unlock(&priv->phandle.phandle_lock);
  3526. }
  3527. static void sde_kms_irq_affinity_notify(
  3528. struct irq_affinity_notify *affinity_notify,
  3529. const cpumask_t *mask)
  3530. {
  3531. struct msm_drm_private *priv;
  3532. struct sde_kms *sde_kms = container_of(affinity_notify,
  3533. struct sde_kms, affinity_notify);
  3534. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3535. return;
  3536. priv = sde_kms->dev->dev_private;
  3537. mutex_lock(&priv->phandle.phandle_lock);
  3538. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3539. // save irq cpu mask
  3540. sde_kms->irq_cpu_mask = *mask;
  3541. // request vote with updated irq cpu mask
  3542. if (atomic_read(&sde_kms->irq_vote_count))
  3543. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3544. mutex_unlock(&priv->phandle.phandle_lock);
  3545. }
  3546. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3547. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3548. {
  3549. struct sde_kms *sde_kms = usr;
  3550. struct msm_kms *msm_kms;
  3551. msm_kms = &sde_kms->base;
  3552. if (!sde_kms)
  3553. return;
  3554. SDE_DEBUG("event_type:%d\n", event_type);
  3555. SDE_EVT32_VERBOSE(event_type);
  3556. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3557. sde_irq_update(msm_kms, true);
  3558. sde_kms->first_kickoff = true;
  3559. /**
  3560. * Rotator sid needs to be programmed since uefi doesn't
  3561. * configure it during continuous splash
  3562. */
  3563. sde_kms_init_rot_sid_hw(sde_kms);
  3564. if (sde_kms->splash_data.num_splash_displays ||
  3565. sde_in_trusted_vm(sde_kms))
  3566. return;
  3567. sde_vbif_init_memtypes(sde_kms);
  3568. sde_kms_init_shared_hw(sde_kms);
  3569. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3570. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3571. sde_irq_update(msm_kms, false);
  3572. sde_kms->first_kickoff = false;
  3573. if (sde_in_trusted_vm(sde_kms))
  3574. return;
  3575. _sde_kms_active_override(sde_kms, true);
  3576. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3577. sde_vbif_axi_halt_request(sde_kms);
  3578. }
  3579. }
  3580. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3581. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3582. {
  3583. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3584. int rc = -EINVAL;
  3585. SDE_DEBUG("\n");
  3586. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3587. if (rc > 0)
  3588. rc = 0;
  3589. SDE_EVT32(rc, genpd->device_count);
  3590. return rc;
  3591. }
  3592. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3593. {
  3594. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3595. SDE_DEBUG("\n");
  3596. pm_runtime_put_sync(sde_kms->dev->dev);
  3597. SDE_EVT32(genpd->device_count);
  3598. return 0;
  3599. }
  3600. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3601. {
  3602. int i = 0;
  3603. int ret = 0;
  3604. int count = 0;
  3605. struct device_node *parent, *node;
  3606. struct resource r;
  3607. char node_name[DEMURA_REGION_NAME_MAX];
  3608. struct sde_splash_mem *mem;
  3609. struct sde_splash_display *splash_display;
  3610. if (!data->num_splash_displays) {
  3611. SDE_DEBUG("no splash displays. skipping\n");
  3612. return 0;
  3613. }
  3614. /**
  3615. * It is expected that each active demura block will have
  3616. * its own memory region defined.
  3617. */
  3618. parent = of_find_node_by_path("/reserved-memory");
  3619. for (i = 0; i < data->num_splash_displays; i++) {
  3620. splash_display = &data->splash_display[i];
  3621. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3622. "demura_region_%d", i);
  3623. splash_display->demura = NULL;
  3624. node = of_find_node_by_name(parent, node_name);
  3625. if (!node) {
  3626. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3627. node_name, data->num_splash_displays);
  3628. continue;
  3629. } else if (of_address_to_resource(node, 0, &r)) {
  3630. SDE_ERROR("invalid data for:%s\n", node_name);
  3631. ret = -EINVAL;
  3632. break;
  3633. }
  3634. mem = &data->demura_mem[i];
  3635. mem->splash_buf_base = (unsigned long)r.start;
  3636. mem->splash_buf_size = (r.end - r.start) + 1;
  3637. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3638. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3639. (i+1));
  3640. continue;
  3641. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3642. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3643. (i+1), mem->splash_buf_base,
  3644. mem->splash_buf_size);
  3645. continue;
  3646. }
  3647. mem->ref_cnt = 0;
  3648. splash_display->demura = mem;
  3649. count++;
  3650. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3651. mem->splash_buf_base,
  3652. mem->splash_buf_size);
  3653. }
  3654. if (!ret && !count)
  3655. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3656. return ret;
  3657. }
  3658. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3659. {
  3660. int i = 0;
  3661. int ret = 0;
  3662. struct device_node *parent, *node, *node1;
  3663. struct resource r, r1;
  3664. const char *node_name = "splash_region";
  3665. struct sde_splash_mem *mem;
  3666. bool share_splash_mem = false;
  3667. int num_displays, num_regions;
  3668. struct sde_splash_display *splash_display;
  3669. if (!data)
  3670. return -EINVAL;
  3671. memset(data, 0, sizeof(*data));
  3672. parent = of_find_node_by_path("/reserved-memory");
  3673. if (!parent) {
  3674. SDE_ERROR("failed to find reserved-memory node\n");
  3675. return -EINVAL;
  3676. }
  3677. node = of_find_node_by_name(parent, node_name);
  3678. if (!node) {
  3679. SDE_DEBUG("failed to find node %s\n", node_name);
  3680. return -EINVAL;
  3681. }
  3682. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3683. if (!node1)
  3684. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3685. /**
  3686. * Support sharing a single splash memory for all the built in displays
  3687. * and also independent splash region per displays. Incase of
  3688. * independent splash region for each connected display, dtsi node of
  3689. * cont_splash_region should be collection of all memory regions
  3690. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3691. */
  3692. num_displays = dsi_display_get_num_of_displays();
  3693. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3694. data->num_splash_displays = num_displays;
  3695. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3696. if (num_displays > num_regions) {
  3697. share_splash_mem = true;
  3698. pr_info(":%d displays share same splash buf\n", num_displays);
  3699. }
  3700. for (i = 0; i < num_displays; i++) {
  3701. splash_display = &data->splash_display[i];
  3702. if (!i || !share_splash_mem) {
  3703. if (of_address_to_resource(node, i, &r)) {
  3704. SDE_ERROR("invalid data for:%s\n", node_name);
  3705. return -EINVAL;
  3706. }
  3707. mem = &data->splash_mem[i];
  3708. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3709. SDE_DEBUG("failed to find ramdump memory\n");
  3710. mem->ramdump_base = 0;
  3711. mem->ramdump_size = 0;
  3712. } else {
  3713. mem->ramdump_base = (unsigned long)r1.start;
  3714. mem->ramdump_size = (r1.end - r1.start) + 1;
  3715. }
  3716. mem->splash_buf_base = (unsigned long)r.start;
  3717. mem->splash_buf_size = (r.end - r.start) + 1;
  3718. mem->ref_cnt = 0;
  3719. splash_display->splash = mem;
  3720. data->num_splash_regions++;
  3721. } else {
  3722. data->splash_display[i].splash = &data->splash_mem[0];
  3723. }
  3724. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3725. splash_display->splash->splash_buf_base,
  3726. splash_display->splash->splash_buf_size);
  3727. }
  3728. data->type = SDE_SPLASH_HANDOFF;
  3729. ret = _sde_kms_get_demura_plane_data(data);
  3730. return ret;
  3731. }
  3732. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3733. struct platform_device *platformdev)
  3734. {
  3735. int rc = -EINVAL;
  3736. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3737. if (IS_ERR(sde_kms->mmio)) {
  3738. rc = PTR_ERR(sde_kms->mmio);
  3739. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3740. sde_kms->mmio = NULL;
  3741. goto error;
  3742. }
  3743. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3744. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3745. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3746. sde_kms->mmio_len,
  3747. msm_get_phys_addr(platformdev, "mdp_phys"),
  3748. SDE_DBG_SDE);
  3749. if (rc)
  3750. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3751. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3752. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3753. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3754. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3755. sde_kms->vbif[VBIF_RT] = NULL;
  3756. goto error;
  3757. }
  3758. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3759. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3760. sde_kms->vbif_len[VBIF_RT],
  3761. msm_get_phys_addr(platformdev, "vbif_phys"),
  3762. SDE_DBG_VBIF_RT);
  3763. if (rc)
  3764. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3765. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3766. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3767. sde_kms->vbif[VBIF_NRT] = NULL;
  3768. SDE_DEBUG("VBIF NRT is not defined");
  3769. } else {
  3770. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3771. }
  3772. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3773. if (IS_ERR(sde_kms->reg_dma)) {
  3774. sde_kms->reg_dma = NULL;
  3775. SDE_DEBUG("REG_DMA is not defined");
  3776. } else {
  3777. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  3778. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3779. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  3780. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3781. sde_kms->reg_dma_len,
  3782. msm_get_phys_addr(platformdev, "regdma_phys"),
  3783. SDE_DBG_LUTDMA);
  3784. if (rc)
  3785. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3786. }
  3787. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3788. if (IS_ERR(sde_kms->sid)) {
  3789. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3790. sde_kms->sid = NULL;
  3791. } else {
  3792. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3793. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3794. sde_kms->sid_len,
  3795. msm_get_phys_addr(platformdev, "sid_phys"),
  3796. SDE_DBG_SID);
  3797. if (rc)
  3798. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3799. }
  3800. error:
  3801. return rc;
  3802. }
  3803. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3804. struct sde_kms *sde_kms)
  3805. {
  3806. int rc = 0;
  3807. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3808. sde_kms->genpd.name = dev->unique;
  3809. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3810. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3811. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3812. if (rc < 0) {
  3813. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3814. sde_kms->genpd.name, rc);
  3815. return rc;
  3816. }
  3817. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3818. &sde_kms->genpd);
  3819. if (rc < 0) {
  3820. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3821. sde_kms->genpd.name, rc);
  3822. pm_genpd_remove(&sde_kms->genpd);
  3823. return rc;
  3824. }
  3825. sde_kms->genpd_init = true;
  3826. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3827. }
  3828. return rc;
  3829. }
  3830. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3831. struct drm_device *dev,
  3832. struct msm_drm_private *priv)
  3833. {
  3834. struct sde_rm *rm = NULL;
  3835. int i, rc = -EINVAL;
  3836. sde_kms->catalog = sde_hw_catalog_init(dev);
  3837. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3838. rc = PTR_ERR(sde_kms->catalog);
  3839. if (!sde_kms->catalog)
  3840. rc = -EINVAL;
  3841. SDE_ERROR("catalog init failed: %d\n", rc);
  3842. sde_kms->catalog = NULL;
  3843. goto power_error;
  3844. }
  3845. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3846. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3847. /* initialize power domain if defined */
  3848. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3849. if (rc) {
  3850. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3851. goto genpd_err;
  3852. }
  3853. rc = _sde_kms_mmu_init(sde_kms);
  3854. if (rc) {
  3855. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3856. goto power_error;
  3857. }
  3858. /* Initialize reg dma block which is a singleton */
  3859. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  3860. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3861. sde_kms->dev);
  3862. if (rc) {
  3863. SDE_ERROR("failed: reg dma init failed\n");
  3864. goto power_error;
  3865. }
  3866. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3867. rm = &sde_kms->rm;
  3868. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3869. sde_kms->dev);
  3870. if (rc) {
  3871. SDE_ERROR("rm init failed: %d\n", rc);
  3872. goto power_error;
  3873. }
  3874. sde_kms->rm_init = true;
  3875. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3876. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3877. rc = PTR_ERR(sde_kms->hw_intr);
  3878. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3879. sde_kms->hw_intr = NULL;
  3880. goto hw_intr_init_err;
  3881. }
  3882. /*
  3883. * Attempt continuous splash handoff only if reserved
  3884. * splash memory is found & release resources on any error
  3885. * in finding display hw config in splash
  3886. */
  3887. if (sde_kms->splash_data.num_splash_regions) {
  3888. struct sde_splash_display *display;
  3889. int ret, display_count =
  3890. sde_kms->splash_data.num_splash_displays;
  3891. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3892. &sde_kms->splash_data, sde_kms->catalog);
  3893. for (i = 0; i < display_count; i++) {
  3894. display = &sde_kms->splash_data.splash_display[i];
  3895. /*
  3896. * free splash region on resource init failure and
  3897. * cont-splash disabled case
  3898. */
  3899. if (!display->cont_splash_enabled || ret)
  3900. _sde_kms_free_splash_display_data(
  3901. sde_kms, display);
  3902. }
  3903. }
  3904. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3905. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3906. rc = PTR_ERR(sde_kms->hw_mdp);
  3907. if (!sde_kms->hw_mdp)
  3908. rc = -EINVAL;
  3909. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3910. sde_kms->hw_mdp = NULL;
  3911. goto power_error;
  3912. }
  3913. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3914. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3915. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3916. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3917. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3918. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3919. if (!sde_kms->hw_vbif[vbif_idx])
  3920. rc = -EINVAL;
  3921. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3922. sde_kms->hw_vbif[vbif_idx] = NULL;
  3923. goto power_error;
  3924. }
  3925. }
  3926. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3927. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3928. sde_kms->mmio_len, sde_kms->catalog);
  3929. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3930. rc = PTR_ERR(sde_kms->hw_uidle);
  3931. if (!sde_kms->hw_uidle)
  3932. rc = -EINVAL;
  3933. /* uidle is optional, so do not make it a fatal error */
  3934. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3935. sde_kms->hw_uidle = NULL;
  3936. rc = 0;
  3937. }
  3938. } else {
  3939. sde_kms->hw_uidle = NULL;
  3940. }
  3941. if (sde_kms->sid) {
  3942. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3943. sde_kms->sid_len, sde_kms->catalog);
  3944. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3945. rc = PTR_ERR(sde_kms->hw_sid);
  3946. SDE_ERROR("failed to init sid %d\n", rc);
  3947. sde_kms->hw_sid = NULL;
  3948. goto power_error;
  3949. }
  3950. }
  3951. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3952. &priv->phandle, "core_clk");
  3953. if (rc) {
  3954. SDE_ERROR("failed to init perf %d\n", rc);
  3955. goto perf_err;
  3956. }
  3957. /*
  3958. * set the disable_immediate flag when driver supports the precise vsync
  3959. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3960. * based on the feature
  3961. */
  3962. if (sde_kms->catalog->has_precise_vsync_ts)
  3963. dev->vblank_disable_immediate = true;
  3964. /*
  3965. * _sde_kms_drm_obj_init should create the DRM related objects
  3966. * i.e. CRTCs, planes, encoders, connectors and so forth
  3967. */
  3968. rc = _sde_kms_drm_obj_init(sde_kms);
  3969. if (rc) {
  3970. SDE_ERROR("modeset init failed: %d\n", rc);
  3971. goto drm_obj_init_err;
  3972. }
  3973. return 0;
  3974. genpd_err:
  3975. drm_obj_init_err:
  3976. sde_core_perf_destroy(&sde_kms->perf);
  3977. hw_intr_init_err:
  3978. perf_err:
  3979. power_error:
  3980. return rc;
  3981. }
  3982. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  3983. {
  3984. struct list_head temp_head;
  3985. struct msm_io_mem_entry *io_mem;
  3986. int rc, i = 0;
  3987. INIT_LIST_HEAD(&temp_head);
  3988. for (i = 0; i < catalog->tvm_reg_count; i++) {
  3989. struct resource *res = &catalog->tvm_reg[i];
  3990. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  3991. if (!io_mem) {
  3992. rc = -ENOMEM;
  3993. goto parse_fail;
  3994. }
  3995. io_mem->base = res->start;
  3996. io_mem->size = resource_size(res);
  3997. list_add(&io_mem->list, &temp_head);
  3998. }
  3999. list_splice(&temp_head, mem_list);
  4000. return 0;
  4001. parse_fail:
  4002. msm_dss_clean_io_mem(&temp_head);
  4003. return rc;
  4004. }
  4005. #ifdef CONFIG_DRM_SDE_VM
  4006. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4007. {
  4008. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4009. int rc = 0;
  4010. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4011. if (rc) {
  4012. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4013. return rc;
  4014. }
  4015. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4016. if (rc) {
  4017. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4018. return rc;
  4019. }
  4020. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4021. if (rc) {
  4022. SDE_ERROR("failed to get io irq for KMS");
  4023. return rc;
  4024. }
  4025. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4026. if (rc) {
  4027. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4028. return rc;
  4029. }
  4030. return rc;
  4031. }
  4032. #endif
  4033. static int sde_kms_hw_init(struct msm_kms *kms)
  4034. {
  4035. struct sde_kms *sde_kms;
  4036. struct drm_device *dev;
  4037. struct msm_drm_private *priv;
  4038. struct platform_device *platformdev;
  4039. int i, irq_num, rc = -EINVAL;
  4040. if (!kms) {
  4041. SDE_ERROR("invalid kms\n");
  4042. goto end;
  4043. }
  4044. sde_kms = to_sde_kms(kms);
  4045. dev = sde_kms->dev;
  4046. if (!dev || !dev->dev) {
  4047. SDE_ERROR("invalid device\n");
  4048. goto end;
  4049. }
  4050. platformdev = to_platform_device(dev->dev);
  4051. priv = dev->dev_private;
  4052. if (!priv) {
  4053. SDE_ERROR("invalid private data\n");
  4054. goto end;
  4055. }
  4056. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4057. if (rc)
  4058. goto error;
  4059. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4060. if (rc)
  4061. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4062. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4063. if (rc)
  4064. goto error;
  4065. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4066. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4067. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4068. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4069. mutex_init(&sde_kms->secure_transition_lock);
  4070. atomic_set(&sde_kms->detach_sec_cb, 0);
  4071. atomic_set(&sde_kms->detach_all_cb, 0);
  4072. atomic_set(&sde_kms->irq_vote_count, 0);
  4073. /*
  4074. * Support format modifiers for compression etc.
  4075. */
  4076. dev->mode_config.allow_fb_modifiers = true;
  4077. /*
  4078. * Handle (re)initializations during power enable
  4079. */
  4080. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  4081. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  4082. SDE_POWER_EVENT_POST_ENABLE |
  4083. SDE_POWER_EVENT_PRE_DISABLE,
  4084. sde_kms_handle_power_event, sde_kms, "kms");
  4085. if (sde_kms->splash_data.num_splash_displays) {
  4086. SDE_DEBUG("Skipping MDP Resources disable\n");
  4087. } else {
  4088. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  4089. sde_power_data_bus_set_quota(&priv->phandle, i,
  4090. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  4091. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  4092. pm_runtime_put_sync(sde_kms->dev->dev);
  4093. }
  4094. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4095. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4096. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4097. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4098. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4099. if (sde_in_trusted_vm(sde_kms)) {
  4100. rc = sde_vm_trusted_init(sde_kms);
  4101. sde_dbg_set_hw_ownership_status(false);
  4102. } else {
  4103. rc = sde_vm_primary_init(sde_kms);
  4104. sde_dbg_set_hw_ownership_status(true);
  4105. }
  4106. if (rc) {
  4107. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4108. goto error;
  4109. }
  4110. return 0;
  4111. error:
  4112. _sde_kms_hw_destroy(sde_kms, platformdev);
  4113. end:
  4114. return rc;
  4115. }
  4116. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4117. {
  4118. struct msm_drm_private *priv;
  4119. struct sde_kms *sde_kms;
  4120. if (!dev || !dev->dev_private) {
  4121. SDE_ERROR("drm device node invalid\n");
  4122. return ERR_PTR(-EINVAL);
  4123. }
  4124. priv = dev->dev_private;
  4125. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4126. if (!sde_kms) {
  4127. SDE_ERROR("failed to allocate sde kms\n");
  4128. return ERR_PTR(-ENOMEM);
  4129. }
  4130. msm_kms_init(&sde_kms->base, &kms_funcs);
  4131. sde_kms->dev = dev;
  4132. return &sde_kms->base;
  4133. }
  4134. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4135. {
  4136. struct dsi_display *display;
  4137. struct sde_splash_display *handoff_display;
  4138. int i;
  4139. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4140. handoff_display = &sde_kms->splash_data.splash_display[i];
  4141. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4142. if (handoff_display->cont_splash_enabled)
  4143. _sde_kms_free_splash_display_data(sde_kms,
  4144. handoff_display);
  4145. dsi_display_set_active_state(display, false);
  4146. }
  4147. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4148. }
  4149. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4150. struct drm_atomic_state *state)
  4151. {
  4152. struct drm_device *dev;
  4153. struct msm_drm_private *priv;
  4154. struct sde_splash_display *handoff_display;
  4155. struct dsi_display *display;
  4156. int ret, i;
  4157. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4158. SDE_ERROR("invalid params\n");
  4159. return -EINVAL;
  4160. }
  4161. dev = sde_kms->dev;
  4162. priv = dev->dev_private;
  4163. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4164. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4165. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4166. &sde_kms->splash_data, sde_kms->catalog);
  4167. if (ret) {
  4168. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4169. return -EINVAL;
  4170. }
  4171. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4172. handoff_display = &sde_kms->splash_data.splash_display[i];
  4173. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4174. if (!handoff_display->cont_splash_enabled || ret)
  4175. _sde_kms_free_splash_display_data(sde_kms,
  4176. handoff_display);
  4177. else
  4178. dsi_display_set_active_state(display, true);
  4179. }
  4180. if (sde_kms->splash_data.num_splash_displays != 1) {
  4181. SDE_ERROR("no. of displays not supported:%d\n",
  4182. sde_kms->splash_data.num_splash_displays);
  4183. goto error;
  4184. }
  4185. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4186. if (ret) {
  4187. SDE_ERROR("error in setting handoff configs\n");
  4188. goto error;
  4189. }
  4190. /**
  4191. * fill-in vote for the continuous splash hanodff path, which will be
  4192. * removed on the successful first commit.
  4193. */
  4194. pm_runtime_get_sync(sde_kms->dev->dev);
  4195. return 0;
  4196. error:
  4197. return ret;
  4198. }
  4199. static int _sde_kms_register_events(struct msm_kms *kms,
  4200. struct drm_mode_object *obj, u32 event, bool en)
  4201. {
  4202. int ret = 0;
  4203. struct drm_crtc *crtc;
  4204. struct drm_connector *conn;
  4205. struct sde_kms *sde_kms;
  4206. if (!kms || !obj) {
  4207. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4208. return -EINVAL;
  4209. }
  4210. sde_kms = to_sde_kms(kms);
  4211. sde_vm_lock(sde_kms);
  4212. if (!sde_vm_owns_hw(sde_kms)) {
  4213. sde_vm_unlock(sde_kms);
  4214. SDE_DEBUG("HW is owned by other VM\n");
  4215. return -EACCES;
  4216. }
  4217. /* check vm ownership, if event registration requires HW access */
  4218. switch (obj->type) {
  4219. case DRM_MODE_OBJECT_CRTC:
  4220. crtc = obj_to_crtc(obj);
  4221. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4222. break;
  4223. case DRM_MODE_OBJECT_CONNECTOR:
  4224. conn = obj_to_connector(obj);
  4225. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4226. en);
  4227. break;
  4228. }
  4229. sde_vm_unlock(sde_kms);
  4230. return ret;
  4231. }
  4232. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4233. {
  4234. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4235. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4236. }
  4237. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4238. {
  4239. struct msm_drm_private *priv;
  4240. struct sde_crtc *sde_crtc;
  4241. struct sde_crtc_state *cstate;
  4242. struct sde_connector *sde_conn;
  4243. struct sde_connector_state *conn_state;
  4244. u32 i;
  4245. priv = sde_kms->dev->dev_private;
  4246. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4247. for (i = 0; i < priv->num_crtcs; i++) {
  4248. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4249. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4250. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4251. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4252. }
  4253. for (i = 0; i < priv->num_planes; i++)
  4254. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4255. for (i = 0; i < priv->num_encoders; i++)
  4256. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4257. for (i = 0; i < priv->num_connectors; i++) {
  4258. sde_conn = to_sde_connector(priv->connectors[i]);
  4259. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4260. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4261. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4262. }
  4263. }