sde_encoder.c 156 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define SEC_TO_MILLI_SEC 1000
  58. #define MISR_BUFF_SIZE 256
  59. #define IDLE_SHORT_TIMEOUT 1
  60. #define EVT_TIME_OUT_SPLIT 2
  61. /* worst case poll time for delay_kickoff to be cleared */
  62. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  63. /* Maximum number of VSYNC wait attempts for RSC state transition */
  64. #define MAX_RSC_WAIT 5
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event. At the end of this event, a delayed work is
  73. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  74. * ktime.
  75. * @SDE_ENC_RC_EVENT_PRE_STOP:
  76. * This event happens at NORMAL priority.
  77. * This event, when received during the ON state, set RSC to IDLE, and
  78. * and leave the RC STATE in the PRE_OFF state.
  79. * It should be followed by the STOP event as part of encoder disable.
  80. * If received during IDLE or OFF states, it will do nothing.
  81. * @SDE_ENC_RC_EVENT_STOP:
  82. * This event happens at NORMAL priority.
  83. * When this event is received, disable all the MDP/DSI core clocks, and
  84. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  85. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  86. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  87. * Resource state should be in OFF at the end of the event.
  88. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  89. * This event happens at NORMAL priority from a work item.
  90. * Event signals that there is a seamless mode switch is in prgoress. A
  91. * client needs to leave clocks ON to reduce the mode switch latency.
  92. * @SDE_ENC_RC_EVENT_POST_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that seamless mode switch is complete and resources are
  95. * acquired. Clients wants to update the rsc with new vtotal and update
  96. * pm_qos vote.
  97. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there were no frame updates for
  100. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  101. * and request RSC with IDLE state and change the resource state to IDLE.
  102. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  103. * This event is triggered from the input event thread when touch event is
  104. * received from the input device. On receiving this event,
  105. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  106. clocks and enable RSC.
  107. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  108. * off work since a new commit is imminent.
  109. */
  110. enum sde_enc_rc_events {
  111. SDE_ENC_RC_EVENT_KICKOFF = 1,
  112. SDE_ENC_RC_EVENT_PRE_STOP,
  113. SDE_ENC_RC_EVENT_STOP,
  114. SDE_ENC_RC_EVENT_PRE_MODESET,
  115. SDE_ENC_RC_EVENT_POST_MODESET,
  116. SDE_ENC_RC_EVENT_ENTER_IDLE,
  117. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  118. };
  119. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  120. {
  121. struct sde_encoder_virt *sde_enc;
  122. int i;
  123. sde_enc = to_sde_encoder_virt(drm_enc);
  124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  126. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  127. SDE_EVT32(DRMID(drm_enc), enable);
  128. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  129. }
  130. }
  131. }
  132. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. struct sde_encoder_phys *cur_master;
  136. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  137. ktime_t tvblank, cur_time;
  138. struct intf_status intf_status = {0};
  139. u32 fps;
  140. sde_enc = to_sde_encoder_virt(drm_enc);
  141. cur_master = sde_enc->cur_master;
  142. fps = sde_encoder_get_fps(drm_enc);
  143. if (!cur_master || !cur_master->hw_intf || !fps
  144. || !cur_master->hw_intf->ops.get_vsync_timestamp
  145. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  146. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  147. return 0;
  148. /*
  149. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  150. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  151. */
  152. if (cur_master->hw_intf->ops.get_status) {
  153. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  154. if (intf_status.is_prog_fetch_en)
  155. return 0;
  156. }
  157. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  158. qtmr_counter = arch_timer_read_counter();
  159. cur_time = ktime_get_ns();
  160. /* check for counter rollover between the two timestamps [56 bits] */
  161. if (qtmr_counter < vsync_counter) {
  162. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  163. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  164. qtmr_counter >> 32, qtmr_counter, hw_diff,
  165. fps, SDE_EVTLOG_FUNC_CASE1);
  166. } else {
  167. hw_diff = qtmr_counter - vsync_counter;
  168. }
  169. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  170. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  171. /* avoid setting timestamp, if diff is more than one vsync */
  172. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  173. tvblank = 0;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  176. fps, SDE_EVTLOG_ERROR);
  177. } else {
  178. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  179. }
  180. SDE_DEBUG_ENC(sde_enc,
  181. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  182. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  186. return tvblank;
  187. }
  188. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  189. {
  190. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  191. struct msm_drm_private *priv;
  192. struct sde_kms *sde_kms;
  193. struct device *cpu_dev;
  194. struct cpumask *cpu_mask = NULL;
  195. int cpu = 0;
  196. u32 cpu_dma_latency;
  197. priv = drm_enc->dev->dev_private;
  198. sde_kms = to_sde_kms(priv->kms);
  199. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  200. return;
  201. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  202. cpumask_clear(&sde_enc->valid_cpu_mask);
  203. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  204. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  205. if (!cpu_mask &&
  206. sde_encoder_check_curr_mode(drm_enc,
  207. MSM_DISPLAY_CMD_MODE))
  208. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  209. if (!cpu_mask)
  210. return;
  211. for_each_cpu(cpu, cpu_mask) {
  212. cpu_dev = get_cpu_device(cpu);
  213. if (!cpu_dev) {
  214. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  215. cpu);
  216. return;
  217. }
  218. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  219. dev_pm_qos_add_request(cpu_dev,
  220. &sde_enc->pm_qos_cpu_req[cpu],
  221. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  222. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  223. }
  224. }
  225. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  226. {
  227. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  228. struct device *cpu_dev;
  229. int cpu = 0;
  230. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  231. cpu_dev = get_cpu_device(cpu);
  232. if (!cpu_dev) {
  233. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  234. cpu);
  235. continue;
  236. }
  237. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  238. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  239. }
  240. cpumask_clear(&sde_enc->valid_cpu_mask);
  241. }
  242. static bool _sde_encoder_is_autorefresh_enabled(
  243. struct sde_encoder_virt *sde_enc)
  244. {
  245. struct drm_connector *drm_conn;
  246. if (!sde_enc->cur_master ||
  247. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  248. return false;
  249. drm_conn = sde_enc->cur_master->connector;
  250. if (!drm_conn || !drm_conn->state)
  251. return false;
  252. return sde_connector_get_property(drm_conn->state,
  253. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  254. }
  255. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  256. struct sde_hw_qdss *hw_qdss,
  257. struct sde_encoder_phys *phys, bool enable)
  258. {
  259. if (sde_enc->qdss_status == enable)
  260. return;
  261. sde_enc->qdss_status = enable;
  262. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  263. sde_enc->qdss_status);
  264. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  265. }
  266. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  267. s64 timeout_ms, struct sde_encoder_wait_info *info)
  268. {
  269. int rc = 0;
  270. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  271. ktime_t cur_ktime;
  272. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  273. do {
  274. rc = wait_event_timeout(*(info->wq),
  275. atomic_read(info->atomic_cnt) == info->count_check,
  276. wait_time_jiffies);
  277. cur_ktime = ktime_get();
  278. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  279. timeout_ms, atomic_read(info->atomic_cnt),
  280. info->count_check);
  281. /* If we timed out, counter is valid and time is less, wait again */
  282. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  283. (rc == 0) &&
  284. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  285. return rc;
  286. }
  287. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. return sde_enc &&
  291. (sde_enc->disp_info.display_type ==
  292. SDE_CONNECTOR_PRIMARY);
  293. }
  294. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  295. {
  296. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  297. return sde_enc &&
  298. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  299. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  300. }
  301. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  302. {
  303. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  304. return sde_enc &&
  305. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  306. }
  307. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  308. {
  309. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  310. return sde_enc && sde_enc->cur_master &&
  311. sde_enc->cur_master->cont_splash_enabled;
  312. }
  313. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  314. enum sde_intr_idx intr_idx)
  315. {
  316. SDE_EVT32(DRMID(phys_enc->parent),
  317. phys_enc->intf_idx - INTF_0,
  318. phys_enc->hw_pp->idx - PINGPONG_0,
  319. intr_idx);
  320. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  321. if (phys_enc->parent_ops.handle_frame_done)
  322. phys_enc->parent_ops.handle_frame_done(
  323. phys_enc->parent, phys_enc,
  324. SDE_ENCODER_FRAME_EVENT_ERROR);
  325. }
  326. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  327. enum sde_intr_idx intr_idx,
  328. struct sde_encoder_wait_info *wait_info)
  329. {
  330. struct sde_encoder_irq *irq;
  331. u32 irq_status;
  332. int ret, i;
  333. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  334. SDE_ERROR("invalid params\n");
  335. return -EINVAL;
  336. }
  337. irq = &phys_enc->irq[intr_idx];
  338. /* note: do master / slave checking outside */
  339. /* return EWOULDBLOCK since we know the wait isn't necessary */
  340. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  341. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  344. return -EWOULDBLOCK;
  345. }
  346. if (irq->irq_idx < 0) {
  347. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  348. irq->name, irq->hw_idx);
  349. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  350. irq->irq_idx);
  351. return 0;
  352. }
  353. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  354. atomic_read(wait_info->atomic_cnt));
  355. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  356. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  357. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  358. /*
  359. * Some module X may disable interrupt for longer duration
  360. * and it may trigger all interrupts including timer interrupt
  361. * when module X again enable the interrupt.
  362. * That may cause interrupt wait timeout API in this API.
  363. * It is handled by split the wait timer in two halves.
  364. */
  365. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  366. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  367. irq->hw_idx,
  368. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  369. wait_info);
  370. if (ret)
  371. break;
  372. }
  373. if (ret <= 0) {
  374. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  375. irq->irq_idx, true);
  376. if (irq_status) {
  377. unsigned long flags;
  378. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  379. irq->hw_idx, irq->irq_idx,
  380. phys_enc->hw_pp->idx - PINGPONG_0,
  381. atomic_read(wait_info->atomic_cnt));
  382. SDE_DEBUG_PHYS(phys_enc,
  383. "done but irq %d not triggered\n",
  384. irq->irq_idx);
  385. local_irq_save(flags);
  386. irq->cb.func(phys_enc, irq->irq_idx);
  387. local_irq_restore(flags);
  388. ret = 0;
  389. } else {
  390. ret = -ETIMEDOUT;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  392. irq->hw_idx, irq->irq_idx,
  393. phys_enc->hw_pp->idx - PINGPONG_0,
  394. atomic_read(wait_info->atomic_cnt), irq_status,
  395. SDE_EVTLOG_ERROR);
  396. }
  397. } else {
  398. ret = 0;
  399. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  400. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  401. atomic_read(wait_info->atomic_cnt));
  402. }
  403. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  404. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  405. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  406. return ret;
  407. }
  408. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  409. enum sde_intr_idx intr_idx)
  410. {
  411. struct sde_encoder_irq *irq;
  412. int ret = 0;
  413. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  414. SDE_ERROR("invalid params\n");
  415. return -EINVAL;
  416. }
  417. irq = &phys_enc->irq[intr_idx];
  418. if (irq->irq_idx >= 0) {
  419. SDE_DEBUG_PHYS(phys_enc,
  420. "skipping already registered irq %s type %d\n",
  421. irq->name, irq->intr_type);
  422. return 0;
  423. }
  424. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  425. irq->intr_type, irq->hw_idx);
  426. if (irq->irq_idx < 0) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to lookup IRQ index for %s type:%d\n",
  429. irq->name, irq->intr_type);
  430. return -EINVAL;
  431. }
  432. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  433. &irq->cb);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "failed to register IRQ callback for %s\n",
  437. irq->name);
  438. irq->irq_idx = -EINVAL;
  439. return ret;
  440. }
  441. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  442. if (ret) {
  443. SDE_ERROR_PHYS(phys_enc,
  444. "enable IRQ for intr:%s failed, irq_idx %d\n",
  445. irq->name, irq->irq_idx);
  446. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  447. irq->irq_idx, &irq->cb);
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx, SDE_EVTLOG_ERROR);
  450. irq->irq_idx = -EINVAL;
  451. return ret;
  452. }
  453. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  454. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  455. irq->name, irq->irq_idx);
  456. return ret;
  457. }
  458. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  459. enum sde_intr_idx intr_idx)
  460. {
  461. struct sde_encoder_irq *irq;
  462. int ret;
  463. if (!phys_enc) {
  464. SDE_ERROR("invalid encoder\n");
  465. return -EINVAL;
  466. }
  467. irq = &phys_enc->irq[intr_idx];
  468. /* silently skip irqs that weren't registered */
  469. if (irq->irq_idx < 0) {
  470. SDE_ERROR(
  471. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  472. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx);
  474. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  475. irq->irq_idx, SDE_EVTLOG_ERROR);
  476. return 0;
  477. }
  478. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  479. if (ret)
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  481. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  482. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  483. &irq->cb);
  484. if (ret)
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  488. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  489. irq->irq_idx = -EINVAL;
  490. return 0;
  491. }
  492. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  493. struct sde_encoder_hw_resources *hw_res,
  494. struct drm_connector_state *conn_state)
  495. {
  496. struct sde_encoder_virt *sde_enc = NULL;
  497. int ret, i = 0;
  498. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  499. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  500. -EINVAL, !drm_enc, !hw_res, !conn_state,
  501. hw_res ? !hw_res->comp_info : 0);
  502. return;
  503. }
  504. sde_enc = to_sde_encoder_virt(drm_enc);
  505. SDE_DEBUG_ENC(sde_enc, "\n");
  506. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  507. hw_res->display_type = sde_enc->disp_info.display_type;
  508. /* Query resources used by phys encs, expected to be without overlap */
  509. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  510. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  511. if (phys && phys->ops.get_hw_resources)
  512. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  513. }
  514. /*
  515. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  516. * called from atomic_check phase. Use the below API to get mode
  517. * information of the temporary conn_state passed
  518. */
  519. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  520. if (ret)
  521. SDE_ERROR("failed to get topology ret %d\n", ret);
  522. ret = sde_connector_state_get_compression_info(conn_state,
  523. hw_res->comp_info);
  524. if (ret)
  525. SDE_ERROR("failed to get compression info ret %d\n", ret);
  526. }
  527. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  528. {
  529. struct sde_encoder_virt *sde_enc = NULL;
  530. int i = 0;
  531. unsigned int num_encs;
  532. if (!drm_enc) {
  533. SDE_ERROR("invalid encoder\n");
  534. return;
  535. }
  536. sde_enc = to_sde_encoder_virt(drm_enc);
  537. SDE_DEBUG_ENC(sde_enc, "\n");
  538. num_encs = sde_enc->num_phys_encs;
  539. mutex_lock(&sde_enc->enc_lock);
  540. sde_rsc_client_destroy(sde_enc->rsc_client);
  541. for (i = 0; i < num_encs; i++) {
  542. struct sde_encoder_phys *phys;
  543. phys = sde_enc->phys_vid_encs[i];
  544. if (phys && phys->ops.destroy) {
  545. phys->ops.destroy(phys);
  546. --sde_enc->num_phys_encs;
  547. sde_enc->phys_vid_encs[i] = NULL;
  548. }
  549. phys = sde_enc->phys_cmd_encs[i];
  550. if (phys && phys->ops.destroy) {
  551. phys->ops.destroy(phys);
  552. --sde_enc->num_phys_encs;
  553. sde_enc->phys_cmd_encs[i] = NULL;
  554. }
  555. phys = sde_enc->phys_encs[i];
  556. if (phys && phys->ops.destroy) {
  557. phys->ops.destroy(phys);
  558. --sde_enc->num_phys_encs;
  559. sde_enc->phys_encs[i] = NULL;
  560. }
  561. }
  562. if (sde_enc->num_phys_encs)
  563. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  564. sde_enc->num_phys_encs);
  565. sde_enc->num_phys_encs = 0;
  566. mutex_unlock(&sde_enc->enc_lock);
  567. drm_encoder_cleanup(drm_enc);
  568. mutex_destroy(&sde_enc->enc_lock);
  569. kfree(sde_enc->input_handler);
  570. sde_enc->input_handler = NULL;
  571. kfree(sde_enc);
  572. }
  573. void sde_encoder_helper_update_intf_cfg(
  574. struct sde_encoder_phys *phys_enc)
  575. {
  576. struct sde_encoder_virt *sde_enc;
  577. struct sde_hw_intf_cfg_v1 *intf_cfg;
  578. enum sde_3d_blend_mode mode_3d;
  579. if (!phys_enc || !phys_enc->hw_pp) {
  580. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  581. return;
  582. }
  583. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  584. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  585. SDE_DEBUG_ENC(sde_enc,
  586. "intf_cfg updated for %d at idx %d\n",
  587. phys_enc->intf_idx,
  588. intf_cfg->intf_count);
  589. /* setup interface configuration */
  590. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  591. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  592. return;
  593. }
  594. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  595. if (phys_enc == sde_enc->cur_master) {
  596. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  597. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  598. else
  599. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  600. }
  601. /* configure this interface as master for split display */
  602. if (phys_enc->split_role == ENC_ROLE_MASTER)
  603. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  604. /* setup which pp blk will connect to this intf */
  605. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  606. phys_enc->hw_intf->ops.bind_pingpong_blk(
  607. phys_enc->hw_intf,
  608. true,
  609. phys_enc->hw_pp->idx);
  610. /*setup merge_3d configuration */
  611. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  612. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  613. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  614. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  615. phys_enc->hw_pp->merge_3d->idx;
  616. if (phys_enc->hw_pp->ops.setup_3d_mode)
  617. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  618. mode_3d);
  619. }
  620. void sde_encoder_helper_split_config(
  621. struct sde_encoder_phys *phys_enc,
  622. enum sde_intf interface)
  623. {
  624. struct sde_encoder_virt *sde_enc;
  625. struct split_pipe_cfg *cfg;
  626. struct sde_hw_mdp *hw_mdptop;
  627. enum sde_rm_topology_name topology;
  628. struct msm_display_info *disp_info;
  629. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  630. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  631. return;
  632. }
  633. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  634. hw_mdptop = phys_enc->hw_mdptop;
  635. disp_info = &sde_enc->disp_info;
  636. cfg = &phys_enc->hw_intf->cfg;
  637. memset(cfg, 0, sizeof(*cfg));
  638. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  639. return;
  640. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  641. cfg->split_link_en = true;
  642. /**
  643. * disable split modes since encoder will be operating in as the only
  644. * encoder, either for the entire use case in the case of, for example,
  645. * single DSI, or for this frame in the case of left/right only partial
  646. * update.
  647. */
  648. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  649. if (hw_mdptop->ops.setup_split_pipe)
  650. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  651. if (hw_mdptop->ops.setup_pp_split)
  652. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  653. return;
  654. }
  655. cfg->en = true;
  656. cfg->mode = phys_enc->intf_mode;
  657. cfg->intf = interface;
  658. if (cfg->en && phys_enc->ops.needs_single_flush &&
  659. phys_enc->ops.needs_single_flush(phys_enc))
  660. cfg->split_flush_en = true;
  661. topology = sde_connector_get_topology_name(phys_enc->connector);
  662. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  663. cfg->pp_split_slave = cfg->intf;
  664. else
  665. cfg->pp_split_slave = INTF_MAX;
  666. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  667. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  668. if (hw_mdptop->ops.setup_split_pipe)
  669. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  670. } else if (sde_enc->hw_pp[0]) {
  671. /*
  672. * slave encoder
  673. * - determine split index from master index,
  674. * assume master is first pp
  675. */
  676. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  677. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  678. cfg->pp_split_index);
  679. if (hw_mdptop->ops.setup_pp_split)
  680. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  681. }
  682. }
  683. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  684. {
  685. struct sde_encoder_virt *sde_enc;
  686. int i = 0;
  687. if (!drm_enc)
  688. return false;
  689. sde_enc = to_sde_encoder_virt(drm_enc);
  690. if (!sde_enc)
  691. return false;
  692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  693. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  694. if (phys && phys->in_clone_mode)
  695. return true;
  696. }
  697. return false;
  698. }
  699. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  700. struct drm_crtc *crtc)
  701. {
  702. struct sde_encoder_virt *sde_enc;
  703. int i;
  704. if (!drm_enc)
  705. return false;
  706. sde_enc = to_sde_encoder_virt(drm_enc);
  707. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  708. return false;
  709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  710. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  711. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  712. return true;
  713. }
  714. return false;
  715. }
  716. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  717. struct drm_crtc_state *crtc_state)
  718. {
  719. struct sde_encoder_virt *sde_enc;
  720. struct sde_crtc_state *sde_crtc_state;
  721. int i = 0;
  722. if (!drm_enc || !crtc_state) {
  723. SDE_DEBUG("invalid params\n");
  724. return;
  725. }
  726. sde_enc = to_sde_encoder_virt(drm_enc);
  727. sde_crtc_state = to_sde_crtc_state(crtc_state);
  728. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  729. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  730. return;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys) {
  734. phys->in_clone_mode = true;
  735. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  736. }
  737. }
  738. sde_crtc_state->cwb_enc_mask = 0;
  739. }
  740. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  741. struct drm_crtc_state *crtc_state,
  742. struct drm_connector_state *conn_state)
  743. {
  744. const struct drm_display_mode *mode;
  745. struct drm_display_mode *adj_mode;
  746. int i = 0;
  747. int ret = 0;
  748. mode = &crtc_state->mode;
  749. adj_mode = &crtc_state->adjusted_mode;
  750. /* perform atomic check on the first physical encoder (master) */
  751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  753. if (phys && phys->ops.atomic_check)
  754. ret = phys->ops.atomic_check(phys, crtc_state,
  755. conn_state);
  756. else if (phys && phys->ops.mode_fixup)
  757. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  758. ret = -EINVAL;
  759. if (ret) {
  760. SDE_ERROR_ENC(sde_enc,
  761. "mode unsupported, phys idx %d\n", i);
  762. break;
  763. }
  764. }
  765. return ret;
  766. }
  767. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  768. struct drm_crtc_state *crtc_state,
  769. struct drm_connector_state *conn_state,
  770. struct sde_connector_state *sde_conn_state,
  771. struct sde_crtc_state *sde_crtc_state)
  772. {
  773. int ret = 0;
  774. if (crtc_state->mode_changed || crtc_state->active_changed) {
  775. struct sde_rect mode_roi, roi;
  776. mode_roi.x = 0;
  777. mode_roi.y = 0;
  778. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  779. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  780. if (sde_conn_state->rois.num_rects) {
  781. sde_kms_rect_merge_rectangles(
  782. &sde_conn_state->rois, &roi);
  783. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  784. SDE_ERROR_ENC(sde_enc,
  785. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  786. roi.x, roi.y, roi.w, roi.h);
  787. ret = -EINVAL;
  788. }
  789. }
  790. if (sde_crtc_state->user_roi_list.num_rects) {
  791. sde_kms_rect_merge_rectangles(
  792. &sde_crtc_state->user_roi_list, &roi);
  793. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  794. SDE_ERROR_ENC(sde_enc,
  795. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  796. roi.x, roi.y, roi.w, roi.h);
  797. ret = -EINVAL;
  798. }
  799. }
  800. }
  801. return ret;
  802. }
  803. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  804. struct drm_crtc_state *crtc_state,
  805. struct drm_connector_state *conn_state,
  806. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  807. struct sde_connector *sde_conn,
  808. struct sde_connector_state *sde_conn_state)
  809. {
  810. int ret = 0;
  811. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  812. struct msm_sub_mode sub_mode;
  813. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  814. struct msm_display_topology *topology = NULL;
  815. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  816. CONNECTOR_PROP_DSC_MODE);
  817. ret = sde_connector_get_mode_info(&sde_conn->base,
  818. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  819. if (ret) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "failed to get mode info, rc = %d\n", ret);
  822. return ret;
  823. }
  824. if (sde_conn_state->mode_info.comp_info.comp_type &&
  825. sde_conn_state->mode_info.comp_info.comp_ratio >=
  826. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  827. SDE_ERROR_ENC(sde_enc,
  828. "invalid compression ratio: %d\n",
  829. sde_conn_state->mode_info.comp_info.comp_ratio);
  830. ret = -EINVAL;
  831. return ret;
  832. }
  833. /* Reserve dynamic resources, indicating atomic_check phase */
  834. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  835. conn_state, true);
  836. if (ret) {
  837. if (ret != -EAGAIN)
  838. SDE_ERROR_ENC(sde_enc,
  839. "RM failed to reserve resources, rc = %d\n", ret);
  840. return ret;
  841. }
  842. /**
  843. * Update connector state with the topology selected for the
  844. * resource set validated. Reset the topology if we are
  845. * de-activating crtc.
  846. */
  847. if (crtc_state->active) {
  848. topology = &sde_conn_state->mode_info.topology;
  849. ret = sde_rm_update_topology(&sde_kms->rm,
  850. conn_state, topology);
  851. if (ret) {
  852. SDE_ERROR_ENC(sde_enc,
  853. "RM failed to update topology, rc: %d\n", ret);
  854. return ret;
  855. }
  856. }
  857. ret = sde_connector_set_blob_data(conn_state->connector,
  858. conn_state,
  859. CONNECTOR_PROP_SDE_INFO);
  860. if (ret) {
  861. SDE_ERROR_ENC(sde_enc,
  862. "connector failed to update info, rc: %d\n",
  863. ret);
  864. return ret;
  865. }
  866. }
  867. return ret;
  868. }
  869. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  870. u32 *qsync_fps, struct drm_connector_state *conn_state)
  871. {
  872. struct sde_encoder_virt *sde_enc;
  873. int rc = 0;
  874. struct sde_connector *sde_conn;
  875. if (!qsync_fps)
  876. return;
  877. *qsync_fps = 0;
  878. if (!drm_enc) {
  879. SDE_ERROR("invalid drm encoder\n");
  880. return;
  881. }
  882. sde_enc = to_sde_encoder_virt(drm_enc);
  883. if (!sde_enc->cur_master) {
  884. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  885. return;
  886. }
  887. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  888. if (sde_conn->ops.get_qsync_min_fps)
  889. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  890. if (rc < 0) {
  891. SDE_ERROR("invalid qsync min fps %d\n", rc);
  892. return;
  893. }
  894. *qsync_fps = rc;
  895. }
  896. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  897. struct sde_connector_state *sde_conn_state, u32 step)
  898. {
  899. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  900. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  901. u32 min_fps, req_fps = 0;
  902. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  903. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  904. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  905. CONNECTOR_PROP_QSYNC_MODE);
  906. if (has_panel_req) {
  907. if (!sde_conn->ops.get_avr_step_req) {
  908. SDE_ERROR("unable to retrieve required step rate\n");
  909. return -EINVAL;
  910. }
  911. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  912. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  913. if (qsync_mode && req_fps != step) {
  914. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  915. step, req_fps, nom_fps);
  916. return -EINVAL;
  917. }
  918. }
  919. if (!step)
  920. return 0;
  921. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  922. &sde_conn_state->base);
  923. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  924. (vtotal * nom_fps) % step) {
  925. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  926. min_fps, step, vtotal);
  927. return -EINVAL;
  928. }
  929. return 0;
  930. }
  931. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  932. struct sde_connector_state *sde_conn_state)
  933. {
  934. int rc = 0;
  935. u32 avr_step;
  936. bool qsync_dirty, has_modeset;
  937. struct drm_connector_state *conn_state = &sde_conn_state->base;
  938. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  939. CONNECTOR_PROP_QSYNC_MODE);
  940. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  941. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  942. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  943. if (has_modeset && qsync_dirty &&
  944. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  945. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  946. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  947. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  948. sde_conn_state->msm_mode.private_flags);
  949. return -EINVAL;
  950. }
  951. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  952. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  953. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  954. return rc;
  955. }
  956. static int sde_encoder_virt_atomic_check(
  957. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  958. struct drm_connector_state *conn_state)
  959. {
  960. struct sde_encoder_virt *sde_enc;
  961. struct sde_kms *sde_kms;
  962. const struct drm_display_mode *mode;
  963. struct drm_display_mode *adj_mode;
  964. struct sde_connector *sde_conn = NULL;
  965. struct sde_connector_state *sde_conn_state = NULL;
  966. struct sde_crtc_state *sde_crtc_state = NULL;
  967. enum sde_rm_topology_name old_top;
  968. enum sde_rm_topology_name top_name;
  969. struct msm_display_info *disp_info;
  970. int ret = 0;
  971. if (!drm_enc || !crtc_state || !conn_state) {
  972. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  973. !drm_enc, !crtc_state, !conn_state);
  974. return -EINVAL;
  975. }
  976. sde_enc = to_sde_encoder_virt(drm_enc);
  977. disp_info = &sde_enc->disp_info;
  978. SDE_DEBUG_ENC(sde_enc, "\n");
  979. sde_kms = sde_encoder_get_kms(drm_enc);
  980. if (!sde_kms)
  981. return -EINVAL;
  982. mode = &crtc_state->mode;
  983. adj_mode = &crtc_state->adjusted_mode;
  984. sde_conn = to_sde_connector(conn_state->connector);
  985. sde_conn_state = to_sde_connector_state(conn_state);
  986. sde_crtc_state = to_sde_crtc_state(crtc_state);
  987. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  988. if (ret)
  989. return ret;
  990. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  991. crtc_state->active_changed, crtc_state->connectors_changed);
  992. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  993. conn_state);
  994. if (ret)
  995. return ret;
  996. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  997. conn_state, sde_conn_state, sde_crtc_state);
  998. if (ret)
  999. return ret;
  1000. /**
  1001. * record topology in previous atomic state to be able to handle
  1002. * topology transitions correctly.
  1003. */
  1004. old_top = sde_connector_get_property(conn_state,
  1005. CONNECTOR_PROP_TOPOLOGY_NAME);
  1006. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1007. if (ret)
  1008. return ret;
  1009. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1010. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1011. if (ret)
  1012. return ret;
  1013. top_name = sde_connector_get_property(conn_state,
  1014. CONNECTOR_PROP_TOPOLOGY_NAME);
  1015. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1016. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1017. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1018. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1019. top_name);
  1020. return -EINVAL;
  1021. }
  1022. }
  1023. ret = sde_connector_roi_v1_check_roi(conn_state);
  1024. if (ret) {
  1025. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1026. ret);
  1027. return ret;
  1028. }
  1029. drm_mode_set_crtcinfo(adj_mode, 0);
  1030. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1031. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1032. sde_conn_state->msm_mode.private_flags,
  1033. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1034. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1035. return ret;
  1036. }
  1037. static void _sde_encoder_get_connector_roi(
  1038. struct sde_encoder_virt *sde_enc,
  1039. struct sde_rect *merged_conn_roi)
  1040. {
  1041. struct drm_connector *drm_conn;
  1042. struct sde_connector_state *c_state;
  1043. if (!sde_enc || !merged_conn_roi)
  1044. return;
  1045. drm_conn = sde_enc->phys_encs[0]->connector;
  1046. if (!drm_conn || !drm_conn->state)
  1047. return;
  1048. c_state = to_sde_connector_state(drm_conn->state);
  1049. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1050. }
  1051. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1052. {
  1053. struct sde_encoder_virt *sde_enc;
  1054. struct drm_connector *drm_conn;
  1055. struct drm_display_mode *adj_mode;
  1056. struct sde_rect roi;
  1057. if (!drm_enc) {
  1058. SDE_ERROR("invalid encoder parameter\n");
  1059. return -EINVAL;
  1060. }
  1061. sde_enc = to_sde_encoder_virt(drm_enc);
  1062. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1063. SDE_ERROR("invalid crtc parameter\n");
  1064. return -EINVAL;
  1065. }
  1066. if (!sde_enc->cur_master) {
  1067. SDE_ERROR("invalid cur_master parameter\n");
  1068. return -EINVAL;
  1069. }
  1070. adj_mode = &sde_enc->cur_master->cached_mode;
  1071. drm_conn = sde_enc->cur_master->connector;
  1072. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1073. if (sde_kms_rect_is_null(&roi)) {
  1074. roi.w = adj_mode->hdisplay;
  1075. roi.h = adj_mode->vdisplay;
  1076. }
  1077. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1078. sizeof(sde_enc->prv_conn_roi));
  1079. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1080. return 0;
  1081. }
  1082. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1083. {
  1084. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1085. struct sde_kms *sde_kms;
  1086. struct sde_hw_mdp *hw_mdptop;
  1087. struct sde_encoder_virt *sde_enc;
  1088. int i;
  1089. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1090. if (!sde_enc) {
  1091. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1092. return;
  1093. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1094. SDE_ERROR("invalid num phys enc %d/%d\n",
  1095. sde_enc->num_phys_encs,
  1096. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1097. return;
  1098. }
  1099. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1100. if (!sde_kms) {
  1101. SDE_ERROR("invalid sde_kms\n");
  1102. return;
  1103. }
  1104. hw_mdptop = sde_kms->hw_mdp;
  1105. if (!hw_mdptop) {
  1106. SDE_ERROR("invalid mdptop\n");
  1107. return;
  1108. }
  1109. if (hw_mdptop->ops.setup_vsync_source) {
  1110. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1111. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1112. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1113. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1114. vsync_cfg.vsync_source = vsync_source;
  1115. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1116. }
  1117. }
  1118. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1119. struct msm_display_info *disp_info)
  1120. {
  1121. struct sde_encoder_phys *phys;
  1122. struct sde_connector *sde_conn;
  1123. int i;
  1124. u32 vsync_source;
  1125. if (!sde_enc || !disp_info) {
  1126. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1127. sde_enc != NULL, disp_info != NULL);
  1128. return;
  1129. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1130. SDE_ERROR("invalid num phys enc %d/%d\n",
  1131. sde_enc->num_phys_encs,
  1132. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1133. return;
  1134. }
  1135. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1136. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1137. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1138. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1139. else
  1140. vsync_source = sde_enc->te_source;
  1141. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1142. disp_info->is_te_using_watchdog_timer);
  1143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1144. phys = sde_enc->phys_encs[i];
  1145. if (phys && phys->ops.setup_vsync_source)
  1146. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1147. }
  1148. }
  1149. }
  1150. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1151. bool watchdog_te)
  1152. {
  1153. struct sde_encoder_virt *sde_enc;
  1154. struct msm_display_info disp_info;
  1155. if (!drm_enc) {
  1156. pr_err("invalid drm encoder\n");
  1157. return -EINVAL;
  1158. }
  1159. sde_enc = to_sde_encoder_virt(drm_enc);
  1160. sde_encoder_control_te(drm_enc, false);
  1161. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1162. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1163. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1164. sde_encoder_control_te(drm_enc, true);
  1165. return 0;
  1166. }
  1167. static int _sde_encoder_rsc_client_update_vsync_wait(
  1168. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1169. int wait_vblank_crtc_id)
  1170. {
  1171. int wait_refcount = 0, ret = 0;
  1172. int pipe = -1;
  1173. int wait_count = 0;
  1174. struct drm_crtc *primary_crtc;
  1175. struct drm_crtc *crtc;
  1176. crtc = sde_enc->crtc;
  1177. if (wait_vblank_crtc_id)
  1178. wait_refcount =
  1179. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1180. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1181. SDE_EVTLOG_FUNC_ENTRY);
  1182. if (crtc->base.id != wait_vblank_crtc_id) {
  1183. primary_crtc = drm_crtc_find(drm_enc->dev,
  1184. NULL, wait_vblank_crtc_id);
  1185. if (!primary_crtc) {
  1186. SDE_ERROR_ENC(sde_enc,
  1187. "failed to find primary crtc id %d\n",
  1188. wait_vblank_crtc_id);
  1189. return -EINVAL;
  1190. }
  1191. pipe = drm_crtc_index(primary_crtc);
  1192. }
  1193. /**
  1194. * note: VBLANK is expected to be enabled at this point in
  1195. * resource control state machine if on primary CRTC
  1196. */
  1197. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1198. if (sde_rsc_client_is_state_update_complete(
  1199. sde_enc->rsc_client))
  1200. break;
  1201. if (crtc->base.id == wait_vblank_crtc_id)
  1202. ret = sde_encoder_wait_for_event(drm_enc,
  1203. MSM_ENC_VBLANK);
  1204. else
  1205. drm_wait_one_vblank(drm_enc->dev, pipe);
  1206. if (ret) {
  1207. SDE_ERROR_ENC(sde_enc,
  1208. "wait for vblank failed ret:%d\n", ret);
  1209. /**
  1210. * rsc hardware may hang without vsync. avoid rsc hang
  1211. * by generating the vsync from watchdog timer.
  1212. */
  1213. if (crtc->base.id == wait_vblank_crtc_id)
  1214. sde_encoder_helper_switch_vsync(drm_enc, true);
  1215. }
  1216. }
  1217. if (wait_count >= MAX_RSC_WAIT)
  1218. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1219. SDE_EVTLOG_ERROR);
  1220. if (wait_refcount)
  1221. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1222. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1223. SDE_EVTLOG_FUNC_EXIT);
  1224. return ret;
  1225. }
  1226. static int _sde_encoder_update_rsc_client(
  1227. struct drm_encoder *drm_enc, bool enable)
  1228. {
  1229. struct sde_encoder_virt *sde_enc;
  1230. struct drm_crtc *crtc;
  1231. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1232. struct sde_rsc_cmd_config *rsc_config;
  1233. int ret;
  1234. struct msm_display_info *disp_info;
  1235. struct msm_mode_info *mode_info;
  1236. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1237. u32 qsync_mode = 0, v_front_porch;
  1238. struct drm_display_mode *mode;
  1239. bool is_vid_mode;
  1240. struct drm_encoder *enc;
  1241. if (!drm_enc || !drm_enc->dev) {
  1242. SDE_ERROR("invalid encoder arguments\n");
  1243. return -EINVAL;
  1244. }
  1245. sde_enc = to_sde_encoder_virt(drm_enc);
  1246. mode_info = &sde_enc->mode_info;
  1247. crtc = sde_enc->crtc;
  1248. if (!sde_enc->crtc) {
  1249. SDE_ERROR("invalid crtc parameter\n");
  1250. return -EINVAL;
  1251. }
  1252. disp_info = &sde_enc->disp_info;
  1253. rsc_config = &sde_enc->rsc_config;
  1254. if (!sde_enc->rsc_client) {
  1255. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1256. return 0;
  1257. }
  1258. /**
  1259. * only primary command mode panel without Qsync can request CMD state.
  1260. * all other panels/displays can request for VID state including
  1261. * secondary command mode panel.
  1262. * Clone mode encoder can request CLK STATE only.
  1263. */
  1264. if (sde_enc->cur_master) {
  1265. qsync_mode = sde_connector_get_qsync_mode(
  1266. sde_enc->cur_master->connector);
  1267. sde_enc->autorefresh_solver_disable =
  1268. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1269. }
  1270. /* left primary encoder keep vote */
  1271. if (sde_encoder_in_clone_mode(drm_enc)) {
  1272. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1273. return 0;
  1274. }
  1275. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1276. (disp_info->display_type && qsync_mode) ||
  1277. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1278. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1279. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1280. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1281. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1282. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1283. drm_for_each_encoder(enc, drm_enc->dev) {
  1284. if (enc->base.id != drm_enc->base.id &&
  1285. sde_encoder_in_cont_splash(enc))
  1286. rsc_state = SDE_RSC_CLK_STATE;
  1287. }
  1288. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1289. MSM_DISPLAY_VIDEO_MODE);
  1290. mode = &sde_enc->crtc->state->mode;
  1291. v_front_porch = mode->vsync_start - mode->vdisplay;
  1292. /* compare specific items and reconfigure the rsc */
  1293. if ((rsc_config->fps != mode_info->frame_rate) ||
  1294. (rsc_config->vtotal != mode_info->vtotal) ||
  1295. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1296. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1297. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1298. rsc_config->fps = mode_info->frame_rate;
  1299. rsc_config->vtotal = mode_info->vtotal;
  1300. rsc_config->prefill_lines = mode_info->prefill_lines;
  1301. rsc_config->jitter_numer = mode_info->jitter_numer;
  1302. rsc_config->jitter_denom = mode_info->jitter_denom;
  1303. sde_enc->rsc_state_init = false;
  1304. }
  1305. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1306. rsc_config->fps, sde_enc->rsc_state_init);
  1307. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1308. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1309. /* update it only once */
  1310. sde_enc->rsc_state_init = true;
  1311. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1312. rsc_state, rsc_config, crtc->base.id,
  1313. &wait_vblank_crtc_id);
  1314. } else {
  1315. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1316. rsc_state, NULL, crtc->base.id,
  1317. &wait_vblank_crtc_id);
  1318. }
  1319. /**
  1320. * if RSC performed a state change that requires a VBLANK wait, it will
  1321. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1322. *
  1323. * if we are the primary display, we will need to enable and wait
  1324. * locally since we hold the commit thread
  1325. *
  1326. * if we are an external display, we must send a signal to the primary
  1327. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1328. * by the primary panel's VBLANK signals
  1329. */
  1330. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1331. if (ret) {
  1332. SDE_ERROR_ENC(sde_enc,
  1333. "sde rsc client update failed ret:%d\n", ret);
  1334. return ret;
  1335. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1336. return ret;
  1337. }
  1338. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1339. sde_enc, wait_vblank_crtc_id);
  1340. return ret;
  1341. }
  1342. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1343. {
  1344. struct sde_encoder_virt *sde_enc;
  1345. int i;
  1346. if (!drm_enc) {
  1347. SDE_ERROR("invalid encoder\n");
  1348. return;
  1349. }
  1350. sde_enc = to_sde_encoder_virt(drm_enc);
  1351. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1352. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1353. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1354. if (phys && phys->ops.irq_control)
  1355. phys->ops.irq_control(phys, enable);
  1356. }
  1357. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1358. }
  1359. /* keep track of the userspace vblank during modeset */
  1360. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1361. u32 sw_event)
  1362. {
  1363. struct sde_encoder_virt *sde_enc;
  1364. bool enable;
  1365. int i;
  1366. if (!drm_enc) {
  1367. SDE_ERROR("invalid encoder\n");
  1368. return;
  1369. }
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1372. sw_event, sde_enc->vblank_enabled);
  1373. /* nothing to do if vblank not enabled by userspace */
  1374. if (!sde_enc->vblank_enabled)
  1375. return;
  1376. /* disable vblank on pre_modeset */
  1377. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1378. enable = false;
  1379. /* enable vblank on post_modeset */
  1380. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1381. enable = true;
  1382. else
  1383. return;
  1384. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1385. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1386. if (phys && phys->ops.control_vblank_irq)
  1387. phys->ops.control_vblank_irq(phys, enable);
  1388. }
  1389. }
  1390. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1391. {
  1392. struct sde_encoder_virt *sde_enc;
  1393. if (!drm_enc)
  1394. return NULL;
  1395. sde_enc = to_sde_encoder_virt(drm_enc);
  1396. return sde_enc->rsc_client;
  1397. }
  1398. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1399. bool enable)
  1400. {
  1401. struct sde_kms *sde_kms;
  1402. struct sde_encoder_virt *sde_enc;
  1403. int rc;
  1404. sde_enc = to_sde_encoder_virt(drm_enc);
  1405. sde_kms = sde_encoder_get_kms(drm_enc);
  1406. if (!sde_kms)
  1407. return -EINVAL;
  1408. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1409. SDE_EVT32(DRMID(drm_enc), enable);
  1410. if (!sde_enc->cur_master) {
  1411. SDE_ERROR("encoder master not set\n");
  1412. return -EINVAL;
  1413. }
  1414. if (enable) {
  1415. /* enable SDE core clks */
  1416. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1417. if (rc < 0) {
  1418. SDE_ERROR("failed to enable power resource %d\n", rc);
  1419. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1420. return rc;
  1421. }
  1422. sde_enc->elevated_ahb_vote = true;
  1423. /* enable DSI clks */
  1424. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1425. true);
  1426. if (rc) {
  1427. SDE_ERROR("failed to enable clk control %d\n", rc);
  1428. pm_runtime_put_sync(drm_enc->dev->dev);
  1429. return rc;
  1430. }
  1431. /* enable all the irq */
  1432. sde_encoder_irq_control(drm_enc, true);
  1433. _sde_encoder_pm_qos_add_request(drm_enc);
  1434. } else {
  1435. _sde_encoder_pm_qos_remove_request(drm_enc);
  1436. /* disable all the irq */
  1437. sde_encoder_irq_control(drm_enc, false);
  1438. /* disable DSI clks */
  1439. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1440. /* disable SDE core clks */
  1441. pm_runtime_put_sync(drm_enc->dev->dev);
  1442. }
  1443. return 0;
  1444. }
  1445. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1446. bool enable, u32 frame_count)
  1447. {
  1448. struct sde_encoder_virt *sde_enc;
  1449. int i;
  1450. if (!drm_enc) {
  1451. SDE_ERROR("invalid encoder\n");
  1452. return;
  1453. }
  1454. sde_enc = to_sde_encoder_virt(drm_enc);
  1455. if (!sde_enc->misr_reconfigure)
  1456. return;
  1457. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1458. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1459. if (!phys || !phys->ops.setup_misr)
  1460. continue;
  1461. phys->ops.setup_misr(phys, enable, frame_count);
  1462. }
  1463. sde_enc->misr_reconfigure = false;
  1464. }
  1465. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1466. unsigned int type, unsigned int code, int value)
  1467. {
  1468. struct drm_encoder *drm_enc = NULL;
  1469. struct sde_encoder_virt *sde_enc = NULL;
  1470. struct msm_drm_thread *disp_thread = NULL;
  1471. struct msm_drm_private *priv = NULL;
  1472. if (!handle || !handle->handler || !handle->handler->private) {
  1473. SDE_ERROR("invalid encoder for the input event\n");
  1474. return;
  1475. }
  1476. drm_enc = (struct drm_encoder *)handle->handler->private;
  1477. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1478. SDE_ERROR("invalid parameters\n");
  1479. return;
  1480. }
  1481. priv = drm_enc->dev->dev_private;
  1482. sde_enc = to_sde_encoder_virt(drm_enc);
  1483. if (!sde_enc->crtc || (sde_enc->crtc->index
  1484. >= ARRAY_SIZE(priv->disp_thread))) {
  1485. SDE_DEBUG_ENC(sde_enc,
  1486. "invalid cached CRTC: %d or crtc index: %d\n",
  1487. sde_enc->crtc == NULL,
  1488. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1489. return;
  1490. }
  1491. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1492. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1493. kthread_queue_work(&disp_thread->worker,
  1494. &sde_enc->input_event_work);
  1495. }
  1496. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1497. {
  1498. struct sde_encoder_virt *sde_enc;
  1499. if (!drm_enc) {
  1500. SDE_ERROR("invalid encoder\n");
  1501. return;
  1502. }
  1503. sde_enc = to_sde_encoder_virt(drm_enc);
  1504. /* return early if there is no state change */
  1505. if (sde_enc->idle_pc_enabled == enable)
  1506. return;
  1507. sde_enc->idle_pc_enabled = enable;
  1508. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1509. SDE_EVT32(sde_enc->idle_pc_enabled);
  1510. }
  1511. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1512. u32 sw_event)
  1513. {
  1514. struct drm_encoder *drm_enc = &sde_enc->base;
  1515. struct msm_drm_private *priv;
  1516. unsigned int lp, idle_pc_duration;
  1517. struct msm_drm_thread *disp_thread;
  1518. /* return early if called from esd thread */
  1519. if (sde_enc->delay_kickoff)
  1520. return;
  1521. /* set idle timeout based on master connector's lp value */
  1522. if (sde_enc->cur_master)
  1523. lp = sde_connector_get_lp(
  1524. sde_enc->cur_master->connector);
  1525. else
  1526. lp = SDE_MODE_DPMS_ON;
  1527. if (lp == SDE_MODE_DPMS_LP2)
  1528. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1529. else
  1530. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1531. priv = drm_enc->dev->dev_private;
  1532. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1533. kthread_mod_delayed_work(
  1534. &disp_thread->worker,
  1535. &sde_enc->delayed_off_work,
  1536. msecs_to_jiffies(idle_pc_duration));
  1537. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1538. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1539. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1540. sw_event);
  1541. }
  1542. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1543. u32 sw_event)
  1544. {
  1545. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1546. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1547. sw_event);
  1548. }
  1549. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1550. {
  1551. struct sde_encoder_virt *sde_enc;
  1552. if (!encoder)
  1553. return;
  1554. sde_enc = to_sde_encoder_virt(encoder);
  1555. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1556. }
  1557. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1558. u32 sw_event)
  1559. {
  1560. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1561. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1562. else
  1563. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1564. }
  1565. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1566. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1567. {
  1568. int ret = 0;
  1569. mutex_lock(&sde_enc->rc_lock);
  1570. /* return if the resource control is already in ON state */
  1571. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1572. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1573. sw_event);
  1574. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1575. SDE_EVTLOG_FUNC_CASE1);
  1576. goto end;
  1577. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1578. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1579. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1580. sw_event, sde_enc->rc_state);
  1581. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1582. SDE_EVTLOG_ERROR);
  1583. goto end;
  1584. }
  1585. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1586. sde_encoder_irq_control(drm_enc, true);
  1587. _sde_encoder_pm_qos_add_request(drm_enc);
  1588. } else {
  1589. /* enable all the clks and resources */
  1590. ret = _sde_encoder_resource_control_helper(drm_enc,
  1591. true);
  1592. if (ret) {
  1593. SDE_ERROR_ENC(sde_enc,
  1594. "sw_event:%d, rc in state %d\n",
  1595. sw_event, sde_enc->rc_state);
  1596. SDE_EVT32(DRMID(drm_enc), sw_event,
  1597. sde_enc->rc_state,
  1598. SDE_EVTLOG_ERROR);
  1599. goto end;
  1600. }
  1601. _sde_encoder_update_rsc_client(drm_enc, true);
  1602. }
  1603. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1604. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1605. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1606. end:
  1607. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1608. mutex_unlock(&sde_enc->rc_lock);
  1609. return ret;
  1610. }
  1611. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1612. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1613. {
  1614. /* cancel delayed off work, if any */
  1615. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1616. mutex_lock(&sde_enc->rc_lock);
  1617. if (is_vid_mode &&
  1618. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1619. sde_encoder_irq_control(drm_enc, true);
  1620. }
  1621. /* skip if is already OFF or IDLE, resources are off already */
  1622. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1623. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1624. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1625. sw_event, sde_enc->rc_state);
  1626. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1627. SDE_EVTLOG_FUNC_CASE3);
  1628. goto end;
  1629. }
  1630. /**
  1631. * IRQs are still enabled currently, which allows wait for
  1632. * VBLANK which RSC may require to correctly transition to OFF
  1633. */
  1634. _sde_encoder_update_rsc_client(drm_enc, false);
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_ENC_RC_STATE_PRE_OFF,
  1637. SDE_EVTLOG_FUNC_CASE3);
  1638. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1639. end:
  1640. mutex_unlock(&sde_enc->rc_lock);
  1641. return 0;
  1642. }
  1643. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1644. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1645. {
  1646. int ret = 0;
  1647. mutex_lock(&sde_enc->rc_lock);
  1648. /* return if the resource control is already in OFF state */
  1649. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1650. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1651. sw_event);
  1652. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1653. SDE_EVTLOG_FUNC_CASE4);
  1654. goto end;
  1655. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1656. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1657. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1658. sw_event, sde_enc->rc_state);
  1659. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1660. SDE_EVTLOG_ERROR);
  1661. ret = -EINVAL;
  1662. goto end;
  1663. }
  1664. /**
  1665. * expect to arrive here only if in either idle state or pre-off
  1666. * and in IDLE state the resources are already disabled
  1667. */
  1668. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1669. _sde_encoder_resource_control_helper(drm_enc, false);
  1670. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1671. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1672. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1673. end:
  1674. mutex_unlock(&sde_enc->rc_lock);
  1675. return ret;
  1676. }
  1677. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1678. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1679. {
  1680. int ret = 0;
  1681. mutex_lock(&sde_enc->rc_lock);
  1682. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1683. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1684. sw_event);
  1685. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1686. SDE_EVTLOG_FUNC_CASE5);
  1687. goto end;
  1688. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1689. /* enable all the clks and resources */
  1690. ret = _sde_encoder_resource_control_helper(drm_enc,
  1691. true);
  1692. if (ret) {
  1693. SDE_ERROR_ENC(sde_enc,
  1694. "sw_event:%d, rc in state %d\n",
  1695. sw_event, sde_enc->rc_state);
  1696. SDE_EVT32(DRMID(drm_enc), sw_event,
  1697. sde_enc->rc_state,
  1698. SDE_EVTLOG_ERROR);
  1699. goto end;
  1700. }
  1701. _sde_encoder_update_rsc_client(drm_enc, true);
  1702. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1703. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1704. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1705. }
  1706. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1707. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1708. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1709. _sde_encoder_pm_qos_remove_request(drm_enc);
  1710. end:
  1711. mutex_unlock(&sde_enc->rc_lock);
  1712. return ret;
  1713. }
  1714. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1715. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1716. {
  1717. int ret = 0;
  1718. mutex_lock(&sde_enc->rc_lock);
  1719. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1720. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1721. sw_event);
  1722. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1723. SDE_EVTLOG_FUNC_CASE5);
  1724. goto end;
  1725. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1726. SDE_ERROR_ENC(sde_enc,
  1727. "sw_event:%d, rc:%d !MODESET state\n",
  1728. sw_event, sde_enc->rc_state);
  1729. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1730. SDE_EVTLOG_ERROR);
  1731. ret = -EINVAL;
  1732. goto end;
  1733. }
  1734. _sde_encoder_update_rsc_client(drm_enc, true);
  1735. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1736. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1737. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1738. _sde_encoder_pm_qos_add_request(drm_enc);
  1739. end:
  1740. mutex_unlock(&sde_enc->rc_lock);
  1741. return ret;
  1742. }
  1743. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1744. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1745. {
  1746. struct msm_drm_private *priv;
  1747. struct sde_kms *sde_kms;
  1748. struct drm_crtc *crtc = drm_enc->crtc;
  1749. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1750. struct sde_connector *sde_conn;
  1751. priv = drm_enc->dev->dev_private;
  1752. sde_kms = to_sde_kms(priv->kms);
  1753. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1754. mutex_lock(&sde_enc->rc_lock);
  1755. if (sde_conn->panel_dead) {
  1756. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1757. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1758. goto end;
  1759. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1760. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1761. sw_event, sde_enc->rc_state);
  1762. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1763. goto end;
  1764. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1765. sde_crtc->kickoff_in_progress) {
  1766. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1767. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1768. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1769. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1770. goto end;
  1771. }
  1772. if (is_vid_mode) {
  1773. sde_encoder_irq_control(drm_enc, false);
  1774. _sde_encoder_pm_qos_remove_request(drm_enc);
  1775. } else {
  1776. /* disable all the clks and resources */
  1777. _sde_encoder_update_rsc_client(drm_enc, false);
  1778. _sde_encoder_resource_control_helper(drm_enc, false);
  1779. if (!sde_kms->perf.bw_vote_mode)
  1780. memset(&sde_crtc->cur_perf, 0,
  1781. sizeof(struct sde_core_perf_params));
  1782. }
  1783. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1784. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1785. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1786. end:
  1787. mutex_unlock(&sde_enc->rc_lock);
  1788. return 0;
  1789. }
  1790. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1791. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1792. struct msm_drm_private *priv, bool is_vid_mode)
  1793. {
  1794. bool autorefresh_enabled = false;
  1795. struct msm_drm_thread *disp_thread;
  1796. int ret = 0;
  1797. if (!sde_enc->crtc ||
  1798. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1799. SDE_DEBUG_ENC(sde_enc,
  1800. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1801. sde_enc->crtc == NULL,
  1802. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1803. sw_event);
  1804. return -EINVAL;
  1805. }
  1806. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1807. mutex_lock(&sde_enc->rc_lock);
  1808. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1809. if (sde_enc->cur_master &&
  1810. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1811. autorefresh_enabled =
  1812. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1813. sde_enc->cur_master);
  1814. if (autorefresh_enabled) {
  1815. SDE_DEBUG_ENC(sde_enc,
  1816. "not handling early wakeup since auto refresh is enabled\n");
  1817. goto end;
  1818. }
  1819. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1820. kthread_mod_delayed_work(&disp_thread->worker,
  1821. &sde_enc->delayed_off_work,
  1822. msecs_to_jiffies(
  1823. IDLE_POWERCOLLAPSE_DURATION));
  1824. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1825. /* enable all the clks and resources */
  1826. ret = _sde_encoder_resource_control_helper(drm_enc,
  1827. true);
  1828. if (ret) {
  1829. SDE_ERROR_ENC(sde_enc,
  1830. "sw_event:%d, rc in state %d\n",
  1831. sw_event, sde_enc->rc_state);
  1832. SDE_EVT32(DRMID(drm_enc), sw_event,
  1833. sde_enc->rc_state,
  1834. SDE_EVTLOG_ERROR);
  1835. goto end;
  1836. }
  1837. _sde_encoder_update_rsc_client(drm_enc, true);
  1838. /*
  1839. * In some cases, commit comes with slight delay
  1840. * (> 80 ms)after early wake up, prevent clock switch
  1841. * off to avoid jank in next update. So, increase the
  1842. * command mode idle timeout sufficiently to prevent
  1843. * such case.
  1844. */
  1845. kthread_mod_delayed_work(&disp_thread->worker,
  1846. &sde_enc->delayed_off_work,
  1847. msecs_to_jiffies(
  1848. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1849. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1850. }
  1851. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1852. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1853. end:
  1854. mutex_unlock(&sde_enc->rc_lock);
  1855. return ret;
  1856. }
  1857. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1858. u32 sw_event)
  1859. {
  1860. struct sde_encoder_virt *sde_enc;
  1861. struct msm_drm_private *priv;
  1862. int ret = 0;
  1863. bool is_vid_mode = false;
  1864. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1865. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1866. sw_event);
  1867. return -EINVAL;
  1868. }
  1869. sde_enc = to_sde_encoder_virt(drm_enc);
  1870. priv = drm_enc->dev->dev_private;
  1871. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1872. is_vid_mode = true;
  1873. /*
  1874. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1875. * events and return early for other events (ie wb display).
  1876. */
  1877. if (!sde_enc->idle_pc_enabled &&
  1878. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1879. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1880. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1881. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1882. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1883. return 0;
  1884. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1885. sw_event, sde_enc->idle_pc_enabled);
  1886. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1887. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1888. switch (sw_event) {
  1889. case SDE_ENC_RC_EVENT_KICKOFF:
  1890. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1891. is_vid_mode);
  1892. break;
  1893. case SDE_ENC_RC_EVENT_PRE_STOP:
  1894. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1895. is_vid_mode);
  1896. break;
  1897. case SDE_ENC_RC_EVENT_STOP:
  1898. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1899. break;
  1900. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1901. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1902. break;
  1903. case SDE_ENC_RC_EVENT_POST_MODESET:
  1904. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1905. break;
  1906. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1907. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1908. is_vid_mode);
  1909. break;
  1910. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1911. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1912. priv, is_vid_mode);
  1913. break;
  1914. default:
  1915. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1916. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1917. break;
  1918. }
  1919. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1920. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1921. return ret;
  1922. }
  1923. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1924. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1925. {
  1926. int i = 0;
  1927. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1928. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1929. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1930. if (poms_to_vid)
  1931. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1932. else if (poms_to_cmd)
  1933. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1934. _sde_encoder_update_rsc_client(drm_enc, true);
  1935. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1936. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1937. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1938. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1939. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1940. SDE_EVTLOG_FUNC_CASE1);
  1941. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1942. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1943. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1944. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1945. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1946. SDE_EVTLOG_FUNC_CASE2);
  1947. }
  1948. }
  1949. struct drm_connector *sde_encoder_get_connector(
  1950. struct drm_device *dev, struct drm_encoder *drm_enc)
  1951. {
  1952. struct drm_connector_list_iter conn_iter;
  1953. struct drm_connector *conn = NULL, *conn_search;
  1954. drm_connector_list_iter_begin(dev, &conn_iter);
  1955. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1956. if (conn_search->encoder == drm_enc) {
  1957. conn = conn_search;
  1958. break;
  1959. }
  1960. }
  1961. drm_connector_list_iter_end(&conn_iter);
  1962. return conn;
  1963. }
  1964. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1965. {
  1966. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1967. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1968. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1969. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1970. struct sde_rm_hw_request request_hw;
  1971. int i, j;
  1972. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1973. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1974. sde_enc->hw_pp[i] = NULL;
  1975. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1976. break;
  1977. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1978. }
  1979. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1980. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1981. if (phys) {
  1982. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1983. SDE_HW_BLK_QDSS);
  1984. for (j = 0; j < QDSS_MAX; j++) {
  1985. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1986. phys->hw_qdss =
  1987. (struct sde_hw_qdss *)qdss_iter.hw;
  1988. break;
  1989. }
  1990. }
  1991. }
  1992. }
  1993. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1994. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1995. sde_enc->hw_dsc[i] = NULL;
  1996. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1997. break;
  1998. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1999. }
  2000. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2001. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2002. sde_enc->hw_vdc[i] = NULL;
  2003. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2004. break;
  2005. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2006. }
  2007. /* Get PP for DSC configuration */
  2008. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2009. struct sde_hw_pingpong *pp = NULL;
  2010. unsigned long features = 0;
  2011. if (!sde_enc->hw_dsc[i])
  2012. continue;
  2013. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2014. request_hw.type = SDE_HW_BLK_PINGPONG;
  2015. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2016. break;
  2017. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2018. features = pp->ops.get_hw_caps(pp);
  2019. if (test_bit(SDE_PINGPONG_DSC, &features))
  2020. sde_enc->hw_dsc_pp[i] = pp;
  2021. else
  2022. sde_enc->hw_dsc_pp[i] = NULL;
  2023. }
  2024. }
  2025. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2026. struct msm_display_mode *msm_mode, bool pre_modeset)
  2027. {
  2028. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2029. enum sde_intf_mode intf_mode;
  2030. int ret;
  2031. bool is_cmd_mode = false;
  2032. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2033. is_cmd_mode = true;
  2034. if (pre_modeset) {
  2035. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2036. if (msm_is_mode_seamless_dms(msm_mode) ||
  2037. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2038. is_cmd_mode)) {
  2039. /* restore resource state before releasing them */
  2040. ret = sde_encoder_resource_control(drm_enc,
  2041. SDE_ENC_RC_EVENT_PRE_MODESET);
  2042. if (ret) {
  2043. SDE_ERROR_ENC(sde_enc,
  2044. "sde resource control failed: %d\n",
  2045. ret);
  2046. return ret;
  2047. }
  2048. /*
  2049. * Disable dce before switching the mode and after pre-
  2050. * modeset to guarantee previous kickoff has finished.
  2051. */
  2052. sde_encoder_dce_disable(sde_enc);
  2053. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2054. _sde_encoder_modeset_helper_locked(drm_enc,
  2055. SDE_ENC_RC_EVENT_PRE_MODESET);
  2056. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2057. msm_mode);
  2058. }
  2059. } else {
  2060. if (msm_is_mode_seamless_dms(msm_mode) ||
  2061. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2062. is_cmd_mode))
  2063. sde_encoder_resource_control(&sde_enc->base,
  2064. SDE_ENC_RC_EVENT_POST_MODESET);
  2065. else if (msm_is_mode_seamless_poms(msm_mode))
  2066. _sde_encoder_modeset_helper_locked(drm_enc,
  2067. SDE_ENC_RC_EVENT_POST_MODESET);
  2068. }
  2069. return 0;
  2070. }
  2071. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2072. struct drm_display_mode *mode,
  2073. struct drm_display_mode *adj_mode)
  2074. {
  2075. struct sde_encoder_virt *sde_enc;
  2076. struct sde_kms *sde_kms;
  2077. struct drm_connector *conn;
  2078. struct sde_connector_state *c_state;
  2079. struct msm_display_mode *msm_mode;
  2080. int i = 0, ret;
  2081. int num_lm, num_intf, num_pp_per_intf;
  2082. if (!drm_enc) {
  2083. SDE_ERROR("invalid encoder\n");
  2084. return;
  2085. }
  2086. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2087. SDE_ERROR("power resource is not enabled\n");
  2088. return;
  2089. }
  2090. sde_kms = sde_encoder_get_kms(drm_enc);
  2091. if (!sde_kms)
  2092. return;
  2093. sde_enc = to_sde_encoder_virt(drm_enc);
  2094. SDE_DEBUG_ENC(sde_enc, "\n");
  2095. SDE_EVT32(DRMID(drm_enc));
  2096. /*
  2097. * cache the crtc in sde_enc on enable for duration of use case
  2098. * for correctly servicing asynchronous irq events and timers
  2099. */
  2100. if (!drm_enc->crtc) {
  2101. SDE_ERROR("invalid crtc\n");
  2102. return;
  2103. }
  2104. sde_enc->crtc = drm_enc->crtc;
  2105. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2106. /* get and store the mode_info */
  2107. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2108. if (!conn) {
  2109. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2110. return;
  2111. } else if (!conn->state) {
  2112. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2113. return;
  2114. }
  2115. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2116. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2117. c_state = to_sde_connector_state(conn->state);
  2118. if (!c_state) {
  2119. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2120. return;
  2121. }
  2122. /* cancel delayed off work, if any */
  2123. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2124. /* release resources before seamless mode change */
  2125. msm_mode = &c_state->msm_mode;
  2126. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2127. if (ret)
  2128. return;
  2129. /* reserve dynamic resources now, indicating non test-only */
  2130. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2131. if (ret) {
  2132. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2133. return;
  2134. }
  2135. /* assign the reserved HW blocks to this encoder */
  2136. _sde_encoder_virt_populate_hw_res(drm_enc);
  2137. /* determine left HW PP block to map to INTF */
  2138. num_lm = sde_enc->mode_info.topology.num_lm;
  2139. num_intf = sde_enc->mode_info.topology.num_intf;
  2140. num_pp_per_intf = num_lm / num_intf;
  2141. if (!num_pp_per_intf)
  2142. num_pp_per_intf = 1;
  2143. /* perform mode_set on phys_encs */
  2144. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2145. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2146. if (phys) {
  2147. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2148. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2149. i, num_pp_per_intf);
  2150. return;
  2151. }
  2152. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2153. phys->connector = conn;
  2154. if (phys->ops.mode_set)
  2155. phys->ops.mode_set(phys, mode, adj_mode);
  2156. }
  2157. }
  2158. /* update resources after seamless mode change */
  2159. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2160. }
  2161. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2162. {
  2163. struct sde_encoder_virt *sde_enc;
  2164. struct sde_encoder_phys *phys;
  2165. int i;
  2166. if (!drm_enc) {
  2167. SDE_ERROR("invalid parameters\n");
  2168. return;
  2169. }
  2170. sde_enc = to_sde_encoder_virt(drm_enc);
  2171. if (!sde_enc) {
  2172. SDE_ERROR("invalid sde encoder\n");
  2173. return;
  2174. }
  2175. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2176. phys = sde_enc->phys_encs[i];
  2177. if (phys && phys->ops.control_te)
  2178. phys->ops.control_te(phys, enable);
  2179. }
  2180. }
  2181. static int _sde_encoder_input_connect(struct input_handler *handler,
  2182. struct input_dev *dev, const struct input_device_id *id)
  2183. {
  2184. struct input_handle *handle;
  2185. int rc = 0;
  2186. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2187. if (!handle)
  2188. return -ENOMEM;
  2189. handle->dev = dev;
  2190. handle->handler = handler;
  2191. handle->name = handler->name;
  2192. rc = input_register_handle(handle);
  2193. if (rc) {
  2194. pr_err("failed to register input handle\n");
  2195. goto error;
  2196. }
  2197. rc = input_open_device(handle);
  2198. if (rc) {
  2199. pr_err("failed to open input device\n");
  2200. goto error_unregister;
  2201. }
  2202. return 0;
  2203. error_unregister:
  2204. input_unregister_handle(handle);
  2205. error:
  2206. kfree(handle);
  2207. return rc;
  2208. }
  2209. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2210. {
  2211. input_close_device(handle);
  2212. input_unregister_handle(handle);
  2213. kfree(handle);
  2214. }
  2215. /**
  2216. * Structure for specifying event parameters on which to receive callbacks.
  2217. * This structure will trigger a callback in case of a touch event (specified by
  2218. * EV_ABS) where there is a change in X and Y coordinates,
  2219. */
  2220. static const struct input_device_id sde_input_ids[] = {
  2221. {
  2222. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2223. .evbit = { BIT_MASK(EV_ABS) },
  2224. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2225. BIT_MASK(ABS_MT_POSITION_X) |
  2226. BIT_MASK(ABS_MT_POSITION_Y) },
  2227. },
  2228. { },
  2229. };
  2230. static void _sde_encoder_input_handler_register(
  2231. struct drm_encoder *drm_enc)
  2232. {
  2233. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2234. int rc;
  2235. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2236. !sde_enc->input_event_enabled)
  2237. return;
  2238. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2239. sde_enc->input_handler->private = sde_enc;
  2240. /* register input handler if not already registered */
  2241. rc = input_register_handler(sde_enc->input_handler);
  2242. if (rc) {
  2243. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2244. rc);
  2245. kfree(sde_enc->input_handler);
  2246. }
  2247. }
  2248. }
  2249. static void _sde_encoder_input_handler_unregister(
  2250. struct drm_encoder *drm_enc)
  2251. {
  2252. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2253. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2254. !sde_enc->input_event_enabled)
  2255. return;
  2256. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2257. input_unregister_handler(sde_enc->input_handler);
  2258. sde_enc->input_handler->private = NULL;
  2259. }
  2260. }
  2261. static int _sde_encoder_input_handler(
  2262. struct sde_encoder_virt *sde_enc)
  2263. {
  2264. struct input_handler *input_handler = NULL;
  2265. int rc = 0;
  2266. if (sde_enc->input_handler) {
  2267. SDE_ERROR_ENC(sde_enc,
  2268. "input_handle is active. unexpected\n");
  2269. return -EINVAL;
  2270. }
  2271. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2272. if (!input_handler)
  2273. return -ENOMEM;
  2274. input_handler->event = sde_encoder_input_event_handler;
  2275. input_handler->connect = _sde_encoder_input_connect;
  2276. input_handler->disconnect = _sde_encoder_input_disconnect;
  2277. input_handler->name = "sde";
  2278. input_handler->id_table = sde_input_ids;
  2279. sde_enc->input_handler = input_handler;
  2280. return rc;
  2281. }
  2282. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2283. {
  2284. struct sde_encoder_virt *sde_enc = NULL;
  2285. struct sde_kms *sde_kms;
  2286. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2287. SDE_ERROR("invalid parameters\n");
  2288. return;
  2289. }
  2290. sde_kms = sde_encoder_get_kms(drm_enc);
  2291. if (!sde_kms)
  2292. return;
  2293. sde_enc = to_sde_encoder_virt(drm_enc);
  2294. if (!sde_enc || !sde_enc->cur_master) {
  2295. SDE_DEBUG("invalid sde encoder/master\n");
  2296. return;
  2297. }
  2298. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2299. sde_enc->cur_master->hw_mdptop &&
  2300. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2301. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2302. sde_enc->cur_master->hw_mdptop);
  2303. if (sde_enc->cur_master->hw_mdptop &&
  2304. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2305. !sde_in_trusted_vm(sde_kms))
  2306. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2307. sde_enc->cur_master->hw_mdptop,
  2308. sde_kms->catalog);
  2309. if (sde_enc->cur_master->hw_ctl &&
  2310. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2311. !sde_enc->cur_master->cont_splash_enabled)
  2312. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2313. sde_enc->cur_master->hw_ctl,
  2314. &sde_enc->cur_master->intf_cfg_v1);
  2315. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2316. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2317. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2318. }
  2319. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2320. {
  2321. struct sde_kms *sde_kms;
  2322. void *dither_cfg = NULL;
  2323. int ret = 0, i = 0;
  2324. size_t len = 0;
  2325. enum sde_rm_topology_name topology;
  2326. struct drm_encoder *drm_enc;
  2327. struct msm_display_dsc_info *dsc = NULL;
  2328. struct sde_encoder_virt *sde_enc;
  2329. struct sde_hw_pingpong *hw_pp;
  2330. u32 bpp, bpc;
  2331. int num_lm;
  2332. if (!phys || !phys->connector || !phys->hw_pp ||
  2333. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2334. return;
  2335. sde_kms = sde_encoder_get_kms(phys->parent);
  2336. if (!sde_kms)
  2337. return;
  2338. topology = sde_connector_get_topology_name(phys->connector);
  2339. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2340. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2341. (phys->split_role == ENC_ROLE_SLAVE)))
  2342. return;
  2343. drm_enc = phys->parent;
  2344. sde_enc = to_sde_encoder_virt(drm_enc);
  2345. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2346. bpc = dsc->config.bits_per_component;
  2347. bpp = dsc->config.bits_per_pixel;
  2348. /* disable dither for 10 bpp or 10bpc dsc config */
  2349. if (bpp == 10 || bpc == 10) {
  2350. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2351. return;
  2352. }
  2353. ret = sde_connector_get_dither_cfg(phys->connector,
  2354. phys->connector->state, &dither_cfg,
  2355. &len, sde_enc->idle_pc_restore);
  2356. /* skip reg writes when return values are invalid or no data */
  2357. if (ret && ret == -ENODATA)
  2358. return;
  2359. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2360. for (i = 0; i < num_lm; i++) {
  2361. hw_pp = sde_enc->hw_pp[i];
  2362. phys->hw_pp->ops.setup_dither(hw_pp,
  2363. dither_cfg, len);
  2364. }
  2365. }
  2366. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2367. {
  2368. struct sde_encoder_virt *sde_enc = NULL;
  2369. int i;
  2370. if (!drm_enc) {
  2371. SDE_ERROR("invalid encoder\n");
  2372. return;
  2373. }
  2374. sde_enc = to_sde_encoder_virt(drm_enc);
  2375. if (!sde_enc->cur_master) {
  2376. SDE_DEBUG("virt encoder has no master\n");
  2377. return;
  2378. }
  2379. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2380. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2381. sde_enc->idle_pc_restore = true;
  2382. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2383. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2384. if (!phys)
  2385. continue;
  2386. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2387. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2388. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2389. phys->ops.restore(phys);
  2390. _sde_encoder_setup_dither(phys);
  2391. }
  2392. if (sde_enc->cur_master->ops.restore)
  2393. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2394. _sde_encoder_virt_enable_helper(drm_enc);
  2395. sde_encoder_control_te(drm_enc, true);
  2396. }
  2397. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2398. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2399. {
  2400. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2401. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2402. int i;
  2403. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2404. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2405. if (!phys)
  2406. continue;
  2407. phys->comp_type = comp_info->comp_type;
  2408. phys->comp_ratio = comp_info->comp_ratio;
  2409. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2410. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2411. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2412. phys->dsc_extra_pclk_cycle_cnt =
  2413. comp_info->dsc_info.pclk_per_line;
  2414. phys->dsc_extra_disp_width =
  2415. comp_info->dsc_info.extra_width;
  2416. phys->dce_bytes_per_line =
  2417. comp_info->dsc_info.bytes_per_pkt *
  2418. comp_info->dsc_info.pkt_per_line;
  2419. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2420. phys->dce_bytes_per_line =
  2421. comp_info->vdc_info.bytes_per_pkt *
  2422. comp_info->vdc_info.pkt_per_line;
  2423. }
  2424. if (phys != sde_enc->cur_master) {
  2425. /**
  2426. * on DMS request, the encoder will be enabled
  2427. * already. Invoke restore to reconfigure the
  2428. * new mode.
  2429. */
  2430. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2431. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2432. phys->ops.restore)
  2433. phys->ops.restore(phys);
  2434. else if (phys->ops.enable)
  2435. phys->ops.enable(phys);
  2436. }
  2437. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2438. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2439. phys->ops.setup_misr(phys, true,
  2440. sde_enc->misr_frame_count);
  2441. }
  2442. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2443. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2444. sde_enc->cur_master->ops.restore)
  2445. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2446. else if (sde_enc->cur_master->ops.enable)
  2447. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2448. }
  2449. static void sde_encoder_off_work(struct kthread_work *work)
  2450. {
  2451. struct sde_encoder_virt *sde_enc = container_of(work,
  2452. struct sde_encoder_virt, delayed_off_work.work);
  2453. struct drm_encoder *drm_enc;
  2454. if (!sde_enc) {
  2455. SDE_ERROR("invalid sde encoder\n");
  2456. return;
  2457. }
  2458. drm_enc = &sde_enc->base;
  2459. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2460. sde_encoder_idle_request(drm_enc);
  2461. SDE_ATRACE_END("sde_encoder_off_work");
  2462. }
  2463. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2464. {
  2465. struct sde_encoder_virt *sde_enc = NULL;
  2466. bool has_master_enc = false;
  2467. int i, ret = 0;
  2468. struct sde_connector_state *c_state;
  2469. struct drm_display_mode *cur_mode = NULL;
  2470. struct msm_display_mode *msm_mode;
  2471. if (!drm_enc || !drm_enc->crtc) {
  2472. SDE_ERROR("invalid encoder\n");
  2473. return;
  2474. }
  2475. sde_enc = to_sde_encoder_virt(drm_enc);
  2476. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2477. SDE_ERROR("power resource is not enabled\n");
  2478. return;
  2479. }
  2480. if (!sde_enc->crtc)
  2481. sde_enc->crtc = drm_enc->crtc;
  2482. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2483. SDE_DEBUG_ENC(sde_enc, "\n");
  2484. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2485. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2486. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2487. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2488. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2489. sde_enc->cur_master = phys;
  2490. has_master_enc = true;
  2491. break;
  2492. }
  2493. }
  2494. if (!has_master_enc) {
  2495. sde_enc->cur_master = NULL;
  2496. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2497. return;
  2498. }
  2499. _sde_encoder_input_handler_register(drm_enc);
  2500. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2501. if (!c_state) {
  2502. SDE_ERROR("invalid connector state\n");
  2503. return;
  2504. }
  2505. msm_mode = &c_state->msm_mode;
  2506. if ((drm_enc->crtc->state->connectors_changed &&
  2507. sde_encoder_in_clone_mode(drm_enc)) ||
  2508. !(msm_is_mode_seamless_vrr(msm_mode)
  2509. || msm_is_mode_seamless_dms(msm_mode)
  2510. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2511. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2512. sde_encoder_off_work);
  2513. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2514. if (ret) {
  2515. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2516. ret);
  2517. return;
  2518. }
  2519. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2520. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2521. /* turn off vsync_in to update tear check configuration */
  2522. sde_encoder_control_te(drm_enc, false);
  2523. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2524. _sde_encoder_virt_enable_helper(drm_enc);
  2525. sde_encoder_control_te(drm_enc, true);
  2526. }
  2527. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2528. {
  2529. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2530. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2531. int i = 0;
  2532. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2533. if (sde_enc->phys_encs[i]) {
  2534. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2535. sde_enc->phys_encs[i]->connector = NULL;
  2536. }
  2537. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2538. }
  2539. sde_enc->cur_master = NULL;
  2540. /*
  2541. * clear the cached crtc in sde_enc on use case finish, after all the
  2542. * outstanding events and timers have been completed
  2543. */
  2544. sde_enc->crtc = NULL;
  2545. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2546. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2547. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2548. }
  2549. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2550. {
  2551. struct sde_encoder_virt *sde_enc = NULL;
  2552. struct sde_kms *sde_kms;
  2553. enum sde_intf_mode intf_mode;
  2554. int ret, i = 0;
  2555. if (!drm_enc) {
  2556. SDE_ERROR("invalid encoder\n");
  2557. return;
  2558. } else if (!drm_enc->dev) {
  2559. SDE_ERROR("invalid dev\n");
  2560. return;
  2561. } else if (!drm_enc->dev->dev_private) {
  2562. SDE_ERROR("invalid dev_private\n");
  2563. return;
  2564. }
  2565. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2566. SDE_ERROR("power resource is not enabled\n");
  2567. return;
  2568. }
  2569. sde_enc = to_sde_encoder_virt(drm_enc);
  2570. SDE_DEBUG_ENC(sde_enc, "\n");
  2571. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2572. if (!sde_kms)
  2573. return;
  2574. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2575. SDE_EVT32(DRMID(drm_enc));
  2576. /* wait for idle */
  2577. if (!sde_encoder_in_clone_mode(drm_enc))
  2578. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2579. _sde_encoder_input_handler_unregister(drm_enc);
  2580. /*
  2581. * For primary command mode and video mode encoders, execute the
  2582. * resource control pre-stop operations before the physical encoders
  2583. * are disabled, to allow the rsc to transition its states properly.
  2584. *
  2585. * For other encoder types, rsc should not be enabled until after
  2586. * they have been fully disabled, so delay the pre-stop operations
  2587. * until after the physical disable calls have returned.
  2588. */
  2589. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2590. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2591. sde_encoder_resource_control(drm_enc,
  2592. SDE_ENC_RC_EVENT_PRE_STOP);
  2593. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2594. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2595. if (phys && phys->ops.disable)
  2596. phys->ops.disable(phys);
  2597. }
  2598. } else {
  2599. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2600. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2601. if (phys && phys->ops.disable)
  2602. phys->ops.disable(phys);
  2603. }
  2604. sde_encoder_resource_control(drm_enc,
  2605. SDE_ENC_RC_EVENT_PRE_STOP);
  2606. }
  2607. /*
  2608. * disable dce after the transfer is complete (for command mode)
  2609. * and after physical encoder is disabled, to make sure timing
  2610. * engine is already disabled (for video mode).
  2611. */
  2612. if (!sde_in_trusted_vm(sde_kms))
  2613. sde_encoder_dce_disable(sde_enc);
  2614. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2615. /* reset connector topology name property */
  2616. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2617. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2618. ret = sde_rm_update_topology(&sde_kms->rm,
  2619. sde_enc->cur_master->connector->state, NULL);
  2620. if (ret) {
  2621. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2622. return;
  2623. }
  2624. }
  2625. if (!sde_encoder_in_clone_mode(drm_enc))
  2626. sde_encoder_virt_reset(drm_enc);
  2627. }
  2628. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2629. struct sde_encoder_phys_wb *wb_enc)
  2630. {
  2631. struct sde_encoder_virt *sde_enc;
  2632. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2633. struct sde_ctl_flush_cfg cfg;
  2634. struct sde_hw_dsc *hw_dsc = NULL;
  2635. int i;
  2636. ctl->ops.reset(ctl);
  2637. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2638. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2639. if (wb_enc) {
  2640. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2641. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2642. false, phys_enc->hw_pp->idx);
  2643. if (ctl->ops.update_bitmask)
  2644. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2645. wb_enc->hw_wb->idx, true);
  2646. }
  2647. } else {
  2648. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2649. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2650. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2651. sde_enc->phys_encs[i]->hw_intf, false,
  2652. sde_enc->phys_encs[i]->hw_pp->idx);
  2653. if (ctl->ops.update_bitmask)
  2654. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2655. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2656. }
  2657. }
  2658. }
  2659. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2660. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2661. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2662. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2663. phys_enc->hw_pp->merge_3d->idx, true);
  2664. }
  2665. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2666. phys_enc->hw_pp) {
  2667. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2668. false, phys_enc->hw_pp->idx);
  2669. if (ctl->ops.update_bitmask)
  2670. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2671. phys_enc->hw_cdm->idx, true);
  2672. }
  2673. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2674. ctl->ops.reset_post_disable)
  2675. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2676. phys_enc->hw_pp->merge_3d ?
  2677. phys_enc->hw_pp->merge_3d->idx : 0);
  2678. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2679. hw_dsc = sde_enc->hw_dsc[i];
  2680. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2681. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2682. if (ctl->ops.update_bitmask)
  2683. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2684. }
  2685. }
  2686. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2687. ctl->ops.get_pending_flush(ctl, &cfg);
  2688. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2689. ctl->ops.trigger_flush(ctl);
  2690. ctl->ops.trigger_start(ctl);
  2691. ctl->ops.clear_pending_flush(ctl);
  2692. }
  2693. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2694. {
  2695. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2696. struct sde_ctl_flush_cfg cfg;
  2697. ctl->ops.reset(ctl);
  2698. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2699. ctl->ops.get_pending_flush(ctl, &cfg);
  2700. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2701. ctl->ops.trigger_flush(ctl);
  2702. ctl->ops.trigger_start(ctl);
  2703. }
  2704. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2705. enum sde_intf_type type, u32 controller_id)
  2706. {
  2707. int i = 0;
  2708. for (i = 0; i < catalog->intf_count; i++) {
  2709. if (catalog->intf[i].type == type
  2710. && catalog->intf[i].controller_id == controller_id) {
  2711. return catalog->intf[i].id;
  2712. }
  2713. }
  2714. return INTF_MAX;
  2715. }
  2716. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2717. enum sde_intf_type type, u32 controller_id)
  2718. {
  2719. if (controller_id < catalog->wb_count)
  2720. return catalog->wb[controller_id].id;
  2721. return WB_MAX;
  2722. }
  2723. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2724. struct drm_crtc *crtc)
  2725. {
  2726. struct sde_hw_uidle *uidle;
  2727. struct sde_uidle_cntr cntr;
  2728. struct sde_uidle_status status;
  2729. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2730. pr_err("invalid params %d %d\n",
  2731. !sde_kms, !crtc);
  2732. return;
  2733. }
  2734. /* check if perf counters are enabled and setup */
  2735. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2736. return;
  2737. uidle = sde_kms->hw_uidle;
  2738. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2739. && uidle->ops.uidle_get_status) {
  2740. uidle->ops.uidle_get_status(uidle, &status);
  2741. trace_sde_perf_uidle_status(
  2742. crtc->base.id,
  2743. status.uidle_danger_status_0,
  2744. status.uidle_danger_status_1,
  2745. status.uidle_safe_status_0,
  2746. status.uidle_safe_status_1,
  2747. status.uidle_idle_status_0,
  2748. status.uidle_idle_status_1,
  2749. status.uidle_fal_status_0,
  2750. status.uidle_fal_status_1,
  2751. status.uidle_status,
  2752. status.uidle_en_fal10);
  2753. }
  2754. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2755. && uidle->ops.uidle_get_cntr) {
  2756. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2757. trace_sde_perf_uidle_cntr(
  2758. crtc->base.id,
  2759. cntr.fal1_gate_cntr,
  2760. cntr.fal10_gate_cntr,
  2761. cntr.fal_wait_gate_cntr,
  2762. cntr.fal1_num_transitions_cntr,
  2763. cntr.fal10_num_transitions_cntr,
  2764. cntr.min_gate_cntr,
  2765. cntr.max_gate_cntr);
  2766. }
  2767. }
  2768. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2769. struct sde_encoder_phys *phy_enc)
  2770. {
  2771. struct sde_encoder_virt *sde_enc = NULL;
  2772. unsigned long lock_flags;
  2773. ktime_t ts = 0;
  2774. if (!drm_enc || !phy_enc)
  2775. return;
  2776. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2777. sde_enc = to_sde_encoder_virt(drm_enc);
  2778. /*
  2779. * calculate accurate vsync timestamp when available
  2780. * set current time otherwise
  2781. */
  2782. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2783. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2784. if (!ts)
  2785. ts = ktime_get();
  2786. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2787. phy_enc->last_vsync_timestamp = ts;
  2788. atomic_inc(&phy_enc->vsync_cnt);
  2789. if (sde_enc->crtc_vblank_cb)
  2790. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2791. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2792. if (phy_enc->sde_kms &&
  2793. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2794. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2795. SDE_ATRACE_END("encoder_vblank_callback");
  2796. }
  2797. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2798. struct sde_encoder_phys *phy_enc)
  2799. {
  2800. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2801. if (!phy_enc)
  2802. return;
  2803. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2804. atomic_inc(&phy_enc->underrun_cnt);
  2805. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2806. if (sde_enc->cur_master &&
  2807. sde_enc->cur_master->ops.get_underrun_line_count)
  2808. sde_enc->cur_master->ops.get_underrun_line_count(
  2809. sde_enc->cur_master);
  2810. trace_sde_encoder_underrun(DRMID(drm_enc),
  2811. atomic_read(&phy_enc->underrun_cnt));
  2812. if (phy_enc->sde_kms &&
  2813. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2814. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2815. SDE_DBG_CTRL("stop_ftrace");
  2816. SDE_DBG_CTRL("panic_underrun");
  2817. SDE_ATRACE_END("encoder_underrun_callback");
  2818. }
  2819. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2820. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2821. {
  2822. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2823. unsigned long lock_flags;
  2824. bool enable;
  2825. int i;
  2826. enable = vbl_cb ? true : false;
  2827. if (!drm_enc) {
  2828. SDE_ERROR("invalid encoder\n");
  2829. return;
  2830. }
  2831. SDE_DEBUG_ENC(sde_enc, "\n");
  2832. SDE_EVT32(DRMID(drm_enc), enable);
  2833. if (sde_encoder_in_clone_mode(drm_enc)) {
  2834. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2835. return;
  2836. }
  2837. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2838. sde_enc->crtc_vblank_cb = vbl_cb;
  2839. sde_enc->crtc_vblank_cb_data = vbl_data;
  2840. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2841. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2842. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2843. if (phys && phys->ops.control_vblank_irq)
  2844. phys->ops.control_vblank_irq(phys, enable);
  2845. }
  2846. sde_enc->vblank_enabled = enable;
  2847. }
  2848. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2849. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2850. struct drm_crtc *crtc)
  2851. {
  2852. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2853. unsigned long lock_flags;
  2854. bool enable;
  2855. enable = frame_event_cb ? true : false;
  2856. if (!drm_enc) {
  2857. SDE_ERROR("invalid encoder\n");
  2858. return;
  2859. }
  2860. SDE_DEBUG_ENC(sde_enc, "\n");
  2861. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2862. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2863. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2864. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2865. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2866. }
  2867. static void sde_encoder_frame_done_callback(
  2868. struct drm_encoder *drm_enc,
  2869. struct sde_encoder_phys *ready_phys, u32 event)
  2870. {
  2871. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2872. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2873. unsigned int i;
  2874. bool trigger = true;
  2875. bool is_cmd_mode = false;
  2876. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2877. ktime_t ts = 0;
  2878. if (!sde_kms || !sde_enc->cur_master) {
  2879. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2880. sde_kms, sde_enc->cur_master);
  2881. return;
  2882. }
  2883. sde_enc->crtc_frame_event_cb_data.connector =
  2884. sde_enc->cur_master->connector;
  2885. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2886. is_cmd_mode = true;
  2887. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2888. if (sde_kms->catalog->has_precise_vsync_ts
  2889. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2890. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2891. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2892. /*
  2893. * get current ktime for other events and when precise timestamp is not
  2894. * available for retire-fence
  2895. */
  2896. if (!ts)
  2897. ts = ktime_get();
  2898. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2899. | SDE_ENCODER_FRAME_EVENT_ERROR
  2900. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2901. if (ready_phys->connector)
  2902. topology = sde_connector_get_topology_name(
  2903. ready_phys->connector);
  2904. /* One of the physical encoders has become idle */
  2905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2906. if (sde_enc->phys_encs[i] == ready_phys) {
  2907. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2908. atomic_read(&sde_enc->frame_done_cnt[i]));
  2909. if (!atomic_add_unless(
  2910. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2911. SDE_EVT32(DRMID(drm_enc), event,
  2912. ready_phys->intf_idx,
  2913. SDE_EVTLOG_ERROR);
  2914. SDE_ERROR_ENC(sde_enc,
  2915. "intf idx:%d, event:%d\n",
  2916. ready_phys->intf_idx, event);
  2917. return;
  2918. }
  2919. }
  2920. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2921. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2922. trigger = false;
  2923. }
  2924. if (trigger) {
  2925. if (sde_enc->crtc_frame_event_cb)
  2926. sde_enc->crtc_frame_event_cb(
  2927. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2928. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2929. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2930. -1, 0);
  2931. }
  2932. } else if (sde_enc->crtc_frame_event_cb) {
  2933. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2934. }
  2935. }
  2936. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2937. {
  2938. struct sde_encoder_virt *sde_enc;
  2939. if (!drm_enc) {
  2940. SDE_ERROR("invalid drm encoder\n");
  2941. return -EINVAL;
  2942. }
  2943. sde_enc = to_sde_encoder_virt(drm_enc);
  2944. sde_encoder_resource_control(&sde_enc->base,
  2945. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2946. return 0;
  2947. }
  2948. /**
  2949. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2950. * drm_enc: Pointer to drm encoder structure
  2951. * phys: Pointer to physical encoder structure
  2952. * extra_flush: Additional bit mask to include in flush trigger
  2953. * config_changed: if true new config is applied, avoid increment of retire
  2954. * count if false
  2955. */
  2956. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2957. struct sde_encoder_phys *phys,
  2958. struct sde_ctl_flush_cfg *extra_flush,
  2959. bool config_changed)
  2960. {
  2961. struct sde_hw_ctl *ctl;
  2962. unsigned long lock_flags;
  2963. struct sde_encoder_virt *sde_enc;
  2964. int pend_ret_fence_cnt;
  2965. struct sde_connector *c_conn;
  2966. if (!drm_enc || !phys) {
  2967. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2968. !drm_enc, !phys);
  2969. return;
  2970. }
  2971. sde_enc = to_sde_encoder_virt(drm_enc);
  2972. c_conn = to_sde_connector(phys->connector);
  2973. if (!phys->hw_pp) {
  2974. SDE_ERROR("invalid pingpong hw\n");
  2975. return;
  2976. }
  2977. ctl = phys->hw_ctl;
  2978. if (!ctl || !phys->ops.trigger_flush) {
  2979. SDE_ERROR("missing ctl/trigger cb\n");
  2980. return;
  2981. }
  2982. if (phys->split_role == ENC_ROLE_SKIP) {
  2983. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2984. "skip flush pp%d ctl%d\n",
  2985. phys->hw_pp->idx - PINGPONG_0,
  2986. ctl->idx - CTL_0);
  2987. return;
  2988. }
  2989. /* update pending counts and trigger kickoff ctl flush atomically */
  2990. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2991. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2992. atomic_inc(&phys->pending_retire_fence_cnt);
  2993. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2994. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2995. ctl->ops.update_bitmask) {
  2996. /* perform peripheral flush on every frame update for dp dsc */
  2997. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2998. phys->comp_ratio && c_conn->ops.update_pps) {
  2999. c_conn->ops.update_pps(phys->connector, NULL,
  3000. c_conn->display);
  3001. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3002. phys->hw_intf->idx, 1);
  3003. }
  3004. if (sde_enc->dynamic_hdr_updated)
  3005. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3006. phys->hw_intf->idx, 1);
  3007. }
  3008. if ((extra_flush && extra_flush->pending_flush_mask)
  3009. && ctl->ops.update_pending_flush)
  3010. ctl->ops.update_pending_flush(ctl, extra_flush);
  3011. phys->ops.trigger_flush(phys);
  3012. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3013. if (ctl->ops.get_pending_flush) {
  3014. struct sde_ctl_flush_cfg pending_flush = {0,};
  3015. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3016. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3017. ctl->idx - CTL_0,
  3018. pending_flush.pending_flush_mask,
  3019. pend_ret_fence_cnt);
  3020. } else {
  3021. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3022. ctl->idx - CTL_0,
  3023. pend_ret_fence_cnt);
  3024. }
  3025. }
  3026. /**
  3027. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3028. * phys: Pointer to physical encoder structure
  3029. */
  3030. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3031. {
  3032. struct sde_hw_ctl *ctl;
  3033. struct sde_encoder_virt *sde_enc;
  3034. if (!phys) {
  3035. SDE_ERROR("invalid argument(s)\n");
  3036. return;
  3037. }
  3038. if (!phys->hw_pp) {
  3039. SDE_ERROR("invalid pingpong hw\n");
  3040. return;
  3041. }
  3042. if (!phys->parent) {
  3043. SDE_ERROR("invalid parent\n");
  3044. return;
  3045. }
  3046. /* avoid ctrl start for encoder in clone mode */
  3047. if (phys->in_clone_mode)
  3048. return;
  3049. ctl = phys->hw_ctl;
  3050. sde_enc = to_sde_encoder_virt(phys->parent);
  3051. if (phys->split_role == ENC_ROLE_SKIP) {
  3052. SDE_DEBUG_ENC(sde_enc,
  3053. "skip start pp%d ctl%d\n",
  3054. phys->hw_pp->idx - PINGPONG_0,
  3055. ctl->idx - CTL_0);
  3056. return;
  3057. }
  3058. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3059. phys->ops.trigger_start(phys);
  3060. }
  3061. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3062. {
  3063. struct sde_hw_ctl *ctl;
  3064. if (!phys_enc) {
  3065. SDE_ERROR("invalid encoder\n");
  3066. return;
  3067. }
  3068. ctl = phys_enc->hw_ctl;
  3069. if (ctl && ctl->ops.trigger_flush)
  3070. ctl->ops.trigger_flush(ctl);
  3071. }
  3072. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3073. {
  3074. struct sde_hw_ctl *ctl;
  3075. if (!phys_enc) {
  3076. SDE_ERROR("invalid encoder\n");
  3077. return;
  3078. }
  3079. ctl = phys_enc->hw_ctl;
  3080. if (ctl && ctl->ops.trigger_start) {
  3081. ctl->ops.trigger_start(ctl);
  3082. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3083. }
  3084. }
  3085. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3086. {
  3087. struct sde_encoder_virt *sde_enc;
  3088. struct sde_connector *sde_con;
  3089. void *sde_con_disp;
  3090. struct sde_hw_ctl *ctl;
  3091. int rc;
  3092. if (!phys_enc) {
  3093. SDE_ERROR("invalid encoder\n");
  3094. return;
  3095. }
  3096. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3097. ctl = phys_enc->hw_ctl;
  3098. if (!ctl || !ctl->ops.reset)
  3099. return;
  3100. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3101. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3102. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3103. phys_enc->connector) {
  3104. sde_con = to_sde_connector(phys_enc->connector);
  3105. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3106. if (sde_con->ops.soft_reset) {
  3107. rc = sde_con->ops.soft_reset(sde_con_disp);
  3108. if (rc) {
  3109. SDE_ERROR_ENC(sde_enc,
  3110. "connector soft reset failure\n");
  3111. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3112. }
  3113. }
  3114. }
  3115. phys_enc->enable_state = SDE_ENC_ENABLED;
  3116. }
  3117. /**
  3118. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3119. * Iterate through the physical encoders and perform consolidated flush
  3120. * and/or control start triggering as needed. This is done in the virtual
  3121. * encoder rather than the individual physical ones in order to handle
  3122. * use cases that require visibility into multiple physical encoders at
  3123. * a time.
  3124. * sde_enc: Pointer to virtual encoder structure
  3125. * config_changed: if true new config is applied. Avoid regdma_flush and
  3126. * incrementing the retire count if false.
  3127. */
  3128. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3129. bool config_changed)
  3130. {
  3131. struct sde_hw_ctl *ctl;
  3132. uint32_t i;
  3133. struct sde_ctl_flush_cfg pending_flush = {0,};
  3134. u32 pending_kickoff_cnt;
  3135. struct msm_drm_private *priv = NULL;
  3136. struct sde_kms *sde_kms = NULL;
  3137. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3138. bool is_regdma_blocking = false, is_vid_mode = false;
  3139. struct sde_crtc *sde_crtc;
  3140. if (!sde_enc) {
  3141. SDE_ERROR("invalid encoder\n");
  3142. return;
  3143. }
  3144. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3145. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3146. is_vid_mode = true;
  3147. is_regdma_blocking = (is_vid_mode ||
  3148. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3149. /* don't perform flush/start operations for slave encoders */
  3150. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3151. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3152. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3153. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3154. continue;
  3155. ctl = phys->hw_ctl;
  3156. if (!ctl)
  3157. continue;
  3158. if (phys->connector)
  3159. topology = sde_connector_get_topology_name(
  3160. phys->connector);
  3161. if (!phys->ops.needs_single_flush ||
  3162. !phys->ops.needs_single_flush(phys)) {
  3163. if (config_changed && ctl->ops.reg_dma_flush)
  3164. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3165. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3166. config_changed);
  3167. } else if (ctl->ops.get_pending_flush) {
  3168. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3169. }
  3170. }
  3171. /* for split flush, combine pending flush masks and send to master */
  3172. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3173. ctl = sde_enc->cur_master->hw_ctl;
  3174. if (config_changed && ctl->ops.reg_dma_flush)
  3175. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3176. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3177. &pending_flush,
  3178. config_changed);
  3179. }
  3180. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3181. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3182. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3183. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3184. continue;
  3185. if (!phys->ops.needs_single_flush ||
  3186. !phys->ops.needs_single_flush(phys)) {
  3187. pending_kickoff_cnt =
  3188. sde_encoder_phys_inc_pending(phys);
  3189. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3190. } else {
  3191. pending_kickoff_cnt =
  3192. sde_encoder_phys_inc_pending(phys);
  3193. SDE_EVT32(pending_kickoff_cnt,
  3194. pending_flush.pending_flush_mask,
  3195. SDE_EVTLOG_FUNC_CASE2);
  3196. }
  3197. }
  3198. if (sde_enc->misr_enable)
  3199. sde_encoder_misr_configure(&sde_enc->base, true,
  3200. sde_enc->misr_frame_count);
  3201. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3202. if (crtc_misr_info.misr_enable && sde_crtc &&
  3203. sde_crtc->misr_reconfigure) {
  3204. sde_crtc_misr_setup(sde_enc->crtc, true,
  3205. crtc_misr_info.misr_frame_count);
  3206. sde_crtc->misr_reconfigure = false;
  3207. }
  3208. _sde_encoder_trigger_start(sde_enc->cur_master);
  3209. if (sde_enc->elevated_ahb_vote) {
  3210. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3211. priv = sde_enc->base.dev->dev_private;
  3212. if (sde_kms != NULL) {
  3213. sde_power_scale_reg_bus(&priv->phandle,
  3214. VOTE_INDEX_LOW,
  3215. false);
  3216. }
  3217. sde_enc->elevated_ahb_vote = false;
  3218. }
  3219. }
  3220. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3221. struct drm_encoder *drm_enc,
  3222. unsigned long *affected_displays,
  3223. int num_active_phys)
  3224. {
  3225. struct sde_encoder_virt *sde_enc;
  3226. struct sde_encoder_phys *master;
  3227. enum sde_rm_topology_name topology;
  3228. bool is_right_only;
  3229. if (!drm_enc || !affected_displays)
  3230. return;
  3231. sde_enc = to_sde_encoder_virt(drm_enc);
  3232. master = sde_enc->cur_master;
  3233. if (!master || !master->connector)
  3234. return;
  3235. topology = sde_connector_get_topology_name(master->connector);
  3236. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3237. return;
  3238. /*
  3239. * For pingpong split, the slave pingpong won't generate IRQs. For
  3240. * right-only updates, we can't swap pingpongs, or simply swap the
  3241. * master/slave assignment, we actually have to swap the interfaces
  3242. * so that the master physical encoder will use a pingpong/interface
  3243. * that generates irqs on which to wait.
  3244. */
  3245. is_right_only = !test_bit(0, affected_displays) &&
  3246. test_bit(1, affected_displays);
  3247. if (is_right_only && !sde_enc->intfs_swapped) {
  3248. /* right-only update swap interfaces */
  3249. swap(sde_enc->phys_encs[0]->intf_idx,
  3250. sde_enc->phys_encs[1]->intf_idx);
  3251. sde_enc->intfs_swapped = true;
  3252. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3253. /* left-only or full update, swap back */
  3254. swap(sde_enc->phys_encs[0]->intf_idx,
  3255. sde_enc->phys_encs[1]->intf_idx);
  3256. sde_enc->intfs_swapped = false;
  3257. }
  3258. SDE_DEBUG_ENC(sde_enc,
  3259. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3260. is_right_only, sde_enc->intfs_swapped,
  3261. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3262. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3263. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3264. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3265. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3266. *affected_displays);
  3267. /* ppsplit always uses master since ppslave invalid for irqs*/
  3268. if (num_active_phys == 1)
  3269. *affected_displays = BIT(0);
  3270. }
  3271. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3272. struct sde_encoder_kickoff_params *params)
  3273. {
  3274. struct sde_encoder_virt *sde_enc;
  3275. struct sde_encoder_phys *phys;
  3276. int i, num_active_phys;
  3277. bool master_assigned = false;
  3278. if (!drm_enc || !params)
  3279. return;
  3280. sde_enc = to_sde_encoder_virt(drm_enc);
  3281. if (sde_enc->num_phys_encs <= 1)
  3282. return;
  3283. /* count bits set */
  3284. num_active_phys = hweight_long(params->affected_displays);
  3285. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3286. params->affected_displays, num_active_phys);
  3287. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3288. num_active_phys);
  3289. /* for left/right only update, ppsplit master switches interface */
  3290. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3291. &params->affected_displays, num_active_phys);
  3292. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3293. enum sde_enc_split_role prv_role, new_role;
  3294. bool active = false;
  3295. phys = sde_enc->phys_encs[i];
  3296. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3297. continue;
  3298. active = test_bit(i, &params->affected_displays);
  3299. prv_role = phys->split_role;
  3300. if (active && num_active_phys == 1)
  3301. new_role = ENC_ROLE_SOLO;
  3302. else if (active && !master_assigned)
  3303. new_role = ENC_ROLE_MASTER;
  3304. else if (active)
  3305. new_role = ENC_ROLE_SLAVE;
  3306. else
  3307. new_role = ENC_ROLE_SKIP;
  3308. phys->ops.update_split_role(phys, new_role);
  3309. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3310. sde_enc->cur_master = phys;
  3311. master_assigned = true;
  3312. }
  3313. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3314. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3315. phys->split_role, active);
  3316. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3317. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3318. phys->split_role, active, num_active_phys);
  3319. }
  3320. }
  3321. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3322. {
  3323. struct sde_encoder_virt *sde_enc;
  3324. struct msm_display_info *disp_info;
  3325. if (!drm_enc) {
  3326. SDE_ERROR("invalid encoder\n");
  3327. return false;
  3328. }
  3329. sde_enc = to_sde_encoder_virt(drm_enc);
  3330. disp_info = &sde_enc->disp_info;
  3331. return (disp_info->curr_panel_mode == mode);
  3332. }
  3333. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3334. {
  3335. struct sde_encoder_virt *sde_enc;
  3336. struct sde_encoder_phys *phys;
  3337. unsigned int i;
  3338. struct sde_hw_ctl *ctl;
  3339. if (!drm_enc) {
  3340. SDE_ERROR("invalid encoder\n");
  3341. return;
  3342. }
  3343. sde_enc = to_sde_encoder_virt(drm_enc);
  3344. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3345. phys = sde_enc->phys_encs[i];
  3346. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3347. sde_encoder_check_curr_mode(drm_enc,
  3348. MSM_DISPLAY_CMD_MODE)) {
  3349. ctl = phys->hw_ctl;
  3350. if (ctl->ops.trigger_pending)
  3351. /* update only for command mode primary ctl */
  3352. ctl->ops.trigger_pending(ctl);
  3353. }
  3354. }
  3355. sde_enc->idle_pc_restore = false;
  3356. }
  3357. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3358. {
  3359. struct sde_encoder_virt *sde_enc = container_of(work,
  3360. struct sde_encoder_virt, esd_trigger_work);
  3361. if (!sde_enc) {
  3362. SDE_ERROR("invalid sde encoder\n");
  3363. return;
  3364. }
  3365. sde_encoder_resource_control(&sde_enc->base,
  3366. SDE_ENC_RC_EVENT_KICKOFF);
  3367. }
  3368. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3369. {
  3370. struct sde_encoder_virt *sde_enc = container_of(work,
  3371. struct sde_encoder_virt, input_event_work);
  3372. if (!sde_enc) {
  3373. SDE_ERROR("invalid sde encoder\n");
  3374. return;
  3375. }
  3376. sde_encoder_resource_control(&sde_enc->base,
  3377. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3378. }
  3379. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3380. {
  3381. struct sde_encoder_virt *sde_enc = container_of(work,
  3382. struct sde_encoder_virt, early_wakeup_work);
  3383. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3384. sde_vm_lock(sde_kms);
  3385. if (!sde_vm_owns_hw(sde_kms)) {
  3386. sde_vm_unlock(sde_kms);
  3387. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3388. DRMID(&sde_enc->base));
  3389. return;
  3390. }
  3391. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3392. sde_encoder_resource_control(&sde_enc->base,
  3393. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3394. SDE_ATRACE_END("encoder_early_wakeup");
  3395. sde_vm_unlock(sde_kms);
  3396. }
  3397. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3398. {
  3399. struct sde_encoder_virt *sde_enc = NULL;
  3400. struct msm_drm_thread *disp_thread = NULL;
  3401. struct msm_drm_private *priv = NULL;
  3402. priv = drm_enc->dev->dev_private;
  3403. sde_enc = to_sde_encoder_virt(drm_enc);
  3404. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3405. SDE_DEBUG_ENC(sde_enc,
  3406. "should only early wake up command mode display\n");
  3407. return;
  3408. }
  3409. if (!sde_enc->crtc || (sde_enc->crtc->index
  3410. >= ARRAY_SIZE(priv->event_thread))) {
  3411. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3412. sde_enc->crtc == NULL,
  3413. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3414. return;
  3415. }
  3416. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3417. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3418. kthread_queue_work(&disp_thread->worker,
  3419. &sde_enc->early_wakeup_work);
  3420. SDE_ATRACE_END("queue_early_wakeup_work");
  3421. }
  3422. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3423. {
  3424. static const uint64_t timeout_us = 50000;
  3425. static const uint64_t sleep_us = 20;
  3426. struct sde_encoder_virt *sde_enc;
  3427. ktime_t cur_ktime, exp_ktime;
  3428. uint32_t line_count, tmp, i;
  3429. if (!drm_enc) {
  3430. SDE_ERROR("invalid encoder\n");
  3431. return -EINVAL;
  3432. }
  3433. sde_enc = to_sde_encoder_virt(drm_enc);
  3434. if (!sde_enc->cur_master ||
  3435. !sde_enc->cur_master->ops.get_line_count) {
  3436. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3437. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3438. return -EINVAL;
  3439. }
  3440. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3441. line_count = sde_enc->cur_master->ops.get_line_count(
  3442. sde_enc->cur_master);
  3443. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3444. tmp = line_count;
  3445. line_count = sde_enc->cur_master->ops.get_line_count(
  3446. sde_enc->cur_master);
  3447. if (line_count < tmp) {
  3448. SDE_EVT32(DRMID(drm_enc), line_count);
  3449. return 0;
  3450. }
  3451. cur_ktime = ktime_get();
  3452. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3453. break;
  3454. usleep_range(sleep_us / 2, sleep_us);
  3455. }
  3456. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3457. return -ETIMEDOUT;
  3458. }
  3459. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3460. {
  3461. struct drm_encoder *drm_enc;
  3462. struct sde_rm_hw_iter rm_iter;
  3463. bool lm_valid = false;
  3464. bool intf_valid = false;
  3465. if (!phys_enc || !phys_enc->parent) {
  3466. SDE_ERROR("invalid encoder\n");
  3467. return -EINVAL;
  3468. }
  3469. drm_enc = phys_enc->parent;
  3470. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3471. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3472. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3473. phys_enc->has_intf_te)) {
  3474. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3475. SDE_HW_BLK_INTF);
  3476. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3477. struct sde_hw_intf *hw_intf =
  3478. (struct sde_hw_intf *)rm_iter.hw;
  3479. if (!hw_intf)
  3480. continue;
  3481. if (phys_enc->hw_ctl->ops.update_bitmask)
  3482. phys_enc->hw_ctl->ops.update_bitmask(
  3483. phys_enc->hw_ctl,
  3484. SDE_HW_FLUSH_INTF,
  3485. hw_intf->idx, 1);
  3486. intf_valid = true;
  3487. }
  3488. if (!intf_valid) {
  3489. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3490. "intf not found to flush\n");
  3491. return -EFAULT;
  3492. }
  3493. } else {
  3494. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3495. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3496. struct sde_hw_mixer *hw_lm =
  3497. (struct sde_hw_mixer *)rm_iter.hw;
  3498. if (!hw_lm)
  3499. continue;
  3500. /* update LM flush for HW without INTF TE */
  3501. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3502. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3503. phys_enc->hw_ctl,
  3504. hw_lm->idx, 1);
  3505. lm_valid = true;
  3506. }
  3507. if (!lm_valid) {
  3508. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3509. "lm not found to flush\n");
  3510. return -EFAULT;
  3511. }
  3512. }
  3513. return 0;
  3514. }
  3515. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3516. struct sde_encoder_virt *sde_enc)
  3517. {
  3518. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3519. struct sde_hw_mdp *mdptop = NULL;
  3520. sde_enc->dynamic_hdr_updated = false;
  3521. if (sde_enc->cur_master) {
  3522. mdptop = sde_enc->cur_master->hw_mdptop;
  3523. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3524. sde_enc->cur_master->connector);
  3525. }
  3526. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3527. return;
  3528. if (mdptop->ops.set_hdr_plus_metadata) {
  3529. sde_enc->dynamic_hdr_updated = true;
  3530. mdptop->ops.set_hdr_plus_metadata(
  3531. mdptop, dhdr_meta->dynamic_hdr_payload,
  3532. dhdr_meta->dynamic_hdr_payload_size,
  3533. sde_enc->cur_master->intf_idx == INTF_0 ?
  3534. 0 : 1);
  3535. }
  3536. }
  3537. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3538. {
  3539. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3540. struct sde_encoder_phys *phys;
  3541. int i;
  3542. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3543. phys = sde_enc->phys_encs[i];
  3544. if (phys && phys->ops.hw_reset)
  3545. phys->ops.hw_reset(phys);
  3546. }
  3547. }
  3548. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3549. struct sde_encoder_kickoff_params *params)
  3550. {
  3551. struct sde_encoder_virt *sde_enc;
  3552. struct sde_encoder_phys *phys;
  3553. struct sde_kms *sde_kms = NULL;
  3554. struct sde_crtc *sde_crtc;
  3555. bool needs_hw_reset = false, is_cmd_mode;
  3556. int i, rc, ret = 0;
  3557. struct msm_display_info *disp_info;
  3558. if (!drm_enc || !params || !drm_enc->dev ||
  3559. !drm_enc->dev->dev_private) {
  3560. SDE_ERROR("invalid args\n");
  3561. return -EINVAL;
  3562. }
  3563. sde_enc = to_sde_encoder_virt(drm_enc);
  3564. sde_kms = sde_encoder_get_kms(drm_enc);
  3565. if (!sde_kms)
  3566. return -EINVAL;
  3567. disp_info = &sde_enc->disp_info;
  3568. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3569. SDE_DEBUG_ENC(sde_enc, "\n");
  3570. SDE_EVT32(DRMID(drm_enc));
  3571. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3572. MSM_DISPLAY_CMD_MODE);
  3573. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3574. && is_cmd_mode)
  3575. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3576. sde_enc->cur_master->connector->state,
  3577. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3578. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3579. /* prepare for next kickoff, may include waiting on previous kickoff */
  3580. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3582. phys = sde_enc->phys_encs[i];
  3583. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3584. params->recovery_events_enabled =
  3585. sde_enc->recovery_events_enabled;
  3586. if (phys) {
  3587. if (phys->ops.prepare_for_kickoff) {
  3588. rc = phys->ops.prepare_for_kickoff(
  3589. phys, params);
  3590. if (rc)
  3591. ret = rc;
  3592. }
  3593. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3594. needs_hw_reset = true;
  3595. _sde_encoder_setup_dither(phys);
  3596. if (sde_enc->cur_master &&
  3597. sde_connector_is_qsync_updated(
  3598. sde_enc->cur_master->connector))
  3599. _helper_flush_qsync(phys);
  3600. }
  3601. }
  3602. if (is_cmd_mode && sde_enc->cur_master &&
  3603. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3604. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3605. _sde_encoder_update_rsc_client(drm_enc, true);
  3606. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3607. if (rc) {
  3608. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3609. ret = rc;
  3610. goto end;
  3611. }
  3612. /* if any phys needs reset, reset all phys, in-order */
  3613. if (needs_hw_reset)
  3614. sde_encoder_needs_hw_reset(drm_enc);
  3615. _sde_encoder_update_master(drm_enc, params);
  3616. _sde_encoder_update_roi(drm_enc);
  3617. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3618. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3619. if (rc) {
  3620. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3621. sde_enc->cur_master->connector->base.id,
  3622. rc);
  3623. ret = rc;
  3624. }
  3625. }
  3626. if (sde_enc->cur_master &&
  3627. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3628. !sde_enc->cur_master->cont_splash_enabled)) {
  3629. rc = sde_encoder_dce_setup(sde_enc, params);
  3630. if (rc) {
  3631. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3632. ret = rc;
  3633. }
  3634. }
  3635. sde_encoder_dce_flush(sde_enc);
  3636. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3637. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3638. sde_enc->cur_master, sde_kms->qdss_enabled);
  3639. end:
  3640. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3641. return ret;
  3642. }
  3643. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3644. {
  3645. struct sde_encoder_virt *sde_enc;
  3646. struct sde_encoder_phys *phys;
  3647. unsigned int i;
  3648. if (!drm_enc) {
  3649. SDE_ERROR("invalid encoder\n");
  3650. return;
  3651. }
  3652. SDE_ATRACE_BEGIN("encoder_kickoff");
  3653. sde_enc = to_sde_encoder_virt(drm_enc);
  3654. SDE_DEBUG_ENC(sde_enc, "\n");
  3655. if (sde_enc->delay_kickoff) {
  3656. u32 loop_count = 20;
  3657. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3658. for (i = 0; i < loop_count; i++) {
  3659. usleep_range(sleep, sleep * 2);
  3660. if (!sde_enc->delay_kickoff)
  3661. break;
  3662. }
  3663. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3664. }
  3665. /* All phys encs are ready to go, trigger the kickoff */
  3666. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3667. /* allow phys encs to handle any post-kickoff business */
  3668. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3669. phys = sde_enc->phys_encs[i];
  3670. if (phys && phys->ops.handle_post_kickoff)
  3671. phys->ops.handle_post_kickoff(phys);
  3672. }
  3673. if (sde_enc->autorefresh_solver_disable &&
  3674. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3675. _sde_encoder_update_rsc_client(drm_enc, true);
  3676. SDE_ATRACE_END("encoder_kickoff");
  3677. }
  3678. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3679. struct sde_hw_pp_vsync_info *info)
  3680. {
  3681. struct sde_encoder_virt *sde_enc;
  3682. struct sde_encoder_phys *phys;
  3683. int i, ret;
  3684. if (!drm_enc || !info)
  3685. return;
  3686. sde_enc = to_sde_encoder_virt(drm_enc);
  3687. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3688. phys = sde_enc->phys_encs[i];
  3689. if (phys && phys->hw_intf && phys->hw_pp
  3690. && phys->hw_intf->ops.get_vsync_info) {
  3691. ret = phys->hw_intf->ops.get_vsync_info(
  3692. phys->hw_intf, &info[i]);
  3693. if (!ret) {
  3694. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3695. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3696. }
  3697. }
  3698. }
  3699. }
  3700. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3701. u32 *transfer_time_us)
  3702. {
  3703. struct sde_encoder_virt *sde_enc;
  3704. struct msm_mode_info *info;
  3705. if (!drm_enc || !transfer_time_us) {
  3706. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3707. !transfer_time_us);
  3708. return;
  3709. }
  3710. sde_enc = to_sde_encoder_virt(drm_enc);
  3711. info = &sde_enc->mode_info;
  3712. *transfer_time_us = info->mdp_transfer_time_us;
  3713. }
  3714. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3715. {
  3716. struct drm_encoder *src_enc = drm_enc;
  3717. struct sde_encoder_virt *sde_enc;
  3718. u32 fps;
  3719. if (!drm_enc) {
  3720. SDE_ERROR("invalid encoder\n");
  3721. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3722. }
  3723. if (sde_encoder_in_clone_mode(drm_enc))
  3724. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3725. if (!src_enc)
  3726. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3727. sde_enc = to_sde_encoder_virt(src_enc);
  3728. fps = sde_enc->mode_info.frame_rate;
  3729. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3730. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3731. else
  3732. return (SEC_TO_MILLI_SEC / fps) * 2;
  3733. }
  3734. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3735. {
  3736. struct sde_encoder_virt *sde_enc;
  3737. struct sde_encoder_phys *master;
  3738. bool is_vid_mode;
  3739. if (!drm_enc)
  3740. return -EINVAL;
  3741. sde_enc = to_sde_encoder_virt(drm_enc);
  3742. master = sde_enc->cur_master;
  3743. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3744. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3745. return -ENODATA;
  3746. if (!master->hw_intf->ops.get_avr_status)
  3747. return -EOPNOTSUPP;
  3748. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3749. }
  3750. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3751. struct drm_framebuffer *fb)
  3752. {
  3753. struct drm_encoder *drm_enc;
  3754. struct sde_hw_mixer_cfg mixer;
  3755. struct sde_rm_hw_iter lm_iter;
  3756. bool lm_valid = false;
  3757. if (!phys_enc || !phys_enc->parent) {
  3758. SDE_ERROR("invalid encoder\n");
  3759. return -EINVAL;
  3760. }
  3761. drm_enc = phys_enc->parent;
  3762. memset(&mixer, 0, sizeof(mixer));
  3763. /* reset associated CTL/LMs */
  3764. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3765. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3766. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3767. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3768. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3769. if (!hw_lm)
  3770. continue;
  3771. /* need to flush LM to remove it */
  3772. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3773. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3774. phys_enc->hw_ctl,
  3775. hw_lm->idx, 1);
  3776. if (fb) {
  3777. /* assume a single LM if targeting a frame buffer */
  3778. if (lm_valid)
  3779. continue;
  3780. mixer.out_height = fb->height;
  3781. mixer.out_width = fb->width;
  3782. if (hw_lm->ops.setup_mixer_out)
  3783. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3784. }
  3785. lm_valid = true;
  3786. /* only enable border color on LM */
  3787. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3788. phys_enc->hw_ctl->ops.setup_blendstage(
  3789. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3790. }
  3791. if (!lm_valid) {
  3792. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3793. return -EFAULT;
  3794. }
  3795. return 0;
  3796. }
  3797. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3798. {
  3799. struct sde_encoder_virt *sde_enc;
  3800. struct sde_encoder_phys *phys;
  3801. int i, rc = 0, ret = 0;
  3802. struct sde_hw_ctl *ctl;
  3803. if (!drm_enc) {
  3804. SDE_ERROR("invalid encoder\n");
  3805. return -EINVAL;
  3806. }
  3807. sde_enc = to_sde_encoder_virt(drm_enc);
  3808. /* update the qsync parameters for the current frame */
  3809. if (sde_enc->cur_master)
  3810. sde_connector_set_qsync_params(
  3811. sde_enc->cur_master->connector);
  3812. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3813. phys = sde_enc->phys_encs[i];
  3814. if (phys && phys->ops.prepare_commit)
  3815. phys->ops.prepare_commit(phys);
  3816. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3817. ret = -ETIMEDOUT;
  3818. if (phys && phys->hw_ctl) {
  3819. ctl = phys->hw_ctl;
  3820. /*
  3821. * avoid clearing the pending flush during the first
  3822. * frame update after idle power collpase as the
  3823. * restore path would have updated the pending flush
  3824. */
  3825. if (!sde_enc->idle_pc_restore &&
  3826. ctl->ops.clear_pending_flush)
  3827. ctl->ops.clear_pending_flush(ctl);
  3828. }
  3829. }
  3830. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3831. rc = sde_connector_prepare_commit(
  3832. sde_enc->cur_master->connector);
  3833. if (rc)
  3834. SDE_ERROR_ENC(sde_enc,
  3835. "prepare commit failed conn %d rc %d\n",
  3836. sde_enc->cur_master->connector->base.id,
  3837. rc);
  3838. }
  3839. return ret;
  3840. }
  3841. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3842. bool enable, u32 frame_count)
  3843. {
  3844. if (!phys_enc)
  3845. return;
  3846. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3847. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3848. enable, frame_count);
  3849. }
  3850. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3851. bool nonblock, u32 *misr_value)
  3852. {
  3853. if (!phys_enc)
  3854. return -EINVAL;
  3855. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3856. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3857. nonblock, misr_value) : -ENOTSUPP;
  3858. }
  3859. #ifdef CONFIG_DEBUG_FS
  3860. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3861. {
  3862. struct sde_encoder_virt *sde_enc;
  3863. int i;
  3864. if (!s || !s->private)
  3865. return -EINVAL;
  3866. sde_enc = s->private;
  3867. mutex_lock(&sde_enc->enc_lock);
  3868. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3869. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3870. if (!phys)
  3871. continue;
  3872. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3873. phys->intf_idx - INTF_0,
  3874. atomic_read(&phys->vsync_cnt),
  3875. atomic_read(&phys->underrun_cnt));
  3876. switch (phys->intf_mode) {
  3877. case INTF_MODE_VIDEO:
  3878. seq_puts(s, "mode: video\n");
  3879. break;
  3880. case INTF_MODE_CMD:
  3881. seq_puts(s, "mode: command\n");
  3882. break;
  3883. case INTF_MODE_WB_BLOCK:
  3884. seq_puts(s, "mode: wb block\n");
  3885. break;
  3886. case INTF_MODE_WB_LINE:
  3887. seq_puts(s, "mode: wb line\n");
  3888. break;
  3889. default:
  3890. seq_puts(s, "mode: ???\n");
  3891. break;
  3892. }
  3893. }
  3894. mutex_unlock(&sde_enc->enc_lock);
  3895. return 0;
  3896. }
  3897. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3898. struct file *file)
  3899. {
  3900. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3901. }
  3902. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3903. const char __user *user_buf, size_t count, loff_t *ppos)
  3904. {
  3905. struct sde_encoder_virt *sde_enc;
  3906. char buf[MISR_BUFF_SIZE + 1];
  3907. size_t buff_copy;
  3908. u32 frame_count, enable;
  3909. struct sde_kms *sde_kms = NULL;
  3910. struct drm_encoder *drm_enc;
  3911. if (!file || !file->private_data)
  3912. return -EINVAL;
  3913. sde_enc = file->private_data;
  3914. if (!sde_enc)
  3915. return -EINVAL;
  3916. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3917. if (!sde_kms)
  3918. return -EINVAL;
  3919. drm_enc = &sde_enc->base;
  3920. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3921. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3922. return -ENOTSUPP;
  3923. }
  3924. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3925. if (copy_from_user(buf, user_buf, buff_copy))
  3926. return -EINVAL;
  3927. buf[buff_copy] = 0; /* end of string */
  3928. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3929. return -EINVAL;
  3930. sde_enc->misr_enable = enable;
  3931. sde_enc->misr_reconfigure = true;
  3932. sde_enc->misr_frame_count = frame_count;
  3933. return count;
  3934. }
  3935. static ssize_t _sde_encoder_misr_read(struct file *file,
  3936. char __user *user_buff, size_t count, loff_t *ppos)
  3937. {
  3938. struct sde_encoder_virt *sde_enc;
  3939. struct sde_kms *sde_kms = NULL;
  3940. struct drm_encoder *drm_enc;
  3941. int i = 0, len = 0;
  3942. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3943. int rc;
  3944. if (*ppos)
  3945. return 0;
  3946. if (!file || !file->private_data)
  3947. return -EINVAL;
  3948. sde_enc = file->private_data;
  3949. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3950. if (!sde_kms)
  3951. return -EINVAL;
  3952. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3953. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3954. return -ENOTSUPP;
  3955. }
  3956. drm_enc = &sde_enc->base;
  3957. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3958. if (rc < 0)
  3959. return rc;
  3960. sde_vm_lock(sde_kms);
  3961. if (!sde_vm_owns_hw(sde_kms)) {
  3962. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3963. rc = -EOPNOTSUPP;
  3964. goto end;
  3965. }
  3966. if (!sde_enc->misr_enable) {
  3967. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3968. "disabled\n");
  3969. goto buff_check;
  3970. }
  3971. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3972. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3973. u32 misr_value = 0;
  3974. if (!phys || !phys->ops.collect_misr) {
  3975. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3976. "invalid\n");
  3977. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3978. continue;
  3979. }
  3980. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3981. if (rc) {
  3982. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3983. "invalid\n");
  3984. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3985. rc);
  3986. continue;
  3987. } else {
  3988. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3989. "Intf idx:%d\n",
  3990. phys->intf_idx - INTF_0);
  3991. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3992. "0x%x\n", misr_value);
  3993. }
  3994. }
  3995. buff_check:
  3996. if (count <= len) {
  3997. len = 0;
  3998. goto end;
  3999. }
  4000. if (copy_to_user(user_buff, buf, len)) {
  4001. len = -EFAULT;
  4002. goto end;
  4003. }
  4004. *ppos += len; /* increase offset */
  4005. end:
  4006. sde_vm_unlock(sde_kms);
  4007. pm_runtime_put_sync(drm_enc->dev->dev);
  4008. return len;
  4009. }
  4010. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4011. {
  4012. struct sde_encoder_virt *sde_enc;
  4013. struct sde_kms *sde_kms;
  4014. int i;
  4015. static const struct file_operations debugfs_status_fops = {
  4016. .open = _sde_encoder_debugfs_status_open,
  4017. .read = seq_read,
  4018. .llseek = seq_lseek,
  4019. .release = single_release,
  4020. };
  4021. static const struct file_operations debugfs_misr_fops = {
  4022. .open = simple_open,
  4023. .read = _sde_encoder_misr_read,
  4024. .write = _sde_encoder_misr_setup,
  4025. };
  4026. char name[SDE_NAME_SIZE];
  4027. if (!drm_enc) {
  4028. SDE_ERROR("invalid encoder\n");
  4029. return -EINVAL;
  4030. }
  4031. sde_enc = to_sde_encoder_virt(drm_enc);
  4032. sde_kms = sde_encoder_get_kms(drm_enc);
  4033. if (!sde_kms) {
  4034. SDE_ERROR("invalid sde_kms\n");
  4035. return -EINVAL;
  4036. }
  4037. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4038. /* create overall sub-directory for the encoder */
  4039. sde_enc->debugfs_root = debugfs_create_dir(name,
  4040. drm_enc->dev->primary->debugfs_root);
  4041. if (!sde_enc->debugfs_root)
  4042. return -ENOMEM;
  4043. /* don't error check these */
  4044. debugfs_create_file("status", 0400,
  4045. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4046. debugfs_create_file("misr_data", 0600,
  4047. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4048. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4049. &sde_enc->idle_pc_enabled);
  4050. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4051. &sde_enc->frame_trigger_mode);
  4052. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4053. if (sde_enc->phys_encs[i] &&
  4054. sde_enc->phys_encs[i]->ops.late_register)
  4055. sde_enc->phys_encs[i]->ops.late_register(
  4056. sde_enc->phys_encs[i],
  4057. sde_enc->debugfs_root);
  4058. return 0;
  4059. }
  4060. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4061. {
  4062. struct sde_encoder_virt *sde_enc;
  4063. if (!drm_enc)
  4064. return;
  4065. sde_enc = to_sde_encoder_virt(drm_enc);
  4066. debugfs_remove_recursive(sde_enc->debugfs_root);
  4067. }
  4068. #else
  4069. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4070. {
  4071. return 0;
  4072. }
  4073. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4074. {
  4075. }
  4076. #endif
  4077. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4078. {
  4079. return _sde_encoder_init_debugfs(encoder);
  4080. }
  4081. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4082. {
  4083. _sde_encoder_destroy_debugfs(encoder);
  4084. }
  4085. static int sde_encoder_virt_add_phys_encs(
  4086. struct msm_display_info *disp_info,
  4087. struct sde_encoder_virt *sde_enc,
  4088. struct sde_enc_phys_init_params *params)
  4089. {
  4090. struct sde_encoder_phys *enc = NULL;
  4091. u32 display_caps = disp_info->capabilities;
  4092. SDE_DEBUG_ENC(sde_enc, "\n");
  4093. /*
  4094. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4095. * in this function, check up-front.
  4096. */
  4097. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4098. ARRAY_SIZE(sde_enc->phys_encs)) {
  4099. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4100. sde_enc->num_phys_encs);
  4101. return -EINVAL;
  4102. }
  4103. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4104. enc = sde_encoder_phys_vid_init(params);
  4105. if (IS_ERR_OR_NULL(enc)) {
  4106. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4107. PTR_ERR(enc));
  4108. return !enc ? -EINVAL : PTR_ERR(enc);
  4109. }
  4110. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4111. }
  4112. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4113. enc = sde_encoder_phys_cmd_init(params);
  4114. if (IS_ERR_OR_NULL(enc)) {
  4115. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4116. PTR_ERR(enc));
  4117. return !enc ? -EINVAL : PTR_ERR(enc);
  4118. }
  4119. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4120. }
  4121. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4122. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4123. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4124. else
  4125. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4126. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4127. ++sde_enc->num_phys_encs;
  4128. return 0;
  4129. }
  4130. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4131. struct sde_enc_phys_init_params *params)
  4132. {
  4133. struct sde_encoder_phys *enc = NULL;
  4134. if (!sde_enc) {
  4135. SDE_ERROR("invalid encoder\n");
  4136. return -EINVAL;
  4137. }
  4138. SDE_DEBUG_ENC(sde_enc, "\n");
  4139. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4140. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4141. sde_enc->num_phys_encs);
  4142. return -EINVAL;
  4143. }
  4144. enc = sde_encoder_phys_wb_init(params);
  4145. if (IS_ERR_OR_NULL(enc)) {
  4146. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4147. PTR_ERR(enc));
  4148. return !enc ? -EINVAL : PTR_ERR(enc);
  4149. }
  4150. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4151. ++sde_enc->num_phys_encs;
  4152. return 0;
  4153. }
  4154. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4155. struct sde_kms *sde_kms,
  4156. struct msm_display_info *disp_info,
  4157. int *drm_enc_mode)
  4158. {
  4159. int ret = 0;
  4160. int i = 0;
  4161. enum sde_intf_type intf_type;
  4162. struct sde_encoder_virt_ops parent_ops = {
  4163. sde_encoder_vblank_callback,
  4164. sde_encoder_underrun_callback,
  4165. sde_encoder_frame_done_callback,
  4166. _sde_encoder_get_qsync_fps_callback,
  4167. };
  4168. struct sde_enc_phys_init_params phys_params;
  4169. if (!sde_enc || !sde_kms) {
  4170. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4171. !sde_enc, !sde_kms);
  4172. return -EINVAL;
  4173. }
  4174. memset(&phys_params, 0, sizeof(phys_params));
  4175. phys_params.sde_kms = sde_kms;
  4176. phys_params.parent = &sde_enc->base;
  4177. phys_params.parent_ops = parent_ops;
  4178. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4179. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4180. SDE_DEBUG("\n");
  4181. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4182. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4183. intf_type = INTF_DSI;
  4184. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4185. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4186. intf_type = INTF_HDMI;
  4187. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4188. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4189. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4190. else
  4191. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4192. intf_type = INTF_DP;
  4193. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4194. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4195. intf_type = INTF_WB;
  4196. } else {
  4197. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4198. return -EINVAL;
  4199. }
  4200. WARN_ON(disp_info->num_of_h_tiles < 1);
  4201. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4202. sde_enc->te_source = disp_info->te_source;
  4203. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4204. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4205. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4206. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4207. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4208. mutex_lock(&sde_enc->enc_lock);
  4209. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4210. /*
  4211. * Left-most tile is at index 0, content is controller id
  4212. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4213. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4214. */
  4215. u32 controller_id = disp_info->h_tile_instance[i];
  4216. if (disp_info->num_of_h_tiles > 1) {
  4217. if (i == 0)
  4218. phys_params.split_role = ENC_ROLE_MASTER;
  4219. else
  4220. phys_params.split_role = ENC_ROLE_SLAVE;
  4221. } else {
  4222. phys_params.split_role = ENC_ROLE_SOLO;
  4223. }
  4224. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4225. i, controller_id, phys_params.split_role);
  4226. if (intf_type == INTF_WB) {
  4227. phys_params.intf_idx = INTF_MAX;
  4228. phys_params.wb_idx = sde_encoder_get_wb(
  4229. sde_kms->catalog,
  4230. intf_type, controller_id);
  4231. if (phys_params.wb_idx == WB_MAX) {
  4232. SDE_ERROR_ENC(sde_enc,
  4233. "could not get wb: type %d, id %d\n",
  4234. intf_type, controller_id);
  4235. ret = -EINVAL;
  4236. }
  4237. } else {
  4238. phys_params.wb_idx = WB_MAX;
  4239. phys_params.intf_idx = sde_encoder_get_intf(
  4240. sde_kms->catalog, intf_type,
  4241. controller_id);
  4242. if (phys_params.intf_idx == INTF_MAX) {
  4243. SDE_ERROR_ENC(sde_enc,
  4244. "could not get wb: type %d, id %d\n",
  4245. intf_type, controller_id);
  4246. ret = -EINVAL;
  4247. }
  4248. }
  4249. if (!ret) {
  4250. if (intf_type == INTF_WB)
  4251. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4252. &phys_params);
  4253. else
  4254. ret = sde_encoder_virt_add_phys_encs(
  4255. disp_info,
  4256. sde_enc,
  4257. &phys_params);
  4258. if (ret)
  4259. SDE_ERROR_ENC(sde_enc,
  4260. "failed to add phys encs\n");
  4261. }
  4262. }
  4263. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4264. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4265. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4266. if (vid_phys) {
  4267. atomic_set(&vid_phys->vsync_cnt, 0);
  4268. atomic_set(&vid_phys->underrun_cnt, 0);
  4269. }
  4270. if (cmd_phys) {
  4271. atomic_set(&cmd_phys->vsync_cnt, 0);
  4272. atomic_set(&cmd_phys->underrun_cnt, 0);
  4273. }
  4274. }
  4275. mutex_unlock(&sde_enc->enc_lock);
  4276. return ret;
  4277. }
  4278. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4279. .mode_set = sde_encoder_virt_mode_set,
  4280. .disable = sde_encoder_virt_disable,
  4281. .enable = sde_encoder_virt_enable,
  4282. .atomic_check = sde_encoder_virt_atomic_check,
  4283. };
  4284. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4285. .destroy = sde_encoder_destroy,
  4286. .late_register = sde_encoder_late_register,
  4287. .early_unregister = sde_encoder_early_unregister,
  4288. };
  4289. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4290. {
  4291. struct msm_drm_private *priv = dev->dev_private;
  4292. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4293. struct drm_encoder *drm_enc = NULL;
  4294. struct sde_encoder_virt *sde_enc = NULL;
  4295. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4296. char name[SDE_NAME_SIZE];
  4297. int ret = 0, i, intf_index = INTF_MAX;
  4298. struct sde_encoder_phys *phys = NULL;
  4299. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4300. if (!sde_enc) {
  4301. ret = -ENOMEM;
  4302. goto fail;
  4303. }
  4304. mutex_init(&sde_enc->enc_lock);
  4305. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4306. &drm_enc_mode);
  4307. if (ret)
  4308. goto fail;
  4309. sde_enc->cur_master = NULL;
  4310. spin_lock_init(&sde_enc->enc_spinlock);
  4311. mutex_init(&sde_enc->vblank_ctl_lock);
  4312. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4313. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4314. drm_enc = &sde_enc->base;
  4315. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4316. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4317. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4318. phys = sde_enc->phys_encs[i];
  4319. if (!phys)
  4320. continue;
  4321. if (phys->ops.is_master && phys->ops.is_master(phys))
  4322. intf_index = phys->intf_idx - INTF_0;
  4323. }
  4324. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4325. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4326. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4327. SDE_RSC_PRIMARY_DISP_CLIENT :
  4328. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4329. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4330. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4331. PTR_ERR(sde_enc->rsc_client));
  4332. sde_enc->rsc_client = NULL;
  4333. }
  4334. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4335. sde_enc->input_event_enabled) {
  4336. ret = _sde_encoder_input_handler(sde_enc);
  4337. if (ret)
  4338. SDE_ERROR(
  4339. "input handler registration failed, rc = %d\n", ret);
  4340. }
  4341. mutex_init(&sde_enc->rc_lock);
  4342. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4343. sde_encoder_off_work);
  4344. sde_enc->vblank_enabled = false;
  4345. sde_enc->qdss_status = false;
  4346. kthread_init_work(&sde_enc->input_event_work,
  4347. sde_encoder_input_event_work_handler);
  4348. kthread_init_work(&sde_enc->early_wakeup_work,
  4349. sde_encoder_early_wakeup_work_handler);
  4350. kthread_init_work(&sde_enc->esd_trigger_work,
  4351. sde_encoder_esd_trigger_work_handler);
  4352. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4353. SDE_DEBUG_ENC(sde_enc, "created\n");
  4354. return drm_enc;
  4355. fail:
  4356. SDE_ERROR("failed to create encoder\n");
  4357. if (drm_enc)
  4358. sde_encoder_destroy(drm_enc);
  4359. return ERR_PTR(ret);
  4360. }
  4361. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4362. enum msm_event_wait event)
  4363. {
  4364. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4365. struct sde_encoder_virt *sde_enc = NULL;
  4366. int i, ret = 0;
  4367. char atrace_buf[32];
  4368. if (!drm_enc) {
  4369. SDE_ERROR("invalid encoder\n");
  4370. return -EINVAL;
  4371. }
  4372. sde_enc = to_sde_encoder_virt(drm_enc);
  4373. SDE_DEBUG_ENC(sde_enc, "\n");
  4374. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4375. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4376. switch (event) {
  4377. case MSM_ENC_COMMIT_DONE:
  4378. fn_wait = phys->ops.wait_for_commit_done;
  4379. break;
  4380. case MSM_ENC_TX_COMPLETE:
  4381. fn_wait = phys->ops.wait_for_tx_complete;
  4382. break;
  4383. case MSM_ENC_VBLANK:
  4384. fn_wait = phys->ops.wait_for_vblank;
  4385. break;
  4386. case MSM_ENC_ACTIVE_REGION:
  4387. fn_wait = phys->ops.wait_for_active;
  4388. break;
  4389. default:
  4390. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4391. event);
  4392. return -EINVAL;
  4393. }
  4394. if (phys && fn_wait) {
  4395. snprintf(atrace_buf, sizeof(atrace_buf),
  4396. "wait_completion_event_%d", event);
  4397. SDE_ATRACE_BEGIN(atrace_buf);
  4398. ret = fn_wait(phys);
  4399. SDE_ATRACE_END(atrace_buf);
  4400. if (ret)
  4401. return ret;
  4402. }
  4403. }
  4404. return ret;
  4405. }
  4406. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4407. u64 *l_bound, u64 *u_bound)
  4408. {
  4409. struct sde_encoder_virt *sde_enc;
  4410. u64 jitter_ns, frametime_ns;
  4411. struct msm_mode_info *info;
  4412. if (!drm_enc) {
  4413. SDE_ERROR("invalid encoder\n");
  4414. return;
  4415. }
  4416. sde_enc = to_sde_encoder_virt(drm_enc);
  4417. info = &sde_enc->mode_info;
  4418. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4419. jitter_ns = info->jitter_numer * frametime_ns;
  4420. do_div(jitter_ns, info->jitter_denom * 100);
  4421. *l_bound = frametime_ns - jitter_ns;
  4422. *u_bound = frametime_ns + jitter_ns;
  4423. }
  4424. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4425. {
  4426. struct sde_encoder_virt *sde_enc;
  4427. if (!drm_enc) {
  4428. SDE_ERROR("invalid encoder\n");
  4429. return 0;
  4430. }
  4431. sde_enc = to_sde_encoder_virt(drm_enc);
  4432. return sde_enc->mode_info.frame_rate;
  4433. }
  4434. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4435. {
  4436. struct sde_encoder_virt *sde_enc = NULL;
  4437. int i;
  4438. if (!encoder) {
  4439. SDE_ERROR("invalid encoder\n");
  4440. return INTF_MODE_NONE;
  4441. }
  4442. sde_enc = to_sde_encoder_virt(encoder);
  4443. if (sde_enc->cur_master)
  4444. return sde_enc->cur_master->intf_mode;
  4445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4447. if (phys)
  4448. return phys->intf_mode;
  4449. }
  4450. return INTF_MODE_NONE;
  4451. }
  4452. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4453. {
  4454. struct sde_encoder_virt *sde_enc = NULL;
  4455. struct sde_encoder_phys *phys;
  4456. if (!encoder) {
  4457. SDE_ERROR("invalid encoder\n");
  4458. return 0;
  4459. }
  4460. sde_enc = to_sde_encoder_virt(encoder);
  4461. phys = sde_enc->cur_master;
  4462. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4463. }
  4464. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4465. ktime_t *tvblank)
  4466. {
  4467. struct sde_encoder_virt *sde_enc = NULL;
  4468. struct sde_encoder_phys *phys;
  4469. if (!encoder) {
  4470. SDE_ERROR("invalid encoder\n");
  4471. return false;
  4472. }
  4473. sde_enc = to_sde_encoder_virt(encoder);
  4474. phys = sde_enc->cur_master;
  4475. if (!phys)
  4476. return false;
  4477. *tvblank = phys->last_vsync_timestamp;
  4478. return *tvblank ? true : false;
  4479. }
  4480. static void _sde_encoder_cache_hw_res_cont_splash(
  4481. struct drm_encoder *encoder,
  4482. struct sde_kms *sde_kms)
  4483. {
  4484. int i, idx;
  4485. struct sde_encoder_virt *sde_enc;
  4486. struct sde_encoder_phys *phys_enc;
  4487. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4488. sde_enc = to_sde_encoder_virt(encoder);
  4489. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4490. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4491. sde_enc->hw_pp[i] = NULL;
  4492. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4493. break;
  4494. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4495. }
  4496. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4497. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4498. sde_enc->hw_dsc[i] = NULL;
  4499. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4500. break;
  4501. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4502. }
  4503. /*
  4504. * If we have multiple phys encoders with one controller, make
  4505. * sure to populate the controller pointer in both phys encoders.
  4506. */
  4507. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4508. phys_enc = sde_enc->phys_encs[idx];
  4509. phys_enc->hw_ctl = NULL;
  4510. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4511. SDE_HW_BLK_CTL);
  4512. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4513. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4514. phys_enc->hw_ctl =
  4515. (struct sde_hw_ctl *) ctl_iter.hw;
  4516. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4517. phys_enc->intf_idx, phys_enc->hw_ctl);
  4518. }
  4519. }
  4520. }
  4521. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4522. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4523. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4524. phys->hw_intf = NULL;
  4525. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4526. break;
  4527. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4528. }
  4529. }
  4530. /**
  4531. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4532. * device bootup when cont_splash is enabled
  4533. * @drm_enc: Pointer to drm encoder structure
  4534. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4535. * @enable: boolean indicates enable or displae state of splash
  4536. * @Return: true if successful in updating the encoder structure
  4537. */
  4538. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4539. struct sde_splash_display *splash_display, bool enable)
  4540. {
  4541. struct sde_encoder_virt *sde_enc;
  4542. struct msm_drm_private *priv;
  4543. struct sde_kms *sde_kms;
  4544. struct drm_connector *conn = NULL;
  4545. struct sde_connector *sde_conn = NULL;
  4546. struct sde_connector_state *sde_conn_state = NULL;
  4547. struct drm_display_mode *drm_mode = NULL;
  4548. struct sde_encoder_phys *phys_enc;
  4549. struct drm_bridge *bridge;
  4550. int ret = 0, i;
  4551. struct msm_sub_mode sub_mode;
  4552. if (!encoder) {
  4553. SDE_ERROR("invalid drm enc\n");
  4554. return -EINVAL;
  4555. }
  4556. sde_enc = to_sde_encoder_virt(encoder);
  4557. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4558. if (!sde_kms) {
  4559. SDE_ERROR("invalid sde_kms\n");
  4560. return -EINVAL;
  4561. }
  4562. priv = encoder->dev->dev_private;
  4563. if (!priv->num_connectors) {
  4564. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4565. return -EINVAL;
  4566. }
  4567. SDE_DEBUG_ENC(sde_enc,
  4568. "num of connectors: %d\n", priv->num_connectors);
  4569. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4570. if (!enable) {
  4571. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4572. phys_enc = sde_enc->phys_encs[i];
  4573. if (phys_enc)
  4574. phys_enc->cont_splash_enabled = false;
  4575. }
  4576. return ret;
  4577. }
  4578. if (!splash_display) {
  4579. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4580. return -EINVAL;
  4581. }
  4582. for (i = 0; i < priv->num_connectors; i++) {
  4583. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4584. priv->connectors[i]->base.id);
  4585. sde_conn = to_sde_connector(priv->connectors[i]);
  4586. if (!sde_conn->encoder) {
  4587. SDE_DEBUG_ENC(sde_enc,
  4588. "encoder not attached to connector\n");
  4589. continue;
  4590. }
  4591. if (sde_conn->encoder->base.id
  4592. == encoder->base.id) {
  4593. conn = (priv->connectors[i]);
  4594. break;
  4595. }
  4596. }
  4597. if (!conn || !conn->state) {
  4598. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4599. return -EINVAL;
  4600. }
  4601. sde_conn_state = to_sde_connector_state(conn->state);
  4602. if (!sde_conn->ops.get_mode_info) {
  4603. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4604. return -EINVAL;
  4605. }
  4606. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4607. MSM_DISPLAY_DSC_MODE_DISABLED;
  4608. drm_mode = &encoder->crtc->state->adjusted_mode;
  4609. ret = sde_connector_get_mode_info(&sde_conn->base,
  4610. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4611. if (ret) {
  4612. SDE_ERROR_ENC(sde_enc,
  4613. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4614. return ret;
  4615. }
  4616. if (sde_conn->encoder) {
  4617. conn->state->best_encoder = sde_conn->encoder;
  4618. SDE_DEBUG_ENC(sde_enc,
  4619. "configured cstate->best_encoder to ID = %d\n",
  4620. conn->state->best_encoder->base.id);
  4621. } else {
  4622. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4623. conn->base.id);
  4624. }
  4625. sde_enc->crtc = encoder->crtc;
  4626. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4627. conn->state, false);
  4628. if (ret) {
  4629. SDE_ERROR_ENC(sde_enc,
  4630. "failed to reserve hw resources, %d\n", ret);
  4631. return ret;
  4632. }
  4633. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4634. sde_connector_get_topology_name(conn));
  4635. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4636. drm_mode->hdisplay, drm_mode->vdisplay);
  4637. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4638. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4639. if (bridge) {
  4640. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4641. /*
  4642. * For cont-splash use case, we update the mode
  4643. * configurations manually. This will skip the
  4644. * usually mode set call when actual frame is
  4645. * pushed from framework. The bridge needs to
  4646. * be updated with the current drm mode by
  4647. * calling the bridge mode set ops.
  4648. */
  4649. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4650. } else {
  4651. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4652. }
  4653. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4654. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4655. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4656. if (!phys) {
  4657. SDE_ERROR_ENC(sde_enc,
  4658. "phys encoders not initialized\n");
  4659. return -EINVAL;
  4660. }
  4661. /* update connector for master and slave phys encoders */
  4662. phys->connector = conn;
  4663. phys->cont_splash_enabled = true;
  4664. phys->hw_pp = sde_enc->hw_pp[i];
  4665. if (phys->ops.cont_splash_mode_set)
  4666. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4667. if (phys->ops.is_master && phys->ops.is_master(phys))
  4668. sde_enc->cur_master = phys;
  4669. }
  4670. return ret;
  4671. }
  4672. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4673. bool skip_pre_kickoff)
  4674. {
  4675. struct msm_drm_thread *event_thread = NULL;
  4676. struct msm_drm_private *priv = NULL;
  4677. struct sde_encoder_virt *sde_enc = NULL;
  4678. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4679. SDE_ERROR("invalid parameters\n");
  4680. return -EINVAL;
  4681. }
  4682. priv = enc->dev->dev_private;
  4683. sde_enc = to_sde_encoder_virt(enc);
  4684. if (!sde_enc->crtc || (sde_enc->crtc->index
  4685. >= ARRAY_SIZE(priv->event_thread))) {
  4686. SDE_DEBUG_ENC(sde_enc,
  4687. "invalid cached CRTC: %d or crtc index: %d\n",
  4688. sde_enc->crtc == NULL,
  4689. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4690. return -EINVAL;
  4691. }
  4692. SDE_EVT32_VERBOSE(DRMID(enc));
  4693. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4694. if (!skip_pre_kickoff) {
  4695. sde_enc->delay_kickoff = true;
  4696. kthread_queue_work(&event_thread->worker,
  4697. &sde_enc->esd_trigger_work);
  4698. kthread_flush_work(&sde_enc->esd_trigger_work);
  4699. }
  4700. /*
  4701. * panel may stop generating te signal (vsync) during esd failure. rsc
  4702. * hardware may hang without vsync. Avoid rsc hang by generating the
  4703. * vsync from watchdog timer instead of panel.
  4704. */
  4705. sde_encoder_helper_switch_vsync(enc, true);
  4706. if (!skip_pre_kickoff) {
  4707. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4708. sde_enc->delay_kickoff = false;
  4709. }
  4710. return 0;
  4711. }
  4712. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4713. {
  4714. struct sde_encoder_virt *sde_enc;
  4715. if (!encoder) {
  4716. SDE_ERROR("invalid drm enc\n");
  4717. return false;
  4718. }
  4719. sde_enc = to_sde_encoder_virt(encoder);
  4720. return sde_enc->recovery_events_enabled;
  4721. }
  4722. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4723. {
  4724. struct sde_encoder_virt *sde_enc;
  4725. if (!encoder) {
  4726. SDE_ERROR("invalid drm enc\n");
  4727. return;
  4728. }
  4729. sde_enc = to_sde_encoder_virt(encoder);
  4730. sde_enc->recovery_events_enabled = true;
  4731. }
  4732. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4733. {
  4734. struct sde_kms *sde_kms;
  4735. struct drm_connector *conn;
  4736. struct sde_connector_state *conn_state;
  4737. if (!drm_enc)
  4738. return false;
  4739. sde_kms = sde_encoder_get_kms(drm_enc);
  4740. if (!sde_kms)
  4741. return false;
  4742. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4743. if (!conn || !conn->state)
  4744. return false;
  4745. conn_state = to_sde_connector_state(conn->state);
  4746. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4747. }
  4748. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4749. {
  4750. struct sde_encoder_virt *sde_enc;
  4751. struct sde_encoder_phys *phys_enc;
  4752. u32 i;
  4753. sde_enc = to_sde_encoder_virt(drm_enc);
  4754. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4755. {
  4756. phys_enc = sde_enc->phys_encs[i];
  4757. if(phys_enc && phys_enc->ops.add_to_minidump)
  4758. phys_enc->ops.add_to_minidump(phys_enc);
  4759. phys_enc = sde_enc->phys_cmd_encs[i];
  4760. if(phys_enc && phys_enc->ops.add_to_minidump)
  4761. phys_enc->ops.add_to_minidump(phys_enc);
  4762. phys_enc = sde_enc->phys_vid_encs[i];
  4763. if(phys_enc && phys_enc->ops.add_to_minidump)
  4764. phys_enc->ops.add_to_minidump(phys_enc);
  4765. }
  4766. }