dp_catalog.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/delay.h>
  6. #include <linux/iopoll.h>
  7. #include "dp_catalog.h"
  8. #include "dp_reg.h"
  9. #include "dp_debug.h"
  10. #include "dp_link.h"
  11. #define DP_GET_MSB(x) (x >> 8)
  12. #define DP_GET_LSB(x) (x & 0xff)
  13. #define DP_PHY_READY BIT(1)
  14. #define dp_catalog_get_priv(x) ({ \
  15. struct dp_catalog *dp_catalog; \
  16. dp_catalog = container_of(x, struct dp_catalog, x); \
  17. container_of(dp_catalog, struct dp_catalog_private, \
  18. dp_catalog); \
  19. })
  20. #define DP_INTERRUPT_STATUS1 \
  21. (DP_INTR_AUX_I2C_DONE| \
  22. DP_INTR_WRONG_ADDR | DP_INTR_TIMEOUT | \
  23. DP_INTR_NACK_DEFER | DP_INTR_WRONG_DATA_CNT | \
  24. DP_INTR_I2C_NACK | DP_INTR_I2C_DEFER | \
  25. DP_INTR_PLL_UNLOCKED | DP_INTR_AUX_ERROR)
  26. #define DP_INTR_MASK1 (DP_INTERRUPT_STATUS1 << 2)
  27. #define DP_INTERRUPT_STATUS2 \
  28. (DP_INTR_READY_FOR_VIDEO | DP_INTR_IDLE_PATTERN_SENT | \
  29. DP_INTR_FRAME_END | DP_INTR_CRC_UPDATED)
  30. #define DP_INTR_MASK2 (DP_INTERRUPT_STATUS2 << 2)
  31. #define DP_INTERRUPT_STATUS5 \
  32. (DP_INTR_MST_DP0_VCPF_SENT | DP_INTR_MST_DP1_VCPF_SENT)
  33. #define DP_INTR_MASK5 (DP_INTERRUPT_STATUS5 << 2)
  34. #define dp_catalog_fill_io(x) { \
  35. catalog->io.x = parser->get_io(parser, #x); \
  36. }
  37. #define dp_catalog_fill_io_buf(x) { \
  38. parser->get_io_buf(parser, #x); \
  39. }
  40. #define dp_read(x) ({ \
  41. catalog->read(catalog, io_data, x); \
  42. })
  43. #define dp_write(x, y) ({ \
  44. catalog->write(catalog, io_data, x, y); \
  45. })
  46. static u8 const vm_pre_emphasis[4][4] = {
  47. {0x00, 0x0B, 0x12, 0xFF}, /* pe0, 0 db */
  48. {0x00, 0x0A, 0x12, 0xFF}, /* pe1, 3.5 db */
  49. {0x00, 0x0C, 0xFF, 0xFF}, /* pe2, 6.0 db */
  50. {0xFF, 0xFF, 0xFF, 0xFF} /* pe3, 9.5 db */
  51. };
  52. /* voltage swing, 0.2v and 1.0v are not support */
  53. static u8 const vm_voltage_swing[4][4] = {
  54. {0x07, 0x0F, 0x14, 0xFF}, /* sw0, 0.4v */
  55. {0x11, 0x1D, 0x1F, 0xFF}, /* sw1, 0.6 v */
  56. {0x18, 0x1F, 0xFF, 0xFF}, /* sw1, 0.8 v */
  57. {0xFF, 0xFF, 0xFF, 0xFF} /* sw1, 1.2 v, optional */
  58. };
  59. static u8 const vm_pre_emphasis_hbr3_hbr2[4][4] = {
  60. {0x00, 0x0C, 0x15, 0x1A},
  61. {0x02, 0x0E, 0x16, 0xFF},
  62. {0x02, 0x11, 0xFF, 0xFF},
  63. {0x04, 0xFF, 0xFF, 0xFF}
  64. };
  65. static u8 const vm_voltage_swing_hbr3_hbr2[4][4] = {
  66. {0x02, 0x12, 0x16, 0x1A},
  67. {0x09, 0x19, 0x1F, 0xFF},
  68. {0x10, 0x1F, 0xFF, 0xFF},
  69. {0x1F, 0xFF, 0xFF, 0xFF}
  70. };
  71. static u8 const vm_pre_emphasis_hbr_rbr[4][4] = {
  72. {0x00, 0x0C, 0x14, 0x19},
  73. {0x00, 0x0B, 0x12, 0xFF},
  74. {0x00, 0x0B, 0xFF, 0xFF},
  75. {0x04, 0xFF, 0xFF, 0xFF}
  76. };
  77. static u8 const vm_voltage_swing_hbr_rbr[4][4] = {
  78. {0x08, 0x0F, 0x16, 0x1F},
  79. {0x11, 0x1E, 0x1F, 0xFF},
  80. {0x19, 0x1F, 0xFF, 0xFF},
  81. {0x1F, 0xFF, 0xFF, 0xFF}
  82. };
  83. enum dp_flush_bit {
  84. DP_PPS_FLUSH,
  85. DP_DHDR_FLUSH,
  86. };
  87. /* audio related catalog functions */
  88. struct dp_catalog_private {
  89. struct device *dev;
  90. struct dp_catalog_io io;
  91. struct dp_parser *parser;
  92. u32 (*read)(struct dp_catalog_private *catalog,
  93. struct dp_io_data *io_data, u32 offset);
  94. void (*write)(struct dp_catalog_private *catlog,
  95. struct dp_io_data *io_data, u32 offset, u32 data);
  96. u32 (*audio_map)[DP_AUDIO_SDP_HEADER_MAX];
  97. struct dp_catalog dp_catalog;
  98. char exe_mode[SZ_4];
  99. u32 dp_core_version;
  100. u32 dp_phy_version;
  101. };
  102. static u32 dp_read_sw(struct dp_catalog_private *catalog,
  103. struct dp_io_data *io_data, u32 offset)
  104. {
  105. u32 data = 0;
  106. if (io_data->buf)
  107. memcpy(&data, io_data->buf + offset, sizeof(offset));
  108. return data;
  109. }
  110. static void dp_write_sw(struct dp_catalog_private *catalog,
  111. struct dp_io_data *io_data, u32 offset, u32 data)
  112. {
  113. if (io_data->buf)
  114. memcpy(io_data->buf + offset, &data, sizeof(data));
  115. }
  116. static u32 dp_read_hw(struct dp_catalog_private *catalog,
  117. struct dp_io_data *io_data, u32 offset)
  118. {
  119. u32 data = 0;
  120. data = readl_relaxed(io_data->io.base + offset);
  121. return data;
  122. }
  123. static void dp_write_hw(struct dp_catalog_private *catalog,
  124. struct dp_io_data *io_data, u32 offset, u32 data)
  125. {
  126. writel_relaxed(data, io_data->io.base + offset);
  127. }
  128. static u32 dp_read_sub_sw(struct dp_catalog *dp_catalog,
  129. struct dp_io_data *io_data, u32 offset)
  130. {
  131. struct dp_catalog_private *catalog = container_of(dp_catalog,
  132. struct dp_catalog_private, dp_catalog);
  133. return dp_read_sw(catalog, io_data, offset);
  134. }
  135. static void dp_write_sub_sw(struct dp_catalog *dp_catalog,
  136. struct dp_io_data *io_data, u32 offset, u32 data)
  137. {
  138. struct dp_catalog_private *catalog = container_of(dp_catalog,
  139. struct dp_catalog_private, dp_catalog);
  140. dp_write_sw(catalog, io_data, offset, data);
  141. }
  142. static u32 dp_read_sub_hw(struct dp_catalog *dp_catalog,
  143. struct dp_io_data *io_data, u32 offset)
  144. {
  145. struct dp_catalog_private *catalog = container_of(dp_catalog,
  146. struct dp_catalog_private, dp_catalog);
  147. return dp_read_hw(catalog, io_data, offset);
  148. }
  149. static void dp_write_sub_hw(struct dp_catalog *dp_catalog,
  150. struct dp_io_data *io_data, u32 offset, u32 data)
  151. {
  152. struct dp_catalog_private *catalog = container_of(dp_catalog,
  153. struct dp_catalog_private, dp_catalog);
  154. dp_write_hw(catalog, io_data, offset, data);
  155. }
  156. /* aux related catalog functions */
  157. static u32 dp_catalog_aux_read_data(struct dp_catalog_aux *aux)
  158. {
  159. struct dp_catalog_private *catalog;
  160. struct dp_io_data *io_data;
  161. if (!aux) {
  162. DP_ERR("invalid input\n");
  163. goto end;
  164. }
  165. catalog = dp_catalog_get_priv(aux);
  166. io_data = catalog->io.dp_aux;
  167. return dp_read(DP_AUX_DATA);
  168. end:
  169. return 0;
  170. }
  171. static int dp_catalog_aux_write_data(struct dp_catalog_aux *aux)
  172. {
  173. int rc = 0;
  174. struct dp_catalog_private *catalog;
  175. struct dp_io_data *io_data;
  176. if (!aux) {
  177. DP_ERR("invalid input\n");
  178. rc = -EINVAL;
  179. goto end;
  180. }
  181. catalog = dp_catalog_get_priv(aux);
  182. io_data = catalog->io.dp_aux;
  183. dp_write(DP_AUX_DATA, aux->data);
  184. end:
  185. return rc;
  186. }
  187. static int dp_catalog_aux_write_trans(struct dp_catalog_aux *aux)
  188. {
  189. int rc = 0;
  190. struct dp_catalog_private *catalog;
  191. struct dp_io_data *io_data;
  192. if (!aux) {
  193. DP_ERR("invalid input\n");
  194. rc = -EINVAL;
  195. goto end;
  196. }
  197. catalog = dp_catalog_get_priv(aux);
  198. io_data = catalog->io.dp_aux;
  199. dp_write(DP_AUX_TRANS_CTRL, aux->data);
  200. end:
  201. return rc;
  202. }
  203. static int dp_catalog_aux_clear_trans(struct dp_catalog_aux *aux, bool read)
  204. {
  205. int rc = 0;
  206. u32 data = 0;
  207. struct dp_catalog_private *catalog;
  208. struct dp_io_data *io_data;
  209. if (!aux) {
  210. DP_ERR("invalid input\n");
  211. rc = -EINVAL;
  212. goto end;
  213. }
  214. catalog = dp_catalog_get_priv(aux);
  215. io_data = catalog->io.dp_aux;
  216. if (read) {
  217. data = dp_read(DP_AUX_TRANS_CTRL);
  218. data &= ~BIT(9);
  219. dp_write(DP_AUX_TRANS_CTRL, data);
  220. } else {
  221. dp_write(DP_AUX_TRANS_CTRL, 0);
  222. }
  223. end:
  224. return rc;
  225. }
  226. static void dp_catalog_aux_clear_hw_interrupts(struct dp_catalog_aux *aux)
  227. {
  228. struct dp_catalog_private *catalog;
  229. struct dp_io_data *io_data;
  230. u32 data = 0;
  231. if (!aux) {
  232. DP_ERR("invalid input\n");
  233. return;
  234. }
  235. catalog = dp_catalog_get_priv(aux);
  236. io_data = catalog->io.dp_phy;
  237. data = dp_read(DP_PHY_AUX_INTERRUPT_STATUS);
  238. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0x1f);
  239. wmb(); /* make sure 0x1f is written before next write */
  240. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0x9f);
  241. wmb(); /* make sure 0x9f is written before next write */
  242. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0);
  243. wmb(); /* make sure register is cleared */
  244. }
  245. static void dp_catalog_aux_reset(struct dp_catalog_aux *aux)
  246. {
  247. u32 aux_ctrl;
  248. struct dp_catalog_private *catalog;
  249. struct dp_io_data *io_data;
  250. if (!aux) {
  251. DP_ERR("invalid input\n");
  252. return;
  253. }
  254. catalog = dp_catalog_get_priv(aux);
  255. io_data = catalog->io.dp_aux;
  256. aux_ctrl = dp_read(DP_AUX_CTRL);
  257. aux_ctrl |= BIT(1);
  258. dp_write(DP_AUX_CTRL, aux_ctrl);
  259. usleep_range(1000, 1010); /* h/w recommended delay */
  260. aux_ctrl &= ~BIT(1);
  261. dp_write(DP_AUX_CTRL, aux_ctrl);
  262. wmb(); /* make sure AUX reset is done here */
  263. }
  264. static void dp_catalog_aux_enable(struct dp_catalog_aux *aux, bool enable)
  265. {
  266. u32 aux_ctrl;
  267. struct dp_catalog_private *catalog;
  268. struct dp_io_data *io_data;
  269. if (!aux) {
  270. DP_ERR("invalid input\n");
  271. return;
  272. }
  273. catalog = dp_catalog_get_priv(aux);
  274. io_data = catalog->io.dp_aux;
  275. aux_ctrl = dp_read(DP_AUX_CTRL);
  276. if (enable) {
  277. aux_ctrl |= BIT(0);
  278. dp_write(DP_AUX_CTRL, aux_ctrl);
  279. wmb(); /* make sure AUX module is enabled */
  280. dp_write(DP_TIMEOUT_COUNT, 0xffff);
  281. dp_write(DP_AUX_LIMITS, 0xffff);
  282. } else {
  283. aux_ctrl &= ~BIT(0);
  284. dp_write(DP_AUX_CTRL, aux_ctrl);
  285. }
  286. }
  287. static void dp_catalog_aux_update_cfg(struct dp_catalog_aux *aux,
  288. struct dp_aux_cfg *cfg, enum dp_phy_aux_config_type type)
  289. {
  290. struct dp_catalog_private *catalog;
  291. u32 new_index = 0, current_index = 0;
  292. struct dp_io_data *io_data;
  293. if (!aux || !cfg || (type >= PHY_AUX_CFG_MAX)) {
  294. DP_ERR("invalid input\n");
  295. return;
  296. }
  297. catalog = dp_catalog_get_priv(aux);
  298. io_data = catalog->io.dp_phy;
  299. current_index = cfg[type].current_index;
  300. new_index = (current_index + 1) % cfg[type].cfg_cnt;
  301. DP_DEBUG("Updating %s from 0x%08x to 0x%08x\n",
  302. dp_phy_aux_config_type_to_string(type),
  303. cfg[type].lut[current_index], cfg[type].lut[new_index]);
  304. dp_write(cfg[type].offset, cfg[type].lut[new_index]);
  305. cfg[type].current_index = new_index;
  306. }
  307. static void dp_catalog_aux_setup(struct dp_catalog_aux *aux,
  308. struct dp_aux_cfg *cfg)
  309. {
  310. struct dp_catalog_private *catalog;
  311. struct dp_io_data *io_data;
  312. int i = 0;
  313. if (!aux || !cfg) {
  314. DP_ERR("invalid input\n");
  315. return;
  316. }
  317. catalog = dp_catalog_get_priv(aux);
  318. io_data = catalog->io.dp_phy;
  319. dp_write(DP_PHY_PD_CTL, 0x65);
  320. wmb(); /* make sure PD programming happened */
  321. /* Turn on BIAS current for PHY/PLL */
  322. io_data = catalog->io.dp_pll;
  323. dp_write(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x1b);
  324. io_data = catalog->io.dp_phy;
  325. dp_write(DP_PHY_PD_CTL, 0x02);
  326. wmb(); /* make sure PD programming happened */
  327. dp_write(DP_PHY_PD_CTL, 0x7d);
  328. /* Turn on BIAS current for PHY/PLL */
  329. io_data = catalog->io.dp_pll;
  330. dp_write(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x3f);
  331. /* DP AUX CFG register programming */
  332. io_data = catalog->io.dp_phy;
  333. for (i = 0; i < PHY_AUX_CFG_MAX; i++)
  334. dp_write(cfg[i].offset, cfg[i].lut[cfg[i].current_index]);
  335. dp_write(DP_PHY_AUX_INTERRUPT_MASK, 0x1F);
  336. wmb(); /* make sure AUX configuration is done before enabling it */
  337. }
  338. static void dp_catalog_aux_get_irq(struct dp_catalog_aux *aux, bool cmd_busy)
  339. {
  340. u32 ack;
  341. struct dp_catalog_private *catalog;
  342. struct dp_io_data *io_data;
  343. if (!aux) {
  344. DP_ERR("invalid input\n");
  345. return;
  346. }
  347. catalog = dp_catalog_get_priv(aux);
  348. io_data = catalog->io.dp_ahb;
  349. aux->isr = dp_read(DP_INTR_STATUS);
  350. aux->isr &= ~DP_INTR_MASK1;
  351. ack = aux->isr & DP_INTERRUPT_STATUS1;
  352. ack <<= 1;
  353. ack |= DP_INTR_MASK1;
  354. dp_write(DP_INTR_STATUS, ack);
  355. }
  356. static bool dp_catalog_ctrl_wait_for_phy_ready(
  357. struct dp_catalog_private *catalog)
  358. {
  359. u32 phy_version;
  360. u32 reg, state;
  361. void __iomem *base = catalog->io.dp_phy->io.base;
  362. bool success = true;
  363. u32 const poll_sleep_us = 500;
  364. u32 const pll_timeout_us = 10000;
  365. phy_version = dp_catalog_get_dp_phy_version(&catalog->dp_catalog);
  366. if (phy_version >= 60000000) {
  367. reg = DP_PHY_STATUS_V600;
  368. } else {
  369. reg = DP_PHY_STATUS;
  370. }
  371. if (readl_poll_timeout_atomic((base + reg), state,
  372. ((state & DP_PHY_READY) > 0),
  373. poll_sleep_us, pll_timeout_us)) {
  374. DP_ERR("PHY status failed, status=%x\n", state);
  375. success = false;
  376. }
  377. return success;
  378. }
  379. /* controller related catalog functions */
  380. static int dp_catalog_ctrl_late_phy_init(struct dp_catalog_ctrl *ctrl,
  381. u8 lane_cnt, bool flipped)
  382. {
  383. int rc = 0;
  384. u32 bias0_en, drvr0_en, bias1_en, drvr1_en;
  385. struct dp_catalog_private *catalog;
  386. struct dp_io_data *io_data;
  387. if (!ctrl) {
  388. DP_ERR("invalid input\n");
  389. return -EINVAL;
  390. }
  391. catalog = dp_catalog_get_priv(ctrl);
  392. switch (lane_cnt) {
  393. case 1:
  394. drvr0_en = flipped ? 0x13 : 0x10;
  395. bias0_en = flipped ? 0x3E : 0x15;
  396. drvr1_en = flipped ? 0x10 : 0x13;
  397. bias1_en = flipped ? 0x15 : 0x3E;
  398. break;
  399. case 2:
  400. drvr0_en = flipped ? 0x10 : 0x10;
  401. bias0_en = flipped ? 0x3F : 0x15;
  402. drvr1_en = flipped ? 0x10 : 0x10;
  403. bias1_en = flipped ? 0x15 : 0x3F;
  404. break;
  405. case 4:
  406. default:
  407. drvr0_en = 0x10;
  408. bias0_en = 0x3F;
  409. drvr1_en = 0x10;
  410. bias1_en = 0x3F;
  411. break;
  412. }
  413. io_data = catalog->io.dp_ln_tx0;
  414. dp_write(TXn_HIGHZ_DRVR_EN_V420, drvr0_en);
  415. dp_write(TXn_TRANSCEIVER_BIAS_EN_V420, bias0_en);
  416. io_data = catalog->io.dp_ln_tx1;
  417. dp_write(TXn_HIGHZ_DRVR_EN_V420, drvr1_en);
  418. dp_write(TXn_TRANSCEIVER_BIAS_EN_V420, bias1_en);
  419. io_data = catalog->io.dp_phy;
  420. dp_write(DP_PHY_CFG, 0x18);
  421. /* add hardware recommended delay */
  422. udelay(2000);
  423. dp_write(DP_PHY_CFG, 0x19);
  424. /*
  425. * Make sure all the register writes are completed before
  426. * doing any other operation
  427. */
  428. wmb();
  429. if (!dp_catalog_ctrl_wait_for_phy_ready(catalog)) {
  430. rc = -EINVAL;
  431. goto lock_err;
  432. }
  433. io_data = catalog->io.dp_ln_tx0;
  434. dp_write(TXn_TX_POL_INV_V420, 0x0a);
  435. io_data = catalog->io.dp_ln_tx1;
  436. dp_write(TXn_TX_POL_INV_V420, 0x0a);
  437. io_data = catalog->io.dp_ln_tx0;
  438. dp_write(TXn_TX_DRV_LVL_V420, 0x27);
  439. io_data = catalog->io.dp_ln_tx1;
  440. dp_write(TXn_TX_DRV_LVL_V420, 0x27);
  441. io_data = catalog->io.dp_ln_tx0;
  442. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  443. io_data = catalog->io.dp_ln_tx1;
  444. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  445. /* Make sure the PHY register writes are done */
  446. wmb();
  447. lock_err:
  448. return rc;
  449. }
  450. static u32 dp_catalog_ctrl_read_hdcp_status(struct dp_catalog_ctrl *ctrl)
  451. {
  452. struct dp_catalog_private *catalog;
  453. struct dp_io_data *io_data;
  454. if (!ctrl) {
  455. DP_ERR("invalid input\n");
  456. return -EINVAL;
  457. }
  458. catalog = dp_catalog_get_priv(ctrl);
  459. io_data = catalog->io.dp_ahb;
  460. return dp_read(DP_HDCP_STATUS);
  461. }
  462. static void dp_catalog_panel_sdp_update(struct dp_catalog_panel *panel)
  463. {
  464. struct dp_catalog_private *catalog;
  465. struct dp_io_data *io_data;
  466. u32 sdp_cfg3_off = 0;
  467. if (panel->stream_id >= DP_STREAM_MAX) {
  468. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  469. return;
  470. }
  471. if (panel->stream_id == DP_STREAM_1)
  472. sdp_cfg3_off = MMSS_DP1_SDP_CFG3 - MMSS_DP_SDP_CFG3;
  473. catalog = dp_catalog_get_priv(panel);
  474. io_data = catalog->io.dp_link;
  475. dp_write(MMSS_DP_SDP_CFG3 + sdp_cfg3_off, 0x01);
  476. dp_write(MMSS_DP_SDP_CFG3 + sdp_cfg3_off, 0x00);
  477. }
  478. static void dp_catalog_panel_setup_vsif_infoframe_sdp(
  479. struct dp_catalog_panel *panel)
  480. {
  481. struct dp_catalog_private *catalog;
  482. struct drm_msm_ext_hdr_metadata *hdr;
  483. struct dp_io_data *io_data;
  484. u32 header, parity, data, mst_offset = 0;
  485. u8 buf[SZ_64], off = 0;
  486. if (panel->stream_id >= DP_STREAM_MAX) {
  487. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  488. return;
  489. }
  490. if (panel->stream_id == DP_STREAM_1)
  491. mst_offset = MMSS_DP1_VSCEXT_0 - MMSS_DP_VSCEXT_0;
  492. catalog = dp_catalog_get_priv(panel);
  493. hdr = &panel->hdr_meta;
  494. io_data = catalog->io.dp_link;
  495. /* HEADER BYTE 1 */
  496. header = panel->dhdr_vsif_sdp.HB1;
  497. parity = dp_header_get_parity(header);
  498. data = ((header << HEADER_BYTE_1_BIT)
  499. | (parity << PARITY_BYTE_1_BIT));
  500. dp_write(MMSS_DP_VSCEXT_0 + mst_offset, data);
  501. memcpy(buf + off, &data, sizeof(data));
  502. off += sizeof(data);
  503. /* HEADER BYTE 2 */
  504. header = panel->dhdr_vsif_sdp.HB2;
  505. parity = dp_header_get_parity(header);
  506. data = ((header << HEADER_BYTE_2_BIT)
  507. | (parity << PARITY_BYTE_2_BIT));
  508. dp_write(MMSS_DP_VSCEXT_1 + mst_offset, data);
  509. /* HEADER BYTE 3 */
  510. header = panel->dhdr_vsif_sdp.HB3;
  511. parity = dp_header_get_parity(header);
  512. data = ((header << HEADER_BYTE_3_BIT)
  513. | (parity << PARITY_BYTE_3_BIT));
  514. data |= dp_read(MMSS_DP_VSCEXT_1 + mst_offset);
  515. dp_write(MMSS_DP_VSCEXT_1 + mst_offset, data);
  516. memcpy(buf + off, &data, sizeof(data));
  517. off += sizeof(data);
  518. print_hex_dump_debug("[drm-dp] VSCEXT: ",
  519. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  520. }
  521. static void dp_catalog_panel_setup_hdr_infoframe_sdp(
  522. struct dp_catalog_panel *panel)
  523. {
  524. struct dp_catalog_private *catalog;
  525. struct drm_msm_ext_hdr_metadata *hdr;
  526. struct dp_io_data *io_data;
  527. u32 header, parity, data, mst_offset = 0;
  528. u8 buf[SZ_64], off = 0;
  529. u32 const version = 0x01;
  530. u32 const length = 0x1a;
  531. if (panel->stream_id >= DP_STREAM_MAX) {
  532. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  533. return;
  534. }
  535. if (panel->stream_id == DP_STREAM_1)
  536. mst_offset = MMSS_DP1_GENERIC2_0 - MMSS_DP_GENERIC2_0;
  537. catalog = dp_catalog_get_priv(panel);
  538. hdr = &panel->hdr_meta;
  539. io_data = catalog->io.dp_link;
  540. /* HEADER BYTE 1 */
  541. header = panel->shdr_if_sdp.HB1;
  542. parity = dp_header_get_parity(header);
  543. data = ((header << HEADER_BYTE_1_BIT)
  544. | (parity << PARITY_BYTE_1_BIT));
  545. dp_write(MMSS_DP_GENERIC2_0 + mst_offset,
  546. data);
  547. memcpy(buf + off, &data, sizeof(data));
  548. off += sizeof(data);
  549. /* HEADER BYTE 2 */
  550. header = panel->shdr_if_sdp.HB2;
  551. parity = dp_header_get_parity(header);
  552. data = ((header << HEADER_BYTE_2_BIT)
  553. | (parity << PARITY_BYTE_2_BIT));
  554. dp_write(MMSS_DP_GENERIC2_1 + mst_offset, data);
  555. /* HEADER BYTE 3 */
  556. header = panel->shdr_if_sdp.HB3;
  557. parity = dp_header_get_parity(header);
  558. data = ((header << HEADER_BYTE_3_BIT)
  559. | (parity << PARITY_BYTE_3_BIT));
  560. data |= dp_read(MMSS_DP_VSCEXT_1 + mst_offset);
  561. dp_write(MMSS_DP_GENERIC2_1 + mst_offset,
  562. data);
  563. memcpy(buf + off, &data, sizeof(data));
  564. off += sizeof(data);
  565. data = version;
  566. data |= length << 8;
  567. data |= hdr->eotf << 16;
  568. dp_write(MMSS_DP_GENERIC2_2 + mst_offset, data);
  569. memcpy(buf + off, &data, sizeof(data));
  570. off += sizeof(data);
  571. data = (DP_GET_LSB(hdr->display_primaries_x[0]) |
  572. (DP_GET_MSB(hdr->display_primaries_x[0]) << 8) |
  573. (DP_GET_LSB(hdr->display_primaries_y[0]) << 16) |
  574. (DP_GET_MSB(hdr->display_primaries_y[0]) << 24));
  575. dp_write(MMSS_DP_GENERIC2_3 + mst_offset, data);
  576. memcpy(buf + off, &data, sizeof(data));
  577. off += sizeof(data);
  578. data = (DP_GET_LSB(hdr->display_primaries_x[1]) |
  579. (DP_GET_MSB(hdr->display_primaries_x[1]) << 8) |
  580. (DP_GET_LSB(hdr->display_primaries_y[1]) << 16) |
  581. (DP_GET_MSB(hdr->display_primaries_y[1]) << 24));
  582. dp_write(MMSS_DP_GENERIC2_4 + mst_offset, data);
  583. memcpy(buf + off, &data, sizeof(data));
  584. off += sizeof(data);
  585. data = (DP_GET_LSB(hdr->display_primaries_x[2]) |
  586. (DP_GET_MSB(hdr->display_primaries_x[2]) << 8) |
  587. (DP_GET_LSB(hdr->display_primaries_y[2]) << 16) |
  588. (DP_GET_MSB(hdr->display_primaries_y[2]) << 24));
  589. dp_write(MMSS_DP_GENERIC2_5 + mst_offset, data);
  590. memcpy(buf + off, &data, sizeof(data));
  591. off += sizeof(data);
  592. data = (DP_GET_LSB(hdr->white_point_x) |
  593. (DP_GET_MSB(hdr->white_point_x) << 8) |
  594. (DP_GET_LSB(hdr->white_point_y) << 16) |
  595. (DP_GET_MSB(hdr->white_point_y) << 24));
  596. dp_write(MMSS_DP_GENERIC2_6 + mst_offset, data);
  597. memcpy(buf + off, &data, sizeof(data));
  598. off += sizeof(data);
  599. data = (DP_GET_LSB(hdr->max_luminance) |
  600. (DP_GET_MSB(hdr->max_luminance) << 8) |
  601. (DP_GET_LSB(hdr->min_luminance) << 16) |
  602. (DP_GET_MSB(hdr->min_luminance) << 24));
  603. dp_write(MMSS_DP_GENERIC2_7 + mst_offset, data);
  604. memcpy(buf + off, &data, sizeof(data));
  605. off += sizeof(data);
  606. data = (DP_GET_LSB(hdr->max_content_light_level) |
  607. (DP_GET_MSB(hdr->max_content_light_level) << 8) |
  608. (DP_GET_LSB(hdr->max_average_light_level) << 16) |
  609. (DP_GET_MSB(hdr->max_average_light_level) << 24));
  610. dp_write(MMSS_DP_GENERIC2_8 + mst_offset, data);
  611. memcpy(buf + off, &data, sizeof(data));
  612. off += sizeof(data);
  613. data = 0;
  614. dp_write(MMSS_DP_GENERIC2_9 + mst_offset, data);
  615. memcpy(buf + off, &data, sizeof(data));
  616. off += sizeof(data);
  617. print_hex_dump_debug("[drm-dp] HDR: ",
  618. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  619. }
  620. static void dp_catalog_panel_setup_vsc_sdp(struct dp_catalog_panel *panel)
  621. {
  622. struct dp_catalog_private *catalog;
  623. struct dp_io_data *io_data;
  624. u32 header, parity, data, mst_offset = 0;
  625. u8 off = 0;
  626. u8 buf[SZ_128];
  627. if (!panel) {
  628. DP_ERR("invalid input\n");
  629. return;
  630. }
  631. if (panel->stream_id >= DP_STREAM_MAX) {
  632. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  633. return;
  634. }
  635. if (panel->stream_id == DP_STREAM_1)
  636. mst_offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  637. catalog = dp_catalog_get_priv(panel);
  638. io_data = catalog->io.dp_link;
  639. /* HEADER BYTE 1 */
  640. header = panel->vsc_colorimetry.header.HB1;
  641. parity = dp_header_get_parity(header);
  642. data = ((header << HEADER_BYTE_1_BIT)
  643. | (parity << PARITY_BYTE_1_BIT));
  644. dp_write(MMSS_DP_GENERIC0_0 + mst_offset, data);
  645. memcpy(buf + off, &data, sizeof(data));
  646. off += sizeof(data);
  647. /* HEADER BYTE 2 */
  648. header = panel->vsc_colorimetry.header.HB2;
  649. parity = dp_header_get_parity(header);
  650. data = ((header << HEADER_BYTE_2_BIT)
  651. | (parity << PARITY_BYTE_2_BIT));
  652. dp_write(MMSS_DP_GENERIC0_1 + mst_offset, data);
  653. /* HEADER BYTE 3 */
  654. header = panel->vsc_colorimetry.header.HB3;
  655. parity = dp_header_get_parity(header);
  656. data = ((header << HEADER_BYTE_3_BIT)
  657. | (parity << PARITY_BYTE_3_BIT));
  658. data |= dp_read(MMSS_DP_GENERIC0_1 + mst_offset);
  659. dp_write(MMSS_DP_GENERIC0_1 + mst_offset, data);
  660. memcpy(buf + off, &data, sizeof(data));
  661. off += sizeof(data);
  662. data = 0;
  663. dp_write(MMSS_DP_GENERIC0_2 + mst_offset, data);
  664. memcpy(buf + off, &data, sizeof(data));
  665. off += sizeof(data);
  666. dp_write(MMSS_DP_GENERIC0_3 + mst_offset, data);
  667. memcpy(buf + off, &data, sizeof(data));
  668. off += sizeof(data);
  669. dp_write(MMSS_DP_GENERIC0_4 + mst_offset, data);
  670. memcpy(buf + off, &data, sizeof(data));
  671. off += sizeof(data);
  672. dp_write(MMSS_DP_GENERIC0_5 + mst_offset, data);
  673. memcpy(buf + off, &data, sizeof(data));
  674. off += sizeof(data);
  675. data = (panel->vsc_colorimetry.data[16] & 0xFF) |
  676. ((panel->vsc_colorimetry.data[17] & 0xFF) << 8) |
  677. ((panel->vsc_colorimetry.data[18] & 0x7) << 16);
  678. dp_write(MMSS_DP_GENERIC0_6 + mst_offset, data);
  679. memcpy(buf + off, &data, sizeof(data));
  680. off += sizeof(data);
  681. data = 0;
  682. dp_write(MMSS_DP_GENERIC0_7 + mst_offset, data);
  683. memcpy(buf + off, &data, sizeof(data));
  684. off += sizeof(data);
  685. dp_write(MMSS_DP_GENERIC0_8 + mst_offset, data);
  686. memcpy(buf + off, &data, sizeof(data));
  687. off += sizeof(data);
  688. dp_write(MMSS_DP_GENERIC0_9 + mst_offset, data);
  689. memcpy(buf + off, &data, sizeof(data));
  690. off += sizeof(data);
  691. print_hex_dump_debug("[drm-dp] VSC: ",
  692. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  693. }
  694. static void dp_catalog_panel_config_sdp(struct dp_catalog_panel *panel,
  695. bool en)
  696. {
  697. struct dp_catalog_private *catalog;
  698. struct dp_io_data *io_data;
  699. u32 cfg, cfg2;
  700. u32 sdp_cfg_off = 0;
  701. u32 sdp_cfg2_off = 0;
  702. if (panel->stream_id >= DP_STREAM_MAX) {
  703. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  704. return;
  705. }
  706. catalog = dp_catalog_get_priv(panel);
  707. io_data = catalog->io.dp_link;
  708. if (panel->stream_id == DP_STREAM_1) {
  709. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  710. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  711. }
  712. cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  713. cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  714. if (en) {
  715. /* GEN0_SDP_EN */
  716. cfg |= BIT(17);
  717. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  718. /* GENERIC0_SDPSIZE */
  719. cfg2 |= BIT(16);
  720. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  721. /* setup the GENERIC0 in case of en = true */
  722. dp_catalog_panel_setup_vsc_sdp(panel);
  723. } else {
  724. /* GEN0_SDP_EN */
  725. cfg &= ~BIT(17);
  726. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  727. /* GENERIC0_SDPSIZE */
  728. cfg2 &= ~BIT(16);
  729. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  730. }
  731. dp_catalog_panel_sdp_update(panel);
  732. }
  733. static void dp_catalog_panel_config_misc(struct dp_catalog_panel *panel)
  734. {
  735. struct dp_catalog_private *catalog;
  736. struct dp_io_data *io_data;
  737. u32 reg_offset = 0;
  738. if (!panel) {
  739. DP_ERR("invalid input\n");
  740. return;
  741. }
  742. if (panel->stream_id >= DP_STREAM_MAX) {
  743. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  744. return;
  745. }
  746. catalog = dp_catalog_get_priv(panel);
  747. io_data = catalog->io.dp_link;
  748. if (panel->stream_id == DP_STREAM_1)
  749. reg_offset = DP1_MISC1_MISC0 - DP_MISC1_MISC0;
  750. DP_DEBUG("misc settings = 0x%x\n", panel->misc_val);
  751. dp_write(DP_MISC1_MISC0 + reg_offset, panel->misc_val);
  752. }
  753. static int dp_catalog_panel_set_colorspace(struct dp_catalog_panel *panel,
  754. bool vsc_supported)
  755. {
  756. struct dp_catalog_private *catalog;
  757. struct dp_io_data *io_data;
  758. if (!panel) {
  759. DP_ERR("invalid input\n");
  760. return -EINVAL;
  761. }
  762. if (panel->stream_id >= DP_STREAM_MAX) {
  763. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  764. return -EINVAL;
  765. }
  766. catalog = dp_catalog_get_priv(panel);
  767. io_data = catalog->io.dp_link;
  768. if (vsc_supported) {
  769. dp_catalog_panel_setup_vsc_sdp(panel);
  770. dp_catalog_panel_sdp_update(panel);
  771. } else
  772. dp_catalog_panel_config_misc(panel);
  773. return 0;
  774. }
  775. static void dp_catalog_panel_config_hdr(struct dp_catalog_panel *panel, bool en,
  776. u32 dhdr_max_pkts, bool flush)
  777. {
  778. struct dp_catalog_private *catalog;
  779. struct dp_io_data *io_data;
  780. u32 cfg, cfg2, cfg4, misc;
  781. u32 sdp_cfg_off = 0;
  782. u32 sdp_cfg2_off = 0;
  783. u32 sdp_cfg4_off = 0;
  784. u32 misc1_misc0_off = 0;
  785. if (!panel) {
  786. DP_ERR("invalid input\n");
  787. return;
  788. }
  789. if (panel->stream_id >= DP_STREAM_MAX) {
  790. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  791. return;
  792. }
  793. catalog = dp_catalog_get_priv(panel);
  794. io_data = catalog->io.dp_link;
  795. if (panel->stream_id == DP_STREAM_1) {
  796. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  797. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  798. sdp_cfg4_off = MMSS_DP1_SDP_CFG4 - MMSS_DP_SDP_CFG4;
  799. misc1_misc0_off = DP1_MISC1_MISC0 - DP_MISC1_MISC0;
  800. }
  801. cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  802. cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  803. misc = dp_read(DP_MISC1_MISC0 + misc1_misc0_off);
  804. if (en) {
  805. if (dhdr_max_pkts) {
  806. /* VSCEXT_SDP_EN */
  807. cfg |= BIT(16);
  808. /* DHDR_EN, DHDR_PACKET_LIMIT */
  809. cfg4 = (dhdr_max_pkts << 1) | BIT(0);
  810. dp_write(MMSS_DP_SDP_CFG4 + sdp_cfg4_off, cfg4);
  811. dp_catalog_panel_setup_vsif_infoframe_sdp(panel);
  812. }
  813. /* GEN2_SDP_EN */
  814. cfg |= BIT(19);
  815. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  816. /* GENERIC2_SDPSIZE */
  817. cfg2 |= BIT(20);
  818. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  819. dp_catalog_panel_setup_hdr_infoframe_sdp(panel);
  820. if (panel->hdr_meta.eotf)
  821. DP_DEBUG("Enabled\n");
  822. else
  823. DP_DEBUG("Reset\n");
  824. } else {
  825. /* VSCEXT_SDP_ENG */
  826. cfg &= ~BIT(16) & ~BIT(19);
  827. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  828. /* GENERIC0_SDPSIZE GENERIC2_SDPSIZE */
  829. cfg2 &= ~BIT(20);
  830. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  831. /* DHDR_EN, DHDR_PACKET_LIMIT */
  832. cfg4 = 0;
  833. dp_write(MMSS_DP_SDP_CFG4 + sdp_cfg4_off, cfg4);
  834. DP_DEBUG("Disabled\n");
  835. }
  836. if (flush) {
  837. DP_DEBUG("flushing HDR metadata\n");
  838. dp_catalog_panel_sdp_update(panel);
  839. }
  840. }
  841. static void dp_catalog_panel_update_transfer_unit(
  842. struct dp_catalog_panel *panel)
  843. {
  844. struct dp_catalog_private *catalog;
  845. struct dp_io_data *io_data;
  846. if (!panel || panel->stream_id >= DP_STREAM_MAX) {
  847. DP_ERR("invalid input\n");
  848. return;
  849. }
  850. catalog = dp_catalog_get_priv(panel);
  851. io_data = catalog->io.dp_link;
  852. dp_write(DP_VALID_BOUNDARY, panel->valid_boundary);
  853. dp_write(DP_TU, panel->dp_tu);
  854. dp_write(DP_VALID_BOUNDARY_2, panel->valid_boundary2);
  855. }
  856. static void dp_catalog_ctrl_state_ctrl(struct dp_catalog_ctrl *ctrl, u32 state)
  857. {
  858. struct dp_catalog_private *catalog;
  859. struct dp_io_data *io_data;
  860. if (!ctrl) {
  861. DP_ERR("invalid input\n");
  862. return;
  863. }
  864. catalog = dp_catalog_get_priv(ctrl);
  865. io_data = catalog->io.dp_link;
  866. dp_write(DP_STATE_CTRL, state);
  867. /* make sure to change the hw state */
  868. wmb();
  869. }
  870. static void dp_catalog_ctrl_config_ctrl(struct dp_catalog_ctrl *ctrl, u8 ln_cnt)
  871. {
  872. struct dp_catalog_private *catalog;
  873. struct dp_io_data *io_data;
  874. u32 cfg;
  875. if (!ctrl) {
  876. DP_ERR("invalid input\n");
  877. return;
  878. }
  879. catalog = dp_catalog_get_priv(ctrl);
  880. io_data = catalog->io.dp_link;
  881. cfg = dp_read(DP_CONFIGURATION_CTRL);
  882. /*
  883. * Reset ASSR (alternate scrambler seed reset) by resetting BIT(10).
  884. * ASSR should be set to disable for TPS4 link training pattern.
  885. * Forcing it to 0 as the power on reset value of register enables it.
  886. */
  887. cfg &= ~(BIT(4) | BIT(5) | BIT(10));
  888. cfg |= (ln_cnt - 1) << 4;
  889. dp_write(DP_CONFIGURATION_CTRL, cfg);
  890. cfg = dp_read(DP_MAINLINK_CTRL);
  891. cfg |= 0x02000000;
  892. dp_write(DP_MAINLINK_CTRL, cfg);
  893. DP_DEBUG("DP_MAINLINK_CTRL=0x%x\n", cfg);
  894. }
  895. static void dp_catalog_panel_config_ctrl(struct dp_catalog_panel *panel,
  896. u32 cfg)
  897. {
  898. struct dp_catalog_private *catalog;
  899. struct dp_io_data *io_data;
  900. u32 strm_reg_off = 0, mainlink_ctrl;
  901. if (!panel) {
  902. DP_ERR("invalid input\n");
  903. return;
  904. }
  905. if (panel->stream_id >= DP_STREAM_MAX) {
  906. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  907. return;
  908. }
  909. catalog = dp_catalog_get_priv(panel);
  910. io_data = catalog->io.dp_link;
  911. if (panel->stream_id == DP_STREAM_1)
  912. strm_reg_off = DP1_CONFIGURATION_CTRL - DP_CONFIGURATION_CTRL;
  913. DP_DEBUG("DP_CONFIGURATION_CTRL=0x%x\n", cfg);
  914. dp_write(DP_CONFIGURATION_CTRL + strm_reg_off, cfg);
  915. mainlink_ctrl = dp_read(DP_MAINLINK_CTRL);
  916. if (panel->stream_id == DP_STREAM_0)
  917. io_data = catalog->io.dp_p0;
  918. else if (panel->stream_id == DP_STREAM_1)
  919. io_data = catalog->io.dp_p1;
  920. if (mainlink_ctrl & BIT(8))
  921. dp_write(MMSS_DP_ASYNC_FIFO_CONFIG, 0x01);
  922. else
  923. dp_write(MMSS_DP_ASYNC_FIFO_CONFIG, 0x00);
  924. }
  925. static void dp_catalog_panel_config_dto(struct dp_catalog_panel *panel,
  926. bool ack)
  927. {
  928. struct dp_catalog_private *catalog;
  929. struct dp_io_data *io_data;
  930. u32 dsc_dto;
  931. if (!panel) {
  932. DP_ERR("invalid input\n");
  933. return;
  934. }
  935. if (panel->stream_id >= DP_STREAM_MAX) {
  936. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  937. return;
  938. }
  939. catalog = dp_catalog_get_priv(panel);
  940. io_data = catalog->io.dp_link;
  941. switch (panel->stream_id) {
  942. case DP_STREAM_0:
  943. io_data = catalog->io.dp_p0;
  944. break;
  945. case DP_STREAM_1:
  946. io_data = catalog->io.dp_p1;
  947. break;
  948. default:
  949. DP_ERR("invalid stream id\n");
  950. return;
  951. }
  952. dsc_dto = dp_read(MMSS_DP_DSC_DTO);
  953. if (ack)
  954. dsc_dto = BIT(1);
  955. else
  956. dsc_dto &= ~BIT(1);
  957. dp_write(MMSS_DP_DSC_DTO, dsc_dto);
  958. }
  959. static void dp_catalog_ctrl_lane_mapping(struct dp_catalog_ctrl *ctrl,
  960. bool flipped, char *lane_map)
  961. {
  962. struct dp_catalog_private *catalog;
  963. struct dp_io_data *io_data;
  964. if (!ctrl) {
  965. DP_ERR("invalid input\n");
  966. return;
  967. }
  968. catalog = dp_catalog_get_priv(ctrl);
  969. io_data = catalog->io.dp_link;
  970. dp_write(DP_LOGICAL2PHYSICAL_LANE_MAPPING, 0xe4);
  971. }
  972. static void dp_catalog_ctrl_lane_pnswap(struct dp_catalog_ctrl *ctrl,
  973. u8 ln_pnswap)
  974. {
  975. struct dp_catalog_private *catalog;
  976. struct dp_io_data *io_data;
  977. u32 cfg0, cfg1;
  978. catalog = dp_catalog_get_priv(ctrl);
  979. cfg0 = 0x0a;
  980. cfg1 = 0x0a;
  981. cfg0 |= ((ln_pnswap >> 0) & 0x1) << 0;
  982. cfg0 |= ((ln_pnswap >> 1) & 0x1) << 2;
  983. cfg1 |= ((ln_pnswap >> 2) & 0x1) << 0;
  984. cfg1 |= ((ln_pnswap >> 3) & 0x1) << 2;
  985. io_data = catalog->io.dp_ln_tx0;
  986. dp_write(TXn_TX_POL_INV, cfg0);
  987. io_data = catalog->io.dp_ln_tx1;
  988. dp_write(TXn_TX_POL_INV, cfg1);
  989. }
  990. static void dp_catalog_ctrl_mainlink_ctrl(struct dp_catalog_ctrl *ctrl,
  991. bool enable)
  992. {
  993. u32 mainlink_ctrl, reg;
  994. struct dp_catalog_private *catalog;
  995. struct dp_io_data *io_data;
  996. if (!ctrl) {
  997. DP_ERR("invalid input\n");
  998. return;
  999. }
  1000. catalog = dp_catalog_get_priv(ctrl);
  1001. io_data = catalog->io.dp_link;
  1002. if (enable) {
  1003. reg = dp_read(DP_MAINLINK_CTRL);
  1004. mainlink_ctrl = reg & ~(0x03);
  1005. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1006. wmb(); /* make sure mainlink is turned off before reset */
  1007. mainlink_ctrl = reg | 0x02;
  1008. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1009. wmb(); /* make sure mainlink entered reset */
  1010. mainlink_ctrl = reg & ~(0x03);
  1011. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1012. wmb(); /* make sure mainlink reset done */
  1013. mainlink_ctrl = reg | 0x01;
  1014. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1015. wmb(); /* make sure mainlink turned on */
  1016. } else {
  1017. mainlink_ctrl = dp_read(DP_MAINLINK_CTRL);
  1018. mainlink_ctrl &= ~BIT(0);
  1019. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1020. }
  1021. }
  1022. static void dp_catalog_panel_config_msa(struct dp_catalog_panel *panel,
  1023. u32 rate, u32 stream_rate_khz)
  1024. {
  1025. u32 pixel_m, pixel_n;
  1026. u32 mvid, nvid;
  1027. u32 const nvid_fixed = 0x8000;
  1028. u32 const link_rate_hbr2 = 540000;
  1029. u32 const link_rate_hbr3 = 810000;
  1030. struct dp_catalog_private *catalog;
  1031. struct dp_io_data *io_data;
  1032. u32 strm_reg_off = 0;
  1033. u32 mvid_reg_off = 0, nvid_reg_off = 0;
  1034. if (!panel) {
  1035. DP_ERR("invalid input\n");
  1036. return;
  1037. }
  1038. if (panel->stream_id >= DP_STREAM_MAX) {
  1039. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1040. return;
  1041. }
  1042. catalog = dp_catalog_get_priv(panel);
  1043. io_data = catalog->io.dp_mmss_cc;
  1044. if (panel->stream_id == DP_STREAM_1)
  1045. strm_reg_off = MMSS_DP_PIXEL1_M - MMSS_DP_PIXEL_M;
  1046. pixel_m = dp_read(MMSS_DP_PIXEL_M + strm_reg_off);
  1047. pixel_n = dp_read(MMSS_DP_PIXEL_N + strm_reg_off);
  1048. DP_DEBUG("pixel_m=0x%x, pixel_n=0x%x\n", pixel_m, pixel_n);
  1049. mvid = (pixel_m & 0xFFFF) * 5;
  1050. nvid = (0xFFFF & (~pixel_n)) + (pixel_m & 0xFFFF);
  1051. if (nvid < nvid_fixed) {
  1052. u32 temp;
  1053. temp = (nvid_fixed / nvid) * nvid;
  1054. mvid = (nvid_fixed / nvid) * mvid;
  1055. nvid = temp;
  1056. }
  1057. DP_DEBUG("rate = %d\n", rate);
  1058. if (panel->widebus_en)
  1059. mvid <<= 1;
  1060. if (link_rate_hbr2 == rate)
  1061. nvid *= 2;
  1062. if (link_rate_hbr3 == rate)
  1063. nvid *= 3;
  1064. io_data = catalog->io.dp_link;
  1065. if (panel->stream_id == DP_STREAM_1) {
  1066. mvid_reg_off = DP1_SOFTWARE_MVID - DP_SOFTWARE_MVID;
  1067. nvid_reg_off = DP1_SOFTWARE_NVID - DP_SOFTWARE_NVID;
  1068. }
  1069. DP_DEBUG("mvid=0x%x, nvid=0x%x\n", mvid, nvid);
  1070. dp_write(DP_SOFTWARE_MVID + mvid_reg_off, mvid);
  1071. dp_write(DP_SOFTWARE_NVID + nvid_reg_off, nvid);
  1072. }
  1073. static void dp_catalog_ctrl_set_pattern(struct dp_catalog_ctrl *ctrl,
  1074. u32 pattern)
  1075. {
  1076. int bit, cnt = 10;
  1077. u32 data;
  1078. const u32 link_training_offset = 3;
  1079. struct dp_catalog_private *catalog;
  1080. struct dp_io_data *io_data;
  1081. if (!ctrl) {
  1082. DP_ERR("invalid input\n");
  1083. return;
  1084. }
  1085. catalog = dp_catalog_get_priv(ctrl);
  1086. io_data = catalog->io.dp_link;
  1087. switch (pattern) {
  1088. case DP_TRAINING_PATTERN_4:
  1089. bit = 3;
  1090. break;
  1091. case DP_TRAINING_PATTERN_3:
  1092. case DP_TRAINING_PATTERN_2:
  1093. case DP_TRAINING_PATTERN_1:
  1094. bit = pattern - 1;
  1095. break;
  1096. default:
  1097. DP_ERR("invalid pattern\n");
  1098. return;
  1099. }
  1100. DP_DEBUG("hw: bit=%d train=%d\n", bit, pattern);
  1101. dp_write(DP_STATE_CTRL, BIT(bit));
  1102. bit += link_training_offset;
  1103. while (cnt--) {
  1104. data = dp_read(DP_MAINLINK_READY);
  1105. if (data & BIT(bit))
  1106. break;
  1107. }
  1108. if (cnt == 0)
  1109. DP_ERR("set link_train=%d failed\n", pattern);
  1110. }
  1111. static void dp_catalog_ctrl_usb_reset(struct dp_catalog_ctrl *ctrl, bool flip)
  1112. {
  1113. struct dp_catalog_private *catalog;
  1114. struct dp_io_data *io_data;
  1115. if (!ctrl) {
  1116. DP_ERR("invalid input\n");
  1117. return;
  1118. }
  1119. catalog = dp_catalog_get_priv(ctrl);
  1120. io_data = catalog->io.usb3_dp_com;
  1121. DP_DEBUG("Program PHYMODE to DP only\n");
  1122. dp_write(USB3_DP_COM_RESET_OVRD_CTRL, 0x0a);
  1123. dp_write(USB3_DP_COM_PHY_MODE_CTRL, 0x02);
  1124. dp_write(USB3_DP_COM_SW_RESET, 0x01);
  1125. /* make sure usb3 com phy software reset is done */
  1126. wmb();
  1127. if (!flip) /* CC1 */
  1128. dp_write(USB3_DP_COM_TYPEC_CTRL, 0x02);
  1129. else /* CC2 */
  1130. dp_write(USB3_DP_COM_TYPEC_CTRL, 0x03);
  1131. dp_write(USB3_DP_COM_SWI_CTRL, 0x00);
  1132. dp_write(USB3_DP_COM_SW_RESET, 0x00);
  1133. /* make sure the software reset is done */
  1134. wmb();
  1135. dp_write(USB3_DP_COM_POWER_DOWN_CTRL, 0x01);
  1136. dp_write(USB3_DP_COM_RESET_OVRD_CTRL, 0x00);
  1137. /* make sure phy is brought out of reset */
  1138. wmb();
  1139. }
  1140. static void dp_catalog_panel_tpg_cfg(struct dp_catalog_panel *panel,
  1141. bool enable)
  1142. {
  1143. struct dp_catalog_private *catalog;
  1144. struct dp_io_data *io_data;
  1145. u32 reg;
  1146. if (!panel) {
  1147. DP_ERR("invalid input\n");
  1148. return;
  1149. }
  1150. if (panel->stream_id >= DP_STREAM_MAX) {
  1151. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1152. return;
  1153. }
  1154. catalog = dp_catalog_get_priv(panel);
  1155. if (panel->stream_id == DP_STREAM_0)
  1156. io_data = catalog->io.dp_p0;
  1157. else if (panel->stream_id == DP_STREAM_1)
  1158. io_data = catalog->io.dp_p1;
  1159. if (!enable) {
  1160. dp_write(MMSS_DP_TPG_MAIN_CONTROL, 0x0);
  1161. dp_write(MMSS_DP_BIST_ENABLE, 0x0);
  1162. reg = dp_read(MMSS_DP_TIMING_ENGINE_EN);
  1163. reg &= ~0x1;
  1164. dp_write(MMSS_DP_TIMING_ENGINE_EN, reg);
  1165. wmb(); /* ensure Timing generator is turned off */
  1166. return;
  1167. }
  1168. dp_write(MMSS_DP_INTF_HSYNC_CTL,
  1169. panel->hsync_ctl);
  1170. dp_write(MMSS_DP_INTF_VSYNC_PERIOD_F0,
  1171. panel->vsync_period * panel->hsync_period);
  1172. dp_write(MMSS_DP_INTF_VSYNC_PULSE_WIDTH_F0,
  1173. panel->v_sync_width * panel->hsync_period);
  1174. dp_write(MMSS_DP_INTF_VSYNC_PERIOD_F1, 0);
  1175. dp_write(MMSS_DP_INTF_VSYNC_PULSE_WIDTH_F1, 0);
  1176. dp_write(MMSS_DP_INTF_DISPLAY_HCTL, panel->display_hctl);
  1177. dp_write(MMSS_DP_INTF_ACTIVE_HCTL, 0);
  1178. dp_write(MMSS_INTF_DISPLAY_V_START_F0, panel->display_v_start);
  1179. dp_write(MMSS_DP_INTF_DISPLAY_V_END_F0, panel->display_v_end);
  1180. dp_write(MMSS_INTF_DISPLAY_V_START_F1, 0);
  1181. dp_write(MMSS_DP_INTF_DISPLAY_V_END_F1, 0);
  1182. dp_write(MMSS_DP_INTF_ACTIVE_V_START_F0, 0);
  1183. dp_write(MMSS_DP_INTF_ACTIVE_V_END_F0, 0);
  1184. dp_write(MMSS_DP_INTF_ACTIVE_V_START_F1, 0);
  1185. dp_write(MMSS_DP_INTF_ACTIVE_V_END_F1, 0);
  1186. dp_write(MMSS_DP_INTF_POLARITY_CTL, 0);
  1187. wmb(); /* ensure TPG registers are programmed */
  1188. dp_write(MMSS_DP_TPG_MAIN_CONTROL, 0x100);
  1189. dp_write(MMSS_DP_TPG_VIDEO_CONFIG, 0x5);
  1190. wmb(); /* ensure TPG config is programmed */
  1191. dp_write(MMSS_DP_BIST_ENABLE, 0x1);
  1192. reg = dp_read(MMSS_DP_TIMING_ENGINE_EN);
  1193. reg |= 0x1;
  1194. dp_write(MMSS_DP_TIMING_ENGINE_EN, reg);
  1195. wmb(); /* ensure Timing generator is turned on */
  1196. }
  1197. static void dp_catalog_panel_dsc_cfg(struct dp_catalog_panel *panel)
  1198. {
  1199. struct dp_catalog_private *catalog;
  1200. struct dp_io_data *io_data;
  1201. u32 reg, offset;
  1202. int i;
  1203. if (!panel) {
  1204. DP_ERR("invalid input\n");
  1205. return;
  1206. }
  1207. if (panel->stream_id >= DP_STREAM_MAX) {
  1208. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1209. return;
  1210. }
  1211. catalog = dp_catalog_get_priv(panel);
  1212. if (panel->stream_id == DP_STREAM_0)
  1213. io_data = catalog->io.dp_p0;
  1214. else
  1215. io_data = catalog->io.dp_p1;
  1216. dp_write(MMSS_DP_DSC_DTO_COUNT, panel->dsc.dto_count);
  1217. reg = dp_read(MMSS_DP_DSC_DTO);
  1218. if (panel->dsc.dto_en) {
  1219. reg |= BIT(0);
  1220. reg |= BIT(3);
  1221. reg |= (panel->dsc.dto_n << 8);
  1222. reg |= (panel->dsc.dto_d << 16);
  1223. }
  1224. dp_write(MMSS_DP_DSC_DTO, reg);
  1225. io_data = catalog->io.dp_link;
  1226. if (panel->stream_id == DP_STREAM_0)
  1227. offset = 0;
  1228. else
  1229. offset = DP1_COMPRESSION_MODE_CTRL - DP_COMPRESSION_MODE_CTRL;
  1230. dp_write(DP_PPS_HB_0_3 + offset, 0x7F1000);
  1231. dp_write(DP_PPS_PB_0_3 + offset, 0xA22300);
  1232. for (i = 0; i < panel->dsc.parity_word_len; i++)
  1233. dp_write(DP_PPS_PB_4_7 + (i << 2) + offset,
  1234. panel->dsc.parity_word[i]);
  1235. for (i = 0; i < panel->dsc.pps_word_len; i++)
  1236. dp_write(DP_PPS_PPS_0_3 + (i << 2) + offset,
  1237. panel->dsc.pps_word[i]);
  1238. reg = 0;
  1239. if (panel->dsc.dsc_en) {
  1240. reg = BIT(0);
  1241. reg |= (panel->dsc.eol_byte_num << 3);
  1242. reg |= (panel->dsc.slice_per_pkt << 5);
  1243. reg |= (panel->dsc.bytes_per_pkt << 16);
  1244. reg |= (panel->dsc.be_in_lane << 10);
  1245. }
  1246. dp_write(DP_COMPRESSION_MODE_CTRL + offset, reg);
  1247. DP_DEBUG("compression:0x%x for stream:%d\n",
  1248. reg, panel->stream_id);
  1249. }
  1250. static void dp_catalog_panel_dp_flush(struct dp_catalog_panel *panel,
  1251. enum dp_flush_bit flush_bit)
  1252. {
  1253. struct dp_catalog_private *catalog;
  1254. struct dp_io_data *io_data;
  1255. u32 dp_flush, offset;
  1256. struct dp_dsc_cfg_data *dsc;
  1257. if (!panel) {
  1258. DP_ERR("invalid input\n");
  1259. return;
  1260. }
  1261. if (panel->stream_id >= DP_STREAM_MAX) {
  1262. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1263. return;
  1264. }
  1265. catalog = dp_catalog_get_priv(panel);
  1266. io_data = catalog->io.dp_link;
  1267. dsc = &panel->dsc;
  1268. if (panel->stream_id == DP_STREAM_0)
  1269. offset = 0;
  1270. else
  1271. offset = MMSS_DP1_FLUSH - MMSS_DP_FLUSH;
  1272. dp_flush = dp_read(MMSS_DP_FLUSH + offset);
  1273. if ((flush_bit == DP_PPS_FLUSH) &&
  1274. dsc->continuous_pps)
  1275. dp_flush &= ~BIT(2);
  1276. dp_flush |= BIT(flush_bit);
  1277. dp_write(MMSS_DP_FLUSH + offset, dp_flush);
  1278. }
  1279. static void dp_catalog_panel_pps_flush(struct dp_catalog_panel *panel)
  1280. {
  1281. dp_catalog_panel_dp_flush(panel, DP_PPS_FLUSH);
  1282. DP_DEBUG("pps flush for stream:%d\n", panel->stream_id);
  1283. }
  1284. static void dp_catalog_panel_dhdr_flush(struct dp_catalog_panel *panel)
  1285. {
  1286. dp_catalog_panel_dp_flush(panel, DP_DHDR_FLUSH);
  1287. DP_DEBUG("dhdr flush for stream:%d\n", panel->stream_id);
  1288. }
  1289. static bool dp_catalog_panel_dhdr_busy(struct dp_catalog_panel *panel)
  1290. {
  1291. struct dp_catalog_private *catalog;
  1292. struct dp_io_data *io_data;
  1293. u32 dp_flush, offset;
  1294. if (panel->stream_id >= DP_STREAM_MAX) {
  1295. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1296. return false;
  1297. }
  1298. catalog = dp_catalog_get_priv(panel);
  1299. io_data = catalog->io.dp_link;
  1300. if (panel->stream_id == DP_STREAM_0)
  1301. offset = 0;
  1302. else
  1303. offset = MMSS_DP1_FLUSH - MMSS_DP_FLUSH;
  1304. dp_flush = dp_read(MMSS_DP_FLUSH + offset);
  1305. return dp_flush & BIT(DP_DHDR_FLUSH) ? true : false;
  1306. }
  1307. static void dp_catalog_ctrl_reset(struct dp_catalog_ctrl *ctrl)
  1308. {
  1309. u32 sw_reset;
  1310. struct dp_catalog_private *catalog;
  1311. struct dp_io_data *io_data;
  1312. if (!ctrl) {
  1313. DP_ERR("invalid input\n");
  1314. return;
  1315. }
  1316. catalog = dp_catalog_get_priv(ctrl);
  1317. io_data = catalog->io.dp_ahb;
  1318. sw_reset = dp_read(DP_SW_RESET);
  1319. sw_reset |= BIT(0);
  1320. dp_write(DP_SW_RESET, sw_reset);
  1321. usleep_range(1000, 1010); /* h/w recommended delay */
  1322. sw_reset &= ~BIT(0);
  1323. dp_write(DP_SW_RESET, sw_reset);
  1324. }
  1325. static bool dp_catalog_ctrl_mainlink_ready(struct dp_catalog_ctrl *ctrl)
  1326. {
  1327. u32 data;
  1328. int cnt = 10;
  1329. struct dp_catalog_private *catalog;
  1330. struct dp_io_data *io_data;
  1331. if (!ctrl) {
  1332. DP_ERR("invalid input\n");
  1333. goto end;
  1334. }
  1335. catalog = dp_catalog_get_priv(ctrl);
  1336. io_data = catalog->io.dp_link;
  1337. while (--cnt) {
  1338. /* DP_MAINLINK_READY */
  1339. data = dp_read(DP_MAINLINK_READY);
  1340. if (data & BIT(0))
  1341. return true;
  1342. usleep_range(1000, 1010); /* 1ms wait before next reg read */
  1343. }
  1344. DP_ERR("mainlink not ready\n");
  1345. end:
  1346. return false;
  1347. }
  1348. static void dp_catalog_ctrl_enable_irq(struct dp_catalog_ctrl *ctrl,
  1349. bool enable)
  1350. {
  1351. struct dp_catalog_private *catalog;
  1352. struct dp_io_data *io_data;
  1353. if (!ctrl) {
  1354. DP_ERR("invalid input\n");
  1355. return;
  1356. }
  1357. catalog = dp_catalog_get_priv(ctrl);
  1358. io_data = catalog->io.dp_ahb;
  1359. if (enable) {
  1360. dp_write(DP_INTR_STATUS, DP_INTR_MASK1);
  1361. dp_write(DP_INTR_STATUS2, DP_INTR_MASK2);
  1362. dp_write(DP_INTR_STATUS5, DP_INTR_MASK5);
  1363. } else {
  1364. /* disable interrupts */
  1365. dp_write(DP_INTR_STATUS, 0x00);
  1366. dp_write(DP_INTR_STATUS2, 0x00);
  1367. dp_write(DP_INTR_STATUS5, 0x00);
  1368. wmb();
  1369. /* clear all pending interrupts */
  1370. dp_write(DP_INTR_STATUS, DP_INTERRUPT_STATUS1 << 1);
  1371. dp_write(DP_INTR_STATUS2, DP_INTERRUPT_STATUS2 << 1);
  1372. dp_write(DP_INTR_STATUS5, DP_INTERRUPT_STATUS5 << 1);
  1373. wmb();
  1374. }
  1375. }
  1376. static void dp_catalog_ctrl_get_interrupt(struct dp_catalog_ctrl *ctrl)
  1377. {
  1378. u32 ack = 0;
  1379. struct dp_catalog_private *catalog;
  1380. struct dp_io_data *io_data;
  1381. if (!ctrl) {
  1382. DP_ERR("invalid input\n");
  1383. return;
  1384. }
  1385. catalog = dp_catalog_get_priv(ctrl);
  1386. io_data = catalog->io.dp_ahb;
  1387. ctrl->isr = dp_read(DP_INTR_STATUS2);
  1388. ctrl->isr &= ~DP_INTR_MASK2;
  1389. ack = ctrl->isr & DP_INTERRUPT_STATUS2;
  1390. ack <<= 1;
  1391. ack |= DP_INTR_MASK2;
  1392. dp_write(DP_INTR_STATUS2, ack);
  1393. ctrl->isr5 = dp_read(DP_INTR_STATUS5);
  1394. ctrl->isr5 &= ~DP_INTR_MASK5;
  1395. ack = ctrl->isr5 & DP_INTERRUPT_STATUS5;
  1396. ack <<= 1;
  1397. ack |= DP_INTR_MASK5;
  1398. dp_write(DP_INTR_STATUS5, ack);
  1399. }
  1400. static void dp_catalog_ctrl_phy_reset(struct dp_catalog_ctrl *ctrl)
  1401. {
  1402. struct dp_catalog_private *catalog;
  1403. struct dp_io_data *io_data;
  1404. if (!ctrl) {
  1405. DP_ERR("invalid input\n");
  1406. return;
  1407. }
  1408. catalog = dp_catalog_get_priv(ctrl);
  1409. io_data = catalog->io.dp_ahb;
  1410. dp_write(DP_PHY_CTRL, 0x5); /* bit 0 & 2 */
  1411. usleep_range(1000, 1010); /* h/w recommended delay */
  1412. dp_write(DP_PHY_CTRL, 0x0);
  1413. wmb(); /* make sure PHY reset done */
  1414. }
  1415. static void dp_catalog_ctrl_phy_lane_cfg(struct dp_catalog_ctrl *ctrl,
  1416. bool flipped, u8 ln_cnt)
  1417. {
  1418. u32 info = 0x0;
  1419. struct dp_catalog_private *catalog;
  1420. struct dp_io_data *io_data;
  1421. u8 orientation = BIT(!!flipped);
  1422. if (!ctrl) {
  1423. DP_ERR("invalid input\n");
  1424. return;
  1425. }
  1426. catalog = dp_catalog_get_priv(ctrl);
  1427. io_data = catalog->io.dp_phy;
  1428. info |= (ln_cnt & 0x0F);
  1429. info |= ((orientation & 0x0F) << 4);
  1430. DP_DEBUG("Shared Info = 0x%x\n", info);
  1431. dp_write(DP_PHY_SPARE0, info);
  1432. }
  1433. static void dp_catalog_ctrl_update_vx_px(struct dp_catalog_ctrl *ctrl,
  1434. u8 v_level, u8 p_level, bool high)
  1435. {
  1436. struct dp_catalog_private *catalog;
  1437. struct dp_io_data *io_data;
  1438. u8 value0, value1;
  1439. u32 version;
  1440. if (!ctrl) {
  1441. DP_ERR("invalid input\n");
  1442. return;
  1443. }
  1444. catalog = dp_catalog_get_priv(ctrl);
  1445. DP_DEBUG("hw: v=%d p=%d\n", v_level, p_level);
  1446. io_data = catalog->io.dp_ahb;
  1447. version = dp_read(DP_HW_VERSION);
  1448. if (version == 0x10020004) {
  1449. if (high) {
  1450. value0 = vm_voltage_swing_hbr3_hbr2[v_level][p_level];
  1451. value1 = vm_pre_emphasis_hbr3_hbr2[v_level][p_level];
  1452. } else {
  1453. value0 = vm_voltage_swing_hbr_rbr[v_level][p_level];
  1454. value1 = vm_pre_emphasis_hbr_rbr[v_level][p_level];
  1455. }
  1456. } else {
  1457. value0 = vm_voltage_swing[v_level][p_level];
  1458. value1 = vm_pre_emphasis[v_level][p_level];
  1459. }
  1460. /* program default setting first */
  1461. io_data = catalog->io.dp_ln_tx0;
  1462. dp_write(TXn_TX_DRV_LVL, 0x2A);
  1463. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  1464. io_data = catalog->io.dp_ln_tx1;
  1465. dp_write(TXn_TX_DRV_LVL, 0x2A);
  1466. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  1467. /* Enable MUX to use Cursor values from these registers */
  1468. value0 |= BIT(5);
  1469. value1 |= BIT(5);
  1470. /* Configure host and panel only if both values are allowed */
  1471. if (value0 != 0xFF && value1 != 0xFF) {
  1472. io_data = catalog->io.dp_ln_tx0;
  1473. dp_write(TXn_TX_DRV_LVL, value0);
  1474. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  1475. io_data = catalog->io.dp_ln_tx1;
  1476. dp_write(TXn_TX_DRV_LVL, value0);
  1477. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  1478. DP_DEBUG("hw: vx_value=0x%x px_value=0x%x\n",
  1479. value0, value1);
  1480. } else {
  1481. DP_ERR("invalid vx (0x%x=0x%x), px (0x%x=0x%x\n",
  1482. v_level, value0, p_level, value1);
  1483. }
  1484. }
  1485. static void dp_catalog_ctrl_send_phy_pattern(struct dp_catalog_ctrl *ctrl,
  1486. u32 pattern)
  1487. {
  1488. struct dp_catalog_private *catalog;
  1489. u32 value = 0x0;
  1490. struct dp_io_data *io_data = NULL;
  1491. if (!ctrl) {
  1492. DP_ERR("invalid input\n");
  1493. return;
  1494. }
  1495. catalog = dp_catalog_get_priv(ctrl);
  1496. io_data = catalog->io.dp_link;
  1497. dp_write(DP_STATE_CTRL, 0x0);
  1498. switch (pattern) {
  1499. case DP_PHY_TEST_PATTERN_D10_2:
  1500. dp_write(DP_STATE_CTRL, 0x1);
  1501. break;
  1502. case DP_PHY_TEST_PATTERN_ERROR_COUNT:
  1503. value &= ~(1 << 16);
  1504. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1505. value |= 0xFC;
  1506. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1507. dp_write(DP_MAINLINK_LEVELS, 0x2);
  1508. dp_write(DP_STATE_CTRL, 0x10);
  1509. break;
  1510. case DP_PHY_TEST_PATTERN_PRBS7:
  1511. dp_write(DP_STATE_CTRL, 0x20);
  1512. break;
  1513. case DP_PHY_TEST_PATTERN_80BIT_CUSTOM:
  1514. dp_write(DP_STATE_CTRL, 0x40);
  1515. /* 00111110000011111000001111100000 */
  1516. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG0, 0x3E0F83E0);
  1517. /* 00001111100000111110000011111000 */
  1518. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG1, 0x0F83E0F8);
  1519. /* 1111100000111110 */
  1520. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG2, 0x0000F83E);
  1521. break;
  1522. case DP_PHY_TEST_PATTERN_CP2520:
  1523. value = dp_read(DP_MAINLINK_CTRL);
  1524. value &= ~BIT(4);
  1525. dp_write(DP_MAINLINK_CTRL, value);
  1526. value = BIT(16);
  1527. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1528. value |= 0xFC;
  1529. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1530. dp_write(DP_MAINLINK_LEVELS, 0x2);
  1531. dp_write(DP_STATE_CTRL, 0x10);
  1532. value = dp_read(DP_MAINLINK_CTRL);
  1533. value |= BIT(0);
  1534. dp_write(DP_MAINLINK_CTRL, value);
  1535. break;
  1536. case DP_PHY_TEST_PATTERN_CP2520_3:
  1537. dp_write(DP_MAINLINK_CTRL, 0x01);
  1538. dp_write(DP_STATE_CTRL, 0x8);
  1539. break;
  1540. default:
  1541. DP_DEBUG("No valid test pattern requested: 0x%x\n", pattern);
  1542. return;
  1543. }
  1544. /* Make sure the test pattern is programmed in the hardware */
  1545. wmb();
  1546. }
  1547. static u32 dp_catalog_ctrl_read_phy_pattern(struct dp_catalog_ctrl *ctrl)
  1548. {
  1549. struct dp_catalog_private *catalog;
  1550. struct dp_io_data *io_data = NULL;
  1551. if (!ctrl) {
  1552. DP_ERR("invalid input\n");
  1553. return 0;
  1554. }
  1555. catalog = dp_catalog_get_priv(ctrl);
  1556. io_data = catalog->io.dp_link;
  1557. return dp_read(DP_MAINLINK_READY);
  1558. }
  1559. static void dp_catalog_ctrl_fec_config(struct dp_catalog_ctrl *ctrl,
  1560. bool enable)
  1561. {
  1562. struct dp_catalog_private *catalog;
  1563. struct dp_io_data *io_data = NULL;
  1564. u32 reg;
  1565. if (!ctrl) {
  1566. DP_ERR("invalid input\n");
  1567. return;
  1568. }
  1569. catalog = dp_catalog_get_priv(ctrl);
  1570. io_data = catalog->io.dp_link;
  1571. reg = dp_read(DP_MAINLINK_CTRL);
  1572. /*
  1573. * fec_en = BIT(12)
  1574. * fec_seq_mode = BIT(22)
  1575. * sde_flush = BIT(23) | BIT(24)
  1576. * fb_boundary_sel = BIT(25)
  1577. */
  1578. if (enable)
  1579. reg |= BIT(12) | BIT(22) | BIT(23) | BIT(24) | BIT(25);
  1580. else
  1581. reg &= ~BIT(12);
  1582. dp_write(DP_MAINLINK_CTRL, reg);
  1583. /* make sure mainlink configuration is updated with fec sequence */
  1584. wmb();
  1585. }
  1586. u32 dp_catalog_get_dp_core_version(struct dp_catalog *dp_catalog)
  1587. {
  1588. struct dp_catalog_private *catalog;
  1589. struct dp_io_data *io_data;
  1590. if (!dp_catalog) {
  1591. DP_ERR("invalid input\n");
  1592. return 0;
  1593. }
  1594. catalog = container_of(dp_catalog, struct dp_catalog_private, dp_catalog);
  1595. if (catalog->dp_core_version)
  1596. return catalog->dp_core_version;
  1597. io_data = catalog->io.dp_ahb;
  1598. return dp_read(DP_HW_VERSION);
  1599. }
  1600. u32 dp_catalog_get_dp_phy_version(struct dp_catalog *dp_catalog)
  1601. {
  1602. struct dp_catalog_private *catalog;
  1603. struct dp_io_data *io_data;
  1604. if (!dp_catalog) {
  1605. DP_ERR("invalid input\n");
  1606. return 0;
  1607. }
  1608. catalog = container_of(dp_catalog, struct dp_catalog_private, dp_catalog);
  1609. if (catalog->dp_phy_version)
  1610. return catalog->dp_phy_version;
  1611. io_data = catalog->io.dp_phy;
  1612. catalog->dp_phy_version = (dp_read(DP_PHY_REVISION_ID3) << 24) |
  1613. (dp_read(DP_PHY_REVISION_ID2) << 16) |
  1614. (dp_read(DP_PHY_REVISION_ID1) << 8) |
  1615. dp_read(DP_PHY_REVISION_ID0);
  1616. return catalog->dp_phy_version;
  1617. }
  1618. static int dp_catalog_reg_dump(struct dp_catalog *dp_catalog,
  1619. char *name, u8 **out_buf, u32 *out_buf_len)
  1620. {
  1621. int ret = 0;
  1622. u8 *buf;
  1623. u32 len;
  1624. struct dp_io_data *io_data;
  1625. struct dp_catalog_private *catalog;
  1626. struct dp_parser *parser;
  1627. if (!dp_catalog) {
  1628. DP_ERR("invalid input\n");
  1629. return -EINVAL;
  1630. }
  1631. catalog = container_of(dp_catalog, struct dp_catalog_private,
  1632. dp_catalog);
  1633. parser = catalog->parser;
  1634. parser->get_io_buf(parser, name);
  1635. io_data = parser->get_io(parser, name);
  1636. if (!io_data) {
  1637. DP_ERR("IO %s not found\n", name);
  1638. ret = -EINVAL;
  1639. goto end;
  1640. }
  1641. buf = io_data->buf;
  1642. len = io_data->io.len;
  1643. if (!buf || !len) {
  1644. DP_ERR("no buffer available\n");
  1645. ret = -ENOMEM;
  1646. goto end;
  1647. }
  1648. if (!strcmp(catalog->exe_mode, "hw") ||
  1649. !strcmp(catalog->exe_mode, "all")) {
  1650. u32 i, data;
  1651. u32 const rowsize = 4;
  1652. void __iomem *addr = io_data->io.base;
  1653. memset(buf, 0, len);
  1654. for (i = 0; i < len / rowsize; i++) {
  1655. data = readl_relaxed(addr);
  1656. memcpy(buf + (rowsize * i), &data, sizeof(u32));
  1657. addr += rowsize;
  1658. }
  1659. }
  1660. *out_buf = buf;
  1661. *out_buf_len = len;
  1662. end:
  1663. if (ret)
  1664. parser->clear_io_buf(parser);
  1665. return ret;
  1666. }
  1667. static void dp_catalog_ctrl_mst_config(struct dp_catalog_ctrl *ctrl,
  1668. bool enable)
  1669. {
  1670. struct dp_catalog_private *catalog;
  1671. struct dp_io_data *io_data = NULL;
  1672. u32 reg;
  1673. if (!ctrl) {
  1674. DP_ERR("invalid input\n");
  1675. return;
  1676. }
  1677. catalog = dp_catalog_get_priv(ctrl);
  1678. io_data = catalog->io.dp_link;
  1679. reg = dp_read(DP_MAINLINK_CTRL);
  1680. if (enable)
  1681. reg |= (0x04000100);
  1682. else
  1683. reg &= ~(0x04000100);
  1684. dp_write(DP_MAINLINK_CTRL, reg);
  1685. /* make sure mainlink MST configuration is updated */
  1686. wmb();
  1687. }
  1688. static void dp_catalog_ctrl_trigger_act(struct dp_catalog_ctrl *ctrl)
  1689. {
  1690. struct dp_catalog_private *catalog;
  1691. struct dp_io_data *io_data = NULL;
  1692. if (!ctrl) {
  1693. DP_ERR("invalid input\n");
  1694. return;
  1695. }
  1696. catalog = dp_catalog_get_priv(ctrl);
  1697. io_data = catalog->io.dp_link;
  1698. dp_write(DP_MST_ACT, 0x1);
  1699. /* make sure ACT signal is performed */
  1700. wmb();
  1701. }
  1702. static void dp_catalog_ctrl_read_act_complete_sts(struct dp_catalog_ctrl *ctrl,
  1703. bool *sts)
  1704. {
  1705. struct dp_catalog_private *catalog;
  1706. struct dp_io_data *io_data = NULL;
  1707. u32 reg;
  1708. if (!ctrl || !sts) {
  1709. DP_ERR("invalid input\n");
  1710. return;
  1711. }
  1712. *sts = false;
  1713. catalog = dp_catalog_get_priv(ctrl);
  1714. io_data = catalog->io.dp_link;
  1715. reg = dp_read(DP_MST_ACT);
  1716. if (!reg)
  1717. *sts = true;
  1718. }
  1719. static void dp_catalog_ctrl_channel_alloc(struct dp_catalog_ctrl *ctrl,
  1720. u32 ch, u32 ch_start_slot, u32 tot_slot_cnt)
  1721. {
  1722. struct dp_catalog_private *catalog;
  1723. struct dp_io_data *io_data = NULL;
  1724. u32 i, slot_reg_1, slot_reg_2, slot;
  1725. u32 reg_off = 0;
  1726. int const num_slots_per_reg = 32;
  1727. if (!ctrl || ch >= DP_STREAM_MAX) {
  1728. DP_ERR("invalid input. ch %d\n", ch);
  1729. return;
  1730. }
  1731. if (ch_start_slot > DP_MAX_TIME_SLOTS ||
  1732. (ch_start_slot + tot_slot_cnt > DP_MAX_TIME_SLOTS)) {
  1733. DP_ERR("invalid slots start %d, tot %d\n",
  1734. ch_start_slot, tot_slot_cnt);
  1735. return;
  1736. }
  1737. catalog = dp_catalog_get_priv(ctrl);
  1738. io_data = catalog->io.dp_link;
  1739. DP_DEBUG("ch %d, start_slot %d, tot_slot %d\n",
  1740. ch, ch_start_slot, tot_slot_cnt);
  1741. if (ch == DP_STREAM_1)
  1742. reg_off = DP_DP1_TIMESLOT_1_32 - DP_DP0_TIMESLOT_1_32;
  1743. slot_reg_1 = 0;
  1744. slot_reg_2 = 0;
  1745. if (ch_start_slot && tot_slot_cnt) {
  1746. ch_start_slot--;
  1747. for (i = 0; i < tot_slot_cnt; i++) {
  1748. if (ch_start_slot < num_slots_per_reg) {
  1749. slot_reg_1 |= BIT(ch_start_slot);
  1750. } else {
  1751. slot = ch_start_slot - num_slots_per_reg;
  1752. slot_reg_2 |= BIT(slot);
  1753. }
  1754. ch_start_slot++;
  1755. }
  1756. }
  1757. DP_DEBUG("ch:%d slot_reg_1:%d, slot_reg_2:%d\n", ch,
  1758. slot_reg_1, slot_reg_2);
  1759. dp_write(DP_DP0_TIMESLOT_1_32 + reg_off, slot_reg_1);
  1760. dp_write(DP_DP0_TIMESLOT_33_63 + reg_off, slot_reg_2);
  1761. }
  1762. static void dp_catalog_ctrl_channel_dealloc(struct dp_catalog_ctrl *ctrl,
  1763. u32 ch, u32 ch_start_slot, u32 tot_slot_cnt)
  1764. {
  1765. struct dp_catalog_private *catalog;
  1766. struct dp_io_data *io_data = NULL;
  1767. u32 i, slot_reg_1, slot_reg_2, slot;
  1768. u32 reg_off = 0;
  1769. if (!ctrl || ch >= DP_STREAM_MAX) {
  1770. DP_ERR("invalid input. ch %d\n", ch);
  1771. return;
  1772. }
  1773. if (ch_start_slot > DP_MAX_TIME_SLOTS ||
  1774. (ch_start_slot + tot_slot_cnt > DP_MAX_TIME_SLOTS)) {
  1775. DP_ERR("invalid slots start %d, tot %d\n",
  1776. ch_start_slot, tot_slot_cnt);
  1777. return;
  1778. }
  1779. catalog = dp_catalog_get_priv(ctrl);
  1780. io_data = catalog->io.dp_link;
  1781. DP_DEBUG("dealloc ch %d, start_slot %d, tot_slot %d\n",
  1782. ch, ch_start_slot, tot_slot_cnt);
  1783. if (ch == DP_STREAM_1)
  1784. reg_off = DP_DP1_TIMESLOT_1_32 - DP_DP0_TIMESLOT_1_32;
  1785. slot_reg_1 = dp_read(DP_DP0_TIMESLOT_1_32 + reg_off);
  1786. slot_reg_2 = dp_read(DP_DP0_TIMESLOT_33_63 + reg_off);
  1787. ch_start_slot = ch_start_slot - 1;
  1788. for (i = 0; i < tot_slot_cnt; i++) {
  1789. if (ch_start_slot < 33) {
  1790. slot_reg_1 &= ~BIT(ch_start_slot);
  1791. } else {
  1792. slot = ch_start_slot - 33;
  1793. slot_reg_2 &= ~BIT(slot);
  1794. }
  1795. ch_start_slot++;
  1796. }
  1797. DP_DEBUG("dealloc ch:%d slot_reg_1:%d, slot_reg_2:%d\n", ch,
  1798. slot_reg_1, slot_reg_2);
  1799. dp_write(DP_DP0_TIMESLOT_1_32 + reg_off, slot_reg_1);
  1800. dp_write(DP_DP0_TIMESLOT_33_63 + reg_off, slot_reg_2);
  1801. }
  1802. static void dp_catalog_ctrl_update_rg(struct dp_catalog_ctrl *ctrl, u32 ch,
  1803. u32 x_int, u32 y_frac_enum)
  1804. {
  1805. struct dp_catalog_private *catalog;
  1806. struct dp_io_data *io_data = NULL;
  1807. u32 rg, reg_off = 0;
  1808. if (!ctrl || ch >= DP_STREAM_MAX) {
  1809. DP_ERR("invalid input. ch %d\n", ch);
  1810. return;
  1811. }
  1812. catalog = dp_catalog_get_priv(ctrl);
  1813. io_data = catalog->io.dp_link;
  1814. rg = y_frac_enum;
  1815. rg |= (x_int << 16);
  1816. DP_DEBUG("ch: %d x_int:%d y_frac_enum:%d rg:%d\n", ch, x_int,
  1817. y_frac_enum, rg);
  1818. if (ch == DP_STREAM_1)
  1819. reg_off = DP_DP1_RG - DP_DP0_RG;
  1820. dp_write(DP_DP0_RG + reg_off, rg);
  1821. }
  1822. static void dp_catalog_ctrl_mainlink_levels(struct dp_catalog_ctrl *ctrl,
  1823. u8 lane_cnt)
  1824. {
  1825. struct dp_catalog_private *catalog;
  1826. struct dp_io_data *io_data;
  1827. u32 mainlink_levels, safe_to_exit_level = 14;
  1828. catalog = dp_catalog_get_priv(ctrl);
  1829. io_data = catalog->io.dp_link;
  1830. switch (lane_cnt) {
  1831. case 1:
  1832. safe_to_exit_level = 14;
  1833. break;
  1834. case 2:
  1835. safe_to_exit_level = 8;
  1836. break;
  1837. case 4:
  1838. safe_to_exit_level = 5;
  1839. break;
  1840. default:
  1841. DP_DEBUG("setting the default safe_to_exit_level = %u\n",
  1842. safe_to_exit_level);
  1843. break;
  1844. }
  1845. mainlink_levels = dp_read(DP_MAINLINK_LEVELS);
  1846. mainlink_levels &= 0xFE0;
  1847. mainlink_levels |= safe_to_exit_level;
  1848. DP_DEBUG("mainlink_level = 0x%x, safe_to_exit_level = 0x%x\n",
  1849. mainlink_levels, safe_to_exit_level);
  1850. dp_write(DP_MAINLINK_LEVELS, mainlink_levels);
  1851. }
  1852. /* panel related catalog functions */
  1853. static int dp_catalog_panel_timing_cfg(struct dp_catalog_panel *panel)
  1854. {
  1855. struct dp_catalog_private *catalog;
  1856. struct dp_io_data *io_data;
  1857. u32 offset = 0, reg;
  1858. if (!panel) {
  1859. DP_ERR("invalid input\n");
  1860. goto end;
  1861. }
  1862. if (panel->stream_id >= DP_STREAM_MAX) {
  1863. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1864. goto end;
  1865. }
  1866. catalog = dp_catalog_get_priv(panel);
  1867. io_data = catalog->io.dp_link;
  1868. if (panel->stream_id == DP_STREAM_1)
  1869. offset = DP1_TOTAL_HOR_VER - DP_TOTAL_HOR_VER;
  1870. dp_write(DP_TOTAL_HOR_VER + offset, panel->total);
  1871. dp_write(DP_START_HOR_VER_FROM_SYNC + offset, panel->sync_start);
  1872. dp_write(DP_HSYNC_VSYNC_WIDTH_POLARITY + offset, panel->width_blanking);
  1873. dp_write(DP_ACTIVE_HOR_VER + offset, panel->dp_active);
  1874. if (panel->stream_id == DP_STREAM_0)
  1875. io_data = catalog->io.dp_p0;
  1876. else
  1877. io_data = catalog->io.dp_p1;
  1878. reg = dp_read(MMSS_DP_INTF_CONFIG);
  1879. if (panel->widebus_en)
  1880. reg |= BIT(4);
  1881. else
  1882. reg &= ~BIT(4);
  1883. dp_write(MMSS_DP_INTF_CONFIG, reg);
  1884. end:
  1885. return 0;
  1886. }
  1887. static void dp_catalog_hpd_config_hpd(struct dp_catalog_hpd *hpd, bool en)
  1888. {
  1889. struct dp_catalog_private *catalog;
  1890. struct dp_io_data *io_data;
  1891. if (!hpd) {
  1892. DP_ERR("invalid input\n");
  1893. return;
  1894. }
  1895. catalog = dp_catalog_get_priv(hpd);
  1896. io_data = catalog->io.dp_aux;
  1897. if (en) {
  1898. u32 reftimer = dp_read(DP_DP_HPD_REFTIMER);
  1899. /* Arm only the UNPLUG and HPD_IRQ interrupts */
  1900. dp_write(DP_DP_HPD_INT_ACK, 0xF);
  1901. dp_write(DP_DP_HPD_INT_MASK, 0xA);
  1902. /* Enable REFTIMER to count 1ms */
  1903. reftimer |= BIT(16);
  1904. dp_write(DP_DP_HPD_REFTIMER, reftimer);
  1905. /* Connect_time is 250us & disconnect_time is 2ms */
  1906. dp_write(DP_DP_HPD_EVENT_TIME_0, 0x3E800FA);
  1907. dp_write(DP_DP_HPD_EVENT_TIME_1, 0x1F407D0);
  1908. /* Enable HPD */
  1909. dp_write(DP_DP_HPD_CTRL, 0x1);
  1910. } else {
  1911. /* Disable HPD */
  1912. dp_write(DP_DP_HPD_CTRL, 0x0);
  1913. }
  1914. }
  1915. static u32 dp_catalog_hpd_get_interrupt(struct dp_catalog_hpd *hpd)
  1916. {
  1917. u32 isr = 0;
  1918. struct dp_catalog_private *catalog;
  1919. struct dp_io_data *io_data;
  1920. if (!hpd) {
  1921. DP_ERR("invalid input\n");
  1922. return isr;
  1923. }
  1924. catalog = dp_catalog_get_priv(hpd);
  1925. io_data = catalog->io.dp_aux;
  1926. isr = dp_read(DP_DP_HPD_INT_STATUS);
  1927. dp_write(DP_DP_HPD_INT_ACK, (isr & 0xf));
  1928. return isr;
  1929. }
  1930. static void dp_catalog_audio_init(struct dp_catalog_audio *audio)
  1931. {
  1932. struct dp_catalog_private *catalog;
  1933. static u32 sdp_map[][DP_AUDIO_SDP_HEADER_MAX] = {
  1934. {
  1935. MMSS_DP_AUDIO_STREAM_0,
  1936. MMSS_DP_AUDIO_STREAM_1,
  1937. MMSS_DP_AUDIO_STREAM_1,
  1938. },
  1939. {
  1940. MMSS_DP_AUDIO_TIMESTAMP_0,
  1941. MMSS_DP_AUDIO_TIMESTAMP_1,
  1942. MMSS_DP_AUDIO_TIMESTAMP_1,
  1943. },
  1944. {
  1945. MMSS_DP_AUDIO_INFOFRAME_0,
  1946. MMSS_DP_AUDIO_INFOFRAME_1,
  1947. MMSS_DP_AUDIO_INFOFRAME_1,
  1948. },
  1949. {
  1950. MMSS_DP_AUDIO_COPYMANAGEMENT_0,
  1951. MMSS_DP_AUDIO_COPYMANAGEMENT_1,
  1952. MMSS_DP_AUDIO_COPYMANAGEMENT_1,
  1953. },
  1954. {
  1955. MMSS_DP_AUDIO_ISRC_0,
  1956. MMSS_DP_AUDIO_ISRC_1,
  1957. MMSS_DP_AUDIO_ISRC_1,
  1958. },
  1959. };
  1960. if (!audio)
  1961. return;
  1962. catalog = dp_catalog_get_priv(audio);
  1963. catalog->audio_map = sdp_map;
  1964. }
  1965. static void dp_catalog_audio_config_sdp(struct dp_catalog_audio *audio)
  1966. {
  1967. struct dp_catalog_private *catalog;
  1968. struct dp_io_data *io_data;
  1969. u32 sdp_cfg = 0, sdp_cfg_off = 0;
  1970. u32 sdp_cfg2 = 0, sdp_cfg2_off = 0;
  1971. if (!audio)
  1972. return;
  1973. if (audio->stream_id >= DP_STREAM_MAX) {
  1974. DP_ERR("invalid stream id:%d\n", audio->stream_id);
  1975. return;
  1976. }
  1977. if (audio->stream_id == DP_STREAM_1) {
  1978. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  1979. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  1980. }
  1981. catalog = dp_catalog_get_priv(audio);
  1982. io_data = catalog->io.dp_link;
  1983. sdp_cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  1984. /* AUDIO_TIMESTAMP_SDP_EN */
  1985. sdp_cfg |= BIT(1);
  1986. /* AUDIO_STREAM_SDP_EN */
  1987. sdp_cfg |= BIT(2);
  1988. /* AUDIO_COPY_MANAGEMENT_SDP_EN */
  1989. sdp_cfg |= BIT(5);
  1990. /* AUDIO_ISRC_SDP_EN */
  1991. sdp_cfg |= BIT(6);
  1992. /* AUDIO_INFOFRAME_SDP_EN */
  1993. sdp_cfg |= BIT(20);
  1994. DP_DEBUG("sdp_cfg = 0x%x\n", sdp_cfg);
  1995. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, sdp_cfg);
  1996. sdp_cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg_off);
  1997. /* IFRM_REGSRC -> Do not use reg values */
  1998. sdp_cfg2 &= ~BIT(0);
  1999. /* AUDIO_STREAM_HB3_REGSRC-> Do not use reg values */
  2000. sdp_cfg2 &= ~BIT(1);
  2001. DP_DEBUG("sdp_cfg2 = 0x%x\n", sdp_cfg2);
  2002. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg_off, sdp_cfg2);
  2003. }
  2004. static void dp_catalog_audio_get_header(struct dp_catalog_audio *audio)
  2005. {
  2006. struct dp_catalog_private *catalog;
  2007. u32 (*sdp_map)[DP_AUDIO_SDP_HEADER_MAX];
  2008. struct dp_io_data *io_data;
  2009. enum dp_catalog_audio_sdp_type sdp;
  2010. enum dp_catalog_audio_header_type header;
  2011. if (!audio)
  2012. return;
  2013. catalog = dp_catalog_get_priv(audio);
  2014. io_data = catalog->io.dp_link;
  2015. sdp_map = catalog->audio_map;
  2016. sdp = audio->sdp_type;
  2017. header = audio->sdp_header;
  2018. audio->data = dp_read(sdp_map[sdp][header]);
  2019. }
  2020. static void dp_catalog_audio_set_header(struct dp_catalog_audio *audio)
  2021. {
  2022. struct dp_catalog_private *catalog;
  2023. u32 (*sdp_map)[DP_AUDIO_SDP_HEADER_MAX];
  2024. struct dp_io_data *io_data;
  2025. enum dp_catalog_audio_sdp_type sdp;
  2026. enum dp_catalog_audio_header_type header;
  2027. u32 data;
  2028. if (!audio)
  2029. return;
  2030. catalog = dp_catalog_get_priv(audio);
  2031. io_data = catalog->io.dp_link;
  2032. sdp_map = catalog->audio_map;
  2033. sdp = audio->sdp_type;
  2034. header = audio->sdp_header;
  2035. data = audio->data;
  2036. dp_write(sdp_map[sdp][header], data);
  2037. }
  2038. static void dp_catalog_audio_config_acr(struct dp_catalog_audio *audio)
  2039. {
  2040. struct dp_catalog_private *catalog;
  2041. struct dp_io_data *io_data;
  2042. u32 acr_ctrl, select;
  2043. catalog = dp_catalog_get_priv(audio);
  2044. select = audio->data;
  2045. io_data = catalog->io.dp_link;
  2046. acr_ctrl = select << 4 | BIT(31) | BIT(8) | BIT(14);
  2047. DP_DEBUG("select = 0x%x, acr_ctrl = 0x%x\n", select, acr_ctrl);
  2048. dp_write(MMSS_DP_AUDIO_ACR_CTRL, acr_ctrl);
  2049. }
  2050. static void dp_catalog_audio_enable(struct dp_catalog_audio *audio)
  2051. {
  2052. struct dp_catalog_private *catalog;
  2053. struct dp_io_data *io_data;
  2054. bool enable;
  2055. u32 audio_ctrl;
  2056. catalog = dp_catalog_get_priv(audio);
  2057. io_data = catalog->io.dp_link;
  2058. enable = !!audio->data;
  2059. audio_ctrl = dp_read(MMSS_DP_AUDIO_CFG);
  2060. if (enable)
  2061. audio_ctrl |= BIT(0);
  2062. else
  2063. audio_ctrl &= ~BIT(0);
  2064. DP_DEBUG("dp_audio_cfg = 0x%x\n", audio_ctrl);
  2065. dp_write(MMSS_DP_AUDIO_CFG, audio_ctrl);
  2066. /* make sure audio engine is disabled */
  2067. wmb();
  2068. }
  2069. static void dp_catalog_config_spd_header(struct dp_catalog_panel *panel)
  2070. {
  2071. struct dp_catalog_private *catalog;
  2072. struct dp_io_data *io_data;
  2073. u32 value, new_value, offset = 0;
  2074. u8 parity_byte;
  2075. if (!panel || panel->stream_id >= DP_STREAM_MAX)
  2076. return;
  2077. catalog = dp_catalog_get_priv(panel);
  2078. io_data = catalog->io.dp_link;
  2079. if (panel->stream_id == DP_STREAM_1)
  2080. offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  2081. /* Config header and parity byte 1 */
  2082. value = dp_read(MMSS_DP_GENERIC1_0 + offset);
  2083. new_value = 0x83;
  2084. parity_byte = dp_header_get_parity(new_value);
  2085. value |= ((new_value << HEADER_BYTE_1_BIT)
  2086. | (parity_byte << PARITY_BYTE_1_BIT));
  2087. DP_DEBUG("Header Byte 1: value = 0x%x, parity_byte = 0x%x\n",
  2088. value, parity_byte);
  2089. dp_write(MMSS_DP_GENERIC1_0 + offset, value);
  2090. /* Config header and parity byte 2 */
  2091. value = dp_read(MMSS_DP_GENERIC1_1 + offset);
  2092. new_value = 0x1b;
  2093. parity_byte = dp_header_get_parity(new_value);
  2094. value |= ((new_value << HEADER_BYTE_2_BIT)
  2095. | (parity_byte << PARITY_BYTE_2_BIT));
  2096. DP_DEBUG("Header Byte 2: value = 0x%x, parity_byte = 0x%x\n",
  2097. value, parity_byte);
  2098. dp_write(MMSS_DP_GENERIC1_1 + offset, value);
  2099. /* Config header and parity byte 3 */
  2100. value = dp_read(MMSS_DP_GENERIC1_1 + offset);
  2101. new_value = (0x0 | (0x12 << 2));
  2102. parity_byte = dp_header_get_parity(new_value);
  2103. value |= ((new_value << HEADER_BYTE_3_BIT)
  2104. | (parity_byte << PARITY_BYTE_3_BIT));
  2105. DP_DEBUG("Header Byte 3: value = 0x%x, parity_byte = 0x%x\n",
  2106. new_value, parity_byte);
  2107. dp_write(MMSS_DP_GENERIC1_1 + offset, value);
  2108. }
  2109. static void dp_catalog_panel_config_spd(struct dp_catalog_panel *panel)
  2110. {
  2111. struct dp_catalog_private *catalog;
  2112. struct dp_io_data *io_data;
  2113. u32 spd_cfg = 0, spd_cfg2 = 0;
  2114. u8 *vendor = NULL, *product = NULL;
  2115. u32 offset = 0;
  2116. u32 sdp_cfg_off = 0;
  2117. u32 sdp_cfg2_off = 0;
  2118. /*
  2119. * Source Device Information
  2120. * 00h unknown
  2121. * 01h Digital STB
  2122. * 02h DVD
  2123. * 03h D-VHS
  2124. * 04h HDD Video
  2125. * 05h DVC
  2126. * 06h DSC
  2127. * 07h Video CD
  2128. * 08h Game
  2129. * 09h PC general
  2130. * 0ah Bluray-Disc
  2131. * 0bh Super Audio CD
  2132. * 0ch HD DVD
  2133. * 0dh PMP
  2134. * 0eh-ffh reserved
  2135. */
  2136. u32 device_type = 0;
  2137. if (!panel || panel->stream_id >= DP_STREAM_MAX)
  2138. return;
  2139. catalog = dp_catalog_get_priv(panel);
  2140. io_data = catalog->io.dp_link;
  2141. if (panel->stream_id == DP_STREAM_1)
  2142. offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  2143. dp_catalog_config_spd_header(panel);
  2144. vendor = panel->spd_vendor_name;
  2145. product = panel->spd_product_description;
  2146. dp_write(MMSS_DP_GENERIC1_2 + offset,
  2147. ((vendor[0] & 0x7f) |
  2148. ((vendor[1] & 0x7f) << 8) |
  2149. ((vendor[2] & 0x7f) << 16) |
  2150. ((vendor[3] & 0x7f) << 24)));
  2151. dp_write(MMSS_DP_GENERIC1_3 + offset,
  2152. ((vendor[4] & 0x7f) |
  2153. ((vendor[5] & 0x7f) << 8) |
  2154. ((vendor[6] & 0x7f) << 16) |
  2155. ((vendor[7] & 0x7f) << 24)));
  2156. dp_write(MMSS_DP_GENERIC1_4 + offset,
  2157. ((product[0] & 0x7f) |
  2158. ((product[1] & 0x7f) << 8) |
  2159. ((product[2] & 0x7f) << 16) |
  2160. ((product[3] & 0x7f) << 24)));
  2161. dp_write(MMSS_DP_GENERIC1_5 + offset,
  2162. ((product[4] & 0x7f) |
  2163. ((product[5] & 0x7f) << 8) |
  2164. ((product[6] & 0x7f) << 16) |
  2165. ((product[7] & 0x7f) << 24)));
  2166. dp_write(MMSS_DP_GENERIC1_6 + offset,
  2167. ((product[8] & 0x7f) |
  2168. ((product[9] & 0x7f) << 8) |
  2169. ((product[10] & 0x7f) << 16) |
  2170. ((product[11] & 0x7f) << 24)));
  2171. dp_write(MMSS_DP_GENERIC1_7 + offset,
  2172. ((product[12] & 0x7f) |
  2173. ((product[13] & 0x7f) << 8) |
  2174. ((product[14] & 0x7f) << 16) |
  2175. ((product[15] & 0x7f) << 24)));
  2176. dp_write(MMSS_DP_GENERIC1_8 + offset, device_type);
  2177. dp_write(MMSS_DP_GENERIC1_9 + offset, 0x00);
  2178. if (panel->stream_id == DP_STREAM_1) {
  2179. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  2180. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  2181. }
  2182. spd_cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  2183. /* GENERIC1_SDP for SPD Infoframe */
  2184. spd_cfg |= BIT(18);
  2185. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, spd_cfg);
  2186. spd_cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  2187. /* 28 data bytes for SPD Infoframe with GENERIC1 set */
  2188. spd_cfg2 |= BIT(17);
  2189. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, spd_cfg2);
  2190. dp_catalog_panel_sdp_update(panel);
  2191. }
  2192. static void dp_catalog_get_io_buf(struct dp_catalog_private *catalog)
  2193. {
  2194. struct dp_parser *parser = catalog->parser;
  2195. dp_catalog_fill_io_buf(dp_ahb);
  2196. dp_catalog_fill_io_buf(dp_aux);
  2197. dp_catalog_fill_io_buf(dp_link);
  2198. dp_catalog_fill_io_buf(dp_p0);
  2199. dp_catalog_fill_io_buf(dp_phy);
  2200. dp_catalog_fill_io_buf(dp_ln_tx0);
  2201. dp_catalog_fill_io_buf(dp_ln_tx1);
  2202. dp_catalog_fill_io_buf(dp_pll);
  2203. dp_catalog_fill_io_buf(usb3_dp_com);
  2204. dp_catalog_fill_io_buf(dp_mmss_cc);
  2205. dp_catalog_fill_io_buf(hdcp_physical);
  2206. dp_catalog_fill_io_buf(dp_p1);
  2207. dp_catalog_fill_io_buf(dp_tcsr);
  2208. }
  2209. static void dp_catalog_get_io(struct dp_catalog_private *catalog)
  2210. {
  2211. struct dp_parser *parser = catalog->parser;
  2212. dp_catalog_fill_io(dp_ahb);
  2213. dp_catalog_fill_io(dp_aux);
  2214. dp_catalog_fill_io(dp_link);
  2215. dp_catalog_fill_io(dp_p0);
  2216. dp_catalog_fill_io(dp_phy);
  2217. dp_catalog_fill_io(dp_ln_tx0);
  2218. dp_catalog_fill_io(dp_ln_tx1);
  2219. dp_catalog_fill_io(dp_pll);
  2220. dp_catalog_fill_io(usb3_dp_com);
  2221. dp_catalog_fill_io(dp_mmss_cc);
  2222. dp_catalog_fill_io(hdcp_physical);
  2223. dp_catalog_fill_io(dp_p1);
  2224. dp_catalog_fill_io(dp_tcsr);
  2225. }
  2226. static void dp_catalog_set_exe_mode(struct dp_catalog *dp_catalog, char *mode)
  2227. {
  2228. struct dp_catalog_private *catalog;
  2229. if (!dp_catalog) {
  2230. DP_ERR("invalid input\n");
  2231. return;
  2232. }
  2233. catalog = container_of(dp_catalog, struct dp_catalog_private,
  2234. dp_catalog);
  2235. strlcpy(catalog->exe_mode, mode, sizeof(catalog->exe_mode));
  2236. if (!strcmp(catalog->exe_mode, "hw"))
  2237. catalog->parser->clear_io_buf(catalog->parser);
  2238. else
  2239. dp_catalog_get_io_buf(catalog);
  2240. if (!strcmp(catalog->exe_mode, "hw") ||
  2241. !strcmp(catalog->exe_mode, "all")) {
  2242. catalog->read = dp_read_hw;
  2243. catalog->write = dp_write_hw;
  2244. dp_catalog->sub->read = dp_read_sub_hw;
  2245. dp_catalog->sub->write = dp_write_sub_hw;
  2246. } else {
  2247. catalog->read = dp_read_sw;
  2248. catalog->write = dp_write_sw;
  2249. dp_catalog->sub->read = dp_read_sub_sw;
  2250. dp_catalog->sub->write = dp_write_sub_sw;
  2251. }
  2252. }
  2253. static int dp_catalog_init(struct device *dev, struct dp_catalog *dp_catalog,
  2254. struct dp_parser *parser)
  2255. {
  2256. int rc = 0;
  2257. struct dp_catalog_private *catalog = container_of(dp_catalog,
  2258. struct dp_catalog_private, dp_catalog);
  2259. switch (parser->hw_cfg.phy_version) {
  2260. case DP_PHY_VERSION_4_2_0:
  2261. dp_catalog->sub = dp_catalog_get_v420(dev, dp_catalog,
  2262. &catalog->io);
  2263. break;
  2264. case DP_PHY_VERSION_2_0_0:
  2265. dp_catalog->sub = dp_catalog_get_v200(dev, dp_catalog,
  2266. &catalog->io);
  2267. break;
  2268. default:
  2269. goto end;
  2270. }
  2271. if (IS_ERR(dp_catalog->sub)) {
  2272. rc = PTR_ERR(dp_catalog->sub);
  2273. dp_catalog->sub = NULL;
  2274. } else {
  2275. dp_catalog->sub->read = dp_read_sub_hw;
  2276. dp_catalog->sub->write = dp_write_sub_hw;
  2277. }
  2278. end:
  2279. return rc;
  2280. }
  2281. void dp_catalog_put(struct dp_catalog *dp_catalog)
  2282. {
  2283. struct dp_catalog_private *catalog;
  2284. if (!dp_catalog)
  2285. return;
  2286. catalog = container_of(dp_catalog, struct dp_catalog_private,
  2287. dp_catalog);
  2288. if (dp_catalog->sub && dp_catalog->sub->put)
  2289. dp_catalog->sub->put(dp_catalog);
  2290. catalog->parser->clear_io_buf(catalog->parser);
  2291. devm_kfree(catalog->dev, catalog);
  2292. }
  2293. struct dp_catalog *dp_catalog_get(struct device *dev, struct dp_parser *parser)
  2294. {
  2295. int rc = 0;
  2296. struct dp_catalog *dp_catalog;
  2297. struct dp_catalog_private *catalog;
  2298. struct dp_catalog_aux aux = {
  2299. .read_data = dp_catalog_aux_read_data,
  2300. .write_data = dp_catalog_aux_write_data,
  2301. .write_trans = dp_catalog_aux_write_trans,
  2302. .clear_trans = dp_catalog_aux_clear_trans,
  2303. .reset = dp_catalog_aux_reset,
  2304. .update_aux_cfg = dp_catalog_aux_update_cfg,
  2305. .enable = dp_catalog_aux_enable,
  2306. .setup = dp_catalog_aux_setup,
  2307. .get_irq = dp_catalog_aux_get_irq,
  2308. .clear_hw_interrupts = dp_catalog_aux_clear_hw_interrupts,
  2309. };
  2310. struct dp_catalog_ctrl ctrl = {
  2311. .state_ctrl = dp_catalog_ctrl_state_ctrl,
  2312. .config_ctrl = dp_catalog_ctrl_config_ctrl,
  2313. .lane_mapping = dp_catalog_ctrl_lane_mapping,
  2314. .lane_pnswap = dp_catalog_ctrl_lane_pnswap,
  2315. .mainlink_ctrl = dp_catalog_ctrl_mainlink_ctrl,
  2316. .set_pattern = dp_catalog_ctrl_set_pattern,
  2317. .reset = dp_catalog_ctrl_reset,
  2318. .usb_reset = dp_catalog_ctrl_usb_reset,
  2319. .mainlink_ready = dp_catalog_ctrl_mainlink_ready,
  2320. .enable_irq = dp_catalog_ctrl_enable_irq,
  2321. .phy_reset = dp_catalog_ctrl_phy_reset,
  2322. .phy_lane_cfg = dp_catalog_ctrl_phy_lane_cfg,
  2323. .update_vx_px = dp_catalog_ctrl_update_vx_px,
  2324. .get_interrupt = dp_catalog_ctrl_get_interrupt,
  2325. .read_hdcp_status = dp_catalog_ctrl_read_hdcp_status,
  2326. .send_phy_pattern = dp_catalog_ctrl_send_phy_pattern,
  2327. .read_phy_pattern = dp_catalog_ctrl_read_phy_pattern,
  2328. .mst_config = dp_catalog_ctrl_mst_config,
  2329. .trigger_act = dp_catalog_ctrl_trigger_act,
  2330. .read_act_complete_sts = dp_catalog_ctrl_read_act_complete_sts,
  2331. .channel_alloc = dp_catalog_ctrl_channel_alloc,
  2332. .update_rg = dp_catalog_ctrl_update_rg,
  2333. .channel_dealloc = dp_catalog_ctrl_channel_dealloc,
  2334. .fec_config = dp_catalog_ctrl_fec_config,
  2335. .mainlink_levels = dp_catalog_ctrl_mainlink_levels,
  2336. .late_phy_init = dp_catalog_ctrl_late_phy_init,
  2337. };
  2338. struct dp_catalog_hpd hpd = {
  2339. .config_hpd = dp_catalog_hpd_config_hpd,
  2340. .get_interrupt = dp_catalog_hpd_get_interrupt,
  2341. };
  2342. struct dp_catalog_audio audio = {
  2343. .init = dp_catalog_audio_init,
  2344. .config_acr = dp_catalog_audio_config_acr,
  2345. .enable = dp_catalog_audio_enable,
  2346. .config_sdp = dp_catalog_audio_config_sdp,
  2347. .set_header = dp_catalog_audio_set_header,
  2348. .get_header = dp_catalog_audio_get_header,
  2349. };
  2350. struct dp_catalog_panel panel = {
  2351. .timing_cfg = dp_catalog_panel_timing_cfg,
  2352. .config_hdr = dp_catalog_panel_config_hdr,
  2353. .config_sdp = dp_catalog_panel_config_sdp,
  2354. .tpg_config = dp_catalog_panel_tpg_cfg,
  2355. .config_spd = dp_catalog_panel_config_spd,
  2356. .config_misc = dp_catalog_panel_config_misc,
  2357. .set_colorspace = dp_catalog_panel_set_colorspace,
  2358. .config_msa = dp_catalog_panel_config_msa,
  2359. .update_transfer_unit = dp_catalog_panel_update_transfer_unit,
  2360. .config_ctrl = dp_catalog_panel_config_ctrl,
  2361. .config_dto = dp_catalog_panel_config_dto,
  2362. .dsc_cfg = dp_catalog_panel_dsc_cfg,
  2363. .pps_flush = dp_catalog_panel_pps_flush,
  2364. .dhdr_flush = dp_catalog_panel_dhdr_flush,
  2365. .dhdr_busy = dp_catalog_panel_dhdr_busy,
  2366. };
  2367. if (!dev || !parser) {
  2368. DP_ERR("invalid input\n");
  2369. rc = -EINVAL;
  2370. goto error;
  2371. }
  2372. catalog = devm_kzalloc(dev, sizeof(*catalog), GFP_KERNEL);
  2373. if (!catalog) {
  2374. rc = -ENOMEM;
  2375. goto error;
  2376. }
  2377. catalog->dev = dev;
  2378. catalog->parser = parser;
  2379. catalog->read = dp_read_hw;
  2380. catalog->write = dp_write_hw;
  2381. dp_catalog_get_io(catalog);
  2382. strlcpy(catalog->exe_mode, "hw", sizeof(catalog->exe_mode));
  2383. dp_catalog = &catalog->dp_catalog;
  2384. dp_catalog->aux = aux;
  2385. dp_catalog->ctrl = ctrl;
  2386. dp_catalog->hpd = hpd;
  2387. dp_catalog->audio = audio;
  2388. dp_catalog->panel = panel;
  2389. rc = dp_catalog_init(dev, dp_catalog, parser);
  2390. if (rc) {
  2391. dp_catalog_put(dp_catalog);
  2392. goto error;
  2393. }
  2394. dp_catalog->set_exe_mode = dp_catalog_set_exe_mode;
  2395. dp_catalog->get_reg_dump = dp_catalog_reg_dump;
  2396. return dp_catalog;
  2397. error:
  2398. return ERR_PTR(rc);
  2399. }