wlan_firmware_service_v01.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  18. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  19. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  20. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  21. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  22. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  23. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  24. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  25. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  26. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  27. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  28. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  29. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  30. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  31. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  32. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  33. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  34. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  35. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  36. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  37. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  38. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  39. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  40. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  41. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  42. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  43. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  44. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  45. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  46. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  47. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  48. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  49. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  50. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  51. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  52. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  53. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  54. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  55. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  56. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  57. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  58. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  59. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  60. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  61. #define QMI_WLFW_INI_RESP_V01 0x002F
  62. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  63. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  64. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  65. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  66. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  67. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  68. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  69. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  70. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  71. #define QMI_WLFW_INI_REQ_V01 0x002F
  72. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  73. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  74. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  75. #define QMI_WLFW_CAP_RESP_V01 0x0024
  76. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  77. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  78. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  79. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  80. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  81. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  82. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  83. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  84. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  85. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  86. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  87. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  88. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  89. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  90. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  91. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  92. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  93. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  94. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  95. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  96. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  97. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  98. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  99. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  100. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  101. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  102. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  103. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  104. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  105. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  106. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  107. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  108. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  109. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  110. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  111. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  112. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  113. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  114. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  115. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  116. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  117. #define QMI_WLFW_MAX_NUM_CE_V01 12
  118. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  119. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  120. #define QMI_WLFW_MAX_STR_LEN_V01 16
  121. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  122. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  123. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  124. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  125. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  126. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  127. enum wlfw_driver_mode_enum_v01 {
  128. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  129. QMI_WLFW_MISSION_V01 = 0,
  130. QMI_WLFW_FTM_V01 = 1,
  131. QMI_WLFW_EPPING_V01 = 2,
  132. QMI_WLFW_WALTEST_V01 = 3,
  133. QMI_WLFW_OFF_V01 = 4,
  134. QMI_WLFW_CCPM_V01 = 5,
  135. QMI_WLFW_QVIT_V01 = 6,
  136. QMI_WLFW_CALIBRATION_V01 = 7,
  137. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  138. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  139. };
  140. enum wlfw_cal_temp_id_enum_v01 {
  141. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  142. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  143. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  144. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  145. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  146. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  147. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  148. };
  149. enum wlfw_pipedir_enum_v01 {
  150. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  151. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  152. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  153. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  154. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  155. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  156. };
  157. enum wlfw_mem_type_enum_v01 {
  158. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  159. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  160. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  161. QMI_WLFW_MEM_BDF_V01 = 2,
  162. QMI_WLFW_MEM_M3_V01 = 3,
  163. QMI_WLFW_MEM_CAL_V01 = 4,
  164. QMI_WLFW_MEM_DPD_V01 = 5,
  165. QMI_WLFW_MEM_QDSS_V01 = 6,
  166. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  167. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  168. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  169. QMI_WLFW_AFC_MEM_V01 = 10,
  170. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  171. };
  172. enum wlfw_qdss_trace_mode_enum_v01 {
  173. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  174. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  175. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  176. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  177. };
  178. enum wlfw_wfc_media_quality_v01 {
  179. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  180. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  181. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  182. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  183. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  184. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  185. };
  186. enum wlfw_soc_wake_enum_v01 {
  187. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  188. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  189. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  190. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  191. };
  192. enum wlfw_host_build_type_v01 {
  193. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  194. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  195. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  196. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  197. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  198. };
  199. enum wlfw_qmi_param_value_v01 {
  200. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  201. QMI_PARAM_INVALID_V01 = 0,
  202. QMI_PARAM_ENABLE_V01 = 1,
  203. QMI_PARAM_DISABLE_V01 = 2,
  204. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  205. };
  206. enum wlfw_rd_card_chain_cap_v01 {
  207. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  208. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  209. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  210. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  211. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  212. };
  213. enum wlfw_pcie_gen_speed_v01 {
  214. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  215. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  216. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  217. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  218. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  219. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  220. };
  221. enum wlfw_power_save_mode_v01 {
  222. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  223. WLFW_POWER_SAVE_ENTER_V01 = 0,
  224. WLFW_POWER_SAVE_EXIT_V01 = 1,
  225. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  226. };
  227. enum wlfw_m3_segment_type_v01 {
  228. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  229. QMI_M3_SEGMENT_INVALID_V01 = 0,
  230. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  231. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  232. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  233. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  234. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  235. QMI_M3_SEGMENT_MAX_V01 = 6,
  236. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  237. };
  238. enum cnss_feature_v01 {
  239. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  240. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  241. CNSS_DRV_SUPPORT_V01 = 1,
  242. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  243. CNSS_MAX_FEATURE_V01 = 64,
  244. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  245. };
  246. enum wlfw_bdf_dnld_method_v01 {
  247. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  248. WLFW_DIRECT_BDF_COPY_V01 = 0,
  249. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  250. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  251. };
  252. enum wlfw_gpio_info_type_v01 {
  253. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  254. WLAN_EN_GPIO_V01 = 0,
  255. BT_EN_GPIO_V01 = 1,
  256. HOST_SOL_GPIO_V01 = 2,
  257. TARGET_SOL_GPIO_V01 = 3,
  258. GPIO_TYPE_MAX_V01 = 4,
  259. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  260. };
  261. enum wlfw_ini_file_type_v01 {
  262. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  263. WLFW_INI_CFG_FILE_V01 = 0,
  264. WLFW_CONN_ROAM_INI_V01 = 1,
  265. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  266. };
  267. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  268. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  269. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  270. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  271. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  272. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  273. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  274. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  275. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  276. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  277. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  278. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  279. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  280. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  281. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  282. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  283. u32 pipe_num;
  284. enum wlfw_pipedir_enum_v01 pipe_dir;
  285. u32 nentries;
  286. u32 nbytes_max;
  287. u32 flags;
  288. };
  289. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  290. u32 service_id;
  291. enum wlfw_pipedir_enum_v01 pipe_dir;
  292. u32 pipe_num;
  293. };
  294. struct wlfw_shadow_reg_cfg_s_v01 {
  295. u16 id;
  296. u16 offset;
  297. };
  298. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  299. u32 addr;
  300. };
  301. struct wlfw_rri_over_ddr_cfg_s_v01 {
  302. u32 base_addr_low;
  303. u32 base_addr_high;
  304. };
  305. struct wlfw_msi_cfg_s_v01 {
  306. u16 ce_id;
  307. u16 msi_vector;
  308. };
  309. struct wlfw_memory_region_info_s_v01 {
  310. u64 region_addr;
  311. u32 size;
  312. u8 secure_flag;
  313. };
  314. struct wlfw_mem_cfg_s_v01 {
  315. u64 offset;
  316. u32 size;
  317. u8 secure_flag;
  318. };
  319. struct wlfw_mem_seg_s_v01 {
  320. u32 size;
  321. enum wlfw_mem_type_enum_v01 type;
  322. u32 mem_cfg_len;
  323. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  324. };
  325. struct wlfw_mem_seg_resp_s_v01 {
  326. u64 addr;
  327. u32 size;
  328. enum wlfw_mem_type_enum_v01 type;
  329. u8 restore;
  330. };
  331. struct wlfw_rf_chip_info_s_v01 {
  332. u32 chip_id;
  333. u32 chip_family;
  334. };
  335. struct wlfw_rf_board_info_s_v01 {
  336. u32 board_id;
  337. };
  338. struct wlfw_soc_info_s_v01 {
  339. u32 soc_id;
  340. };
  341. struct wlfw_fw_version_info_s_v01 {
  342. u32 fw_version;
  343. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  344. };
  345. struct wlfw_host_ddr_range_s_v01 {
  346. u64 start;
  347. u64 size;
  348. };
  349. struct wlfw_m3_segment_info_s_v01 {
  350. enum wlfw_m3_segment_type_v01 type;
  351. u64 addr;
  352. u64 size;
  353. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  354. };
  355. struct wlfw_dev_mem_info_s_v01 {
  356. u64 start;
  357. u64 size;
  358. };
  359. struct wlfw_host_mlo_chip_info_s_v01 {
  360. u8 chip_id;
  361. u8 num_local_links;
  362. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  363. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  364. };
  365. struct wlfw_pmu_param_v01 {
  366. u8 pin_name[32];
  367. u32 wake_volt_valid;
  368. u32 wake_volt;
  369. u32 sleep_volt_valid;
  370. u32 sleep_volt;
  371. };
  372. struct wlfw_pmu_cfg_v01 {
  373. u32 pmu_param_len;
  374. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  375. };
  376. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  377. u32 addr;
  378. };
  379. struct wlfw_ind_register_req_msg_v01 {
  380. u8 fw_ready_enable_valid;
  381. u8 fw_ready_enable;
  382. u8 initiate_cal_download_enable_valid;
  383. u8 initiate_cal_download_enable;
  384. u8 initiate_cal_update_enable_valid;
  385. u8 initiate_cal_update_enable;
  386. u8 msa_ready_enable_valid;
  387. u8 msa_ready_enable;
  388. u8 pin_connect_result_enable_valid;
  389. u8 pin_connect_result_enable;
  390. u8 client_id_valid;
  391. u32 client_id;
  392. u8 request_mem_enable_valid;
  393. u8 request_mem_enable;
  394. u8 fw_mem_ready_enable_valid;
  395. u8 fw_mem_ready_enable;
  396. u8 fw_init_done_enable_valid;
  397. u8 fw_init_done_enable;
  398. u8 rejuvenate_enable_valid;
  399. u32 rejuvenate_enable;
  400. u8 xo_cal_enable_valid;
  401. u8 xo_cal_enable;
  402. u8 cal_done_enable_valid;
  403. u8 cal_done_enable;
  404. u8 qdss_trace_req_mem_enable_valid;
  405. u8 qdss_trace_req_mem_enable;
  406. u8 qdss_trace_save_enable_valid;
  407. u8 qdss_trace_save_enable;
  408. u8 qdss_trace_free_enable_valid;
  409. u8 qdss_trace_free_enable;
  410. u8 respond_get_info_enable_valid;
  411. u8 respond_get_info_enable;
  412. u8 m3_dump_upload_req_enable_valid;
  413. u8 m3_dump_upload_req_enable;
  414. u8 wfc_call_twt_config_enable_valid;
  415. u8 wfc_call_twt_config_enable;
  416. u8 qdss_mem_ready_enable_valid;
  417. u8 qdss_mem_ready_enable;
  418. u8 m3_dump_upload_segments_req_enable_valid;
  419. u8 m3_dump_upload_segments_req_enable;
  420. };
  421. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 86
  422. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  423. struct wlfw_ind_register_resp_msg_v01 {
  424. struct qmi_response_type_v01 resp;
  425. u8 fw_status_valid;
  426. u64 fw_status;
  427. };
  428. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  429. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  430. struct wlfw_fw_ready_ind_msg_v01 {
  431. char placeholder;
  432. };
  433. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  434. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  435. struct wlfw_msa_ready_ind_msg_v01 {
  436. u8 hang_data_addr_offset_valid;
  437. u32 hang_data_addr_offset;
  438. u8 hang_data_length_valid;
  439. u16 hang_data_length;
  440. };
  441. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  442. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  443. struct wlfw_pin_connect_result_ind_msg_v01 {
  444. u8 pwr_pin_result_valid;
  445. u32 pwr_pin_result;
  446. u8 phy_io_pin_result_valid;
  447. u32 phy_io_pin_result;
  448. u8 rf_pin_result_valid;
  449. u32 rf_pin_result;
  450. };
  451. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  452. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  453. struct wlfw_wlan_mode_req_msg_v01 {
  454. enum wlfw_driver_mode_enum_v01 mode;
  455. u8 hw_debug_valid;
  456. u8 hw_debug;
  457. u8 xo_cal_data_valid;
  458. u8 xo_cal_data;
  459. };
  460. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 15
  461. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  462. struct wlfw_wlan_mode_resp_msg_v01 {
  463. struct qmi_response_type_v01 resp;
  464. };
  465. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  466. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  467. struct wlfw_wlan_cfg_req_msg_v01 {
  468. u8 host_version_valid;
  469. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  470. u8 tgt_cfg_valid;
  471. u32 tgt_cfg_len;
  472. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  473. u8 svc_cfg_valid;
  474. u32 svc_cfg_len;
  475. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  476. u8 shadow_reg_valid;
  477. u32 shadow_reg_len;
  478. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  479. u8 shadow_reg_v2_valid;
  480. u32 shadow_reg_v2_len;
  481. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  482. u8 rri_over_ddr_cfg_valid;
  483. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  484. u8 msi_cfg_valid;
  485. u32 msi_cfg_len;
  486. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  487. u8 shadow_reg_v3_valid;
  488. u32 shadow_reg_v3_len;
  489. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  490. };
  491. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  492. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  493. struct wlfw_wlan_cfg_resp_msg_v01 {
  494. struct qmi_response_type_v01 resp;
  495. };
  496. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  497. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  498. struct wlfw_cap_req_msg_v01 {
  499. char placeholder;
  500. };
  501. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  502. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  503. struct wlfw_cap_resp_msg_v01 {
  504. struct qmi_response_type_v01 resp;
  505. u8 chip_info_valid;
  506. struct wlfw_rf_chip_info_s_v01 chip_info;
  507. u8 board_info_valid;
  508. struct wlfw_rf_board_info_s_v01 board_info;
  509. u8 soc_info_valid;
  510. struct wlfw_soc_info_s_v01 soc_info;
  511. u8 fw_version_info_valid;
  512. struct wlfw_fw_version_info_s_v01 fw_version_info;
  513. u8 fw_build_id_valid;
  514. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  515. u8 num_macs_valid;
  516. u8 num_macs;
  517. u8 voltage_mv_valid;
  518. u32 voltage_mv;
  519. u8 time_freq_hz_valid;
  520. u32 time_freq_hz;
  521. u8 otp_version_valid;
  522. u32 otp_version;
  523. u8 eeprom_caldata_read_timeout_valid;
  524. u32 eeprom_caldata_read_timeout;
  525. u8 fw_caps_valid;
  526. u64 fw_caps;
  527. u8 rd_card_chain_cap_valid;
  528. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  529. u8 dev_mem_info_valid;
  530. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  531. u8 foundry_name_valid;
  532. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  533. u8 hang_data_addr_offset_valid;
  534. u32 hang_data_addr_offset;
  535. u8 hang_data_length_valid;
  536. u16 hang_data_length;
  537. u8 bdf_dnld_method_valid;
  538. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  539. u8 hwid_bitmap_valid;
  540. u8 hwid_bitmap;
  541. u8 ol_cpr_cfg_valid;
  542. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  543. };
  544. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1134
  545. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  546. struct wlfw_bdf_download_req_msg_v01 {
  547. u8 valid;
  548. u8 file_id_valid;
  549. enum wlfw_cal_temp_id_enum_v01 file_id;
  550. u8 total_size_valid;
  551. u32 total_size;
  552. u8 seg_id_valid;
  553. u32 seg_id;
  554. u8 data_valid;
  555. u32 data_len;
  556. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  557. u8 end_valid;
  558. u8 end;
  559. u8 bdf_type_valid;
  560. u8 bdf_type;
  561. };
  562. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  563. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  564. struct wlfw_bdf_download_resp_msg_v01 {
  565. struct qmi_response_type_v01 resp;
  566. u8 host_bdf_data_valid;
  567. u64 host_bdf_data;
  568. };
  569. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  570. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  571. struct wlfw_cal_report_req_msg_v01 {
  572. u32 meta_data_len;
  573. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  574. u8 xo_cal_data_valid;
  575. u8 xo_cal_data;
  576. u8 cal_remove_supported_valid;
  577. u8 cal_remove_supported;
  578. u8 cal_file_download_size_valid;
  579. u64 cal_file_download_size;
  580. };
  581. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  582. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  583. struct wlfw_cal_report_resp_msg_v01 {
  584. struct qmi_response_type_v01 resp;
  585. };
  586. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  587. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  588. struct wlfw_initiate_cal_download_ind_msg_v01 {
  589. enum wlfw_cal_temp_id_enum_v01 cal_id;
  590. u8 total_size_valid;
  591. u32 total_size;
  592. u8 cal_data_location_valid;
  593. u32 cal_data_location;
  594. };
  595. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  596. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  597. struct wlfw_cal_download_req_msg_v01 {
  598. u8 valid;
  599. u8 file_id_valid;
  600. enum wlfw_cal_temp_id_enum_v01 file_id;
  601. u8 total_size_valid;
  602. u32 total_size;
  603. u8 seg_id_valid;
  604. u32 seg_id;
  605. u8 data_valid;
  606. u32 data_len;
  607. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  608. u8 end_valid;
  609. u8 end;
  610. u8 cal_data_location_valid;
  611. u32 cal_data_location;
  612. };
  613. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  614. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  615. struct wlfw_cal_download_resp_msg_v01 {
  616. struct qmi_response_type_v01 resp;
  617. };
  618. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  619. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  620. struct wlfw_initiate_cal_update_ind_msg_v01 {
  621. enum wlfw_cal_temp_id_enum_v01 cal_id;
  622. u32 total_size;
  623. u8 cal_data_location_valid;
  624. u32 cal_data_location;
  625. };
  626. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  627. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  628. struct wlfw_cal_update_req_msg_v01 {
  629. enum wlfw_cal_temp_id_enum_v01 cal_id;
  630. u32 seg_id;
  631. };
  632. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  633. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  634. struct wlfw_cal_update_resp_msg_v01 {
  635. struct qmi_response_type_v01 resp;
  636. u8 file_id_valid;
  637. enum wlfw_cal_temp_id_enum_v01 file_id;
  638. u8 total_size_valid;
  639. u32 total_size;
  640. u8 seg_id_valid;
  641. u32 seg_id;
  642. u8 data_valid;
  643. u32 data_len;
  644. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  645. u8 end_valid;
  646. u8 end;
  647. u8 cal_data_location_valid;
  648. u32 cal_data_location;
  649. };
  650. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  651. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  652. struct wlfw_msa_info_req_msg_v01 {
  653. u64 msa_addr;
  654. u32 size;
  655. };
  656. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  657. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  658. struct wlfw_msa_info_resp_msg_v01 {
  659. struct qmi_response_type_v01 resp;
  660. u32 mem_region_info_len;
  661. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  662. };
  663. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  664. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  665. struct wlfw_msa_ready_req_msg_v01 {
  666. char placeholder;
  667. };
  668. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  669. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  670. struct wlfw_msa_ready_resp_msg_v01 {
  671. struct qmi_response_type_v01 resp;
  672. };
  673. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  674. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  675. struct wlfw_ini_req_msg_v01 {
  676. u8 enablefwlog_valid;
  677. u8 enablefwlog;
  678. };
  679. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  680. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  681. struct wlfw_ini_resp_msg_v01 {
  682. struct qmi_response_type_v01 resp;
  683. };
  684. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  685. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  686. struct wlfw_athdiag_read_req_msg_v01 {
  687. u32 offset;
  688. u32 mem_type;
  689. u32 data_len;
  690. };
  691. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  692. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  693. struct wlfw_athdiag_read_resp_msg_v01 {
  694. struct qmi_response_type_v01 resp;
  695. u8 data_valid;
  696. u32 data_len;
  697. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  698. };
  699. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  700. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  701. struct wlfw_athdiag_write_req_msg_v01 {
  702. u32 offset;
  703. u32 mem_type;
  704. u32 data_len;
  705. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  706. };
  707. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  708. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  709. struct wlfw_athdiag_write_resp_msg_v01 {
  710. struct qmi_response_type_v01 resp;
  711. };
  712. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  713. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  714. struct wlfw_vbatt_req_msg_v01 {
  715. u64 voltage_uv;
  716. };
  717. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  718. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  719. struct wlfw_vbatt_resp_msg_v01 {
  720. struct qmi_response_type_v01 resp;
  721. };
  722. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  723. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  724. struct wlfw_mac_addr_req_msg_v01 {
  725. u8 mac_addr_valid;
  726. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  727. };
  728. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  729. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  730. struct wlfw_mac_addr_resp_msg_v01 {
  731. struct qmi_response_type_v01 resp;
  732. };
  733. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  734. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  735. struct wlfw_host_cap_req_msg_v01 {
  736. u8 num_clients_valid;
  737. u32 num_clients;
  738. u8 wake_msi_valid;
  739. u32 wake_msi;
  740. u8 gpios_valid;
  741. u32 gpios_len;
  742. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  743. u8 nm_modem_valid;
  744. u8 nm_modem;
  745. u8 bdf_support_valid;
  746. u8 bdf_support;
  747. u8 bdf_cache_support_valid;
  748. u8 bdf_cache_support;
  749. u8 m3_support_valid;
  750. u8 m3_support;
  751. u8 m3_cache_support_valid;
  752. u8 m3_cache_support;
  753. u8 cal_filesys_support_valid;
  754. u8 cal_filesys_support;
  755. u8 cal_cache_support_valid;
  756. u8 cal_cache_support;
  757. u8 cal_done_valid;
  758. u8 cal_done;
  759. u8 mem_bucket_valid;
  760. u32 mem_bucket;
  761. u8 mem_cfg_mode_valid;
  762. u8 mem_cfg_mode;
  763. u8 cal_duration_valid;
  764. u16 cal_duration;
  765. u8 platform_name_valid;
  766. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  767. u8 ddr_range_valid;
  768. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  769. u8 host_build_type_valid;
  770. enum wlfw_host_build_type_v01 host_build_type;
  771. u8 mlo_capable_valid;
  772. u8 mlo_capable;
  773. u8 mlo_chip_id_valid;
  774. u16 mlo_chip_id;
  775. u8 mlo_group_id_valid;
  776. u8 mlo_group_id;
  777. u8 max_mlo_peer_valid;
  778. u16 max_mlo_peer;
  779. u8 mlo_num_chips_valid;
  780. u8 mlo_num_chips;
  781. u8 mlo_chip_info_valid;
  782. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  783. u8 feature_list_valid;
  784. u64 feature_list;
  785. u8 num_wlan_clients_valid;
  786. u16 num_wlan_clients;
  787. u8 num_wlan_vaps_valid;
  788. u8 num_wlan_vaps;
  789. u8 wake_msi_addr_valid;
  790. u32 wake_msi_addr;
  791. u8 wlan_enable_delay_valid;
  792. u32 wlan_enable_delay;
  793. u8 ddr_type_valid;
  794. u32 ddr_type;
  795. u8 gpio_info_valid;
  796. u32 gpio_info_len;
  797. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  798. u8 fw_ini_cfg_support_valid;
  799. u8 fw_ini_cfg_support;
  800. };
  801. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 491
  802. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  803. struct wlfw_host_cap_resp_msg_v01 {
  804. struct qmi_response_type_v01 resp;
  805. };
  806. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  807. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  808. struct wlfw_request_mem_ind_msg_v01 {
  809. u32 mem_seg_len;
  810. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  811. };
  812. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  813. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  814. struct wlfw_respond_mem_req_msg_v01 {
  815. u32 mem_seg_len;
  816. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  817. };
  818. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  819. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  820. struct wlfw_respond_mem_resp_msg_v01 {
  821. struct qmi_response_type_v01 resp;
  822. };
  823. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 7
  824. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  825. struct wlfw_fw_mem_ready_ind_msg_v01 {
  826. char placeholder;
  827. };
  828. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  829. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  830. struct wlfw_fw_init_done_ind_msg_v01 {
  831. u8 hang_data_addr_offset_valid;
  832. u32 hang_data_addr_offset;
  833. u8 hang_data_length_valid;
  834. u16 hang_data_length;
  835. };
  836. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  837. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  838. struct wlfw_rejuvenate_ind_msg_v01 {
  839. u8 cause_for_rejuvenation_valid;
  840. u8 cause_for_rejuvenation;
  841. u8 requesting_sub_system_valid;
  842. u8 requesting_sub_system;
  843. u8 line_number_valid;
  844. u16 line_number;
  845. u8 function_name_valid;
  846. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  847. };
  848. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  849. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  850. struct wlfw_rejuvenate_ack_req_msg_v01 {
  851. char placeholder;
  852. };
  853. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  854. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  855. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  856. struct qmi_response_type_v01 resp;
  857. };
  858. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  859. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  860. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  861. u8 mask_valid;
  862. u64 mask;
  863. };
  864. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  865. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  866. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  867. struct qmi_response_type_v01 resp;
  868. u8 prev_mask_valid;
  869. u64 prev_mask;
  870. u8 curr_mask_valid;
  871. u64 curr_mask;
  872. };
  873. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  874. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  875. struct wlfw_m3_info_req_msg_v01 {
  876. u64 addr;
  877. u32 size;
  878. };
  879. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  880. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  881. struct wlfw_m3_info_resp_msg_v01 {
  882. struct qmi_response_type_v01 resp;
  883. };
  884. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  885. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  886. struct wlfw_xo_cal_ind_msg_v01 {
  887. u8 xo_cal_data;
  888. };
  889. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  890. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  891. struct wlfw_cal_done_ind_msg_v01 {
  892. u8 cal_file_upload_size_valid;
  893. u64 cal_file_upload_size;
  894. };
  895. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  896. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  897. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  898. u32 mem_seg_len;
  899. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  900. };
  901. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  902. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  903. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  904. u32 mem_seg_len;
  905. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  906. };
  907. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 888
  908. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  909. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  910. struct qmi_response_type_v01 resp;
  911. };
  912. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  913. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  914. struct wlfw_qdss_trace_save_ind_msg_v01 {
  915. u32 source;
  916. u32 total_size;
  917. u8 mem_seg_valid;
  918. u32 mem_seg_len;
  919. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  920. u8 file_name_valid;
  921. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  922. };
  923. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  924. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  925. struct wlfw_qdss_trace_data_req_msg_v01 {
  926. u32 seg_id;
  927. };
  928. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  929. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  930. struct wlfw_qdss_trace_data_resp_msg_v01 {
  931. struct qmi_response_type_v01 resp;
  932. u8 total_size_valid;
  933. u32 total_size;
  934. u8 seg_id_valid;
  935. u32 seg_id;
  936. u8 data_valid;
  937. u32 data_len;
  938. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  939. u8 end_valid;
  940. u8 end;
  941. };
  942. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  943. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  944. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  945. u8 total_size_valid;
  946. u32 total_size;
  947. u8 seg_id_valid;
  948. u32 seg_id;
  949. u8 data_valid;
  950. u32 data_len;
  951. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  952. u8 end_valid;
  953. u8 end;
  954. };
  955. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  956. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  957. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  958. struct qmi_response_type_v01 resp;
  959. };
  960. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  961. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  962. struct wlfw_qdss_trace_mode_req_msg_v01 {
  963. u8 mode_valid;
  964. enum wlfw_qdss_trace_mode_enum_v01 mode;
  965. u8 option_valid;
  966. u64 option;
  967. u8 hw_trc_disable_override_valid;
  968. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  969. };
  970. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  971. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  972. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  973. struct qmi_response_type_v01 resp;
  974. };
  975. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  976. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  977. struct wlfw_qdss_trace_free_ind_msg_v01 {
  978. u8 mem_seg_valid;
  979. u32 mem_seg_len;
  980. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  981. };
  982. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  983. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  984. struct wlfw_shutdown_req_msg_v01 {
  985. u8 shutdown_valid;
  986. u8 shutdown;
  987. };
  988. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  989. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  990. struct wlfw_shutdown_resp_msg_v01 {
  991. struct qmi_response_type_v01 resp;
  992. };
  993. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  994. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  995. struct wlfw_antenna_switch_req_msg_v01 {
  996. char placeholder;
  997. };
  998. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  999. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1000. struct wlfw_antenna_switch_resp_msg_v01 {
  1001. struct qmi_response_type_v01 resp;
  1002. u8 antenna_valid;
  1003. u64 antenna;
  1004. };
  1005. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1006. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1007. struct wlfw_antenna_grant_req_msg_v01 {
  1008. u8 grant_valid;
  1009. u64 grant;
  1010. };
  1011. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1012. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1013. struct wlfw_antenna_grant_resp_msg_v01 {
  1014. struct qmi_response_type_v01 resp;
  1015. };
  1016. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1017. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1018. struct wlfw_wfc_call_status_req_msg_v01 {
  1019. u32 wfc_call_status_len;
  1020. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1021. u8 wfc_call_active_valid;
  1022. u8 wfc_call_active;
  1023. u8 all_wfc_calls_held_valid;
  1024. u8 all_wfc_calls_held;
  1025. u8 is_wfc_emergency_valid;
  1026. u8 is_wfc_emergency;
  1027. u8 twt_ims_start_valid;
  1028. u64 twt_ims_start;
  1029. u8 twt_ims_int_valid;
  1030. u16 twt_ims_int;
  1031. u8 media_quality_valid;
  1032. enum wlfw_wfc_media_quality_v01 media_quality;
  1033. };
  1034. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1035. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1036. struct wlfw_wfc_call_status_resp_msg_v01 {
  1037. struct qmi_response_type_v01 resp;
  1038. };
  1039. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1040. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1041. struct wlfw_get_info_req_msg_v01 {
  1042. u8 type;
  1043. u32 data_len;
  1044. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1045. };
  1046. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1047. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1048. struct wlfw_get_info_resp_msg_v01 {
  1049. struct qmi_response_type_v01 resp;
  1050. };
  1051. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1052. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1053. struct wlfw_respond_get_info_ind_msg_v01 {
  1054. u32 data_len;
  1055. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1056. u8 type_valid;
  1057. u8 type;
  1058. u8 is_last_valid;
  1059. u8 is_last;
  1060. u8 seq_no_valid;
  1061. u32 seq_no;
  1062. };
  1063. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1064. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1065. struct wlfw_device_info_req_msg_v01 {
  1066. char placeholder;
  1067. };
  1068. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1069. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1070. struct wlfw_device_info_resp_msg_v01 {
  1071. struct qmi_response_type_v01 resp;
  1072. u8 bar_addr_valid;
  1073. u64 bar_addr;
  1074. u8 bar_size_valid;
  1075. u32 bar_size;
  1076. u8 mhi_state_info_addr_valid;
  1077. u64 mhi_state_info_addr;
  1078. u8 mhi_state_info_size_valid;
  1079. u32 mhi_state_info_size;
  1080. };
  1081. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1082. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1083. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1084. u32 pdev_id;
  1085. u64 addr;
  1086. u64 size;
  1087. };
  1088. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1089. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1090. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1091. u32 pdev_id;
  1092. u32 status;
  1093. };
  1094. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1095. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1096. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1097. struct qmi_response_type_v01 resp;
  1098. };
  1099. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1100. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1101. struct wlfw_soc_wake_req_msg_v01 {
  1102. u8 wake_valid;
  1103. enum wlfw_soc_wake_enum_v01 wake;
  1104. };
  1105. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1106. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1107. struct wlfw_soc_wake_resp_msg_v01 {
  1108. struct qmi_response_type_v01 resp;
  1109. };
  1110. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1111. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1112. struct wlfw_power_save_req_msg_v01 {
  1113. u8 power_save_mode_valid;
  1114. enum wlfw_power_save_mode_v01 power_save_mode;
  1115. };
  1116. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1117. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1118. struct wlfw_power_save_resp_msg_v01 {
  1119. struct qmi_response_type_v01 resp;
  1120. };
  1121. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1122. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1123. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1124. u8 twt_sta_start_valid;
  1125. u64 twt_sta_start;
  1126. u8 twt_sta_int_valid;
  1127. u16 twt_sta_int;
  1128. u8 twt_sta_upo_valid;
  1129. u16 twt_sta_upo;
  1130. u8 twt_sta_sp_valid;
  1131. u16 twt_sta_sp;
  1132. u8 twt_sta_dl_valid;
  1133. u16 twt_sta_dl;
  1134. u8 twt_sta_config_changed_valid;
  1135. u8 twt_sta_config_changed;
  1136. };
  1137. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1138. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1139. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1140. char placeholder;
  1141. };
  1142. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1143. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1144. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1145. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1146. };
  1147. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1148. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1149. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1150. struct qmi_response_type_v01 resp;
  1151. };
  1152. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1153. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1154. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1155. u32 pdev_id;
  1156. u32 no_of_valid_segments;
  1157. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1158. };
  1159. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1160. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1161. struct wlfw_subsys_restart_level_req_msg_v01 {
  1162. u8 restart_level_type_valid;
  1163. u8 restart_level_type;
  1164. };
  1165. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1166. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1167. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1168. struct qmi_response_type_v01 resp;
  1169. };
  1170. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1171. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1172. struct wlfw_ini_file_download_req_msg_v01 {
  1173. u8 file_type_valid;
  1174. enum wlfw_ini_file_type_v01 file_type;
  1175. u8 total_size_valid;
  1176. u32 total_size;
  1177. u8 seg_id_valid;
  1178. u32 seg_id;
  1179. u8 data_valid;
  1180. u32 data_len;
  1181. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1182. u8 end_valid;
  1183. u8 end;
  1184. };
  1185. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1186. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1187. struct wlfw_ini_file_download_resp_msg_v01 {
  1188. struct qmi_response_type_v01 resp;
  1189. };
  1190. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1191. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1192. #endif