pci.c 165 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/cma.h>
  7. #include <linux/completion.h>
  8. #include <linux/io.h>
  9. #include <linux/irq.h>
  10. #include <linux/memblock.h>
  11. #include <linux/module.h>
  12. #include <linux/msi.h>
  13. #include <linux/of.h>
  14. #include <linux/of_gpio.h>
  15. #include <linux/of_reserved_mem.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/suspend.h>
  18. #include <linux/version.h>
  19. #include "main.h"
  20. #include "bus.h"
  21. #include "debug.h"
  22. #include "pci.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PM_OPTIONS_DEFAULT 0
  29. #define PCI_BAR_NUM 0
  30. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  31. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  32. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  33. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  34. #define MHI_NODE_NAME "qcom,mhi"
  35. #define MHI_MSI_NAME "MHI"
  36. #define QCA6390_PATH_PREFIX "qca6390/"
  37. #define QCA6490_PATH_PREFIX "qca6490/"
  38. #define WCN7850_PATH_PREFIX "wcn7850/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define DEFAULT_FW_FILE_NAME "amss.bin"
  42. #define FW_V2_FILE_NAME "amss20.bin"
  43. #define DEVICE_MAJOR_VERSION_MASK 0xF
  44. #define WAKE_MSI_NAME "WAKE"
  45. #define DEV_RDDM_TIMEOUT 5000
  46. #define WAKE_EVENT_TIMEOUT 5000
  47. #ifdef CONFIG_CNSS_EMULATION
  48. #define EMULATION_HW 1
  49. #else
  50. #define EMULATION_HW 0
  51. #endif
  52. #define RAMDUMP_SIZE_DEFAULT 0x420000
  53. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  54. static DEFINE_SPINLOCK(pci_link_down_lock);
  55. static DEFINE_SPINLOCK(pci_reg_window_lock);
  56. static DEFINE_SPINLOCK(time_sync_lock);
  57. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  58. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  59. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  60. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  61. #define FORCE_WAKE_DELAY_MIN_US 4000
  62. #define FORCE_WAKE_DELAY_MAX_US 6000
  63. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  64. #define LINK_TRAINING_RETRY_MAX_TIMES 3
  65. #define LINK_TRAINING_RETRY_DELAY_MS 500
  66. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  67. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  68. #define BOOT_DEBUG_TIMEOUT_MS 7000
  69. #define HANG_DATA_LENGTH 384
  70. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  71. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. static const struct mhi_channel_config cnss_mhi_channels[] = {
  73. {
  74. .num = 0,
  75. .name = "LOOPBACK",
  76. .num_elements = 32,
  77. .event_ring = 1,
  78. .dir = DMA_TO_DEVICE,
  79. .ee_mask = 0x4,
  80. .pollcfg = 0,
  81. .doorbell = MHI_DB_BRST_DISABLE,
  82. .lpm_notify = false,
  83. .offload_channel = false,
  84. .doorbell_mode_switch = false,
  85. .auto_queue = false,
  86. },
  87. {
  88. .num = 1,
  89. .name = "LOOPBACK",
  90. .num_elements = 32,
  91. .event_ring = 1,
  92. .dir = DMA_FROM_DEVICE,
  93. .ee_mask = 0x4,
  94. .pollcfg = 0,
  95. .doorbell = MHI_DB_BRST_DISABLE,
  96. .lpm_notify = false,
  97. .offload_channel = false,
  98. .doorbell_mode_switch = false,
  99. .auto_queue = false,
  100. },
  101. {
  102. .num = 4,
  103. .name = "DIAG",
  104. .num_elements = 64,
  105. .event_ring = 1,
  106. .dir = DMA_TO_DEVICE,
  107. .ee_mask = 0x4,
  108. .pollcfg = 0,
  109. .doorbell = MHI_DB_BRST_DISABLE,
  110. .lpm_notify = false,
  111. .offload_channel = false,
  112. .doorbell_mode_switch = false,
  113. .auto_queue = false,
  114. },
  115. {
  116. .num = 5,
  117. .name = "DIAG",
  118. .num_elements = 64,
  119. .event_ring = 1,
  120. .dir = DMA_FROM_DEVICE,
  121. .ee_mask = 0x4,
  122. .pollcfg = 0,
  123. .doorbell = MHI_DB_BRST_DISABLE,
  124. .lpm_notify = false,
  125. .offload_channel = false,
  126. .doorbell_mode_switch = false,
  127. .auto_queue = false,
  128. },
  129. {
  130. .num = 20,
  131. .name = "IPCR",
  132. .num_elements = 64,
  133. .event_ring = 1,
  134. .dir = DMA_TO_DEVICE,
  135. .ee_mask = 0x4,
  136. .pollcfg = 0,
  137. .doorbell = MHI_DB_BRST_DISABLE,
  138. .lpm_notify = false,
  139. .offload_channel = false,
  140. .doorbell_mode_switch = false,
  141. .auto_queue = false,
  142. },
  143. {
  144. .num = 21,
  145. .name = "IPCR",
  146. .num_elements = 64,
  147. .event_ring = 1,
  148. .dir = DMA_FROM_DEVICE,
  149. .ee_mask = 0x4,
  150. .pollcfg = 0,
  151. .doorbell = MHI_DB_BRST_DISABLE,
  152. .lpm_notify = false,
  153. .offload_channel = false,
  154. .doorbell_mode_switch = false,
  155. .auto_queue = true,
  156. },
  157. };
  158. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  159. static struct mhi_event_config cnss_mhi_events[] = {
  160. #else
  161. static const struct mhi_event_config cnss_mhi_events[] = {
  162. #endif
  163. {
  164. .num_elements = 32,
  165. .irq_moderation_ms = 0,
  166. .irq = 1,
  167. .mode = MHI_DB_BRST_DISABLE,
  168. .data_type = MHI_ER_CTRL,
  169. .priority = 0,
  170. .hardware_event = false,
  171. .client_managed = false,
  172. .offload_channel = false,
  173. },
  174. {
  175. .num_elements = 256,
  176. .irq_moderation_ms = 0,
  177. .irq = 2,
  178. .mode = MHI_DB_BRST_DISABLE,
  179. .priority = 1,
  180. .hardware_event = false,
  181. .client_managed = false,
  182. .offload_channel = false,
  183. },
  184. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  185. {
  186. .num_elements = 32,
  187. .irq_moderation_ms = 0,
  188. .irq = 1,
  189. .mode = MHI_DB_BRST_DISABLE,
  190. .data_type = MHI_ER_BW_SCALE,
  191. .priority = 2,
  192. .hardware_event = false,
  193. .client_managed = false,
  194. .offload_channel = false,
  195. },
  196. #endif
  197. };
  198. static const struct mhi_controller_config cnss_mhi_config = {
  199. .max_channels = 32,
  200. .timeout_ms = 10000,
  201. .use_bounce_buf = false,
  202. .buf_len = 0x8000,
  203. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  204. .ch_cfg = cnss_mhi_channels,
  205. .num_events = ARRAY_SIZE(cnss_mhi_events),
  206. .event_cfg = cnss_mhi_events,
  207. .m2_no_db = true,
  208. };
  209. static struct cnss_pci_reg ce_src[] = {
  210. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  211. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  212. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  213. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  214. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  215. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  216. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  217. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  218. { NULL },
  219. };
  220. static struct cnss_pci_reg ce_dst[] = {
  221. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  222. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  223. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  224. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  225. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  226. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  227. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  228. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  229. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  230. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  231. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  232. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  233. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  234. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  235. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  236. { NULL },
  237. };
  238. static struct cnss_pci_reg ce_cmn[] = {
  239. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  240. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  241. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  242. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  243. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  244. { NULL },
  245. };
  246. static struct cnss_pci_reg qdss_csr[] = {
  247. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  248. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  249. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  250. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  251. { NULL },
  252. };
  253. static struct cnss_pci_reg pci_scratch[] = {
  254. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  255. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  256. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  257. { NULL },
  258. };
  259. /* First field of the structure is the device bit mask. Use
  260. * enum cnss_pci_reg_mask as reference for the value.
  261. */
  262. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  263. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  264. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  265. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  266. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  267. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  268. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  269. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  270. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  271. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  272. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  273. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  274. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  275. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  276. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  277. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  278. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  279. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  280. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  281. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  282. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  283. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  284. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  285. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  286. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  287. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  288. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  289. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  290. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  291. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  292. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  293. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  294. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  295. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  296. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  297. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  298. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  299. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  300. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  301. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  302. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  303. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  304. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  305. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  306. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  307. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  308. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  309. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  310. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  311. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  312. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  313. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  314. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  315. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  316. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  317. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  318. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  319. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  320. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  321. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  322. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  323. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  324. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  325. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  326. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  327. };
  328. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  329. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  330. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  331. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  332. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  333. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  334. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  335. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  336. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  337. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  338. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  339. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  340. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  341. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  342. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  343. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  344. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  345. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  346. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  347. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  348. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  349. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  350. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  351. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  352. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  353. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  354. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  355. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  356. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  357. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  358. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  359. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  360. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  361. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  362. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  363. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  364. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  365. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  366. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  367. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  368. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  369. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  370. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  371. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  372. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  373. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  374. };
  375. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  376. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  377. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  378. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  379. {3, 0, WLAON_SW_COLD_RESET, 0},
  380. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  381. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  382. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  383. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  384. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  385. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  386. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  387. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  388. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  389. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  390. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  391. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  392. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  393. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  394. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  395. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  396. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  397. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  398. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  399. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  400. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  401. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  402. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  403. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  404. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  405. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  406. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  407. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  408. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  409. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  410. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  411. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  412. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  413. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  414. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  415. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  416. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  417. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  418. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  419. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  420. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  421. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  422. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  423. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  424. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  425. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  426. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  427. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  428. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  429. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  430. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  431. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  432. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  433. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  434. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  435. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  436. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  437. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  438. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  439. {3, 0, WLAON_DLY_CONFIG, 0},
  440. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  441. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  442. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  443. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  444. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  445. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  446. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  447. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  448. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  449. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  450. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  451. {3, 0, WLAON_DEBUG, 0},
  452. {3, 0, WLAON_SOC_PARAMETERS, 0},
  453. {3, 0, WLAON_WLPM_SIGNAL, 0},
  454. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  455. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  456. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  457. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  458. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  459. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  460. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  461. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  462. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  463. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  464. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  465. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  466. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  467. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  468. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  469. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  470. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  471. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  472. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  473. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  474. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  475. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  476. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  477. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  478. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  479. {3, 0, WLAON_WL_AON_SPARE2, 0},
  480. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  481. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  482. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  483. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  484. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  485. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  486. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  487. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  488. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  489. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  490. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  491. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  492. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  493. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  494. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  495. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  496. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  497. {3, 0, WLAON_INTR_STATUS, 0},
  498. {2, 0, WLAON_INTR_ENABLE, 0},
  499. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  500. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  501. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  502. {2, 0, WLAON_DBG_STATUS0, 0},
  503. {2, 0, WLAON_DBG_STATUS1, 0},
  504. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  505. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  506. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  507. };
  508. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  509. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  510. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  511. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  512. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  513. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  514. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  515. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  516. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  517. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  518. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  519. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  520. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  521. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  522. };
  523. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  524. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  525. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  526. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  527. #if IS_ENABLED(CONFIG_PCI_MSM)
  528. /**
  529. * _cnss_pci_enumerate() - Enumerate PCIe endpoints
  530. * @plat_priv: driver platform context pointer
  531. * @rc_num: root complex index that an endpoint connects to
  532. *
  533. * This function shall call corresponding PCIe root complex driver APIs
  534. * to power on root complex and enumerate the endpoint connected to it.
  535. *
  536. * Return: 0 for success, negative value for error
  537. */
  538. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  539. {
  540. return msm_pcie_enumerate(rc_num);
  541. }
  542. /**
  543. * cnss_pci_assert_perst() - Assert PCIe PERST GPIO
  544. * @pci_priv: driver PCI bus context pointer
  545. *
  546. * This function shall call corresponding PCIe root complex driver APIs
  547. * to assert PCIe PERST GPIO.
  548. *
  549. * Return: 0 for success, negative value for error
  550. */
  551. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  552. {
  553. struct pci_dev *pci_dev = pci_priv->pci_dev;
  554. return msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  555. pci_dev->bus->number, pci_dev, NULL,
  556. PM_OPTIONS_DEFAULT);
  557. }
  558. /**
  559. * cnss_pci_disable_pc() - Disable PCIe link power collapse from RC driver
  560. * @pci_priv: driver PCI bus context pointer
  561. * @vote: value to indicate disable (true) or enable (false)
  562. *
  563. * This function shall call corresponding PCIe root complex driver APIs
  564. * to disable PCIe power collapse. The purpose of this API is to avoid
  565. * root complex driver still controlling PCIe link from callbacks of
  566. * system suspend/resume. Device driver itself should take full control
  567. * of the link in such cases.
  568. *
  569. * Return: 0 for success, negative value for error
  570. */
  571. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  572. {
  573. struct pci_dev *pci_dev = pci_priv->pci_dev;
  574. return msm_pcie_pm_control(vote ? MSM_PCIE_DISABLE_PC :
  575. MSM_PCIE_ENABLE_PC,
  576. pci_dev->bus->number, pci_dev, NULL,
  577. PM_OPTIONS_DEFAULT);
  578. }
  579. /**
  580. * cnss_pci_set_link_bandwidth() - Update number of lanes and speed of
  581. * PCIe link
  582. * @pci_priv: driver PCI bus context pointer
  583. * @link_speed: PCIe link gen speed
  584. * @link_width: number of lanes for PCIe link
  585. *
  586. * This function shall call corresponding PCIe root complex driver APIs
  587. * to update number of lanes and speed of the link.
  588. *
  589. * Return: 0 for success, negative value for error
  590. */
  591. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  592. u16 link_speed, u16 link_width)
  593. {
  594. return msm_pcie_set_link_bandwidth(pci_priv->pci_dev,
  595. link_speed, link_width);
  596. }
  597. /**
  598. * cnss_pci_set_max_link_speed() - Set the maximum speed PCIe can link up with
  599. * @pci_priv: driver PCI bus context pointer
  600. * @rc_num: root complex index that an endpoint connects to
  601. * @link_speed: PCIe link gen speed
  602. *
  603. * This function shall call corresponding PCIe root complex driver APIs
  604. * to update the maximum speed that PCIe can link up with.
  605. *
  606. * Return: 0 for success, negative value for error
  607. */
  608. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  609. u32 rc_num, u16 link_speed)
  610. {
  611. return msm_pcie_set_target_link_speed(rc_num, link_speed, false);
  612. }
  613. /**
  614. * _cnss_pci_prevent_l1() - Prevent PCIe L1 and L1 sub-states
  615. * @pci_priv: driver PCI bus context pointer
  616. *
  617. * This function shall call corresponding PCIe root complex driver APIs
  618. * to prevent PCIe link enter L1 and L1 sub-states. The APIs should also
  619. * bring link out of L1 or L1 sub-states if any and avoid synchronization
  620. * issues if any.
  621. *
  622. * Return: 0 for success, negative value for error
  623. */
  624. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  625. {
  626. return msm_pcie_prevent_l1(pci_priv->pci_dev);
  627. }
  628. /**
  629. * _cnss_pci_allow_l1() - Allow PCIe L1 and L1 sub-states
  630. * @pci_priv: driver PCI bus context pointer
  631. *
  632. * This function shall call corresponding PCIe root complex driver APIs
  633. * to allow PCIe link enter L1 and L1 sub-states. The APIs should avoid
  634. * synchronization issues if any.
  635. *
  636. * Return: 0 for success, negative value for error
  637. */
  638. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv)
  639. {
  640. msm_pcie_allow_l1(pci_priv->pci_dev);
  641. }
  642. /**
  643. * cnss_pci_set_link_up() - Power on or resume PCIe link
  644. * @pci_priv: driver PCI bus context pointer
  645. *
  646. * This function shall call corresponding PCIe root complex driver APIs
  647. * to Power on or resume PCIe link.
  648. *
  649. * Return: 0 for success, negative value for error
  650. */
  651. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  652. {
  653. struct pci_dev *pci_dev = pci_priv->pci_dev;
  654. enum msm_pcie_pm_opt pm_ops = MSM_PCIE_RESUME;
  655. u32 pm_options = PM_OPTIONS_DEFAULT;
  656. int ret;
  657. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  658. NULL, pm_options);
  659. if (ret)
  660. cnss_pr_err("Failed to resume PCI link with default option, err = %d\n",
  661. ret);
  662. return ret;
  663. }
  664. /**
  665. * cnss_pci_set_link_down() - Power off or suspend PCIe link
  666. * @pci_priv: driver PCI bus context pointer
  667. *
  668. * This function shall call corresponding PCIe root complex driver APIs
  669. * to power off or suspend PCIe link.
  670. *
  671. * Return: 0 for success, negative value for error
  672. */
  673. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  674. {
  675. struct pci_dev *pci_dev = pci_priv->pci_dev;
  676. enum msm_pcie_pm_opt pm_ops;
  677. u32 pm_options = PM_OPTIONS_DEFAULT;
  678. int ret;
  679. if (pci_priv->drv_connected_last) {
  680. cnss_pr_vdbg("Use PCIe DRV suspend\n");
  681. pm_ops = MSM_PCIE_DRV_SUSPEND;
  682. } else {
  683. pm_ops = MSM_PCIE_SUSPEND;
  684. }
  685. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  686. NULL, pm_options);
  687. if (ret)
  688. cnss_pr_err("Failed to suspend PCI link with default option, err = %d\n",
  689. ret);
  690. return ret;
  691. }
  692. #else
  693. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  694. {
  695. return -EOPNOTSUPP;
  696. }
  697. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  698. {
  699. return -EOPNOTSUPP;
  700. }
  701. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  702. {
  703. return 0;
  704. }
  705. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  706. u16 link_speed, u16 link_width)
  707. {
  708. return 0;
  709. }
  710. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  711. u32 rc_num, u16 link_speed)
  712. {
  713. return 0;
  714. }
  715. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  716. {
  717. return 0;
  718. }
  719. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv) {}
  720. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  721. {
  722. return 0;
  723. }
  724. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  725. {
  726. return 0;
  727. }
  728. #endif /* CONFIG_PCI_MSM */
  729. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  730. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  731. {
  732. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  733. }
  734. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  735. {
  736. mhi_dump_sfr(pci_priv->mhi_ctrl);
  737. }
  738. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  739. u32 cookie)
  740. {
  741. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  742. }
  743. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  744. bool notify_clients)
  745. {
  746. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  747. }
  748. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  749. bool notify_clients)
  750. {
  751. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  752. }
  753. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  754. u32 timeout)
  755. {
  756. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  757. }
  758. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  759. int timeout_us, bool in_panic)
  760. {
  761. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  762. timeout_us, in_panic);
  763. }
  764. static void
  765. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  766. int (*cb)(struct mhi_controller *mhi_ctrl,
  767. struct mhi_link_info *link_info))
  768. {
  769. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  770. }
  771. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  772. {
  773. return mhi_force_reset(pci_priv->mhi_ctrl);
  774. }
  775. #else
  776. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  777. {
  778. }
  779. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  780. {
  781. }
  782. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  783. u32 cookie)
  784. {
  785. return false;
  786. }
  787. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  788. bool notify_clients)
  789. {
  790. return -EOPNOTSUPP;
  791. }
  792. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  793. bool notify_clients)
  794. {
  795. return -EOPNOTSUPP;
  796. }
  797. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  798. u32 timeout)
  799. {
  800. }
  801. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  802. int timeout_us, bool in_panic)
  803. {
  804. return -EOPNOTSUPP;
  805. }
  806. static void
  807. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  808. int (*cb)(struct mhi_controller *mhi_ctrl,
  809. struct mhi_link_info *link_info))
  810. {
  811. }
  812. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  813. {
  814. return -EOPNOTSUPP;
  815. }
  816. #endif /* CONFIG_MHI_BUS_MISC */
  817. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  818. {
  819. u16 device_id;
  820. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  821. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  822. (void *)_RET_IP_);
  823. return -EACCES;
  824. }
  825. if (pci_priv->pci_link_down_ind) {
  826. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  827. return -EIO;
  828. }
  829. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  830. if (device_id != pci_priv->device_id) {
  831. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  832. (void *)_RET_IP_, device_id,
  833. pci_priv->device_id);
  834. return -EIO;
  835. }
  836. return 0;
  837. }
  838. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  839. {
  840. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  841. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  842. u32 window_enable = WINDOW_ENABLE_BIT | window;
  843. u32 val;
  844. writel_relaxed(window_enable, pci_priv->bar +
  845. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  846. if (window != pci_priv->remap_window) {
  847. pci_priv->remap_window = window;
  848. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  849. window_enable);
  850. }
  851. /* Read it back to make sure the write has taken effect */
  852. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  853. if (val != window_enable) {
  854. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  855. window_enable, val);
  856. if (!cnss_pci_check_link_status(pci_priv) &&
  857. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  858. CNSS_ASSERT(0);
  859. }
  860. }
  861. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  862. u32 offset, u32 *val)
  863. {
  864. int ret;
  865. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  866. if (!in_interrupt() && !irqs_disabled()) {
  867. ret = cnss_pci_check_link_status(pci_priv);
  868. if (ret)
  869. return ret;
  870. }
  871. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  872. offset < MAX_UNWINDOWED_ADDRESS) {
  873. *val = readl_relaxed(pci_priv->bar + offset);
  874. return 0;
  875. }
  876. /* If in panic, assumption is kernel panic handler will hold all threads
  877. * and interrupts. Further pci_reg_window_lock could be held before
  878. * panic. So only lock during normal operation.
  879. */
  880. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  881. cnss_pci_select_window(pci_priv, offset);
  882. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  883. (offset & WINDOW_RANGE_MASK));
  884. } else {
  885. spin_lock_bh(&pci_reg_window_lock);
  886. cnss_pci_select_window(pci_priv, offset);
  887. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  888. (offset & WINDOW_RANGE_MASK));
  889. spin_unlock_bh(&pci_reg_window_lock);
  890. }
  891. return 0;
  892. }
  893. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  894. u32 val)
  895. {
  896. int ret;
  897. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  898. if (!in_interrupt() && !irqs_disabled()) {
  899. ret = cnss_pci_check_link_status(pci_priv);
  900. if (ret)
  901. return ret;
  902. }
  903. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  904. offset < MAX_UNWINDOWED_ADDRESS) {
  905. writel_relaxed(val, pci_priv->bar + offset);
  906. return 0;
  907. }
  908. /* Same constraint as PCI register read in panic */
  909. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  910. cnss_pci_select_window(pci_priv, offset);
  911. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  912. (offset & WINDOW_RANGE_MASK));
  913. } else {
  914. spin_lock_bh(&pci_reg_window_lock);
  915. cnss_pci_select_window(pci_priv, offset);
  916. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  917. (offset & WINDOW_RANGE_MASK));
  918. spin_unlock_bh(&pci_reg_window_lock);
  919. }
  920. return 0;
  921. }
  922. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  923. {
  924. struct device *dev = &pci_priv->pci_dev->dev;
  925. int ret;
  926. ret = cnss_pci_force_wake_request_sync(dev,
  927. FORCE_WAKE_DELAY_TIMEOUT_US);
  928. if (ret) {
  929. if (ret != -EAGAIN)
  930. cnss_pr_err("Failed to request force wake\n");
  931. return ret;
  932. }
  933. /* If device's M1 state-change event races here, it can be ignored,
  934. * as the device is expected to immediately move from M2 to M0
  935. * without entering low power state.
  936. */
  937. if (cnss_pci_is_device_awake(dev) != true)
  938. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  939. return 0;
  940. }
  941. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  942. {
  943. struct device *dev = &pci_priv->pci_dev->dev;
  944. int ret;
  945. ret = cnss_pci_force_wake_release(dev);
  946. if (ret && ret != -EAGAIN)
  947. cnss_pr_err("Failed to release force wake\n");
  948. return ret;
  949. }
  950. #if IS_ENABLED(CONFIG_INTERCONNECT)
  951. /**
  952. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  953. * @plat_priv: Platform private data struct
  954. * @bw: bandwidth
  955. * @save: toggle flag to save bandwidth to current_bw_vote
  956. *
  957. * Setup bandwidth votes for configured interconnect paths
  958. *
  959. * Return: 0 for success
  960. */
  961. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  962. u32 bw, bool save)
  963. {
  964. int ret = 0;
  965. struct cnss_bus_bw_info *bus_bw_info;
  966. if (!plat_priv->icc.path_count)
  967. return -EOPNOTSUPP;
  968. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  969. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  970. return -EINVAL;
  971. }
  972. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  973. ret = icc_set_bw(bus_bw_info->icc_path,
  974. bus_bw_info->cfg_table[bw].avg_bw,
  975. bus_bw_info->cfg_table[bw].peak_bw);
  976. if (ret) {
  977. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  978. bw, ret, bus_bw_info->icc_name,
  979. bus_bw_info->cfg_table[bw].avg_bw,
  980. bus_bw_info->cfg_table[bw].peak_bw);
  981. break;
  982. }
  983. }
  984. if (ret == 0 && save)
  985. plat_priv->icc.current_bw_vote = bw;
  986. return ret;
  987. }
  988. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  989. {
  990. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  991. if (!plat_priv)
  992. return -ENODEV;
  993. if (bandwidth < 0)
  994. return -EINVAL;
  995. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  996. }
  997. #else
  998. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  999. u32 bw, bool save)
  1000. {
  1001. return 0;
  1002. }
  1003. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1004. {
  1005. return 0;
  1006. }
  1007. #endif
  1008. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  1009. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  1010. u32 *val, bool raw_access)
  1011. {
  1012. int ret = 0;
  1013. bool do_force_wake_put = true;
  1014. if (raw_access) {
  1015. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1016. goto out;
  1017. }
  1018. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1019. if (ret)
  1020. goto out;
  1021. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1022. if (ret < 0)
  1023. goto runtime_pm_put;
  1024. ret = cnss_pci_force_wake_get(pci_priv);
  1025. if (ret)
  1026. do_force_wake_put = false;
  1027. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1028. if (ret) {
  1029. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1030. offset, ret);
  1031. goto force_wake_put;
  1032. }
  1033. force_wake_put:
  1034. if (do_force_wake_put)
  1035. cnss_pci_force_wake_put(pci_priv);
  1036. runtime_pm_put:
  1037. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1038. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1039. out:
  1040. return ret;
  1041. }
  1042. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1043. u32 val, bool raw_access)
  1044. {
  1045. int ret = 0;
  1046. bool do_force_wake_put = true;
  1047. if (raw_access) {
  1048. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1049. goto out;
  1050. }
  1051. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1052. if (ret)
  1053. goto out;
  1054. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1055. if (ret < 0)
  1056. goto runtime_pm_put;
  1057. ret = cnss_pci_force_wake_get(pci_priv);
  1058. if (ret)
  1059. do_force_wake_put = false;
  1060. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1061. if (ret) {
  1062. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1063. val, offset, ret);
  1064. goto force_wake_put;
  1065. }
  1066. force_wake_put:
  1067. if (do_force_wake_put)
  1068. cnss_pci_force_wake_put(pci_priv);
  1069. runtime_pm_put:
  1070. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1071. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1072. out:
  1073. return ret;
  1074. }
  1075. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1076. {
  1077. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1078. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1079. bool link_down_or_recovery;
  1080. if (!plat_priv)
  1081. return -ENODEV;
  1082. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1083. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1084. if (save) {
  1085. if (link_down_or_recovery) {
  1086. pci_priv->saved_state = NULL;
  1087. } else {
  1088. pci_save_state(pci_dev);
  1089. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1090. }
  1091. } else {
  1092. if (link_down_or_recovery) {
  1093. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1094. pci_restore_state(pci_dev);
  1095. } else if (pci_priv->saved_state) {
  1096. pci_load_and_free_saved_state(pci_dev,
  1097. &pci_priv->saved_state);
  1098. pci_restore_state(pci_dev);
  1099. }
  1100. }
  1101. return 0;
  1102. }
  1103. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1104. {
  1105. u16 link_status;
  1106. int ret;
  1107. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1108. &link_status);
  1109. if (ret)
  1110. return ret;
  1111. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1112. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1113. pci_priv->def_link_width =
  1114. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1115. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1116. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1117. pci_priv->def_link_speed, pci_priv->def_link_width);
  1118. return 0;
  1119. }
  1120. static int cnss_set_pci_link_status(struct cnss_pci_data *pci_priv,
  1121. enum pci_link_status status)
  1122. {
  1123. u16 link_speed, link_width;
  1124. int ret;
  1125. cnss_pr_vdbg("Set PCI link status to: %u\n", status);
  1126. switch (status) {
  1127. case PCI_GEN1:
  1128. link_speed = PCI_EXP_LNKSTA_CLS_2_5GB;
  1129. link_width = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1130. break;
  1131. case PCI_GEN2:
  1132. link_speed = PCI_EXP_LNKSTA_CLS_5_0GB;
  1133. link_width = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1134. break;
  1135. case PCI_DEF:
  1136. link_speed = pci_priv->def_link_speed;
  1137. link_width = pci_priv->def_link_width;
  1138. if (!link_speed && !link_width) {
  1139. cnss_pr_err("PCI link speed or width is not valid\n");
  1140. return -EINVAL;
  1141. }
  1142. break;
  1143. default:
  1144. cnss_pr_err("Unknown PCI link status config: %u\n", status);
  1145. return -EINVAL;
  1146. }
  1147. ret = cnss_pci_set_link_bandwidth(pci_priv, link_speed, link_width);
  1148. if (!ret)
  1149. pci_priv->cur_link_speed = link_speed;
  1150. return ret;
  1151. }
  1152. static int cnss_set_pci_link(struct cnss_pci_data *pci_priv, bool link_up)
  1153. {
  1154. int ret = 0, retry = 0;
  1155. cnss_pr_vdbg("%s PCI link\n", link_up ? "Resuming" : "Suspending");
  1156. if (link_up) {
  1157. retry:
  1158. ret = cnss_pci_set_link_up(pci_priv);
  1159. if (ret && retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  1160. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  1161. if (pci_priv->pci_link_down_ind)
  1162. msleep(LINK_TRAINING_RETRY_DELAY_MS * retry);
  1163. goto retry;
  1164. }
  1165. } else {
  1166. /* Since DRV suspend cannot be done in Gen 3, set it to
  1167. * Gen 2 if current link speed is larger than Gen 2.
  1168. */
  1169. if (pci_priv->drv_connected_last &&
  1170. pci_priv->cur_link_speed > PCI_EXP_LNKSTA_CLS_5_0GB)
  1171. cnss_set_pci_link_status(pci_priv, PCI_GEN2);
  1172. ret = cnss_pci_set_link_down(pci_priv);
  1173. }
  1174. if (pci_priv->drv_connected_last) {
  1175. if ((link_up && !ret) || (!link_up && ret))
  1176. cnss_set_pci_link_status(pci_priv, PCI_DEF);
  1177. }
  1178. return ret;
  1179. }
  1180. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1181. {
  1182. u32 reg_offset, val;
  1183. int i;
  1184. switch (pci_priv->device_id) {
  1185. case QCA6390_DEVICE_ID:
  1186. case QCA6490_DEVICE_ID:
  1187. break;
  1188. default:
  1189. return;
  1190. }
  1191. if (in_interrupt() || irqs_disabled())
  1192. return;
  1193. if (cnss_pci_check_link_status(pci_priv))
  1194. return;
  1195. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1196. for (i = 0; pci_scratch[i].name; i++) {
  1197. reg_offset = pci_scratch[i].offset;
  1198. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1199. return;
  1200. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1201. pci_scratch[i].name, val);
  1202. }
  1203. }
  1204. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1205. {
  1206. int ret = 0;
  1207. if (!pci_priv)
  1208. return -ENODEV;
  1209. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1210. cnss_pr_info("PCI link is already suspended\n");
  1211. goto out;
  1212. }
  1213. pci_clear_master(pci_priv->pci_dev);
  1214. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1215. if (ret)
  1216. goto out;
  1217. pci_disable_device(pci_priv->pci_dev);
  1218. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1219. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1220. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1221. }
  1222. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1223. pci_priv->drv_connected_last = 0;
  1224. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1225. if (ret)
  1226. goto out;
  1227. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1228. return 0;
  1229. out:
  1230. return ret;
  1231. }
  1232. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1233. {
  1234. int ret = 0;
  1235. if (!pci_priv)
  1236. return -ENODEV;
  1237. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1238. cnss_pr_info("PCI link is already resumed\n");
  1239. goto out;
  1240. }
  1241. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1242. if (ret) {
  1243. ret = -EAGAIN;
  1244. goto out;
  1245. }
  1246. pci_priv->pci_link_state = PCI_LINK_UP;
  1247. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1248. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1249. if (ret) {
  1250. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1251. goto out;
  1252. }
  1253. }
  1254. ret = pci_enable_device(pci_priv->pci_dev);
  1255. if (ret) {
  1256. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1257. goto out;
  1258. }
  1259. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1260. if (ret)
  1261. goto out;
  1262. pci_set_master(pci_priv->pci_dev);
  1263. if (pci_priv->pci_link_down_ind)
  1264. pci_priv->pci_link_down_ind = false;
  1265. return 0;
  1266. out:
  1267. return ret;
  1268. }
  1269. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1270. {
  1271. int ret;
  1272. switch (pci_priv->device_id) {
  1273. case QCA6390_DEVICE_ID:
  1274. case QCA6490_DEVICE_ID:
  1275. case WCN7850_DEVICE_ID:
  1276. break;
  1277. default:
  1278. return -EOPNOTSUPP;
  1279. }
  1280. /* Always wait here to avoid missing WAKE assert for RDDM
  1281. * before link recovery
  1282. */
  1283. msleep(WAKE_EVENT_TIMEOUT);
  1284. ret = cnss_suspend_pci_link(pci_priv);
  1285. if (ret)
  1286. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1287. ret = cnss_resume_pci_link(pci_priv);
  1288. if (ret) {
  1289. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1290. del_timer(&pci_priv->dev_rddm_timer);
  1291. return ret;
  1292. }
  1293. mod_timer(&pci_priv->dev_rddm_timer,
  1294. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1295. cnss_mhi_debug_reg_dump(pci_priv);
  1296. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1297. return 0;
  1298. }
  1299. int cnss_pci_prevent_l1(struct device *dev)
  1300. {
  1301. struct pci_dev *pci_dev = to_pci_dev(dev);
  1302. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1303. int ret;
  1304. if (!pci_priv) {
  1305. cnss_pr_err("pci_priv is NULL\n");
  1306. return -ENODEV;
  1307. }
  1308. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1309. cnss_pr_dbg("PCIe link is in suspend state\n");
  1310. return -EIO;
  1311. }
  1312. if (pci_priv->pci_link_down_ind) {
  1313. cnss_pr_err("PCIe link is down\n");
  1314. return -EIO;
  1315. }
  1316. ret = _cnss_pci_prevent_l1(pci_priv);
  1317. if (ret == -EIO) {
  1318. cnss_pr_err("Failed to prevent PCIe L1, considered as link down\n");
  1319. cnss_pci_link_down(dev);
  1320. }
  1321. return ret;
  1322. }
  1323. EXPORT_SYMBOL(cnss_pci_prevent_l1);
  1324. void cnss_pci_allow_l1(struct device *dev)
  1325. {
  1326. struct pci_dev *pci_dev = to_pci_dev(dev);
  1327. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1328. if (!pci_priv) {
  1329. cnss_pr_err("pci_priv is NULL\n");
  1330. return;
  1331. }
  1332. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1333. cnss_pr_dbg("PCIe link is in suspend state\n");
  1334. return;
  1335. }
  1336. if (pci_priv->pci_link_down_ind) {
  1337. cnss_pr_err("PCIe link is down\n");
  1338. return;
  1339. }
  1340. _cnss_pci_allow_l1(pci_priv);
  1341. }
  1342. EXPORT_SYMBOL(cnss_pci_allow_l1);
  1343. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1344. enum cnss_bus_event_type type,
  1345. void *data)
  1346. {
  1347. struct cnss_bus_event bus_event;
  1348. bus_event.etype = type;
  1349. bus_event.event_data = data;
  1350. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1351. }
  1352. static void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1353. {
  1354. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1355. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1356. unsigned long flags;
  1357. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1358. &plat_priv->ctrl_params.quirks))
  1359. panic("cnss: PCI link is down\n");
  1360. spin_lock_irqsave(&pci_link_down_lock, flags);
  1361. if (pci_priv->pci_link_down_ind) {
  1362. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1363. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1364. return;
  1365. }
  1366. pci_priv->pci_link_down_ind = true;
  1367. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1368. if (pci_dev->device == QCA6174_DEVICE_ID)
  1369. disable_irq(pci_dev->irq);
  1370. /* Notify bus related event. Now for all supported chips.
  1371. * Here PCIe LINK_DOWN notification taken care.
  1372. * uevent buffer can be extended later, to cover more bus info.
  1373. */
  1374. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1375. cnss_fatal_err("PCI link down, schedule recovery\n");
  1376. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1377. }
  1378. int cnss_pci_link_down(struct device *dev)
  1379. {
  1380. struct pci_dev *pci_dev = to_pci_dev(dev);
  1381. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1382. struct cnss_plat_data *plat_priv = NULL;
  1383. int ret;
  1384. if (!pci_priv) {
  1385. cnss_pr_err("pci_priv is NULL\n");
  1386. return -EINVAL;
  1387. }
  1388. plat_priv = pci_priv->plat_priv;
  1389. if (!plat_priv) {
  1390. cnss_pr_err("plat_priv is NULL\n");
  1391. return -ENODEV;
  1392. }
  1393. if (pci_priv->pci_link_down_ind) {
  1394. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1395. return -EBUSY;
  1396. }
  1397. if (pci_priv->drv_connected_last &&
  1398. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1399. "cnss-enable-self-recovery"))
  1400. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1401. cnss_pr_err("PCI link down is detected by drivers\n");
  1402. ret = cnss_pci_assert_perst(pci_priv);
  1403. if (ret)
  1404. cnss_pci_handle_linkdown(pci_priv);
  1405. return ret;
  1406. }
  1407. EXPORT_SYMBOL(cnss_pci_link_down);
  1408. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1409. {
  1410. struct cnss_plat_data *plat_priv;
  1411. if (!pci_priv) {
  1412. cnss_pr_err("pci_priv is NULL\n");
  1413. return -ENODEV;
  1414. }
  1415. plat_priv = pci_priv->plat_priv;
  1416. if (!plat_priv) {
  1417. cnss_pr_err("plat_priv is NULL\n");
  1418. return -ENODEV;
  1419. }
  1420. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1421. pci_priv->pci_link_down_ind;
  1422. }
  1423. int cnss_pci_is_device_down(struct device *dev)
  1424. {
  1425. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1426. return cnss_pcie_is_device_down(pci_priv);
  1427. }
  1428. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1429. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1430. {
  1431. spin_lock_bh(&pci_reg_window_lock);
  1432. }
  1433. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1434. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1435. {
  1436. spin_unlock_bh(&pci_reg_window_lock);
  1437. }
  1438. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1439. /**
  1440. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1441. * @pci_priv: driver PCI bus context pointer
  1442. *
  1443. * Dump primary and secondary bootloader debug log data. For SBL check the
  1444. * log struct address and size for validity.
  1445. *
  1446. * Return: None
  1447. */
  1448. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1449. {
  1450. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1451. u32 pbl_log_sram_start;
  1452. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1453. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1454. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1455. u32 sbl_log_def_start = SRAM_START;
  1456. u32 sbl_log_def_end = SRAM_END;
  1457. int i;
  1458. switch (pci_priv->device_id) {
  1459. case QCA6390_DEVICE_ID:
  1460. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1461. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1462. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1463. break;
  1464. case QCA6490_DEVICE_ID:
  1465. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1466. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1467. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1468. break;
  1469. case WCN7850_DEVICE_ID:
  1470. pbl_bootstrap_status_reg = WCN7850_PBL_BOOTSTRAP_STATUS;
  1471. pbl_log_sram_start = WCN7850_DEBUG_PBL_LOG_SRAM_START;
  1472. pbl_log_max_size = WCN7850_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1473. sbl_log_max_size = WCN7850_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1474. default:
  1475. return;
  1476. }
  1477. if (cnss_pci_check_link_status(pci_priv))
  1478. return;
  1479. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1480. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1481. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1482. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1483. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1484. &pbl_bootstrap_status);
  1485. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1486. pbl_stage, sbl_log_start, sbl_log_size);
  1487. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1488. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1489. cnss_pr_dbg("Dumping PBL log data\n");
  1490. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1491. mem_addr = pbl_log_sram_start + i;
  1492. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1493. break;
  1494. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1495. }
  1496. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1497. sbl_log_max_size : sbl_log_size);
  1498. if (sbl_log_start < sbl_log_def_start ||
  1499. sbl_log_start > sbl_log_def_end ||
  1500. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1501. cnss_pr_err("Invalid SBL log data\n");
  1502. return;
  1503. }
  1504. cnss_pr_dbg("Dumping SBL log data\n");
  1505. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1506. mem_addr = sbl_log_start + i;
  1507. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1508. break;
  1509. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1510. }
  1511. }
  1512. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1513. {
  1514. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1515. cnss_fatal_err("MHI power up returns timeout\n");
  1516. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE)) {
  1517. /* Wait for RDDM if RDDM cookie is set. If RDDM times out,
  1518. * PBL/SBL error region may have been erased so no need to
  1519. * dump them either.
  1520. */
  1521. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1522. !pci_priv->pci_link_down_ind) {
  1523. mod_timer(&pci_priv->dev_rddm_timer,
  1524. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1525. }
  1526. } else {
  1527. cnss_pr_dbg("RDDM cookie is not set\n");
  1528. cnss_mhi_debug_reg_dump(pci_priv);
  1529. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1530. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1531. cnss_pci_dump_bl_sram_mem(pci_priv);
  1532. return -ETIMEDOUT;
  1533. }
  1534. return 0;
  1535. }
  1536. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1537. {
  1538. switch (mhi_state) {
  1539. case CNSS_MHI_INIT:
  1540. return "INIT";
  1541. case CNSS_MHI_DEINIT:
  1542. return "DEINIT";
  1543. case CNSS_MHI_POWER_ON:
  1544. return "POWER_ON";
  1545. case CNSS_MHI_POWERING_OFF:
  1546. return "POWERING_OFF";
  1547. case CNSS_MHI_POWER_OFF:
  1548. return "POWER_OFF";
  1549. case CNSS_MHI_FORCE_POWER_OFF:
  1550. return "FORCE_POWER_OFF";
  1551. case CNSS_MHI_SUSPEND:
  1552. return "SUSPEND";
  1553. case CNSS_MHI_RESUME:
  1554. return "RESUME";
  1555. case CNSS_MHI_TRIGGER_RDDM:
  1556. return "TRIGGER_RDDM";
  1557. case CNSS_MHI_RDDM_DONE:
  1558. return "RDDM_DONE";
  1559. default:
  1560. return "UNKNOWN";
  1561. }
  1562. };
  1563. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1564. enum cnss_mhi_state mhi_state)
  1565. {
  1566. switch (mhi_state) {
  1567. case CNSS_MHI_INIT:
  1568. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1569. return 0;
  1570. break;
  1571. case CNSS_MHI_DEINIT:
  1572. case CNSS_MHI_POWER_ON:
  1573. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1574. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1575. return 0;
  1576. break;
  1577. case CNSS_MHI_FORCE_POWER_OFF:
  1578. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1579. return 0;
  1580. break;
  1581. case CNSS_MHI_POWER_OFF:
  1582. case CNSS_MHI_SUSPEND:
  1583. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1584. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1585. return 0;
  1586. break;
  1587. case CNSS_MHI_RESUME:
  1588. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1589. return 0;
  1590. break;
  1591. case CNSS_MHI_TRIGGER_RDDM:
  1592. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1593. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1594. return 0;
  1595. break;
  1596. case CNSS_MHI_RDDM_DONE:
  1597. return 0;
  1598. default:
  1599. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1600. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1601. }
  1602. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1603. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1604. pci_priv->mhi_state);
  1605. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1606. CNSS_ASSERT(0);
  1607. return -EINVAL;
  1608. }
  1609. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1610. enum cnss_mhi_state mhi_state)
  1611. {
  1612. switch (mhi_state) {
  1613. case CNSS_MHI_INIT:
  1614. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1615. break;
  1616. case CNSS_MHI_DEINIT:
  1617. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1618. break;
  1619. case CNSS_MHI_POWER_ON:
  1620. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1621. break;
  1622. case CNSS_MHI_POWERING_OFF:
  1623. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1624. break;
  1625. case CNSS_MHI_POWER_OFF:
  1626. case CNSS_MHI_FORCE_POWER_OFF:
  1627. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1628. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1629. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1630. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1631. break;
  1632. case CNSS_MHI_SUSPEND:
  1633. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1634. break;
  1635. case CNSS_MHI_RESUME:
  1636. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1637. break;
  1638. case CNSS_MHI_TRIGGER_RDDM:
  1639. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1640. break;
  1641. case CNSS_MHI_RDDM_DONE:
  1642. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1643. break;
  1644. default:
  1645. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1646. }
  1647. }
  1648. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1649. enum cnss_mhi_state mhi_state)
  1650. {
  1651. int ret = 0, retry = 0;
  1652. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1653. return 0;
  1654. if (mhi_state < 0) {
  1655. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1656. return -EINVAL;
  1657. }
  1658. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1659. if (ret)
  1660. goto out;
  1661. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1662. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1663. switch (mhi_state) {
  1664. case CNSS_MHI_INIT:
  1665. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1666. break;
  1667. case CNSS_MHI_DEINIT:
  1668. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1669. ret = 0;
  1670. break;
  1671. case CNSS_MHI_POWER_ON:
  1672. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1673. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1674. /* Only set img_pre_alloc when power up succeeds */
  1675. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1676. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1677. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1678. }
  1679. #endif
  1680. break;
  1681. case CNSS_MHI_POWER_OFF:
  1682. mhi_power_down(pci_priv->mhi_ctrl, true);
  1683. ret = 0;
  1684. break;
  1685. case CNSS_MHI_FORCE_POWER_OFF:
  1686. mhi_power_down(pci_priv->mhi_ctrl, false);
  1687. ret = 0;
  1688. break;
  1689. case CNSS_MHI_SUSPEND:
  1690. retry_mhi_suspend:
  1691. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1692. if (pci_priv->drv_connected_last)
  1693. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1694. else
  1695. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1696. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1697. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1698. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1699. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1700. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1701. goto retry_mhi_suspend;
  1702. }
  1703. break;
  1704. case CNSS_MHI_RESUME:
  1705. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1706. if (pci_priv->drv_connected_last) {
  1707. cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1708. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1709. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1710. } else {
  1711. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1712. }
  1713. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1714. break;
  1715. case CNSS_MHI_TRIGGER_RDDM:
  1716. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1717. if (ret) {
  1718. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1719. cnss_pr_dbg("Sending host reset req\n");
  1720. ret = cnss_mhi_force_reset(pci_priv);
  1721. }
  1722. break;
  1723. case CNSS_MHI_RDDM_DONE:
  1724. break;
  1725. default:
  1726. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1727. ret = -EINVAL;
  1728. }
  1729. if (ret)
  1730. goto out;
  1731. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1732. return 0;
  1733. out:
  1734. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1735. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1736. return ret;
  1737. }
  1738. #if IS_ENABLED(CONFIG_PCI_MSM)
  1739. /**
  1740. * cnss_wlan_adsp_pc_enable: Control ADSP power collapse setup
  1741. * @dev: Platform driver pci private data structure
  1742. * @control: Power collapse enable / disable
  1743. *
  1744. * This function controls ADSP power collapse (PC). It must be called
  1745. * based on wlan state. ADSP power collapse during wlan RTPM suspend state
  1746. * results in delay during periodic QMI stats PCI link up/down. This delay
  1747. * causes additional power consumption.
  1748. * Introduced in SM8350.
  1749. *
  1750. * Result: 0 Success. negative error codes.
  1751. */
  1752. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1753. bool control)
  1754. {
  1755. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1756. int ret = 0;
  1757. u32 pm_options = PM_OPTIONS_DEFAULT;
  1758. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1759. if (plat_priv->adsp_pc_enabled == control) {
  1760. cnss_pr_dbg("ADSP power collapse already %s\n",
  1761. control ? "Enabled" : "Disabled");
  1762. return 0;
  1763. }
  1764. if (control)
  1765. pm_options &= ~MSM_PCIE_CONFIG_NO_DRV_PC;
  1766. else
  1767. pm_options |= MSM_PCIE_CONFIG_NO_DRV_PC;
  1768. ret = msm_pcie_pm_control(MSM_PCIE_DRV_PC_CTRL, pci_dev->bus->number,
  1769. pci_dev, NULL, pm_options);
  1770. if (ret)
  1771. return ret;
  1772. cnss_pr_dbg("%s ADSP power collapse\n", control ? "Enable" : "Disable");
  1773. plat_priv->adsp_pc_enabled = control;
  1774. return 0;
  1775. }
  1776. #else
  1777. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1778. bool control)
  1779. {
  1780. return 0;
  1781. }
  1782. #endif
  1783. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1784. {
  1785. int ret = 0;
  1786. struct cnss_plat_data *plat_priv;
  1787. unsigned int timeout = 0;
  1788. if (!pci_priv) {
  1789. cnss_pr_err("pci_priv is NULL\n");
  1790. return -ENODEV;
  1791. }
  1792. plat_priv = pci_priv->plat_priv;
  1793. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1794. return 0;
  1795. if (MHI_TIMEOUT_OVERWRITE_MS)
  1796. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1797. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1798. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1799. if (ret)
  1800. return ret;
  1801. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1802. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1803. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1804. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1805. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1806. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1807. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1808. mod_timer(&pci_priv->boot_debug_timer,
  1809. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1810. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1811. del_timer(&pci_priv->boot_debug_timer);
  1812. if (ret == 0)
  1813. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1814. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1815. if (ret == -ETIMEDOUT) {
  1816. /* This is a special case needs to be handled that if MHI
  1817. * power on returns -ETIMEDOUT, controller needs to take care
  1818. * the cleanup by calling MHI power down. Force to set the bit
  1819. * for driver internal MHI state to make sure it can be handled
  1820. * properly later.
  1821. */
  1822. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1823. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1824. }
  1825. return ret;
  1826. }
  1827. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1828. {
  1829. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1830. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1831. return;
  1832. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1833. cnss_pr_dbg("MHI is already powered off\n");
  1834. return;
  1835. }
  1836. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1837. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1838. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1839. if (!pci_priv->pci_link_down_ind)
  1840. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1841. else
  1842. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1843. }
  1844. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1845. {
  1846. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1847. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1848. return;
  1849. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1850. cnss_pr_dbg("MHI is already deinited\n");
  1851. return;
  1852. }
  1853. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1854. }
  1855. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1856. bool set_vddd4blow, bool set_shutdown,
  1857. bool do_force_wake)
  1858. {
  1859. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1860. int ret;
  1861. u32 val;
  1862. if (!plat_priv->set_wlaon_pwr_ctrl)
  1863. return;
  1864. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1865. pci_priv->pci_link_down_ind)
  1866. return;
  1867. if (do_force_wake)
  1868. if (cnss_pci_force_wake_get(pci_priv))
  1869. return;
  1870. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1871. if (ret) {
  1872. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1873. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1874. goto force_wake_put;
  1875. }
  1876. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1877. WLAON_QFPROM_PWR_CTRL_REG, val);
  1878. if (set_vddd4blow)
  1879. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1880. else
  1881. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1882. if (set_shutdown)
  1883. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1884. else
  1885. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1886. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1887. if (ret) {
  1888. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1889. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1890. goto force_wake_put;
  1891. }
  1892. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1893. WLAON_QFPROM_PWR_CTRL_REG);
  1894. if (set_shutdown)
  1895. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1896. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1897. force_wake_put:
  1898. if (do_force_wake)
  1899. cnss_pci_force_wake_put(pci_priv);
  1900. }
  1901. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1902. u64 *time_us)
  1903. {
  1904. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1905. u32 low, high;
  1906. u64 device_ticks;
  1907. if (!plat_priv->device_freq_hz) {
  1908. cnss_pr_err("Device time clock frequency is not valid\n");
  1909. return -EINVAL;
  1910. }
  1911. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1912. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1913. device_ticks = (u64)high << 32 | low;
  1914. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1915. *time_us = device_ticks * 10;
  1916. return 0;
  1917. }
  1918. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1919. {
  1920. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1921. TIME_SYNC_ENABLE);
  1922. }
  1923. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1924. {
  1925. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1926. TIME_SYNC_CLEAR);
  1927. }
  1928. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1929. {
  1930. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1931. struct device *dev = &pci_priv->pci_dev->dev;
  1932. unsigned long flags = 0;
  1933. u64 host_time_us, device_time_us, offset;
  1934. u32 low, high;
  1935. int ret;
  1936. ret = cnss_pci_prevent_l1(dev);
  1937. if (ret)
  1938. goto out;
  1939. ret = cnss_pci_force_wake_get(pci_priv);
  1940. if (ret)
  1941. goto allow_l1;
  1942. spin_lock_irqsave(&time_sync_lock, flags);
  1943. cnss_pci_clear_time_sync_counter(pci_priv);
  1944. cnss_pci_enable_time_sync_counter(pci_priv);
  1945. host_time_us = cnss_get_host_timestamp(plat_priv);
  1946. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1947. cnss_pci_clear_time_sync_counter(pci_priv);
  1948. spin_unlock_irqrestore(&time_sync_lock, flags);
  1949. if (ret)
  1950. goto force_wake_put;
  1951. if (host_time_us < device_time_us) {
  1952. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1953. host_time_us, device_time_us);
  1954. ret = -EINVAL;
  1955. goto force_wake_put;
  1956. }
  1957. offset = host_time_us - device_time_us;
  1958. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1959. host_time_us, device_time_us, offset);
  1960. low = offset & 0xFFFFFFFF;
  1961. high = offset >> 32;
  1962. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_34, low);
  1963. cnss_pci_reg_write(pci_priv, PCIE_SHADOW_REG_VALUE_35, high);
  1964. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_34, &low);
  1965. cnss_pci_reg_read(pci_priv, PCIE_SHADOW_REG_VALUE_35, &high);
  1966. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1967. PCIE_SHADOW_REG_VALUE_34, low,
  1968. PCIE_SHADOW_REG_VALUE_35, high);
  1969. force_wake_put:
  1970. cnss_pci_force_wake_put(pci_priv);
  1971. allow_l1:
  1972. cnss_pci_allow_l1(dev);
  1973. out:
  1974. return ret;
  1975. }
  1976. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1977. {
  1978. struct cnss_pci_data *pci_priv =
  1979. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1980. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1981. unsigned int time_sync_period_ms =
  1982. plat_priv->ctrl_params.time_sync_period;
  1983. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1984. cnss_pr_dbg("Time sync is disabled\n");
  1985. return;
  1986. }
  1987. if (!time_sync_period_ms) {
  1988. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1989. return;
  1990. }
  1991. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1992. return;
  1993. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1994. goto runtime_pm_put;
  1995. mutex_lock(&pci_priv->bus_lock);
  1996. cnss_pci_update_timestamp(pci_priv);
  1997. mutex_unlock(&pci_priv->bus_lock);
  1998. schedule_delayed_work(&pci_priv->time_sync_work,
  1999. msecs_to_jiffies(time_sync_period_ms));
  2000. runtime_pm_put:
  2001. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  2002. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  2003. }
  2004. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  2005. {
  2006. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2007. switch (pci_priv->device_id) {
  2008. case QCA6390_DEVICE_ID:
  2009. case QCA6490_DEVICE_ID:
  2010. break;
  2011. default:
  2012. return -EOPNOTSUPP;
  2013. }
  2014. if (!plat_priv->device_freq_hz) {
  2015. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2016. return -EINVAL;
  2017. }
  2018. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2019. return 0;
  2020. }
  2021. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2022. {
  2023. switch (pci_priv->device_id) {
  2024. case QCA6390_DEVICE_ID:
  2025. case QCA6490_DEVICE_ID:
  2026. break;
  2027. default:
  2028. return;
  2029. }
  2030. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2031. }
  2032. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2033. {
  2034. int ret = 0;
  2035. struct cnss_plat_data *plat_priv;
  2036. if (!pci_priv)
  2037. return -ENODEV;
  2038. plat_priv = pci_priv->plat_priv;
  2039. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2040. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2041. cnss_pr_dbg("Skip driver probe\n");
  2042. goto out;
  2043. }
  2044. if (!pci_priv->driver_ops) {
  2045. cnss_pr_err("driver_ops is NULL\n");
  2046. ret = -EINVAL;
  2047. goto out;
  2048. }
  2049. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2050. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2051. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2052. pci_priv->pci_device_id);
  2053. if (ret) {
  2054. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2055. ret);
  2056. goto out;
  2057. }
  2058. complete(&plat_priv->recovery_complete);
  2059. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2060. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2061. pci_priv->pci_device_id);
  2062. if (ret) {
  2063. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2064. ret);
  2065. goto out;
  2066. }
  2067. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2068. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2069. complete_all(&plat_priv->power_up_complete);
  2070. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2071. &plat_priv->driver_state)) {
  2072. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2073. pci_priv->pci_device_id);
  2074. if (ret) {
  2075. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2076. ret);
  2077. plat_priv->power_up_error = ret;
  2078. complete_all(&plat_priv->power_up_complete);
  2079. goto out;
  2080. }
  2081. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2082. complete_all(&plat_priv->power_up_complete);
  2083. } else {
  2084. complete(&plat_priv->power_up_complete);
  2085. }
  2086. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2087. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2088. __pm_relax(plat_priv->recovery_ws);
  2089. }
  2090. cnss_pci_start_time_sync_update(pci_priv);
  2091. return 0;
  2092. out:
  2093. return ret;
  2094. }
  2095. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2096. {
  2097. struct cnss_plat_data *plat_priv;
  2098. int ret;
  2099. if (!pci_priv)
  2100. return -ENODEV;
  2101. plat_priv = pci_priv->plat_priv;
  2102. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2103. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2104. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2105. cnss_pr_dbg("Skip driver remove\n");
  2106. return 0;
  2107. }
  2108. if (!pci_priv->driver_ops) {
  2109. cnss_pr_err("driver_ops is NULL\n");
  2110. return -EINVAL;
  2111. }
  2112. cnss_pci_stop_time_sync_update(pci_priv);
  2113. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2114. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2115. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2116. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2117. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2118. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2119. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2120. &plat_priv->driver_state)) {
  2121. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2122. if (ret == -EAGAIN) {
  2123. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2124. &plat_priv->driver_state);
  2125. return ret;
  2126. }
  2127. }
  2128. plat_priv->get_info_cb_ctx = NULL;
  2129. plat_priv->get_info_cb = NULL;
  2130. return 0;
  2131. }
  2132. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2133. int modem_current_status)
  2134. {
  2135. struct cnss_wlan_driver *driver_ops;
  2136. if (!pci_priv)
  2137. return -ENODEV;
  2138. driver_ops = pci_priv->driver_ops;
  2139. if (!driver_ops || !driver_ops->modem_status)
  2140. return -EINVAL;
  2141. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2142. return 0;
  2143. }
  2144. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2145. enum cnss_driver_status status)
  2146. {
  2147. struct cnss_wlan_driver *driver_ops;
  2148. if (!pci_priv)
  2149. return -ENODEV;
  2150. driver_ops = pci_priv->driver_ops;
  2151. if (!driver_ops || !driver_ops->update_status)
  2152. return -EINVAL;
  2153. cnss_pr_dbg("Update driver status: %d\n", status);
  2154. driver_ops->update_status(pci_priv->pci_dev, status);
  2155. return 0;
  2156. }
  2157. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2158. struct cnss_misc_reg *misc_reg,
  2159. u32 misc_reg_size,
  2160. char *reg_name)
  2161. {
  2162. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2163. bool do_force_wake_put = true;
  2164. int i;
  2165. if (!misc_reg)
  2166. return;
  2167. if (in_interrupt() || irqs_disabled())
  2168. return;
  2169. if (cnss_pci_check_link_status(pci_priv))
  2170. return;
  2171. if (cnss_pci_force_wake_get(pci_priv)) {
  2172. /* Continue to dump when device has entered RDDM already */
  2173. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2174. return;
  2175. do_force_wake_put = false;
  2176. }
  2177. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2178. for (i = 0; i < misc_reg_size; i++) {
  2179. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2180. &misc_reg[i].dev_mask))
  2181. continue;
  2182. if (misc_reg[i].wr) {
  2183. if (misc_reg[i].offset ==
  2184. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2185. i >= 1)
  2186. misc_reg[i].val =
  2187. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2188. misc_reg[i - 1].val;
  2189. if (cnss_pci_reg_write(pci_priv,
  2190. misc_reg[i].offset,
  2191. misc_reg[i].val))
  2192. goto force_wake_put;
  2193. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2194. misc_reg[i].val,
  2195. misc_reg[i].offset);
  2196. } else {
  2197. if (cnss_pci_reg_read(pci_priv,
  2198. misc_reg[i].offset,
  2199. &misc_reg[i].val))
  2200. goto force_wake_put;
  2201. }
  2202. }
  2203. force_wake_put:
  2204. if (do_force_wake_put)
  2205. cnss_pci_force_wake_put(pci_priv);
  2206. }
  2207. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2208. {
  2209. if (in_interrupt() || irqs_disabled())
  2210. return;
  2211. if (cnss_pci_check_link_status(pci_priv))
  2212. return;
  2213. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2214. WCSS_REG_SIZE, "wcss");
  2215. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2216. PCIE_REG_SIZE, "pcie");
  2217. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2218. WLAON_REG_SIZE, "wlaon");
  2219. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2220. SYSPM_REG_SIZE, "syspm");
  2221. }
  2222. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2223. {
  2224. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2225. u32 reg_offset;
  2226. bool do_force_wake_put = true;
  2227. if (in_interrupt() || irqs_disabled())
  2228. return;
  2229. if (cnss_pci_check_link_status(pci_priv))
  2230. return;
  2231. if (!pci_priv->debug_reg) {
  2232. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2233. sizeof(*pci_priv->debug_reg)
  2234. * array_size, GFP_KERNEL);
  2235. if (!pci_priv->debug_reg)
  2236. return;
  2237. }
  2238. if (cnss_pci_force_wake_get(pci_priv))
  2239. do_force_wake_put = false;
  2240. cnss_pr_dbg("Start to dump shadow registers\n");
  2241. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2242. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2243. pci_priv->debug_reg[j].offset = reg_offset;
  2244. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2245. &pci_priv->debug_reg[j].val))
  2246. goto force_wake_put;
  2247. }
  2248. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2249. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2250. pci_priv->debug_reg[j].offset = reg_offset;
  2251. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2252. &pci_priv->debug_reg[j].val))
  2253. goto force_wake_put;
  2254. }
  2255. force_wake_put:
  2256. if (do_force_wake_put)
  2257. cnss_pci_force_wake_put(pci_priv);
  2258. }
  2259. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2260. {
  2261. int ret = 0;
  2262. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2263. ret = cnss_power_on_device(plat_priv);
  2264. if (ret) {
  2265. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2266. goto out;
  2267. }
  2268. ret = cnss_resume_pci_link(pci_priv);
  2269. if (ret) {
  2270. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2271. goto power_off;
  2272. }
  2273. ret = cnss_pci_call_driver_probe(pci_priv);
  2274. if (ret)
  2275. goto suspend_link;
  2276. return 0;
  2277. suspend_link:
  2278. cnss_suspend_pci_link(pci_priv);
  2279. power_off:
  2280. cnss_power_off_device(plat_priv);
  2281. out:
  2282. return ret;
  2283. }
  2284. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2285. {
  2286. int ret = 0;
  2287. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2288. cnss_pci_pm_runtime_resume(pci_priv);
  2289. ret = cnss_pci_call_driver_remove(pci_priv);
  2290. if (ret == -EAGAIN)
  2291. goto out;
  2292. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2293. CNSS_BUS_WIDTH_NONE);
  2294. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2295. cnss_pci_set_auto_suspended(pci_priv, 0);
  2296. ret = cnss_suspend_pci_link(pci_priv);
  2297. if (ret)
  2298. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2299. cnss_power_off_device(plat_priv);
  2300. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2301. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2302. out:
  2303. return ret;
  2304. }
  2305. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2306. {
  2307. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2308. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2309. }
  2310. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2311. {
  2312. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2313. struct cnss_ramdump_info *ramdump_info;
  2314. ramdump_info = &plat_priv->ramdump_info;
  2315. if (!ramdump_info->ramdump_size)
  2316. return -EINVAL;
  2317. return cnss_do_ramdump(plat_priv);
  2318. }
  2319. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2320. {
  2321. int ret = 0;
  2322. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2323. unsigned int timeout;
  2324. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2325. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2326. cnss_pci_clear_dump_info(pci_priv);
  2327. cnss_pci_power_off_mhi(pci_priv);
  2328. cnss_suspend_pci_link(pci_priv);
  2329. cnss_pci_deinit_mhi(pci_priv);
  2330. cnss_power_off_device(plat_priv);
  2331. }
  2332. /* Clear QMI send usage count during every power up */
  2333. pci_priv->qmi_send_usage_count = 0;
  2334. plat_priv->power_up_error = 0;
  2335. retry:
  2336. ret = cnss_power_on_device(plat_priv);
  2337. if (ret) {
  2338. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2339. goto out;
  2340. }
  2341. ret = cnss_resume_pci_link(pci_priv);
  2342. if (ret) {
  2343. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2344. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2345. &plat_priv->ctrl_params.quirks)) {
  2346. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2347. ret = 0;
  2348. goto out;
  2349. }
  2350. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2351. cnss_power_off_device(plat_priv);
  2352. /* Force toggle BT_EN GPIO low */
  2353. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2354. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2355. retry, bt_en_gpio);
  2356. if (bt_en_gpio >= 0)
  2357. gpio_direction_output(bt_en_gpio, 0);
  2358. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2359. gpio_get_value(bt_en_gpio));
  2360. }
  2361. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2362. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2363. goto retry;
  2364. }
  2365. /* Assert when it reaches maximum retries */
  2366. CNSS_ASSERT(0);
  2367. goto power_off;
  2368. }
  2369. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2370. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2371. ret = cnss_pci_start_mhi(pci_priv);
  2372. if (ret) {
  2373. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2374. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2375. !pci_priv->pci_link_down_ind && timeout) {
  2376. /* Start recovery directly for MHI start failures */
  2377. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2378. CNSS_REASON_DEFAULT);
  2379. }
  2380. return 0;
  2381. }
  2382. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2383. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2384. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2385. return 0;
  2386. }
  2387. cnss_set_pin_connect_status(plat_priv);
  2388. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2389. ret = cnss_pci_call_driver_probe(pci_priv);
  2390. if (ret)
  2391. goto stop_mhi;
  2392. } else if (timeout) {
  2393. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2394. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2395. else
  2396. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2397. mod_timer(&plat_priv->fw_boot_timer,
  2398. jiffies + msecs_to_jiffies(timeout));
  2399. }
  2400. return 0;
  2401. stop_mhi:
  2402. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2403. cnss_pci_power_off_mhi(pci_priv);
  2404. cnss_suspend_pci_link(pci_priv);
  2405. cnss_pci_deinit_mhi(pci_priv);
  2406. power_off:
  2407. cnss_power_off_device(plat_priv);
  2408. out:
  2409. return ret;
  2410. }
  2411. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2412. {
  2413. int ret = 0;
  2414. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2415. int do_force_wake = true;
  2416. cnss_pci_pm_runtime_resume(pci_priv);
  2417. ret = cnss_pci_call_driver_remove(pci_priv);
  2418. if (ret == -EAGAIN)
  2419. goto out;
  2420. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2421. CNSS_BUS_WIDTH_NONE);
  2422. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2423. cnss_pci_set_auto_suspended(pci_priv, 0);
  2424. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2425. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2426. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2427. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2428. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2429. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2430. del_timer(&pci_priv->dev_rddm_timer);
  2431. cnss_pci_collect_dump_info(pci_priv, false);
  2432. CNSS_ASSERT(0);
  2433. }
  2434. if (!cnss_is_device_powered_on(plat_priv)) {
  2435. cnss_pr_dbg("Device is already powered off, ignore\n");
  2436. goto skip_power_off;
  2437. }
  2438. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2439. do_force_wake = false;
  2440. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2441. /* FBC image will be freed after powering off MHI, so skip
  2442. * if RAM dump data is still valid.
  2443. */
  2444. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2445. goto skip_power_off;
  2446. cnss_pci_power_off_mhi(pci_priv);
  2447. ret = cnss_suspend_pci_link(pci_priv);
  2448. if (ret)
  2449. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2450. cnss_pci_deinit_mhi(pci_priv);
  2451. cnss_power_off_device(plat_priv);
  2452. skip_power_off:
  2453. pci_priv->remap_window = 0;
  2454. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2455. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2456. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2457. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2458. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2459. pci_priv->pci_link_down_ind = false;
  2460. }
  2461. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2462. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2463. out:
  2464. return ret;
  2465. }
  2466. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2467. {
  2468. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2469. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2470. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2471. plat_priv->driver_state);
  2472. cnss_pci_collect_dump_info(pci_priv, true);
  2473. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2474. }
  2475. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2476. {
  2477. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2478. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2479. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2480. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2481. int ret = 0;
  2482. if (!info_v2->dump_data_valid || !dump_seg ||
  2483. dump_data->nentries == 0)
  2484. return 0;
  2485. ret = cnss_do_elf_ramdump(plat_priv);
  2486. cnss_pci_clear_dump_info(pci_priv);
  2487. cnss_pci_power_off_mhi(pci_priv);
  2488. cnss_suspend_pci_link(pci_priv);
  2489. cnss_pci_deinit_mhi(pci_priv);
  2490. cnss_power_off_device(plat_priv);
  2491. return ret;
  2492. }
  2493. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2494. {
  2495. int ret = 0;
  2496. if (!pci_priv) {
  2497. cnss_pr_err("pci_priv is NULL\n");
  2498. return -ENODEV;
  2499. }
  2500. switch (pci_priv->device_id) {
  2501. case QCA6174_DEVICE_ID:
  2502. ret = cnss_qca6174_powerup(pci_priv);
  2503. break;
  2504. case QCA6290_DEVICE_ID:
  2505. case QCA6390_DEVICE_ID:
  2506. case QCA6490_DEVICE_ID:
  2507. case WCN7850_DEVICE_ID:
  2508. ret = cnss_qca6290_powerup(pci_priv);
  2509. break;
  2510. default:
  2511. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2512. pci_priv->device_id);
  2513. ret = -ENODEV;
  2514. }
  2515. return ret;
  2516. }
  2517. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2518. {
  2519. int ret = 0;
  2520. if (!pci_priv) {
  2521. cnss_pr_err("pci_priv is NULL\n");
  2522. return -ENODEV;
  2523. }
  2524. switch (pci_priv->device_id) {
  2525. case QCA6174_DEVICE_ID:
  2526. ret = cnss_qca6174_shutdown(pci_priv);
  2527. break;
  2528. case QCA6290_DEVICE_ID:
  2529. case QCA6390_DEVICE_ID:
  2530. case QCA6490_DEVICE_ID:
  2531. case WCN7850_DEVICE_ID:
  2532. ret = cnss_qca6290_shutdown(pci_priv);
  2533. break;
  2534. default:
  2535. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2536. pci_priv->device_id);
  2537. ret = -ENODEV;
  2538. }
  2539. return ret;
  2540. }
  2541. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2542. {
  2543. int ret = 0;
  2544. if (!pci_priv) {
  2545. cnss_pr_err("pci_priv is NULL\n");
  2546. return -ENODEV;
  2547. }
  2548. switch (pci_priv->device_id) {
  2549. case QCA6174_DEVICE_ID:
  2550. cnss_qca6174_crash_shutdown(pci_priv);
  2551. break;
  2552. case QCA6290_DEVICE_ID:
  2553. case QCA6390_DEVICE_ID:
  2554. case QCA6490_DEVICE_ID:
  2555. case WCN7850_DEVICE_ID:
  2556. cnss_qca6290_crash_shutdown(pci_priv);
  2557. break;
  2558. default:
  2559. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2560. pci_priv->device_id);
  2561. ret = -ENODEV;
  2562. }
  2563. return ret;
  2564. }
  2565. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2566. {
  2567. int ret = 0;
  2568. if (!pci_priv) {
  2569. cnss_pr_err("pci_priv is NULL\n");
  2570. return -ENODEV;
  2571. }
  2572. switch (pci_priv->device_id) {
  2573. case QCA6174_DEVICE_ID:
  2574. ret = cnss_qca6174_ramdump(pci_priv);
  2575. break;
  2576. case QCA6290_DEVICE_ID:
  2577. case QCA6390_DEVICE_ID:
  2578. case QCA6490_DEVICE_ID:
  2579. case WCN7850_DEVICE_ID:
  2580. ret = cnss_qca6290_ramdump(pci_priv);
  2581. break;
  2582. default:
  2583. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2584. pci_priv->device_id);
  2585. ret = -ENODEV;
  2586. }
  2587. return ret;
  2588. }
  2589. int cnss_pci_is_drv_connected(struct device *dev)
  2590. {
  2591. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2592. if (!pci_priv)
  2593. return -ENODEV;
  2594. return pci_priv->drv_connected_last;
  2595. }
  2596. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2597. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2598. {
  2599. struct cnss_plat_data *plat_priv =
  2600. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2601. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2602. struct cnss_cal_info *cal_info;
  2603. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2604. goto reg_driver;
  2605. } else {
  2606. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2607. del_timer(&plat_priv->fw_boot_timer);
  2608. if (!test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state))
  2609. CNSS_ASSERT(0);
  2610. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2611. if (!cal_info)
  2612. return;
  2613. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2614. cnss_driver_event_post(plat_priv,
  2615. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2616. 0, cal_info);
  2617. }
  2618. reg_driver:
  2619. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2620. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2621. return;
  2622. }
  2623. reinit_completion(&plat_priv->power_up_complete);
  2624. cnss_driver_event_post(plat_priv,
  2625. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2626. CNSS_EVENT_SYNC_UNKILLABLE,
  2627. pci_priv->driver_ops);
  2628. }
  2629. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2630. {
  2631. int ret = 0;
  2632. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2633. struct cnss_pci_data *pci_priv;
  2634. const struct pci_device_id *id_table = driver_ops->id_table;
  2635. unsigned int timeout;
  2636. if (!plat_priv) {
  2637. cnss_pr_info("plat_priv is not ready for register driver\n");
  2638. return -EAGAIN;
  2639. }
  2640. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2641. cnss_pr_info("pci probe not yet done for register driver\n");
  2642. return -EAGAIN;
  2643. }
  2644. pci_priv = plat_priv->bus_priv;
  2645. if (pci_priv->driver_ops) {
  2646. cnss_pr_err("Driver has already registered\n");
  2647. return -EEXIST;
  2648. }
  2649. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2650. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2651. return -EINVAL;
  2652. }
  2653. if (!id_table || !pci_dev_present(id_table)) {
  2654. /* id_table pointer will move from pci_dev_present(),
  2655. * so check again using local pointer.
  2656. */
  2657. id_table = driver_ops->id_table;
  2658. while (id_table && id_table->vendor) {
  2659. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2660. id_table->device);
  2661. id_table++;
  2662. }
  2663. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2664. pci_priv->device_id);
  2665. return -ENODEV;
  2666. }
  2667. if (!plat_priv->cbc_enabled ||
  2668. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2669. goto register_driver;
  2670. pci_priv->driver_ops = driver_ops;
  2671. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2672. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2673. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2674. * until CBC is complete
  2675. */
  2676. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2677. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2678. cnss_wlan_reg_driver_work);
  2679. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2680. msecs_to_jiffies(timeout));
  2681. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2682. return 0;
  2683. register_driver:
  2684. reinit_completion(&plat_priv->power_up_complete);
  2685. ret = cnss_driver_event_post(plat_priv,
  2686. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2687. CNSS_EVENT_SYNC_UNKILLABLE,
  2688. driver_ops);
  2689. return ret;
  2690. }
  2691. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2692. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2693. {
  2694. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2695. int ret = 0;
  2696. unsigned int timeout;
  2697. if (!plat_priv) {
  2698. cnss_pr_err("plat_priv is NULL\n");
  2699. return;
  2700. }
  2701. mutex_lock(&plat_priv->driver_ops_lock);
  2702. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2703. goto skip_wait_power_up;
  2704. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2705. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2706. msecs_to_jiffies(timeout));
  2707. if (!ret) {
  2708. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2709. timeout);
  2710. CNSS_ASSERT(0);
  2711. }
  2712. skip_wait_power_up:
  2713. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2714. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2715. goto skip_wait_recovery;
  2716. reinit_completion(&plat_priv->recovery_complete);
  2717. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2718. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2719. msecs_to_jiffies(timeout));
  2720. if (!ret) {
  2721. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2722. timeout);
  2723. CNSS_ASSERT(0);
  2724. }
  2725. skip_wait_recovery:
  2726. cnss_driver_event_post(plat_priv,
  2727. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2728. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2729. mutex_unlock(&plat_priv->driver_ops_lock);
  2730. }
  2731. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2732. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2733. void *data)
  2734. {
  2735. int ret = 0;
  2736. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2737. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2738. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2739. return -EINVAL;
  2740. }
  2741. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2742. pci_priv->driver_ops = data;
  2743. ret = cnss_pci_dev_powerup(pci_priv);
  2744. if (ret) {
  2745. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2746. pci_priv->driver_ops = NULL;
  2747. }
  2748. return ret;
  2749. }
  2750. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2751. {
  2752. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2753. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2754. cnss_pci_dev_shutdown(pci_priv);
  2755. pci_priv->driver_ops = NULL;
  2756. return 0;
  2757. }
  2758. #if IS_ENABLED(CONFIG_PCI_MSM)
  2759. static bool cnss_pci_is_drv_supported(struct cnss_pci_data *pci_priv)
  2760. {
  2761. struct pci_dev *root_port = pcie_find_root_port(pci_priv->pci_dev);
  2762. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2763. struct device_node *root_of_node;
  2764. bool drv_supported = false;
  2765. if (!root_port) {
  2766. cnss_pr_err("PCIe DRV is not supported as root port is null\n");
  2767. pci_priv->drv_supported = false;
  2768. return drv_supported;
  2769. }
  2770. root_of_node = root_port->dev.of_node;
  2771. if (root_of_node->parent)
  2772. drv_supported = of_property_read_bool(root_of_node->parent,
  2773. "qcom,drv-supported");
  2774. cnss_pr_dbg("PCIe DRV is %s\n",
  2775. drv_supported ? "supported" : "not supported");
  2776. pci_priv->drv_supported = drv_supported;
  2777. if (drv_supported) {
  2778. plat_priv->cap.cap_flag |= CNSS_HAS_DRV_SUPPORT;
  2779. cnss_set_feature_list(plat_priv, CNSS_DRV_SUPPORT_V01);
  2780. }
  2781. return drv_supported;
  2782. }
  2783. static void cnss_pci_event_cb(struct msm_pcie_notify *notify)
  2784. {
  2785. struct pci_dev *pci_dev;
  2786. struct cnss_pci_data *pci_priv;
  2787. struct device *dev;
  2788. struct cnss_plat_data *plat_priv = NULL;
  2789. int ret = 0;
  2790. if (!notify)
  2791. return;
  2792. pci_dev = notify->user;
  2793. if (!pci_dev)
  2794. return;
  2795. pci_priv = cnss_get_pci_priv(pci_dev);
  2796. if (!pci_priv)
  2797. return;
  2798. dev = &pci_priv->pci_dev->dev;
  2799. switch (notify->event) {
  2800. case MSM_PCIE_EVENT_LINK_RECOVER:
  2801. cnss_pr_dbg("PCI link recover callback\n");
  2802. plat_priv = pci_priv->plat_priv;
  2803. if (!plat_priv) {
  2804. cnss_pr_err("plat_priv is NULL\n");
  2805. return;
  2806. }
  2807. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  2808. ret = msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  2809. pci_dev->bus->number, pci_dev, NULL,
  2810. PM_OPTIONS_DEFAULT);
  2811. if (ret)
  2812. cnss_pci_handle_linkdown(pci_priv);
  2813. break;
  2814. case MSM_PCIE_EVENT_LINKDOWN:
  2815. cnss_pr_dbg("PCI link down event callback\n");
  2816. cnss_pci_handle_linkdown(pci_priv);
  2817. break;
  2818. case MSM_PCIE_EVENT_WAKEUP:
  2819. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  2820. cnss_pci_get_auto_suspended(pci_priv)) ||
  2821. dev->power.runtime_status == RPM_SUSPENDING) {
  2822. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2823. cnss_pci_pm_request_resume(pci_priv);
  2824. }
  2825. break;
  2826. case MSM_PCIE_EVENT_DRV_CONNECT:
  2827. cnss_pr_dbg("DRV subsystem is connected\n");
  2828. cnss_pci_set_drv_connected(pci_priv, 1);
  2829. break;
  2830. case MSM_PCIE_EVENT_DRV_DISCONNECT:
  2831. cnss_pr_dbg("DRV subsystem is disconnected\n");
  2832. if (cnss_pci_get_auto_suspended(pci_priv))
  2833. cnss_pci_pm_request_resume(pci_priv);
  2834. cnss_pci_set_drv_connected(pci_priv, 0);
  2835. break;
  2836. default:
  2837. cnss_pr_err("Received invalid PCI event: %d\n", notify->event);
  2838. }
  2839. }
  2840. /**
  2841. * cnss_reg_pci_event() - Register for PCIe events
  2842. * @pci_priv: driver PCI bus context pointer
  2843. *
  2844. * This function shall call corresponding PCIe root complex driver APIs
  2845. * to register for PCIe events like link down or WAKE GPIO toggling etc.
  2846. * The events should be based on PCIe root complex driver's capability.
  2847. *
  2848. * Return: 0 for success, negative value for error
  2849. */
  2850. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2851. {
  2852. int ret = 0;
  2853. struct msm_pcie_register_event *pci_event;
  2854. pci_event = &pci_priv->msm_pci_event;
  2855. pci_event->events = MSM_PCIE_EVENT_LINK_RECOVER |
  2856. MSM_PCIE_EVENT_LINKDOWN |
  2857. MSM_PCIE_EVENT_WAKEUP;
  2858. if (cnss_pci_is_drv_supported(pci_priv))
  2859. pci_event->events = pci_event->events |
  2860. MSM_PCIE_EVENT_DRV_CONNECT |
  2861. MSM_PCIE_EVENT_DRV_DISCONNECT;
  2862. pci_event->user = pci_priv->pci_dev;
  2863. pci_event->mode = MSM_PCIE_TRIGGER_CALLBACK;
  2864. pci_event->callback = cnss_pci_event_cb;
  2865. pci_event->options = MSM_PCIE_CONFIG_NO_RECOVERY;
  2866. ret = msm_pcie_register_event(pci_event);
  2867. if (ret)
  2868. cnss_pr_err("Failed to register MSM PCI event, err = %d\n",
  2869. ret);
  2870. return ret;
  2871. }
  2872. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv)
  2873. {
  2874. msm_pcie_deregister_event(&pci_priv->msm_pci_event);
  2875. }
  2876. #else
  2877. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  2878. {
  2879. return 0;
  2880. }
  2881. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv) {}
  2882. #endif
  2883. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2884. {
  2885. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2886. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2887. int ret = 0;
  2888. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2889. if (driver_ops && driver_ops->suspend) {
  2890. ret = driver_ops->suspend(pci_dev, state);
  2891. if (ret) {
  2892. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2893. ret);
  2894. ret = -EAGAIN;
  2895. }
  2896. }
  2897. return ret;
  2898. }
  2899. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2900. {
  2901. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2902. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2903. int ret = 0;
  2904. if (driver_ops && driver_ops->resume) {
  2905. ret = driver_ops->resume(pci_dev);
  2906. if (ret)
  2907. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2908. ret);
  2909. }
  2910. return ret;
  2911. }
  2912. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2913. {
  2914. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2915. int ret = 0;
  2916. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2917. goto out;
  2918. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2919. ret = -EAGAIN;
  2920. goto out;
  2921. }
  2922. if (pci_priv->drv_connected_last)
  2923. goto skip_disable_pci;
  2924. pci_clear_master(pci_dev);
  2925. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2926. pci_disable_device(pci_dev);
  2927. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2928. if (ret)
  2929. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2930. skip_disable_pci:
  2931. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2932. ret = -EAGAIN;
  2933. goto resume_mhi;
  2934. }
  2935. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2936. return 0;
  2937. resume_mhi:
  2938. if (!pci_is_enabled(pci_dev))
  2939. if (pci_enable_device(pci_dev))
  2940. cnss_pr_err("Failed to enable PCI device\n");
  2941. if (pci_priv->saved_state)
  2942. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2943. pci_set_master(pci_dev);
  2944. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2945. out:
  2946. return ret;
  2947. }
  2948. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2949. {
  2950. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2951. int ret = 0;
  2952. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2953. goto out;
  2954. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2955. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2956. cnss_pci_link_down(&pci_dev->dev);
  2957. ret = -EAGAIN;
  2958. goto out;
  2959. }
  2960. pci_priv->pci_link_state = PCI_LINK_UP;
  2961. if (pci_priv->drv_connected_last)
  2962. goto skip_enable_pci;
  2963. ret = pci_enable_device(pci_dev);
  2964. if (ret) {
  2965. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2966. ret);
  2967. goto out;
  2968. }
  2969. if (pci_priv->saved_state)
  2970. cnss_set_pci_config_space(pci_priv,
  2971. RESTORE_PCI_CONFIG_SPACE);
  2972. pci_set_master(pci_dev);
  2973. skip_enable_pci:
  2974. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2975. out:
  2976. return ret;
  2977. }
  2978. static int cnss_pci_suspend(struct device *dev)
  2979. {
  2980. int ret = 0;
  2981. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2982. struct cnss_plat_data *plat_priv;
  2983. if (!pci_priv)
  2984. goto out;
  2985. plat_priv = pci_priv->plat_priv;
  2986. if (!plat_priv)
  2987. goto out;
  2988. if (!cnss_is_device_powered_on(plat_priv))
  2989. goto out;
  2990. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2991. pci_priv->drv_supported) {
  2992. pci_priv->drv_connected_last =
  2993. cnss_pci_get_drv_connected(pci_priv);
  2994. if (!pci_priv->drv_connected_last) {
  2995. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2996. ret = -EAGAIN;
  2997. goto out;
  2998. }
  2999. }
  3000. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3001. ret = cnss_pci_suspend_driver(pci_priv);
  3002. if (ret)
  3003. goto clear_flag;
  3004. if (!pci_priv->disable_pc) {
  3005. mutex_lock(&pci_priv->bus_lock);
  3006. ret = cnss_pci_suspend_bus(pci_priv);
  3007. mutex_unlock(&pci_priv->bus_lock);
  3008. if (ret)
  3009. goto resume_driver;
  3010. }
  3011. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3012. return 0;
  3013. resume_driver:
  3014. cnss_pci_resume_driver(pci_priv);
  3015. clear_flag:
  3016. pci_priv->drv_connected_last = 0;
  3017. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3018. out:
  3019. return ret;
  3020. }
  3021. static int cnss_pci_resume(struct device *dev)
  3022. {
  3023. int ret = 0;
  3024. struct pci_dev *pci_dev = to_pci_dev(dev);
  3025. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3026. struct cnss_plat_data *plat_priv;
  3027. if (!pci_priv)
  3028. goto out;
  3029. plat_priv = pci_priv->plat_priv;
  3030. if (!plat_priv)
  3031. goto out;
  3032. if (pci_priv->pci_link_down_ind)
  3033. goto out;
  3034. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3035. goto out;
  3036. if (!pci_priv->disable_pc) {
  3037. ret = cnss_pci_resume_bus(pci_priv);
  3038. if (ret)
  3039. goto out;
  3040. }
  3041. ret = cnss_pci_resume_driver(pci_priv);
  3042. pci_priv->drv_connected_last = 0;
  3043. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3044. out:
  3045. return ret;
  3046. }
  3047. static int cnss_pci_suspend_noirq(struct device *dev)
  3048. {
  3049. int ret = 0;
  3050. struct pci_dev *pci_dev = to_pci_dev(dev);
  3051. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3052. struct cnss_wlan_driver *driver_ops;
  3053. if (!pci_priv)
  3054. goto out;
  3055. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3056. goto out;
  3057. driver_ops = pci_priv->driver_ops;
  3058. if (driver_ops && driver_ops->suspend_noirq)
  3059. ret = driver_ops->suspend_noirq(pci_dev);
  3060. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3061. !pci_priv->plat_priv->use_pm_domain)
  3062. pci_save_state(pci_dev);
  3063. out:
  3064. return ret;
  3065. }
  3066. static int cnss_pci_resume_noirq(struct device *dev)
  3067. {
  3068. int ret = 0;
  3069. struct pci_dev *pci_dev = to_pci_dev(dev);
  3070. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3071. struct cnss_wlan_driver *driver_ops;
  3072. if (!pci_priv)
  3073. goto out;
  3074. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3075. goto out;
  3076. driver_ops = pci_priv->driver_ops;
  3077. if (driver_ops && driver_ops->resume_noirq &&
  3078. !pci_priv->pci_link_down_ind)
  3079. ret = driver_ops->resume_noirq(pci_dev);
  3080. out:
  3081. return ret;
  3082. }
  3083. static int cnss_pci_runtime_suspend(struct device *dev)
  3084. {
  3085. int ret = 0;
  3086. struct pci_dev *pci_dev = to_pci_dev(dev);
  3087. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3088. struct cnss_plat_data *plat_priv;
  3089. struct cnss_wlan_driver *driver_ops;
  3090. if (!pci_priv)
  3091. return -EAGAIN;
  3092. plat_priv = pci_priv->plat_priv;
  3093. if (!plat_priv)
  3094. return -EAGAIN;
  3095. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3096. return -EAGAIN;
  3097. if (pci_priv->pci_link_down_ind) {
  3098. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3099. return -EAGAIN;
  3100. }
  3101. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3102. pci_priv->drv_supported) {
  3103. pci_priv->drv_connected_last =
  3104. cnss_pci_get_drv_connected(pci_priv);
  3105. if (!pci_priv->drv_connected_last) {
  3106. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3107. return -EAGAIN;
  3108. }
  3109. }
  3110. cnss_pr_vdbg("Runtime suspend start\n");
  3111. driver_ops = pci_priv->driver_ops;
  3112. if (driver_ops && driver_ops->runtime_ops &&
  3113. driver_ops->runtime_ops->runtime_suspend)
  3114. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3115. else
  3116. ret = cnss_auto_suspend(dev);
  3117. if (ret)
  3118. pci_priv->drv_connected_last = 0;
  3119. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3120. return ret;
  3121. }
  3122. static int cnss_pci_runtime_resume(struct device *dev)
  3123. {
  3124. int ret = 0;
  3125. struct pci_dev *pci_dev = to_pci_dev(dev);
  3126. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3127. struct cnss_wlan_driver *driver_ops;
  3128. if (!pci_priv)
  3129. return -EAGAIN;
  3130. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3131. return -EAGAIN;
  3132. if (pci_priv->pci_link_down_ind) {
  3133. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3134. return -EAGAIN;
  3135. }
  3136. cnss_pr_vdbg("Runtime resume start\n");
  3137. driver_ops = pci_priv->driver_ops;
  3138. if (driver_ops && driver_ops->runtime_ops &&
  3139. driver_ops->runtime_ops->runtime_resume)
  3140. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3141. else
  3142. ret = cnss_auto_resume(dev);
  3143. if (!ret)
  3144. pci_priv->drv_connected_last = 0;
  3145. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3146. return ret;
  3147. }
  3148. static int cnss_pci_runtime_idle(struct device *dev)
  3149. {
  3150. cnss_pr_vdbg("Runtime idle\n");
  3151. pm_request_autosuspend(dev);
  3152. return -EBUSY;
  3153. }
  3154. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3155. {
  3156. struct pci_dev *pci_dev = to_pci_dev(dev);
  3157. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3158. int ret = 0;
  3159. if (!pci_priv)
  3160. return -ENODEV;
  3161. ret = cnss_pci_disable_pc(pci_priv, vote);
  3162. if (ret)
  3163. return ret;
  3164. pci_priv->disable_pc = vote;
  3165. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3166. return 0;
  3167. }
  3168. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3169. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3170. enum cnss_rtpm_id id)
  3171. {
  3172. if (id >= RTPM_ID_MAX)
  3173. return;
  3174. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3175. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3176. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3177. cnss_get_host_timestamp(pci_priv->plat_priv);
  3178. }
  3179. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3180. enum cnss_rtpm_id id)
  3181. {
  3182. if (id >= RTPM_ID_MAX)
  3183. return;
  3184. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3185. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3186. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3187. cnss_get_host_timestamp(pci_priv->plat_priv);
  3188. }
  3189. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3190. {
  3191. struct device *dev;
  3192. if (!pci_priv)
  3193. return;
  3194. dev = &pci_priv->pci_dev->dev;
  3195. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3196. atomic_read(&dev->power.usage_count));
  3197. }
  3198. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3199. {
  3200. struct device *dev;
  3201. enum rpm_status status;
  3202. if (!pci_priv)
  3203. return -ENODEV;
  3204. dev = &pci_priv->pci_dev->dev;
  3205. status = dev->power.runtime_status;
  3206. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3207. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3208. (void *)_RET_IP_);
  3209. return pm_request_resume(dev);
  3210. }
  3211. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3212. {
  3213. struct device *dev;
  3214. enum rpm_status status;
  3215. if (!pci_priv)
  3216. return -ENODEV;
  3217. dev = &pci_priv->pci_dev->dev;
  3218. status = dev->power.runtime_status;
  3219. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3220. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3221. (void *)_RET_IP_);
  3222. return pm_runtime_resume(dev);
  3223. }
  3224. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3225. enum cnss_rtpm_id id)
  3226. {
  3227. struct device *dev;
  3228. enum rpm_status status;
  3229. if (!pci_priv)
  3230. return -ENODEV;
  3231. dev = &pci_priv->pci_dev->dev;
  3232. status = dev->power.runtime_status;
  3233. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3234. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3235. (void *)_RET_IP_);
  3236. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3237. return pm_runtime_get(dev);
  3238. }
  3239. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3240. enum cnss_rtpm_id id)
  3241. {
  3242. struct device *dev;
  3243. enum rpm_status status;
  3244. if (!pci_priv)
  3245. return -ENODEV;
  3246. dev = &pci_priv->pci_dev->dev;
  3247. status = dev->power.runtime_status;
  3248. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3249. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3250. (void *)_RET_IP_);
  3251. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3252. return pm_runtime_get_sync(dev);
  3253. }
  3254. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3255. enum cnss_rtpm_id id)
  3256. {
  3257. if (!pci_priv)
  3258. return;
  3259. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3260. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3261. }
  3262. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3263. enum cnss_rtpm_id id)
  3264. {
  3265. struct device *dev;
  3266. if (!pci_priv)
  3267. return -ENODEV;
  3268. dev = &pci_priv->pci_dev->dev;
  3269. if (atomic_read(&dev->power.usage_count) == 0) {
  3270. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3271. return -EINVAL;
  3272. }
  3273. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3274. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3275. }
  3276. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3277. enum cnss_rtpm_id id)
  3278. {
  3279. struct device *dev;
  3280. if (!pci_priv)
  3281. return;
  3282. dev = &pci_priv->pci_dev->dev;
  3283. if (atomic_read(&dev->power.usage_count) == 0) {
  3284. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3285. return;
  3286. }
  3287. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3288. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3289. }
  3290. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3291. {
  3292. if (!pci_priv)
  3293. return;
  3294. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3295. }
  3296. int cnss_auto_suspend(struct device *dev)
  3297. {
  3298. int ret = 0;
  3299. struct pci_dev *pci_dev = to_pci_dev(dev);
  3300. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3301. struct cnss_plat_data *plat_priv;
  3302. if (!pci_priv)
  3303. return -ENODEV;
  3304. plat_priv = pci_priv->plat_priv;
  3305. if (!plat_priv)
  3306. return -ENODEV;
  3307. mutex_lock(&pci_priv->bus_lock);
  3308. if (!pci_priv->qmi_send_usage_count) {
  3309. ret = cnss_pci_suspend_bus(pci_priv);
  3310. if (ret) {
  3311. mutex_unlock(&pci_priv->bus_lock);
  3312. return ret;
  3313. }
  3314. }
  3315. cnss_pci_set_auto_suspended(pci_priv, 1);
  3316. mutex_unlock(&pci_priv->bus_lock);
  3317. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3318. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3319. * current_bw_vote as in resume path we should vote for last used
  3320. * bandwidth vote. Also ignore error if bw voting is not setup.
  3321. */
  3322. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3323. return 0;
  3324. }
  3325. EXPORT_SYMBOL(cnss_auto_suspend);
  3326. int cnss_auto_resume(struct device *dev)
  3327. {
  3328. int ret = 0;
  3329. struct pci_dev *pci_dev = to_pci_dev(dev);
  3330. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3331. struct cnss_plat_data *plat_priv;
  3332. if (!pci_priv)
  3333. return -ENODEV;
  3334. plat_priv = pci_priv->plat_priv;
  3335. if (!plat_priv)
  3336. return -ENODEV;
  3337. mutex_lock(&pci_priv->bus_lock);
  3338. ret = cnss_pci_resume_bus(pci_priv);
  3339. if (ret) {
  3340. mutex_unlock(&pci_priv->bus_lock);
  3341. return ret;
  3342. }
  3343. cnss_pci_set_auto_suspended(pci_priv, 0);
  3344. mutex_unlock(&pci_priv->bus_lock);
  3345. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3346. return 0;
  3347. }
  3348. EXPORT_SYMBOL(cnss_auto_resume);
  3349. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3350. {
  3351. struct pci_dev *pci_dev = to_pci_dev(dev);
  3352. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3353. struct cnss_plat_data *plat_priv;
  3354. struct mhi_controller *mhi_ctrl;
  3355. if (!pci_priv)
  3356. return -ENODEV;
  3357. switch (pci_priv->device_id) {
  3358. case QCA6390_DEVICE_ID:
  3359. case QCA6490_DEVICE_ID:
  3360. case WCN7850_DEVICE_ID:
  3361. break;
  3362. default:
  3363. return 0;
  3364. }
  3365. mhi_ctrl = pci_priv->mhi_ctrl;
  3366. if (!mhi_ctrl)
  3367. return -EINVAL;
  3368. plat_priv = pci_priv->plat_priv;
  3369. if (!plat_priv)
  3370. return -ENODEV;
  3371. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3372. return -EAGAIN;
  3373. if (timeout_us) {
  3374. /* Busy wait for timeout_us */
  3375. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3376. timeout_us, false);
  3377. } else {
  3378. /* Sleep wait for mhi_ctrl->timeout_ms */
  3379. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3380. }
  3381. }
  3382. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3383. int cnss_pci_force_wake_request(struct device *dev)
  3384. {
  3385. struct pci_dev *pci_dev = to_pci_dev(dev);
  3386. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3387. struct cnss_plat_data *plat_priv;
  3388. struct mhi_controller *mhi_ctrl;
  3389. if (!pci_priv)
  3390. return -ENODEV;
  3391. switch (pci_priv->device_id) {
  3392. case QCA6390_DEVICE_ID:
  3393. case QCA6490_DEVICE_ID:
  3394. case WCN7850_DEVICE_ID:
  3395. break;
  3396. default:
  3397. return 0;
  3398. }
  3399. mhi_ctrl = pci_priv->mhi_ctrl;
  3400. if (!mhi_ctrl)
  3401. return -EINVAL;
  3402. plat_priv = pci_priv->plat_priv;
  3403. if (!plat_priv)
  3404. return -ENODEV;
  3405. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3406. return -EAGAIN;
  3407. mhi_device_get(mhi_ctrl->mhi_dev);
  3408. return 0;
  3409. }
  3410. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3411. int cnss_pci_is_device_awake(struct device *dev)
  3412. {
  3413. struct pci_dev *pci_dev = to_pci_dev(dev);
  3414. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3415. struct mhi_controller *mhi_ctrl;
  3416. if (!pci_priv)
  3417. return -ENODEV;
  3418. switch (pci_priv->device_id) {
  3419. case QCA6390_DEVICE_ID:
  3420. case QCA6490_DEVICE_ID:
  3421. case WCN7850_DEVICE_ID:
  3422. break;
  3423. default:
  3424. return 0;
  3425. }
  3426. mhi_ctrl = pci_priv->mhi_ctrl;
  3427. if (!mhi_ctrl)
  3428. return -EINVAL;
  3429. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3430. }
  3431. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3432. int cnss_pci_force_wake_release(struct device *dev)
  3433. {
  3434. struct pci_dev *pci_dev = to_pci_dev(dev);
  3435. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3436. struct cnss_plat_data *plat_priv;
  3437. struct mhi_controller *mhi_ctrl;
  3438. if (!pci_priv)
  3439. return -ENODEV;
  3440. switch (pci_priv->device_id) {
  3441. case QCA6390_DEVICE_ID:
  3442. case QCA6490_DEVICE_ID:
  3443. case WCN7850_DEVICE_ID:
  3444. break;
  3445. default:
  3446. return 0;
  3447. }
  3448. mhi_ctrl = pci_priv->mhi_ctrl;
  3449. if (!mhi_ctrl)
  3450. return -EINVAL;
  3451. plat_priv = pci_priv->plat_priv;
  3452. if (!plat_priv)
  3453. return -ENODEV;
  3454. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3455. return -EAGAIN;
  3456. mhi_device_put(mhi_ctrl->mhi_dev);
  3457. return 0;
  3458. }
  3459. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3460. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3461. {
  3462. int ret = 0;
  3463. if (!pci_priv)
  3464. return -ENODEV;
  3465. mutex_lock(&pci_priv->bus_lock);
  3466. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3467. !pci_priv->qmi_send_usage_count)
  3468. ret = cnss_pci_resume_bus(pci_priv);
  3469. pci_priv->qmi_send_usage_count++;
  3470. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3471. pci_priv->qmi_send_usage_count);
  3472. mutex_unlock(&pci_priv->bus_lock);
  3473. return ret;
  3474. }
  3475. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3476. {
  3477. int ret = 0;
  3478. if (!pci_priv)
  3479. return -ENODEV;
  3480. mutex_lock(&pci_priv->bus_lock);
  3481. if (pci_priv->qmi_send_usage_count)
  3482. pci_priv->qmi_send_usage_count--;
  3483. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3484. pci_priv->qmi_send_usage_count);
  3485. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3486. !pci_priv->qmi_send_usage_count &&
  3487. !cnss_pcie_is_device_down(pci_priv))
  3488. ret = cnss_pci_suspend_bus(pci_priv);
  3489. mutex_unlock(&pci_priv->bus_lock);
  3490. return ret;
  3491. }
  3492. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3493. {
  3494. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3495. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3496. struct device *dev = &pci_priv->pci_dev->dev;
  3497. int i;
  3498. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3499. if (!fw_mem[i].va && fw_mem[i].size) {
  3500. fw_mem[i].va =
  3501. dma_alloc_attrs(dev, fw_mem[i].size,
  3502. &fw_mem[i].pa, GFP_KERNEL,
  3503. fw_mem[i].attrs);
  3504. if (!fw_mem[i].va) {
  3505. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3506. fw_mem[i].size, fw_mem[i].type);
  3507. return -ENOMEM;
  3508. }
  3509. }
  3510. }
  3511. return 0;
  3512. }
  3513. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3514. {
  3515. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3516. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3517. struct device *dev = &pci_priv->pci_dev->dev;
  3518. int i;
  3519. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3520. if (fw_mem[i].va && fw_mem[i].size) {
  3521. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3522. fw_mem[i].va, &fw_mem[i].pa,
  3523. fw_mem[i].size, fw_mem[i].type);
  3524. dma_free_attrs(dev, fw_mem[i].size,
  3525. fw_mem[i].va, fw_mem[i].pa,
  3526. fw_mem[i].attrs);
  3527. fw_mem[i].va = NULL;
  3528. fw_mem[i].pa = 0;
  3529. fw_mem[i].size = 0;
  3530. fw_mem[i].type = 0;
  3531. }
  3532. }
  3533. plat_priv->fw_mem_seg_len = 0;
  3534. }
  3535. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3536. {
  3537. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3538. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3539. int i, j;
  3540. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3541. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3542. qdss_mem[i].va =
  3543. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3544. qdss_mem[i].size,
  3545. &qdss_mem[i].pa,
  3546. GFP_KERNEL);
  3547. if (!qdss_mem[i].va) {
  3548. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3549. qdss_mem[i].size,
  3550. qdss_mem[i].type, i);
  3551. break;
  3552. }
  3553. }
  3554. }
  3555. /* Best-effort allocation for QDSS trace */
  3556. if (i < plat_priv->qdss_mem_seg_len) {
  3557. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3558. qdss_mem[j].type = 0;
  3559. qdss_mem[j].size = 0;
  3560. }
  3561. plat_priv->qdss_mem_seg_len = i;
  3562. }
  3563. return 0;
  3564. }
  3565. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3566. {
  3567. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3568. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3569. int i;
  3570. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3571. if (qdss_mem[i].va && qdss_mem[i].size) {
  3572. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3573. &qdss_mem[i].pa, qdss_mem[i].size,
  3574. qdss_mem[i].type);
  3575. dma_free_coherent(&pci_priv->pci_dev->dev,
  3576. qdss_mem[i].size, qdss_mem[i].va,
  3577. qdss_mem[i].pa);
  3578. qdss_mem[i].va = NULL;
  3579. qdss_mem[i].pa = 0;
  3580. qdss_mem[i].size = 0;
  3581. qdss_mem[i].type = 0;
  3582. }
  3583. }
  3584. plat_priv->qdss_mem_seg_len = 0;
  3585. }
  3586. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3587. {
  3588. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3589. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3590. char filename[MAX_FIRMWARE_NAME_LEN];
  3591. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3592. const struct firmware *fw_entry;
  3593. int ret = 0;
  3594. /* Use forward compatibility here since for any recent device
  3595. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3596. */
  3597. switch (pci_priv->device_id) {
  3598. case QCA6174_DEVICE_ID:
  3599. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3600. pci_priv->device_id);
  3601. return -EINVAL;
  3602. case QCA6290_DEVICE_ID:
  3603. case QCA6390_DEVICE_ID:
  3604. case QCA6490_DEVICE_ID:
  3605. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3606. break;
  3607. default:
  3608. break;
  3609. }
  3610. if (!m3_mem->va && !m3_mem->size) {
  3611. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3612. phy_filename);
  3613. ret = firmware_request_nowarn(&fw_entry, filename,
  3614. &pci_priv->pci_dev->dev);
  3615. if (ret) {
  3616. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3617. return ret;
  3618. }
  3619. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3620. fw_entry->size, &m3_mem->pa,
  3621. GFP_KERNEL);
  3622. if (!m3_mem->va) {
  3623. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3624. fw_entry->size);
  3625. release_firmware(fw_entry);
  3626. return -ENOMEM;
  3627. }
  3628. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3629. m3_mem->size = fw_entry->size;
  3630. release_firmware(fw_entry);
  3631. }
  3632. return 0;
  3633. }
  3634. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3635. {
  3636. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3637. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3638. if (m3_mem->va && m3_mem->size) {
  3639. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3640. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3641. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3642. m3_mem->va, m3_mem->pa);
  3643. }
  3644. m3_mem->va = NULL;
  3645. m3_mem->pa = 0;
  3646. m3_mem->size = 0;
  3647. }
  3648. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3649. {
  3650. struct cnss_plat_data *plat_priv;
  3651. if (!pci_priv)
  3652. return;
  3653. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3654. plat_priv = pci_priv->plat_priv;
  3655. if (!plat_priv)
  3656. return;
  3657. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3658. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3659. return;
  3660. }
  3661. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3662. CNSS_REASON_TIMEOUT);
  3663. }
  3664. static int cnss_pci_smmu_fault_handler(struct iommu_domain *domain,
  3665. struct device *dev, unsigned long iova,
  3666. int flags, void *handler_token)
  3667. {
  3668. struct cnss_pci_data *pci_priv = handler_token;
  3669. cnss_fatal_err("SMMU fault happened with IOVA 0x%lx\n", iova);
  3670. if (!pci_priv) {
  3671. cnss_pr_err("pci_priv is NULL\n");
  3672. return -ENODEV;
  3673. }
  3674. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  3675. cnss_force_fw_assert(&pci_priv->pci_dev->dev);
  3676. /* IOMMU driver requires -ENOSYS to print debug info. */
  3677. return -ENOSYS;
  3678. }
  3679. static int cnss_pci_init_smmu(struct cnss_pci_data *pci_priv)
  3680. {
  3681. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3682. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3683. struct device_node *of_node;
  3684. struct resource *res;
  3685. const char *iommu_dma_type;
  3686. u32 addr_win[2];
  3687. int ret = 0;
  3688. of_node = of_parse_phandle(pci_dev->dev.of_node, "qcom,iommu-group", 0);
  3689. if (!of_node)
  3690. return ret;
  3691. cnss_pr_dbg("Initializing SMMU\n");
  3692. pci_priv->iommu_domain = iommu_get_domain_for_dev(&pci_dev->dev);
  3693. ret = of_property_read_string(of_node, "qcom,iommu-dma",
  3694. &iommu_dma_type);
  3695. if (!ret && !strcmp("fastmap", iommu_dma_type)) {
  3696. cnss_pr_dbg("Enabling SMMU S1 stage\n");
  3697. pci_priv->smmu_s1_enable = true;
  3698. iommu_set_fault_handler(pci_priv->iommu_domain,
  3699. cnss_pci_smmu_fault_handler, pci_priv);
  3700. }
  3701. ret = of_property_read_u32_array(of_node, "qcom,iommu-dma-addr-pool",
  3702. addr_win, ARRAY_SIZE(addr_win));
  3703. if (ret) {
  3704. cnss_pr_err("Invalid SMMU size window, err = %d\n", ret);
  3705. of_node_put(of_node);
  3706. return ret;
  3707. }
  3708. pci_priv->smmu_iova_start = addr_win[0];
  3709. pci_priv->smmu_iova_len = addr_win[1];
  3710. cnss_pr_dbg("smmu_iova_start: %pa, smmu_iova_len: 0x%zx\n",
  3711. &pci_priv->smmu_iova_start,
  3712. pci_priv->smmu_iova_len);
  3713. res = platform_get_resource_byname(plat_priv->plat_dev, IORESOURCE_MEM,
  3714. "smmu_iova_ipa");
  3715. if (res) {
  3716. pci_priv->smmu_iova_ipa_start = res->start;
  3717. pci_priv->smmu_iova_ipa_current = res->start;
  3718. pci_priv->smmu_iova_ipa_len = resource_size(res);
  3719. cnss_pr_dbg("smmu_iova_ipa_start: %pa, smmu_iova_ipa_len: 0x%zx\n",
  3720. &pci_priv->smmu_iova_ipa_start,
  3721. pci_priv->smmu_iova_ipa_len);
  3722. }
  3723. pci_priv->iommu_geometry = of_property_read_bool(of_node,
  3724. "qcom,iommu-geometry");
  3725. cnss_pr_dbg("iommu_geometry: %d\n", pci_priv->iommu_geometry);
  3726. of_node_put(of_node);
  3727. return 0;
  3728. }
  3729. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3730. {
  3731. pci_priv->iommu_domain = NULL;
  3732. }
  3733. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3734. {
  3735. if (!pci_priv)
  3736. return -ENODEV;
  3737. if (!pci_priv->smmu_iova_len)
  3738. return -EINVAL;
  3739. *addr = pci_priv->smmu_iova_start;
  3740. *size = pci_priv->smmu_iova_len;
  3741. return 0;
  3742. }
  3743. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3744. {
  3745. if (!pci_priv)
  3746. return -ENODEV;
  3747. if (!pci_priv->smmu_iova_ipa_len)
  3748. return -EINVAL;
  3749. *addr = pci_priv->smmu_iova_ipa_start;
  3750. *size = pci_priv->smmu_iova_ipa_len;
  3751. return 0;
  3752. }
  3753. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3754. {
  3755. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3756. if (!pci_priv)
  3757. return NULL;
  3758. return pci_priv->iommu_domain;
  3759. }
  3760. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3761. int cnss_smmu_map(struct device *dev,
  3762. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3763. {
  3764. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3765. struct cnss_plat_data *plat_priv;
  3766. unsigned long iova;
  3767. size_t len;
  3768. int ret = 0;
  3769. int flag = IOMMU_READ | IOMMU_WRITE;
  3770. struct pci_dev *root_port;
  3771. struct device_node *root_of_node;
  3772. bool dma_coherent = false;
  3773. if (!pci_priv)
  3774. return -ENODEV;
  3775. if (!iova_addr) {
  3776. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3777. &paddr, size);
  3778. return -EINVAL;
  3779. }
  3780. plat_priv = pci_priv->plat_priv;
  3781. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3782. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3783. if (pci_priv->iommu_geometry &&
  3784. iova >= pci_priv->smmu_iova_ipa_start +
  3785. pci_priv->smmu_iova_ipa_len) {
  3786. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3787. iova,
  3788. &pci_priv->smmu_iova_ipa_start,
  3789. pci_priv->smmu_iova_ipa_len);
  3790. return -ENOMEM;
  3791. }
  3792. if (!test_bit(DISABLE_IO_COHERENCY,
  3793. &plat_priv->ctrl_params.quirks)) {
  3794. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3795. if (!root_port) {
  3796. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3797. } else {
  3798. root_of_node = root_port->dev.of_node;
  3799. if (root_of_node && root_of_node->parent) {
  3800. dma_coherent =
  3801. of_property_read_bool(root_of_node->parent,
  3802. "dma-coherent");
  3803. cnss_pr_dbg("dma-coherent is %s\n",
  3804. dma_coherent ? "enabled" : "disabled");
  3805. if (dma_coherent)
  3806. flag |= IOMMU_CACHE;
  3807. }
  3808. }
  3809. }
  3810. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3811. ret = iommu_map(pci_priv->iommu_domain, iova,
  3812. rounddown(paddr, PAGE_SIZE), len, flag);
  3813. if (ret) {
  3814. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3815. return ret;
  3816. }
  3817. pci_priv->smmu_iova_ipa_current = iova + len;
  3818. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3819. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3820. return 0;
  3821. }
  3822. EXPORT_SYMBOL(cnss_smmu_map);
  3823. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3824. {
  3825. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3826. unsigned long iova;
  3827. size_t unmapped;
  3828. size_t len;
  3829. if (!pci_priv)
  3830. return -ENODEV;
  3831. iova = rounddown(iova_addr, PAGE_SIZE);
  3832. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3833. if (iova >= pci_priv->smmu_iova_ipa_start +
  3834. pci_priv->smmu_iova_ipa_len) {
  3835. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3836. iova,
  3837. &pci_priv->smmu_iova_ipa_start,
  3838. pci_priv->smmu_iova_ipa_len);
  3839. return -ENOMEM;
  3840. }
  3841. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3842. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3843. if (unmapped != len) {
  3844. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3845. unmapped, len);
  3846. return -EINVAL;
  3847. }
  3848. pci_priv->smmu_iova_ipa_current = iova;
  3849. return 0;
  3850. }
  3851. EXPORT_SYMBOL(cnss_smmu_unmap);
  3852. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3853. {
  3854. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3855. struct cnss_plat_data *plat_priv;
  3856. if (!pci_priv)
  3857. return -ENODEV;
  3858. plat_priv = pci_priv->plat_priv;
  3859. if (!plat_priv)
  3860. return -ENODEV;
  3861. info->va = pci_priv->bar;
  3862. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3863. info->chip_id = plat_priv->chip_info.chip_id;
  3864. info->chip_family = plat_priv->chip_info.chip_family;
  3865. info->board_id = plat_priv->board_info.board_id;
  3866. info->soc_id = plat_priv->soc_info.soc_id;
  3867. info->fw_version = plat_priv->fw_version_info.fw_version;
  3868. strlcpy(info->fw_build_timestamp,
  3869. plat_priv->fw_version_info.fw_build_timestamp,
  3870. sizeof(info->fw_build_timestamp));
  3871. memcpy(&info->device_version, &plat_priv->device_version,
  3872. sizeof(info->device_version));
  3873. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3874. sizeof(info->dev_mem_info));
  3875. return 0;
  3876. }
  3877. EXPORT_SYMBOL(cnss_get_soc_info);
  3878. static struct cnss_msi_config msi_config = {
  3879. .total_vectors = 32,
  3880. .total_users = 4,
  3881. .users = (struct cnss_msi_user[]) {
  3882. { .name = "MHI", .num_vectors = 3, .base_vector = 0 },
  3883. { .name = "CE", .num_vectors = 10, .base_vector = 3 },
  3884. { .name = "WAKE", .num_vectors = 1, .base_vector = 13 },
  3885. { .name = "DP", .num_vectors = 18, .base_vector = 14 },
  3886. },
  3887. };
  3888. static int cnss_pci_get_msi_assignment(struct cnss_pci_data *pci_priv)
  3889. {
  3890. pci_priv->msi_config = &msi_config;
  3891. return 0;
  3892. }
  3893. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3894. {
  3895. int ret = 0;
  3896. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3897. int num_vectors;
  3898. struct cnss_msi_config *msi_config;
  3899. struct msi_desc *msi_desc;
  3900. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3901. return 0;
  3902. ret = cnss_pci_get_msi_assignment(pci_priv);
  3903. if (ret) {
  3904. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3905. goto out;
  3906. }
  3907. msi_config = pci_priv->msi_config;
  3908. if (!msi_config) {
  3909. cnss_pr_err("msi_config is NULL!\n");
  3910. ret = -EINVAL;
  3911. goto out;
  3912. }
  3913. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3914. msi_config->total_vectors,
  3915. msi_config->total_vectors,
  3916. PCI_IRQ_MSI);
  3917. if (num_vectors != msi_config->total_vectors) {
  3918. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3919. msi_config->total_vectors, num_vectors);
  3920. if (num_vectors >= 0)
  3921. ret = -EINVAL;
  3922. goto reset_msi_config;
  3923. }
  3924. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3925. if (!msi_desc) {
  3926. cnss_pr_err("msi_desc is NULL!\n");
  3927. ret = -EINVAL;
  3928. goto free_msi_vector;
  3929. }
  3930. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3931. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3932. return 0;
  3933. free_msi_vector:
  3934. pci_free_irq_vectors(pci_priv->pci_dev);
  3935. reset_msi_config:
  3936. pci_priv->msi_config = NULL;
  3937. out:
  3938. return ret;
  3939. }
  3940. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3941. {
  3942. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3943. return;
  3944. pci_free_irq_vectors(pci_priv->pci_dev);
  3945. }
  3946. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3947. int *num_vectors, u32 *user_base_data,
  3948. u32 *base_vector)
  3949. {
  3950. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3951. struct cnss_msi_config *msi_config;
  3952. int idx;
  3953. if (!pci_priv)
  3954. return -ENODEV;
  3955. msi_config = pci_priv->msi_config;
  3956. if (!msi_config) {
  3957. cnss_pr_err("MSI is not supported.\n");
  3958. return -EINVAL;
  3959. }
  3960. for (idx = 0; idx < msi_config->total_users; idx++) {
  3961. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3962. *num_vectors = msi_config->users[idx].num_vectors;
  3963. *user_base_data = msi_config->users[idx].base_vector
  3964. + pci_priv->msi_ep_base_data;
  3965. *base_vector = msi_config->users[idx].base_vector;
  3966. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3967. user_name, *num_vectors, *user_base_data,
  3968. *base_vector);
  3969. return 0;
  3970. }
  3971. }
  3972. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3973. return -EINVAL;
  3974. }
  3975. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3976. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3977. {
  3978. struct pci_dev *pci_dev = to_pci_dev(dev);
  3979. int irq_num;
  3980. irq_num = pci_irq_vector(pci_dev, vector);
  3981. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3982. return irq_num;
  3983. }
  3984. EXPORT_SYMBOL(cnss_get_msi_irq);
  3985. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3986. u32 *msi_addr_high)
  3987. {
  3988. struct pci_dev *pci_dev = to_pci_dev(dev);
  3989. u16 control;
  3990. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3991. &control);
  3992. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3993. msi_addr_low);
  3994. /* Return MSI high address only when device supports 64-bit MSI */
  3995. if (control & PCI_MSI_FLAGS_64BIT)
  3996. pci_read_config_dword(pci_dev,
  3997. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3998. msi_addr_high);
  3999. else
  4000. *msi_addr_high = 0;
  4001. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4002. *msi_addr_low, *msi_addr_high);
  4003. }
  4004. EXPORT_SYMBOL(cnss_get_msi_address);
  4005. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  4006. {
  4007. int ret, num_vectors;
  4008. u32 user_base_data, base_vector;
  4009. if (!pci_priv)
  4010. return -ENODEV;
  4011. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4012. WAKE_MSI_NAME, &num_vectors,
  4013. &user_base_data, &base_vector);
  4014. if (ret) {
  4015. cnss_pr_err("WAKE MSI is not valid\n");
  4016. return 0;
  4017. }
  4018. return user_base_data;
  4019. }
  4020. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4021. {
  4022. int ret = 0;
  4023. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4024. u16 device_id;
  4025. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4026. if (device_id != pci_priv->pci_device_id->device) {
  4027. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4028. device_id, pci_priv->pci_device_id->device);
  4029. ret = -EIO;
  4030. goto out;
  4031. }
  4032. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4033. if (ret) {
  4034. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4035. goto out;
  4036. }
  4037. ret = pci_enable_device(pci_dev);
  4038. if (ret) {
  4039. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4040. goto out;
  4041. }
  4042. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4043. if (ret) {
  4044. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4045. goto disable_device;
  4046. }
  4047. switch (device_id) {
  4048. case QCA6174_DEVICE_ID:
  4049. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4050. break;
  4051. case QCA6390_DEVICE_ID:
  4052. case QCA6490_DEVICE_ID:
  4053. case WCN7850_DEVICE_ID:
  4054. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4055. break;
  4056. default:
  4057. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4058. break;
  4059. }
  4060. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4061. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4062. if (ret) {
  4063. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4064. goto release_region;
  4065. }
  4066. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4067. if (ret) {
  4068. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  4069. ret);
  4070. goto release_region;
  4071. }
  4072. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4073. if (!pci_priv->bar) {
  4074. cnss_pr_err("Failed to do PCI IO map!\n");
  4075. ret = -EIO;
  4076. goto release_region;
  4077. }
  4078. /* Save default config space without BME enabled */
  4079. pci_save_state(pci_dev);
  4080. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4081. pci_set_master(pci_dev);
  4082. return 0;
  4083. release_region:
  4084. pci_release_region(pci_dev, PCI_BAR_NUM);
  4085. disable_device:
  4086. pci_disable_device(pci_dev);
  4087. out:
  4088. return ret;
  4089. }
  4090. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4091. {
  4092. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4093. pci_clear_master(pci_dev);
  4094. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4095. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4096. if (pci_priv->bar) {
  4097. pci_iounmap(pci_dev, pci_priv->bar);
  4098. pci_priv->bar = NULL;
  4099. }
  4100. pci_release_region(pci_dev, PCI_BAR_NUM);
  4101. if (pci_is_enabled(pci_dev))
  4102. pci_disable_device(pci_dev);
  4103. }
  4104. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4105. {
  4106. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4107. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4108. gfp_t gfp = GFP_KERNEL;
  4109. u32 reg_offset;
  4110. if (in_interrupt() || irqs_disabled())
  4111. gfp = GFP_ATOMIC;
  4112. if (!plat_priv->qdss_reg) {
  4113. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4114. sizeof(*plat_priv->qdss_reg)
  4115. * array_size, gfp);
  4116. if (!plat_priv->qdss_reg)
  4117. return;
  4118. }
  4119. cnss_pr_dbg("Start to dump qdss registers\n");
  4120. for (i = 0; qdss_csr[i].name; i++) {
  4121. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4122. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4123. &plat_priv->qdss_reg[i]))
  4124. return;
  4125. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4126. plat_priv->qdss_reg[i]);
  4127. }
  4128. }
  4129. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4130. enum cnss_ce_index ce)
  4131. {
  4132. int i;
  4133. u32 ce_base = ce * CE_REG_INTERVAL;
  4134. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4135. switch (pci_priv->device_id) {
  4136. case QCA6390_DEVICE_ID:
  4137. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4138. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4139. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4140. break;
  4141. case QCA6490_DEVICE_ID:
  4142. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4143. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4144. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4145. break;
  4146. default:
  4147. return;
  4148. }
  4149. switch (ce) {
  4150. case CNSS_CE_09:
  4151. case CNSS_CE_10:
  4152. for (i = 0; ce_src[i].name; i++) {
  4153. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4154. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4155. return;
  4156. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4157. ce, ce_src[i].name, reg_offset, val);
  4158. }
  4159. for (i = 0; ce_dst[i].name; i++) {
  4160. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4161. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4162. return;
  4163. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4164. ce, ce_dst[i].name, reg_offset, val);
  4165. }
  4166. break;
  4167. case CNSS_CE_COMMON:
  4168. for (i = 0; ce_cmn[i].name; i++) {
  4169. reg_offset = cmn_base + ce_cmn[i].offset;
  4170. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4171. return;
  4172. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4173. ce_cmn[i].name, reg_offset, val);
  4174. }
  4175. break;
  4176. default:
  4177. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4178. }
  4179. }
  4180. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4181. {
  4182. if (cnss_pci_check_link_status(pci_priv))
  4183. return;
  4184. cnss_pr_dbg("Start to dump debug registers\n");
  4185. cnss_mhi_debug_reg_dump(pci_priv);
  4186. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4187. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4188. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4189. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4190. }
  4191. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4192. {
  4193. int ret;
  4194. struct cnss_plat_data *plat_priv;
  4195. if (!pci_priv)
  4196. return -ENODEV;
  4197. plat_priv = pci_priv->plat_priv;
  4198. if (!plat_priv)
  4199. return -ENODEV;
  4200. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4201. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4202. return -EINVAL;
  4203. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4204. if (!cnss_pci_check_link_status(pci_priv))
  4205. cnss_mhi_debug_reg_dump(pci_priv);
  4206. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4207. cnss_pci_dump_misc_reg(pci_priv);
  4208. cnss_pci_dump_shadow_reg(pci_priv);
  4209. /* If link is still down here, directly trigger link down recovery */
  4210. ret = cnss_pci_check_link_status(pci_priv);
  4211. if (ret) {
  4212. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4213. return 0;
  4214. }
  4215. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4216. if (ret) {
  4217. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4218. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4219. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4220. return 0;
  4221. }
  4222. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4223. cnss_pci_dump_debug_reg(pci_priv);
  4224. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4225. CNSS_REASON_DEFAULT);
  4226. return ret;
  4227. }
  4228. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4229. mod_timer(&pci_priv->dev_rddm_timer,
  4230. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4231. }
  4232. return 0;
  4233. }
  4234. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4235. struct cnss_dump_seg *dump_seg,
  4236. enum cnss_fw_dump_type type, int seg_no,
  4237. void *va, dma_addr_t dma, size_t size)
  4238. {
  4239. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4240. struct device *dev = &pci_priv->pci_dev->dev;
  4241. phys_addr_t pa;
  4242. dump_seg->address = dma;
  4243. dump_seg->v_address = va;
  4244. dump_seg->size = size;
  4245. dump_seg->type = type;
  4246. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4247. seg_no, va, &dma, size);
  4248. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4249. return;
  4250. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4251. }
  4252. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4253. struct cnss_dump_seg *dump_seg,
  4254. enum cnss_fw_dump_type type, int seg_no,
  4255. void *va, dma_addr_t dma, size_t size)
  4256. {
  4257. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4258. struct device *dev = &pci_priv->pci_dev->dev;
  4259. phys_addr_t pa;
  4260. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4261. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4262. }
  4263. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4264. enum cnss_driver_status status, void *data)
  4265. {
  4266. struct cnss_uevent_data uevent_data;
  4267. struct cnss_wlan_driver *driver_ops;
  4268. driver_ops = pci_priv->driver_ops;
  4269. if (!driver_ops || !driver_ops->update_event) {
  4270. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4271. return -EINVAL;
  4272. }
  4273. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4274. uevent_data.status = status;
  4275. uevent_data.data = data;
  4276. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4277. }
  4278. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4279. {
  4280. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4281. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4282. struct cnss_hang_event hang_event;
  4283. void *hang_data_va = NULL;
  4284. u64 offset = 0;
  4285. int i = 0;
  4286. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4287. return;
  4288. memset(&hang_event, 0, sizeof(hang_event));
  4289. switch (pci_priv->device_id) {
  4290. case QCA6390_DEVICE_ID:
  4291. offset = HST_HANG_DATA_OFFSET;
  4292. break;
  4293. case QCA6490_DEVICE_ID:
  4294. offset = HSP_HANG_DATA_OFFSET;
  4295. break;
  4296. default:
  4297. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4298. pci_priv->device_id);
  4299. return;
  4300. }
  4301. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4302. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4303. fw_mem[i].va) {
  4304. hang_data_va = fw_mem[i].va + offset;
  4305. hang_event.hang_event_data = kmemdup(hang_data_va,
  4306. HANG_DATA_LENGTH,
  4307. GFP_ATOMIC);
  4308. if (!hang_event.hang_event_data) {
  4309. cnss_pr_dbg("Hang data memory alloc failed\n");
  4310. return;
  4311. }
  4312. hang_event.hang_event_data_len = HANG_DATA_LENGTH;
  4313. break;
  4314. }
  4315. }
  4316. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4317. kfree(hang_event.hang_event_data);
  4318. hang_event.hang_event_data = NULL;
  4319. }
  4320. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4321. {
  4322. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4323. struct cnss_dump_data *dump_data =
  4324. &plat_priv->ramdump_info_v2.dump_data;
  4325. struct cnss_dump_seg *dump_seg =
  4326. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4327. struct image_info *fw_image, *rddm_image;
  4328. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4329. int ret, i, j;
  4330. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4331. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4332. cnss_pci_send_hang_event(pci_priv);
  4333. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4334. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4335. return;
  4336. }
  4337. if (!cnss_is_device_powered_on(plat_priv)) {
  4338. cnss_pr_dbg("Device is already powered off, skip\n");
  4339. return;
  4340. }
  4341. if (!in_panic) {
  4342. mutex_lock(&pci_priv->bus_lock);
  4343. ret = cnss_pci_check_link_status(pci_priv);
  4344. if (ret) {
  4345. if (ret != -EACCES) {
  4346. mutex_unlock(&pci_priv->bus_lock);
  4347. return;
  4348. }
  4349. if (cnss_pci_resume_bus(pci_priv)) {
  4350. mutex_unlock(&pci_priv->bus_lock);
  4351. return;
  4352. }
  4353. }
  4354. mutex_unlock(&pci_priv->bus_lock);
  4355. } else {
  4356. if (cnss_pci_check_link_status(pci_priv))
  4357. return;
  4358. }
  4359. cnss_mhi_debug_reg_dump(pci_priv);
  4360. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4361. cnss_pci_dump_misc_reg(pci_priv);
  4362. cnss_pci_dump_shadow_reg(pci_priv);
  4363. cnss_pci_dump_qdss_reg(pci_priv);
  4364. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4365. if (ret) {
  4366. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4367. ret);
  4368. cnss_pci_dump_debug_reg(pci_priv);
  4369. return;
  4370. }
  4371. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4372. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4373. dump_data->nentries = 0;
  4374. cnss_mhi_dump_sfr(pci_priv);
  4375. if (!dump_seg) {
  4376. cnss_pr_warn("FW image dump collection not setup");
  4377. goto skip_dump;
  4378. }
  4379. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4380. fw_image->entries);
  4381. for (i = 0; i < fw_image->entries; i++) {
  4382. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4383. fw_image->mhi_buf[i].buf,
  4384. fw_image->mhi_buf[i].dma_addr,
  4385. fw_image->mhi_buf[i].len);
  4386. dump_seg++;
  4387. }
  4388. dump_data->nentries += fw_image->entries;
  4389. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4390. rddm_image->entries);
  4391. for (i = 0; i < rddm_image->entries; i++) {
  4392. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4393. rddm_image->mhi_buf[i].buf,
  4394. rddm_image->mhi_buf[i].dma_addr,
  4395. rddm_image->mhi_buf[i].len);
  4396. dump_seg++;
  4397. }
  4398. dump_data->nentries += rddm_image->entries;
  4399. cnss_pr_dbg("Collect remote heap dump segment\n");
  4400. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4401. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4402. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4403. CNSS_FW_REMOTE_HEAP, j,
  4404. fw_mem[i].va, fw_mem[i].pa,
  4405. fw_mem[i].size);
  4406. dump_seg++;
  4407. dump_data->nentries++;
  4408. j++;
  4409. }
  4410. }
  4411. if (dump_data->nentries > 0)
  4412. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4413. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4414. skip_dump:
  4415. complete(&plat_priv->rddm_complete);
  4416. }
  4417. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4418. {
  4419. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4420. struct cnss_dump_seg *dump_seg =
  4421. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4422. struct image_info *fw_image, *rddm_image;
  4423. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4424. int i, j;
  4425. if (!dump_seg)
  4426. return;
  4427. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4428. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4429. for (i = 0; i < fw_image->entries; i++) {
  4430. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4431. fw_image->mhi_buf[i].buf,
  4432. fw_image->mhi_buf[i].dma_addr,
  4433. fw_image->mhi_buf[i].len);
  4434. dump_seg++;
  4435. }
  4436. for (i = 0; i < rddm_image->entries; i++) {
  4437. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4438. rddm_image->mhi_buf[i].buf,
  4439. rddm_image->mhi_buf[i].dma_addr,
  4440. rddm_image->mhi_buf[i].len);
  4441. dump_seg++;
  4442. }
  4443. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4444. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4445. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4446. CNSS_FW_REMOTE_HEAP, j,
  4447. fw_mem[i].va, fw_mem[i].pa,
  4448. fw_mem[i].size);
  4449. dump_seg++;
  4450. j++;
  4451. }
  4452. }
  4453. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4454. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4455. }
  4456. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4457. {
  4458. if (!pci_priv)
  4459. return;
  4460. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4461. }
  4462. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4463. {
  4464. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4465. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4466. }
  4467. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4468. {
  4469. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4470. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4471. }
  4472. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4473. char *prefix_name, char *name)
  4474. {
  4475. struct cnss_plat_data *plat_priv;
  4476. if (!pci_priv)
  4477. return;
  4478. plat_priv = pci_priv->plat_priv;
  4479. if (!plat_priv->use_fw_path_with_prefix) {
  4480. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4481. return;
  4482. }
  4483. switch (pci_priv->device_id) {
  4484. case QCA6390_DEVICE_ID:
  4485. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4486. QCA6390_PATH_PREFIX "%s", name);
  4487. break;
  4488. case QCA6490_DEVICE_ID:
  4489. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4490. QCA6490_PATH_PREFIX "%s", name);
  4491. break;
  4492. case WCN7850_DEVICE_ID:
  4493. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4494. WCN7850_PATH_PREFIX "%s", name);
  4495. break;
  4496. default:
  4497. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4498. break;
  4499. }
  4500. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4501. }
  4502. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4503. {
  4504. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4505. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4506. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4507. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4508. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4509. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4510. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4511. plat_priv->device_version.family_number,
  4512. plat_priv->device_version.device_number,
  4513. plat_priv->device_version.major_version,
  4514. plat_priv->device_version.minor_version);
  4515. /* Only keep lower 4 bits as real device major version */
  4516. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4517. switch (pci_priv->device_id) {
  4518. case QCA6390_DEVICE_ID:
  4519. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4520. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4521. pci_priv->device_id,
  4522. plat_priv->device_version.major_version);
  4523. return -EINVAL;
  4524. }
  4525. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4526. FW_V2_FILE_NAME);
  4527. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4528. FW_V2_FILE_NAME);
  4529. break;
  4530. case QCA6490_DEVICE_ID:
  4531. switch (plat_priv->device_version.major_version) {
  4532. case FW_V2_NUMBER:
  4533. cnss_pci_add_fw_prefix_name(pci_priv,
  4534. plat_priv->firmware_name,
  4535. FW_V2_FILE_NAME);
  4536. snprintf(plat_priv->fw_fallback_name,
  4537. MAX_FIRMWARE_NAME_LEN,
  4538. FW_V2_FILE_NAME);
  4539. break;
  4540. default:
  4541. cnss_pci_add_fw_prefix_name(pci_priv,
  4542. plat_priv->firmware_name,
  4543. DEFAULT_FW_FILE_NAME);
  4544. snprintf(plat_priv->fw_fallback_name,
  4545. MAX_FIRMWARE_NAME_LEN,
  4546. DEFAULT_FW_FILE_NAME);
  4547. break;
  4548. }
  4549. break;
  4550. default:
  4551. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4552. DEFAULT_FW_FILE_NAME);
  4553. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4554. DEFAULT_FW_FILE_NAME);
  4555. break;
  4556. }
  4557. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4558. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4559. return 0;
  4560. }
  4561. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4562. {
  4563. switch (status) {
  4564. case MHI_CB_IDLE:
  4565. return "IDLE";
  4566. case MHI_CB_EE_RDDM:
  4567. return "RDDM";
  4568. case MHI_CB_SYS_ERROR:
  4569. return "SYS_ERROR";
  4570. case MHI_CB_FATAL_ERROR:
  4571. return "FATAL_ERROR";
  4572. case MHI_CB_EE_MISSION_MODE:
  4573. return "MISSION_MODE";
  4574. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4575. case MHI_CB_FALLBACK_IMG:
  4576. return "FW_FALLBACK";
  4577. #endif
  4578. default:
  4579. return "UNKNOWN";
  4580. }
  4581. };
  4582. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4583. {
  4584. struct cnss_pci_data *pci_priv =
  4585. from_timer(pci_priv, t, dev_rddm_timer);
  4586. if (!pci_priv)
  4587. return;
  4588. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4589. if (mhi_get_exec_env(pci_priv->mhi_ctrl) == MHI_EE_PBL)
  4590. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4591. cnss_mhi_debug_reg_dump(pci_priv);
  4592. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4593. cnss_schedule_recovery(&pci_priv->pci_dev->dev, CNSS_REASON_TIMEOUT);
  4594. }
  4595. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4596. {
  4597. struct cnss_pci_data *pci_priv =
  4598. from_timer(pci_priv, t, boot_debug_timer);
  4599. if (!pci_priv)
  4600. return;
  4601. if (cnss_pci_check_link_status(pci_priv))
  4602. return;
  4603. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4604. return;
  4605. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4606. return;
  4607. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4608. return;
  4609. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4610. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4611. cnss_mhi_debug_reg_dump(pci_priv);
  4612. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4613. cnss_pci_dump_bl_sram_mem(pci_priv);
  4614. mod_timer(&pci_priv->boot_debug_timer,
  4615. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4616. }
  4617. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4618. enum mhi_callback reason)
  4619. {
  4620. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4621. struct cnss_plat_data *plat_priv;
  4622. enum cnss_recovery_reason cnss_reason;
  4623. if (!pci_priv) {
  4624. cnss_pr_err("pci_priv is NULL");
  4625. return;
  4626. }
  4627. plat_priv = pci_priv->plat_priv;
  4628. if (reason != MHI_CB_IDLE)
  4629. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4630. cnss_mhi_notify_status_to_str(reason), reason);
  4631. switch (reason) {
  4632. case MHI_CB_IDLE:
  4633. case MHI_CB_EE_MISSION_MODE:
  4634. return;
  4635. case MHI_CB_FATAL_ERROR:
  4636. cnss_ignore_qmi_failure(true);
  4637. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4638. del_timer(&plat_priv->fw_boot_timer);
  4639. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4640. cnss_reason = CNSS_REASON_DEFAULT;
  4641. break;
  4642. case MHI_CB_SYS_ERROR:
  4643. cnss_ignore_qmi_failure(true);
  4644. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4645. del_timer(&plat_priv->fw_boot_timer);
  4646. mod_timer(&pci_priv->dev_rddm_timer,
  4647. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4648. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4649. return;
  4650. case MHI_CB_EE_RDDM:
  4651. cnss_ignore_qmi_failure(true);
  4652. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4653. del_timer(&plat_priv->fw_boot_timer);
  4654. del_timer(&pci_priv->dev_rddm_timer);
  4655. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4656. cnss_reason = CNSS_REASON_RDDM;
  4657. break;
  4658. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4659. case MHI_CB_FALLBACK_IMG:
  4660. plat_priv->use_fw_path_with_prefix = false;
  4661. cnss_pci_update_fw_name(pci_priv);
  4662. return;
  4663. #endif
  4664. default:
  4665. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4666. return;
  4667. }
  4668. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4669. }
  4670. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4671. {
  4672. int ret, num_vectors, i;
  4673. u32 user_base_data, base_vector;
  4674. int *irq;
  4675. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4676. MHI_MSI_NAME, &num_vectors,
  4677. &user_base_data, &base_vector);
  4678. if (ret)
  4679. return ret;
  4680. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4681. num_vectors, base_vector);
  4682. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4683. if (!irq)
  4684. return -ENOMEM;
  4685. for (i = 0; i < num_vectors; i++)
  4686. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4687. base_vector + i);
  4688. pci_priv->mhi_ctrl->irq = irq;
  4689. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4690. return 0;
  4691. }
  4692. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4693. struct mhi_link_info *link_info)
  4694. {
  4695. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4696. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4697. int ret = 0;
  4698. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4699. link_info->target_link_speed,
  4700. link_info->target_link_width);
  4701. /* It has to set target link speed here before setting link bandwidth
  4702. * when device requests link speed change. This can avoid setting link
  4703. * bandwidth getting rejected if requested link speed is higher than
  4704. * current one.
  4705. */
  4706. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4707. link_info->target_link_speed);
  4708. if (ret)
  4709. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4710. link_info->target_link_speed, ret);
  4711. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4712. link_info->target_link_speed,
  4713. link_info->target_link_width);
  4714. if (ret) {
  4715. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4716. return ret;
  4717. }
  4718. pci_priv->def_link_speed = link_info->target_link_speed;
  4719. pci_priv->def_link_width = link_info->target_link_width;
  4720. return 0;
  4721. }
  4722. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4723. void __iomem *addr, u32 *out)
  4724. {
  4725. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4726. u32 tmp = readl_relaxed(addr);
  4727. /* Unexpected value, query the link status */
  4728. if (PCI_INVALID_READ(tmp) &&
  4729. cnss_pci_check_link_status(pci_priv))
  4730. return -EIO;
  4731. *out = tmp;
  4732. return 0;
  4733. }
  4734. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4735. void __iomem *addr, u32 val)
  4736. {
  4737. writel_relaxed(val, addr);
  4738. }
  4739. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4740. {
  4741. int ret = 0;
  4742. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4743. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4744. struct mhi_controller *mhi_ctrl;
  4745. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4746. return 0;
  4747. mhi_ctrl = mhi_alloc_controller();
  4748. if (!mhi_ctrl) {
  4749. cnss_pr_err("Invalid MHI controller context\n");
  4750. return -EINVAL;
  4751. }
  4752. pci_priv->mhi_ctrl = mhi_ctrl;
  4753. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4754. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4755. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4756. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4757. #endif
  4758. mhi_ctrl->regs = pci_priv->bar;
  4759. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4760. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4761. &pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM),
  4762. mhi_ctrl->reg_len);
  4763. ret = cnss_pci_get_mhi_msi(pci_priv);
  4764. if (ret) {
  4765. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4766. goto free_mhi_ctrl;
  4767. }
  4768. if (pci_priv->smmu_s1_enable) {
  4769. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4770. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4771. pci_priv->smmu_iova_len;
  4772. } else {
  4773. mhi_ctrl->iova_start = 0;
  4774. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4775. }
  4776. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4777. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4778. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4779. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4780. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4781. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4782. if (!mhi_ctrl->rddm_size)
  4783. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4784. mhi_ctrl->sbl_size = SZ_512K;
  4785. mhi_ctrl->seg_len = SZ_512K;
  4786. mhi_ctrl->fbc_download = true;
  4787. ret = mhi_register_controller(mhi_ctrl, &cnss_mhi_config);
  4788. if (ret) {
  4789. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4790. goto free_mhi_irq;
  4791. }
  4792. /* BW scale CB needs to be set after registering MHI per requirement */
  4793. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4794. ret = cnss_pci_update_fw_name(pci_priv);
  4795. if (ret)
  4796. goto unreg_mhi;
  4797. return 0;
  4798. unreg_mhi:
  4799. mhi_unregister_controller(mhi_ctrl);
  4800. free_mhi_irq:
  4801. kfree(mhi_ctrl->irq);
  4802. free_mhi_ctrl:
  4803. mhi_free_controller(mhi_ctrl);
  4804. return ret;
  4805. }
  4806. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4807. {
  4808. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4809. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4810. return;
  4811. mhi_unregister_controller(mhi_ctrl);
  4812. kfree(mhi_ctrl->irq);
  4813. mhi_free_controller(mhi_ctrl);
  4814. }
  4815. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4816. {
  4817. switch (pci_priv->device_id) {
  4818. case QCA6390_DEVICE_ID:
  4819. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4820. pci_priv->wcss_reg = wcss_reg_access_seq;
  4821. pci_priv->pcie_reg = pcie_reg_access_seq;
  4822. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4823. pci_priv->syspm_reg = syspm_reg_access_seq;
  4824. /* Configure WDOG register with specific value so that we can
  4825. * know if HW is in the process of WDOG reset recovery or not
  4826. * when reading the registers.
  4827. */
  4828. cnss_pci_reg_write
  4829. (pci_priv,
  4830. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4831. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4832. break;
  4833. case QCA6490_DEVICE_ID:
  4834. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4835. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4836. break;
  4837. default:
  4838. return;
  4839. }
  4840. }
  4841. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4842. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4843. {
  4844. struct cnss_pci_data *pci_priv = data;
  4845. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4846. enum rpm_status status;
  4847. struct device *dev;
  4848. pci_priv->wake_counter++;
  4849. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4850. pci_priv->wake_irq, pci_priv->wake_counter);
  4851. /* Make sure abort current suspend */
  4852. cnss_pm_stay_awake(plat_priv);
  4853. cnss_pm_relax(plat_priv);
  4854. /* Above two pm* API calls will abort system suspend only when
  4855. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4856. * calling pm_system_wakeup() is just to guarantee system suspend
  4857. * can be aborted if it is not initiated in any case.
  4858. */
  4859. pm_system_wakeup();
  4860. dev = &pci_priv->pci_dev->dev;
  4861. status = dev->power.runtime_status;
  4862. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4863. cnss_pci_get_auto_suspended(pci_priv)) ||
  4864. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4865. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4866. cnss_pci_pm_request_resume(pci_priv);
  4867. }
  4868. return IRQ_HANDLED;
  4869. }
  4870. /**
  4871. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4872. * @pci_priv: driver PCI bus context pointer
  4873. *
  4874. * This function initializes WLAN PCI wake GPIO and corresponding
  4875. * interrupt. It should be used in non-MSM platforms whose PCIe
  4876. * root complex driver doesn't handle the GPIO.
  4877. *
  4878. * Return: 0 for success or skip, negative value for error
  4879. */
  4880. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4881. {
  4882. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4883. struct device *dev = &plat_priv->plat_dev->dev;
  4884. int ret = 0;
  4885. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4886. "wlan-pci-wake-gpio", 0);
  4887. if (pci_priv->wake_gpio < 0)
  4888. goto out;
  4889. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4890. pci_priv->wake_gpio);
  4891. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4892. if (ret) {
  4893. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4894. ret);
  4895. goto out;
  4896. }
  4897. gpio_direction_input(pci_priv->wake_gpio);
  4898. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4899. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4900. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4901. if (ret) {
  4902. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4903. goto free_gpio;
  4904. }
  4905. ret = enable_irq_wake(pci_priv->wake_irq);
  4906. if (ret) {
  4907. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4908. goto free_irq;
  4909. }
  4910. return 0;
  4911. free_irq:
  4912. free_irq(pci_priv->wake_irq, pci_priv);
  4913. free_gpio:
  4914. gpio_free(pci_priv->wake_gpio);
  4915. out:
  4916. return ret;
  4917. }
  4918. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4919. {
  4920. if (pci_priv->wake_gpio < 0)
  4921. return;
  4922. disable_irq_wake(pci_priv->wake_irq);
  4923. free_irq(pci_priv->wake_irq, pci_priv);
  4924. gpio_free(pci_priv->wake_gpio);
  4925. }
  4926. #else
  4927. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4928. {
  4929. return 0;
  4930. }
  4931. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4932. {
  4933. }
  4934. #endif
  4935. #if IS_ENABLED(CONFIG_ARCH_QCOM)
  4936. /**
  4937. * cnss_pci_of_reserved_mem_device_init() - Assign reserved memory region
  4938. * to given PCI device
  4939. * @pci_priv: driver PCI bus context pointer
  4940. *
  4941. * This function shall call corresponding of_reserved_mem_device* API to
  4942. * assign reserved memory region to PCI device based on where the memory is
  4943. * defined and attached to (platform device of_node or PCI device of_node)
  4944. * in device tree.
  4945. *
  4946. * Return: 0 for success, negative value for error
  4947. */
  4948. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4949. {
  4950. struct device *dev_pci = &pci_priv->pci_dev->dev;
  4951. int ret;
  4952. /* Use of_reserved_mem_device_init_by_idx() if reserved memory is
  4953. * attached to platform device of_node.
  4954. */
  4955. ret = of_reserved_mem_device_init(dev_pci);
  4956. if (ret)
  4957. cnss_pr_err("Failed to init reserved mem device, err = %d\n",
  4958. ret);
  4959. if (dev_pci->cma_area)
  4960. cnss_pr_dbg("CMA area is %s\n",
  4961. cma_get_name(dev_pci->cma_area));
  4962. return ret;
  4963. }
  4964. #else
  4965. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4966. {
  4967. return 0;
  4968. }
  4969. #endif
  4970. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4971. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4972. * has to take care everything device driver needed which is currently done
  4973. * from pci_dev_pm_ops.
  4974. */
  4975. static struct dev_pm_domain cnss_pm_domain = {
  4976. .ops = {
  4977. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4978. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4979. cnss_pci_resume_noirq)
  4980. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4981. cnss_pci_runtime_resume,
  4982. cnss_pci_runtime_idle)
  4983. }
  4984. };
  4985. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4986. const struct pci_device_id *id)
  4987. {
  4988. int ret = 0;
  4989. struct cnss_pci_data *pci_priv;
  4990. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4991. struct device *dev = &pci_dev->dev;
  4992. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4993. id->vendor, pci_dev->device);
  4994. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4995. if (!pci_priv) {
  4996. ret = -ENOMEM;
  4997. goto out;
  4998. }
  4999. pci_priv->pci_link_state = PCI_LINK_UP;
  5000. pci_priv->plat_priv = plat_priv;
  5001. pci_priv->pci_dev = pci_dev;
  5002. pci_priv->pci_device_id = id;
  5003. pci_priv->device_id = pci_dev->device;
  5004. cnss_set_pci_priv(pci_dev, pci_priv);
  5005. plat_priv->device_id = pci_dev->device;
  5006. plat_priv->bus_priv = pci_priv;
  5007. mutex_init(&pci_priv->bus_lock);
  5008. if (plat_priv->use_pm_domain)
  5009. dev->pm_domain = &cnss_pm_domain;
  5010. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5011. ret = cnss_register_subsys(plat_priv);
  5012. if (ret)
  5013. goto reset_ctx;
  5014. ret = cnss_register_ramdump(plat_priv);
  5015. if (ret)
  5016. goto unregister_subsys;
  5017. ret = cnss_pci_init_smmu(pci_priv);
  5018. if (ret)
  5019. goto unregister_ramdump;
  5020. ret = cnss_reg_pci_event(pci_priv);
  5021. if (ret) {
  5022. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5023. goto deinit_smmu;
  5024. }
  5025. ret = cnss_pci_enable_bus(pci_priv);
  5026. if (ret)
  5027. goto dereg_pci_event;
  5028. ret = cnss_pci_enable_msi(pci_priv);
  5029. if (ret)
  5030. goto disable_bus;
  5031. ret = cnss_pci_register_mhi(pci_priv);
  5032. if (ret)
  5033. goto disable_msi;
  5034. switch (pci_dev->device) {
  5035. case QCA6174_DEVICE_ID:
  5036. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5037. &pci_priv->revision_id);
  5038. break;
  5039. case QCA6290_DEVICE_ID:
  5040. case QCA6390_DEVICE_ID:
  5041. case QCA6490_DEVICE_ID:
  5042. case WCN7850_DEVICE_ID:
  5043. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5044. timer_setup(&pci_priv->dev_rddm_timer,
  5045. cnss_dev_rddm_timeout_hdlr, 0);
  5046. timer_setup(&pci_priv->boot_debug_timer,
  5047. cnss_boot_debug_timeout_hdlr, 0);
  5048. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5049. cnss_pci_time_sync_work_hdlr);
  5050. cnss_pci_get_link_status(pci_priv);
  5051. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5052. cnss_pci_wake_gpio_init(pci_priv);
  5053. break;
  5054. default:
  5055. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5056. pci_dev->device);
  5057. ret = -ENODEV;
  5058. goto unreg_mhi;
  5059. }
  5060. cnss_pci_config_regs(pci_priv);
  5061. if (EMULATION_HW)
  5062. goto out;
  5063. ret = cnss_suspend_pci_link(pci_priv);
  5064. if (ret)
  5065. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5066. cnss_power_off_device(plat_priv);
  5067. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5068. return 0;
  5069. unreg_mhi:
  5070. cnss_pci_unregister_mhi(pci_priv);
  5071. disable_msi:
  5072. cnss_pci_disable_msi(pci_priv);
  5073. disable_bus:
  5074. cnss_pci_disable_bus(pci_priv);
  5075. dereg_pci_event:
  5076. cnss_dereg_pci_event(pci_priv);
  5077. deinit_smmu:
  5078. cnss_pci_deinit_smmu(pci_priv);
  5079. unregister_ramdump:
  5080. cnss_unregister_ramdump(plat_priv);
  5081. unregister_subsys:
  5082. cnss_unregister_subsys(plat_priv);
  5083. reset_ctx:
  5084. plat_priv->bus_priv = NULL;
  5085. out:
  5086. return ret;
  5087. }
  5088. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5089. {
  5090. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5091. struct cnss_plat_data *plat_priv =
  5092. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5093. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5094. cnss_pci_free_m3_mem(pci_priv);
  5095. cnss_pci_free_fw_mem(pci_priv);
  5096. cnss_pci_free_qdss_mem(pci_priv);
  5097. switch (pci_dev->device) {
  5098. case QCA6290_DEVICE_ID:
  5099. case QCA6390_DEVICE_ID:
  5100. case QCA6490_DEVICE_ID:
  5101. case WCN7850_DEVICE_ID:
  5102. cnss_pci_wake_gpio_deinit(pci_priv);
  5103. del_timer(&pci_priv->boot_debug_timer);
  5104. del_timer(&pci_priv->dev_rddm_timer);
  5105. break;
  5106. default:
  5107. break;
  5108. }
  5109. cnss_pci_unregister_mhi(pci_priv);
  5110. cnss_pci_disable_msi(pci_priv);
  5111. cnss_pci_disable_bus(pci_priv);
  5112. cnss_dereg_pci_event(pci_priv);
  5113. cnss_pci_deinit_smmu(pci_priv);
  5114. if (plat_priv) {
  5115. cnss_unregister_ramdump(plat_priv);
  5116. cnss_unregister_subsys(plat_priv);
  5117. plat_priv->bus_priv = NULL;
  5118. } else {
  5119. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5120. }
  5121. }
  5122. static const struct pci_device_id cnss_pci_id_table[] = {
  5123. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5124. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5125. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5126. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5127. { WCN7850_VENDOR_ID, WCN7850_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5128. { 0 }
  5129. };
  5130. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5131. static const struct dev_pm_ops cnss_pm_ops = {
  5132. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5133. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5134. cnss_pci_resume_noirq)
  5135. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5136. cnss_pci_runtime_idle)
  5137. };
  5138. struct pci_driver cnss_pci_driver = {
  5139. .name = "cnss_pci",
  5140. .id_table = cnss_pci_id_table,
  5141. .probe = cnss_pci_probe,
  5142. .remove = cnss_pci_remove,
  5143. .driver = {
  5144. .pm = &cnss_pm_ops,
  5145. },
  5146. };
  5147. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5148. {
  5149. int ret, retry = 0;
  5150. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5151. * since there may be link issues if it boots up with Gen3 link speed.
  5152. * Device is able to change it later at any time. It will be rejected
  5153. * if requested speed is higher than the one specified in PCIe DT.
  5154. */
  5155. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5156. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5157. PCI_EXP_LNKSTA_CLS_5_0GB);
  5158. if (ret && ret != -EPROBE_DEFER)
  5159. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5160. rc_num, ret);
  5161. }
  5162. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5163. retry:
  5164. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5165. if (ret) {
  5166. if (ret == -EPROBE_DEFER) {
  5167. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5168. goto out;
  5169. }
  5170. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5171. rc_num, ret);
  5172. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5173. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5174. goto retry;
  5175. } else {
  5176. goto out;
  5177. }
  5178. }
  5179. plat_priv->rc_num = rc_num;
  5180. out:
  5181. return ret;
  5182. }
  5183. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5184. {
  5185. struct device *dev = &plat_priv->plat_dev->dev;
  5186. const __be32 *prop;
  5187. int ret = 0, prop_len = 0, rc_count, i;
  5188. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5189. if (!prop || !prop_len) {
  5190. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5191. goto out;
  5192. }
  5193. rc_count = prop_len / sizeof(__be32);
  5194. for (i = 0; i < rc_count; i++) {
  5195. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5196. if (!ret)
  5197. break;
  5198. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5199. goto out;
  5200. }
  5201. ret = pci_register_driver(&cnss_pci_driver);
  5202. if (ret) {
  5203. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5204. ret);
  5205. goto out;
  5206. }
  5207. if (!plat_priv->bus_priv) {
  5208. cnss_pr_err("Failed to probe PCI driver\n");
  5209. ret = -ENODEV;
  5210. goto unreg_pci;
  5211. }
  5212. return 0;
  5213. unreg_pci:
  5214. pci_unregister_driver(&cnss_pci_driver);
  5215. out:
  5216. return ret;
  5217. }
  5218. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5219. {
  5220. pci_unregister_driver(&cnss_pci_driver);
  5221. }