msm_vidc_iris3.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include "msm_vidc_iris3.h"
  7. #include "msm_vidc_buffer_iris3.h"
  8. #include "msm_vidc_power_iris3.h"
  9. #include "msm_vidc_inst.h"
  10. #include "msm_vidc_core.h"
  11. #include "msm_vidc_driver.h"
  12. #include "msm_vidc_platform.h"
  13. #include "msm_vidc_internal.h"
  14. #include "msm_vidc_buffer.h"
  15. #include "msm_vidc_state.h"
  16. #include "msm_vidc_debug.h"
  17. #include "msm_vidc_variant.h"
  18. #include "venus_hfi.h"
  19. #define VIDEO_ARCH_LX 1
  20. #define VCODEC_BASE_OFFS_IRIS3 0x00000000
  21. #define AON_MVP_NOC_RESET 0x0001F000
  22. #define CPU_BASE_OFFS_IRIS3 0x000A0000
  23. #define AON_BASE_OFFS 0x000E0000
  24. #define CPU_CS_BASE_OFFS_IRIS3 (CPU_BASE_OFFS_IRIS3)
  25. #define CPU_IC_BASE_OFFS_IRIS3 (CPU_BASE_OFFS_IRIS3)
  26. #define CPU_CS_A2HSOFTINTCLR_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x1C)
  27. #define CPU_CS_VCICMD_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x20)
  28. #define CPU_CS_VCICMDARG0_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x24)
  29. #define CPU_CS_VCICMDARG1_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x28)
  30. #define CPU_CS_VCICMDARG2_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x2C)
  31. #define CPU_CS_VCICMDARG3_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x30)
  32. #define CPU_CS_VMIMSG_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x34)
  33. #define CPU_CS_VMIMSGAG0_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x38)
  34. #define CPU_CS_VMIMSGAG1_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x3C)
  35. #define CPU_CS_SCIACMD_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x48)
  36. #define CPU_CS_H2XSOFTINTEN_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x148)
  37. /* HFI_CTRL_STATUS */
  38. #define CPU_CS_SCIACMDARG0_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x4C)
  39. #define CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK_IRIS3 0xfe
  40. #define CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY_IRIS3 0x100
  41. #define CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_IDLE_MSG_BMSK_IRIS3 0x40000000
  42. /* HFI_QTBL_INFO */
  43. #define CPU_CS_SCIACMDARG1_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x50)
  44. /* HFI_QTBL_ADDR */
  45. #define CPU_CS_SCIACMDARG2_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x54)
  46. /* HFI_VERSION_INFO */
  47. #define CPU_CS_SCIACMDARG3_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x58)
  48. /* SFR_ADDR */
  49. #define CPU_CS_SCIBCMD_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x5C)
  50. /* MMAP_ADDR */
  51. #define CPU_CS_SCIBCMDARG0_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x60)
  52. /* UC_REGION_ADDR */
  53. #define CPU_CS_SCIBARG1_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x64)
  54. /* UC_REGION_ADDR */
  55. #define CPU_CS_SCIBARG2_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x68)
  56. #define CPU_CS_AHB_BRIDGE_SYNC_RESET (CPU_CS_BASE_OFFS_IRIS3 + 0x160)
  57. #define CPU_CS_AHB_BRIDGE_SYNC_RESET_STATUS (CPU_CS_BASE_OFFS_IRIS3 + 0x164)
  58. /* FAL10 Feature Control */
  59. #define CPU_CS_X2RPMh_IRIS3 (CPU_CS_BASE_OFFS_IRIS3 + 0x168)
  60. #define CPU_CS_X2RPMh_MASK0_BMSK_IRIS3 0x1
  61. #define CPU_CS_X2RPMh_MASK0_SHFT_IRIS3 0x0
  62. #define CPU_CS_X2RPMh_MASK1_BMSK_IRIS3 0x2
  63. #define CPU_CS_X2RPMh_MASK1_SHFT_IRIS3 0x1
  64. #define CPU_CS_X2RPMh_SWOVERRIDE_BMSK_IRIS3 0x4
  65. #define CPU_CS_X2RPMh_SWOVERRIDE_SHFT_IRIS3 0x3
  66. #define CPU_IC_SOFTINT_IRIS3 (CPU_IC_BASE_OFFS_IRIS3 + 0x150)
  67. #define CPU_IC_SOFTINT_H2A_SHFT_IRIS3 0x0
  68. /*
  69. * --------------------------------------------------------------------------
  70. * MODULE: AON_MVP_NOC_RESET_REGISTERS
  71. * --------------------------------------------------------------------------
  72. */
  73. #define AON_WRAPPER_MVP_NOC_RESET_REQ (AON_MVP_NOC_RESET + 0x000)
  74. #define AON_WRAPPER_MVP_NOC_RESET_ACK (AON_MVP_NOC_RESET + 0x004)
  75. /*
  76. * --------------------------------------------------------------------------
  77. * MODULE: wrapper
  78. * --------------------------------------------------------------------------
  79. */
  80. #define WRAPPER_BASE_OFFS_IRIS3 0x000B0000
  81. #define WRAPPER_INTR_STATUS_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x0C)
  82. #define WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS3 0x8
  83. #define WRAPPER_INTR_STATUS_A2H_BMSK_IRIS3 0x4
  84. #define WRAPPER_INTR_MASK_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x10)
  85. #define WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS3 0x8
  86. #define WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS3 0x4
  87. #define WRAPPER_CPU_CLOCK_CONFIG_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x2000)
  88. #define WRAPPER_CPU_CGC_DIS_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x2010)
  89. #define WRAPPER_CPU_STATUS_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x2014)
  90. #define WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x54)
  91. #define WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x58)
  92. #define WRAPPER_IRIS_CPU_NOC_LPI_CONTROL (WRAPPER_BASE_OFFS_IRIS3 + 0x5C)
  93. #define WRAPPER_IRIS_CPU_NOC_LPI_STATUS (WRAPPER_BASE_OFFS_IRIS3 + 0x60)
  94. #define WRAPPER_CORE_POWER_STATUS (WRAPPER_BASE_OFFS_IRIS3 + 0x80)
  95. #define WRAPPER_CORE_CLOCK_CONFIG_IRIS3 (WRAPPER_BASE_OFFS_IRIS3 + 0x88)
  96. /*
  97. * --------------------------------------------------------------------------
  98. * MODULE: tz_wrapper
  99. * --------------------------------------------------------------------------
  100. */
  101. #define WRAPPER_TZ_BASE_OFFS 0x000C0000
  102. #define WRAPPER_TZ_CPU_CLOCK_CONFIG (WRAPPER_TZ_BASE_OFFS)
  103. #define WRAPPER_TZ_CPU_STATUS (WRAPPER_TZ_BASE_OFFS + 0x10)
  104. #define WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG (WRAPPER_TZ_BASE_OFFS + 0x14)
  105. #define WRAPPER_TZ_QNS4PDXFIFO_RESET (WRAPPER_TZ_BASE_OFFS + 0x18)
  106. #define CTRL_INIT_IRIS3 CPU_CS_SCIACMD_IRIS3
  107. #define CTRL_STATUS_IRIS3 CPU_CS_SCIACMDARG0_IRIS3
  108. #define CTRL_ERROR_STATUS__M_IRIS3 \
  109. CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK_IRIS3
  110. #define CTRL_INIT_IDLE_MSG_BMSK_IRIS3 \
  111. CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_IDLE_MSG_BMSK_IRIS3
  112. #define CTRL_STATUS_PC_READY_IRIS3 \
  113. CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY_IRIS3
  114. #define QTBL_INFO_IRIS3 CPU_CS_SCIACMDARG1_IRIS3
  115. #define QTBL_ADDR_IRIS3 CPU_CS_SCIACMDARG2_IRIS3
  116. #define VERSION_INFO_IRIS3 CPU_CS_SCIACMDARG3_IRIS3
  117. #define SFR_ADDR_IRIS3 CPU_CS_SCIBCMD_IRIS3
  118. #define MMAP_ADDR_IRIS3 CPU_CS_SCIBCMDARG0_IRIS3
  119. #define UC_REGION_ADDR_IRIS3 CPU_CS_SCIBARG1_IRIS3
  120. #define UC_REGION_SIZE_IRIS3 CPU_CS_SCIBARG2_IRIS3
  121. #define AON_WRAPPER_MVP_NOC_LPI_CONTROL (AON_BASE_OFFS)
  122. #define AON_WRAPPER_MVP_NOC_LPI_STATUS (AON_BASE_OFFS + 0x4)
  123. /*
  124. * --------------------------------------------------------------------------
  125. * MODULE: VCODEC_SS registers
  126. * --------------------------------------------------------------------------
  127. */
  128. #define VCODEC_SS_IDLE_STATUSn (VCODEC_BASE_OFFS_IRIS3 + 0x70)
  129. /*
  130. * --------------------------------------------------------------------------
  131. * MODULE: vcodec noc error log registers (iris3)
  132. * --------------------------------------------------------------------------
  133. */
  134. #define VCODEC_NOC_VIDEO_A_NOC_BASE_OFFS 0x00010000
  135. #define VCODEC_NOC_ERL_MAIN_SWID_LOW 0x00011200
  136. #define VCODEC_NOC_ERL_MAIN_SWID_HIGH 0x00011204
  137. #define VCODEC_NOC_ERL_MAIN_MAINCTL_LOW 0x00011208
  138. #define VCODEC_NOC_ERL_MAIN_ERRVLD_LOW 0x00011210
  139. #define VCODEC_NOC_ERL_MAIN_ERRCLR_LOW 0x00011218
  140. #define VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW 0x00011220
  141. #define VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH 0x00011224
  142. #define VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW 0x00011228
  143. #define VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH 0x0001122C
  144. #define VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW 0x00011230
  145. #define VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH 0x00011234
  146. #define VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW 0x00011238
  147. #define VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH 0x0001123C
  148. static int __interrupt_init_iris3(struct msm_vidc_core *vidc_core)
  149. {
  150. struct msm_vidc_core *core = vidc_core;
  151. u32 mask_val = 0;
  152. int rc = 0;
  153. if (!core) {
  154. d_vpr_e("%s: invalid params\n", __func__);
  155. return -EINVAL;
  156. }
  157. /* All interrupts should be disabled initially 0x1F6 : Reset value */
  158. rc = __read_register(core, WRAPPER_INTR_MASK_IRIS3, &mask_val);
  159. if (rc)
  160. return rc;
  161. /* Write 0 to unmask CPU and WD interrupts */
  162. mask_val &= ~(WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS3|
  163. WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS3);
  164. rc = __write_register(core, WRAPPER_INTR_MASK_IRIS3, mask_val);
  165. if (rc)
  166. return rc;
  167. return 0;
  168. }
  169. static int __setup_ucregion_memory_map_iris3(struct msm_vidc_core *vidc_core)
  170. {
  171. struct msm_vidc_core *core = vidc_core;
  172. u32 value;
  173. int rc = 0;
  174. if (!core) {
  175. d_vpr_e("%s: invalid params\n", __func__);
  176. return -EINVAL;
  177. }
  178. value = (u32)core->iface_q_table.align_device_addr;
  179. rc = __write_register(core, UC_REGION_ADDR_IRIS3, value);
  180. if (rc)
  181. return rc;
  182. value = SHARED_QSIZE;
  183. rc = __write_register(core, UC_REGION_SIZE_IRIS3, value);
  184. if (rc)
  185. return rc;
  186. value = (u32)core->iface_q_table.align_device_addr;
  187. rc = __write_register(core, QTBL_ADDR_IRIS3, value);
  188. if (rc)
  189. return rc;
  190. rc = __write_register(core, QTBL_INFO_IRIS3, 0x01);
  191. if (rc)
  192. return rc;
  193. /* update queues vaddr for debug purpose */
  194. value = (u32)((u64)core->iface_q_table.align_virtual_addr);
  195. rc = __write_register(core, CPU_CS_VCICMDARG0_IRIS3, value);
  196. if (rc)
  197. return rc;
  198. value = (u32)((u64)core->iface_q_table.align_virtual_addr >> 32);
  199. rc = __write_register(core, CPU_CS_VCICMDARG1_IRIS3, value);
  200. if (rc)
  201. return rc;
  202. if (core->sfr.align_device_addr) {
  203. value = (u32)core->sfr.align_device_addr + VIDEO_ARCH_LX;
  204. rc = __write_register(core, SFR_ADDR_IRIS3, value);
  205. if (rc)
  206. return rc;
  207. }
  208. return 0;
  209. }
  210. static bool is_iris3_hw_power_collapsed(struct msm_vidc_core *core)
  211. {
  212. int rc = 0;
  213. u32 value = 0, pwr_status = 0;
  214. rc = __read_register(core, WRAPPER_CORE_POWER_STATUS, &value);
  215. if (rc)
  216. return false;
  217. /* if BIT(1) is 1 then video hw power is on else off */
  218. pwr_status = value & BIT(1);
  219. return pwr_status ? false : true;
  220. }
  221. static int __power_off_iris3_hardware(struct msm_vidc_core *core)
  222. {
  223. int rc = 0, i;
  224. u32 value = 0;
  225. bool pwr_collapsed = false;
  226. /*
  227. * Incase hw power control is enabled, for both CPU WD, video
  228. * hw unresponsive cases, check for power status to decide on
  229. * executing NOC reset sequence before disabling power. If there
  230. * is no CPU WD and hw power control is enabled, fw is expected
  231. * to power collapse video hw always.
  232. */
  233. if (is_core_sub_state(core, CORE_SUBSTATE_FW_PWR_CTRL)) {
  234. pwr_collapsed = is_iris3_hw_power_collapsed(core);
  235. if (is_core_sub_state(core, CORE_SUBSTATE_CPU_WATCHDOG) ||
  236. is_core_sub_state(core, CORE_SUBSTATE_VIDEO_UNRESPONSIVE)) {
  237. if (pwr_collapsed) {
  238. d_vpr_e("%s: video hw power collapsed %s\n",
  239. __func__, core->sub_state_name);
  240. goto disable_power;
  241. } else {
  242. d_vpr_e("%s: video hw is power ON %s\n",
  243. __func__, core->sub_state_name);
  244. }
  245. } else {
  246. if (!pwr_collapsed)
  247. d_vpr_e("%s: video hw is not power collapsed\n", __func__);
  248. d_vpr_h("%s: disabling hw power\n", __func__);
  249. goto disable_power;
  250. }
  251. }
  252. /*
  253. * check to make sure core clock branch enabled else
  254. * we cannot read vcodec top idle register
  255. */
  256. rc = __read_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS3, &value);
  257. if (rc)
  258. return rc;
  259. if (value) {
  260. d_vpr_h("%s: core clock config not enabled, enabling it to read vcodec registers\n",
  261. __func__);
  262. rc = __write_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS3, 0);
  263. if (rc)
  264. return rc;
  265. }
  266. /*
  267. * add MNoC idle check before collapsing MVS0 per HPG update
  268. * poll for NoC DMA idle -> HPG 6.1.1
  269. */
  270. for (i = 0; i < core->capabilities[NUM_VPP_PIPE].value; i++) {
  271. rc = __read_register_with_poll_timeout(core, VCODEC_SS_IDLE_STATUSn + 4*i,
  272. 0x400000, 0x400000, 2000, 20000);
  273. if (rc)
  274. d_vpr_h("%s: VCODEC_SS_IDLE_STATUSn (%d) is not idle (%#x)\n",
  275. __func__, i, value);
  276. }
  277. /* Apply partial reset on MSF interface and wait for ACK */
  278. rc = __write_register(core, AON_WRAPPER_MVP_NOC_RESET_REQ, 0x3);
  279. if (rc)
  280. return rc;
  281. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_MVP_NOC_RESET_ACK,
  282. 0x3, 0x3, 200, 2000);
  283. if (rc)
  284. d_vpr_h("%s: AON_WRAPPER_MVP_NOC_RESET assert failed\n", __func__);
  285. /* De-assert partial reset on MSF interface and wait for ACK */
  286. rc = __write_register(core, AON_WRAPPER_MVP_NOC_RESET_REQ, 0x0);
  287. if (rc)
  288. return rc;
  289. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_MVP_NOC_RESET_ACK,
  290. 0x3, 0x0, 200, 2000);
  291. if (rc)
  292. d_vpr_h("%s: AON_WRAPPER_MVP_NOC_RESET de-assert failed\n", __func__);
  293. /*
  294. * Reset both sides of 2 ahb2ahb_bridges (TZ and non-TZ)
  295. * do we need to check status register here?
  296. */
  297. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x3);
  298. if (rc)
  299. return rc;
  300. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x2);
  301. if (rc)
  302. return rc;
  303. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x0);
  304. if (rc)
  305. return rc;
  306. disable_power:
  307. /* power down process */
  308. rc = call_res_op(core, gdsc_off, core, "vcodec");
  309. if (rc) {
  310. d_vpr_e("%s: disable regulator vcodec failed\n", __func__);
  311. rc = 0;
  312. }
  313. rc = call_res_op(core, clk_disable, core, "vcodec_clk");
  314. if (rc) {
  315. d_vpr_e("%s: disable unprepare vcodec_clk failed\n", __func__);
  316. rc = 0;
  317. }
  318. return rc;
  319. }
  320. static int __power_off_iris3_controller(struct msm_vidc_core *core)
  321. {
  322. int rc = 0;
  323. /*
  324. * mask fal10_veto QLPAC error since fal10_veto can go 1
  325. * when pwwait == 0 and clamped to 0 -> HPG 6.1.2
  326. */
  327. rc = __write_register(core, CPU_CS_X2RPMh_IRIS3, 0x3);
  328. if (rc)
  329. return rc;
  330. /* set MNoC to low power, set PD_NOC_QREQ (bit 0) */
  331. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  332. 0x1, BIT(0));
  333. if (rc)
  334. return rc;
  335. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_MVP_NOC_LPI_STATUS,
  336. 0x1, 0x1, 200, 2000);
  337. if (rc)
  338. d_vpr_h("%s: AON_WRAPPER_MVP_NOC_LPI_CONTROL failed\n", __func__);
  339. /* Set Iris CPU NoC to Low power */
  340. rc = __write_register_masked(core, WRAPPER_IRIS_CPU_NOC_LPI_CONTROL,
  341. 0x1, BIT(0));
  342. if (rc)
  343. return rc;
  344. rc = __read_register_with_poll_timeout(core, WRAPPER_IRIS_CPU_NOC_LPI_STATUS,
  345. 0x1, 0x1, 200, 2000);
  346. if (rc)
  347. d_vpr_h("%s: WRAPPER_IRIS_CPU_NOC_LPI_CONTROL failed\n", __func__);
  348. /* Debug bridge LPI release */
  349. rc = __write_register(core, WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS3, 0x0);
  350. if (rc)
  351. return rc;
  352. rc = __read_register_with_poll_timeout(core, WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS3,
  353. 0xffffffff, 0x0, 200, 2000);
  354. if (rc)
  355. d_vpr_h("%s: debug bridge release failed\n", __func__);
  356. /* Reset MVP QNS4PDXFIFO */
  357. rc = __write_register(core, WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG, 0x3);
  358. if (rc)
  359. return rc;
  360. rc = __write_register(core, WRAPPER_TZ_QNS4PDXFIFO_RESET, 0x1);
  361. if (rc)
  362. return rc;
  363. rc = __write_register(core, WRAPPER_TZ_QNS4PDXFIFO_RESET, 0x0);
  364. if (rc)
  365. return rc;
  366. rc = __write_register(core, WRAPPER_TZ_CTL_AXI_CLOCK_CONFIG, 0x0);
  367. if (rc)
  368. return rc;
  369. /* Turn off MVP MVS0C core clock */
  370. rc = call_res_op(core, clk_disable, core, "core_clk");
  371. if (rc) {
  372. d_vpr_e("%s: disable unprepare core_clk failed\n", __func__);
  373. rc = 0;
  374. }
  375. /* power down process */
  376. rc = call_res_op(core, gdsc_off, core, "iris-ctl");
  377. if (rc) {
  378. d_vpr_e("%s: disable regulator iris-ctl failed\n", __func__);
  379. rc = 0;
  380. }
  381. return rc;
  382. }
  383. static int __power_off_iris3(struct msm_vidc_core *core)
  384. {
  385. int rc = 0;
  386. if (!core || !core->capabilities) {
  387. d_vpr_e("%s: invalid params\n", __func__);
  388. return -EINVAL;
  389. }
  390. if (!is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  391. return 0;
  392. /**
  393. * Reset video_cc_mvs0_clk_src value to resolve MMRM high video
  394. * clock projection issue.
  395. */
  396. rc = call_res_op(core, set_clks, core, 0);
  397. if (rc)
  398. d_vpr_e("%s: resetting clocks failed\n", __func__);
  399. if (__power_off_iris3_hardware(core))
  400. d_vpr_e("%s: failed to power off hardware\n", __func__);
  401. if (__power_off_iris3_controller(core))
  402. d_vpr_e("%s: failed to power off controller\n", __func__);
  403. rc = call_res_op(core, set_bw, core, 0, 0);
  404. if (rc)
  405. d_vpr_e("%s: failed to unvote buses\n", __func__);
  406. if (!call_venus_op(core, watchdog, core, core->intr_status))
  407. disable_irq_nosync(core->resource->irq);
  408. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  409. return rc;
  410. }
  411. static int __power_on_iris3_controller(struct msm_vidc_core *core)
  412. {
  413. int rc = 0;
  414. rc = call_res_op(core, gdsc_on, core, "iris-ctl");
  415. if (rc)
  416. goto fail_regulator;
  417. rc = call_res_op(core, reset_bridge, core);
  418. if (rc)
  419. goto fail_reset_ahb2axi;
  420. rc = call_res_op(core, clk_enable, core, "gcc_video_axi0");
  421. if (rc)
  422. goto fail_clk_axi;
  423. rc = call_res_op(core, clk_enable, core, "core_clk");
  424. if (rc)
  425. goto fail_clk_controller;
  426. return 0;
  427. fail_clk_controller:
  428. call_res_op(core, clk_disable, core, "gcc_video_axi0");
  429. fail_clk_axi:
  430. fail_reset_ahb2axi:
  431. call_res_op(core, gdsc_off, core, "iris-ctl");
  432. fail_regulator:
  433. return rc;
  434. }
  435. static int __power_on_iris3_hardware(struct msm_vidc_core *core)
  436. {
  437. int rc = 0;
  438. rc = call_res_op(core, gdsc_on, core, "vcodec");
  439. if (rc)
  440. goto fail_regulator;
  441. rc = call_res_op(core, clk_enable, core, "vcodec_clk");
  442. if (rc)
  443. goto fail_clk_controller;
  444. return 0;
  445. fail_clk_controller:
  446. call_res_op(core, gdsc_off, core, "vcodec");
  447. fail_regulator:
  448. return rc;
  449. }
  450. static int __power_on_iris3(struct msm_vidc_core *core)
  451. {
  452. struct frequency_table *freq_tbl;
  453. u32 freq = 0;
  454. int rc = 0;
  455. if (is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  456. return 0;
  457. if (!core_in_valid_state(core)) {
  458. d_vpr_e("%s: invalid core state %s\n",
  459. __func__, core_state_name(core->state));
  460. return -EINVAL;
  461. }
  462. /* Vote for all hardware resources */
  463. rc = call_res_op(core, set_bw, core, INT_MAX, INT_MAX);
  464. if (rc) {
  465. d_vpr_e("%s: failed to vote buses, rc %d\n", __func__, rc);
  466. goto fail_vote_buses;
  467. }
  468. rc = __power_on_iris3_controller(core);
  469. if (rc) {
  470. d_vpr_e("%s: failed to power on iris3 controller\n", __func__);
  471. goto fail_power_on_controller;
  472. }
  473. rc = __power_on_iris3_hardware(core);
  474. if (rc) {
  475. d_vpr_e("%s: failed to power on iris3 hardware\n", __func__);
  476. goto fail_power_on_hardware;
  477. }
  478. /* video controller and hardware powered on successfully */
  479. rc = msm_vidc_change_core_sub_state(core, 0, CORE_SUBSTATE_POWER_ENABLE, __func__);
  480. if (rc)
  481. goto fail_power_on_substate;
  482. freq_tbl = core->resource->freq_set.freq_tbl;
  483. freq = core->power.clk_freq ? core->power.clk_freq :
  484. freq_tbl[0].freq;
  485. rc = call_res_op(core, set_clks, core, freq);
  486. if (rc) {
  487. d_vpr_e("%s: failed to scale clocks\n", __func__);
  488. rc = 0;
  489. }
  490. /*
  491. * Re-program all of the registers that get reset as a result of
  492. * regulator_disable() and _enable()
  493. */
  494. __set_registers(core);
  495. __interrupt_init_iris3(core);
  496. core->intr_status = 0;
  497. enable_irq(core->resource->irq);
  498. return rc;
  499. fail_power_on_substate:
  500. __power_off_iris3_hardware(core);
  501. fail_power_on_hardware:
  502. __power_off_iris3_controller(core);
  503. fail_power_on_controller:
  504. call_res_op(core, set_bw, core, 0, 0);
  505. fail_vote_buses:
  506. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  507. return rc;
  508. }
  509. static int __prepare_pc_iris3(struct msm_vidc_core *vidc_core)
  510. {
  511. int rc = 0;
  512. u32 wfi_status = 0, idle_status = 0, pc_ready = 0;
  513. u32 ctrl_status = 0;
  514. struct msm_vidc_core *core = vidc_core;
  515. if (!core) {
  516. d_vpr_e("%s: invalid params\n", __func__);
  517. return -EINVAL;
  518. }
  519. rc = __read_register(core, CTRL_STATUS_IRIS3, &ctrl_status);
  520. if (rc)
  521. return rc;
  522. pc_ready = ctrl_status & CTRL_STATUS_PC_READY_IRIS3;
  523. idle_status = ctrl_status & BIT(30);
  524. if (pc_ready) {
  525. d_vpr_h("Already in pc_ready state\n");
  526. return 0;
  527. }
  528. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  529. if (rc)
  530. return rc;
  531. wfi_status &= BIT(0);
  532. if (!wfi_status || !idle_status) {
  533. d_vpr_e("Skipping PC, wfi status not set\n");
  534. goto skip_power_off;
  535. }
  536. rc = __prepare_pc(core);
  537. if (rc) {
  538. d_vpr_e("Failed __prepare_pc %d\n", rc);
  539. goto skip_power_off;
  540. }
  541. rc = __read_register_with_poll_timeout(core, CTRL_STATUS_IRIS3,
  542. CTRL_STATUS_PC_READY_IRIS3, CTRL_STATUS_PC_READY_IRIS3, 250, 2500);
  543. if (rc) {
  544. d_vpr_e("%s: Skip PC. Ctrl status not set\n", __func__);
  545. goto skip_power_off;
  546. }
  547. rc = __read_register_with_poll_timeout(core, WRAPPER_TZ_CPU_STATUS,
  548. BIT(0), 0x1, 250, 2500);
  549. if (rc) {
  550. d_vpr_e("%s: Skip PC. Wfi status not set\n", __func__);
  551. goto skip_power_off;
  552. }
  553. return rc;
  554. skip_power_off:
  555. rc = __read_register(core, CTRL_STATUS_IRIS3, &ctrl_status);
  556. if (rc)
  557. return rc;
  558. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  559. if (rc)
  560. return rc;
  561. wfi_status &= BIT(0);
  562. d_vpr_e("Skip PC, wfi=%#x, idle=%#x, pcr=%#x, ctrl=%#x)\n",
  563. wfi_status, idle_status, pc_ready, ctrl_status);
  564. return -EAGAIN;
  565. }
  566. static int __raise_interrupt_iris3(struct msm_vidc_core *vidc_core)
  567. {
  568. struct msm_vidc_core *core = vidc_core;
  569. int rc = 0;
  570. if (!core) {
  571. d_vpr_e("%s: invalid params\n", __func__);
  572. return -EINVAL;
  573. }
  574. rc = __write_register(core, CPU_IC_SOFTINT_IRIS3, 1 << CPU_IC_SOFTINT_H2A_SHFT_IRIS3);
  575. if (rc)
  576. return rc;
  577. return 0;
  578. }
  579. static int __watchdog_iris3(struct msm_vidc_core *vidc_core, u32 intr_status)
  580. {
  581. int rc = 0;
  582. struct msm_vidc_core *core = vidc_core;
  583. if (!core) {
  584. d_vpr_e("%s: invalid params\n", __func__);
  585. return -EINVAL;
  586. }
  587. if (intr_status & WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS3) {
  588. d_vpr_e("%s: received watchdog interrupt\n", __func__);
  589. rc = 1;
  590. }
  591. return rc;
  592. }
  593. static int __noc_error_info_iris3(struct msm_vidc_core *vidc_core)
  594. {
  595. struct msm_vidc_core *core = vidc_core;
  596. if (!core) {
  597. d_vpr_e("%s: invalid params\n", __func__);
  598. return -EINVAL;
  599. }
  600. /*
  601. * we are not supposed to access vcodec subsystem registers
  602. * unless vcodec core clock WRAPPER_CORE_CLOCK_CONFIG_IRIS3 is enabled.
  603. * core clock might have been disabled by video firmware as part of
  604. * inter frame power collapse (power plane control feature).
  605. */
  606. /*
  607. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_LOW);
  608. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_LOW: %#x\n", val);
  609. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_HIGH);
  610. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_HIGH: %#x\n", val);
  611. val = __read_register(core, VCODEC_NOC_ERL_MAIN_MAINCTL_LOW);
  612. d_vpr_e("VCODEC_NOC_ERL_MAIN_MAINCTL_LOW: %#x\n", val);
  613. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRVLD_LOW);
  614. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRVLD_LOW: %#x\n", val);
  615. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRCLR_LOW);
  616. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRCLR_LOW: %#x\n", val);
  617. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW);
  618. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW: %#x\n", val);
  619. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH);
  620. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH: %#x\n", val);
  621. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW);
  622. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW: %#x\n", val);
  623. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH);
  624. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH: %#x\n", val);
  625. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW);
  626. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW: %#x\n", val);
  627. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH);
  628. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH: %#x\n", val);
  629. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW);
  630. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW: %#x\n", val);
  631. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH);
  632. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH: %#x\n", val);
  633. */
  634. return 0;
  635. }
  636. static int __clear_interrupt_iris3(struct msm_vidc_core *vidc_core)
  637. {
  638. struct msm_vidc_core *core = vidc_core;
  639. u32 intr_status = 0, mask = 0;
  640. int rc = 0;
  641. if (!core) {
  642. d_vpr_e("%s: NULL core\n", __func__);
  643. return 0;
  644. }
  645. rc = __read_register(core, WRAPPER_INTR_STATUS_IRIS3, &intr_status);
  646. if (rc)
  647. return rc;
  648. mask = (WRAPPER_INTR_STATUS_A2H_BMSK_IRIS3|
  649. WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS3|
  650. CTRL_INIT_IDLE_MSG_BMSK_IRIS3);
  651. if (intr_status & mask) {
  652. core->intr_status |= intr_status;
  653. core->reg_count++;
  654. d_vpr_l("INTERRUPT: times: %d interrupt_status: %d\n",
  655. core->reg_count, intr_status);
  656. } else {
  657. core->spur_count++;
  658. }
  659. rc = __write_register(core, CPU_CS_A2HSOFTINTCLR_IRIS3, 1);
  660. if (rc)
  661. return rc;
  662. return 0;
  663. }
  664. static int __boot_firmware_iris3(struct msm_vidc_core *vidc_core)
  665. {
  666. int rc = 0;
  667. u32 ctrl_init_val = 0, ctrl_status = 0, count = 0, max_tries = 1000;
  668. struct msm_vidc_core *core = vidc_core;
  669. if (!core) {
  670. d_vpr_e("%s: NULL core\n", __func__);
  671. return 0;
  672. }
  673. rc = __setup_ucregion_memory_map_iris3(core);
  674. if (rc)
  675. return rc;
  676. ctrl_init_val = BIT(0);
  677. rc = __write_register(core, CTRL_INIT_IRIS3, ctrl_init_val);
  678. if (rc)
  679. return rc;
  680. while (!ctrl_status && count < max_tries) {
  681. rc = __read_register(core, CTRL_STATUS_IRIS3, &ctrl_status);
  682. if (rc)
  683. return rc;
  684. if ((ctrl_status & CTRL_ERROR_STATUS__M_IRIS3) == 0x4) {
  685. d_vpr_e("invalid setting for UC_REGION\n");
  686. break;
  687. }
  688. usleep_range(50, 100);
  689. count++;
  690. }
  691. if (count >= max_tries) {
  692. d_vpr_e("Error booting up vidc firmware\n");
  693. return -ETIME;
  694. }
  695. /* Enable interrupt before sending commands to venus */
  696. rc = __write_register(core, CPU_CS_H2XSOFTINTEN_IRIS3, 0x1);
  697. if (rc)
  698. return rc;
  699. rc = __write_register(core, CPU_CS_X2RPMh_IRIS3, 0x0);
  700. if (rc)
  701. return rc;
  702. return rc;
  703. }
  704. int msm_vidc_decide_work_mode_iris3(struct msm_vidc_inst *inst)
  705. {
  706. u32 work_mode;
  707. struct v4l2_format *inp_f;
  708. u32 width, height;
  709. bool res_ok = false;
  710. work_mode = MSM_VIDC_STAGE_2;
  711. inp_f = &inst->fmts[INPUT_PORT];
  712. if (is_image_decode_session(inst))
  713. work_mode = MSM_VIDC_STAGE_1;
  714. if (is_image_session(inst))
  715. goto exit;
  716. if (is_decode_session(inst)) {
  717. height = inp_f->fmt.pix_mp.height;
  718. width = inp_f->fmt.pix_mp.width;
  719. res_ok = res_is_less_than(width, height, 1280, 720);
  720. if (inst->capabilities[CODED_FRAMES].value ==
  721. CODED_FRAMES_INTERLACE ||
  722. inst->capabilities[LOWLATENCY_MODE].value ||
  723. res_ok) {
  724. work_mode = MSM_VIDC_STAGE_1;
  725. }
  726. } else if (is_encode_session(inst)) {
  727. height = inst->crop.height;
  728. width = inst->crop.width;
  729. res_ok = !res_is_greater_than(width, height, 4096, 2160);
  730. if (res_ok &&
  731. (inst->capabilities[LOWLATENCY_MODE].value)) {
  732. work_mode = MSM_VIDC_STAGE_1;
  733. }
  734. if (inst->capabilities[SLICE_MODE].value ==
  735. V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES) {
  736. work_mode = MSM_VIDC_STAGE_1;
  737. }
  738. if (inst->capabilities[LOSSLESS].value)
  739. work_mode = MSM_VIDC_STAGE_2;
  740. if (!inst->capabilities[GOP_SIZE].value)
  741. work_mode = MSM_VIDC_STAGE_2;
  742. } else {
  743. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  744. return -EINVAL;
  745. }
  746. exit:
  747. i_vpr_h(inst, "Configuring work mode = %u low latency = %u, gop size = %u\n",
  748. work_mode, inst->capabilities[LOWLATENCY_MODE].value,
  749. inst->capabilities[GOP_SIZE].value);
  750. msm_vidc_update_cap_value(inst, STAGE, work_mode, __func__);
  751. return 0;
  752. }
  753. int msm_vidc_decide_work_route_iris3(struct msm_vidc_inst *inst)
  754. {
  755. u32 work_route;
  756. struct msm_vidc_core *core;
  757. core = inst->core;
  758. work_route = core->capabilities[NUM_VPP_PIPE].value;
  759. if (is_image_session(inst))
  760. goto exit;
  761. if (is_decode_session(inst)) {
  762. if (inst->capabilities[CODED_FRAMES].value ==
  763. CODED_FRAMES_INTERLACE)
  764. work_route = MSM_VIDC_PIPE_1;
  765. } else if (is_encode_session(inst)) {
  766. u32 slice_mode;
  767. slice_mode = inst->capabilities[SLICE_MODE].value;
  768. /*TODO Pipe=1 for legacy CBR*/
  769. if (slice_mode == V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES)
  770. work_route = MSM_VIDC_PIPE_1;
  771. } else {
  772. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  773. return -EINVAL;
  774. }
  775. exit:
  776. i_vpr_h(inst, "Configuring work route = %u", work_route);
  777. msm_vidc_update_cap_value(inst, PIPE, work_route, __func__);
  778. return 0;
  779. }
  780. int msm_vidc_decide_quality_mode_iris3(struct msm_vidc_inst *inst)
  781. {
  782. struct msm_vidc_core *core;
  783. u32 mbpf, mbps, max_hq_mbpf, max_hq_mbps;
  784. u32 mode = MSM_VIDC_POWER_SAVE_MODE;
  785. if (!is_encode_session(inst))
  786. return 0;
  787. /* image or lossless or all intra runs at quality mode */
  788. if (is_image_session(inst) || inst->capabilities[LOSSLESS].value ||
  789. inst->capabilities[ALL_INTRA].value) {
  790. mode = MSM_VIDC_MAX_QUALITY_MODE;
  791. goto decision_done;
  792. }
  793. /* for lesser complexity, make LP for all resolution */
  794. if (inst->capabilities[COMPLEXITY].value < DEFAULT_COMPLEXITY) {
  795. mode = MSM_VIDC_POWER_SAVE_MODE;
  796. goto decision_done;
  797. }
  798. mbpf = msm_vidc_get_mbs_per_frame(inst);
  799. mbps = mbpf * msm_vidc_get_fps(inst);
  800. core = inst->core;
  801. max_hq_mbpf = core->capabilities[MAX_MBPF_HQ].value;;
  802. max_hq_mbps = core->capabilities[MAX_MBPS_HQ].value;;
  803. if (!is_realtime_session(inst)) {
  804. if (((inst->capabilities[COMPLEXITY].flags & CAP_FLAG_CLIENT_SET) &&
  805. (inst->capabilities[COMPLEXITY].value >= DEFAULT_COMPLEXITY)) ||
  806. mbpf <= max_hq_mbpf) {
  807. mode = MSM_VIDC_MAX_QUALITY_MODE;
  808. goto decision_done;
  809. }
  810. }
  811. if (mbpf <= max_hq_mbpf && mbps <= max_hq_mbps)
  812. mode = MSM_VIDC_MAX_QUALITY_MODE;
  813. decision_done:
  814. msm_vidc_update_cap_value(inst, QUALITY_MODE, mode, __func__);
  815. return 0;
  816. }
  817. int msm_vidc_adjust_bitrate_boost_iris3(void *instance, struct v4l2_ctrl *ctrl)
  818. {
  819. s32 adjusted_value;
  820. struct msm_vidc_inst *inst = (struct msm_vidc_inst *) instance;
  821. s32 rc_type = -1;
  822. u32 width, height, frame_rate;
  823. struct v4l2_format *f;
  824. u32 max_bitrate = 0, bitrate = 0;
  825. adjusted_value = ctrl ? ctrl->val :
  826. inst->capabilities[BITRATE_BOOST].value;
  827. if (inst->bufq[OUTPUT_PORT].vb2q->streaming)
  828. return 0;
  829. if (msm_vidc_get_parent_value(inst, BITRATE_BOOST,
  830. BITRATE_MODE, &rc_type, __func__))
  831. return -EINVAL;
  832. /*
  833. * Bitrate Boost are supported only for VBR rc type.
  834. * Hence, do not adjust or set to firmware for non VBR rc's
  835. */
  836. if (rc_type != HFI_RC_VBR_CFR) {
  837. adjusted_value = 0;
  838. goto adjust;
  839. }
  840. frame_rate = inst->capabilities[FRAME_RATE].value >> 16;
  841. f = &inst->fmts[OUTPUT_PORT];
  842. width = f->fmt.pix_mp.width;
  843. height = f->fmt.pix_mp.height;
  844. /*
  845. * honor client set bitrate boost
  846. * if client did not set, keep max bitrate boost upto 4k@60fps
  847. * and remove bitrate boost after 4k@60fps
  848. */
  849. if (inst->capabilities[BITRATE_BOOST].flags & CAP_FLAG_CLIENT_SET) {
  850. /* accept client set bitrate boost value as is */
  851. } else {
  852. if (res_is_less_than_or_equal_to(width, height, 4096, 2176) &&
  853. frame_rate <= 60)
  854. adjusted_value = MAX_BITRATE_BOOST;
  855. else
  856. adjusted_value = 0;
  857. }
  858. max_bitrate = msm_vidc_get_max_bitrate(inst);
  859. bitrate = inst->capabilities[BIT_RATE].value;
  860. if (adjusted_value) {
  861. if ((bitrate + bitrate / (100 / adjusted_value)) > max_bitrate) {
  862. i_vpr_h(inst,
  863. "%s: bitrate %d is beyond max bitrate %d, remove bitrate boost\n",
  864. __func__, max_bitrate, bitrate);
  865. adjusted_value = 0;
  866. }
  867. }
  868. adjust:
  869. msm_vidc_update_cap_value(inst, BITRATE_BOOST, adjusted_value, __func__);
  870. return 0;
  871. }
  872. static struct msm_vidc_venus_ops iris3_ops = {
  873. .boot_firmware = __boot_firmware_iris3,
  874. .raise_interrupt = __raise_interrupt_iris3,
  875. .clear_interrupt = __clear_interrupt_iris3,
  876. .power_on = __power_on_iris3,
  877. .power_off = __power_off_iris3,
  878. .prepare_pc = __prepare_pc_iris3,
  879. .watchdog = __watchdog_iris3,
  880. .noc_error_info = __noc_error_info_iris3,
  881. };
  882. static struct msm_vidc_session_ops msm_session_ops = {
  883. .buffer_size = msm_buffer_size_iris3,
  884. .min_count = msm_buffer_min_count_iris3,
  885. .extra_count = msm_buffer_extra_count_iris3,
  886. .calc_freq = msm_vidc_calc_freq_iris3,
  887. .calc_bw = msm_vidc_calc_bw_iris3,
  888. .decide_work_route = msm_vidc_decide_work_route_iris3,
  889. .decide_work_mode = msm_vidc_decide_work_mode_iris3,
  890. .decide_quality_mode = msm_vidc_decide_quality_mode_iris3,
  891. };
  892. int msm_vidc_init_iris3(struct msm_vidc_core *core)
  893. {
  894. if (!core) {
  895. d_vpr_e("%s: invalid params\n", __func__);
  896. return -EINVAL;
  897. }
  898. d_vpr_h("%s()\n", __func__);
  899. core->venus_ops = &iris3_ops;
  900. core->session_ops = &msm_session_ops;
  901. return 0;
  902. }