sde_crtc.c 172 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  147. {
  148. struct sde_crtc *sde_crtc;
  149. u64 fps_int, fps_float;
  150. ktime_t current_time_us;
  151. u64 fps, diff_us;
  152. if (!s || !s->private) {
  153. SDE_ERROR("invalid input param(s)\n");
  154. return -EAGAIN;
  155. }
  156. sde_crtc = s->private;
  157. current_time_us = ktime_get();
  158. diff_us = (u64)ktime_us_delta(current_time_us,
  159. sde_crtc->fps_info.last_sampled_time_us);
  160. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  161. /* Multiplying with 10 to get fps in floating point */
  162. fps = ((u64)sde_crtc->fps_info.frame_count)
  163. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  164. do_div(fps, diff_us);
  165. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  166. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  167. sde_crtc->fps_info.frame_count = 0;
  168. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  169. sde_crtc->base.base.id, (unsigned int)fps/10,
  170. (unsigned int)fps%10);
  171. }
  172. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  173. fps_float = do_div(fps_int, 10);
  174. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  175. return 0;
  176. }
  177. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  178. {
  179. return single_open(file, _sde_debugfs_fps_status_show,
  180. inode->i_private);
  181. }
  182. static ssize_t fps_periodicity_ms_store(struct device *device,
  183. struct device_attribute *attr, const char *buf, size_t count)
  184. {
  185. struct drm_crtc *crtc;
  186. struct sde_crtc *sde_crtc;
  187. int res;
  188. /* Base of the input */
  189. int cnt = 10;
  190. if (!device || !buf) {
  191. SDE_ERROR("invalid input param(s)\n");
  192. return -EAGAIN;
  193. }
  194. crtc = dev_get_drvdata(device);
  195. if (!crtc)
  196. return -EINVAL;
  197. sde_crtc = to_sde_crtc(crtc);
  198. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  199. if (res < 0)
  200. return res;
  201. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  202. sde_crtc->fps_info.fps_periodic_duration =
  203. DEFAULT_FPS_PERIOD_1_SEC;
  204. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  205. MAX_FPS_PERIOD_5_SECONDS)
  206. sde_crtc->fps_info.fps_periodic_duration =
  207. MAX_FPS_PERIOD_5_SECONDS;
  208. else
  209. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  210. return count;
  211. }
  212. static ssize_t fps_periodicity_ms_show(struct device *device,
  213. struct device_attribute *attr, char *buf)
  214. {
  215. struct drm_crtc *crtc;
  216. struct sde_crtc *sde_crtc;
  217. if (!device || !buf) {
  218. SDE_ERROR("invalid input param(s)\n");
  219. return -EAGAIN;
  220. }
  221. crtc = dev_get_drvdata(device);
  222. if (!crtc)
  223. return -EINVAL;
  224. sde_crtc = to_sde_crtc(crtc);
  225. return scnprintf(buf, PAGE_SIZE, "%d\n",
  226. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  227. }
  228. static ssize_t measured_fps_show(struct device *device,
  229. struct device_attribute *attr, char *buf)
  230. {
  231. struct drm_crtc *crtc;
  232. struct sde_crtc *sde_crtc;
  233. uint64_t fps_int, fps_decimal;
  234. u64 fps = 0, frame_count = 0;
  235. ktime_t current_time;
  236. int i = 0, current_time_index;
  237. u64 diff_us;
  238. if (!device || !buf) {
  239. SDE_ERROR("invalid input param(s)\n");
  240. return -EAGAIN;
  241. }
  242. crtc = dev_get_drvdata(device);
  243. if (!crtc) {
  244. scnprintf(buf, PAGE_SIZE, "fps information not available");
  245. return -EINVAL;
  246. }
  247. sde_crtc = to_sde_crtc(crtc);
  248. if (!sde_crtc->fps_info.time_buf) {
  249. scnprintf(buf, PAGE_SIZE,
  250. "timebuf null - fps information not available");
  251. return -EINVAL;
  252. }
  253. /**
  254. * Whenever the time_index counter comes to zero upon decrementing,
  255. * it is set to the last index since it is the next index that we
  256. * should check for calculating the buftime.
  257. */
  258. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  259. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  260. current_time = ktime_get();
  261. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  262. u64 ptime = (u64)ktime_to_us(current_time);
  263. u64 buftime = (u64)ktime_to_us(
  264. sde_crtc->fps_info.time_buf[current_time_index]);
  265. diff_us = (u64)ktime_us_delta(current_time,
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. if (ptime > buftime && diff_us >= (u64)
  268. sde_crtc->fps_info.fps_periodic_duration) {
  269. /* Multiplying with 10 to get fps in floating point */
  270. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  271. do_div(fps, diff_us);
  272. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  273. SDE_DEBUG("measured fps: %d\n",
  274. sde_crtc->fps_info.measured_fps);
  275. break;
  276. }
  277. current_time_index = (current_time_index == 0) ?
  278. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  279. SDE_DEBUG("current time index: %d\n", current_time_index);
  280. frame_count++;
  281. }
  282. if (i == MAX_FRAME_COUNT) {
  283. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  284. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  285. diff_us = (u64)ktime_us_delta(current_time,
  286. sde_crtc->fps_info.time_buf[current_time_index]);
  287. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  288. /* Multiplying with 10 to get fps in floating point */
  289. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  290. do_div(fps, diff_us);
  291. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  292. }
  293. }
  294. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  295. fps_decimal = do_div(fps_int, 10);
  296. return scnprintf(buf, PAGE_SIZE,
  297. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  298. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  299. }
  300. static ssize_t vsync_event_show(struct device *device,
  301. struct device_attribute *attr, char *buf)
  302. {
  303. struct drm_crtc *crtc;
  304. struct sde_crtc *sde_crtc;
  305. if (!device || !buf) {
  306. SDE_ERROR("invalid input param(s)\n");
  307. return -EAGAIN;
  308. }
  309. crtc = dev_get_drvdata(device);
  310. sde_crtc = to_sde_crtc(crtc);
  311. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  312. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  313. }
  314. static DEVICE_ATTR_RO(vsync_event);
  315. static DEVICE_ATTR_RO(measured_fps);
  316. static DEVICE_ATTR_RW(fps_periodicity_ms);
  317. static struct attribute *sde_crtc_dev_attrs[] = {
  318. &dev_attr_vsync_event.attr,
  319. &dev_attr_measured_fps.attr,
  320. &dev_attr_fps_periodicity_ms.attr,
  321. NULL
  322. };
  323. static const struct attribute_group sde_crtc_attr_group = {
  324. .attrs = sde_crtc_dev_attrs,
  325. };
  326. static const struct attribute_group *sde_crtc_attr_groups[] = {
  327. &sde_crtc_attr_group,
  328. NULL,
  329. };
  330. static void sde_crtc_destroy(struct drm_crtc *crtc)
  331. {
  332. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  333. SDE_DEBUG("\n");
  334. if (!crtc)
  335. return;
  336. if (sde_crtc->vsync_event_sf)
  337. sysfs_put(sde_crtc->vsync_event_sf);
  338. if (sde_crtc->sysfs_dev)
  339. device_unregister(sde_crtc->sysfs_dev);
  340. if (sde_crtc->blob_info)
  341. drm_property_blob_put(sde_crtc->blob_info);
  342. msm_property_destroy(&sde_crtc->property_info);
  343. sde_cp_crtc_destroy_properties(crtc);
  344. sde_fence_deinit(sde_crtc->output_fence);
  345. _sde_crtc_deinit_events(sde_crtc);
  346. drm_crtc_cleanup(crtc);
  347. mutex_destroy(&sde_crtc->crtc_lock);
  348. kfree(sde_crtc);
  349. }
  350. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  351. const struct drm_display_mode *mode,
  352. struct drm_display_mode *adjusted_mode)
  353. {
  354. SDE_DEBUG("\n");
  355. sde_cp_mode_switch_prop_dirty(crtc);
  356. if ((msm_is_mode_seamless(adjusted_mode) ||
  357. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  358. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  359. (!crtc->enabled)) {
  360. SDE_ERROR("crtc state prevents seamless transition\n");
  361. return false;
  362. }
  363. return true;
  364. }
  365. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  366. struct sde_plane_state *pstate, struct sde_format *format)
  367. {
  368. uint32_t blend_op, fg_alpha, bg_alpha;
  369. uint32_t blend_type;
  370. struct sde_hw_mixer *lm = mixer->hw_lm;
  371. /* default to opaque blending */
  372. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  373. bg_alpha = 0xFF - fg_alpha;
  374. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  375. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  376. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  377. switch (blend_type) {
  378. case SDE_DRM_BLEND_OP_OPAQUE:
  379. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  380. SDE_BLEND_BG_ALPHA_BG_CONST;
  381. break;
  382. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  383. if (format->alpha_enable) {
  384. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  385. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  386. if (fg_alpha != 0xff) {
  387. bg_alpha = fg_alpha;
  388. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  389. SDE_BLEND_BG_INV_MOD_ALPHA;
  390. } else {
  391. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  392. }
  393. }
  394. break;
  395. case SDE_DRM_BLEND_OP_COVERAGE:
  396. if (format->alpha_enable) {
  397. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  398. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  399. if (fg_alpha != 0xff) {
  400. bg_alpha = fg_alpha;
  401. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  402. SDE_BLEND_BG_MOD_ALPHA |
  403. SDE_BLEND_BG_INV_MOD_ALPHA;
  404. } else {
  405. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  406. }
  407. }
  408. break;
  409. case SDE_DRM_BLEND_OP_SKIP:
  410. SDE_ERROR("skip the blending for plane\n");
  411. return;
  412. default:
  413. /* do nothing */
  414. break;
  415. }
  416. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  417. bg_alpha, blend_op);
  418. SDE_DEBUG(
  419. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  420. (char *) &format->base.pixel_format,
  421. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  422. }
  423. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  424. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  425. struct sde_hw_dim_layer *dim_layer)
  426. {
  427. struct sde_crtc_state *cstate;
  428. struct sde_hw_mixer *lm;
  429. struct sde_hw_dim_layer split_dim_layer;
  430. int i;
  431. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  432. SDE_DEBUG("empty dim_layer\n");
  433. return;
  434. }
  435. cstate = to_sde_crtc_state(crtc->state);
  436. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  437. dim_layer->flags, dim_layer->stage);
  438. split_dim_layer.stage = dim_layer->stage;
  439. split_dim_layer.color_fill = dim_layer->color_fill;
  440. /*
  441. * traverse through the layer mixers attached to crtc and find the
  442. * intersecting dim layer rect in each LM and program accordingly.
  443. */
  444. for (i = 0; i < sde_crtc->num_mixers; i++) {
  445. split_dim_layer.flags = dim_layer->flags;
  446. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  447. &split_dim_layer.rect);
  448. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  449. /*
  450. * no extra programming required for non-intersecting
  451. * layer mixers with INCLUSIVE dim layer
  452. */
  453. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  454. continue;
  455. /*
  456. * program the other non-intersecting layer mixers with
  457. * INCLUSIVE dim layer of full size for uniformity
  458. * with EXCLUSIVE dim layer config.
  459. */
  460. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  461. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  462. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  463. sizeof(split_dim_layer.rect));
  464. } else {
  465. split_dim_layer.rect.x =
  466. split_dim_layer.rect.x -
  467. cstate->lm_roi[i].x;
  468. split_dim_layer.rect.y =
  469. split_dim_layer.rect.y -
  470. cstate->lm_roi[i].y;
  471. }
  472. SDE_EVT32_VERBOSE(DRMID(crtc),
  473. cstate->lm_roi[i].x,
  474. cstate->lm_roi[i].y,
  475. cstate->lm_roi[i].w,
  476. cstate->lm_roi[i].h,
  477. dim_layer->rect.x,
  478. dim_layer->rect.y,
  479. dim_layer->rect.w,
  480. dim_layer->rect.h,
  481. split_dim_layer.rect.x,
  482. split_dim_layer.rect.y,
  483. split_dim_layer.rect.w,
  484. split_dim_layer.rect.h);
  485. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  486. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  487. split_dim_layer.rect.w, split_dim_layer.rect.h);
  488. lm = mixer[i].hw_lm;
  489. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  490. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  491. }
  492. }
  493. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  494. const struct sde_rect **crtc_roi)
  495. {
  496. struct sde_crtc_state *crtc_state;
  497. if (!state || !crtc_roi)
  498. return;
  499. crtc_state = to_sde_crtc_state(state);
  500. *crtc_roi = &crtc_state->crtc_roi;
  501. }
  502. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  503. {
  504. struct sde_crtc_state *cstate;
  505. struct sde_crtc *sde_crtc;
  506. if (!state || !state->crtc)
  507. return false;
  508. sde_crtc = to_sde_crtc(state->crtc);
  509. cstate = to_sde_crtc_state(state);
  510. return msm_property_is_dirty(&sde_crtc->property_info,
  511. &cstate->property_state, CRTC_PROP_ROI_V1);
  512. }
  513. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  514. void __user *usr_ptr)
  515. {
  516. struct drm_crtc *crtc;
  517. struct sde_crtc_state *cstate;
  518. struct sde_drm_roi_v1 roi_v1;
  519. int i;
  520. if (!state) {
  521. SDE_ERROR("invalid args\n");
  522. return -EINVAL;
  523. }
  524. cstate = to_sde_crtc_state(state);
  525. crtc = cstate->base.crtc;
  526. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  527. if (!usr_ptr) {
  528. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  529. return 0;
  530. }
  531. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  532. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  533. return -EINVAL;
  534. }
  535. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  536. if (roi_v1.num_rects == 0) {
  537. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  538. return 0;
  539. }
  540. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  541. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  542. roi_v1.num_rects);
  543. return -EINVAL;
  544. }
  545. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  546. for (i = 0; i < roi_v1.num_rects; ++i) {
  547. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  548. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  549. DRMID(crtc), i,
  550. cstate->user_roi_list.roi[i].x1,
  551. cstate->user_roi_list.roi[i].y1,
  552. cstate->user_roi_list.roi[i].x2,
  553. cstate->user_roi_list.roi[i].y2);
  554. SDE_EVT32_VERBOSE(DRMID(crtc),
  555. cstate->user_roi_list.roi[i].x1,
  556. cstate->user_roi_list.roi[i].y1,
  557. cstate->user_roi_list.roi[i].x2,
  558. cstate->user_roi_list.roi[i].y2);
  559. }
  560. return 0;
  561. }
  562. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  563. {
  564. int i;
  565. struct sde_crtc_state *cstate;
  566. bool is_3dmux_dsc = false;
  567. cstate = to_sde_crtc_state(state);
  568. for (i = 0; i < cstate->num_connectors; i++) {
  569. struct drm_connector *conn = cstate->connectors[i];
  570. if (sde_connector_get_topology_name(conn) ==
  571. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  572. is_3dmux_dsc = true;
  573. }
  574. return is_3dmux_dsc;
  575. }
  576. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  577. struct drm_crtc_state *state)
  578. {
  579. struct drm_connector *conn;
  580. struct drm_connector_state *conn_state;
  581. struct sde_crtc *sde_crtc;
  582. struct sde_crtc_state *crtc_state;
  583. struct sde_rect *crtc_roi;
  584. struct msm_mode_info mode_info;
  585. int i = 0;
  586. int rc;
  587. bool is_crtc_roi_dirty;
  588. bool is_any_conn_roi_dirty;
  589. if (!crtc || !state)
  590. return -EINVAL;
  591. sde_crtc = to_sde_crtc(crtc);
  592. crtc_state = to_sde_crtc_state(state);
  593. crtc_roi = &crtc_state->crtc_roi;
  594. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  595. is_any_conn_roi_dirty = false;
  596. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  597. struct sde_connector *sde_conn;
  598. struct sde_connector_state *sde_conn_state;
  599. struct sde_rect conn_roi;
  600. if (!conn_state || conn_state->crtc != crtc)
  601. continue;
  602. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  603. if (rc) {
  604. SDE_ERROR("failed to get mode info\n");
  605. return -EINVAL;
  606. }
  607. sde_conn = to_sde_connector(conn_state->connector);
  608. sde_conn_state = to_sde_connector_state(conn_state);
  609. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  610. msm_property_is_dirty(
  611. &sde_conn->property_info,
  612. &sde_conn_state->property_state,
  613. CONNECTOR_PROP_ROI_V1);
  614. if (!mode_info.roi_caps.enabled)
  615. continue;
  616. /*
  617. * current driver only supports same connector and crtc size,
  618. * but if support for different sizes is added, driver needs
  619. * to check the connector roi here to make sure is full screen
  620. * for dsc 3d-mux topology that doesn't support partial update.
  621. */
  622. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  623. sizeof(crtc_state->user_roi_list))) {
  624. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  625. sde_crtc->name);
  626. return -EINVAL;
  627. }
  628. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  629. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  630. conn_roi.x, conn_roi.y,
  631. conn_roi.w, conn_roi.h);
  632. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  633. conn_roi.x, conn_roi.y,
  634. conn_roi.w, conn_roi.h);
  635. }
  636. /*
  637. * Check against CRTC ROI and Connector ROI not being updated together.
  638. * This restriction should be relaxed when Connector ROI scaling is
  639. * supported.
  640. */
  641. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  642. SDE_ERROR("connector/crtc rois not updated together\n");
  643. return -EINVAL;
  644. }
  645. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  646. /* clear the ROI to null if it matches full screen anyways */
  647. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  648. crtc_roi->w == state->adjusted_mode.hdisplay &&
  649. crtc_roi->h == state->adjusted_mode.vdisplay)
  650. memset(crtc_roi, 0, sizeof(*crtc_roi));
  651. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  652. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  653. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  654. crtc_roi->h);
  655. return 0;
  656. }
  657. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  658. struct drm_crtc_state *state)
  659. {
  660. struct sde_crtc *sde_crtc;
  661. struct sde_crtc_state *crtc_state;
  662. struct drm_connector *conn;
  663. struct drm_connector_state *conn_state;
  664. int i;
  665. if (!crtc || !state)
  666. return -EINVAL;
  667. sde_crtc = to_sde_crtc(crtc);
  668. crtc_state = to_sde_crtc_state(state);
  669. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  670. return 0;
  671. /* partial update active, check if autorefresh is also requested */
  672. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  673. uint64_t autorefresh;
  674. if (!conn_state || conn_state->crtc != crtc)
  675. continue;
  676. autorefresh = sde_connector_get_property(conn_state,
  677. CONNECTOR_PROP_AUTOREFRESH);
  678. if (autorefresh) {
  679. SDE_ERROR(
  680. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  681. sde_crtc->name, autorefresh);
  682. return -EINVAL;
  683. }
  684. }
  685. return 0;
  686. }
  687. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  688. struct drm_crtc_state *state, int lm_idx)
  689. {
  690. struct sde_crtc *sde_crtc;
  691. struct sde_crtc_state *crtc_state;
  692. const struct sde_rect *crtc_roi;
  693. const struct sde_rect *lm_bounds;
  694. struct sde_rect *lm_roi;
  695. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  696. return -EINVAL;
  697. sde_crtc = to_sde_crtc(crtc);
  698. crtc_state = to_sde_crtc_state(state);
  699. crtc_roi = &crtc_state->crtc_roi;
  700. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  701. lm_roi = &crtc_state->lm_roi[lm_idx];
  702. if (sde_kms_rect_is_null(crtc_roi))
  703. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  704. else
  705. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  706. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  707. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  708. /*
  709. * partial update is not supported with 3dmux dsc or dest scaler.
  710. * hence, crtc roi must match the mixer dimensions.
  711. */
  712. if (crtc_state->num_ds_enabled ||
  713. _sde_crtc_setup_is_3dmux_dsc(state)) {
  714. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  715. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  716. return -EINVAL;
  717. }
  718. }
  719. /* if any dimension is zero, clear all dimensions for clarity */
  720. if (sde_kms_rect_is_null(lm_roi))
  721. memset(lm_roi, 0, sizeof(*lm_roi));
  722. return 0;
  723. }
  724. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  725. struct drm_crtc_state *state)
  726. {
  727. struct sde_crtc *sde_crtc;
  728. struct sde_crtc_state *crtc_state;
  729. u32 disp_bitmask = 0;
  730. int i;
  731. if (!crtc || !state) {
  732. pr_err("Invalid crtc or state\n");
  733. return 0;
  734. }
  735. sde_crtc = to_sde_crtc(crtc);
  736. crtc_state = to_sde_crtc_state(state);
  737. /* pingpong split: one ROI, one LM, two physical displays */
  738. if (crtc_state->is_ppsplit) {
  739. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  740. struct sde_rect *roi = &crtc_state->lm_roi[0];
  741. if (sde_kms_rect_is_null(roi))
  742. disp_bitmask = 0;
  743. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  744. disp_bitmask = BIT(0); /* left only */
  745. else if (roi->x >= lm_split_width)
  746. disp_bitmask = BIT(1); /* right only */
  747. else
  748. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  749. } else {
  750. for (i = 0; i < sde_crtc->num_mixers; i++) {
  751. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  752. disp_bitmask |= BIT(i);
  753. }
  754. }
  755. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  756. return disp_bitmask;
  757. }
  758. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  759. struct drm_crtc_state *state)
  760. {
  761. struct sde_crtc *sde_crtc;
  762. struct sde_crtc_state *crtc_state;
  763. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  764. if (!crtc || !state)
  765. return -EINVAL;
  766. sde_crtc = to_sde_crtc(crtc);
  767. crtc_state = to_sde_crtc_state(state);
  768. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  769. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  770. sde_crtc->name, sde_crtc->num_mixers);
  771. return -EINVAL;
  772. }
  773. /*
  774. * If using pingpong split: one ROI, one LM, two physical displays
  775. * then the ROI must be centered on the panel split boundary and
  776. * be of equal width across the split.
  777. */
  778. if (crtc_state->is_ppsplit) {
  779. u16 panel_split_width;
  780. u32 display_mask;
  781. roi[0] = &crtc_state->lm_roi[0];
  782. if (sde_kms_rect_is_null(roi[0]))
  783. return 0;
  784. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  785. if (display_mask != (BIT(0) | BIT(1)))
  786. return 0;
  787. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  788. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  789. SDE_ERROR("%s: roi x %d w %d split %d\n",
  790. sde_crtc->name, roi[0]->x, roi[0]->w,
  791. panel_split_width);
  792. return -EINVAL;
  793. }
  794. return 0;
  795. }
  796. /*
  797. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  798. * LMs and be of equal width.
  799. */
  800. if (sde_crtc->num_mixers < 2)
  801. return 0;
  802. roi[0] = &crtc_state->lm_roi[0];
  803. roi[1] = &crtc_state->lm_roi[1];
  804. /* if one of the roi is null it's a left/right-only update */
  805. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  806. return 0;
  807. /* check lm rois are equal width & first roi ends at 2nd roi */
  808. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  809. SDE_ERROR(
  810. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  811. sde_crtc->name, roi[0]->x, roi[0]->w,
  812. roi[1]->x, roi[1]->w);
  813. return -EINVAL;
  814. }
  815. return 0;
  816. }
  817. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  818. struct drm_crtc_state *state)
  819. {
  820. struct sde_crtc *sde_crtc;
  821. struct sde_crtc_state *crtc_state;
  822. const struct sde_rect *crtc_roi;
  823. const struct drm_plane_state *pstate;
  824. struct drm_plane *plane;
  825. if (!crtc || !state)
  826. return -EINVAL;
  827. /*
  828. * Reject commit if a Plane CRTC destination coordinates fall outside
  829. * the partial CRTC ROI. LM output is determined via connector ROIs,
  830. * if they are specified, not Plane CRTC ROIs.
  831. */
  832. sde_crtc = to_sde_crtc(crtc);
  833. crtc_state = to_sde_crtc_state(state);
  834. crtc_roi = &crtc_state->crtc_roi;
  835. if (sde_kms_rect_is_null(crtc_roi))
  836. return 0;
  837. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  838. struct sde_rect plane_roi, intersection;
  839. if (IS_ERR_OR_NULL(pstate)) {
  840. int rc = PTR_ERR(pstate);
  841. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  842. sde_crtc->name, plane->base.id, rc);
  843. return rc;
  844. }
  845. plane_roi.x = pstate->crtc_x;
  846. plane_roi.y = pstate->crtc_y;
  847. plane_roi.w = pstate->crtc_w;
  848. plane_roi.h = pstate->crtc_h;
  849. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  850. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  851. SDE_ERROR(
  852. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  853. sde_crtc->name, plane->base.id,
  854. plane_roi.x, plane_roi.y,
  855. plane_roi.w, plane_roi.h,
  856. crtc_roi->x, crtc_roi->y,
  857. crtc_roi->w, crtc_roi->h);
  858. return -E2BIG;
  859. }
  860. }
  861. return 0;
  862. }
  863. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  864. struct drm_crtc_state *state)
  865. {
  866. struct sde_crtc *sde_crtc;
  867. struct sde_crtc_state *sde_crtc_state;
  868. struct msm_mode_info mode_info;
  869. int rc, lm_idx, i;
  870. if (!crtc || !state)
  871. return -EINVAL;
  872. memset(&mode_info, 0, sizeof(mode_info));
  873. sde_crtc = to_sde_crtc(crtc);
  874. sde_crtc_state = to_sde_crtc_state(state);
  875. /*
  876. * check connector array cached at modeset time since incoming atomic
  877. * state may not include any connectors if they aren't modified
  878. */
  879. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  880. struct drm_connector *conn = sde_crtc_state->connectors[i];
  881. if (!conn || !conn->state)
  882. continue;
  883. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  884. if (rc) {
  885. SDE_ERROR("failed to get mode info\n");
  886. return -EINVAL;
  887. }
  888. if (!mode_info.roi_caps.enabled)
  889. continue;
  890. if (sde_crtc_state->user_roi_list.num_rects >
  891. mode_info.roi_caps.num_roi) {
  892. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  893. sde_crtc_state->user_roi_list.num_rects,
  894. mode_info.roi_caps.num_roi);
  895. return -E2BIG;
  896. }
  897. rc = _sde_crtc_set_crtc_roi(crtc, state);
  898. if (rc)
  899. return rc;
  900. rc = _sde_crtc_check_autorefresh(crtc, state);
  901. if (rc)
  902. return rc;
  903. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  904. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  905. if (rc)
  906. return rc;
  907. }
  908. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  909. if (rc)
  910. return rc;
  911. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  912. if (rc)
  913. return rc;
  914. }
  915. return 0;
  916. }
  917. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  918. {
  919. struct sde_crtc *sde_crtc;
  920. struct sde_crtc_state *crtc_state;
  921. const struct sde_rect *lm_roi;
  922. struct sde_hw_mixer *hw_lm;
  923. int lm_idx, lm_horiz_position;
  924. if (!crtc)
  925. return;
  926. sde_crtc = to_sde_crtc(crtc);
  927. crtc_state = to_sde_crtc_state(crtc->state);
  928. lm_horiz_position = 0;
  929. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  930. struct sde_hw_mixer_cfg cfg;
  931. lm_roi = &crtc_state->lm_roi[lm_idx];
  932. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  933. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  934. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  935. if (sde_kms_rect_is_null(lm_roi))
  936. continue;
  937. hw_lm->cfg.out_width = lm_roi->w;
  938. hw_lm->cfg.out_height = lm_roi->h;
  939. hw_lm->cfg.right_mixer = lm_horiz_position;
  940. cfg.out_width = lm_roi->w;
  941. cfg.out_height = lm_roi->h;
  942. cfg.right_mixer = lm_horiz_position++;
  943. cfg.flags = 0;
  944. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  945. }
  946. }
  947. struct plane_state {
  948. struct sde_plane_state *sde_pstate;
  949. const struct drm_plane_state *drm_pstate;
  950. int stage;
  951. u32 pipe_id;
  952. };
  953. static int pstate_cmp(const void *a, const void *b)
  954. {
  955. struct plane_state *pa = (struct plane_state *)a;
  956. struct plane_state *pb = (struct plane_state *)b;
  957. int rc = 0;
  958. int pa_zpos, pb_zpos;
  959. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  960. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  961. if (pa_zpos != pb_zpos)
  962. rc = pa_zpos - pb_zpos;
  963. else
  964. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  965. return rc;
  966. }
  967. /*
  968. * validate and set source split:
  969. * use pstates sorted by stage to check planes on same stage
  970. * we assume that all pipes are in source split so its valid to compare
  971. * without taking into account left/right mixer placement
  972. */
  973. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  974. struct plane_state *pstates, int cnt)
  975. {
  976. struct plane_state *prv_pstate, *cur_pstate;
  977. struct sde_rect left_rect, right_rect;
  978. struct sde_kms *sde_kms;
  979. int32_t left_pid, right_pid;
  980. int32_t stage;
  981. int i, rc = 0;
  982. sde_kms = _sde_crtc_get_kms(crtc);
  983. if (!sde_kms || !sde_kms->catalog) {
  984. SDE_ERROR("invalid parameters\n");
  985. return -EINVAL;
  986. }
  987. for (i = 1; i < cnt; i++) {
  988. prv_pstate = &pstates[i - 1];
  989. cur_pstate = &pstates[i];
  990. if (prv_pstate->stage != cur_pstate->stage)
  991. continue;
  992. stage = cur_pstate->stage;
  993. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  994. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  995. prv_pstate->drm_pstate->crtc_y,
  996. prv_pstate->drm_pstate->crtc_w,
  997. prv_pstate->drm_pstate->crtc_h, false);
  998. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  999. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1000. cur_pstate->drm_pstate->crtc_y,
  1001. cur_pstate->drm_pstate->crtc_w,
  1002. cur_pstate->drm_pstate->crtc_h, false);
  1003. if (right_rect.x < left_rect.x) {
  1004. swap(left_pid, right_pid);
  1005. swap(left_rect, right_rect);
  1006. swap(prv_pstate, cur_pstate);
  1007. }
  1008. /*
  1009. * - planes are enumerated in pipe-priority order such that
  1010. * planes with lower drm_id must be left-most in a shared
  1011. * blend-stage when using source split.
  1012. * - planes in source split must be contiguous in width
  1013. * - planes in source split must have same dest yoff and height
  1014. */
  1015. if ((right_pid < left_pid) &&
  1016. !sde_kms->catalog->pipe_order_type) {
  1017. SDE_ERROR(
  1018. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1019. stage, left_pid, right_pid);
  1020. return -EINVAL;
  1021. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1022. SDE_ERROR(
  1023. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1024. stage, left_rect.x, left_rect.w,
  1025. right_rect.x, right_rect.w);
  1026. return -EINVAL;
  1027. } else if ((left_rect.y != right_rect.y) ||
  1028. (left_rect.h != right_rect.h)) {
  1029. SDE_ERROR(
  1030. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1031. stage, left_rect.y, left_rect.h,
  1032. right_rect.y, right_rect.h);
  1033. return -EINVAL;
  1034. }
  1035. }
  1036. return rc;
  1037. }
  1038. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1039. struct plane_state *pstates, int cnt)
  1040. {
  1041. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1042. struct sde_kms *sde_kms;
  1043. struct sde_rect left_rect, right_rect;
  1044. int32_t left_pid, right_pid;
  1045. int32_t stage;
  1046. int i;
  1047. sde_kms = _sde_crtc_get_kms(crtc);
  1048. if (!sde_kms || !sde_kms->catalog) {
  1049. SDE_ERROR("invalid parameters\n");
  1050. return;
  1051. }
  1052. if (!sde_kms->catalog->pipe_order_type)
  1053. return;
  1054. for (i = 0; i < cnt; i++) {
  1055. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1056. cur_pstate = &pstates[i];
  1057. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1058. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1059. /*
  1060. * reset if prv or nxt pipes are not in the same stage
  1061. * as the cur pipe
  1062. */
  1063. if ((!nxt_pstate)
  1064. || (nxt_pstate->stage != cur_pstate->stage))
  1065. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1066. continue;
  1067. }
  1068. stage = cur_pstate->stage;
  1069. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1070. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1071. prv_pstate->drm_pstate->crtc_y,
  1072. prv_pstate->drm_pstate->crtc_w,
  1073. prv_pstate->drm_pstate->crtc_h, false);
  1074. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1075. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1076. cur_pstate->drm_pstate->crtc_y,
  1077. cur_pstate->drm_pstate->crtc_w,
  1078. cur_pstate->drm_pstate->crtc_h, false);
  1079. if (right_rect.x < left_rect.x) {
  1080. swap(left_pid, right_pid);
  1081. swap(left_rect, right_rect);
  1082. swap(prv_pstate, cur_pstate);
  1083. }
  1084. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1085. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1086. }
  1087. for (i = 0; i < cnt; i++) {
  1088. cur_pstate = &pstates[i];
  1089. sde_plane_setup_src_split_order(
  1090. cur_pstate->drm_pstate->plane,
  1091. cur_pstate->sde_pstate->multirect_index,
  1092. cur_pstate->sde_pstate->pipe_order_flags);
  1093. }
  1094. }
  1095. static void __sde_crtc_assign_active_cfg(struct sde_crtc *sdecrtc,
  1096. struct drm_plane *plane)
  1097. {
  1098. u8 found = 0;
  1099. int i;
  1100. for (i = 0; i < SDE_STAGE_MAX; i++) {
  1101. if (sdecrtc->active_cfg.stage[i][0] == SSPP_NONE) {
  1102. found = 1;
  1103. break;
  1104. }
  1105. }
  1106. if (!found) {
  1107. SDE_ERROR("All active configs are allocated\n");
  1108. return;
  1109. }
  1110. sdecrtc->active_cfg.stage[i][0] = sde_plane_pipe(plane);
  1111. }
  1112. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1113. int num_mixers, struct plane_state *pstates, int cnt)
  1114. {
  1115. int i, lm_idx;
  1116. struct sde_format *format;
  1117. bool blend_stage[SDE_STAGE_MAX] = { false };
  1118. u32 blend_type;
  1119. for (i = cnt - 1; i >= 0; i--) {
  1120. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1121. PLANE_PROP_BLEND_OP);
  1122. /* stage has already been programmed or BLEND_OP_SKIP type */
  1123. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1124. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1125. continue;
  1126. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1127. format = to_sde_format(msm_framebuffer_format(
  1128. pstates[i].sde_pstate->base.fb));
  1129. if (!format) {
  1130. SDE_ERROR("invalid format\n");
  1131. return;
  1132. }
  1133. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1134. pstates[i].sde_pstate, format);
  1135. blend_stage[pstates[i].sde_pstate->stage] = true;
  1136. }
  1137. }
  1138. }
  1139. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1140. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1141. struct sde_crtc_mixer *mixer)
  1142. {
  1143. struct drm_plane *plane;
  1144. struct drm_framebuffer *fb;
  1145. struct drm_plane_state *state;
  1146. struct sde_crtc_state *cstate;
  1147. struct sde_plane_state *pstate = NULL;
  1148. struct plane_state *pstates = NULL;
  1149. struct sde_format *format;
  1150. struct sde_hw_ctl *ctl;
  1151. struct sde_hw_mixer *lm;
  1152. struct sde_hw_stage_cfg *stage_cfg;
  1153. struct sde_rect plane_crtc_roi;
  1154. uint32_t stage_idx, lm_idx;
  1155. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1156. int i, cnt = 0;
  1157. bool bg_alpha_enable = false;
  1158. u32 blend_type;
  1159. if (!sde_crtc || !crtc->state || !mixer) {
  1160. SDE_ERROR("invalid sde_crtc or mixer\n");
  1161. return;
  1162. }
  1163. ctl = mixer->hw_ctl;
  1164. lm = mixer->hw_lm;
  1165. stage_cfg = &sde_crtc->stage_cfg;
  1166. cstate = to_sde_crtc_state(crtc->state);
  1167. pstates = kcalloc(SDE_PSTATES_MAX,
  1168. sizeof(struct plane_state), GFP_KERNEL);
  1169. if (!pstates)
  1170. return;
  1171. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1172. state = plane->state;
  1173. if (!state)
  1174. continue;
  1175. plane_crtc_roi.x = state->crtc_x;
  1176. plane_crtc_roi.y = state->crtc_y;
  1177. plane_crtc_roi.w = state->crtc_w;
  1178. plane_crtc_roi.h = state->crtc_h;
  1179. pstate = to_sde_plane_state(state);
  1180. fb = state->fb;
  1181. sde_plane_ctl_flush(plane, ctl, true);
  1182. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1183. crtc->base.id,
  1184. pstate->stage,
  1185. plane->base.id,
  1186. sde_plane_pipe(plane) - SSPP_VIG0,
  1187. state->fb ? state->fb->base.id : -1);
  1188. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1189. if (!format) {
  1190. SDE_ERROR("invalid format\n");
  1191. goto end;
  1192. }
  1193. blend_type = sde_plane_get_property(pstate,
  1194. PLANE_PROP_BLEND_OP);
  1195. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1196. __sde_crtc_assign_active_cfg(sde_crtc, plane);
  1197. } else {
  1198. if (pstate->stage == SDE_STAGE_BASE &&
  1199. format->alpha_enable)
  1200. bg_alpha_enable = true;
  1201. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1202. state->fb ? state->fb->base.id : -1,
  1203. state->src_x >> 16, state->src_y >> 16,
  1204. state->src_w >> 16, state->src_h >> 16,
  1205. state->crtc_x, state->crtc_y,
  1206. state->crtc_w, state->crtc_h,
  1207. pstate->rotation);
  1208. stage_idx = zpos_cnt[pstate->stage]++;
  1209. stage_cfg->stage[pstate->stage][stage_idx] =
  1210. sde_plane_pipe(plane);
  1211. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1212. pstate->multirect_index;
  1213. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1214. sde_plane_pipe(plane) - SSPP_VIG0,
  1215. pstate->stage,
  1216. pstate->multirect_index,
  1217. pstate->multirect_mode,
  1218. format->base.pixel_format,
  1219. fb ? fb->modifier : 0);
  1220. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1221. lm_idx++) {
  1222. if (bg_alpha_enable && !format->alpha_enable)
  1223. mixer[lm_idx].mixer_op_mode = 0;
  1224. else
  1225. mixer[lm_idx].mixer_op_mode |=
  1226. 1 << pstate->stage;
  1227. }
  1228. }
  1229. if (cnt >= SDE_PSTATES_MAX)
  1230. continue;
  1231. pstates[cnt].sde_pstate = pstate;
  1232. pstates[cnt].drm_pstate = state;
  1233. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1234. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1235. else
  1236. pstates[cnt].stage = sde_plane_get_property(
  1237. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1238. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1239. cnt++;
  1240. }
  1241. /* blend config update */
  1242. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1243. pstates, cnt);
  1244. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1245. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1246. if (lm && lm->ops.setup_dim_layer) {
  1247. cstate = to_sde_crtc_state(crtc->state);
  1248. for (i = 0; i < cstate->num_dim_layers; i++)
  1249. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1250. mixer, &cstate->dim_layer[i]);
  1251. }
  1252. _sde_crtc_program_lm_output_roi(crtc);
  1253. end:
  1254. kfree(pstates);
  1255. }
  1256. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1257. struct drm_crtc *crtc)
  1258. {
  1259. struct sde_crtc *sde_crtc;
  1260. struct sde_crtc_state *cstate;
  1261. struct drm_encoder *drm_enc;
  1262. bool is_right_only;
  1263. bool encoder_in_dsc_merge = false;
  1264. if (!crtc || !crtc->state)
  1265. return;
  1266. sde_crtc = to_sde_crtc(crtc);
  1267. cstate = to_sde_crtc_state(crtc->state);
  1268. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1269. return;
  1270. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1271. crtc->state->encoder_mask) {
  1272. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1273. encoder_in_dsc_merge = true;
  1274. break;
  1275. }
  1276. }
  1277. /**
  1278. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1279. * This is due to two reasons:
  1280. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1281. * the left DSC must be used, right DSC cannot be used alone.
  1282. * For right-only partial update, this means swap layer mixers to map
  1283. * Left LM to Right INTF. On later HW this was relaxed.
  1284. * - In DSC Merge mode, the physical encoder has already registered
  1285. * PP0 as the master, to switch to right-only we would have to
  1286. * reprogram to be driven by PP1 instead.
  1287. * To support both cases, we prefer to support the mixer swap solution.
  1288. */
  1289. if (!encoder_in_dsc_merge)
  1290. return;
  1291. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1292. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1293. if (is_right_only && !sde_crtc->mixers_swapped) {
  1294. /* right-only update swap mixers */
  1295. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1296. sde_crtc->mixers_swapped = true;
  1297. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1298. /* left-only or full update, swap back */
  1299. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1300. sde_crtc->mixers_swapped = false;
  1301. }
  1302. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1303. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1304. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1305. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1306. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1307. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1308. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1309. }
  1310. /**
  1311. * _sde_crtc_blend_setup - configure crtc mixers
  1312. * @crtc: Pointer to drm crtc structure
  1313. * @old_state: Pointer to old crtc state
  1314. * @add_planes: Whether or not to add planes to mixers
  1315. */
  1316. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1317. struct drm_crtc_state *old_state, bool add_planes)
  1318. {
  1319. struct sde_crtc *sde_crtc;
  1320. struct sde_crtc_state *sde_crtc_state;
  1321. struct sde_crtc_mixer *mixer;
  1322. struct sde_hw_ctl *ctl;
  1323. struct sde_hw_mixer *lm;
  1324. struct sde_ctl_flush_cfg cfg = {0,};
  1325. int i;
  1326. if (!crtc)
  1327. return;
  1328. sde_crtc = to_sde_crtc(crtc);
  1329. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1330. mixer = sde_crtc->mixers;
  1331. SDE_DEBUG("%s\n", sde_crtc->name);
  1332. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1333. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1334. return;
  1335. }
  1336. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1337. if (!mixer[i].hw_lm) {
  1338. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1339. return;
  1340. }
  1341. mixer[i].mixer_op_mode = 0;
  1342. /* clear dim_layer settings */
  1343. lm = mixer[i].hw_lm;
  1344. if (lm->ops.clear_dim_layer)
  1345. lm->ops.clear_dim_layer(lm);
  1346. }
  1347. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1348. /* initialize stage cfg */
  1349. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1350. memset(&sde_crtc->active_cfg, 0, sizeof(sde_crtc->active_cfg));
  1351. if (add_planes)
  1352. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1353. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1354. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1355. ctl = mixer[i].hw_ctl;
  1356. lm = mixer[i].hw_lm;
  1357. if (sde_kms_rect_is_null(lm_roi)) {
  1358. SDE_DEBUG(
  1359. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1360. sde_crtc->name, lm->idx - LM_0,
  1361. ctl->idx - CTL_0);
  1362. continue;
  1363. }
  1364. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1365. /* stage config flush mask */
  1366. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1367. ctl->ops.get_pending_flush(ctl, &cfg);
  1368. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1369. mixer[i].hw_lm->idx - LM_0,
  1370. mixer[i].mixer_op_mode,
  1371. ctl->idx - CTL_0,
  1372. cfg.pending_flush_mask);
  1373. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1374. &sde_crtc->stage_cfg, &sde_crtc->active_cfg);
  1375. }
  1376. _sde_crtc_program_lm_output_roi(crtc);
  1377. }
  1378. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1379. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1380. {
  1381. struct drm_plane *plane;
  1382. struct sde_plane_state *sde_pstate;
  1383. uint32_t mode = 0;
  1384. int rc;
  1385. if (!crtc) {
  1386. SDE_ERROR("invalid state\n");
  1387. return -EINVAL;
  1388. }
  1389. *fb_ns = 0;
  1390. *fb_sec = 0;
  1391. *fb_sec_dir = 0;
  1392. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1393. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1394. rc = PTR_ERR(plane);
  1395. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1396. DRMID(crtc), DRMID(plane), rc);
  1397. return rc;
  1398. }
  1399. sde_pstate = to_sde_plane_state(plane->state);
  1400. mode = sde_plane_get_property(sde_pstate,
  1401. PLANE_PROP_FB_TRANSLATION_MODE);
  1402. switch (mode) {
  1403. case SDE_DRM_FB_NON_SEC:
  1404. (*fb_ns)++;
  1405. break;
  1406. case SDE_DRM_FB_SEC:
  1407. (*fb_sec)++;
  1408. break;
  1409. case SDE_DRM_FB_SEC_DIR_TRANS:
  1410. (*fb_sec_dir)++;
  1411. break;
  1412. default:
  1413. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1414. DRMID(plane), mode);
  1415. return -EINVAL;
  1416. }
  1417. }
  1418. return 0;
  1419. }
  1420. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1421. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1422. {
  1423. struct drm_plane *plane;
  1424. const struct drm_plane_state *pstate;
  1425. struct sde_plane_state *sde_pstate;
  1426. uint32_t mode = 0;
  1427. int rc;
  1428. if (!state) {
  1429. SDE_ERROR("invalid state\n");
  1430. return -EINVAL;
  1431. }
  1432. *fb_ns = 0;
  1433. *fb_sec = 0;
  1434. *fb_sec_dir = 0;
  1435. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1436. if (IS_ERR_OR_NULL(pstate)) {
  1437. rc = PTR_ERR(pstate);
  1438. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1439. DRMID(state->crtc), DRMID(plane), rc);
  1440. return rc;
  1441. }
  1442. sde_pstate = to_sde_plane_state(pstate);
  1443. mode = sde_plane_get_property(sde_pstate,
  1444. PLANE_PROP_FB_TRANSLATION_MODE);
  1445. switch (mode) {
  1446. case SDE_DRM_FB_NON_SEC:
  1447. (*fb_ns)++;
  1448. break;
  1449. case SDE_DRM_FB_SEC:
  1450. (*fb_sec)++;
  1451. break;
  1452. case SDE_DRM_FB_SEC_DIR_TRANS:
  1453. (*fb_sec_dir)++;
  1454. break;
  1455. default:
  1456. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1457. DRMID(plane), mode);
  1458. return -EINVAL;
  1459. }
  1460. }
  1461. return 0;
  1462. }
  1463. static void _sde_drm_fb_sec_dir_trans(
  1464. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1465. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1466. {
  1467. /* secure display usecase */
  1468. if ((smmu_state->state == ATTACHED)
  1469. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1470. smmu_state->state = catalog->sui_ns_allowed ?
  1471. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1472. smmu_state->secure_level = secure_level;
  1473. smmu_state->transition_type = PRE_COMMIT;
  1474. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1475. if (old_valid_fb)
  1476. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1477. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1478. if (catalog->sui_misr_supported)
  1479. smmu_state->sui_misr_state =
  1480. SUI_MISR_ENABLE_REQ;
  1481. /* secure camera usecase */
  1482. } else if (smmu_state->state == ATTACHED) {
  1483. smmu_state->state = DETACH_SEC_REQ;
  1484. smmu_state->secure_level = secure_level;
  1485. smmu_state->transition_type = PRE_COMMIT;
  1486. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1487. }
  1488. }
  1489. static void _sde_drm_fb_transactions(
  1490. struct sde_kms_smmu_state_data *smmu_state,
  1491. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1492. int *ops)
  1493. {
  1494. if (((smmu_state->state == DETACHED)
  1495. || (smmu_state->state == DETACH_ALL_REQ))
  1496. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1497. && ((smmu_state->state == DETACHED_SEC)
  1498. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1499. smmu_state->state = catalog->sui_ns_allowed ?
  1500. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1501. smmu_state->transition_type = post_commit ?
  1502. POST_COMMIT : PRE_COMMIT;
  1503. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1504. if (old_valid_fb)
  1505. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1506. if (catalog->sui_misr_supported)
  1507. smmu_state->sui_misr_state =
  1508. SUI_MISR_DISABLE_REQ;
  1509. } else if ((smmu_state->state == DETACHED_SEC)
  1510. || (smmu_state->state == DETACH_SEC_REQ)) {
  1511. smmu_state->state = ATTACH_SEC_REQ;
  1512. smmu_state->transition_type = post_commit ?
  1513. POST_COMMIT : PRE_COMMIT;
  1514. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1515. if (old_valid_fb)
  1516. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1517. }
  1518. }
  1519. /**
  1520. * sde_crtc_get_secure_transition_ops - determines the operations that
  1521. * need to be performed before transitioning to secure state
  1522. * This function should be called after swapping the new state
  1523. * @crtc: Pointer to drm crtc structure
  1524. * Returns the bitmask of operations need to be performed, -Error in
  1525. * case of error cases
  1526. */
  1527. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1528. struct drm_crtc_state *old_crtc_state,
  1529. bool old_valid_fb)
  1530. {
  1531. struct drm_plane *plane;
  1532. struct drm_encoder *encoder;
  1533. struct sde_crtc *sde_crtc;
  1534. struct sde_kms *sde_kms;
  1535. struct sde_mdss_cfg *catalog;
  1536. struct sde_kms_smmu_state_data *smmu_state;
  1537. uint32_t translation_mode = 0, secure_level;
  1538. int ops = 0;
  1539. bool post_commit = false;
  1540. if (!crtc || !crtc->state) {
  1541. SDE_ERROR("invalid crtc\n");
  1542. return -EINVAL;
  1543. }
  1544. sde_kms = _sde_crtc_get_kms(crtc);
  1545. if (!sde_kms)
  1546. return -EINVAL;
  1547. smmu_state = &sde_kms->smmu_state;
  1548. smmu_state->prev_state = smmu_state->state;
  1549. smmu_state->prev_secure_level = smmu_state->secure_level;
  1550. sde_crtc = to_sde_crtc(crtc);
  1551. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1552. catalog = sde_kms->catalog;
  1553. /*
  1554. * SMMU operations need to be delayed in case of video mode panels
  1555. * when switching back to non_secure mode
  1556. */
  1557. drm_for_each_encoder_mask(encoder, crtc->dev,
  1558. crtc->state->encoder_mask) {
  1559. if (sde_encoder_is_dsi_display(encoder))
  1560. post_commit |= sde_encoder_check_curr_mode(encoder,
  1561. MSM_DISPLAY_VIDEO_MODE);
  1562. }
  1563. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1564. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1565. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1566. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1567. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1568. if (!plane->state)
  1569. continue;
  1570. translation_mode = sde_plane_get_property(
  1571. to_sde_plane_state(plane->state),
  1572. PLANE_PROP_FB_TRANSLATION_MODE);
  1573. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1574. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1575. DRMID(crtc), translation_mode);
  1576. return -EINVAL;
  1577. }
  1578. /* we can break if we find sec_dir plane */
  1579. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1580. break;
  1581. }
  1582. mutex_lock(&sde_kms->secure_transition_lock);
  1583. switch (translation_mode) {
  1584. case SDE_DRM_FB_SEC_DIR_TRANS:
  1585. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1586. catalog, old_valid_fb, &ops);
  1587. break;
  1588. case SDE_DRM_FB_SEC:
  1589. case SDE_DRM_FB_NON_SEC:
  1590. _sde_drm_fb_transactions(smmu_state, catalog,
  1591. old_valid_fb, post_commit, &ops);
  1592. break;
  1593. default:
  1594. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1595. DRMID(crtc), translation_mode);
  1596. ops = -EINVAL;
  1597. }
  1598. /* log only during actual transition times */
  1599. if (ops) {
  1600. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1601. DRMID(crtc), smmu_state->state,
  1602. secure_level, smmu_state->secure_level,
  1603. smmu_state->transition_type, ops);
  1604. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1605. smmu_state->state, smmu_state->transition_type,
  1606. smmu_state->secure_level, old_valid_fb,
  1607. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1608. }
  1609. mutex_unlock(&sde_kms->secure_transition_lock);
  1610. return ops;
  1611. }
  1612. /**
  1613. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1614. * LUTs are configured only once during boot
  1615. * @sde_crtc: Pointer to sde crtc
  1616. * @cstate: Pointer to sde crtc state
  1617. */
  1618. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1619. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1620. {
  1621. struct sde_hw_scaler3_lut_cfg *cfg;
  1622. struct sde_kms *sde_kms;
  1623. u32 *lut_data = NULL;
  1624. size_t len = 0;
  1625. int ret = 0;
  1626. if (!sde_crtc || !cstate) {
  1627. SDE_ERROR("invalid args\n");
  1628. return -EINVAL;
  1629. }
  1630. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1631. if (!sde_kms)
  1632. return -EINVAL;
  1633. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1634. return 0;
  1635. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1636. &cstate->property_state, &len, lut_idx);
  1637. if (!lut_data || !len) {
  1638. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1639. lut_idx, lut_data, len);
  1640. lut_data = NULL;
  1641. len = 0;
  1642. }
  1643. cfg = &cstate->scl3_lut_cfg;
  1644. switch (lut_idx) {
  1645. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1646. cfg->dir_lut = lut_data;
  1647. cfg->dir_len = len;
  1648. break;
  1649. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1650. cfg->cir_lut = lut_data;
  1651. cfg->cir_len = len;
  1652. break;
  1653. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1654. cfg->sep_lut = lut_data;
  1655. cfg->sep_len = len;
  1656. break;
  1657. default:
  1658. ret = -EINVAL;
  1659. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1660. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1661. break;
  1662. }
  1663. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1664. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1665. cfg->is_configured);
  1666. return ret;
  1667. }
  1668. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1669. {
  1670. struct sde_crtc *sde_crtc;
  1671. if (!crtc) {
  1672. SDE_ERROR("invalid crtc\n");
  1673. return;
  1674. }
  1675. sde_crtc = to_sde_crtc(crtc);
  1676. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1677. }
  1678. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1679. {
  1680. int i;
  1681. /**
  1682. * Check if sufficient hw resources are
  1683. * available as per target caps & topology
  1684. */
  1685. if (!sde_crtc) {
  1686. SDE_ERROR("invalid argument\n");
  1687. return -EINVAL;
  1688. }
  1689. if (!sde_crtc->num_mixers ||
  1690. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1691. SDE_ERROR("%s: invalid number mixers: %d\n",
  1692. sde_crtc->name, sde_crtc->num_mixers);
  1693. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1694. SDE_EVTLOG_ERROR);
  1695. return -EINVAL;
  1696. }
  1697. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1698. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1699. || !sde_crtc->mixers[i].hw_ds) {
  1700. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1701. sde_crtc->name, i);
  1702. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1703. i, sde_crtc->mixers[i].hw_lm,
  1704. sde_crtc->mixers[i].hw_ctl,
  1705. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1706. return -EINVAL;
  1707. }
  1708. }
  1709. return 0;
  1710. }
  1711. /**
  1712. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1713. * @crtc: Pointer to drm crtc
  1714. */
  1715. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1716. {
  1717. struct sde_crtc *sde_crtc;
  1718. struct sde_crtc_state *cstate;
  1719. struct sde_hw_mixer *hw_lm;
  1720. struct sde_hw_ctl *hw_ctl;
  1721. struct sde_hw_ds *hw_ds;
  1722. struct sde_hw_ds_cfg *cfg;
  1723. struct sde_kms *kms;
  1724. u32 op_mode = 0;
  1725. u32 lm_idx = 0, num_mixers = 0;
  1726. int i, count = 0;
  1727. bool ds_dirty = false;
  1728. if (!crtc)
  1729. return;
  1730. sde_crtc = to_sde_crtc(crtc);
  1731. cstate = to_sde_crtc_state(crtc->state);
  1732. kms = _sde_crtc_get_kms(crtc);
  1733. num_mixers = sde_crtc->num_mixers;
  1734. count = cstate->num_ds;
  1735. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1736. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1737. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1738. /**
  1739. * destination scaler configuration will be done either
  1740. * or on set property or on power collapse (idle/suspend)
  1741. */
  1742. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1743. if (sde_crtc->ds_reconfig) {
  1744. SDE_DEBUG("reconfigure dest scaler block\n");
  1745. sde_crtc->ds_reconfig = false;
  1746. }
  1747. if (!ds_dirty) {
  1748. SDE_DEBUG("no change in settings, skip commit\n");
  1749. } else if (!kms || !kms->catalog) {
  1750. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1751. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1752. SDE_DEBUG("dest scaler feature not supported\n");
  1753. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1754. //do nothing
  1755. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1756. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1757. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1758. } else {
  1759. for (i = 0; i < count; i++) {
  1760. cfg = &cstate->ds_cfg[i];
  1761. if (!cfg->flags)
  1762. continue;
  1763. lm_idx = cfg->idx;
  1764. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1765. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1766. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1767. /* Setup op mode - Dual/single */
  1768. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1769. op_mode |= BIT(hw_ds->idx - DS_0);
  1770. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1771. op_mode |= (cstate->num_ds_enabled ==
  1772. CRTC_DUAL_MIXERS) ?
  1773. SDE_DS_OP_MODE_DUAL : 0;
  1774. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1775. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1776. }
  1777. /* Setup scaler */
  1778. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1779. (cfg->flags &
  1780. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1781. if (hw_ds->ops.setup_scaler)
  1782. hw_ds->ops.setup_scaler(hw_ds,
  1783. &cfg->scl3_cfg,
  1784. &cstate->scl3_lut_cfg);
  1785. }
  1786. /*
  1787. * Dest scaler shares the flush bit of the LM in control
  1788. */
  1789. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1790. hw_ctl->ops.update_bitmask_mixer(
  1791. hw_ctl, hw_lm->idx, 1);
  1792. }
  1793. }
  1794. }
  1795. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1796. {
  1797. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1798. struct sde_crtc *sde_crtc;
  1799. struct msm_drm_private *priv;
  1800. struct sde_crtc_frame_event *fevent;
  1801. struct sde_kms_frame_event_cb_data *cb_data;
  1802. struct drm_plane *plane;
  1803. u32 ubwc_error;
  1804. unsigned long flags;
  1805. u32 crtc_id;
  1806. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1807. if (!data) {
  1808. SDE_ERROR("invalid parameters\n");
  1809. return;
  1810. }
  1811. crtc = cb_data->crtc;
  1812. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1813. SDE_ERROR("invalid parameters\n");
  1814. return;
  1815. }
  1816. sde_crtc = to_sde_crtc(crtc);
  1817. priv = crtc->dev->dev_private;
  1818. crtc_id = drm_crtc_index(crtc);
  1819. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1820. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1821. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1822. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1823. struct sde_crtc_frame_event, list);
  1824. if (fevent)
  1825. list_del_init(&fevent->list);
  1826. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1827. if (!fevent) {
  1828. SDE_ERROR("crtc%d event %d overflow\n",
  1829. crtc->base.id, event);
  1830. SDE_EVT32(DRMID(crtc), event);
  1831. return;
  1832. }
  1833. /* log and clear plane ubwc errors if any */
  1834. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1835. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1836. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1837. drm_for_each_plane_mask(plane, crtc->dev,
  1838. sde_crtc->plane_mask_old) {
  1839. ubwc_error = sde_plane_get_ubwc_error(plane);
  1840. if (ubwc_error) {
  1841. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1842. ubwc_error, SDE_EVTLOG_ERROR);
  1843. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1844. DRMID(crtc), DRMID(plane),
  1845. ubwc_error);
  1846. sde_plane_clear_ubwc_error(plane);
  1847. }
  1848. }
  1849. }
  1850. fevent->event = event;
  1851. fevent->crtc = crtc;
  1852. fevent->connector = cb_data->connector;
  1853. fevent->ts = ktime_get();
  1854. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1855. }
  1856. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1857. struct drm_crtc_state *old_state)
  1858. {
  1859. struct drm_device *dev;
  1860. struct sde_crtc *sde_crtc;
  1861. struct sde_crtc_state *cstate;
  1862. struct drm_connector *conn;
  1863. struct drm_encoder *encoder;
  1864. struct drm_connector_list_iter conn_iter;
  1865. if (!crtc || !crtc->state) {
  1866. SDE_ERROR("invalid crtc\n");
  1867. return;
  1868. }
  1869. dev = crtc->dev;
  1870. sde_crtc = to_sde_crtc(crtc);
  1871. cstate = to_sde_crtc_state(crtc->state);
  1872. SDE_EVT32_VERBOSE(DRMID(crtc));
  1873. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1874. /* identify connectors attached to this crtc */
  1875. cstate->num_connectors = 0;
  1876. drm_connector_list_iter_begin(dev, &conn_iter);
  1877. drm_for_each_connector_iter(conn, &conn_iter)
  1878. if (conn->state && conn->state->crtc == crtc &&
  1879. cstate->num_connectors < MAX_CONNECTORS) {
  1880. encoder = conn->state->best_encoder;
  1881. if (encoder)
  1882. sde_encoder_register_frame_event_callback(
  1883. encoder,
  1884. sde_crtc_frame_event_cb,
  1885. crtc);
  1886. cstate->connectors[cstate->num_connectors++] = conn;
  1887. sde_connector_prepare_fence(conn);
  1888. }
  1889. drm_connector_list_iter_end(&conn_iter);
  1890. /* prepare main output fence */
  1891. sde_fence_prepare(sde_crtc->output_fence);
  1892. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1893. }
  1894. /**
  1895. * sde_crtc_complete_flip - signal pending page_flip events
  1896. * Any pending vblank events are added to the vblank_event_list
  1897. * so that the next vblank interrupt shall signal them.
  1898. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1899. * This API signals any pending PAGE_FLIP events requested through
  1900. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1901. * if file!=NULL, this is preclose potential cancel-flip path
  1902. * @crtc: Pointer to drm crtc structure
  1903. * @file: Pointer to drm file
  1904. */
  1905. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1906. struct drm_file *file)
  1907. {
  1908. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1909. struct drm_device *dev = crtc->dev;
  1910. struct drm_pending_vblank_event *event;
  1911. unsigned long flags;
  1912. spin_lock_irqsave(&dev->event_lock, flags);
  1913. event = sde_crtc->event;
  1914. if (!event)
  1915. goto end;
  1916. /*
  1917. * if regular vblank case (!file) or if cancel-flip from
  1918. * preclose on file that requested flip, then send the
  1919. * event:
  1920. */
  1921. if (!file || (event->base.file_priv == file)) {
  1922. sde_crtc->event = NULL;
  1923. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1924. sde_crtc->name, event);
  1925. SDE_EVT32_VERBOSE(DRMID(crtc));
  1926. drm_crtc_send_vblank_event(crtc, event);
  1927. }
  1928. end:
  1929. spin_unlock_irqrestore(&dev->event_lock, flags);
  1930. }
  1931. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1932. struct drm_crtc_state *cstate)
  1933. {
  1934. struct drm_encoder *encoder;
  1935. if (!crtc || !crtc->dev || !cstate) {
  1936. SDE_ERROR("invalid crtc\n");
  1937. return INTF_MODE_NONE;
  1938. }
  1939. drm_for_each_encoder_mask(encoder, crtc->dev,
  1940. cstate->encoder_mask) {
  1941. /* continue if copy encoder is encountered */
  1942. if (sde_encoder_in_clone_mode(encoder))
  1943. continue;
  1944. return sde_encoder_get_intf_mode(encoder);
  1945. }
  1946. return INTF_MODE_NONE;
  1947. }
  1948. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1949. {
  1950. struct drm_encoder *encoder;
  1951. if (!crtc || !crtc->dev) {
  1952. SDE_ERROR("invalid crtc\n");
  1953. return INTF_MODE_NONE;
  1954. }
  1955. drm_for_each_encoder(encoder, crtc->dev)
  1956. if ((encoder->crtc == crtc)
  1957. && !sde_encoder_in_cont_splash(encoder))
  1958. return sde_encoder_get_fps(encoder);
  1959. return 0;
  1960. }
  1961. static void sde_crtc_vblank_cb(void *data)
  1962. {
  1963. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1964. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1965. /* keep statistics on vblank callback - with auto reset via debugfs */
  1966. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1967. sde_crtc->vblank_cb_time = ktime_get();
  1968. else
  1969. sde_crtc->vblank_cb_count++;
  1970. sde_crtc->vblank_last_cb_time = ktime_get();
  1971. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1972. drm_crtc_handle_vblank(crtc);
  1973. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1974. SDE_EVT32_VERBOSE(DRMID(crtc));
  1975. }
  1976. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1977. ktime_t ts, enum sde_fence_event fence_event)
  1978. {
  1979. if (!connector) {
  1980. SDE_ERROR("invalid param\n");
  1981. return;
  1982. }
  1983. SDE_ATRACE_BEGIN("signal_retire_fence");
  1984. sde_connector_complete_commit(connector, ts, fence_event);
  1985. SDE_ATRACE_END("signal_retire_fence");
  1986. }
  1987. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1988. {
  1989. struct msm_drm_private *priv;
  1990. struct sde_crtc_frame_event *fevent;
  1991. struct drm_crtc *crtc;
  1992. struct sde_crtc *sde_crtc;
  1993. struct sde_kms *sde_kms;
  1994. unsigned long flags;
  1995. bool in_clone_mode = false;
  1996. if (!work) {
  1997. SDE_ERROR("invalid work handle\n");
  1998. return;
  1999. }
  2000. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2001. if (!fevent->crtc || !fevent->crtc->state) {
  2002. SDE_ERROR("invalid crtc\n");
  2003. return;
  2004. }
  2005. crtc = fevent->crtc;
  2006. sde_crtc = to_sde_crtc(crtc);
  2007. sde_kms = _sde_crtc_get_kms(crtc);
  2008. if (!sde_kms) {
  2009. SDE_ERROR("invalid kms handle\n");
  2010. return;
  2011. }
  2012. priv = sde_kms->dev->dev_private;
  2013. SDE_ATRACE_BEGIN("crtc_frame_event");
  2014. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2015. ktime_to_ns(fevent->ts));
  2016. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2017. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2018. true : false;
  2019. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2020. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2021. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2022. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2023. /* this should not happen */
  2024. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2025. crtc->base.id,
  2026. ktime_to_ns(fevent->ts),
  2027. atomic_read(&sde_crtc->frame_pending));
  2028. SDE_EVT32(DRMID(crtc), fevent->event,
  2029. SDE_EVTLOG_FUNC_CASE1);
  2030. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2031. /* release bandwidth and other resources */
  2032. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2033. crtc->base.id,
  2034. ktime_to_ns(fevent->ts));
  2035. SDE_EVT32(DRMID(crtc), fevent->event,
  2036. SDE_EVTLOG_FUNC_CASE2);
  2037. sde_core_perf_crtc_release_bw(crtc);
  2038. } else {
  2039. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2040. SDE_EVTLOG_FUNC_CASE3);
  2041. }
  2042. }
  2043. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2044. SDE_ATRACE_BEGIN("signal_release_fence");
  2045. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2046. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2047. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2048. SDE_ATRACE_END("signal_release_fence");
  2049. }
  2050. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2051. /* this api should be called without spin_lock */
  2052. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2053. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2054. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2055. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2056. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2057. crtc->base.id, ktime_to_ns(fevent->ts));
  2058. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2059. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2060. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2061. SDE_ATRACE_END("crtc_frame_event");
  2062. }
  2063. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2064. struct drm_crtc_state *old_state)
  2065. {
  2066. struct sde_crtc *sde_crtc;
  2067. if (!crtc || !crtc->state) {
  2068. SDE_ERROR("invalid crtc\n");
  2069. return;
  2070. }
  2071. sde_crtc = to_sde_crtc(crtc);
  2072. SDE_EVT32_VERBOSE(DRMID(crtc));
  2073. sde_core_perf_crtc_update(crtc, 0, false);
  2074. }
  2075. /**
  2076. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2077. * @cstate: Pointer to sde crtc state
  2078. */
  2079. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2080. {
  2081. if (!cstate) {
  2082. SDE_ERROR("invalid cstate\n");
  2083. return;
  2084. }
  2085. cstate->input_fence_timeout_ns =
  2086. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2087. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2088. }
  2089. /**
  2090. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2091. * @cstate: Pointer to sde crtc state
  2092. */
  2093. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2094. {
  2095. u32 i;
  2096. if (!cstate)
  2097. return;
  2098. for (i = 0; i < cstate->num_dim_layers; i++)
  2099. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2100. cstate->num_dim_layers = 0;
  2101. }
  2102. /**
  2103. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2104. * @cstate: Pointer to sde crtc state
  2105. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2106. */
  2107. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2108. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2109. {
  2110. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2111. struct sde_drm_dim_layer_cfg *user_cfg;
  2112. struct sde_hw_dim_layer *dim_layer;
  2113. u32 count, i;
  2114. struct sde_kms *kms;
  2115. if (!crtc || !cstate) {
  2116. SDE_ERROR("invalid crtc or cstate\n");
  2117. return;
  2118. }
  2119. dim_layer = cstate->dim_layer;
  2120. if (!usr_ptr) {
  2121. /* usr_ptr is null when setting the default property value */
  2122. _sde_crtc_clear_dim_layers_v1(cstate);
  2123. SDE_DEBUG("dim_layer data removed\n");
  2124. return;
  2125. }
  2126. kms = _sde_crtc_get_kms(crtc);
  2127. if (!kms || !kms->catalog) {
  2128. SDE_ERROR("invalid kms\n");
  2129. return;
  2130. }
  2131. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2132. SDE_ERROR("failed to copy dim_layer data\n");
  2133. return;
  2134. }
  2135. count = dim_layer_v1.num_layers;
  2136. if (count > SDE_MAX_DIM_LAYERS) {
  2137. SDE_ERROR("invalid number of dim_layers:%d", count);
  2138. return;
  2139. }
  2140. /* populate from user space */
  2141. cstate->num_dim_layers = count;
  2142. for (i = 0; i < count; i++) {
  2143. user_cfg = &dim_layer_v1.layer_cfg[i];
  2144. dim_layer[i].flags = user_cfg->flags;
  2145. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2146. user_cfg->stage : user_cfg->stage +
  2147. SDE_STAGE_0;
  2148. dim_layer[i].rect.x = user_cfg->rect.x1;
  2149. dim_layer[i].rect.y = user_cfg->rect.y1;
  2150. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2151. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2152. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2153. user_cfg->color_fill.color_0,
  2154. user_cfg->color_fill.color_1,
  2155. user_cfg->color_fill.color_2,
  2156. user_cfg->color_fill.color_3,
  2157. };
  2158. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2159. i, dim_layer[i].flags, dim_layer[i].stage);
  2160. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2161. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2162. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2163. dim_layer[i].color_fill.color_0,
  2164. dim_layer[i].color_fill.color_1,
  2165. dim_layer[i].color_fill.color_2,
  2166. dim_layer[i].color_fill.color_3);
  2167. }
  2168. }
  2169. /**
  2170. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2171. * @sde_crtc : Pointer to sde crtc
  2172. * @cstate : Pointer to sde crtc state
  2173. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2174. */
  2175. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2176. struct sde_crtc_state *cstate,
  2177. void __user *usr_ptr)
  2178. {
  2179. struct sde_drm_dest_scaler_data ds_data;
  2180. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2181. struct sde_drm_scaler_v2 scaler_v2;
  2182. void __user *scaler_v2_usr;
  2183. int i, count;
  2184. if (!sde_crtc || !cstate) {
  2185. SDE_ERROR("invalid sde_crtc/state\n");
  2186. return -EINVAL;
  2187. }
  2188. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2189. if (!usr_ptr) {
  2190. SDE_DEBUG("ds data removed\n");
  2191. return 0;
  2192. }
  2193. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2194. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2195. sde_crtc->name);
  2196. return -EINVAL;
  2197. }
  2198. count = ds_data.num_dest_scaler;
  2199. if (!count) {
  2200. SDE_DEBUG("no ds data available\n");
  2201. return 0;
  2202. }
  2203. if (count > SDE_MAX_DS_COUNT) {
  2204. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2205. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2206. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2207. return -EINVAL;
  2208. }
  2209. /* Populate from user space */
  2210. for (i = 0; i < count; i++) {
  2211. ds_cfg_usr = &ds_data.ds_cfg[i];
  2212. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2213. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2214. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2215. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2216. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2217. if (ds_cfg_usr->scaler_cfg) {
  2218. scaler_v2_usr =
  2219. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2220. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2221. sizeof(scaler_v2))) {
  2222. SDE_ERROR("%s:scaler: copy from user failed\n",
  2223. sde_crtc->name);
  2224. return -EINVAL;
  2225. }
  2226. }
  2227. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2228. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2229. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2230. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2231. scaler_v2.dst_width, scaler_v2.dst_height);
  2232. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2233. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2234. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2235. scaler_v2.dst_width, scaler_v2.dst_height);
  2236. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2237. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2238. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2239. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2240. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2241. ds_cfg_usr->lm_height);
  2242. }
  2243. cstate->num_ds = count;
  2244. cstate->ds_dirty = true;
  2245. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2246. return 0;
  2247. }
  2248. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2249. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2250. u32 prev_lm_width, u32 prev_lm_height)
  2251. {
  2252. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2253. || !cfg->lm_width || !cfg->lm_height) {
  2254. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2255. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2256. hdisplay, mode->vdisplay);
  2257. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2258. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2259. return -E2BIG;
  2260. }
  2261. if (!prev_lm_width && !prev_lm_height) {
  2262. prev_lm_width = cfg->lm_width;
  2263. prev_lm_height = cfg->lm_height;
  2264. } else {
  2265. if (cfg->lm_width != prev_lm_width ||
  2266. cfg->lm_height != prev_lm_height) {
  2267. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2268. crtc->base.id, cfg->lm_width,
  2269. cfg->lm_height, prev_lm_width,
  2270. prev_lm_height);
  2271. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2272. cfg->lm_height, prev_lm_width,
  2273. prev_lm_height, SDE_EVTLOG_ERROR);
  2274. return -EINVAL;
  2275. }
  2276. }
  2277. return 0;
  2278. }
  2279. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2280. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2281. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2282. u32 max_in_width, u32 max_out_width)
  2283. {
  2284. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2285. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2286. /**
  2287. * Scaler src and dst width shouldn't exceed the maximum
  2288. * width limitation. Also, if there is no partial update
  2289. * dst width and height must match display resolution.
  2290. */
  2291. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2292. cfg->scl3_cfg.dst_width > max_out_width ||
  2293. !cfg->scl3_cfg.src_width[0] ||
  2294. !cfg->scl3_cfg.dst_width ||
  2295. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2296. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2297. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2298. SDE_ERROR("crtc%d: ", crtc->base.id);
  2299. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2300. cfg->scl3_cfg.src_width[0],
  2301. cfg->scl3_cfg.dst_width,
  2302. cfg->scl3_cfg.dst_height,
  2303. hdisplay, mode->vdisplay);
  2304. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2305. sde_crtc->num_mixers, cfg->flags,
  2306. hw_ds->idx - DS_0);
  2307. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2308. cfg->scl3_cfg.enable,
  2309. cfg->scl3_cfg.de.enable);
  2310. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2311. cfg->scl3_cfg.de.enable, cfg->flags,
  2312. max_in_width, max_out_width,
  2313. cfg->scl3_cfg.src_width[0],
  2314. cfg->scl3_cfg.dst_width,
  2315. cfg->scl3_cfg.dst_height, hdisplay,
  2316. mode->vdisplay, sde_crtc->num_mixers,
  2317. SDE_EVTLOG_ERROR);
  2318. cfg->flags &=
  2319. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2320. cfg->flags &=
  2321. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2322. return -EINVAL;
  2323. }
  2324. }
  2325. return 0;
  2326. }
  2327. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2328. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2329. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2330. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2331. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2332. u32 max_out_width)
  2333. {
  2334. int i, ret;
  2335. u32 lm_idx;
  2336. for (i = 0; i < cstate->num_ds; i++) {
  2337. cfg = &cstate->ds_cfg[i];
  2338. lm_idx = cfg->idx;
  2339. /**
  2340. * Validate against topology
  2341. * No of dest scalers should match the num of mixers
  2342. * unless it is partial update left only/right only use case
  2343. */
  2344. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2345. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2346. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2347. crtc->base.id, i, lm_idx, cfg->flags);
  2348. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2349. SDE_EVTLOG_ERROR);
  2350. return -EINVAL;
  2351. }
  2352. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2353. if (!max_in_width && !max_out_width) {
  2354. max_in_width = hw_ds->scl->top->maxinputwidth;
  2355. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2356. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2357. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2358. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2359. max_in_width, max_out_width, cstate->num_ds);
  2360. }
  2361. /* Check LM width and height */
  2362. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2363. prev_lm_width, prev_lm_height);
  2364. if (ret)
  2365. return ret;
  2366. /* Check scaler data */
  2367. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2368. hw_ds, cfg, hdisplay,
  2369. max_in_width, max_out_width);
  2370. if (ret)
  2371. return ret;
  2372. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2373. (*num_ds_enable)++;
  2374. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2375. hw_ds->idx - DS_0, cfg->flags);
  2376. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2377. }
  2378. return 0;
  2379. }
  2380. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2381. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2382. u32 num_ds_enable)
  2383. {
  2384. int i;
  2385. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2386. cstate->num_ds_enabled, num_ds_enable);
  2387. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2388. cstate->num_ds, cstate->ds_dirty);
  2389. if (cstate->num_ds_enabled != num_ds_enable) {
  2390. /* Disabling destination scaler */
  2391. if (!num_ds_enable) {
  2392. for (i = 0; i < cstate->num_ds; i++) {
  2393. cfg = &cstate->ds_cfg[i];
  2394. cfg->idx = i;
  2395. /* Update scaler settings in disable case */
  2396. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2397. cfg->scl3_cfg.enable = 0;
  2398. cfg->scl3_cfg.de.enable = 0;
  2399. }
  2400. }
  2401. cstate->num_ds_enabled = num_ds_enable;
  2402. cstate->ds_dirty = true;
  2403. } else {
  2404. if (!cstate->num_ds_enabled)
  2405. cstate->ds_dirty = false;
  2406. }
  2407. }
  2408. /**
  2409. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2410. * @crtc : Pointer to drm crtc
  2411. * @state : Pointer to drm crtc state
  2412. */
  2413. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2414. struct drm_crtc_state *state)
  2415. {
  2416. struct sde_crtc *sde_crtc;
  2417. struct sde_crtc_state *cstate;
  2418. struct drm_display_mode *mode;
  2419. struct sde_kms *kms;
  2420. struct sde_hw_ds *hw_ds = NULL;
  2421. struct sde_hw_ds_cfg *cfg = NULL;
  2422. u32 ret = 0;
  2423. u32 num_ds_enable = 0, hdisplay = 0;
  2424. u32 max_in_width = 0, max_out_width = 0;
  2425. u32 prev_lm_width = 0, prev_lm_height = 0;
  2426. if (!crtc || !state)
  2427. return -EINVAL;
  2428. sde_crtc = to_sde_crtc(crtc);
  2429. cstate = to_sde_crtc_state(state);
  2430. kms = _sde_crtc_get_kms(crtc);
  2431. mode = &state->adjusted_mode;
  2432. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2433. if (!cstate->ds_dirty) {
  2434. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2435. return 0;
  2436. }
  2437. if (!kms || !kms->catalog) {
  2438. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2439. return -EINVAL;
  2440. }
  2441. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2442. SDE_DEBUG("dest scaler feature not supported\n");
  2443. return 0;
  2444. }
  2445. if (!sde_crtc->num_mixers) {
  2446. SDE_DEBUG("mixers not allocated\n");
  2447. return 0;
  2448. }
  2449. ret = _sde_validate_hw_resources(sde_crtc);
  2450. if (ret)
  2451. goto err;
  2452. /**
  2453. * No of dest scalers shouldn't exceed hw ds block count and
  2454. * also, match the num of mixers unless it is partial update
  2455. * left only/right only use case - currently PU + DS is not supported
  2456. */
  2457. if (cstate->num_ds > kms->catalog->ds_count ||
  2458. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2459. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2460. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2461. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2462. cstate->ds_cfg[0].flags);
  2463. ret = -EINVAL;
  2464. goto err;
  2465. }
  2466. /**
  2467. * Check if DS needs to be enabled or disabled
  2468. * In case of enable, validate the data
  2469. */
  2470. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2471. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2472. cstate->num_ds, cstate->ds_cfg[0].flags);
  2473. goto disable;
  2474. }
  2475. /* Display resolution */
  2476. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2477. /* Validate the DS data */
  2478. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2479. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2480. prev_lm_width, prev_lm_height,
  2481. max_in_width, max_out_width);
  2482. if (ret)
  2483. goto err;
  2484. disable:
  2485. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2486. num_ds_enable);
  2487. return 0;
  2488. err:
  2489. cstate->ds_dirty = false;
  2490. return ret;
  2491. }
  2492. /**
  2493. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2494. * @crtc: Pointer to CRTC object
  2495. */
  2496. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2497. {
  2498. struct drm_plane *plane = NULL;
  2499. uint32_t wait_ms = 1;
  2500. ktime_t kt_end, kt_wait;
  2501. int rc = 0;
  2502. SDE_DEBUG("\n");
  2503. if (!crtc || !crtc->state) {
  2504. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2505. return;
  2506. }
  2507. /* use monotonic timer to limit total fence wait time */
  2508. kt_end = ktime_add_ns(ktime_get(),
  2509. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2510. /*
  2511. * Wait for fences sequentially, as all of them need to be signalled
  2512. * before we can proceed.
  2513. *
  2514. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2515. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2516. * that each plane can check its fence status and react appropriately
  2517. * if its fence has timed out. Call input fence wait multiple times if
  2518. * fence wait is interrupted due to interrupt call.
  2519. */
  2520. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2521. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2522. do {
  2523. kt_wait = ktime_sub(kt_end, ktime_get());
  2524. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2525. wait_ms = ktime_to_ms(kt_wait);
  2526. else
  2527. wait_ms = 0;
  2528. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2529. } while (wait_ms && rc == -ERESTARTSYS);
  2530. }
  2531. SDE_ATRACE_END("plane_wait_input_fence");
  2532. }
  2533. static void _sde_crtc_setup_mixer_for_encoder(
  2534. struct drm_crtc *crtc,
  2535. struct drm_encoder *enc)
  2536. {
  2537. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2538. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2539. struct sde_rm *rm = &sde_kms->rm;
  2540. struct sde_crtc_mixer *mixer;
  2541. struct sde_hw_ctl *last_valid_ctl = NULL;
  2542. int i;
  2543. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2544. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2545. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2546. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2547. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2548. /* Set up all the mixers and ctls reserved by this encoder */
  2549. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2550. mixer = &sde_crtc->mixers[i];
  2551. if (!sde_rm_get_hw(rm, &lm_iter))
  2552. break;
  2553. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2554. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2555. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2556. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2557. mixer->hw_lm->idx - LM_0);
  2558. mixer->hw_ctl = last_valid_ctl;
  2559. } else {
  2560. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2561. last_valid_ctl = mixer->hw_ctl;
  2562. sde_crtc->num_ctls++;
  2563. }
  2564. /* Shouldn't happen, mixers are always >= ctls */
  2565. if (!mixer->hw_ctl) {
  2566. SDE_ERROR("no valid ctls found for lm %d\n",
  2567. mixer->hw_lm->idx - LM_0);
  2568. return;
  2569. }
  2570. /* Dspp may be null */
  2571. (void) sde_rm_get_hw(rm, &dspp_iter);
  2572. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2573. /* DS may be null */
  2574. (void) sde_rm_get_hw(rm, &ds_iter);
  2575. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2576. mixer->encoder = enc;
  2577. sde_crtc->num_mixers++;
  2578. SDE_DEBUG("setup mixer %d: lm %d\n",
  2579. i, mixer->hw_lm->idx - LM_0);
  2580. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2581. i, mixer->hw_ctl->idx - CTL_0);
  2582. if (mixer->hw_ds)
  2583. SDE_DEBUG("setup mixer %d: ds %d\n",
  2584. i, mixer->hw_ds->idx - DS_0);
  2585. }
  2586. }
  2587. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2588. {
  2589. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2590. struct drm_encoder *enc;
  2591. sde_crtc->num_ctls = 0;
  2592. sde_crtc->num_mixers = 0;
  2593. sde_crtc->mixers_swapped = false;
  2594. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2595. mutex_lock(&sde_crtc->crtc_lock);
  2596. /* Check for mixers on all encoders attached to this crtc */
  2597. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2598. if (enc->crtc != crtc)
  2599. continue;
  2600. /* avoid overwriting mixers info from a copy encoder */
  2601. if (sde_encoder_in_clone_mode(enc))
  2602. continue;
  2603. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2604. }
  2605. mutex_unlock(&sde_crtc->crtc_lock);
  2606. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2607. }
  2608. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2609. {
  2610. int i;
  2611. struct sde_crtc_state *cstate;
  2612. cstate = to_sde_crtc_state(state);
  2613. cstate->is_ppsplit = false;
  2614. for (i = 0; i < cstate->num_connectors; i++) {
  2615. struct drm_connector *conn = cstate->connectors[i];
  2616. if (sde_connector_get_topology_name(conn) ==
  2617. SDE_RM_TOPOLOGY_PPSPLIT)
  2618. cstate->is_ppsplit = true;
  2619. }
  2620. }
  2621. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2622. struct drm_crtc_state *state)
  2623. {
  2624. struct sde_crtc *sde_crtc;
  2625. struct sde_crtc_state *cstate;
  2626. struct drm_display_mode *adj_mode;
  2627. u32 crtc_split_width;
  2628. int i;
  2629. if (!crtc || !state) {
  2630. SDE_ERROR("invalid args\n");
  2631. return;
  2632. }
  2633. sde_crtc = to_sde_crtc(crtc);
  2634. cstate = to_sde_crtc_state(state);
  2635. adj_mode = &state->adjusted_mode;
  2636. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2637. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2638. cstate->lm_bounds[i].x = crtc_split_width * i;
  2639. cstate->lm_bounds[i].y = 0;
  2640. cstate->lm_bounds[i].w = crtc_split_width;
  2641. cstate->lm_bounds[i].h =
  2642. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2643. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2644. sizeof(cstate->lm_roi[i]));
  2645. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2646. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2647. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2648. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2649. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2650. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2651. }
  2652. drm_mode_debug_printmodeline(adj_mode);
  2653. }
  2654. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2655. {
  2656. struct sde_crtc_mixer mixer;
  2657. /*
  2658. * Use mixer[0] to get hw_ctl which will use ops to clear
  2659. * all blendstages. Clear all blendstages will iterate through
  2660. * all mixers.
  2661. */
  2662. if (sde_crtc->num_mixers) {
  2663. mixer = sde_crtc->mixers[0];
  2664. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2665. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2666. }
  2667. }
  2668. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2669. struct drm_crtc_state *old_state)
  2670. {
  2671. struct sde_crtc *sde_crtc;
  2672. struct drm_encoder *encoder;
  2673. struct drm_device *dev;
  2674. struct sde_kms *sde_kms;
  2675. struct sde_splash_display *splash_display;
  2676. bool cont_splash_enabled = false;
  2677. size_t i;
  2678. if (!crtc) {
  2679. SDE_ERROR("invalid crtc\n");
  2680. return;
  2681. }
  2682. if (!crtc->state->enable) {
  2683. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2684. crtc->base.id, crtc->state->enable);
  2685. return;
  2686. }
  2687. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2688. SDE_ERROR("power resource is not enabled\n");
  2689. return;
  2690. }
  2691. sde_kms = _sde_crtc_get_kms(crtc);
  2692. if (!sde_kms)
  2693. return;
  2694. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2695. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2696. sde_crtc = to_sde_crtc(crtc);
  2697. dev = crtc->dev;
  2698. if (!sde_crtc->num_mixers) {
  2699. _sde_crtc_setup_mixers(crtc);
  2700. _sde_crtc_setup_is_ppsplit(crtc->state);
  2701. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2702. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2703. }
  2704. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2705. if (encoder->crtc != crtc)
  2706. continue;
  2707. /* encoder will trigger pending mask now */
  2708. sde_encoder_trigger_kickoff_pending(encoder);
  2709. }
  2710. /* update performance setting */
  2711. sde_core_perf_crtc_update(crtc, 1, false);
  2712. /*
  2713. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2714. * it means we are trying to flush a CRTC whose state is disabled:
  2715. * nothing else needs to be done.
  2716. */
  2717. if (unlikely(!sde_crtc->num_mixers))
  2718. goto end;
  2719. _sde_crtc_blend_setup(crtc, old_state, true);
  2720. _sde_crtc_dest_scaler_setup(crtc);
  2721. /* cancel the idle notify delayed work */
  2722. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2723. MSM_DISPLAY_VIDEO_MODE) &&
  2724. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2725. SDE_DEBUG("idle notify work cancelled\n");
  2726. /*
  2727. * Since CP properties use AXI buffer to program the
  2728. * HW, check if context bank is in attached state,
  2729. * apply color processing properties only if
  2730. * smmu state is attached,
  2731. */
  2732. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2733. splash_display = &sde_kms->splash_data.splash_display[i];
  2734. if (splash_display->cont_splash_enabled &&
  2735. splash_display->encoder &&
  2736. crtc == splash_display->encoder->crtc)
  2737. cont_splash_enabled = true;
  2738. }
  2739. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2740. (cont_splash_enabled || sde_crtc->enabled))
  2741. sde_cp_crtc_apply_properties(crtc);
  2742. /*
  2743. * PP_DONE irq is only used by command mode for now.
  2744. * It is better to request pending before FLUSH and START trigger
  2745. * to make sure no pp_done irq missed.
  2746. * This is safe because no pp_done will happen before SW trigger
  2747. * in command mode.
  2748. */
  2749. end:
  2750. SDE_ATRACE_END("crtc_atomic_begin");
  2751. }
  2752. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2753. struct drm_crtc_state *old_crtc_state)
  2754. {
  2755. struct drm_encoder *encoder;
  2756. struct sde_crtc *sde_crtc;
  2757. struct drm_device *dev;
  2758. struct drm_plane *plane;
  2759. struct msm_drm_private *priv;
  2760. struct msm_drm_thread *event_thread;
  2761. struct sde_crtc_state *cstate;
  2762. struct sde_kms *sde_kms;
  2763. int idle_time = 0;
  2764. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2765. SDE_ERROR("invalid crtc\n");
  2766. return;
  2767. }
  2768. if (!crtc->state->enable) {
  2769. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2770. crtc->base.id, crtc->state->enable);
  2771. return;
  2772. }
  2773. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2774. SDE_ERROR("power resource is not enabled\n");
  2775. return;
  2776. }
  2777. sde_kms = _sde_crtc_get_kms(crtc);
  2778. if (!sde_kms) {
  2779. SDE_ERROR("invalid kms\n");
  2780. return;
  2781. }
  2782. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2783. sde_crtc = to_sde_crtc(crtc);
  2784. cstate = to_sde_crtc_state(crtc->state);
  2785. dev = crtc->dev;
  2786. priv = dev->dev_private;
  2787. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2788. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2789. return;
  2790. }
  2791. event_thread = &priv->event_thread[crtc->index];
  2792. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2793. /*
  2794. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2795. * it means we are trying to flush a CRTC whose state is disabled:
  2796. * nothing else needs to be done.
  2797. */
  2798. if (unlikely(!sde_crtc->num_mixers))
  2799. return;
  2800. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2801. /*
  2802. * For planes without commit update, drm framework will not add
  2803. * those planes to current state since hardware update is not
  2804. * required. However, if those planes were power collapsed since
  2805. * last commit cycle, driver has to restore the hardware state
  2806. * of those planes explicitly here prior to plane flush.
  2807. * Also use this iteration to see if any plane requires cache,
  2808. * so during the perf update driver can activate/deactivate
  2809. * the cache accordingly.
  2810. */
  2811. sde_crtc->new_perf.llcc_active = false;
  2812. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2813. sde_plane_restore(plane);
  2814. if (sde_plane_is_cache_required(plane))
  2815. sde_crtc->new_perf.llcc_active = true;
  2816. }
  2817. /* wait for acquire fences before anything else is done */
  2818. _sde_crtc_wait_for_fences(crtc);
  2819. /* schedule the idle notify delayed work */
  2820. if (idle_time && sde_encoder_check_curr_mode(
  2821. sde_crtc->mixers[0].encoder,
  2822. MSM_DISPLAY_VIDEO_MODE)) {
  2823. kthread_queue_delayed_work(&event_thread->worker,
  2824. &sde_crtc->idle_notify_work,
  2825. msecs_to_jiffies(idle_time));
  2826. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2827. }
  2828. if (!cstate->rsc_update) {
  2829. drm_for_each_encoder_mask(encoder, dev,
  2830. crtc->state->encoder_mask) {
  2831. cstate->rsc_client =
  2832. sde_encoder_get_rsc_client(encoder);
  2833. }
  2834. cstate->rsc_update = true;
  2835. }
  2836. /*
  2837. * Final plane updates: Give each plane a chance to complete all
  2838. * required writes/flushing before crtc's "flush
  2839. * everything" call below.
  2840. */
  2841. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2842. if (sde_kms->smmu_state.transition_error)
  2843. sde_plane_set_error(plane, true);
  2844. sde_plane_flush(plane);
  2845. }
  2846. /* Kickoff will be scheduled by outer layer */
  2847. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2848. }
  2849. /**
  2850. * sde_crtc_destroy_state - state destroy hook
  2851. * @crtc: drm CRTC
  2852. * @state: CRTC state object to release
  2853. */
  2854. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2855. struct drm_crtc_state *state)
  2856. {
  2857. struct sde_crtc *sde_crtc;
  2858. struct sde_crtc_state *cstate;
  2859. struct drm_encoder *enc;
  2860. struct sde_kms *sde_kms;
  2861. if (!crtc || !state) {
  2862. SDE_ERROR("invalid argument(s)\n");
  2863. return;
  2864. }
  2865. sde_crtc = to_sde_crtc(crtc);
  2866. cstate = to_sde_crtc_state(state);
  2867. sde_kms = _sde_crtc_get_kms(crtc);
  2868. if (!sde_kms) {
  2869. SDE_ERROR("invalid sde_kms\n");
  2870. return;
  2871. }
  2872. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2873. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2874. sde_rm_release(&sde_kms->rm, enc, true);
  2875. __drm_atomic_helper_crtc_destroy_state(state);
  2876. /* destroy value helper */
  2877. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2878. &cstate->property_state);
  2879. }
  2880. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2881. {
  2882. struct sde_crtc *sde_crtc;
  2883. int i;
  2884. if (!crtc) {
  2885. SDE_ERROR("invalid argument\n");
  2886. return -EINVAL;
  2887. }
  2888. sde_crtc = to_sde_crtc(crtc);
  2889. if (!atomic_read(&sde_crtc->frame_pending)) {
  2890. SDE_DEBUG("no frames pending\n");
  2891. return 0;
  2892. }
  2893. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2894. /*
  2895. * flush all the event thread work to make sure all the
  2896. * FRAME_EVENTS from encoder are propagated to crtc
  2897. */
  2898. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2899. if (list_empty(&sde_crtc->frame_events[i].list))
  2900. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2901. }
  2902. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2903. return 0;
  2904. }
  2905. /**
  2906. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2907. * @crtc: Pointer to crtc structure
  2908. */
  2909. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2910. {
  2911. struct drm_plane *plane;
  2912. struct drm_plane_state *state;
  2913. struct sde_crtc *sde_crtc;
  2914. struct sde_crtc_mixer *mixer;
  2915. struct sde_hw_ctl *ctl;
  2916. if (!crtc)
  2917. return;
  2918. sde_crtc = to_sde_crtc(crtc);
  2919. mixer = sde_crtc->mixers;
  2920. if (!mixer)
  2921. return;
  2922. ctl = mixer->hw_ctl;
  2923. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2924. state = plane->state;
  2925. if (!state)
  2926. continue;
  2927. /* clear plane flush bitmask */
  2928. sde_plane_ctl_flush(plane, ctl, false);
  2929. }
  2930. }
  2931. /**
  2932. * sde_crtc_reset_hw - attempt hardware reset on errors
  2933. * @crtc: Pointer to DRM crtc instance
  2934. * @old_state: Pointer to crtc state for previous commit
  2935. * @recovery_events: Whether or not recovery events are enabled
  2936. * Returns: Zero if current commit should still be attempted
  2937. */
  2938. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2939. bool recovery_events)
  2940. {
  2941. struct drm_plane *plane_halt[MAX_PLANES];
  2942. struct drm_plane *plane;
  2943. struct drm_encoder *encoder;
  2944. struct sde_crtc *sde_crtc;
  2945. struct sde_crtc_state *cstate;
  2946. struct sde_hw_ctl *ctl;
  2947. signed int i, plane_count;
  2948. int rc;
  2949. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2950. return -EINVAL;
  2951. sde_crtc = to_sde_crtc(crtc);
  2952. cstate = to_sde_crtc_state(crtc->state);
  2953. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2954. /* optionally generate a panic instead of performing a h/w reset */
  2955. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2956. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2957. ctl = sde_crtc->mixers[i].hw_ctl;
  2958. if (!ctl || !ctl->ops.reset)
  2959. continue;
  2960. rc = ctl->ops.reset(ctl);
  2961. if (rc) {
  2962. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2963. crtc->base.id, ctl->idx - CTL_0);
  2964. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2965. SDE_EVTLOG_ERROR);
  2966. break;
  2967. }
  2968. }
  2969. /* Early out if simple ctl reset succeeded */
  2970. if (i == sde_crtc->num_ctls)
  2971. return 0;
  2972. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2973. /* force all components in the system into reset at the same time */
  2974. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2975. ctl = sde_crtc->mixers[i].hw_ctl;
  2976. if (!ctl || !ctl->ops.hard_reset)
  2977. continue;
  2978. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2979. ctl->ops.hard_reset(ctl, true);
  2980. }
  2981. plane_count = 0;
  2982. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2983. if (plane_count >= ARRAY_SIZE(plane_halt))
  2984. break;
  2985. plane_halt[plane_count++] = plane;
  2986. sde_plane_halt_requests(plane, true);
  2987. sde_plane_set_revalidate(plane, true);
  2988. }
  2989. /* provide safe "border color only" commit configuration for later */
  2990. _sde_crtc_remove_pipe_flush(crtc);
  2991. _sde_crtc_blend_setup(crtc, old_state, false);
  2992. /* take h/w components out of reset */
  2993. for (i = plane_count - 1; i >= 0; --i)
  2994. sde_plane_halt_requests(plane_halt[i], false);
  2995. /* attempt to poll for start of frame cycle before reset release */
  2996. list_for_each_entry(encoder,
  2997. &crtc->dev->mode_config.encoder_list, head) {
  2998. if (encoder->crtc != crtc)
  2999. continue;
  3000. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3001. sde_encoder_poll_line_counts(encoder);
  3002. }
  3003. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3004. ctl = sde_crtc->mixers[i].hw_ctl;
  3005. if (!ctl || !ctl->ops.hard_reset)
  3006. continue;
  3007. ctl->ops.hard_reset(ctl, false);
  3008. }
  3009. list_for_each_entry(encoder,
  3010. &crtc->dev->mode_config.encoder_list, head) {
  3011. if (encoder->crtc != crtc)
  3012. continue;
  3013. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3014. sde_encoder_kickoff(encoder, false);
  3015. }
  3016. /* panic the device if VBIF is not in good state */
  3017. return !recovery_events ? 0 : -EAGAIN;
  3018. }
  3019. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3020. struct drm_crtc_state *old_state)
  3021. {
  3022. struct drm_encoder *encoder;
  3023. struct drm_device *dev;
  3024. struct sde_crtc *sde_crtc;
  3025. struct msm_drm_private *priv;
  3026. struct sde_kms *sde_kms;
  3027. struct sde_crtc_state *cstate;
  3028. bool is_error = false;
  3029. unsigned long flags;
  3030. enum sde_crtc_idle_pc_state idle_pc_state;
  3031. struct sde_encoder_kickoff_params params = { 0 };
  3032. if (!crtc) {
  3033. SDE_ERROR("invalid argument\n");
  3034. return;
  3035. }
  3036. dev = crtc->dev;
  3037. sde_crtc = to_sde_crtc(crtc);
  3038. sde_kms = _sde_crtc_get_kms(crtc);
  3039. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3040. SDE_ERROR("invalid argument\n");
  3041. return;
  3042. }
  3043. priv = sde_kms->dev->dev_private;
  3044. cstate = to_sde_crtc_state(crtc->state);
  3045. /*
  3046. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3047. * it means we are trying to start a CRTC whose state is disabled:
  3048. * nothing else needs to be done.
  3049. */
  3050. if (unlikely(!sde_crtc->num_mixers))
  3051. return;
  3052. SDE_ATRACE_BEGIN("crtc_commit");
  3053. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3054. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3055. if (encoder->crtc != crtc)
  3056. continue;
  3057. /*
  3058. * Encoder will flush/start now, unless it has a tx pending.
  3059. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3060. */
  3061. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3062. crtc->state);
  3063. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3064. sde_crtc->needs_hw_reset = true;
  3065. if (idle_pc_state != IDLE_PC_NONE)
  3066. sde_encoder_control_idle_pc(encoder,
  3067. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3068. }
  3069. /*
  3070. * Optionally attempt h/w recovery if any errors were detected while
  3071. * preparing for the kickoff
  3072. */
  3073. if (sde_crtc->needs_hw_reset) {
  3074. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3075. if (sde_crtc->frame_trigger_mode
  3076. != FRAME_DONE_WAIT_POSTED_START &&
  3077. sde_crtc_reset_hw(crtc, old_state,
  3078. params.recovery_events_enabled))
  3079. is_error = true;
  3080. sde_crtc->needs_hw_reset = false;
  3081. }
  3082. sde_crtc_calc_fps(sde_crtc);
  3083. SDE_ATRACE_BEGIN("flush_event_thread");
  3084. _sde_crtc_flush_event_thread(crtc);
  3085. SDE_ATRACE_END("flush_event_thread");
  3086. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3087. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3088. /* acquire bandwidth and other resources */
  3089. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3090. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3091. } else {
  3092. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3093. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3094. }
  3095. sde_crtc->play_count++;
  3096. sde_vbif_clear_errors(sde_kms);
  3097. if (is_error) {
  3098. _sde_crtc_remove_pipe_flush(crtc);
  3099. _sde_crtc_blend_setup(crtc, old_state, false);
  3100. }
  3101. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3102. if (encoder->crtc != crtc)
  3103. continue;
  3104. sde_encoder_kickoff(encoder, false);
  3105. }
  3106. /* store the event after frame trigger */
  3107. if (sde_crtc->event) {
  3108. WARN_ON(sde_crtc->event);
  3109. } else {
  3110. spin_lock_irqsave(&dev->event_lock, flags);
  3111. sde_crtc->event = crtc->state->event;
  3112. spin_unlock_irqrestore(&dev->event_lock, flags);
  3113. }
  3114. SDE_ATRACE_END("crtc_commit");
  3115. }
  3116. /**
  3117. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3118. * @sde_crtc: Pointer to sde crtc structure
  3119. * @enable: Whether to enable/disable vblanks
  3120. *
  3121. * @Return: error code
  3122. */
  3123. static int _sde_crtc_vblank_enable_no_lock(
  3124. struct sde_crtc *sde_crtc, bool enable)
  3125. {
  3126. struct drm_crtc *crtc;
  3127. struct drm_encoder *enc;
  3128. if (!sde_crtc) {
  3129. SDE_ERROR("invalid crtc\n");
  3130. return -EINVAL;
  3131. }
  3132. crtc = &sde_crtc->base;
  3133. if (enable) {
  3134. int ret;
  3135. /* drop lock since power crtc cb may try to re-acquire lock */
  3136. mutex_unlock(&sde_crtc->crtc_lock);
  3137. ret = pm_runtime_get_sync(crtc->dev->dev);
  3138. mutex_lock(&sde_crtc->crtc_lock);
  3139. if (ret < 0)
  3140. return ret;
  3141. drm_for_each_encoder_mask(enc, crtc->dev,
  3142. crtc->state->encoder_mask) {
  3143. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3144. sde_crtc->enabled);
  3145. sde_encoder_register_vblank_callback(enc,
  3146. sde_crtc_vblank_cb, (void *)crtc);
  3147. }
  3148. } else {
  3149. drm_for_each_encoder_mask(enc, crtc->dev,
  3150. crtc->state->encoder_mask) {
  3151. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3152. sde_crtc->enabled);
  3153. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3154. }
  3155. /* drop lock since power crtc cb may try to re-acquire lock */
  3156. mutex_unlock(&sde_crtc->crtc_lock);
  3157. pm_runtime_put_sync(crtc->dev->dev);
  3158. mutex_lock(&sde_crtc->crtc_lock);
  3159. }
  3160. return 0;
  3161. }
  3162. /**
  3163. * sde_crtc_duplicate_state - state duplicate hook
  3164. * @crtc: Pointer to drm crtc structure
  3165. * @Returns: Pointer to new drm_crtc_state structure
  3166. */
  3167. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3168. {
  3169. struct sde_crtc *sde_crtc;
  3170. struct sde_crtc_state *cstate, *old_cstate;
  3171. if (!crtc || !crtc->state) {
  3172. SDE_ERROR("invalid argument(s)\n");
  3173. return NULL;
  3174. }
  3175. sde_crtc = to_sde_crtc(crtc);
  3176. old_cstate = to_sde_crtc_state(crtc->state);
  3177. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3178. if (!cstate) {
  3179. SDE_ERROR("failed to allocate state\n");
  3180. return NULL;
  3181. }
  3182. /* duplicate value helper */
  3183. msm_property_duplicate_state(&sde_crtc->property_info,
  3184. old_cstate, cstate,
  3185. &cstate->property_state, cstate->property_values);
  3186. /* clear destination scaler dirty bit */
  3187. cstate->ds_dirty = false;
  3188. /* duplicate base helper */
  3189. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3190. return &cstate->base;
  3191. }
  3192. /**
  3193. * sde_crtc_reset - reset hook for CRTCs
  3194. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3195. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3196. * @crtc: Pointer to drm crtc structure
  3197. */
  3198. static void sde_crtc_reset(struct drm_crtc *crtc)
  3199. {
  3200. struct sde_crtc *sde_crtc;
  3201. struct sde_crtc_state *cstate;
  3202. if (!crtc) {
  3203. SDE_ERROR("invalid crtc\n");
  3204. return;
  3205. }
  3206. /* revert suspend actions, if necessary */
  3207. if (!sde_crtc_is_reset_required(crtc)) {
  3208. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3209. return;
  3210. }
  3211. /* remove previous state, if present */
  3212. if (crtc->state) {
  3213. sde_crtc_destroy_state(crtc, crtc->state);
  3214. crtc->state = 0;
  3215. }
  3216. sde_crtc = to_sde_crtc(crtc);
  3217. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3218. if (!cstate) {
  3219. SDE_ERROR("failed to allocate state\n");
  3220. return;
  3221. }
  3222. /* reset value helper */
  3223. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3224. &cstate->property_state,
  3225. cstate->property_values);
  3226. _sde_crtc_set_input_fence_timeout(cstate);
  3227. cstate->base.crtc = crtc;
  3228. crtc->state = &cstate->base;
  3229. }
  3230. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3231. {
  3232. struct drm_crtc *crtc = arg;
  3233. struct sde_crtc *sde_crtc;
  3234. struct sde_crtc_state *cstate;
  3235. struct drm_plane *plane;
  3236. struct drm_encoder *encoder;
  3237. u32 power_on;
  3238. unsigned long flags;
  3239. struct sde_crtc_irq_info *node = NULL;
  3240. int ret = 0;
  3241. struct drm_event event;
  3242. if (!crtc) {
  3243. SDE_ERROR("invalid crtc\n");
  3244. return;
  3245. }
  3246. sde_crtc = to_sde_crtc(crtc);
  3247. cstate = to_sde_crtc_state(crtc->state);
  3248. mutex_lock(&sde_crtc->crtc_lock);
  3249. SDE_EVT32(DRMID(crtc), event_type);
  3250. switch (event_type) {
  3251. case SDE_POWER_EVENT_POST_ENABLE:
  3252. /* restore encoder; crtc will be programmed during commit */
  3253. drm_for_each_encoder_mask(encoder, crtc->dev,
  3254. crtc->state->encoder_mask) {
  3255. sde_encoder_virt_restore(encoder);
  3256. }
  3257. /* restore UIDLE */
  3258. sde_core_perf_crtc_update_uidle(crtc, true);
  3259. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3260. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3261. ret = 0;
  3262. if (node->func)
  3263. ret = node->func(crtc, true, &node->irq);
  3264. if (ret)
  3265. SDE_ERROR("%s failed to enable event %x\n",
  3266. sde_crtc->name, node->event);
  3267. }
  3268. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3269. sde_cp_crtc_post_ipc(crtc);
  3270. break;
  3271. case SDE_POWER_EVENT_PRE_DISABLE:
  3272. drm_for_each_encoder_mask(encoder, crtc->dev,
  3273. crtc->state->encoder_mask) {
  3274. /*
  3275. * disable the vsync source after updating the
  3276. * rsc state. rsc state update might have vsync wait
  3277. * and vsync source must be disabled after it.
  3278. * It will avoid generating any vsync from this point
  3279. * till mode-2 entry. It is SW workaround for HW
  3280. * limitation and should not be removed without
  3281. * checking the updated design.
  3282. */
  3283. sde_encoder_control_te(encoder, false);
  3284. }
  3285. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3286. node = NULL;
  3287. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3288. ret = 0;
  3289. if (node->func)
  3290. ret = node->func(crtc, false, &node->irq);
  3291. if (ret)
  3292. SDE_ERROR("%s failed to disable event %x\n",
  3293. sde_crtc->name, node->event);
  3294. }
  3295. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3296. sde_cp_crtc_pre_ipc(crtc);
  3297. break;
  3298. case SDE_POWER_EVENT_POST_DISABLE:
  3299. /*
  3300. * set revalidate flag in planes, so it will be re-programmed
  3301. * in the next frame update
  3302. */
  3303. drm_atomic_crtc_for_each_plane(plane, crtc)
  3304. sde_plane_set_revalidate(plane, true);
  3305. sde_cp_crtc_suspend(crtc);
  3306. /**
  3307. * destination scaler if enabled should be reconfigured
  3308. * in the next frame update
  3309. */
  3310. if (cstate->num_ds_enabled)
  3311. sde_crtc->ds_reconfig = true;
  3312. event.type = DRM_EVENT_SDE_POWER;
  3313. event.length = sizeof(power_on);
  3314. power_on = 0;
  3315. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3316. (u8 *)&power_on);
  3317. break;
  3318. default:
  3319. SDE_DEBUG("event:%d not handled\n", event_type);
  3320. break;
  3321. }
  3322. mutex_unlock(&sde_crtc->crtc_lock);
  3323. }
  3324. static void sde_crtc_disable(struct drm_crtc *crtc)
  3325. {
  3326. struct sde_kms *sde_kms;
  3327. struct sde_crtc *sde_crtc;
  3328. struct sde_crtc_state *cstate;
  3329. struct drm_encoder *encoder;
  3330. struct msm_drm_private *priv;
  3331. unsigned long flags;
  3332. struct sde_crtc_irq_info *node = NULL;
  3333. struct drm_event event;
  3334. u32 power_on;
  3335. bool in_cont_splash = false;
  3336. int ret, i;
  3337. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3338. SDE_ERROR("invalid crtc\n");
  3339. return;
  3340. }
  3341. sde_kms = _sde_crtc_get_kms(crtc);
  3342. if (!sde_kms) {
  3343. SDE_ERROR("invalid kms\n");
  3344. return;
  3345. }
  3346. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3347. SDE_ERROR("power resource is not enabled\n");
  3348. return;
  3349. }
  3350. sde_crtc = to_sde_crtc(crtc);
  3351. cstate = to_sde_crtc_state(crtc->state);
  3352. priv = crtc->dev->dev_private;
  3353. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3354. drm_crtc_vblank_off(crtc);
  3355. mutex_lock(&sde_crtc->crtc_lock);
  3356. SDE_EVT32_VERBOSE(DRMID(crtc));
  3357. /* update color processing on suspend */
  3358. event.type = DRM_EVENT_CRTC_POWER;
  3359. event.length = sizeof(u32);
  3360. sde_cp_crtc_suspend(crtc);
  3361. power_on = 0;
  3362. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3363. (u8 *)&power_on);
  3364. /* destination scaler if enabled should be reconfigured on resume */
  3365. if (cstate->num_ds_enabled)
  3366. sde_crtc->ds_reconfig = true;
  3367. _sde_crtc_flush_event_thread(crtc);
  3368. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3369. crtc->state->active, crtc->state->enable);
  3370. sde_crtc->enabled = false;
  3371. /* Try to disable uidle */
  3372. sde_core_perf_crtc_update_uidle(crtc, false);
  3373. if (atomic_read(&sde_crtc->frame_pending)) {
  3374. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3375. atomic_read(&sde_crtc->frame_pending));
  3376. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3377. SDE_EVTLOG_FUNC_CASE2);
  3378. sde_core_perf_crtc_release_bw(crtc);
  3379. atomic_set(&sde_crtc->frame_pending, 0);
  3380. }
  3381. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3382. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3383. ret = 0;
  3384. if (node->func)
  3385. ret = node->func(crtc, false, &node->irq);
  3386. if (ret)
  3387. SDE_ERROR("%s failed to disable event %x\n",
  3388. sde_crtc->name, node->event);
  3389. }
  3390. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3391. drm_for_each_encoder_mask(encoder, crtc->dev,
  3392. crtc->state->encoder_mask) {
  3393. if (sde_encoder_in_cont_splash(encoder)) {
  3394. in_cont_splash = true;
  3395. break;
  3396. }
  3397. }
  3398. /* avoid clk/bw downvote if cont-splash is enabled */
  3399. if (!in_cont_splash)
  3400. sde_core_perf_crtc_update(crtc, 0, true);
  3401. drm_for_each_encoder_mask(encoder, crtc->dev,
  3402. crtc->state->encoder_mask) {
  3403. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3404. cstate->rsc_client = NULL;
  3405. cstate->rsc_update = false;
  3406. /*
  3407. * reset idle power-collapse to original state during suspend;
  3408. * user-mode will change the state on resume, if required
  3409. */
  3410. if (sde_kms->catalog->has_idle_pc)
  3411. sde_encoder_control_idle_pc(encoder, true);
  3412. }
  3413. if (sde_crtc->power_event)
  3414. sde_power_handle_unregister_event(&priv->phandle,
  3415. sde_crtc->power_event);
  3416. /**
  3417. * All callbacks are unregistered and frame done waits are complete
  3418. * at this point. No buffers are accessed by hardware.
  3419. * reset the fence timeline if crtc will not be enabled for this commit
  3420. */
  3421. if (!crtc->state->active || !crtc->state->enable) {
  3422. sde_fence_signal(sde_crtc->output_fence,
  3423. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3424. for (i = 0; i < cstate->num_connectors; ++i)
  3425. sde_connector_commit_reset(cstate->connectors[i],
  3426. ktime_get());
  3427. }
  3428. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3429. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3430. sde_crtc->num_mixers = 0;
  3431. sde_crtc->mixers_swapped = false;
  3432. /* disable clk & bw control until clk & bw properties are set */
  3433. cstate->bw_control = false;
  3434. cstate->bw_split_vote = false;
  3435. mutex_unlock(&sde_crtc->crtc_lock);
  3436. }
  3437. static void sde_crtc_enable(struct drm_crtc *crtc,
  3438. struct drm_crtc_state *old_crtc_state)
  3439. {
  3440. struct sde_crtc *sde_crtc;
  3441. struct drm_encoder *encoder;
  3442. struct msm_drm_private *priv;
  3443. unsigned long flags;
  3444. struct sde_crtc_irq_info *node = NULL;
  3445. struct drm_event event;
  3446. u32 power_on;
  3447. int ret, i;
  3448. struct sde_crtc_state *cstate;
  3449. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3450. SDE_ERROR("invalid crtc\n");
  3451. return;
  3452. }
  3453. priv = crtc->dev->dev_private;
  3454. cstate = to_sde_crtc_state(crtc->state);
  3455. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3456. SDE_ERROR("power resource is not enabled\n");
  3457. return;
  3458. }
  3459. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3460. SDE_EVT32_VERBOSE(DRMID(crtc));
  3461. sde_crtc = to_sde_crtc(crtc);
  3462. drm_crtc_vblank_on(crtc);
  3463. mutex_lock(&sde_crtc->crtc_lock);
  3464. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3465. /*
  3466. * Try to enable uidle (if possible), we do this before the call
  3467. * to return early during seamless dms mode, so any fps
  3468. * change is also consider to enable/disable UIDLE
  3469. */
  3470. sde_core_perf_crtc_update_uidle(crtc, true);
  3471. /* return early if crtc is already enabled, do this after UIDLE check */
  3472. if (sde_crtc->enabled) {
  3473. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3474. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3475. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3476. sde_crtc->name);
  3477. else
  3478. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3479. mutex_unlock(&sde_crtc->crtc_lock);
  3480. return;
  3481. }
  3482. drm_for_each_encoder_mask(encoder, crtc->dev,
  3483. crtc->state->encoder_mask) {
  3484. sde_encoder_register_frame_event_callback(encoder,
  3485. sde_crtc_frame_event_cb, crtc);
  3486. }
  3487. sde_crtc->enabled = true;
  3488. /* update color processing on resume */
  3489. event.type = DRM_EVENT_CRTC_POWER;
  3490. event.length = sizeof(u32);
  3491. sde_cp_crtc_resume(crtc);
  3492. power_on = 1;
  3493. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3494. (u8 *)&power_on);
  3495. mutex_unlock(&sde_crtc->crtc_lock);
  3496. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3497. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3498. ret = 0;
  3499. if (node->func)
  3500. ret = node->func(crtc, true, &node->irq);
  3501. if (ret)
  3502. SDE_ERROR("%s failed to enable event %x\n",
  3503. sde_crtc->name, node->event);
  3504. }
  3505. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3506. sde_crtc->power_event = sde_power_handle_register_event(
  3507. &priv->phandle,
  3508. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3509. SDE_POWER_EVENT_PRE_DISABLE,
  3510. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3511. /* Enable ESD thread */
  3512. for (i = 0; i < cstate->num_connectors; i++)
  3513. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3514. }
  3515. /* no input validation - caller API has all the checks */
  3516. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3517. struct plane_state pstates[], int cnt)
  3518. {
  3519. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3520. struct drm_display_mode *mode = &state->adjusted_mode;
  3521. const struct drm_plane_state *pstate;
  3522. struct sde_plane_state *sde_pstate;
  3523. int rc = 0, i;
  3524. /* Check dim layer rect bounds and stage */
  3525. for (i = 0; i < cstate->num_dim_layers; i++) {
  3526. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3527. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3528. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3529. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3530. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3531. (!cstate->dim_layer[i].rect.w) ||
  3532. (!cstate->dim_layer[i].rect.h)) {
  3533. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3534. cstate->dim_layer[i].rect.x,
  3535. cstate->dim_layer[i].rect.y,
  3536. cstate->dim_layer[i].rect.w,
  3537. cstate->dim_layer[i].rect.h,
  3538. cstate->dim_layer[i].stage);
  3539. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3540. mode->vdisplay);
  3541. rc = -E2BIG;
  3542. goto end;
  3543. }
  3544. }
  3545. /* log all src and excl_rect, useful for debugging */
  3546. for (i = 0; i < cnt; i++) {
  3547. pstate = pstates[i].drm_pstate;
  3548. sde_pstate = to_sde_plane_state(pstate);
  3549. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3550. pstate->plane->base.id, pstates[i].stage,
  3551. pstate->crtc_x, pstate->crtc_y,
  3552. pstate->crtc_w, pstate->crtc_h,
  3553. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3554. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3555. }
  3556. end:
  3557. return rc;
  3558. }
  3559. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3560. struct drm_crtc_state *state, struct plane_state pstates[],
  3561. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3562. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3563. {
  3564. struct drm_plane *plane;
  3565. int i;
  3566. if (secure == SDE_DRM_SEC_ONLY) {
  3567. /*
  3568. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3569. * - fb_sec_dir is for secure camera preview and
  3570. * secure display use case
  3571. * - fb_sec is for secure video playback
  3572. * - fb_ns is for normal non secure use cases
  3573. */
  3574. if (fb_ns || fb_sec) {
  3575. SDE_ERROR(
  3576. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3577. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3578. return -EINVAL;
  3579. }
  3580. /*
  3581. * - only one blending stage is allowed in sec_crtc
  3582. * - validate if pipe is allowed for sec-ui updates
  3583. */
  3584. for (i = 1; i < cnt; i++) {
  3585. if (!pstates[i].drm_pstate
  3586. || !pstates[i].drm_pstate->plane) {
  3587. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3588. DRMID(crtc), i);
  3589. return -EINVAL;
  3590. }
  3591. plane = pstates[i].drm_pstate->plane;
  3592. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3593. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3594. DRMID(crtc), plane->base.id);
  3595. return -EINVAL;
  3596. } else if (pstates[i].stage != pstates[i-1].stage) {
  3597. SDE_ERROR(
  3598. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3599. DRMID(crtc), i, pstates[i].stage,
  3600. i-1, pstates[i-1].stage);
  3601. return -EINVAL;
  3602. }
  3603. }
  3604. /* check if all the dim_layers are in the same stage */
  3605. for (i = 1; i < cstate->num_dim_layers; i++) {
  3606. if (cstate->dim_layer[i].stage !=
  3607. cstate->dim_layer[i-1].stage) {
  3608. SDE_ERROR(
  3609. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3610. DRMID(crtc),
  3611. i, cstate->dim_layer[i].stage,
  3612. i-1, cstate->dim_layer[i-1].stage);
  3613. return -EINVAL;
  3614. }
  3615. }
  3616. /*
  3617. * if secure-ui supported blendstage is specified,
  3618. * - fail empty commit
  3619. * - validate dim_layer or plane is staged in the supported
  3620. * blendstage
  3621. */
  3622. if (sde_kms->catalog->sui_supported_blendstage) {
  3623. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3624. cstate->dim_layer[0].stage;
  3625. if (!sde_kms->catalog->has_base_layer)
  3626. sec_stage -= SDE_STAGE_0;
  3627. if ((!cnt && !cstate->num_dim_layers) ||
  3628. (sde_kms->catalog->sui_supported_blendstage
  3629. != sec_stage)) {
  3630. SDE_ERROR(
  3631. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3632. DRMID(crtc), cnt,
  3633. cstate->num_dim_layers, sec_stage);
  3634. return -EINVAL;
  3635. }
  3636. }
  3637. }
  3638. return 0;
  3639. }
  3640. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3641. struct drm_crtc_state *state, int fb_sec_dir)
  3642. {
  3643. struct drm_encoder *encoder;
  3644. int encoder_cnt = 0;
  3645. if (fb_sec_dir) {
  3646. drm_for_each_encoder_mask(encoder, crtc->dev,
  3647. state->encoder_mask)
  3648. encoder_cnt++;
  3649. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3650. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3651. DRMID(crtc), encoder_cnt);
  3652. return -EINVAL;
  3653. }
  3654. }
  3655. return 0;
  3656. }
  3657. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3658. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3659. int fb_ns, int fb_sec, int fb_sec_dir)
  3660. {
  3661. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3662. struct drm_encoder *encoder;
  3663. int is_video_mode = false;
  3664. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3665. if (sde_encoder_is_dsi_display(encoder))
  3666. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3667. MSM_DISPLAY_VIDEO_MODE);
  3668. }
  3669. /*
  3670. * In video mode check for null commit before transition
  3671. * from secure to non secure and vice versa
  3672. */
  3673. if (is_video_mode && smmu_state &&
  3674. state->plane_mask && crtc->state->plane_mask &&
  3675. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3676. (secure == SDE_DRM_SEC_ONLY))) ||
  3677. (fb_ns && ((smmu_state->state == DETACHED) ||
  3678. (smmu_state->state == DETACH_ALL_REQ))) ||
  3679. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3680. (smmu_state->state == DETACH_SEC_REQ)) &&
  3681. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3682. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3683. smmu_state->state, smmu_state->secure_level,
  3684. secure, crtc->state->plane_mask, state->plane_mask);
  3685. SDE_ERROR(
  3686. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3687. DRMID(crtc), secure, smmu_state->state,
  3688. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3689. return -EINVAL;
  3690. }
  3691. return 0;
  3692. }
  3693. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3694. struct drm_crtc_state *state, uint32_t fb_sec)
  3695. {
  3696. bool conn_secure = false, is_wb = false;
  3697. struct drm_connector *conn;
  3698. struct drm_connector_state *conn_state;
  3699. int i;
  3700. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3701. if (conn_state && conn_state->crtc == crtc) {
  3702. if (conn->connector_type ==
  3703. DRM_MODE_CONNECTOR_VIRTUAL)
  3704. is_wb = true;
  3705. if (sde_connector_get_property(conn_state,
  3706. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3707. SDE_DRM_FB_SEC)
  3708. conn_secure = true;
  3709. }
  3710. }
  3711. /*
  3712. * If any input buffers are secure for wb,
  3713. * the output buffer must also be secure.
  3714. */
  3715. if (is_wb && fb_sec && !conn_secure) {
  3716. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3717. DRMID(crtc), fb_sec, conn_secure);
  3718. return -EINVAL;
  3719. }
  3720. return 0;
  3721. }
  3722. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3723. struct drm_crtc_state *state, struct plane_state pstates[],
  3724. int cnt)
  3725. {
  3726. struct sde_crtc_state *cstate;
  3727. struct sde_kms *sde_kms;
  3728. uint32_t secure;
  3729. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3730. int rc;
  3731. if (!crtc || !state) {
  3732. SDE_ERROR("invalid arguments\n");
  3733. return -EINVAL;
  3734. }
  3735. sde_kms = _sde_crtc_get_kms(crtc);
  3736. if (!sde_kms || !sde_kms->catalog) {
  3737. SDE_ERROR("invalid kms\n");
  3738. return -EINVAL;
  3739. }
  3740. cstate = to_sde_crtc_state(state);
  3741. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3742. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3743. &fb_sec, &fb_sec_dir);
  3744. if (rc)
  3745. return rc;
  3746. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3747. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3748. if (rc)
  3749. return rc;
  3750. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3751. if (rc)
  3752. return rc;
  3753. /*
  3754. * secure_crtc is not allowed in a shared toppolgy
  3755. * across different encoders.
  3756. */
  3757. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3758. if (rc)
  3759. return rc;
  3760. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3761. secure, fb_ns, fb_sec, fb_sec_dir);
  3762. if (rc)
  3763. return rc;
  3764. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3765. return 0;
  3766. }
  3767. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3768. struct drm_crtc_state *state,
  3769. struct drm_display_mode *mode,
  3770. struct plane_state *pstates,
  3771. struct drm_plane *plane,
  3772. struct sde_multirect_plane_states *multirect_plane,
  3773. int *cnt)
  3774. {
  3775. struct sde_crtc *sde_crtc;
  3776. struct sde_crtc_state *cstate;
  3777. const struct drm_plane_state *pstate;
  3778. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3779. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3780. int inc_sde_stage = 0;
  3781. struct sde_kms *kms;
  3782. sde_crtc = to_sde_crtc(crtc);
  3783. cstate = to_sde_crtc_state(state);
  3784. kms = _sde_crtc_get_kms(crtc);
  3785. if (!kms || !kms->catalog) {
  3786. SDE_ERROR("invalid kms\n");
  3787. return -EINVAL;
  3788. }
  3789. memset(pipe_staged, 0, sizeof(pipe_staged));
  3790. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3791. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3792. if (cstate->num_ds_enabled)
  3793. mixer_width = mixer_width * cstate->num_ds_enabled;
  3794. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3795. if (IS_ERR_OR_NULL(pstate)) {
  3796. rc = PTR_ERR(pstate);
  3797. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3798. sde_crtc->name, plane->base.id, rc);
  3799. return rc;
  3800. }
  3801. if (*cnt >= SDE_PSTATES_MAX)
  3802. continue;
  3803. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3804. pstates[*cnt].drm_pstate = pstate;
  3805. pstates[*cnt].stage = sde_plane_get_property(
  3806. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3807. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3808. if (!kms->catalog->has_base_layer)
  3809. inc_sde_stage = SDE_STAGE_0;
  3810. /* check dim layer stage with every plane */
  3811. for (i = 0; i < cstate->num_dim_layers; i++) {
  3812. if (cstate->dim_layer[i].stage ==
  3813. (pstates[*cnt].stage + inc_sde_stage)) {
  3814. SDE_ERROR(
  3815. "plane:%d/dim_layer:%i-same stage:%d\n",
  3816. plane->base.id, i,
  3817. cstate->dim_layer[i].stage);
  3818. return -EINVAL;
  3819. }
  3820. }
  3821. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3822. multirect_plane[multirect_count].r0 =
  3823. pipe_staged[pstates[*cnt].pipe_id];
  3824. multirect_plane[multirect_count].r1 = pstate;
  3825. multirect_count++;
  3826. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3827. } else {
  3828. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3829. }
  3830. (*cnt)++;
  3831. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3832. mode->vdisplay) ||
  3833. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3834. mode->hdisplay)) {
  3835. SDE_ERROR("invalid vertical/horizontal destination\n");
  3836. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3837. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3838. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3839. return -E2BIG;
  3840. }
  3841. if (cstate->num_ds_enabled &&
  3842. ((pstate->crtc_h > mixer_height) ||
  3843. (pstate->crtc_w > mixer_width))) {
  3844. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3845. pstate->crtc_w, pstate->crtc_h,
  3846. mixer_width, mixer_height);
  3847. return -E2BIG;
  3848. }
  3849. }
  3850. for (i = 1; i < SSPP_MAX; i++) {
  3851. if (pipe_staged[i]) {
  3852. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3853. SDE_ERROR(
  3854. "r1 only virt plane:%d not supported\n",
  3855. pipe_staged[i]->plane->base.id);
  3856. return -EINVAL;
  3857. }
  3858. sde_plane_clear_multirect(pipe_staged[i]);
  3859. }
  3860. }
  3861. for (i = 0; i < multirect_count; i++) {
  3862. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3863. SDE_ERROR(
  3864. "multirect validation failed for planes (%d - %d)\n",
  3865. multirect_plane[i].r0->plane->base.id,
  3866. multirect_plane[i].r1->plane->base.id);
  3867. return -EINVAL;
  3868. }
  3869. }
  3870. return rc;
  3871. }
  3872. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3873. struct sde_crtc *sde_crtc,
  3874. struct plane_state *pstates,
  3875. struct sde_crtc_state *cstate,
  3876. struct drm_display_mode *mode,
  3877. int cnt)
  3878. {
  3879. int rc = 0, i, z_pos;
  3880. u32 zpos_cnt = 0;
  3881. struct drm_crtc *crtc;
  3882. struct sde_kms *kms;
  3883. crtc = &sde_crtc->base;
  3884. kms = _sde_crtc_get_kms(crtc);
  3885. if (!kms || !kms->catalog) {
  3886. SDE_ERROR("Invalid kms\n");
  3887. return -EINVAL;
  3888. }
  3889. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3890. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3891. if (rc)
  3892. return rc;
  3893. if (!sde_is_custom_client()) {
  3894. int stage_old = pstates[0].stage;
  3895. z_pos = 0;
  3896. for (i = 0; i < cnt; i++) {
  3897. if (stage_old != pstates[i].stage)
  3898. ++z_pos;
  3899. stage_old = pstates[i].stage;
  3900. pstates[i].stage = z_pos;
  3901. }
  3902. }
  3903. z_pos = -1;
  3904. for (i = 0; i < cnt; i++) {
  3905. /* reset counts at every new blend stage */
  3906. if (pstates[i].stage != z_pos) {
  3907. zpos_cnt = 0;
  3908. z_pos = pstates[i].stage;
  3909. }
  3910. /* verify z_pos setting before using it */
  3911. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3912. SDE_ERROR("> %d plane stages assigned\n",
  3913. SDE_STAGE_MAX - SDE_STAGE_0);
  3914. return -EINVAL;
  3915. } else if (zpos_cnt == 2) {
  3916. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3917. return -EINVAL;
  3918. } else {
  3919. zpos_cnt++;
  3920. }
  3921. if (!kms->catalog->has_base_layer)
  3922. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3923. else
  3924. pstates[i].sde_pstate->stage = z_pos;
  3925. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3926. }
  3927. return rc;
  3928. }
  3929. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3930. struct drm_crtc_state *state,
  3931. struct plane_state *pstates,
  3932. struct sde_multirect_plane_states *multirect_plane)
  3933. {
  3934. struct sde_crtc *sde_crtc;
  3935. struct sde_crtc_state *cstate;
  3936. struct sde_kms *kms;
  3937. struct drm_plane *plane = NULL;
  3938. struct drm_display_mode *mode;
  3939. int rc = 0, cnt = 0;
  3940. kms = _sde_crtc_get_kms(crtc);
  3941. if (!kms || !kms->catalog) {
  3942. SDE_ERROR("invalid parameters\n");
  3943. return -EINVAL;
  3944. }
  3945. sde_crtc = to_sde_crtc(crtc);
  3946. cstate = to_sde_crtc_state(state);
  3947. mode = &state->adjusted_mode;
  3948. /* get plane state for all drm planes associated with crtc state */
  3949. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3950. plane, multirect_plane, &cnt);
  3951. if (rc)
  3952. return rc;
  3953. /* assign mixer stages based on sorted zpos property */
  3954. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3955. if (rc)
  3956. return rc;
  3957. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3958. if (rc)
  3959. return rc;
  3960. /*
  3961. * validate and set source split:
  3962. * use pstates sorted by stage to check planes on same stage
  3963. * we assume that all pipes are in source split so its valid to compare
  3964. * without taking into account left/right mixer placement
  3965. */
  3966. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3967. if (rc)
  3968. return rc;
  3969. return 0;
  3970. }
  3971. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3972. struct drm_crtc_state *state)
  3973. {
  3974. struct drm_device *dev;
  3975. struct sde_crtc *sde_crtc;
  3976. struct plane_state *pstates = NULL;
  3977. struct sde_crtc_state *cstate;
  3978. struct drm_display_mode *mode;
  3979. int rc = 0;
  3980. struct sde_multirect_plane_states *multirect_plane = NULL;
  3981. struct drm_connector *conn;
  3982. struct drm_connector_list_iter conn_iter;
  3983. if (!crtc) {
  3984. SDE_ERROR("invalid crtc\n");
  3985. return -EINVAL;
  3986. }
  3987. dev = crtc->dev;
  3988. sde_crtc = to_sde_crtc(crtc);
  3989. cstate = to_sde_crtc_state(state);
  3990. if (!state->enable || !state->active) {
  3991. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3992. crtc->base.id, state->enable, state->active);
  3993. goto end;
  3994. }
  3995. pstates = kcalloc(SDE_PSTATES_MAX,
  3996. sizeof(struct plane_state), GFP_KERNEL);
  3997. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3998. sizeof(struct sde_multirect_plane_states),
  3999. GFP_KERNEL);
  4000. if (!pstates || !multirect_plane) {
  4001. rc = -ENOMEM;
  4002. goto end;
  4003. }
  4004. mode = &state->adjusted_mode;
  4005. SDE_DEBUG("%s: check", sde_crtc->name);
  4006. /* force a full mode set if active state changed */
  4007. if (state->active_changed)
  4008. state->mode_changed = true;
  4009. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4010. if (rc) {
  4011. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4012. crtc->base.id, rc);
  4013. goto end;
  4014. }
  4015. /* identify connectors attached to this crtc */
  4016. cstate->num_connectors = 0;
  4017. drm_connector_list_iter_begin(dev, &conn_iter);
  4018. drm_for_each_connector_iter(conn, &conn_iter)
  4019. if (conn->state && conn->state->crtc == crtc &&
  4020. cstate->num_connectors < MAX_CONNECTORS) {
  4021. cstate->connectors[cstate->num_connectors++] = conn;
  4022. }
  4023. drm_connector_list_iter_end(&conn_iter);
  4024. _sde_crtc_setup_is_ppsplit(state);
  4025. _sde_crtc_setup_lm_bounds(crtc, state);
  4026. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4027. multirect_plane);
  4028. if (rc) {
  4029. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4030. goto end;
  4031. }
  4032. rc = sde_core_perf_crtc_check(crtc, state);
  4033. if (rc) {
  4034. SDE_ERROR("crtc%d failed performance check %d\n",
  4035. crtc->base.id, rc);
  4036. goto end;
  4037. }
  4038. rc = _sde_crtc_check_rois(crtc, state);
  4039. if (rc) {
  4040. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4041. goto end;
  4042. }
  4043. rc = sde_cp_crtc_check_properties(crtc, state);
  4044. if (rc) {
  4045. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4046. crtc->base.id, rc);
  4047. goto end;
  4048. }
  4049. end:
  4050. kfree(pstates);
  4051. kfree(multirect_plane);
  4052. return rc;
  4053. }
  4054. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4055. {
  4056. struct sde_crtc *sde_crtc;
  4057. int ret;
  4058. if (!crtc) {
  4059. SDE_ERROR("invalid crtc\n");
  4060. return -EINVAL;
  4061. }
  4062. sde_crtc = to_sde_crtc(crtc);
  4063. mutex_lock(&sde_crtc->crtc_lock);
  4064. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4065. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4066. if (ret)
  4067. SDE_ERROR("%s vblank enable failed: %d\n",
  4068. sde_crtc->name, ret);
  4069. mutex_unlock(&sde_crtc->crtc_lock);
  4070. return 0;
  4071. }
  4072. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4073. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4074. {
  4075. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4076. catalog->mdp[0].has_dest_scaler);
  4077. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4078. catalog->ds_count);
  4079. if (catalog->ds[0].top) {
  4080. sde_kms_info_add_keyint(info,
  4081. "max_dest_scaler_input_width",
  4082. catalog->ds[0].top->maxinputwidth);
  4083. sde_kms_info_add_keyint(info,
  4084. "max_dest_scaler_output_width",
  4085. catalog->ds[0].top->maxoutputwidth);
  4086. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4087. catalog->ds[0].top->maxupscale);
  4088. }
  4089. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4090. msm_property_install_volatile_range(
  4091. &sde_crtc->property_info, "dest_scaler",
  4092. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4093. msm_property_install_blob(&sde_crtc->property_info,
  4094. "ds_lut_ed", 0,
  4095. CRTC_PROP_DEST_SCALER_LUT_ED);
  4096. msm_property_install_blob(&sde_crtc->property_info,
  4097. "ds_lut_cir", 0,
  4098. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4099. msm_property_install_blob(&sde_crtc->property_info,
  4100. "ds_lut_sep", 0,
  4101. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4102. } else if (catalog->ds[0].features
  4103. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4104. msm_property_install_volatile_range(
  4105. &sde_crtc->property_info, "dest_scaler",
  4106. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4107. }
  4108. }
  4109. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4110. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4111. struct sde_kms_info *info)
  4112. {
  4113. msm_property_install_range(&sde_crtc->property_info,
  4114. "core_clk", 0x0, 0, U64_MAX,
  4115. sde_kms->perf.max_core_clk_rate,
  4116. CRTC_PROP_CORE_CLK);
  4117. msm_property_install_range(&sde_crtc->property_info,
  4118. "core_ab", 0x0, 0, U64_MAX,
  4119. catalog->perf.max_bw_high * 1000ULL,
  4120. CRTC_PROP_CORE_AB);
  4121. msm_property_install_range(&sde_crtc->property_info,
  4122. "core_ib", 0x0, 0, U64_MAX,
  4123. catalog->perf.max_bw_high * 1000ULL,
  4124. CRTC_PROP_CORE_IB);
  4125. msm_property_install_range(&sde_crtc->property_info,
  4126. "llcc_ab", 0x0, 0, U64_MAX,
  4127. catalog->perf.max_bw_high * 1000ULL,
  4128. CRTC_PROP_LLCC_AB);
  4129. msm_property_install_range(&sde_crtc->property_info,
  4130. "llcc_ib", 0x0, 0, U64_MAX,
  4131. catalog->perf.max_bw_high * 1000ULL,
  4132. CRTC_PROP_LLCC_IB);
  4133. msm_property_install_range(&sde_crtc->property_info,
  4134. "dram_ab", 0x0, 0, U64_MAX,
  4135. catalog->perf.max_bw_high * 1000ULL,
  4136. CRTC_PROP_DRAM_AB);
  4137. msm_property_install_range(&sde_crtc->property_info,
  4138. "dram_ib", 0x0, 0, U64_MAX,
  4139. catalog->perf.max_bw_high * 1000ULL,
  4140. CRTC_PROP_DRAM_IB);
  4141. msm_property_install_range(&sde_crtc->property_info,
  4142. "rot_prefill_bw", 0, 0, U64_MAX,
  4143. catalog->perf.max_bw_high * 1000ULL,
  4144. CRTC_PROP_ROT_PREFILL_BW);
  4145. msm_property_install_range(&sde_crtc->property_info,
  4146. "rot_clk", 0, 0, U64_MAX,
  4147. sde_kms->perf.max_core_clk_rate,
  4148. CRTC_PROP_ROT_CLK);
  4149. if (catalog->perf.max_bw_low)
  4150. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4151. catalog->perf.max_bw_low * 1000LL);
  4152. if (catalog->perf.max_bw_high)
  4153. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4154. catalog->perf.max_bw_high * 1000LL);
  4155. if (catalog->perf.min_core_ib)
  4156. sde_kms_info_add_keyint(info, "min_core_ib",
  4157. catalog->perf.min_core_ib * 1000LL);
  4158. if (catalog->perf.min_llcc_ib)
  4159. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4160. catalog->perf.min_llcc_ib * 1000LL);
  4161. if (catalog->perf.min_dram_ib)
  4162. sde_kms_info_add_keyint(info, "min_dram_ib",
  4163. catalog->perf.min_dram_ib * 1000LL);
  4164. if (sde_kms->perf.max_core_clk_rate)
  4165. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4166. sde_kms->perf.max_core_clk_rate);
  4167. }
  4168. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4169. struct sde_mdss_cfg *catalog)
  4170. {
  4171. int i, j;
  4172. sde_kms_info_reset(info);
  4173. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4174. sde_kms_info_add_keyint(info, "max_linewidth",
  4175. catalog->max_mixer_width);
  4176. sde_kms_info_add_keyint(info, "max_blendstages",
  4177. catalog->max_mixer_blendstages);
  4178. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4179. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4180. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4181. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4182. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4183. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4184. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4185. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4186. catalog->macrotile_mode);
  4187. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4188. catalog->mdp[0].highest_bank_bit);
  4189. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4190. catalog->mdp[0].ubwc_swizzle);
  4191. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4192. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4193. else
  4194. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4195. if (sde_is_custom_client()) {
  4196. /* No support for SMART_DMA_V1 yet */
  4197. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4198. sde_kms_info_add_keystr(info,
  4199. "smart_dma_rev", "smart_dma_v2");
  4200. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4201. sde_kms_info_add_keystr(info,
  4202. "smart_dma_rev", "smart_dma_v2p5");
  4203. }
  4204. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4205. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4206. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4207. if (catalog->uidle_cfg.uidle_rev)
  4208. sde_kms_info_add_keyint(info, "has_uidle",
  4209. true);
  4210. for (i = 0; i < catalog->limit_count; i++) {
  4211. sde_kms_info_add_keyint(info,
  4212. catalog->limit_cfg[i].name,
  4213. catalog->limit_cfg[i].lmt_case_cnt);
  4214. for (j = 0; j < catalog->limit_cfg[i].lmt_case_cnt; j++) {
  4215. sde_kms_info_add_keyint(info,
  4216. catalog->limit_cfg[i].vector_cfg[j].usecase,
  4217. catalog->limit_cfg[i].vector_cfg[j].value);
  4218. }
  4219. if (!strcmp(catalog->limit_cfg[i].name,
  4220. "sspp_linewidth_usecases"))
  4221. sde_kms_info_add_keyint(info,
  4222. "sspp_linewidth_values",
  4223. catalog->limit_cfg[i].lmt_vec_cnt);
  4224. else if (!strcmp(catalog->limit_cfg[i].name,
  4225. "sde_bwlimit_usecases"))
  4226. sde_kms_info_add_keyint(info,
  4227. "sde_bwlimit_values",
  4228. catalog->limit_cfg[i].lmt_vec_cnt);
  4229. for (j = 0; j < catalog->limit_cfg[i].lmt_vec_cnt; j++) {
  4230. sde_kms_info_add_keyint(info, "limit_usecase",
  4231. catalog->limit_cfg[i].value_cfg[j].use_concur);
  4232. sde_kms_info_add_keyint(info, "limit_value",
  4233. catalog->limit_cfg[i].value_cfg[j].value);
  4234. }
  4235. }
  4236. sde_kms_info_add_keystr(info, "core_ib_ff",
  4237. catalog->perf.core_ib_ff);
  4238. sde_kms_info_add_keystr(info, "core_clk_ff",
  4239. catalog->perf.core_clk_ff);
  4240. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4241. catalog->perf.comp_ratio_rt);
  4242. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4243. catalog->perf.comp_ratio_nrt);
  4244. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4245. catalog->perf.dest_scale_prefill_lines);
  4246. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4247. catalog->perf.undersized_prefill_lines);
  4248. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4249. catalog->perf.macrotile_prefill_lines);
  4250. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4251. catalog->perf.yuv_nv12_prefill_lines);
  4252. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4253. catalog->perf.linear_prefill_lines);
  4254. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4255. catalog->perf.downscaling_prefill_lines);
  4256. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4257. catalog->perf.xtra_prefill_lines);
  4258. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4259. catalog->perf.amortizable_threshold);
  4260. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4261. catalog->perf.min_prefill_lines);
  4262. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4263. catalog->perf.num_mnoc_ports);
  4264. sde_kms_info_add_keyint(info, "axi_bus_width",
  4265. catalog->perf.axi_bus_width);
  4266. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4267. catalog->sui_supported_blendstage);
  4268. if (catalog->ubwc_bw_calc_version)
  4269. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4270. catalog->ubwc_bw_calc_version);
  4271. }
  4272. /**
  4273. * sde_crtc_install_properties - install all drm properties for crtc
  4274. * @crtc: Pointer to drm crtc structure
  4275. */
  4276. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4277. struct sde_mdss_cfg *catalog)
  4278. {
  4279. struct sde_crtc *sde_crtc;
  4280. struct sde_kms_info *info;
  4281. struct sde_kms *sde_kms;
  4282. static const struct drm_prop_enum_list e_secure_level[] = {
  4283. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4284. {SDE_DRM_SEC_ONLY, "sec_only"},
  4285. };
  4286. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4287. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4288. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4289. };
  4290. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4291. {IDLE_PC_NONE, "idle_pc_none"},
  4292. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4293. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4294. };
  4295. SDE_DEBUG("\n");
  4296. if (!crtc || !catalog) {
  4297. SDE_ERROR("invalid crtc or catalog\n");
  4298. return;
  4299. }
  4300. sde_crtc = to_sde_crtc(crtc);
  4301. sde_kms = _sde_crtc_get_kms(crtc);
  4302. if (!sde_kms) {
  4303. SDE_ERROR("invalid argument\n");
  4304. return;
  4305. }
  4306. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4307. if (!info) {
  4308. SDE_ERROR("failed to allocate info memory\n");
  4309. return;
  4310. }
  4311. sde_crtc_setup_capabilities_blob(info, catalog);
  4312. msm_property_install_range(&sde_crtc->property_info,
  4313. "input_fence_timeout", 0x0, 0,
  4314. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4315. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4316. msm_property_install_volatile_range(&sde_crtc->property_info,
  4317. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4318. msm_property_install_range(&sde_crtc->property_info,
  4319. "output_fence_offset", 0x0, 0, 1, 0,
  4320. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4321. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4322. msm_property_install_range(&sde_crtc->property_info,
  4323. "idle_time", 0, 0, U64_MAX, 0,
  4324. CRTC_PROP_IDLE_TIMEOUT);
  4325. if (catalog->has_idle_pc)
  4326. msm_property_install_enum(&sde_crtc->property_info,
  4327. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4328. ARRAY_SIZE(e_idle_pc_state),
  4329. CRTC_PROP_IDLE_PC_STATE);
  4330. if (catalog->has_cwb_support)
  4331. msm_property_install_enum(&sde_crtc->property_info,
  4332. "capture_mode", 0, 0, e_cwb_data_points,
  4333. ARRAY_SIZE(e_cwb_data_points),
  4334. CRTC_PROP_CAPTURE_OUTPUT);
  4335. msm_property_install_volatile_range(&sde_crtc->property_info,
  4336. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4337. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4338. 0x0, 0, e_secure_level,
  4339. ARRAY_SIZE(e_secure_level),
  4340. CRTC_PROP_SECURITY_LEVEL);
  4341. if (catalog->has_dim_layer) {
  4342. msm_property_install_volatile_range(&sde_crtc->property_info,
  4343. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4344. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4345. SDE_MAX_DIM_LAYERS);
  4346. }
  4347. if (catalog->mdp[0].has_dest_scaler)
  4348. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4349. info);
  4350. if (catalog->dspp_count && catalog->rc_count)
  4351. sde_kms_info_add_keyint(info, "rc_mem_size",
  4352. catalog->dspp[0].sblk->rc.mem_total_size);
  4353. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4354. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4355. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4356. catalog->has_base_layer);
  4357. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4358. info->data, SDE_KMS_INFO_DATALEN(info),
  4359. CRTC_PROP_INFO);
  4360. kfree(info);
  4361. }
  4362. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4363. const struct drm_crtc_state *state, uint64_t *val)
  4364. {
  4365. struct sde_crtc *sde_crtc;
  4366. struct sde_crtc_state *cstate;
  4367. uint32_t offset;
  4368. bool is_vid = false;
  4369. struct drm_encoder *encoder;
  4370. sde_crtc = to_sde_crtc(crtc);
  4371. cstate = to_sde_crtc_state(state);
  4372. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4373. if (sde_encoder_check_curr_mode(encoder,
  4374. MSM_DISPLAY_VIDEO_MODE))
  4375. is_vid = true;
  4376. if (is_vid)
  4377. break;
  4378. }
  4379. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4380. /*
  4381. * Increment trigger offset for vidoe mode alone as its release fence
  4382. * can be triggered only after the next frame-update. For cmd mode &
  4383. * virtual displays the release fence for the current frame can be
  4384. * triggered right after PP_DONE/WB_DONE interrupt
  4385. */
  4386. if (is_vid)
  4387. offset++;
  4388. /*
  4389. * Hwcomposer now queries the fences using the commit list in atomic
  4390. * commit ioctl. The offset should be set to next timeline
  4391. * which will be incremented during the prepare commit phase
  4392. */
  4393. offset++;
  4394. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4395. }
  4396. /**
  4397. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4398. * @crtc: Pointer to drm crtc structure
  4399. * @state: Pointer to drm crtc state structure
  4400. * @property: Pointer to targeted drm property
  4401. * @val: Updated property value
  4402. * @Returns: Zero on success
  4403. */
  4404. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4405. struct drm_crtc_state *state,
  4406. struct drm_property *property,
  4407. uint64_t val)
  4408. {
  4409. struct sde_crtc *sde_crtc;
  4410. struct sde_crtc_state *cstate;
  4411. int idx, ret;
  4412. uint64_t fence_user_fd;
  4413. uint64_t __user prev_user_fd;
  4414. if (!crtc || !state || !property) {
  4415. SDE_ERROR("invalid argument(s)\n");
  4416. return -EINVAL;
  4417. }
  4418. sde_crtc = to_sde_crtc(crtc);
  4419. cstate = to_sde_crtc_state(state);
  4420. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4421. /* check with cp property system first */
  4422. ret = sde_cp_crtc_set_property(crtc, property, val);
  4423. if (ret != -ENOENT)
  4424. goto exit;
  4425. /* if not handled by cp, check msm_property system */
  4426. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4427. &cstate->property_state, property, val);
  4428. if (ret)
  4429. goto exit;
  4430. idx = msm_property_index(&sde_crtc->property_info, property);
  4431. switch (idx) {
  4432. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4433. _sde_crtc_set_input_fence_timeout(cstate);
  4434. break;
  4435. case CRTC_PROP_DIM_LAYER_V1:
  4436. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4437. (void __user *)(uintptr_t)val);
  4438. break;
  4439. case CRTC_PROP_ROI_V1:
  4440. ret = _sde_crtc_set_roi_v1(state,
  4441. (void __user *)(uintptr_t)val);
  4442. break;
  4443. case CRTC_PROP_DEST_SCALER:
  4444. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4445. (void __user *)(uintptr_t)val);
  4446. break;
  4447. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4448. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4449. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4450. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4451. break;
  4452. case CRTC_PROP_CORE_CLK:
  4453. case CRTC_PROP_CORE_AB:
  4454. case CRTC_PROP_CORE_IB:
  4455. cstate->bw_control = true;
  4456. break;
  4457. case CRTC_PROP_LLCC_AB:
  4458. case CRTC_PROP_LLCC_IB:
  4459. case CRTC_PROP_DRAM_AB:
  4460. case CRTC_PROP_DRAM_IB:
  4461. cstate->bw_control = true;
  4462. cstate->bw_split_vote = true;
  4463. break;
  4464. case CRTC_PROP_OUTPUT_FENCE:
  4465. if (!val)
  4466. goto exit;
  4467. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4468. sizeof(uint64_t));
  4469. if (ret) {
  4470. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4471. ret = -EFAULT;
  4472. goto exit;
  4473. }
  4474. /*
  4475. * client is expected to reset the property to -1 before
  4476. * requesting for the release fence
  4477. */
  4478. if (prev_user_fd == -1) {
  4479. ret = _sde_crtc_get_output_fence(crtc, state,
  4480. &fence_user_fd);
  4481. if (ret) {
  4482. SDE_ERROR("fence create failed rc:%d\n", ret);
  4483. goto exit;
  4484. }
  4485. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4486. &fence_user_fd, sizeof(uint64_t));
  4487. if (ret) {
  4488. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4489. put_unused_fd(fence_user_fd);
  4490. ret = -EFAULT;
  4491. goto exit;
  4492. }
  4493. }
  4494. break;
  4495. default:
  4496. /* nothing to do */
  4497. break;
  4498. }
  4499. exit:
  4500. if (ret) {
  4501. if (ret != -EPERM)
  4502. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4503. crtc->name, DRMID(property),
  4504. property->name, ret);
  4505. else
  4506. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4507. crtc->name, DRMID(property),
  4508. property->name, ret);
  4509. } else {
  4510. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4511. property->base.id, val);
  4512. }
  4513. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4514. return ret;
  4515. }
  4516. /**
  4517. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4518. * @crtc: Pointer to drm crtc structure
  4519. * @state: Pointer to drm crtc state structure
  4520. * @property: Pointer to targeted drm property
  4521. * @val: Pointer to variable for receiving property value
  4522. * @Returns: Zero on success
  4523. */
  4524. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4525. const struct drm_crtc_state *state,
  4526. struct drm_property *property,
  4527. uint64_t *val)
  4528. {
  4529. struct sde_crtc *sde_crtc;
  4530. struct sde_crtc_state *cstate;
  4531. int ret = -EINVAL, i;
  4532. if (!crtc || !state) {
  4533. SDE_ERROR("invalid argument(s)\n");
  4534. goto end;
  4535. }
  4536. sde_crtc = to_sde_crtc(crtc);
  4537. cstate = to_sde_crtc_state(state);
  4538. i = msm_property_index(&sde_crtc->property_info, property);
  4539. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4540. *val = ~0;
  4541. ret = 0;
  4542. } else {
  4543. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4544. &cstate->property_state, property, val);
  4545. if (ret)
  4546. ret = sde_cp_crtc_get_property(crtc, property, val);
  4547. }
  4548. if (ret)
  4549. DRM_ERROR("get property failed\n");
  4550. end:
  4551. return ret;
  4552. }
  4553. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4554. struct drm_crtc_state *crtc_state)
  4555. {
  4556. struct sde_crtc *sde_crtc;
  4557. struct sde_crtc_state *cstate;
  4558. struct drm_property *drm_prop;
  4559. enum msm_mdp_crtc_property prop_idx;
  4560. if (!crtc || !crtc_state) {
  4561. SDE_ERROR("invalid params\n");
  4562. return -EINVAL;
  4563. }
  4564. sde_crtc = to_sde_crtc(crtc);
  4565. cstate = to_sde_crtc_state(crtc_state);
  4566. sde_cp_crtc_clear(crtc);
  4567. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4568. uint64_t val = cstate->property_values[prop_idx].value;
  4569. uint64_t def;
  4570. int ret;
  4571. drm_prop = msm_property_index_to_drm_property(
  4572. &sde_crtc->property_info, prop_idx);
  4573. if (!drm_prop) {
  4574. /* not all props will be installed, based on caps */
  4575. SDE_DEBUG("%s: invalid property index %d\n",
  4576. sde_crtc->name, prop_idx);
  4577. continue;
  4578. }
  4579. def = msm_property_get_default(&sde_crtc->property_info,
  4580. prop_idx);
  4581. if (val == def)
  4582. continue;
  4583. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4584. sde_crtc->name, drm_prop->name, prop_idx, val,
  4585. def);
  4586. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4587. def);
  4588. if (ret) {
  4589. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4590. sde_crtc->name, prop_idx, ret);
  4591. continue;
  4592. }
  4593. }
  4594. return 0;
  4595. }
  4596. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4597. {
  4598. struct sde_crtc *sde_crtc;
  4599. struct sde_crtc_mixer *m;
  4600. int i;
  4601. if (!crtc) {
  4602. SDE_ERROR("invalid argument\n");
  4603. return;
  4604. }
  4605. sde_crtc = to_sde_crtc(crtc);
  4606. sde_crtc->misr_enable_sui = enable;
  4607. sde_crtc->misr_frame_count = frame_count;
  4608. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4609. m = &sde_crtc->mixers[i];
  4610. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4611. continue;
  4612. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4613. }
  4614. }
  4615. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4616. struct sde_crtc_misr_info *crtc_misr_info)
  4617. {
  4618. struct sde_crtc *sde_crtc;
  4619. struct sde_kms *sde_kms;
  4620. if (!crtc_misr_info) {
  4621. SDE_ERROR("invalid misr info\n");
  4622. return;
  4623. }
  4624. crtc_misr_info->misr_enable = false;
  4625. crtc_misr_info->misr_frame_count = 0;
  4626. if (!crtc) {
  4627. SDE_ERROR("invalid crtc\n");
  4628. return;
  4629. }
  4630. sde_kms = _sde_crtc_get_kms(crtc);
  4631. if (!sde_kms) {
  4632. SDE_ERROR("invalid sde_kms\n");
  4633. return;
  4634. }
  4635. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4636. return;
  4637. sde_crtc = to_sde_crtc(crtc);
  4638. crtc_misr_info->misr_enable =
  4639. sde_crtc->misr_enable_debugfs ? true : false;
  4640. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4641. }
  4642. #ifdef CONFIG_DEBUG_FS
  4643. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4644. {
  4645. struct sde_crtc *sde_crtc;
  4646. struct sde_plane_state *pstate = NULL;
  4647. struct sde_crtc_mixer *m;
  4648. struct drm_crtc *crtc;
  4649. struct drm_plane *plane;
  4650. struct drm_display_mode *mode;
  4651. struct drm_framebuffer *fb;
  4652. struct drm_plane_state *state;
  4653. struct sde_crtc_state *cstate;
  4654. int i, out_width, out_height;
  4655. if (!s || !s->private)
  4656. return -EINVAL;
  4657. sde_crtc = s->private;
  4658. crtc = &sde_crtc->base;
  4659. cstate = to_sde_crtc_state(crtc->state);
  4660. mutex_lock(&sde_crtc->crtc_lock);
  4661. mode = &crtc->state->adjusted_mode;
  4662. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4663. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4664. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4665. mode->hdisplay, mode->vdisplay);
  4666. seq_puts(s, "\n");
  4667. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4668. m = &sde_crtc->mixers[i];
  4669. if (!m->hw_lm)
  4670. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4671. else if (!m->hw_ctl)
  4672. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4673. else
  4674. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4675. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4676. out_width, out_height);
  4677. }
  4678. seq_puts(s, "\n");
  4679. for (i = 0; i < cstate->num_dim_layers; i++) {
  4680. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4681. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4682. i, dim_layer->stage, dim_layer->flags);
  4683. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4684. dim_layer->rect.x, dim_layer->rect.y,
  4685. dim_layer->rect.w, dim_layer->rect.h);
  4686. seq_printf(s,
  4687. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4688. dim_layer->color_fill.color_0,
  4689. dim_layer->color_fill.color_1,
  4690. dim_layer->color_fill.color_2,
  4691. dim_layer->color_fill.color_3);
  4692. seq_puts(s, "\n");
  4693. }
  4694. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4695. pstate = to_sde_plane_state(plane->state);
  4696. state = plane->state;
  4697. if (!pstate || !state)
  4698. continue;
  4699. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4700. plane->base.id, pstate->stage, pstate->rotation);
  4701. if (plane->state->fb) {
  4702. fb = plane->state->fb;
  4703. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4704. fb->base.id, (char *) &fb->format->format,
  4705. fb->width, fb->height);
  4706. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4707. seq_printf(s, "cpp[%d]:%u ",
  4708. i, fb->format->cpp[i]);
  4709. seq_puts(s, "\n\t");
  4710. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4711. seq_puts(s, "\n");
  4712. seq_puts(s, "\t");
  4713. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4714. seq_printf(s, "pitches[%d]:%8u ", i,
  4715. fb->pitches[i]);
  4716. seq_puts(s, "\n");
  4717. seq_puts(s, "\t");
  4718. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4719. seq_printf(s, "offsets[%d]:%8u ", i,
  4720. fb->offsets[i]);
  4721. seq_puts(s, "\n");
  4722. }
  4723. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4724. state->src_x >> 16, state->src_y >> 16,
  4725. state->src_w >> 16, state->src_h >> 16);
  4726. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4727. state->crtc_x, state->crtc_y, state->crtc_w,
  4728. state->crtc_h);
  4729. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4730. pstate->multirect_mode, pstate->multirect_index);
  4731. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4732. pstate->excl_rect.x, pstate->excl_rect.y,
  4733. pstate->excl_rect.w, pstate->excl_rect.h);
  4734. seq_puts(s, "\n");
  4735. }
  4736. if (sde_crtc->vblank_cb_count) {
  4737. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4738. u32 diff_ms = ktime_to_ms(diff);
  4739. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4740. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4741. seq_printf(s,
  4742. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4743. fps, sde_crtc->vblank_cb_count,
  4744. ktime_to_ms(diff), sde_crtc->play_count);
  4745. /* reset time & count for next measurement */
  4746. sde_crtc->vblank_cb_count = 0;
  4747. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4748. }
  4749. mutex_unlock(&sde_crtc->crtc_lock);
  4750. return 0;
  4751. }
  4752. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4753. {
  4754. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4755. }
  4756. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4757. const char __user *user_buf, size_t count, loff_t *ppos)
  4758. {
  4759. struct drm_crtc *crtc;
  4760. struct sde_crtc *sde_crtc;
  4761. int rc;
  4762. char buf[MISR_BUFF_SIZE + 1];
  4763. u32 frame_count, enable;
  4764. size_t buff_copy;
  4765. struct sde_kms *sde_kms;
  4766. if (!file || !file->private_data)
  4767. return -EINVAL;
  4768. sde_crtc = file->private_data;
  4769. crtc = &sde_crtc->base;
  4770. sde_kms = _sde_crtc_get_kms(crtc);
  4771. if (!sde_kms) {
  4772. SDE_ERROR("invalid sde_kms\n");
  4773. return -EINVAL;
  4774. }
  4775. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4776. if (copy_from_user(buf, user_buf, buff_copy)) {
  4777. SDE_ERROR("buffer copy failed\n");
  4778. return -EINVAL;
  4779. }
  4780. buf[buff_copy] = 0; /* end of string */
  4781. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4782. return -EINVAL;
  4783. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4784. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4785. DRMID(crtc));
  4786. return -EINVAL;
  4787. }
  4788. rc = pm_runtime_get_sync(crtc->dev->dev);
  4789. if (rc < 0)
  4790. return rc;
  4791. sde_crtc->misr_enable_debugfs = enable;
  4792. sde_crtc_misr_setup(crtc, enable, frame_count);
  4793. pm_runtime_put_sync(crtc->dev->dev);
  4794. return count;
  4795. }
  4796. static ssize_t _sde_crtc_misr_read(struct file *file,
  4797. char __user *user_buff, size_t count, loff_t *ppos)
  4798. {
  4799. struct drm_crtc *crtc;
  4800. struct sde_crtc *sde_crtc;
  4801. struct sde_kms *sde_kms;
  4802. struct sde_crtc_mixer *m;
  4803. int i = 0, rc;
  4804. ssize_t len = 0;
  4805. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4806. if (*ppos)
  4807. return 0;
  4808. if (!file || !file->private_data)
  4809. return -EINVAL;
  4810. sde_crtc = file->private_data;
  4811. crtc = &sde_crtc->base;
  4812. sde_kms = _sde_crtc_get_kms(crtc);
  4813. if (!sde_kms)
  4814. return -EINVAL;
  4815. rc = pm_runtime_get_sync(crtc->dev->dev);
  4816. if (rc < 0)
  4817. return rc;
  4818. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4819. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4820. goto end;
  4821. }
  4822. if (!sde_crtc->misr_enable_debugfs) {
  4823. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4824. "disabled\n");
  4825. goto buff_check;
  4826. }
  4827. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4828. u32 misr_value = 0;
  4829. m = &sde_crtc->mixers[i];
  4830. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4831. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4832. "invalid\n");
  4833. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4834. continue;
  4835. }
  4836. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4837. if (rc) {
  4838. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4839. "invalid\n");
  4840. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4841. DRMID(crtc), rc);
  4842. continue;
  4843. } else {
  4844. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4845. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4846. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4847. "0x%x\n", misr_value);
  4848. }
  4849. }
  4850. buff_check:
  4851. if (count <= len) {
  4852. len = 0;
  4853. goto end;
  4854. }
  4855. if (copy_to_user(user_buff, buf, len)) {
  4856. len = -EFAULT;
  4857. goto end;
  4858. }
  4859. *ppos += len; /* increase offset */
  4860. end:
  4861. pm_runtime_put_sync(crtc->dev->dev);
  4862. return len;
  4863. }
  4864. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4865. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4866. { \
  4867. return single_open(file, __prefix ## _show, inode->i_private); \
  4868. } \
  4869. static const struct file_operations __prefix ## _fops = { \
  4870. .owner = THIS_MODULE, \
  4871. .open = __prefix ## _open, \
  4872. .release = single_release, \
  4873. .read = seq_read, \
  4874. .llseek = seq_lseek, \
  4875. }
  4876. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4877. {
  4878. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4879. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4880. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4881. int i;
  4882. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4883. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4884. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  4885. crtc->state));
  4886. seq_printf(s, "core_clk_rate: %llu\n",
  4887. sde_crtc->cur_perf.core_clk_rate);
  4888. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4889. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4890. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4891. sde_power_handle_get_dbus_name(i),
  4892. sde_crtc->cur_perf.bw_ctl[i]);
  4893. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4894. sde_power_handle_get_dbus_name(i),
  4895. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4896. }
  4897. return 0;
  4898. }
  4899. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4900. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4901. {
  4902. struct drm_crtc *crtc;
  4903. struct drm_plane *plane;
  4904. struct drm_connector *conn;
  4905. struct drm_mode_object *drm_obj;
  4906. struct sde_crtc *sde_crtc;
  4907. struct sde_crtc_state *cstate;
  4908. struct sde_fence_context *ctx;
  4909. struct drm_connector_list_iter conn_iter;
  4910. struct drm_device *dev;
  4911. if (!s || !s->private)
  4912. return -EINVAL;
  4913. sde_crtc = s->private;
  4914. crtc = &sde_crtc->base;
  4915. dev = crtc->dev;
  4916. cstate = to_sde_crtc_state(crtc->state);
  4917. /* Dump input fence info */
  4918. seq_puts(s, "===Input fence===\n");
  4919. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4920. struct sde_plane_state *pstate;
  4921. struct dma_fence *fence;
  4922. pstate = to_sde_plane_state(plane->state);
  4923. if (!pstate)
  4924. continue;
  4925. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4926. pstate->stage);
  4927. fence = pstate->input_fence;
  4928. if (fence)
  4929. sde_fence_list_dump(fence, &s);
  4930. }
  4931. /* Dump release fence info */
  4932. seq_puts(s, "\n");
  4933. seq_puts(s, "===Release fence===\n");
  4934. ctx = sde_crtc->output_fence;
  4935. drm_obj = &crtc->base;
  4936. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4937. seq_puts(s, "\n");
  4938. /* Dump retire fence info */
  4939. seq_puts(s, "===Retire fence===\n");
  4940. drm_connector_list_iter_begin(dev, &conn_iter);
  4941. drm_for_each_connector_iter(conn, &conn_iter)
  4942. if (conn->state && conn->state->crtc == crtc &&
  4943. cstate->num_connectors < MAX_CONNECTORS) {
  4944. struct sde_connector *c_conn;
  4945. c_conn = to_sde_connector(conn);
  4946. ctx = c_conn->retire_fence;
  4947. drm_obj = &conn->base;
  4948. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4949. }
  4950. drm_connector_list_iter_end(&conn_iter);
  4951. seq_puts(s, "\n");
  4952. return 0;
  4953. }
  4954. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4955. {
  4956. return single_open(file, _sde_debugfs_fence_status_show,
  4957. inode->i_private);
  4958. }
  4959. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4960. {
  4961. struct sde_crtc *sde_crtc;
  4962. struct sde_kms *sde_kms;
  4963. static const struct file_operations debugfs_status_fops = {
  4964. .open = _sde_debugfs_status_open,
  4965. .read = seq_read,
  4966. .llseek = seq_lseek,
  4967. .release = single_release,
  4968. };
  4969. static const struct file_operations debugfs_misr_fops = {
  4970. .open = simple_open,
  4971. .read = _sde_crtc_misr_read,
  4972. .write = _sde_crtc_misr_setup,
  4973. };
  4974. static const struct file_operations debugfs_fps_fops = {
  4975. .open = _sde_debugfs_fps_status,
  4976. .read = seq_read,
  4977. };
  4978. static const struct file_operations debugfs_fence_fops = {
  4979. .open = _sde_debugfs_fence_status,
  4980. .read = seq_read,
  4981. };
  4982. if (!crtc)
  4983. return -EINVAL;
  4984. sde_crtc = to_sde_crtc(crtc);
  4985. sde_kms = _sde_crtc_get_kms(crtc);
  4986. if (!sde_kms)
  4987. return -EINVAL;
  4988. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4989. crtc->dev->primary->debugfs_root);
  4990. if (!sde_crtc->debugfs_root)
  4991. return -ENOMEM;
  4992. /* don't error check these */
  4993. debugfs_create_file("status", 0400,
  4994. sde_crtc->debugfs_root,
  4995. sde_crtc, &debugfs_status_fops);
  4996. debugfs_create_file("state", 0400,
  4997. sde_crtc->debugfs_root,
  4998. &sde_crtc->base,
  4999. &sde_crtc_debugfs_state_fops);
  5000. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5001. sde_crtc, &debugfs_misr_fops);
  5002. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5003. sde_crtc, &debugfs_fps_fops);
  5004. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5005. sde_crtc, &debugfs_fence_fops);
  5006. return 0;
  5007. }
  5008. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5009. {
  5010. struct sde_crtc *sde_crtc;
  5011. if (!crtc)
  5012. return;
  5013. sde_crtc = to_sde_crtc(crtc);
  5014. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5015. }
  5016. #else
  5017. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5018. {
  5019. return 0;
  5020. }
  5021. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5022. {
  5023. }
  5024. #endif /* CONFIG_DEBUG_FS */
  5025. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5026. {
  5027. return _sde_crtc_init_debugfs(crtc);
  5028. }
  5029. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5030. {
  5031. _sde_crtc_destroy_debugfs(crtc);
  5032. }
  5033. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5034. .set_config = drm_atomic_helper_set_config,
  5035. .destroy = sde_crtc_destroy,
  5036. .page_flip = drm_atomic_helper_page_flip,
  5037. .atomic_set_property = sde_crtc_atomic_set_property,
  5038. .atomic_get_property = sde_crtc_atomic_get_property,
  5039. .reset = sde_crtc_reset,
  5040. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5041. .atomic_destroy_state = sde_crtc_destroy_state,
  5042. .late_register = sde_crtc_late_register,
  5043. .early_unregister = sde_crtc_early_unregister,
  5044. };
  5045. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5046. .mode_fixup = sde_crtc_mode_fixup,
  5047. .disable = sde_crtc_disable,
  5048. .atomic_enable = sde_crtc_enable,
  5049. .atomic_check = sde_crtc_atomic_check,
  5050. .atomic_begin = sde_crtc_atomic_begin,
  5051. .atomic_flush = sde_crtc_atomic_flush,
  5052. };
  5053. static void _sde_crtc_event_cb(struct kthread_work *work)
  5054. {
  5055. struct sde_crtc_event *event;
  5056. struct sde_crtc *sde_crtc;
  5057. unsigned long irq_flags;
  5058. if (!work) {
  5059. SDE_ERROR("invalid work item\n");
  5060. return;
  5061. }
  5062. event = container_of(work, struct sde_crtc_event, kt_work);
  5063. /* set sde_crtc to NULL for static work structures */
  5064. sde_crtc = event->sde_crtc;
  5065. if (!sde_crtc)
  5066. return;
  5067. if (event->cb_func)
  5068. event->cb_func(&sde_crtc->base, event->usr);
  5069. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5070. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5071. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5072. }
  5073. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5074. void (*func)(struct drm_crtc *crtc, void *usr),
  5075. void *usr, bool color_processing_event)
  5076. {
  5077. unsigned long irq_flags;
  5078. struct sde_crtc *sde_crtc;
  5079. struct msm_drm_private *priv;
  5080. struct sde_crtc_event *event = NULL;
  5081. u32 crtc_id;
  5082. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5083. SDE_ERROR("invalid parameters\n");
  5084. return -EINVAL;
  5085. }
  5086. sde_crtc = to_sde_crtc(crtc);
  5087. priv = crtc->dev->dev_private;
  5088. crtc_id = drm_crtc_index(crtc);
  5089. /*
  5090. * Obtain an event struct from the private cache. This event
  5091. * queue may be called from ISR contexts, so use a private
  5092. * cache to avoid calling any memory allocation functions.
  5093. */
  5094. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5095. if (!list_empty(&sde_crtc->event_free_list)) {
  5096. event = list_first_entry(&sde_crtc->event_free_list,
  5097. struct sde_crtc_event, list);
  5098. list_del_init(&event->list);
  5099. }
  5100. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5101. if (!event)
  5102. return -ENOMEM;
  5103. /* populate event node */
  5104. event->sde_crtc = sde_crtc;
  5105. event->cb_func = func;
  5106. event->usr = usr;
  5107. /* queue new event request */
  5108. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5109. if (color_processing_event)
  5110. kthread_queue_work(&priv->pp_event_worker,
  5111. &event->kt_work);
  5112. else
  5113. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5114. &event->kt_work);
  5115. return 0;
  5116. }
  5117. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5118. {
  5119. int i, rc = 0;
  5120. if (!sde_crtc) {
  5121. SDE_ERROR("invalid crtc\n");
  5122. return -EINVAL;
  5123. }
  5124. spin_lock_init(&sde_crtc->event_lock);
  5125. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5126. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5127. list_add_tail(&sde_crtc->event_cache[i].list,
  5128. &sde_crtc->event_free_list);
  5129. return rc;
  5130. }
  5131. /*
  5132. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5133. */
  5134. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5135. {
  5136. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5137. idle_notify_work.work);
  5138. struct drm_crtc *crtc;
  5139. struct drm_event event;
  5140. int ret = 0;
  5141. if (!sde_crtc) {
  5142. SDE_ERROR("invalid sde crtc\n");
  5143. } else {
  5144. crtc = &sde_crtc->base;
  5145. event.type = DRM_EVENT_IDLE_NOTIFY;
  5146. event.length = sizeof(u32);
  5147. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5148. &event, (u8 *)&ret);
  5149. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5150. }
  5151. }
  5152. /* initialize crtc */
  5153. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5154. {
  5155. struct drm_crtc *crtc = NULL;
  5156. struct sde_crtc *sde_crtc = NULL;
  5157. struct msm_drm_private *priv = NULL;
  5158. struct sde_kms *kms = NULL;
  5159. int i, rc;
  5160. priv = dev->dev_private;
  5161. kms = to_sde_kms(priv->kms);
  5162. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5163. if (!sde_crtc)
  5164. return ERR_PTR(-ENOMEM);
  5165. crtc = &sde_crtc->base;
  5166. crtc->dev = dev;
  5167. mutex_init(&sde_crtc->crtc_lock);
  5168. spin_lock_init(&sde_crtc->spin_lock);
  5169. atomic_set(&sde_crtc->frame_pending, 0);
  5170. sde_crtc->enabled = false;
  5171. /* Below parameters are for fps calculation for sysfs node */
  5172. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5173. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5174. sizeof(ktime_t), GFP_KERNEL);
  5175. if (!sde_crtc->fps_info.time_buf)
  5176. SDE_ERROR("invalid buffer\n");
  5177. else
  5178. memset(sde_crtc->fps_info.time_buf, 0,
  5179. sizeof(*(sde_crtc->fps_info.time_buf)));
  5180. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5181. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5182. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5183. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5184. list_add(&sde_crtc->frame_events[i].list,
  5185. &sde_crtc->frame_event_list);
  5186. kthread_init_work(&sde_crtc->frame_events[i].work,
  5187. sde_crtc_frame_event_work);
  5188. }
  5189. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5190. NULL);
  5191. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5192. /* save user friendly CRTC name for later */
  5193. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5194. /* initialize event handling */
  5195. rc = _sde_crtc_init_events(sde_crtc);
  5196. if (rc) {
  5197. drm_crtc_cleanup(crtc);
  5198. kfree(sde_crtc);
  5199. return ERR_PTR(rc);
  5200. }
  5201. /* initialize output fence support */
  5202. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5203. if (IS_ERR(sde_crtc->output_fence)) {
  5204. rc = PTR_ERR(sde_crtc->output_fence);
  5205. SDE_ERROR("failed to init fence, %d\n", rc);
  5206. drm_crtc_cleanup(crtc);
  5207. kfree(sde_crtc);
  5208. return ERR_PTR(rc);
  5209. }
  5210. /* create CRTC properties */
  5211. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5212. priv->crtc_property, sde_crtc->property_data,
  5213. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5214. sizeof(struct sde_crtc_state));
  5215. sde_crtc_install_properties(crtc, kms->catalog);
  5216. /* Install color processing properties */
  5217. sde_cp_crtc_init(crtc);
  5218. sde_cp_crtc_install_properties(crtc);
  5219. sde_crtc->cur_perf.llcc_active = false;
  5220. sde_crtc->new_perf.llcc_active = false;
  5221. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5222. __sde_crtc_idle_notify_work);
  5223. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5224. crtc->base.id,
  5225. sde_crtc->new_perf.llcc_active,
  5226. sde_crtc->cur_perf.llcc_active);
  5227. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5228. return crtc;
  5229. }
  5230. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5231. {
  5232. struct sde_crtc *sde_crtc;
  5233. int rc = 0;
  5234. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5235. SDE_ERROR("invalid input param(s)\n");
  5236. rc = -EINVAL;
  5237. goto end;
  5238. }
  5239. sde_crtc = to_sde_crtc(crtc);
  5240. sde_crtc->sysfs_dev = device_create_with_groups(
  5241. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5242. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5243. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5244. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5245. PTR_ERR(sde_crtc->sysfs_dev));
  5246. if (!sde_crtc->sysfs_dev)
  5247. rc = -EINVAL;
  5248. else
  5249. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5250. goto end;
  5251. }
  5252. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5253. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5254. if (!sde_crtc->vsync_event_sf)
  5255. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5256. crtc->base.id);
  5257. end:
  5258. return rc;
  5259. }
  5260. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5261. struct drm_crtc *crtc_drm, u32 event)
  5262. {
  5263. struct sde_crtc *crtc = NULL;
  5264. struct sde_crtc_irq_info *node;
  5265. unsigned long flags;
  5266. bool found = false;
  5267. int ret, i = 0;
  5268. bool add_event = false;
  5269. crtc = to_sde_crtc(crtc_drm);
  5270. spin_lock_irqsave(&crtc->spin_lock, flags);
  5271. list_for_each_entry(node, &crtc->user_event_list, list) {
  5272. if (node->event == event) {
  5273. found = true;
  5274. break;
  5275. }
  5276. }
  5277. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5278. /* event already enabled */
  5279. if (found)
  5280. return 0;
  5281. node = NULL;
  5282. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5283. if (custom_events[i].event == event &&
  5284. custom_events[i].func) {
  5285. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5286. if (!node)
  5287. return -ENOMEM;
  5288. INIT_LIST_HEAD(&node->list);
  5289. INIT_LIST_HEAD(&node->irq.list);
  5290. node->func = custom_events[i].func;
  5291. node->event = event;
  5292. node->state = IRQ_NOINIT;
  5293. spin_lock_init(&node->state_lock);
  5294. break;
  5295. }
  5296. }
  5297. if (!node) {
  5298. SDE_ERROR("unsupported event %x\n", event);
  5299. return -EINVAL;
  5300. }
  5301. ret = 0;
  5302. if (crtc_drm->enabled) {
  5303. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5304. if (ret < 0) {
  5305. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5306. kfree(node);
  5307. return ret;
  5308. }
  5309. INIT_LIST_HEAD(&node->irq.list);
  5310. mutex_lock(&crtc->crtc_lock);
  5311. ret = node->func(crtc_drm, true, &node->irq);
  5312. if (!ret) {
  5313. spin_lock_irqsave(&crtc->spin_lock, flags);
  5314. list_add_tail(&node->list, &crtc->user_event_list);
  5315. add_event = true;
  5316. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5317. }
  5318. mutex_unlock(&crtc->crtc_lock);
  5319. pm_runtime_put_sync(crtc_drm->dev->dev);
  5320. }
  5321. if (add_event)
  5322. return 0;
  5323. if (!ret) {
  5324. spin_lock_irqsave(&crtc->spin_lock, flags);
  5325. list_add_tail(&node->list, &crtc->user_event_list);
  5326. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5327. } else {
  5328. kfree(node);
  5329. }
  5330. return ret;
  5331. }
  5332. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5333. struct drm_crtc *crtc_drm, u32 event)
  5334. {
  5335. struct sde_crtc *crtc = NULL;
  5336. struct sde_crtc_irq_info *node = NULL;
  5337. unsigned long flags;
  5338. bool found = false;
  5339. int ret;
  5340. crtc = to_sde_crtc(crtc_drm);
  5341. spin_lock_irqsave(&crtc->spin_lock, flags);
  5342. list_for_each_entry(node, &crtc->user_event_list, list) {
  5343. if (node->event == event) {
  5344. list_del_init(&node->list);
  5345. found = true;
  5346. break;
  5347. }
  5348. }
  5349. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5350. /* event already disabled */
  5351. if (!found)
  5352. return 0;
  5353. /**
  5354. * crtc is disabled interrupts are cleared remove from the list,
  5355. * no need to disable/de-register.
  5356. */
  5357. if (!crtc_drm->enabled) {
  5358. kfree(node);
  5359. return 0;
  5360. }
  5361. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5362. if (ret < 0) {
  5363. SDE_ERROR("failed to enable power resource %d\n", ret);
  5364. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5365. kfree(node);
  5366. return ret;
  5367. }
  5368. ret = node->func(crtc_drm, false, &node->irq);
  5369. if (ret) {
  5370. spin_lock_irqsave(&crtc->spin_lock, flags);
  5371. list_add_tail(&node->list, &crtc->user_event_list);
  5372. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5373. } else {
  5374. kfree(node);
  5375. }
  5376. pm_runtime_put_sync(crtc_drm->dev->dev);
  5377. return ret;
  5378. }
  5379. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5380. struct drm_crtc *crtc_drm, u32 event, bool en)
  5381. {
  5382. struct sde_crtc *crtc = NULL;
  5383. int ret;
  5384. crtc = to_sde_crtc(crtc_drm);
  5385. if (!crtc || !kms || !kms->dev) {
  5386. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5387. kms, ((kms) ? (kms->dev) : NULL));
  5388. return -EINVAL;
  5389. }
  5390. if (en)
  5391. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5392. else
  5393. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5394. return ret;
  5395. }
  5396. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5397. bool en, struct sde_irq_callback *irq)
  5398. {
  5399. return 0;
  5400. }
  5401. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5402. struct sde_irq_callback *noirq)
  5403. {
  5404. /*
  5405. * IRQ object noirq is not being used here since there is
  5406. * no crtc irq from pm event.
  5407. */
  5408. return 0;
  5409. }
  5410. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5411. bool en, struct sde_irq_callback *irq)
  5412. {
  5413. return 0;
  5414. }
  5415. /**
  5416. * sde_crtc_update_cont_splash_settings - update mixer settings
  5417. * and initial clk during device bootup for cont_splash use case
  5418. * @crtc: Pointer to drm crtc structure
  5419. */
  5420. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5421. {
  5422. struct sde_kms *kms = NULL;
  5423. struct msm_drm_private *priv;
  5424. struct sde_crtc *sde_crtc;
  5425. u64 rate;
  5426. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5427. SDE_ERROR("invalid crtc\n");
  5428. return;
  5429. }
  5430. priv = crtc->dev->dev_private;
  5431. kms = to_sde_kms(priv->kms);
  5432. if (!kms || !kms->catalog) {
  5433. SDE_ERROR("invalid parameters\n");
  5434. return;
  5435. }
  5436. _sde_crtc_setup_mixers(crtc);
  5437. crtc->enabled = true;
  5438. /* update core clk value for initial state with cont-splash */
  5439. sde_crtc = to_sde_crtc(crtc);
  5440. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5441. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5442. rate : kms->perf.max_core_clk_rate;
  5443. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5444. }