sde_encoder.c 141 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. unsigned int num_encs;
  466. if (!drm_enc) {
  467. SDE_ERROR("invalid encoder\n");
  468. return;
  469. }
  470. sde_enc = to_sde_encoder_virt(drm_enc);
  471. SDE_DEBUG_ENC(sde_enc, "\n");
  472. num_encs = sde_enc->num_phys_encs;
  473. mutex_lock(&sde_enc->enc_lock);
  474. sde_rsc_client_destroy(sde_enc->rsc_client);
  475. for (i = 0; i < num_encs; i++) {
  476. struct sde_encoder_phys *phys;
  477. phys = sde_enc->phys_vid_encs[i];
  478. if (phys && phys->ops.destroy) {
  479. phys->ops.destroy(phys);
  480. --sde_enc->num_phys_encs;
  481. sde_enc->phys_vid_encs[i] = NULL;
  482. }
  483. phys = sde_enc->phys_cmd_encs[i];
  484. if (phys && phys->ops.destroy) {
  485. phys->ops.destroy(phys);
  486. --sde_enc->num_phys_encs;
  487. sde_enc->phys_cmd_encs[i] = NULL;
  488. }
  489. phys = sde_enc->phys_encs[i];
  490. if (phys && phys->ops.destroy) {
  491. phys->ops.destroy(phys);
  492. --sde_enc->num_phys_encs;
  493. sde_enc->phys_encs[i] = NULL;
  494. }
  495. }
  496. if (sde_enc->num_phys_encs)
  497. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  498. sde_enc->num_phys_encs);
  499. sde_enc->num_phys_encs = 0;
  500. mutex_unlock(&sde_enc->enc_lock);
  501. drm_encoder_cleanup(drm_enc);
  502. mutex_destroy(&sde_enc->enc_lock);
  503. kfree(sde_enc->input_handler);
  504. sde_enc->input_handler = NULL;
  505. kfree(sde_enc);
  506. }
  507. void sde_encoder_helper_update_intf_cfg(
  508. struct sde_encoder_phys *phys_enc)
  509. {
  510. struct sde_encoder_virt *sde_enc;
  511. struct sde_hw_intf_cfg_v1 *intf_cfg;
  512. enum sde_3d_blend_mode mode_3d;
  513. if (!phys_enc || !phys_enc->hw_pp) {
  514. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  515. return;
  516. }
  517. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  518. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  519. SDE_DEBUG_ENC(sde_enc,
  520. "intf_cfg updated for %d at idx %d\n",
  521. phys_enc->intf_idx,
  522. intf_cfg->intf_count);
  523. /* setup interface configuration */
  524. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  525. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  526. return;
  527. }
  528. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  529. if (phys_enc == sde_enc->cur_master) {
  530. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  531. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  532. else
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  534. }
  535. /* configure this interface as master for split display */
  536. if (phys_enc->split_role == ENC_ROLE_MASTER)
  537. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  538. /* setup which pp blk will connect to this intf */
  539. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  540. phys_enc->hw_intf->ops.bind_pingpong_blk(
  541. phys_enc->hw_intf,
  542. true,
  543. phys_enc->hw_pp->idx);
  544. /*setup merge_3d configuration */
  545. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  546. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  547. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  548. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  549. phys_enc->hw_pp->merge_3d->idx;
  550. if (phys_enc->hw_pp->ops.setup_3d_mode)
  551. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  552. mode_3d);
  553. }
  554. void sde_encoder_helper_split_config(
  555. struct sde_encoder_phys *phys_enc,
  556. enum sde_intf interface)
  557. {
  558. struct sde_encoder_virt *sde_enc;
  559. struct split_pipe_cfg *cfg;
  560. struct sde_hw_mdp *hw_mdptop;
  561. enum sde_rm_topology_name topology;
  562. struct msm_display_info *disp_info;
  563. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  564. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  565. return;
  566. }
  567. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  568. hw_mdptop = phys_enc->hw_mdptop;
  569. disp_info = &sde_enc->disp_info;
  570. cfg = &phys_enc->hw_intf->cfg;
  571. memset(cfg, 0, sizeof(*cfg));
  572. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  573. return;
  574. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  575. cfg->split_link_en = true;
  576. /**
  577. * disable split modes since encoder will be operating in as the only
  578. * encoder, either for the entire use case in the case of, for example,
  579. * single DSI, or for this frame in the case of left/right only partial
  580. * update.
  581. */
  582. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  583. if (hw_mdptop->ops.setup_split_pipe)
  584. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  585. if (hw_mdptop->ops.setup_pp_split)
  586. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  587. return;
  588. }
  589. cfg->en = true;
  590. cfg->mode = phys_enc->intf_mode;
  591. cfg->intf = interface;
  592. if (cfg->en && phys_enc->ops.needs_single_flush &&
  593. phys_enc->ops.needs_single_flush(phys_enc))
  594. cfg->split_flush_en = true;
  595. topology = sde_connector_get_topology_name(phys_enc->connector);
  596. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  597. cfg->pp_split_slave = cfg->intf;
  598. else
  599. cfg->pp_split_slave = INTF_MAX;
  600. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  601. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  602. if (hw_mdptop->ops.setup_split_pipe)
  603. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  604. } else if (sde_enc->hw_pp[0]) {
  605. /*
  606. * slave encoder
  607. * - determine split index from master index,
  608. * assume master is first pp
  609. */
  610. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  611. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  612. cfg->pp_split_index);
  613. if (hw_mdptop->ops.setup_pp_split)
  614. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  615. }
  616. }
  617. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  618. {
  619. struct sde_encoder_virt *sde_enc;
  620. int i = 0;
  621. if (!drm_enc)
  622. return false;
  623. sde_enc = to_sde_encoder_virt(drm_enc);
  624. if (!sde_enc)
  625. return false;
  626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  627. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  628. if (phys && phys->in_clone_mode)
  629. return true;
  630. }
  631. return false;
  632. }
  633. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  634. struct drm_crtc_state *crtc_state,
  635. struct drm_connector_state *conn_state)
  636. {
  637. const struct drm_display_mode *mode;
  638. struct drm_display_mode *adj_mode;
  639. int i = 0;
  640. int ret = 0;
  641. mode = &crtc_state->mode;
  642. adj_mode = &crtc_state->adjusted_mode;
  643. /* perform atomic check on the first physical encoder (master) */
  644. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  645. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  646. if (phys && phys->ops.atomic_check)
  647. ret = phys->ops.atomic_check(phys, crtc_state,
  648. conn_state);
  649. else if (phys && phys->ops.mode_fixup)
  650. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  651. ret = -EINVAL;
  652. if (ret) {
  653. SDE_ERROR_ENC(sde_enc,
  654. "mode unsupported, phys idx %d\n", i);
  655. break;
  656. }
  657. }
  658. return ret;
  659. }
  660. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  661. struct drm_crtc_state *crtc_state,
  662. struct drm_connector_state *conn_state,
  663. struct sde_connector_state *sde_conn_state,
  664. struct sde_crtc_state *sde_crtc_state)
  665. {
  666. int ret = 0;
  667. if (crtc_state->mode_changed || crtc_state->active_changed) {
  668. struct sde_rect mode_roi, roi;
  669. mode_roi.x = 0;
  670. mode_roi.y = 0;
  671. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  672. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  673. if (sde_conn_state->rois.num_rects) {
  674. sde_kms_rect_merge_rectangles(
  675. &sde_conn_state->rois, &roi);
  676. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  677. SDE_ERROR_ENC(sde_enc,
  678. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  679. roi.x, roi.y, roi.w, roi.h);
  680. ret = -EINVAL;
  681. }
  682. }
  683. if (sde_crtc_state->user_roi_list.num_rects) {
  684. sde_kms_rect_merge_rectangles(
  685. &sde_crtc_state->user_roi_list, &roi);
  686. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  687. SDE_ERROR_ENC(sde_enc,
  688. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  689. roi.x, roi.y, roi.w, roi.h);
  690. ret = -EINVAL;
  691. }
  692. }
  693. }
  694. return ret;
  695. }
  696. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  697. struct drm_crtc_state *crtc_state,
  698. struct drm_connector_state *conn_state,
  699. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  700. struct sde_connector *sde_conn,
  701. struct sde_connector_state *sde_conn_state)
  702. {
  703. int ret = 0;
  704. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  705. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  706. struct msm_display_topology *topology = NULL;
  707. ret = sde_connector_get_mode_info(&sde_conn->base,
  708. adj_mode, &sde_conn_state->mode_info);
  709. if (ret) {
  710. SDE_ERROR_ENC(sde_enc,
  711. "failed to get mode info, rc = %d\n", ret);
  712. return ret;
  713. }
  714. if (sde_conn_state->mode_info.comp_info.comp_type &&
  715. sde_conn_state->mode_info.comp_info.comp_ratio >=
  716. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  717. SDE_ERROR_ENC(sde_enc,
  718. "invalid compression ratio: %d\n",
  719. sde_conn_state->mode_info.comp_info.comp_ratio);
  720. ret = -EINVAL;
  721. return ret;
  722. }
  723. /* Reserve dynamic resources, indicating atomic_check phase */
  724. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  725. conn_state, true);
  726. if (ret) {
  727. SDE_ERROR_ENC(sde_enc,
  728. "RM failed to reserve resources, rc = %d\n",
  729. ret);
  730. return ret;
  731. }
  732. /**
  733. * Update connector state with the topology selected for the
  734. * resource set validated. Reset the topology if we are
  735. * de-activating crtc.
  736. */
  737. if (crtc_state->active)
  738. topology = &sde_conn_state->mode_info.topology;
  739. ret = sde_rm_update_topology(&sde_kms->rm,
  740. conn_state, topology);
  741. if (ret) {
  742. SDE_ERROR_ENC(sde_enc,
  743. "RM failed to update topology, rc: %d\n", ret);
  744. return ret;
  745. }
  746. ret = sde_connector_set_blob_data(conn_state->connector,
  747. conn_state,
  748. CONNECTOR_PROP_SDE_INFO);
  749. if (ret) {
  750. SDE_ERROR_ENC(sde_enc,
  751. "connector failed to update info, rc: %d\n",
  752. ret);
  753. return ret;
  754. }
  755. }
  756. return ret;
  757. }
  758. static int sde_encoder_virt_atomic_check(
  759. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  760. struct drm_connector_state *conn_state)
  761. {
  762. struct sde_encoder_virt *sde_enc;
  763. struct sde_kms *sde_kms;
  764. const struct drm_display_mode *mode;
  765. struct drm_display_mode *adj_mode;
  766. struct sde_connector *sde_conn = NULL;
  767. struct sde_connector_state *sde_conn_state = NULL;
  768. struct sde_crtc_state *sde_crtc_state = NULL;
  769. enum sde_rm_topology_name old_top;
  770. int ret = 0;
  771. if (!drm_enc || !crtc_state || !conn_state) {
  772. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  773. !drm_enc, !crtc_state, !conn_state);
  774. return -EINVAL;
  775. }
  776. sde_enc = to_sde_encoder_virt(drm_enc);
  777. SDE_DEBUG_ENC(sde_enc, "\n");
  778. sde_kms = sde_encoder_get_kms(drm_enc);
  779. if (!sde_kms)
  780. return -EINVAL;
  781. mode = &crtc_state->mode;
  782. adj_mode = &crtc_state->adjusted_mode;
  783. sde_conn = to_sde_connector(conn_state->connector);
  784. sde_conn_state = to_sde_connector_state(conn_state);
  785. sde_crtc_state = to_sde_crtc_state(crtc_state);
  786. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  787. crtc_state->active_changed, crtc_state->connectors_changed);
  788. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  789. conn_state);
  790. if (ret)
  791. return ret;
  792. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  793. conn_state, sde_conn_state, sde_crtc_state);
  794. if (ret)
  795. return ret;
  796. /**
  797. * record topology in previous atomic state to be able to handle
  798. * topology transitions correctly.
  799. */
  800. old_top = sde_connector_get_property(conn_state,
  801. CONNECTOR_PROP_TOPOLOGY_NAME);
  802. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  803. if (ret)
  804. return ret;
  805. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  806. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  807. if (ret)
  808. return ret;
  809. ret = sde_connector_roi_v1_check_roi(conn_state);
  810. if (ret) {
  811. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  812. ret);
  813. return ret;
  814. }
  815. drm_mode_set_crtcinfo(adj_mode, 0);
  816. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  817. return ret;
  818. }
  819. static void _sde_encoder_get_connector_roi(
  820. struct sde_encoder_virt *sde_enc,
  821. struct sde_rect *merged_conn_roi)
  822. {
  823. struct drm_connector *drm_conn;
  824. struct sde_connector_state *c_state;
  825. if (!sde_enc || !merged_conn_roi)
  826. return;
  827. drm_conn = sde_enc->phys_encs[0]->connector;
  828. if (!drm_conn || !drm_conn->state)
  829. return;
  830. c_state = to_sde_connector_state(drm_conn->state);
  831. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  832. }
  833. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  834. {
  835. struct sde_encoder_virt *sde_enc;
  836. struct drm_connector *drm_conn;
  837. struct drm_display_mode *adj_mode;
  838. struct sde_rect roi;
  839. if (!drm_enc) {
  840. SDE_ERROR("invalid encoder parameter\n");
  841. return -EINVAL;
  842. }
  843. sde_enc = to_sde_encoder_virt(drm_enc);
  844. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  845. SDE_ERROR("invalid crtc parameter\n");
  846. return -EINVAL;
  847. }
  848. if (!sde_enc->cur_master) {
  849. SDE_ERROR("invalid cur_master parameter\n");
  850. return -EINVAL;
  851. }
  852. adj_mode = &sde_enc->cur_master->cached_mode;
  853. drm_conn = sde_enc->cur_master->connector;
  854. _sde_encoder_get_connector_roi(sde_enc, &roi);
  855. if (sde_kms_rect_is_null(&roi)) {
  856. roi.w = adj_mode->hdisplay;
  857. roi.h = adj_mode->vdisplay;
  858. }
  859. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  860. sizeof(sde_enc->prv_conn_roi));
  861. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  862. return 0;
  863. }
  864. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  865. u32 vsync_source, bool is_dummy)
  866. {
  867. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  868. struct sde_kms *sde_kms;
  869. struct sde_hw_mdp *hw_mdptop;
  870. struct sde_encoder_virt *sde_enc;
  871. int i;
  872. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  873. if (!sde_enc) {
  874. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  875. return;
  876. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  877. SDE_ERROR("invalid num phys enc %d/%d\n",
  878. sde_enc->num_phys_encs,
  879. (int) ARRAY_SIZE(sde_enc->hw_pp));
  880. return;
  881. }
  882. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  883. if (!sde_kms) {
  884. SDE_ERROR("invalid sde_kms\n");
  885. return;
  886. }
  887. hw_mdptop = sde_kms->hw_mdp;
  888. if (!hw_mdptop) {
  889. SDE_ERROR("invalid mdptop\n");
  890. return;
  891. }
  892. if (hw_mdptop->ops.setup_vsync_source) {
  893. for (i = 0; i < sde_enc->num_phys_encs; i++)
  894. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  895. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  896. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  897. vsync_cfg.vsync_source = vsync_source;
  898. vsync_cfg.is_dummy = is_dummy;
  899. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  900. }
  901. }
  902. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  903. struct msm_display_info *disp_info, bool is_dummy)
  904. {
  905. struct sde_encoder_phys *phys;
  906. int i;
  907. u32 vsync_source;
  908. if (!sde_enc || !disp_info) {
  909. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  910. sde_enc != NULL, disp_info != NULL);
  911. return;
  912. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  913. SDE_ERROR("invalid num phys enc %d/%d\n",
  914. sde_enc->num_phys_encs,
  915. (int) ARRAY_SIZE(sde_enc->hw_pp));
  916. return;
  917. }
  918. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  919. if (is_dummy)
  920. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  921. sde_enc->te_source;
  922. else if (disp_info->is_te_using_watchdog_timer)
  923. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  924. sde_enc->te_source;
  925. else
  926. vsync_source = sde_enc->te_source;
  927. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  928. disp_info->is_te_using_watchdog_timer);
  929. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  930. phys = sde_enc->phys_encs[i];
  931. if (phys && phys->ops.setup_vsync_source)
  932. phys->ops.setup_vsync_source(phys,
  933. vsync_source, is_dummy);
  934. }
  935. }
  936. }
  937. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  938. bool watchdog_te)
  939. {
  940. struct sde_encoder_virt *sde_enc;
  941. struct msm_display_info disp_info;
  942. if (!drm_enc) {
  943. pr_err("invalid drm encoder\n");
  944. return -EINVAL;
  945. }
  946. sde_enc = to_sde_encoder_virt(drm_enc);
  947. sde_encoder_control_te(drm_enc, false);
  948. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  949. disp_info.is_te_using_watchdog_timer = watchdog_te;
  950. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  951. sde_encoder_control_te(drm_enc, true);
  952. return 0;
  953. }
  954. static int _sde_encoder_rsc_client_update_vsync_wait(
  955. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  956. int wait_vblank_crtc_id)
  957. {
  958. int wait_refcount = 0, ret = 0;
  959. int pipe = -1;
  960. int wait_count = 0;
  961. struct drm_crtc *primary_crtc;
  962. struct drm_crtc *crtc;
  963. crtc = sde_enc->crtc;
  964. if (wait_vblank_crtc_id)
  965. wait_refcount =
  966. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  967. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  968. SDE_EVTLOG_FUNC_ENTRY);
  969. if (crtc->base.id != wait_vblank_crtc_id) {
  970. primary_crtc = drm_crtc_find(drm_enc->dev,
  971. NULL, wait_vblank_crtc_id);
  972. if (!primary_crtc) {
  973. SDE_ERROR_ENC(sde_enc,
  974. "failed to find primary crtc id %d\n",
  975. wait_vblank_crtc_id);
  976. return -EINVAL;
  977. }
  978. pipe = drm_crtc_index(primary_crtc);
  979. }
  980. /**
  981. * note: VBLANK is expected to be enabled at this point in
  982. * resource control state machine if on primary CRTC
  983. */
  984. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  985. if (sde_rsc_client_is_state_update_complete(
  986. sde_enc->rsc_client))
  987. break;
  988. if (crtc->base.id == wait_vblank_crtc_id)
  989. ret = sde_encoder_wait_for_event(drm_enc,
  990. MSM_ENC_VBLANK);
  991. else
  992. drm_wait_one_vblank(drm_enc->dev, pipe);
  993. if (ret) {
  994. SDE_ERROR_ENC(sde_enc,
  995. "wait for vblank failed ret:%d\n", ret);
  996. /**
  997. * rsc hardware may hang without vsync. avoid rsc hang
  998. * by generating the vsync from watchdog timer.
  999. */
  1000. if (crtc->base.id == wait_vblank_crtc_id)
  1001. sde_encoder_helper_switch_vsync(drm_enc, true);
  1002. }
  1003. }
  1004. if (wait_count >= MAX_RSC_WAIT)
  1005. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1006. SDE_EVTLOG_ERROR);
  1007. if (wait_refcount)
  1008. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1009. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1010. SDE_EVTLOG_FUNC_EXIT);
  1011. return ret;
  1012. }
  1013. static int _sde_encoder_update_rsc_client(
  1014. struct drm_encoder *drm_enc, bool enable)
  1015. {
  1016. struct sde_encoder_virt *sde_enc;
  1017. struct drm_crtc *crtc;
  1018. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1019. struct sde_rsc_cmd_config *rsc_config;
  1020. int ret;
  1021. struct msm_display_info *disp_info;
  1022. struct msm_mode_info *mode_info;
  1023. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1024. u32 qsync_mode = 0, v_front_porch;
  1025. struct drm_display_mode *mode;
  1026. bool is_vid_mode;
  1027. struct drm_encoder *enc;
  1028. if (!drm_enc || !drm_enc->dev) {
  1029. SDE_ERROR("invalid encoder arguments\n");
  1030. return -EINVAL;
  1031. }
  1032. sde_enc = to_sde_encoder_virt(drm_enc);
  1033. mode_info = &sde_enc->mode_info;
  1034. crtc = sde_enc->crtc;
  1035. if (!sde_enc->crtc) {
  1036. SDE_ERROR("invalid crtc parameter\n");
  1037. return -EINVAL;
  1038. }
  1039. disp_info = &sde_enc->disp_info;
  1040. rsc_config = &sde_enc->rsc_config;
  1041. if (!sde_enc->rsc_client) {
  1042. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1043. return 0;
  1044. }
  1045. /**
  1046. * only primary command mode panel without Qsync can request CMD state.
  1047. * all other panels/displays can request for VID state including
  1048. * secondary command mode panel.
  1049. * Clone mode encoder can request CLK STATE only.
  1050. */
  1051. if (sde_enc->cur_master)
  1052. qsync_mode = sde_connector_get_qsync_mode(
  1053. sde_enc->cur_master->connector);
  1054. /* left primary encoder keep vote */
  1055. if (sde_encoder_in_clone_mode(drm_enc)) {
  1056. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1057. return 0;
  1058. }
  1059. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1060. (disp_info->display_type && qsync_mode))
  1061. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1062. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1063. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1064. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1065. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1066. drm_for_each_encoder(enc, drm_enc->dev) {
  1067. if (enc->base.id != drm_enc->base.id &&
  1068. sde_encoder_in_cont_splash(enc))
  1069. rsc_state = SDE_RSC_CLK_STATE;
  1070. }
  1071. SDE_EVT32(rsc_state, qsync_mode);
  1072. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1073. MSM_DISPLAY_VIDEO_MODE);
  1074. mode = &sde_enc->crtc->state->mode;
  1075. v_front_porch = mode->vsync_start - mode->vdisplay;
  1076. /* compare specific items and reconfigure the rsc */
  1077. if ((rsc_config->fps != mode_info->frame_rate) ||
  1078. (rsc_config->vtotal != mode_info->vtotal) ||
  1079. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1080. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1081. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1082. rsc_config->fps = mode_info->frame_rate;
  1083. rsc_config->vtotal = mode_info->vtotal;
  1084. /*
  1085. * for video mode, prefill lines should not go beyond vertical
  1086. * front porch for RSCC configuration. This will ensure bw
  1087. * downvotes are not sent within the active region. Additional
  1088. * -1 is to give one line time for rscc mode min_threshold.
  1089. */
  1090. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1091. rsc_config->prefill_lines = v_front_porch - 1;
  1092. else
  1093. rsc_config->prefill_lines = mode_info->prefill_lines;
  1094. rsc_config->jitter_numer = mode_info->jitter_numer;
  1095. rsc_config->jitter_denom = mode_info->jitter_denom;
  1096. sde_enc->rsc_state_init = false;
  1097. }
  1098. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1099. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1100. /* update it only once */
  1101. sde_enc->rsc_state_init = true;
  1102. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1103. rsc_state, rsc_config, crtc->base.id,
  1104. &wait_vblank_crtc_id);
  1105. } else {
  1106. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1107. rsc_state, NULL, crtc->base.id,
  1108. &wait_vblank_crtc_id);
  1109. }
  1110. /**
  1111. * if RSC performed a state change that requires a VBLANK wait, it will
  1112. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1113. *
  1114. * if we are the primary display, we will need to enable and wait
  1115. * locally since we hold the commit thread
  1116. *
  1117. * if we are an external display, we must send a signal to the primary
  1118. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1119. * by the primary panel's VBLANK signals
  1120. */
  1121. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1122. if (ret) {
  1123. SDE_ERROR_ENC(sde_enc,
  1124. "sde rsc client update failed ret:%d\n", ret);
  1125. return ret;
  1126. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1127. return ret;
  1128. }
  1129. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1130. sde_enc, wait_vblank_crtc_id);
  1131. return ret;
  1132. }
  1133. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1134. {
  1135. struct sde_encoder_virt *sde_enc;
  1136. int i;
  1137. if (!drm_enc) {
  1138. SDE_ERROR("invalid encoder\n");
  1139. return;
  1140. }
  1141. sde_enc = to_sde_encoder_virt(drm_enc);
  1142. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1144. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1145. if (phys && phys->ops.irq_control)
  1146. phys->ops.irq_control(phys, enable);
  1147. }
  1148. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1149. }
  1150. /* keep track of the userspace vblank during modeset */
  1151. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1152. u32 sw_event)
  1153. {
  1154. struct sde_encoder_virt *sde_enc;
  1155. bool enable;
  1156. int i;
  1157. if (!drm_enc) {
  1158. SDE_ERROR("invalid encoder\n");
  1159. return;
  1160. }
  1161. sde_enc = to_sde_encoder_virt(drm_enc);
  1162. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1163. sw_event, sde_enc->vblank_enabled);
  1164. /* nothing to do if vblank not enabled by userspace */
  1165. if (!sde_enc->vblank_enabled)
  1166. return;
  1167. /* disable vblank on pre_modeset */
  1168. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1169. enable = false;
  1170. /* enable vblank on post_modeset */
  1171. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1172. enable = true;
  1173. else
  1174. return;
  1175. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1176. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1177. if (phys && phys->ops.control_vblank_irq)
  1178. phys->ops.control_vblank_irq(phys, enable);
  1179. }
  1180. }
  1181. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1182. {
  1183. struct sde_encoder_virt *sde_enc;
  1184. if (!drm_enc)
  1185. return NULL;
  1186. sde_enc = to_sde_encoder_virt(drm_enc);
  1187. return sde_enc->rsc_client;
  1188. }
  1189. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1190. bool enable)
  1191. {
  1192. struct sde_kms *sde_kms;
  1193. struct sde_encoder_virt *sde_enc;
  1194. int rc;
  1195. sde_enc = to_sde_encoder_virt(drm_enc);
  1196. sde_kms = sde_encoder_get_kms(drm_enc);
  1197. if (!sde_kms)
  1198. return -EINVAL;
  1199. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1200. SDE_EVT32(DRMID(drm_enc), enable);
  1201. if (!sde_enc->cur_master) {
  1202. SDE_ERROR("encoder master not set\n");
  1203. return -EINVAL;
  1204. }
  1205. if (enable) {
  1206. /* enable SDE core clks */
  1207. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1208. if (rc < 0) {
  1209. SDE_ERROR("failed to enable power resource %d\n", rc);
  1210. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1211. return rc;
  1212. }
  1213. sde_enc->elevated_ahb_vote = true;
  1214. /* enable DSI clks */
  1215. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1216. true);
  1217. if (rc) {
  1218. SDE_ERROR("failed to enable clk control %d\n", rc);
  1219. pm_runtime_put_sync(drm_enc->dev->dev);
  1220. return rc;
  1221. }
  1222. /* enable all the irq */
  1223. sde_encoder_irq_control(drm_enc, true);
  1224. _sde_encoder_pm_qos_add_request(drm_enc);
  1225. } else {
  1226. _sde_encoder_pm_qos_remove_request(drm_enc);
  1227. /* disable all the irq */
  1228. sde_encoder_irq_control(drm_enc, false);
  1229. /* disable DSI clks */
  1230. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1231. /* disable SDE core clks */
  1232. pm_runtime_put_sync(drm_enc->dev->dev);
  1233. }
  1234. return 0;
  1235. }
  1236. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1237. bool enable, u32 frame_count)
  1238. {
  1239. struct sde_encoder_virt *sde_enc;
  1240. int i;
  1241. if (!drm_enc) {
  1242. SDE_ERROR("invalid encoder\n");
  1243. return;
  1244. }
  1245. sde_enc = to_sde_encoder_virt(drm_enc);
  1246. if (!sde_enc->misr_reconfigure)
  1247. return;
  1248. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1249. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1250. if (!phys || !phys->ops.setup_misr)
  1251. continue;
  1252. phys->ops.setup_misr(phys, enable, frame_count);
  1253. }
  1254. sde_enc->misr_reconfigure = false;
  1255. }
  1256. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1257. unsigned int type, unsigned int code, int value)
  1258. {
  1259. struct drm_encoder *drm_enc = NULL;
  1260. struct sde_encoder_virt *sde_enc = NULL;
  1261. struct msm_drm_thread *disp_thread = NULL;
  1262. struct msm_drm_private *priv = NULL;
  1263. if (!handle || !handle->handler || !handle->handler->private) {
  1264. SDE_ERROR("invalid encoder for the input event\n");
  1265. return;
  1266. }
  1267. drm_enc = (struct drm_encoder *)handle->handler->private;
  1268. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1269. SDE_ERROR("invalid parameters\n");
  1270. return;
  1271. }
  1272. priv = drm_enc->dev->dev_private;
  1273. sde_enc = to_sde_encoder_virt(drm_enc);
  1274. if (!sde_enc->crtc || (sde_enc->crtc->index
  1275. >= ARRAY_SIZE(priv->disp_thread))) {
  1276. SDE_DEBUG_ENC(sde_enc,
  1277. "invalid cached CRTC: %d or crtc index: %d\n",
  1278. sde_enc->crtc == NULL,
  1279. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1280. return;
  1281. }
  1282. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1283. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1284. kthread_queue_work(&disp_thread->worker,
  1285. &sde_enc->input_event_work);
  1286. }
  1287. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1288. {
  1289. struct sde_encoder_virt *sde_enc;
  1290. if (!drm_enc) {
  1291. SDE_ERROR("invalid encoder\n");
  1292. return;
  1293. }
  1294. sde_enc = to_sde_encoder_virt(drm_enc);
  1295. /* return early if there is no state change */
  1296. if (sde_enc->idle_pc_enabled == enable)
  1297. return;
  1298. sde_enc->idle_pc_enabled = enable;
  1299. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1300. SDE_EVT32(sde_enc->idle_pc_enabled);
  1301. }
  1302. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1303. u32 sw_event)
  1304. {
  1305. struct drm_encoder *drm_enc = &sde_enc->base;
  1306. struct msm_drm_private *priv;
  1307. unsigned int lp, idle_pc_duration;
  1308. struct msm_drm_thread *disp_thread;
  1309. /* set idle timeout based on master connector's lp value */
  1310. if (sde_enc->cur_master)
  1311. lp = sde_connector_get_lp(
  1312. sde_enc->cur_master->connector);
  1313. else
  1314. lp = SDE_MODE_DPMS_ON;
  1315. if (lp == SDE_MODE_DPMS_LP2)
  1316. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1317. else
  1318. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1319. priv = drm_enc->dev->dev_private;
  1320. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1321. kthread_mod_delayed_work(
  1322. &disp_thread->worker,
  1323. &sde_enc->delayed_off_work,
  1324. msecs_to_jiffies(idle_pc_duration));
  1325. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1326. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1327. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1328. sw_event);
  1329. }
  1330. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1331. u32 sw_event)
  1332. {
  1333. if (kthread_cancel_delayed_work_sync(
  1334. &sde_enc->delayed_off_work))
  1335. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1336. sw_event);
  1337. }
  1338. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1339. u32 sw_event)
  1340. {
  1341. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1342. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1343. else
  1344. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1345. }
  1346. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1347. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1348. {
  1349. int ret = 0;
  1350. mutex_lock(&sde_enc->rc_lock);
  1351. /* return if the resource control is already in ON state */
  1352. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1353. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1354. sw_event);
  1355. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1356. SDE_EVTLOG_FUNC_CASE1);
  1357. goto end;
  1358. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1359. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1360. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1361. sw_event, sde_enc->rc_state);
  1362. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1363. SDE_EVTLOG_ERROR);
  1364. goto end;
  1365. }
  1366. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1367. sde_encoder_irq_control(drm_enc, true);
  1368. } else {
  1369. /* enable all the clks and resources */
  1370. ret = _sde_encoder_resource_control_helper(drm_enc,
  1371. true);
  1372. if (ret) {
  1373. SDE_ERROR_ENC(sde_enc,
  1374. "sw_event:%d, rc in state %d\n",
  1375. sw_event, sde_enc->rc_state);
  1376. SDE_EVT32(DRMID(drm_enc), sw_event,
  1377. sde_enc->rc_state,
  1378. SDE_EVTLOG_ERROR);
  1379. goto end;
  1380. }
  1381. _sde_encoder_update_rsc_client(drm_enc, true);
  1382. }
  1383. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1384. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1385. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1386. end:
  1387. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1388. mutex_unlock(&sde_enc->rc_lock);
  1389. return ret;
  1390. }
  1391. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1392. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1393. {
  1394. /* cancel delayed off work, if any */
  1395. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1396. mutex_lock(&sde_enc->rc_lock);
  1397. if (is_vid_mode &&
  1398. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1399. sde_encoder_irq_control(drm_enc, true);
  1400. }
  1401. /* skip if is already OFF or IDLE, resources are off already */
  1402. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1403. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1404. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1405. sw_event, sde_enc->rc_state);
  1406. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1407. SDE_EVTLOG_FUNC_CASE3);
  1408. goto end;
  1409. }
  1410. /**
  1411. * IRQs are still enabled currently, which allows wait for
  1412. * VBLANK which RSC may require to correctly transition to OFF
  1413. */
  1414. _sde_encoder_update_rsc_client(drm_enc, false);
  1415. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1416. SDE_ENC_RC_STATE_PRE_OFF,
  1417. SDE_EVTLOG_FUNC_CASE3);
  1418. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1419. end:
  1420. mutex_unlock(&sde_enc->rc_lock);
  1421. return 0;
  1422. }
  1423. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1424. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1425. {
  1426. int ret = 0;
  1427. mutex_lock(&sde_enc->rc_lock);
  1428. /* return if the resource control is already in OFF state */
  1429. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1430. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1431. sw_event);
  1432. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1433. SDE_EVTLOG_FUNC_CASE4);
  1434. goto end;
  1435. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1436. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1437. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1438. sw_event, sde_enc->rc_state);
  1439. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1440. SDE_EVTLOG_ERROR);
  1441. ret = -EINVAL;
  1442. goto end;
  1443. }
  1444. /**
  1445. * expect to arrive here only if in either idle state or pre-off
  1446. * and in IDLE state the resources are already disabled
  1447. */
  1448. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1449. _sde_encoder_resource_control_helper(drm_enc, false);
  1450. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1451. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1452. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1453. end:
  1454. mutex_unlock(&sde_enc->rc_lock);
  1455. return ret;
  1456. }
  1457. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1458. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1459. {
  1460. int ret = 0;
  1461. /* cancel delayed off work, if any */
  1462. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1463. mutex_lock(&sde_enc->rc_lock);
  1464. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1465. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1466. sw_event);
  1467. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1468. SDE_EVTLOG_FUNC_CASE5);
  1469. goto end;
  1470. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1471. /* enable all the clks and resources */
  1472. ret = _sde_encoder_resource_control_helper(drm_enc,
  1473. true);
  1474. if (ret) {
  1475. SDE_ERROR_ENC(sde_enc,
  1476. "sw_event:%d, rc in state %d\n",
  1477. sw_event, sde_enc->rc_state);
  1478. SDE_EVT32(DRMID(drm_enc), sw_event,
  1479. sde_enc->rc_state,
  1480. SDE_EVTLOG_ERROR);
  1481. goto end;
  1482. }
  1483. _sde_encoder_update_rsc_client(drm_enc, true);
  1484. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1485. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1486. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1487. }
  1488. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1489. if (ret && ret != -EWOULDBLOCK) {
  1490. SDE_ERROR_ENC(sde_enc,
  1491. "wait for commit done returned %d\n",
  1492. ret);
  1493. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1494. ret, SDE_EVTLOG_ERROR);
  1495. ret = -EINVAL;
  1496. goto end;
  1497. }
  1498. sde_encoder_irq_control(drm_enc, false);
  1499. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1500. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1501. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1502. _sde_encoder_pm_qos_remove_request(drm_enc);
  1503. end:
  1504. mutex_unlock(&sde_enc->rc_lock);
  1505. return ret;
  1506. }
  1507. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1508. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1509. {
  1510. int ret = 0;
  1511. mutex_lock(&sde_enc->rc_lock);
  1512. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1513. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1514. sw_event);
  1515. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1516. SDE_EVTLOG_FUNC_CASE5);
  1517. goto end;
  1518. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1519. SDE_ERROR_ENC(sde_enc,
  1520. "sw_event:%d, rc:%d !MODESET state\n",
  1521. sw_event, sde_enc->rc_state);
  1522. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1523. SDE_EVTLOG_ERROR);
  1524. ret = -EINVAL;
  1525. goto end;
  1526. }
  1527. sde_encoder_irq_control(drm_enc, true);
  1528. _sde_encoder_update_rsc_client(drm_enc, true);
  1529. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1530. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1531. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1532. _sde_encoder_pm_qos_add_request(drm_enc);
  1533. end:
  1534. mutex_unlock(&sde_enc->rc_lock);
  1535. return ret;
  1536. }
  1537. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1538. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1539. {
  1540. struct msm_drm_private *priv;
  1541. struct sde_kms *sde_kms;
  1542. struct drm_crtc *crtc = drm_enc->crtc;
  1543. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1544. priv = drm_enc->dev->dev_private;
  1545. sde_kms = to_sde_kms(priv->kms);
  1546. mutex_lock(&sde_enc->rc_lock);
  1547. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1548. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1549. sw_event, sde_enc->rc_state);
  1550. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1551. SDE_EVTLOG_ERROR);
  1552. goto end;
  1553. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1554. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1555. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1556. sde_crtc_frame_pending(sde_enc->crtc),
  1557. SDE_EVTLOG_ERROR);
  1558. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1559. goto end;
  1560. }
  1561. if (is_vid_mode) {
  1562. sde_encoder_irq_control(drm_enc, false);
  1563. } else {
  1564. /* disable all the clks and resources */
  1565. _sde_encoder_update_rsc_client(drm_enc, false);
  1566. _sde_encoder_resource_control_helper(drm_enc, false);
  1567. if (!sde_kms->perf.bw_vote_mode)
  1568. memset(&sde_crtc->cur_perf, 0,
  1569. sizeof(struct sde_core_perf_params));
  1570. }
  1571. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1572. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1573. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1574. end:
  1575. mutex_unlock(&sde_enc->rc_lock);
  1576. return 0;
  1577. }
  1578. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1579. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1580. struct msm_drm_private *priv, bool is_vid_mode)
  1581. {
  1582. bool autorefresh_enabled = false;
  1583. struct msm_drm_thread *disp_thread;
  1584. int ret = 0;
  1585. if (!sde_enc->crtc ||
  1586. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1587. SDE_DEBUG_ENC(sde_enc,
  1588. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1589. sde_enc->crtc == NULL,
  1590. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1591. sw_event);
  1592. return -EINVAL;
  1593. }
  1594. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1595. mutex_lock(&sde_enc->rc_lock);
  1596. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1597. if (sde_enc->cur_master &&
  1598. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1599. autorefresh_enabled =
  1600. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1601. sde_enc->cur_master);
  1602. if (autorefresh_enabled) {
  1603. SDE_DEBUG_ENC(sde_enc,
  1604. "not handling early wakeup since auto refresh is enabled\n");
  1605. goto end;
  1606. }
  1607. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1608. kthread_mod_delayed_work(&disp_thread->worker,
  1609. &sde_enc->delayed_off_work,
  1610. msecs_to_jiffies(
  1611. IDLE_POWERCOLLAPSE_DURATION));
  1612. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1613. /* enable all the clks and resources */
  1614. ret = _sde_encoder_resource_control_helper(drm_enc,
  1615. true);
  1616. if (ret) {
  1617. SDE_ERROR_ENC(sde_enc,
  1618. "sw_event:%d, rc in state %d\n",
  1619. sw_event, sde_enc->rc_state);
  1620. SDE_EVT32(DRMID(drm_enc), sw_event,
  1621. sde_enc->rc_state,
  1622. SDE_EVTLOG_ERROR);
  1623. goto end;
  1624. }
  1625. _sde_encoder_update_rsc_client(drm_enc, true);
  1626. /*
  1627. * In some cases, commit comes with slight delay
  1628. * (> 80 ms)after early wake up, prevent clock switch
  1629. * off to avoid jank in next update. So, increase the
  1630. * command mode idle timeout sufficiently to prevent
  1631. * such case.
  1632. */
  1633. kthread_mod_delayed_work(&disp_thread->worker,
  1634. &sde_enc->delayed_off_work,
  1635. msecs_to_jiffies(
  1636. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1637. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1638. }
  1639. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1640. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1641. end:
  1642. mutex_unlock(&sde_enc->rc_lock);
  1643. return ret;
  1644. }
  1645. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1646. u32 sw_event)
  1647. {
  1648. struct sde_encoder_virt *sde_enc;
  1649. struct msm_drm_private *priv;
  1650. int ret = 0;
  1651. bool is_vid_mode = false;
  1652. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1653. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1654. sw_event);
  1655. return -EINVAL;
  1656. }
  1657. sde_enc = to_sde_encoder_virt(drm_enc);
  1658. priv = drm_enc->dev->dev_private;
  1659. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1660. is_vid_mode = true;
  1661. /*
  1662. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1663. * events and return early for other events (ie wb display).
  1664. */
  1665. if (!sde_enc->idle_pc_enabled &&
  1666. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1667. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1668. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1669. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1670. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1671. return 0;
  1672. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1673. sw_event, sde_enc->idle_pc_enabled);
  1674. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1675. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1676. switch (sw_event) {
  1677. case SDE_ENC_RC_EVENT_KICKOFF:
  1678. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1679. is_vid_mode);
  1680. break;
  1681. case SDE_ENC_RC_EVENT_PRE_STOP:
  1682. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1683. is_vid_mode);
  1684. break;
  1685. case SDE_ENC_RC_EVENT_STOP:
  1686. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1687. break;
  1688. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1689. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1690. break;
  1691. case SDE_ENC_RC_EVENT_POST_MODESET:
  1692. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1693. break;
  1694. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1695. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1696. is_vid_mode);
  1697. break;
  1698. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1699. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1700. priv, is_vid_mode);
  1701. break;
  1702. default:
  1703. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1704. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1705. break;
  1706. }
  1707. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1708. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1709. return ret;
  1710. }
  1711. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1712. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1713. {
  1714. int i = 0;
  1715. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1716. if (intf_mode == INTF_MODE_CMD)
  1717. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1718. else if (intf_mode == INTF_MODE_VIDEO)
  1719. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1720. _sde_encoder_update_rsc_client(drm_enc, true);
  1721. if (intf_mode == INTF_MODE_CMD) {
  1722. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1723. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1724. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1725. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1726. msm_is_mode_seamless_poms(adj_mode),
  1727. SDE_EVTLOG_FUNC_CASE1);
  1728. } else if (intf_mode == INTF_MODE_VIDEO) {
  1729. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1730. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1731. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1732. msm_is_mode_seamless_poms(adj_mode),
  1733. SDE_EVTLOG_FUNC_CASE2);
  1734. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1735. }
  1736. }
  1737. static struct drm_connector *_sde_encoder_get_connector(
  1738. struct drm_device *dev, struct drm_encoder *drm_enc)
  1739. {
  1740. struct drm_connector_list_iter conn_iter;
  1741. struct drm_connector *conn = NULL, *conn_search;
  1742. drm_connector_list_iter_begin(dev, &conn_iter);
  1743. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1744. if (conn_search->encoder == drm_enc) {
  1745. conn = conn_search;
  1746. break;
  1747. }
  1748. }
  1749. drm_connector_list_iter_end(&conn_iter);
  1750. return conn;
  1751. }
  1752. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1753. {
  1754. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1755. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1756. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1757. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1758. struct sde_rm_hw_request request_hw;
  1759. int i, j;
  1760. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1761. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1762. sde_enc->hw_pp[i] = NULL;
  1763. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1764. break;
  1765. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1766. }
  1767. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1768. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1769. if (phys) {
  1770. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1771. SDE_HW_BLK_QDSS);
  1772. for (j = 0; j < QDSS_MAX; j++) {
  1773. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1774. phys->hw_qdss =
  1775. (struct sde_hw_qdss *)qdss_iter.hw;
  1776. break;
  1777. }
  1778. }
  1779. }
  1780. }
  1781. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1782. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1783. sde_enc->hw_dsc[i] = NULL;
  1784. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1785. break;
  1786. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1787. }
  1788. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1789. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1790. sde_enc->hw_vdc[i] = NULL;
  1791. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1792. break;
  1793. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1794. }
  1795. /* Get PP for DSC configuration */
  1796. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1797. struct sde_hw_pingpong *pp = NULL;
  1798. unsigned long features = 0;
  1799. if (!sde_enc->hw_dsc[i])
  1800. continue;
  1801. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1802. request_hw.type = SDE_HW_BLK_PINGPONG;
  1803. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1804. break;
  1805. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1806. features = pp->ops.get_hw_caps(pp);
  1807. if (test_bit(SDE_PINGPONG_DSC, &features))
  1808. sde_enc->hw_dsc_pp[i] = pp;
  1809. else
  1810. sde_enc->hw_dsc_pp[i] = NULL;
  1811. }
  1812. }
  1813. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1814. struct drm_display_mode *adj_mode, bool pre_modeset)
  1815. {
  1816. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1817. enum sde_intf_mode intf_mode;
  1818. int ret;
  1819. bool is_cmd_mode = false;
  1820. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1821. is_cmd_mode = true;
  1822. if (pre_modeset) {
  1823. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1824. if (msm_is_mode_seamless_dms(adj_mode) ||
  1825. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1826. is_cmd_mode)) {
  1827. /* restore resource state before releasing them */
  1828. ret = sde_encoder_resource_control(drm_enc,
  1829. SDE_ENC_RC_EVENT_PRE_MODESET);
  1830. if (ret) {
  1831. SDE_ERROR_ENC(sde_enc,
  1832. "sde resource control failed: %d\n",
  1833. ret);
  1834. return ret;
  1835. }
  1836. /*
  1837. * Disable dce before switching the mode and after pre-
  1838. * modeset to guarantee previous kickoff has finished.
  1839. */
  1840. sde_encoder_dce_disable(sde_enc);
  1841. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1842. _sde_encoder_modeset_helper_locked(drm_enc,
  1843. SDE_ENC_RC_EVENT_PRE_MODESET);
  1844. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1845. adj_mode);
  1846. }
  1847. } else {
  1848. if (msm_is_mode_seamless_dms(adj_mode) ||
  1849. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1850. is_cmd_mode))
  1851. sde_encoder_resource_control(&sde_enc->base,
  1852. SDE_ENC_RC_EVENT_POST_MODESET);
  1853. else if (msm_is_mode_seamless_poms(adj_mode))
  1854. _sde_encoder_modeset_helper_locked(drm_enc,
  1855. SDE_ENC_RC_EVENT_POST_MODESET);
  1856. }
  1857. return 0;
  1858. }
  1859. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1860. struct drm_display_mode *mode,
  1861. struct drm_display_mode *adj_mode)
  1862. {
  1863. struct sde_encoder_virt *sde_enc;
  1864. struct sde_kms *sde_kms;
  1865. struct drm_connector *conn;
  1866. int i = 0, ret;
  1867. int num_lm, num_intf, num_pp_per_intf;
  1868. if (!drm_enc) {
  1869. SDE_ERROR("invalid encoder\n");
  1870. return;
  1871. }
  1872. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1873. SDE_ERROR("power resource is not enabled\n");
  1874. return;
  1875. }
  1876. sde_kms = sde_encoder_get_kms(drm_enc);
  1877. if (!sde_kms)
  1878. return;
  1879. sde_enc = to_sde_encoder_virt(drm_enc);
  1880. SDE_DEBUG_ENC(sde_enc, "\n");
  1881. SDE_EVT32(DRMID(drm_enc));
  1882. /*
  1883. * cache the crtc in sde_enc on enable for duration of use case
  1884. * for correctly servicing asynchronous irq events and timers
  1885. */
  1886. if (!drm_enc->crtc) {
  1887. SDE_ERROR("invalid crtc\n");
  1888. return;
  1889. }
  1890. sde_enc->crtc = drm_enc->crtc;
  1891. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1892. /* get and store the mode_info */
  1893. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1894. if (!conn) {
  1895. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1896. return;
  1897. } else if (!conn->state) {
  1898. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1899. return;
  1900. }
  1901. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1902. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1903. /* release resources before seamless mode change */
  1904. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1905. if (ret)
  1906. return;
  1907. /* reserve dynamic resources now, indicating non test-only */
  1908. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1909. conn->state, false);
  1910. if (ret) {
  1911. SDE_ERROR_ENC(sde_enc,
  1912. "failed to reserve hw resources, %d\n", ret);
  1913. return;
  1914. }
  1915. /* assign the reserved HW blocks to this encoder */
  1916. _sde_encoder_virt_populate_hw_res(drm_enc);
  1917. /* determine left HW PP block to map to INTF */
  1918. num_lm = sde_enc->mode_info.topology.num_lm;
  1919. num_intf = sde_enc->mode_info.topology.num_intf;
  1920. num_pp_per_intf = num_lm / num_intf;
  1921. if (!num_pp_per_intf)
  1922. num_pp_per_intf = 1;
  1923. /* perform mode_set on phys_encs */
  1924. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1925. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1926. if (phys) {
  1927. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1928. sde_enc->topology.num_intf) {
  1929. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1930. i * num_pp_per_intf);
  1931. return;
  1932. }
  1933. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1934. phys->connector = conn->state->connector;
  1935. if (phys->ops.mode_set)
  1936. phys->ops.mode_set(phys, mode, adj_mode);
  1937. }
  1938. }
  1939. /* update resources after seamless mode change */
  1940. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1941. }
  1942. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1943. {
  1944. struct sde_encoder_virt *sde_enc;
  1945. struct sde_encoder_phys *phys;
  1946. int i;
  1947. if (!drm_enc) {
  1948. SDE_ERROR("invalid parameters\n");
  1949. return;
  1950. }
  1951. sde_enc = to_sde_encoder_virt(drm_enc);
  1952. if (!sde_enc) {
  1953. SDE_ERROR("invalid sde encoder\n");
  1954. return;
  1955. }
  1956. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1957. phys = sde_enc->phys_encs[i];
  1958. if (phys && phys->ops.control_te)
  1959. phys->ops.control_te(phys, enable);
  1960. }
  1961. }
  1962. static int _sde_encoder_input_connect(struct input_handler *handler,
  1963. struct input_dev *dev, const struct input_device_id *id)
  1964. {
  1965. struct input_handle *handle;
  1966. int rc = 0;
  1967. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1968. if (!handle)
  1969. return -ENOMEM;
  1970. handle->dev = dev;
  1971. handle->handler = handler;
  1972. handle->name = handler->name;
  1973. rc = input_register_handle(handle);
  1974. if (rc) {
  1975. pr_err("failed to register input handle\n");
  1976. goto error;
  1977. }
  1978. rc = input_open_device(handle);
  1979. if (rc) {
  1980. pr_err("failed to open input device\n");
  1981. goto error_unregister;
  1982. }
  1983. return 0;
  1984. error_unregister:
  1985. input_unregister_handle(handle);
  1986. error:
  1987. kfree(handle);
  1988. return rc;
  1989. }
  1990. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1991. {
  1992. input_close_device(handle);
  1993. input_unregister_handle(handle);
  1994. kfree(handle);
  1995. }
  1996. /**
  1997. * Structure for specifying event parameters on which to receive callbacks.
  1998. * This structure will trigger a callback in case of a touch event (specified by
  1999. * EV_ABS) where there is a change in X and Y coordinates,
  2000. */
  2001. static const struct input_device_id sde_input_ids[] = {
  2002. {
  2003. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2004. .evbit = { BIT_MASK(EV_ABS) },
  2005. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2006. BIT_MASK(ABS_MT_POSITION_X) |
  2007. BIT_MASK(ABS_MT_POSITION_Y) },
  2008. },
  2009. { },
  2010. };
  2011. static void _sde_encoder_input_handler_register(
  2012. struct drm_encoder *drm_enc)
  2013. {
  2014. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2015. int rc;
  2016. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2017. !sde_enc->input_event_enabled)
  2018. return;
  2019. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2020. sde_enc->input_handler->private = sde_enc;
  2021. /* register input handler if not already registered */
  2022. rc = input_register_handler(sde_enc->input_handler);
  2023. if (rc) {
  2024. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2025. rc);
  2026. kfree(sde_enc->input_handler);
  2027. }
  2028. }
  2029. }
  2030. static void _sde_encoder_input_handler_unregister(
  2031. struct drm_encoder *drm_enc)
  2032. {
  2033. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2034. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2035. !sde_enc->input_event_enabled)
  2036. return;
  2037. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2038. input_unregister_handler(sde_enc->input_handler);
  2039. sde_enc->input_handler->private = NULL;
  2040. }
  2041. }
  2042. static int _sde_encoder_input_handler(
  2043. struct sde_encoder_virt *sde_enc)
  2044. {
  2045. struct input_handler *input_handler = NULL;
  2046. int rc = 0;
  2047. if (sde_enc->input_handler) {
  2048. SDE_ERROR_ENC(sde_enc,
  2049. "input_handle is active. unexpected\n");
  2050. return -EINVAL;
  2051. }
  2052. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2053. if (!input_handler)
  2054. return -ENOMEM;
  2055. input_handler->event = sde_encoder_input_event_handler;
  2056. input_handler->connect = _sde_encoder_input_connect;
  2057. input_handler->disconnect = _sde_encoder_input_disconnect;
  2058. input_handler->name = "sde";
  2059. input_handler->id_table = sde_input_ids;
  2060. sde_enc->input_handler = input_handler;
  2061. return rc;
  2062. }
  2063. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2064. {
  2065. struct sde_encoder_virt *sde_enc = NULL;
  2066. struct sde_kms *sde_kms;
  2067. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2068. SDE_ERROR("invalid parameters\n");
  2069. return;
  2070. }
  2071. sde_kms = sde_encoder_get_kms(drm_enc);
  2072. if (!sde_kms)
  2073. return;
  2074. sde_enc = to_sde_encoder_virt(drm_enc);
  2075. if (!sde_enc || !sde_enc->cur_master) {
  2076. SDE_DEBUG("invalid sde encoder/master\n");
  2077. return;
  2078. }
  2079. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2080. sde_enc->cur_master->hw_mdptop &&
  2081. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2082. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2083. sde_enc->cur_master->hw_mdptop);
  2084. if (sde_enc->cur_master->hw_mdptop &&
  2085. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2086. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2087. sde_enc->cur_master->hw_mdptop,
  2088. sde_kms->catalog);
  2089. if (sde_enc->cur_master->hw_ctl &&
  2090. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2091. !sde_enc->cur_master->cont_splash_enabled)
  2092. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2093. sde_enc->cur_master->hw_ctl,
  2094. &sde_enc->cur_master->intf_cfg_v1);
  2095. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2096. sde_encoder_control_te(drm_enc, true);
  2097. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2098. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2099. }
  2100. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2101. {
  2102. struct sde_kms *sde_kms;
  2103. void *dither_cfg = NULL;
  2104. int ret = 0, i = 0;
  2105. size_t len = 0;
  2106. enum sde_rm_topology_name topology;
  2107. struct drm_encoder *drm_enc;
  2108. struct msm_display_dsc_info *dsc = NULL;
  2109. struct sde_encoder_virt *sde_enc;
  2110. struct sde_hw_pingpong *hw_pp;
  2111. u32 bpp, bpc;
  2112. int num_lm;
  2113. if (!phys || !phys->connector || !phys->hw_pp ||
  2114. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2115. return;
  2116. sde_kms = sde_encoder_get_kms(phys->parent);
  2117. if (!sde_kms)
  2118. return;
  2119. topology = sde_connector_get_topology_name(phys->connector);
  2120. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2121. (phys->split_role == ENC_ROLE_SLAVE))
  2122. return;
  2123. drm_enc = phys->parent;
  2124. sde_enc = to_sde_encoder_virt(drm_enc);
  2125. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2126. bpc = dsc->config.bits_per_component;
  2127. bpp = dsc->config.bits_per_pixel;
  2128. /* disable dither for 10 bpp or 10bpc dsc config */
  2129. if (bpp == 10 || bpc == 10) {
  2130. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2131. return;
  2132. }
  2133. ret = sde_connector_get_dither_cfg(phys->connector,
  2134. phys->connector->state, &dither_cfg,
  2135. &len, sde_enc->idle_pc_restore);
  2136. /* skip reg writes when return values are invalid or no data */
  2137. if (ret && ret == -ENODATA)
  2138. return;
  2139. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2140. for (i = 0; i < num_lm; i++) {
  2141. hw_pp = sde_enc->hw_pp[i];
  2142. phys->hw_pp->ops.setup_dither(hw_pp,
  2143. dither_cfg, len);
  2144. }
  2145. }
  2146. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2147. {
  2148. struct sde_encoder_virt *sde_enc = NULL;
  2149. int i;
  2150. if (!drm_enc) {
  2151. SDE_ERROR("invalid encoder\n");
  2152. return;
  2153. }
  2154. sde_enc = to_sde_encoder_virt(drm_enc);
  2155. if (!sde_enc->cur_master) {
  2156. SDE_DEBUG("virt encoder has no master\n");
  2157. return;
  2158. }
  2159. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2160. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2161. sde_enc->idle_pc_restore = true;
  2162. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2163. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2164. if (!phys)
  2165. continue;
  2166. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2167. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2168. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2169. phys->ops.restore(phys);
  2170. _sde_encoder_setup_dither(phys);
  2171. }
  2172. if (sde_enc->cur_master->ops.restore)
  2173. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2174. _sde_encoder_virt_enable_helper(drm_enc);
  2175. }
  2176. static void sde_encoder_off_work(struct kthread_work *work)
  2177. {
  2178. struct sde_encoder_virt *sde_enc = container_of(work,
  2179. struct sde_encoder_virt, delayed_off_work.work);
  2180. struct drm_encoder *drm_enc;
  2181. if (!sde_enc) {
  2182. SDE_ERROR("invalid sde encoder\n");
  2183. return;
  2184. }
  2185. drm_enc = &sde_enc->base;
  2186. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2187. sde_encoder_idle_request(drm_enc);
  2188. SDE_ATRACE_END("sde_encoder_off_work");
  2189. }
  2190. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2191. {
  2192. struct sde_encoder_virt *sde_enc = NULL;
  2193. int i, ret = 0;
  2194. struct msm_compression_info *comp_info = NULL;
  2195. struct drm_display_mode *cur_mode = NULL;
  2196. struct msm_display_info *disp_info;
  2197. if (!drm_enc || !drm_enc->crtc) {
  2198. SDE_ERROR("invalid encoder\n");
  2199. return;
  2200. }
  2201. sde_enc = to_sde_encoder_virt(drm_enc);
  2202. disp_info = &sde_enc->disp_info;
  2203. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2204. SDE_ERROR("power resource is not enabled\n");
  2205. return;
  2206. }
  2207. if (!sde_enc->crtc)
  2208. sde_enc->crtc = drm_enc->crtc;
  2209. comp_info = &sde_enc->mode_info.comp_info;
  2210. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2211. SDE_DEBUG_ENC(sde_enc, "\n");
  2212. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2213. sde_enc->cur_master = NULL;
  2214. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2215. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2216. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2217. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2218. sde_enc->cur_master = phys;
  2219. break;
  2220. }
  2221. }
  2222. if (!sde_enc->cur_master) {
  2223. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2224. return;
  2225. }
  2226. _sde_encoder_input_handler_register(drm_enc);
  2227. if ((drm_enc->crtc->state->connectors_changed &&
  2228. sde_encoder_in_clone_mode(drm_enc)) ||
  2229. !(msm_is_mode_seamless_vrr(cur_mode)
  2230. || msm_is_mode_seamless_dms(cur_mode)
  2231. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2232. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2233. sde_encoder_off_work);
  2234. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2235. if (ret) {
  2236. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2237. ret);
  2238. return;
  2239. }
  2240. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2241. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2242. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2243. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2244. if (!phys)
  2245. continue;
  2246. phys->comp_type = comp_info->comp_type;
  2247. phys->comp_ratio = comp_info->comp_ratio;
  2248. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2249. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2250. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2251. phys->dsc_extra_pclk_cycle_cnt =
  2252. comp_info->dsc_info.pclk_per_line;
  2253. phys->dsc_extra_disp_width =
  2254. comp_info->dsc_info.extra_width;
  2255. phys->dce_bytes_per_line =
  2256. comp_info->dsc_info.bytes_per_pkt *
  2257. comp_info->dsc_info.pkt_per_line;
  2258. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2259. phys->dce_bytes_per_line =
  2260. comp_info->vdc_info.bytes_per_pkt *
  2261. comp_info->vdc_info.pkt_per_line;
  2262. }
  2263. if (phys != sde_enc->cur_master) {
  2264. /**
  2265. * on DMS request, the encoder will be enabled
  2266. * already. Invoke restore to reconfigure the
  2267. * new mode.
  2268. */
  2269. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2270. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2271. phys->ops.restore)
  2272. phys->ops.restore(phys);
  2273. else if (phys->ops.enable)
  2274. phys->ops.enable(phys);
  2275. }
  2276. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2277. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2278. phys->ops.setup_misr(phys, true,
  2279. sde_enc->misr_frame_count);
  2280. }
  2281. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2282. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2283. sde_enc->cur_master->ops.restore)
  2284. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2285. else if (sde_enc->cur_master->ops.enable)
  2286. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2287. _sde_encoder_virt_enable_helper(drm_enc);
  2288. }
  2289. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2290. {
  2291. struct sde_encoder_virt *sde_enc = NULL;
  2292. struct sde_kms *sde_kms;
  2293. enum sde_intf_mode intf_mode;
  2294. int i = 0;
  2295. if (!drm_enc) {
  2296. SDE_ERROR("invalid encoder\n");
  2297. return;
  2298. } else if (!drm_enc->dev) {
  2299. SDE_ERROR("invalid dev\n");
  2300. return;
  2301. } else if (!drm_enc->dev->dev_private) {
  2302. SDE_ERROR("invalid dev_private\n");
  2303. return;
  2304. }
  2305. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2306. SDE_ERROR("power resource is not enabled\n");
  2307. return;
  2308. }
  2309. sde_enc = to_sde_encoder_virt(drm_enc);
  2310. SDE_DEBUG_ENC(sde_enc, "\n");
  2311. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2312. if (!sde_kms)
  2313. return;
  2314. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2315. SDE_EVT32(DRMID(drm_enc));
  2316. /* wait for idle */
  2317. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2318. _sde_encoder_input_handler_unregister(drm_enc);
  2319. /*
  2320. * For primary command mode and video mode encoders, execute the
  2321. * resource control pre-stop operations before the physical encoders
  2322. * are disabled, to allow the rsc to transition its states properly.
  2323. *
  2324. * For other encoder types, rsc should not be enabled until after
  2325. * they have been fully disabled, so delay the pre-stop operations
  2326. * until after the physical disable calls have returned.
  2327. */
  2328. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2329. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2330. sde_encoder_resource_control(drm_enc,
  2331. SDE_ENC_RC_EVENT_PRE_STOP);
  2332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2333. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2334. if (phys && phys->ops.disable)
  2335. phys->ops.disable(phys);
  2336. }
  2337. } else {
  2338. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2339. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2340. if (phys && phys->ops.disable)
  2341. phys->ops.disable(phys);
  2342. }
  2343. sde_encoder_resource_control(drm_enc,
  2344. SDE_ENC_RC_EVENT_PRE_STOP);
  2345. }
  2346. /*
  2347. * disable dce after the transfer is complete (for command mode)
  2348. * and after physical encoder is disabled, to make sure timing
  2349. * engine is already disabled (for video mode).
  2350. */
  2351. if (!sde_in_trusted_vm(sde_kms))
  2352. sde_encoder_dce_disable(sde_enc);
  2353. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2354. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2355. if (sde_enc->phys_encs[i]) {
  2356. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2357. sde_enc->phys_encs[i]->connector = NULL;
  2358. }
  2359. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2360. }
  2361. sde_enc->cur_master = NULL;
  2362. /*
  2363. * clear the cached crtc in sde_enc on use case finish, after all the
  2364. * outstanding events and timers have been completed
  2365. */
  2366. sde_enc->crtc = NULL;
  2367. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2368. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2369. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2370. }
  2371. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2372. struct sde_encoder_phys_wb *wb_enc)
  2373. {
  2374. struct sde_encoder_virt *sde_enc;
  2375. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2376. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2377. if (wb_enc) {
  2378. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2379. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2380. false, phys_enc->hw_pp->idx);
  2381. if (phys_enc->hw_ctl->ops.update_bitmask)
  2382. phys_enc->hw_ctl->ops.update_bitmask(
  2383. phys_enc->hw_ctl,
  2384. SDE_HW_FLUSH_WB,
  2385. wb_enc->hw_wb->idx, true);
  2386. }
  2387. } else {
  2388. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2389. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2390. phys_enc->hw_intf, false,
  2391. phys_enc->hw_pp->idx);
  2392. if (phys_enc->hw_ctl->ops.update_bitmask)
  2393. phys_enc->hw_ctl->ops.update_bitmask(
  2394. phys_enc->hw_ctl,
  2395. SDE_HW_FLUSH_INTF,
  2396. phys_enc->hw_intf->idx, true);
  2397. }
  2398. }
  2399. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2400. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2401. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2402. phys_enc->hw_pp->merge_3d)
  2403. phys_enc->hw_ctl->ops.update_bitmask(
  2404. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2405. phys_enc->hw_pp->merge_3d->idx, true);
  2406. }
  2407. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2408. phys_enc->hw_pp) {
  2409. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2410. false, phys_enc->hw_pp->idx);
  2411. if (phys_enc->hw_ctl->ops.update_bitmask)
  2412. phys_enc->hw_ctl->ops.update_bitmask(
  2413. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2414. phys_enc->hw_cdm->idx, true);
  2415. }
  2416. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2417. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2418. phys_enc->hw_ctl->ops.reset_post_disable)
  2419. phys_enc->hw_ctl->ops.reset_post_disable(
  2420. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2421. phys_enc->hw_pp->merge_3d ?
  2422. phys_enc->hw_pp->merge_3d->idx : 0);
  2423. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2424. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2425. }
  2426. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2427. enum sde_intf_type type, u32 controller_id)
  2428. {
  2429. int i = 0;
  2430. for (i = 0; i < catalog->intf_count; i++) {
  2431. if (catalog->intf[i].type == type
  2432. && catalog->intf[i].controller_id == controller_id) {
  2433. return catalog->intf[i].id;
  2434. }
  2435. }
  2436. return INTF_MAX;
  2437. }
  2438. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2439. enum sde_intf_type type, u32 controller_id)
  2440. {
  2441. if (controller_id < catalog->wb_count)
  2442. return catalog->wb[controller_id].id;
  2443. return WB_MAX;
  2444. }
  2445. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2446. struct drm_crtc *crtc)
  2447. {
  2448. struct sde_hw_uidle *uidle;
  2449. struct sde_uidle_cntr cntr;
  2450. struct sde_uidle_status status;
  2451. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2452. pr_err("invalid params %d %d\n",
  2453. !sde_kms, !crtc);
  2454. return;
  2455. }
  2456. /* check if perf counters are enabled and setup */
  2457. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2458. return;
  2459. uidle = sde_kms->hw_uidle;
  2460. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2461. && uidle->ops.uidle_get_status) {
  2462. uidle->ops.uidle_get_status(uidle, &status);
  2463. trace_sde_perf_uidle_status(
  2464. crtc->base.id,
  2465. status.uidle_danger_status_0,
  2466. status.uidle_danger_status_1,
  2467. status.uidle_safe_status_0,
  2468. status.uidle_safe_status_1,
  2469. status.uidle_idle_status_0,
  2470. status.uidle_idle_status_1,
  2471. status.uidle_fal_status_0,
  2472. status.uidle_fal_status_1,
  2473. status.uidle_status,
  2474. status.uidle_en_fal10);
  2475. }
  2476. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2477. && uidle->ops.uidle_get_cntr) {
  2478. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2479. trace_sde_perf_uidle_cntr(
  2480. crtc->base.id,
  2481. cntr.fal1_gate_cntr,
  2482. cntr.fal10_gate_cntr,
  2483. cntr.fal_wait_gate_cntr,
  2484. cntr.fal1_num_transitions_cntr,
  2485. cntr.fal10_num_transitions_cntr,
  2486. cntr.min_gate_cntr,
  2487. cntr.max_gate_cntr);
  2488. }
  2489. }
  2490. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2491. struct sde_encoder_phys *phy_enc)
  2492. {
  2493. struct sde_encoder_virt *sde_enc = NULL;
  2494. unsigned long lock_flags;
  2495. if (!drm_enc || !phy_enc)
  2496. return;
  2497. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2498. sde_enc = to_sde_encoder_virt(drm_enc);
  2499. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2500. if (sde_enc->crtc_vblank_cb)
  2501. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2502. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2503. if (phy_enc->sde_kms &&
  2504. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2505. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2506. atomic_inc(&phy_enc->vsync_cnt);
  2507. SDE_ATRACE_END("encoder_vblank_callback");
  2508. }
  2509. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2510. struct sde_encoder_phys *phy_enc)
  2511. {
  2512. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2513. if (!phy_enc)
  2514. return;
  2515. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2516. atomic_inc(&phy_enc->underrun_cnt);
  2517. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2518. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2519. sde_enc->cur_master->ops.get_underrun_line_count(
  2520. sde_enc->cur_master);
  2521. trace_sde_encoder_underrun(DRMID(drm_enc),
  2522. atomic_read(&phy_enc->underrun_cnt));
  2523. SDE_DBG_CTRL("stop_ftrace");
  2524. SDE_DBG_CTRL("panic_underrun");
  2525. SDE_ATRACE_END("encoder_underrun_callback");
  2526. }
  2527. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2528. void (*vbl_cb)(void *), void *vbl_data)
  2529. {
  2530. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2531. unsigned long lock_flags;
  2532. bool enable;
  2533. int i;
  2534. enable = vbl_cb ? true : false;
  2535. if (!drm_enc) {
  2536. SDE_ERROR("invalid encoder\n");
  2537. return;
  2538. }
  2539. SDE_DEBUG_ENC(sde_enc, "\n");
  2540. SDE_EVT32(DRMID(drm_enc), enable);
  2541. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2542. sde_enc->crtc_vblank_cb = vbl_cb;
  2543. sde_enc->crtc_vblank_cb_data = vbl_data;
  2544. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2545. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2546. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2547. if (phys && phys->ops.control_vblank_irq)
  2548. phys->ops.control_vblank_irq(phys, enable);
  2549. }
  2550. sde_enc->vblank_enabled = enable;
  2551. }
  2552. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2553. void (*frame_event_cb)(void *, u32 event),
  2554. struct drm_crtc *crtc)
  2555. {
  2556. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2557. unsigned long lock_flags;
  2558. bool enable;
  2559. enable = frame_event_cb ? true : false;
  2560. if (!drm_enc) {
  2561. SDE_ERROR("invalid encoder\n");
  2562. return;
  2563. }
  2564. SDE_DEBUG_ENC(sde_enc, "\n");
  2565. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2566. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2567. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2568. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2569. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2570. }
  2571. static void sde_encoder_frame_done_callback(
  2572. struct drm_encoder *drm_enc,
  2573. struct sde_encoder_phys *ready_phys, u32 event)
  2574. {
  2575. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2576. unsigned int i;
  2577. bool trigger = true;
  2578. bool is_cmd_mode = false;
  2579. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2580. if (!drm_enc || !sde_enc->cur_master) {
  2581. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2582. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2583. return;
  2584. }
  2585. sde_enc->crtc_frame_event_cb_data.connector =
  2586. sde_enc->cur_master->connector;
  2587. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2588. is_cmd_mode = true;
  2589. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2590. | SDE_ENCODER_FRAME_EVENT_ERROR
  2591. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2592. if (ready_phys->connector)
  2593. topology = sde_connector_get_topology_name(
  2594. ready_phys->connector);
  2595. /* One of the physical encoders has become idle */
  2596. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2597. if (sde_enc->phys_encs[i] == ready_phys) {
  2598. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2599. atomic_read(&sde_enc->frame_done_cnt[i]));
  2600. if (!atomic_add_unless(
  2601. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2602. SDE_EVT32(DRMID(drm_enc), event,
  2603. ready_phys->intf_idx,
  2604. SDE_EVTLOG_ERROR);
  2605. SDE_ERROR_ENC(sde_enc,
  2606. "intf idx:%d, event:%d\n",
  2607. ready_phys->intf_idx, event);
  2608. return;
  2609. }
  2610. }
  2611. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2612. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2613. trigger = false;
  2614. }
  2615. if (trigger) {
  2616. if (sde_enc->crtc_frame_event_cb)
  2617. sde_enc->crtc_frame_event_cb(
  2618. &sde_enc->crtc_frame_event_cb_data,
  2619. event);
  2620. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2621. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2622. -1, 0);
  2623. }
  2624. } else if (sde_enc->crtc_frame_event_cb) {
  2625. sde_enc->crtc_frame_event_cb(
  2626. &sde_enc->crtc_frame_event_cb_data, event);
  2627. }
  2628. }
  2629. static void sde_encoder_get_qsync_fps_callback(
  2630. struct drm_encoder *drm_enc,
  2631. u32 *qsync_fps)
  2632. {
  2633. struct msm_display_info *disp_info;
  2634. struct sde_encoder_virt *sde_enc;
  2635. if (!qsync_fps)
  2636. return;
  2637. *qsync_fps = 0;
  2638. if (!drm_enc) {
  2639. SDE_ERROR("invalid drm encoder\n");
  2640. return;
  2641. }
  2642. sde_enc = to_sde_encoder_virt(drm_enc);
  2643. disp_info = &sde_enc->disp_info;
  2644. *qsync_fps = disp_info->qsync_min_fps;
  2645. }
  2646. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2647. {
  2648. struct sde_encoder_virt *sde_enc;
  2649. if (!drm_enc) {
  2650. SDE_ERROR("invalid drm encoder\n");
  2651. return -EINVAL;
  2652. }
  2653. sde_enc = to_sde_encoder_virt(drm_enc);
  2654. sde_encoder_resource_control(&sde_enc->base,
  2655. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2656. return 0;
  2657. }
  2658. /**
  2659. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2660. * drm_enc: Pointer to drm encoder structure
  2661. * phys: Pointer to physical encoder structure
  2662. * extra_flush: Additional bit mask to include in flush trigger
  2663. */
  2664. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2665. struct sde_encoder_phys *phys,
  2666. struct sde_ctl_flush_cfg *extra_flush)
  2667. {
  2668. struct sde_hw_ctl *ctl;
  2669. unsigned long lock_flags;
  2670. struct sde_encoder_virt *sde_enc;
  2671. int pend_ret_fence_cnt;
  2672. struct sde_connector *c_conn;
  2673. if (!drm_enc || !phys) {
  2674. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2675. !drm_enc, !phys);
  2676. return;
  2677. }
  2678. sde_enc = to_sde_encoder_virt(drm_enc);
  2679. c_conn = to_sde_connector(phys->connector);
  2680. if (!phys->hw_pp) {
  2681. SDE_ERROR("invalid pingpong hw\n");
  2682. return;
  2683. }
  2684. ctl = phys->hw_ctl;
  2685. if (!ctl || !phys->ops.trigger_flush) {
  2686. SDE_ERROR("missing ctl/trigger cb\n");
  2687. return;
  2688. }
  2689. if (phys->split_role == ENC_ROLE_SKIP) {
  2690. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2691. "skip flush pp%d ctl%d\n",
  2692. phys->hw_pp->idx - PINGPONG_0,
  2693. ctl->idx - CTL_0);
  2694. return;
  2695. }
  2696. /* update pending counts and trigger kickoff ctl flush atomically */
  2697. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2698. if (phys->ops.is_master && phys->ops.is_master(phys))
  2699. atomic_inc(&phys->pending_retire_fence_cnt);
  2700. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2701. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2702. ctl->ops.update_bitmask) {
  2703. /* perform peripheral flush on every frame update for dp dsc */
  2704. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2705. phys->comp_ratio && c_conn->ops.update_pps) {
  2706. c_conn->ops.update_pps(phys->connector, NULL,
  2707. c_conn->display);
  2708. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2709. phys->hw_intf->idx, 1);
  2710. }
  2711. if (sde_enc->dynamic_hdr_updated)
  2712. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2713. phys->hw_intf->idx, 1);
  2714. }
  2715. if ((extra_flush && extra_flush->pending_flush_mask)
  2716. && ctl->ops.update_pending_flush)
  2717. ctl->ops.update_pending_flush(ctl, extra_flush);
  2718. phys->ops.trigger_flush(phys);
  2719. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2720. if (ctl->ops.get_pending_flush) {
  2721. struct sde_ctl_flush_cfg pending_flush = {0,};
  2722. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2723. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2724. ctl->idx - CTL_0,
  2725. pending_flush.pending_flush_mask,
  2726. pend_ret_fence_cnt);
  2727. } else {
  2728. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2729. ctl->idx - CTL_0,
  2730. pend_ret_fence_cnt);
  2731. }
  2732. }
  2733. /**
  2734. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2735. * phys: Pointer to physical encoder structure
  2736. */
  2737. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2738. {
  2739. struct sde_hw_ctl *ctl;
  2740. struct sde_encoder_virt *sde_enc;
  2741. if (!phys) {
  2742. SDE_ERROR("invalid argument(s)\n");
  2743. return;
  2744. }
  2745. if (!phys->hw_pp) {
  2746. SDE_ERROR("invalid pingpong hw\n");
  2747. return;
  2748. }
  2749. if (!phys->parent) {
  2750. SDE_ERROR("invalid parent\n");
  2751. return;
  2752. }
  2753. /* avoid ctrl start for encoder in clone mode */
  2754. if (phys->in_clone_mode)
  2755. return;
  2756. ctl = phys->hw_ctl;
  2757. sde_enc = to_sde_encoder_virt(phys->parent);
  2758. if (phys->split_role == ENC_ROLE_SKIP) {
  2759. SDE_DEBUG_ENC(sde_enc,
  2760. "skip start pp%d ctl%d\n",
  2761. phys->hw_pp->idx - PINGPONG_0,
  2762. ctl->idx - CTL_0);
  2763. return;
  2764. }
  2765. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2766. phys->ops.trigger_start(phys);
  2767. }
  2768. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2769. {
  2770. struct sde_hw_ctl *ctl;
  2771. if (!phys_enc) {
  2772. SDE_ERROR("invalid encoder\n");
  2773. return;
  2774. }
  2775. ctl = phys_enc->hw_ctl;
  2776. if (ctl && ctl->ops.trigger_flush)
  2777. ctl->ops.trigger_flush(ctl);
  2778. }
  2779. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2780. {
  2781. struct sde_hw_ctl *ctl;
  2782. if (!phys_enc) {
  2783. SDE_ERROR("invalid encoder\n");
  2784. return;
  2785. }
  2786. ctl = phys_enc->hw_ctl;
  2787. if (ctl && ctl->ops.trigger_start) {
  2788. ctl->ops.trigger_start(ctl);
  2789. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2790. }
  2791. }
  2792. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2793. {
  2794. struct sde_encoder_virt *sde_enc;
  2795. struct sde_connector *sde_con;
  2796. void *sde_con_disp;
  2797. struct sde_hw_ctl *ctl;
  2798. int rc;
  2799. if (!phys_enc) {
  2800. SDE_ERROR("invalid encoder\n");
  2801. return;
  2802. }
  2803. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2804. ctl = phys_enc->hw_ctl;
  2805. if (!ctl || !ctl->ops.reset)
  2806. return;
  2807. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2808. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2809. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2810. phys_enc->connector) {
  2811. sde_con = to_sde_connector(phys_enc->connector);
  2812. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2813. if (sde_con->ops.soft_reset) {
  2814. rc = sde_con->ops.soft_reset(sde_con_disp);
  2815. if (rc) {
  2816. SDE_ERROR_ENC(sde_enc,
  2817. "connector soft reset failure\n");
  2818. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2819. "panic");
  2820. }
  2821. }
  2822. }
  2823. phys_enc->enable_state = SDE_ENC_ENABLED;
  2824. }
  2825. /**
  2826. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2827. * Iterate through the physical encoders and perform consolidated flush
  2828. * and/or control start triggering as needed. This is done in the virtual
  2829. * encoder rather than the individual physical ones in order to handle
  2830. * use cases that require visibility into multiple physical encoders at
  2831. * a time.
  2832. * sde_enc: Pointer to virtual encoder structure
  2833. */
  2834. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2835. {
  2836. struct sde_hw_ctl *ctl;
  2837. uint32_t i;
  2838. struct sde_ctl_flush_cfg pending_flush = {0,};
  2839. u32 pending_kickoff_cnt;
  2840. struct msm_drm_private *priv = NULL;
  2841. struct sde_kms *sde_kms = NULL;
  2842. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2843. bool is_regdma_blocking = false, is_vid_mode = false;
  2844. struct sde_crtc *sde_crtc;
  2845. if (!sde_enc) {
  2846. SDE_ERROR("invalid encoder\n");
  2847. return;
  2848. }
  2849. sde_crtc = to_sde_crtc(sde_enc->crtc);
  2850. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2851. is_vid_mode = true;
  2852. is_regdma_blocking = (is_vid_mode ||
  2853. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2854. /* don't perform flush/start operations for slave encoders */
  2855. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2856. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2857. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2858. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2859. continue;
  2860. ctl = phys->hw_ctl;
  2861. if (!ctl)
  2862. continue;
  2863. if (phys->connector)
  2864. topology = sde_connector_get_topology_name(
  2865. phys->connector);
  2866. if (!phys->ops.needs_single_flush ||
  2867. !phys->ops.needs_single_flush(phys)) {
  2868. if (ctl->ops.reg_dma_flush)
  2869. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2870. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2871. } else if (ctl->ops.get_pending_flush) {
  2872. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2873. }
  2874. }
  2875. /* for split flush, combine pending flush masks and send to master */
  2876. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2877. ctl = sde_enc->cur_master->hw_ctl;
  2878. if (ctl->ops.reg_dma_flush)
  2879. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2880. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2881. &pending_flush);
  2882. }
  2883. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2884. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2885. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2886. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2887. continue;
  2888. if (!phys->ops.needs_single_flush ||
  2889. !phys->ops.needs_single_flush(phys)) {
  2890. pending_kickoff_cnt =
  2891. sde_encoder_phys_inc_pending(phys);
  2892. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2893. } else {
  2894. pending_kickoff_cnt =
  2895. sde_encoder_phys_inc_pending(phys);
  2896. SDE_EVT32(pending_kickoff_cnt,
  2897. pending_flush.pending_flush_mask,
  2898. SDE_EVTLOG_FUNC_CASE2);
  2899. }
  2900. }
  2901. if (sde_enc->misr_enable)
  2902. sde_encoder_misr_configure(&sde_enc->base, true,
  2903. sde_enc->misr_frame_count);
  2904. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2905. if (crtc_misr_info.misr_enable && sde_crtc &&
  2906. sde_crtc->misr_reconfigure) {
  2907. sde_crtc_misr_setup(sde_enc->crtc, true,
  2908. crtc_misr_info.misr_frame_count);
  2909. sde_crtc->misr_reconfigure = false;
  2910. }
  2911. _sde_encoder_trigger_start(sde_enc->cur_master);
  2912. if (sde_enc->elevated_ahb_vote) {
  2913. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2914. priv = sde_enc->base.dev->dev_private;
  2915. if (sde_kms != NULL) {
  2916. sde_power_scale_reg_bus(&priv->phandle,
  2917. VOTE_INDEX_LOW,
  2918. false);
  2919. }
  2920. sde_enc->elevated_ahb_vote = false;
  2921. }
  2922. }
  2923. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2924. struct drm_encoder *drm_enc,
  2925. unsigned long *affected_displays,
  2926. int num_active_phys)
  2927. {
  2928. struct sde_encoder_virt *sde_enc;
  2929. struct sde_encoder_phys *master;
  2930. enum sde_rm_topology_name topology;
  2931. bool is_right_only;
  2932. if (!drm_enc || !affected_displays)
  2933. return;
  2934. sde_enc = to_sde_encoder_virt(drm_enc);
  2935. master = sde_enc->cur_master;
  2936. if (!master || !master->connector)
  2937. return;
  2938. topology = sde_connector_get_topology_name(master->connector);
  2939. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2940. return;
  2941. /*
  2942. * For pingpong split, the slave pingpong won't generate IRQs. For
  2943. * right-only updates, we can't swap pingpongs, or simply swap the
  2944. * master/slave assignment, we actually have to swap the interfaces
  2945. * so that the master physical encoder will use a pingpong/interface
  2946. * that generates irqs on which to wait.
  2947. */
  2948. is_right_only = !test_bit(0, affected_displays) &&
  2949. test_bit(1, affected_displays);
  2950. if (is_right_only && !sde_enc->intfs_swapped) {
  2951. /* right-only update swap interfaces */
  2952. swap(sde_enc->phys_encs[0]->intf_idx,
  2953. sde_enc->phys_encs[1]->intf_idx);
  2954. sde_enc->intfs_swapped = true;
  2955. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2956. /* left-only or full update, swap back */
  2957. swap(sde_enc->phys_encs[0]->intf_idx,
  2958. sde_enc->phys_encs[1]->intf_idx);
  2959. sde_enc->intfs_swapped = false;
  2960. }
  2961. SDE_DEBUG_ENC(sde_enc,
  2962. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2963. is_right_only, sde_enc->intfs_swapped,
  2964. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2965. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2966. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2967. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2968. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2969. *affected_displays);
  2970. /* ppsplit always uses master since ppslave invalid for irqs*/
  2971. if (num_active_phys == 1)
  2972. *affected_displays = BIT(0);
  2973. }
  2974. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2975. struct sde_encoder_kickoff_params *params)
  2976. {
  2977. struct sde_encoder_virt *sde_enc;
  2978. struct sde_encoder_phys *phys;
  2979. int i, num_active_phys;
  2980. bool master_assigned = false;
  2981. if (!drm_enc || !params)
  2982. return;
  2983. sde_enc = to_sde_encoder_virt(drm_enc);
  2984. if (sde_enc->num_phys_encs <= 1)
  2985. return;
  2986. /* count bits set */
  2987. num_active_phys = hweight_long(params->affected_displays);
  2988. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2989. params->affected_displays, num_active_phys);
  2990. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2991. num_active_phys);
  2992. /* for left/right only update, ppsplit master switches interface */
  2993. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2994. &params->affected_displays, num_active_phys);
  2995. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2996. enum sde_enc_split_role prv_role, new_role;
  2997. bool active = false;
  2998. phys = sde_enc->phys_encs[i];
  2999. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3000. continue;
  3001. active = test_bit(i, &params->affected_displays);
  3002. prv_role = phys->split_role;
  3003. if (active && num_active_phys == 1)
  3004. new_role = ENC_ROLE_SOLO;
  3005. else if (active && !master_assigned)
  3006. new_role = ENC_ROLE_MASTER;
  3007. else if (active)
  3008. new_role = ENC_ROLE_SLAVE;
  3009. else
  3010. new_role = ENC_ROLE_SKIP;
  3011. phys->ops.update_split_role(phys, new_role);
  3012. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3013. sde_enc->cur_master = phys;
  3014. master_assigned = true;
  3015. }
  3016. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3017. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3018. phys->split_role, active);
  3019. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3020. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3021. phys->split_role, active, num_active_phys);
  3022. }
  3023. }
  3024. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3025. {
  3026. struct sde_encoder_virt *sde_enc;
  3027. struct msm_display_info *disp_info;
  3028. if (!drm_enc) {
  3029. SDE_ERROR("invalid encoder\n");
  3030. return false;
  3031. }
  3032. sde_enc = to_sde_encoder_virt(drm_enc);
  3033. disp_info = &sde_enc->disp_info;
  3034. return (disp_info->curr_panel_mode == mode);
  3035. }
  3036. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3037. {
  3038. struct sde_encoder_virt *sde_enc;
  3039. struct sde_encoder_phys *phys;
  3040. unsigned int i;
  3041. struct sde_hw_ctl *ctl;
  3042. if (!drm_enc) {
  3043. SDE_ERROR("invalid encoder\n");
  3044. return;
  3045. }
  3046. sde_enc = to_sde_encoder_virt(drm_enc);
  3047. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3048. phys = sde_enc->phys_encs[i];
  3049. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3050. sde_encoder_check_curr_mode(drm_enc,
  3051. MSM_DISPLAY_CMD_MODE)) {
  3052. ctl = phys->hw_ctl;
  3053. if (ctl->ops.trigger_pending)
  3054. /* update only for command mode primary ctl */
  3055. ctl->ops.trigger_pending(ctl);
  3056. }
  3057. }
  3058. sde_enc->idle_pc_restore = false;
  3059. }
  3060. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3061. {
  3062. struct sde_encoder_virt *sde_enc = container_of(work,
  3063. struct sde_encoder_virt, esd_trigger_work);
  3064. if (!sde_enc) {
  3065. SDE_ERROR("invalid sde encoder\n");
  3066. return;
  3067. }
  3068. sde_encoder_resource_control(&sde_enc->base,
  3069. SDE_ENC_RC_EVENT_KICKOFF);
  3070. }
  3071. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3072. {
  3073. struct sde_encoder_virt *sde_enc = container_of(work,
  3074. struct sde_encoder_virt, input_event_work);
  3075. if (!sde_enc) {
  3076. SDE_ERROR("invalid sde encoder\n");
  3077. return;
  3078. }
  3079. sde_encoder_resource_control(&sde_enc->base,
  3080. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3081. }
  3082. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3083. {
  3084. struct sde_encoder_virt *sde_enc = container_of(work,
  3085. struct sde_encoder_virt, early_wakeup_work);
  3086. if (!sde_enc) {
  3087. SDE_ERROR("invalid sde encoder\n");
  3088. return;
  3089. }
  3090. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3091. sde_encoder_resource_control(&sde_enc->base,
  3092. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3093. SDE_ATRACE_END("encoder_early_wakeup");
  3094. }
  3095. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3096. {
  3097. struct sde_encoder_virt *sde_enc = NULL;
  3098. struct msm_drm_thread *disp_thread = NULL;
  3099. struct msm_drm_private *priv = NULL;
  3100. priv = drm_enc->dev->dev_private;
  3101. sde_enc = to_sde_encoder_virt(drm_enc);
  3102. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3103. SDE_DEBUG_ENC(sde_enc,
  3104. "should only early wake up command mode display\n");
  3105. return;
  3106. }
  3107. if (!sde_enc->crtc || (sde_enc->crtc->index
  3108. >= ARRAY_SIZE(priv->event_thread))) {
  3109. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3110. sde_enc->crtc == NULL,
  3111. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3112. return;
  3113. }
  3114. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3115. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3116. kthread_queue_work(&disp_thread->worker,
  3117. &sde_enc->early_wakeup_work);
  3118. SDE_ATRACE_END("queue_early_wakeup_work");
  3119. }
  3120. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3121. {
  3122. static const uint64_t timeout_us = 50000;
  3123. static const uint64_t sleep_us = 20;
  3124. struct sde_encoder_virt *sde_enc;
  3125. ktime_t cur_ktime, exp_ktime;
  3126. uint32_t line_count, tmp, i;
  3127. if (!drm_enc) {
  3128. SDE_ERROR("invalid encoder\n");
  3129. return -EINVAL;
  3130. }
  3131. sde_enc = to_sde_encoder_virt(drm_enc);
  3132. if (!sde_enc->cur_master ||
  3133. !sde_enc->cur_master->ops.get_line_count) {
  3134. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3135. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3136. return -EINVAL;
  3137. }
  3138. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3139. line_count = sde_enc->cur_master->ops.get_line_count(
  3140. sde_enc->cur_master);
  3141. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3142. tmp = line_count;
  3143. line_count = sde_enc->cur_master->ops.get_line_count(
  3144. sde_enc->cur_master);
  3145. if (line_count < tmp) {
  3146. SDE_EVT32(DRMID(drm_enc), line_count);
  3147. return 0;
  3148. }
  3149. cur_ktime = ktime_get();
  3150. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3151. break;
  3152. usleep_range(sleep_us / 2, sleep_us);
  3153. }
  3154. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3155. return -ETIMEDOUT;
  3156. }
  3157. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3158. {
  3159. struct drm_encoder *drm_enc;
  3160. struct sde_rm_hw_iter rm_iter;
  3161. bool lm_valid = false;
  3162. bool intf_valid = false;
  3163. if (!phys_enc || !phys_enc->parent) {
  3164. SDE_ERROR("invalid encoder\n");
  3165. return -EINVAL;
  3166. }
  3167. drm_enc = phys_enc->parent;
  3168. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3169. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3170. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3171. phys_enc->has_intf_te)) {
  3172. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3173. SDE_HW_BLK_INTF);
  3174. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3175. struct sde_hw_intf *hw_intf =
  3176. (struct sde_hw_intf *)rm_iter.hw;
  3177. if (!hw_intf)
  3178. continue;
  3179. if (phys_enc->hw_ctl->ops.update_bitmask)
  3180. phys_enc->hw_ctl->ops.update_bitmask(
  3181. phys_enc->hw_ctl,
  3182. SDE_HW_FLUSH_INTF,
  3183. hw_intf->idx, 1);
  3184. intf_valid = true;
  3185. }
  3186. if (!intf_valid) {
  3187. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3188. "intf not found to flush\n");
  3189. return -EFAULT;
  3190. }
  3191. } else {
  3192. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3193. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3194. struct sde_hw_mixer *hw_lm =
  3195. (struct sde_hw_mixer *)rm_iter.hw;
  3196. if (!hw_lm)
  3197. continue;
  3198. /* update LM flush for HW without INTF TE */
  3199. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3200. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3201. phys_enc->hw_ctl,
  3202. hw_lm->idx, 1);
  3203. lm_valid = true;
  3204. }
  3205. if (!lm_valid) {
  3206. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3207. "lm not found to flush\n");
  3208. return -EFAULT;
  3209. }
  3210. }
  3211. return 0;
  3212. }
  3213. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3214. struct sde_encoder_virt *sde_enc)
  3215. {
  3216. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3217. struct sde_hw_mdp *mdptop = NULL;
  3218. sde_enc->dynamic_hdr_updated = false;
  3219. if (sde_enc->cur_master) {
  3220. mdptop = sde_enc->cur_master->hw_mdptop;
  3221. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3222. sde_enc->cur_master->connector);
  3223. }
  3224. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3225. return;
  3226. if (mdptop->ops.set_hdr_plus_metadata) {
  3227. sde_enc->dynamic_hdr_updated = true;
  3228. mdptop->ops.set_hdr_plus_metadata(
  3229. mdptop, dhdr_meta->dynamic_hdr_payload,
  3230. dhdr_meta->dynamic_hdr_payload_size,
  3231. sde_enc->cur_master->intf_idx == INTF_0 ?
  3232. 0 : 1);
  3233. }
  3234. }
  3235. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3236. {
  3237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3238. struct sde_encoder_phys *phys;
  3239. int i;
  3240. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3241. phys = sde_enc->phys_encs[i];
  3242. if (phys && phys->ops.hw_reset)
  3243. phys->ops.hw_reset(phys);
  3244. }
  3245. }
  3246. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3247. struct sde_encoder_kickoff_params *params)
  3248. {
  3249. struct sde_encoder_virt *sde_enc;
  3250. struct sde_encoder_phys *phys;
  3251. struct sde_kms *sde_kms = NULL;
  3252. struct sde_crtc *sde_crtc;
  3253. bool needs_hw_reset = false, is_cmd_mode;
  3254. int i, rc, ret = 0;
  3255. struct msm_display_info *disp_info;
  3256. if (!drm_enc || !params || !drm_enc->dev ||
  3257. !drm_enc->dev->dev_private) {
  3258. SDE_ERROR("invalid args\n");
  3259. return -EINVAL;
  3260. }
  3261. sde_enc = to_sde_encoder_virt(drm_enc);
  3262. sde_kms = sde_encoder_get_kms(drm_enc);
  3263. if (!sde_kms)
  3264. return -EINVAL;
  3265. disp_info = &sde_enc->disp_info;
  3266. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3267. SDE_DEBUG_ENC(sde_enc, "\n");
  3268. SDE_EVT32(DRMID(drm_enc));
  3269. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3270. MSM_DISPLAY_CMD_MODE);
  3271. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3272. && is_cmd_mode)
  3273. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3274. sde_enc->cur_master->connector->state,
  3275. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3276. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3277. /* prepare for next kickoff, may include waiting on previous kickoff */
  3278. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3279. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3280. phys = sde_enc->phys_encs[i];
  3281. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3282. params->recovery_events_enabled =
  3283. sde_enc->recovery_events_enabled;
  3284. if (phys) {
  3285. if (phys->ops.prepare_for_kickoff) {
  3286. rc = phys->ops.prepare_for_kickoff(
  3287. phys, params);
  3288. if (rc)
  3289. ret = rc;
  3290. }
  3291. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3292. needs_hw_reset = true;
  3293. _sde_encoder_setup_dither(phys);
  3294. if (sde_enc->cur_master &&
  3295. sde_connector_is_qsync_updated(
  3296. sde_enc->cur_master->connector)) {
  3297. _helper_flush_qsync(phys);
  3298. }
  3299. }
  3300. }
  3301. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3302. if (rc) {
  3303. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3304. ret = rc;
  3305. goto end;
  3306. }
  3307. /* if any phys needs reset, reset all phys, in-order */
  3308. if (needs_hw_reset)
  3309. sde_encoder_needs_hw_reset(drm_enc);
  3310. _sde_encoder_update_master(drm_enc, params);
  3311. _sde_encoder_update_roi(drm_enc);
  3312. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3313. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3314. if (rc) {
  3315. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3316. sde_enc->cur_master->connector->base.id,
  3317. rc);
  3318. ret = rc;
  3319. }
  3320. }
  3321. if (sde_enc->cur_master &&
  3322. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3323. !sde_enc->cur_master->cont_splash_enabled)) {
  3324. rc = sde_encoder_dce_setup(sde_enc, params);
  3325. if (rc) {
  3326. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3327. ret = rc;
  3328. }
  3329. }
  3330. sde_encoder_dce_flush(sde_enc);
  3331. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3332. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3333. sde_enc->cur_master, sde_kms->qdss_enabled);
  3334. end:
  3335. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3336. return ret;
  3337. }
  3338. /**
  3339. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3340. * with the specified encoder, and unstage all pipes from it
  3341. * @encoder: encoder pointer
  3342. * Returns: 0 on success
  3343. */
  3344. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3345. {
  3346. struct sde_encoder_virt *sde_enc;
  3347. struct sde_encoder_phys *phys;
  3348. unsigned int i;
  3349. int rc = 0;
  3350. if (!drm_enc) {
  3351. SDE_ERROR("invalid encoder\n");
  3352. return -EINVAL;
  3353. }
  3354. sde_enc = to_sde_encoder_virt(drm_enc);
  3355. SDE_ATRACE_BEGIN("encoder_release_lm");
  3356. SDE_DEBUG_ENC(sde_enc, "\n");
  3357. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3358. phys = sde_enc->phys_encs[i];
  3359. if (!phys)
  3360. continue;
  3361. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3362. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3363. if (rc)
  3364. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3365. }
  3366. SDE_ATRACE_END("encoder_release_lm");
  3367. return rc;
  3368. }
  3369. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3370. {
  3371. struct sde_encoder_virt *sde_enc;
  3372. struct sde_encoder_phys *phys;
  3373. unsigned int i;
  3374. if (!drm_enc) {
  3375. SDE_ERROR("invalid encoder\n");
  3376. return;
  3377. }
  3378. SDE_ATRACE_BEGIN("encoder_kickoff");
  3379. sde_enc = to_sde_encoder_virt(drm_enc);
  3380. SDE_DEBUG_ENC(sde_enc, "\n");
  3381. /* create a 'no pipes' commit to release buffers on errors */
  3382. if (is_error)
  3383. _sde_encoder_reset_ctl_hw(drm_enc);
  3384. /* All phys encs are ready to go, trigger the kickoff */
  3385. _sde_encoder_kickoff_phys(sde_enc);
  3386. /* allow phys encs to handle any post-kickoff business */
  3387. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3388. phys = sde_enc->phys_encs[i];
  3389. if (phys && phys->ops.handle_post_kickoff)
  3390. phys->ops.handle_post_kickoff(phys);
  3391. }
  3392. SDE_ATRACE_END("encoder_kickoff");
  3393. }
  3394. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3395. struct sde_hw_pp_vsync_info *info)
  3396. {
  3397. struct sde_encoder_virt *sde_enc;
  3398. struct sde_encoder_phys *phys;
  3399. int i, ret;
  3400. if (!drm_enc || !info)
  3401. return;
  3402. sde_enc = to_sde_encoder_virt(drm_enc);
  3403. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3404. phys = sde_enc->phys_encs[i];
  3405. if (phys && phys->hw_intf && phys->hw_pp
  3406. && phys->hw_intf->ops.get_vsync_info) {
  3407. ret = phys->hw_intf->ops.get_vsync_info(
  3408. phys->hw_intf, &info[i]);
  3409. if (!ret) {
  3410. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3411. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3412. }
  3413. }
  3414. }
  3415. }
  3416. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3417. u32 *transfer_time_us)
  3418. {
  3419. struct sde_encoder_virt *sde_enc;
  3420. struct msm_mode_info *info;
  3421. if (!drm_enc || !transfer_time_us) {
  3422. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3423. !transfer_time_us);
  3424. return;
  3425. }
  3426. sde_enc = to_sde_encoder_virt(drm_enc);
  3427. info = &sde_enc->mode_info;
  3428. *transfer_time_us = info->mdp_transfer_time_us;
  3429. }
  3430. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3431. struct drm_framebuffer *fb)
  3432. {
  3433. struct drm_encoder *drm_enc;
  3434. struct sde_hw_mixer_cfg mixer;
  3435. struct sde_rm_hw_iter lm_iter;
  3436. bool lm_valid = false;
  3437. if (!phys_enc || !phys_enc->parent) {
  3438. SDE_ERROR("invalid encoder\n");
  3439. return -EINVAL;
  3440. }
  3441. drm_enc = phys_enc->parent;
  3442. memset(&mixer, 0, sizeof(mixer));
  3443. /* reset associated CTL/LMs */
  3444. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3445. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3446. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3447. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3448. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3449. if (!hw_lm)
  3450. continue;
  3451. /* need to flush LM to remove it */
  3452. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3453. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3454. phys_enc->hw_ctl,
  3455. hw_lm->idx, 1);
  3456. if (fb) {
  3457. /* assume a single LM if targeting a frame buffer */
  3458. if (lm_valid)
  3459. continue;
  3460. mixer.out_height = fb->height;
  3461. mixer.out_width = fb->width;
  3462. if (hw_lm->ops.setup_mixer_out)
  3463. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3464. }
  3465. lm_valid = true;
  3466. /* only enable border color on LM */
  3467. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3468. phys_enc->hw_ctl->ops.setup_blendstage(
  3469. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3470. }
  3471. if (!lm_valid) {
  3472. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3473. return -EFAULT;
  3474. }
  3475. return 0;
  3476. }
  3477. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3478. {
  3479. struct sde_encoder_virt *sde_enc;
  3480. struct sde_encoder_phys *phys;
  3481. int i, rc = 0, ret = 0;
  3482. struct sde_hw_ctl *ctl;
  3483. if (!drm_enc) {
  3484. SDE_ERROR("invalid encoder\n");
  3485. return -EINVAL;
  3486. }
  3487. sde_enc = to_sde_encoder_virt(drm_enc);
  3488. /* update the qsync parameters for the current frame */
  3489. if (sde_enc->cur_master)
  3490. sde_connector_set_qsync_params(
  3491. sde_enc->cur_master->connector);
  3492. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3493. phys = sde_enc->phys_encs[i];
  3494. if (phys && phys->ops.prepare_commit)
  3495. phys->ops.prepare_commit(phys);
  3496. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3497. ret = -ETIMEDOUT;
  3498. if (phys && phys->hw_ctl) {
  3499. ctl = phys->hw_ctl;
  3500. /*
  3501. * avoid clearing the pending flush during the first
  3502. * frame update after idle power collpase as the
  3503. * restore path would have updated the pending flush
  3504. */
  3505. if (!sde_enc->idle_pc_restore &&
  3506. ctl->ops.clear_pending_flush)
  3507. ctl->ops.clear_pending_flush(ctl);
  3508. }
  3509. }
  3510. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3511. rc = sde_connector_prepare_commit(
  3512. sde_enc->cur_master->connector);
  3513. if (rc)
  3514. SDE_ERROR_ENC(sde_enc,
  3515. "prepare commit failed conn %d rc %d\n",
  3516. sde_enc->cur_master->connector->base.id,
  3517. rc);
  3518. }
  3519. return ret;
  3520. }
  3521. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3522. bool enable, u32 frame_count)
  3523. {
  3524. if (!phys_enc)
  3525. return;
  3526. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3527. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3528. enable, frame_count);
  3529. }
  3530. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3531. bool nonblock, u32 *misr_value)
  3532. {
  3533. if (!phys_enc)
  3534. return -EINVAL;
  3535. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3536. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3537. nonblock, misr_value) : -ENOTSUPP;
  3538. }
  3539. #ifdef CONFIG_DEBUG_FS
  3540. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3541. {
  3542. struct sde_encoder_virt *sde_enc;
  3543. int i;
  3544. if (!s || !s->private)
  3545. return -EINVAL;
  3546. sde_enc = s->private;
  3547. mutex_lock(&sde_enc->enc_lock);
  3548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3549. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3550. if (!phys)
  3551. continue;
  3552. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3553. phys->intf_idx - INTF_0,
  3554. atomic_read(&phys->vsync_cnt),
  3555. atomic_read(&phys->underrun_cnt));
  3556. switch (phys->intf_mode) {
  3557. case INTF_MODE_VIDEO:
  3558. seq_puts(s, "mode: video\n");
  3559. break;
  3560. case INTF_MODE_CMD:
  3561. seq_puts(s, "mode: command\n");
  3562. break;
  3563. case INTF_MODE_WB_BLOCK:
  3564. seq_puts(s, "mode: wb block\n");
  3565. break;
  3566. case INTF_MODE_WB_LINE:
  3567. seq_puts(s, "mode: wb line\n");
  3568. break;
  3569. default:
  3570. seq_puts(s, "mode: ???\n");
  3571. break;
  3572. }
  3573. }
  3574. mutex_unlock(&sde_enc->enc_lock);
  3575. return 0;
  3576. }
  3577. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3578. struct file *file)
  3579. {
  3580. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3581. }
  3582. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3583. const char __user *user_buf, size_t count, loff_t *ppos)
  3584. {
  3585. struct sde_encoder_virt *sde_enc;
  3586. char buf[MISR_BUFF_SIZE + 1];
  3587. size_t buff_copy;
  3588. u32 frame_count, enable;
  3589. struct sde_kms *sde_kms = NULL;
  3590. struct drm_encoder *drm_enc;
  3591. if (!file || !file->private_data)
  3592. return -EINVAL;
  3593. sde_enc = file->private_data;
  3594. if (!sde_enc)
  3595. return -EINVAL;
  3596. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3597. if (!sde_kms)
  3598. return -EINVAL;
  3599. drm_enc = &sde_enc->base;
  3600. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3601. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3602. return -ENOTSUPP;
  3603. }
  3604. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3605. if (copy_from_user(buf, user_buf, buff_copy))
  3606. return -EINVAL;
  3607. buf[buff_copy] = 0; /* end of string */
  3608. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3609. return -EINVAL;
  3610. sde_enc->misr_enable = enable;
  3611. sde_enc->misr_reconfigure = true;
  3612. sde_enc->misr_frame_count = frame_count;
  3613. return count;
  3614. }
  3615. static ssize_t _sde_encoder_misr_read(struct file *file,
  3616. char __user *user_buff, size_t count, loff_t *ppos)
  3617. {
  3618. struct sde_encoder_virt *sde_enc;
  3619. struct sde_kms *sde_kms = NULL;
  3620. struct drm_encoder *drm_enc;
  3621. int i = 0, len = 0;
  3622. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3623. int rc;
  3624. if (*ppos)
  3625. return 0;
  3626. if (!file || !file->private_data)
  3627. return -EINVAL;
  3628. sde_enc = file->private_data;
  3629. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3630. if (!sde_kms)
  3631. return -EINVAL;
  3632. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3633. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3634. return -ENOTSUPP;
  3635. }
  3636. drm_enc = &sde_enc->base;
  3637. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3638. if (rc < 0)
  3639. return rc;
  3640. if (!sde_enc->misr_enable) {
  3641. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3642. "disabled\n");
  3643. goto buff_check;
  3644. }
  3645. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3646. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3647. u32 misr_value = 0;
  3648. if (!phys || !phys->ops.collect_misr) {
  3649. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3650. "invalid\n");
  3651. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3652. continue;
  3653. }
  3654. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3655. if (rc) {
  3656. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3657. "invalid\n");
  3658. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3659. rc);
  3660. continue;
  3661. } else {
  3662. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3663. "Intf idx:%d\n",
  3664. phys->intf_idx - INTF_0);
  3665. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3666. "0x%x\n", misr_value);
  3667. }
  3668. }
  3669. buff_check:
  3670. if (count <= len) {
  3671. len = 0;
  3672. goto end;
  3673. }
  3674. if (copy_to_user(user_buff, buf, len)) {
  3675. len = -EFAULT;
  3676. goto end;
  3677. }
  3678. *ppos += len; /* increase offset */
  3679. end:
  3680. pm_runtime_put_sync(drm_enc->dev->dev);
  3681. return len;
  3682. }
  3683. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3684. {
  3685. struct sde_encoder_virt *sde_enc;
  3686. struct sde_kms *sde_kms;
  3687. int i;
  3688. static const struct file_operations debugfs_status_fops = {
  3689. .open = _sde_encoder_debugfs_status_open,
  3690. .read = seq_read,
  3691. .llseek = seq_lseek,
  3692. .release = single_release,
  3693. };
  3694. static const struct file_operations debugfs_misr_fops = {
  3695. .open = simple_open,
  3696. .read = _sde_encoder_misr_read,
  3697. .write = _sde_encoder_misr_setup,
  3698. };
  3699. char name[SDE_NAME_SIZE];
  3700. if (!drm_enc) {
  3701. SDE_ERROR("invalid encoder\n");
  3702. return -EINVAL;
  3703. }
  3704. sde_enc = to_sde_encoder_virt(drm_enc);
  3705. sde_kms = sde_encoder_get_kms(drm_enc);
  3706. if (!sde_kms) {
  3707. SDE_ERROR("invalid sde_kms\n");
  3708. return -EINVAL;
  3709. }
  3710. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3711. /* create overall sub-directory for the encoder */
  3712. sde_enc->debugfs_root = debugfs_create_dir(name,
  3713. drm_enc->dev->primary->debugfs_root);
  3714. if (!sde_enc->debugfs_root)
  3715. return -ENOMEM;
  3716. /* don't error check these */
  3717. debugfs_create_file("status", 0400,
  3718. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3719. debugfs_create_file("misr_data", 0600,
  3720. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3721. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3722. &sde_enc->idle_pc_enabled);
  3723. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3724. &sde_enc->frame_trigger_mode);
  3725. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3726. if (sde_enc->phys_encs[i] &&
  3727. sde_enc->phys_encs[i]->ops.late_register)
  3728. sde_enc->phys_encs[i]->ops.late_register(
  3729. sde_enc->phys_encs[i],
  3730. sde_enc->debugfs_root);
  3731. return 0;
  3732. }
  3733. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3734. {
  3735. struct sde_encoder_virt *sde_enc;
  3736. if (!drm_enc)
  3737. return;
  3738. sde_enc = to_sde_encoder_virt(drm_enc);
  3739. debugfs_remove_recursive(sde_enc->debugfs_root);
  3740. }
  3741. #else
  3742. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3743. {
  3744. return 0;
  3745. }
  3746. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3747. {
  3748. }
  3749. #endif
  3750. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3751. {
  3752. return _sde_encoder_init_debugfs(encoder);
  3753. }
  3754. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3755. {
  3756. _sde_encoder_destroy_debugfs(encoder);
  3757. }
  3758. static int sde_encoder_virt_add_phys_encs(
  3759. struct msm_display_info *disp_info,
  3760. struct sde_encoder_virt *sde_enc,
  3761. struct sde_enc_phys_init_params *params)
  3762. {
  3763. struct sde_encoder_phys *enc = NULL;
  3764. u32 display_caps = disp_info->capabilities;
  3765. SDE_DEBUG_ENC(sde_enc, "\n");
  3766. /*
  3767. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3768. * in this function, check up-front.
  3769. */
  3770. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3771. ARRAY_SIZE(sde_enc->phys_encs)) {
  3772. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3773. sde_enc->num_phys_encs);
  3774. return -EINVAL;
  3775. }
  3776. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3777. enc = sde_encoder_phys_vid_init(params);
  3778. if (IS_ERR_OR_NULL(enc)) {
  3779. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3780. PTR_ERR(enc));
  3781. return !enc ? -EINVAL : PTR_ERR(enc);
  3782. }
  3783. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3784. }
  3785. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3786. enc = sde_encoder_phys_cmd_init(params);
  3787. if (IS_ERR_OR_NULL(enc)) {
  3788. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3789. PTR_ERR(enc));
  3790. return !enc ? -EINVAL : PTR_ERR(enc);
  3791. }
  3792. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3793. }
  3794. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3795. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3796. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3797. else
  3798. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3799. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3800. ++sde_enc->num_phys_encs;
  3801. return 0;
  3802. }
  3803. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3804. struct sde_enc_phys_init_params *params)
  3805. {
  3806. struct sde_encoder_phys *enc = NULL;
  3807. if (!sde_enc) {
  3808. SDE_ERROR("invalid encoder\n");
  3809. return -EINVAL;
  3810. }
  3811. SDE_DEBUG_ENC(sde_enc, "\n");
  3812. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3813. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3814. sde_enc->num_phys_encs);
  3815. return -EINVAL;
  3816. }
  3817. enc = sde_encoder_phys_wb_init(params);
  3818. if (IS_ERR_OR_NULL(enc)) {
  3819. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3820. PTR_ERR(enc));
  3821. return !enc ? -EINVAL : PTR_ERR(enc);
  3822. }
  3823. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3824. ++sde_enc->num_phys_encs;
  3825. return 0;
  3826. }
  3827. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3828. struct sde_kms *sde_kms,
  3829. struct msm_display_info *disp_info,
  3830. int *drm_enc_mode)
  3831. {
  3832. int ret = 0;
  3833. int i = 0;
  3834. enum sde_intf_type intf_type;
  3835. struct sde_encoder_virt_ops parent_ops = {
  3836. sde_encoder_vblank_callback,
  3837. sde_encoder_underrun_callback,
  3838. sde_encoder_frame_done_callback,
  3839. sde_encoder_get_qsync_fps_callback,
  3840. };
  3841. struct sde_enc_phys_init_params phys_params;
  3842. if (!sde_enc || !sde_kms) {
  3843. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3844. !sde_enc, !sde_kms);
  3845. return -EINVAL;
  3846. }
  3847. memset(&phys_params, 0, sizeof(phys_params));
  3848. phys_params.sde_kms = sde_kms;
  3849. phys_params.parent = &sde_enc->base;
  3850. phys_params.parent_ops = parent_ops;
  3851. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3852. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3853. SDE_DEBUG("\n");
  3854. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3855. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3856. intf_type = INTF_DSI;
  3857. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3858. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3859. intf_type = INTF_HDMI;
  3860. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3861. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3862. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3863. else
  3864. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3865. intf_type = INTF_DP;
  3866. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3867. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3868. intf_type = INTF_WB;
  3869. } else {
  3870. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3871. return -EINVAL;
  3872. }
  3873. WARN_ON(disp_info->num_of_h_tiles < 1);
  3874. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3875. sde_enc->te_source = disp_info->te_source;
  3876. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3877. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3878. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3879. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3880. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  3881. mutex_lock(&sde_enc->enc_lock);
  3882. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3883. /*
  3884. * Left-most tile is at index 0, content is controller id
  3885. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3886. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3887. */
  3888. u32 controller_id = disp_info->h_tile_instance[i];
  3889. if (disp_info->num_of_h_tiles > 1) {
  3890. if (i == 0)
  3891. phys_params.split_role = ENC_ROLE_MASTER;
  3892. else
  3893. phys_params.split_role = ENC_ROLE_SLAVE;
  3894. } else {
  3895. phys_params.split_role = ENC_ROLE_SOLO;
  3896. }
  3897. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3898. i, controller_id, phys_params.split_role);
  3899. if (sde_enc->ops.phys_init) {
  3900. struct sde_encoder_phys *enc;
  3901. enc = sde_enc->ops.phys_init(intf_type,
  3902. controller_id,
  3903. &phys_params);
  3904. if (enc) {
  3905. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3906. enc;
  3907. ++sde_enc->num_phys_encs;
  3908. } else
  3909. SDE_ERROR_ENC(sde_enc,
  3910. "failed to add phys encs\n");
  3911. continue;
  3912. }
  3913. if (intf_type == INTF_WB) {
  3914. phys_params.intf_idx = INTF_MAX;
  3915. phys_params.wb_idx = sde_encoder_get_wb(
  3916. sde_kms->catalog,
  3917. intf_type, controller_id);
  3918. if (phys_params.wb_idx == WB_MAX) {
  3919. SDE_ERROR_ENC(sde_enc,
  3920. "could not get wb: type %d, id %d\n",
  3921. intf_type, controller_id);
  3922. ret = -EINVAL;
  3923. }
  3924. } else {
  3925. phys_params.wb_idx = WB_MAX;
  3926. phys_params.intf_idx = sde_encoder_get_intf(
  3927. sde_kms->catalog, intf_type,
  3928. controller_id);
  3929. if (phys_params.intf_idx == INTF_MAX) {
  3930. SDE_ERROR_ENC(sde_enc,
  3931. "could not get wb: type %d, id %d\n",
  3932. intf_type, controller_id);
  3933. ret = -EINVAL;
  3934. }
  3935. }
  3936. if (!ret) {
  3937. if (intf_type == INTF_WB)
  3938. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3939. &phys_params);
  3940. else
  3941. ret = sde_encoder_virt_add_phys_encs(
  3942. disp_info,
  3943. sde_enc,
  3944. &phys_params);
  3945. if (ret)
  3946. SDE_ERROR_ENC(sde_enc,
  3947. "failed to add phys encs\n");
  3948. }
  3949. }
  3950. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3951. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3952. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3953. if (vid_phys) {
  3954. atomic_set(&vid_phys->vsync_cnt, 0);
  3955. atomic_set(&vid_phys->underrun_cnt, 0);
  3956. }
  3957. if (cmd_phys) {
  3958. atomic_set(&cmd_phys->vsync_cnt, 0);
  3959. atomic_set(&cmd_phys->underrun_cnt, 0);
  3960. }
  3961. }
  3962. mutex_unlock(&sde_enc->enc_lock);
  3963. return ret;
  3964. }
  3965. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3966. .mode_set = sde_encoder_virt_mode_set,
  3967. .disable = sde_encoder_virt_disable,
  3968. .enable = sde_encoder_virt_enable,
  3969. .atomic_check = sde_encoder_virt_atomic_check,
  3970. };
  3971. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3972. .destroy = sde_encoder_destroy,
  3973. .late_register = sde_encoder_late_register,
  3974. .early_unregister = sde_encoder_early_unregister,
  3975. };
  3976. struct drm_encoder *sde_encoder_init_with_ops(
  3977. struct drm_device *dev,
  3978. struct msm_display_info *disp_info,
  3979. const struct sde_encoder_ops *ops)
  3980. {
  3981. struct msm_drm_private *priv = dev->dev_private;
  3982. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3983. struct drm_encoder *drm_enc = NULL;
  3984. struct sde_encoder_virt *sde_enc = NULL;
  3985. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3986. char name[SDE_NAME_SIZE];
  3987. int ret = 0, i, intf_index = INTF_MAX;
  3988. struct sde_encoder_phys *phys = NULL;
  3989. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3990. if (!sde_enc) {
  3991. ret = -ENOMEM;
  3992. goto fail;
  3993. }
  3994. if (ops)
  3995. sde_enc->ops = *ops;
  3996. mutex_init(&sde_enc->enc_lock);
  3997. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3998. &drm_enc_mode);
  3999. if (ret)
  4000. goto fail;
  4001. sde_enc->cur_master = NULL;
  4002. spin_lock_init(&sde_enc->enc_spinlock);
  4003. mutex_init(&sde_enc->vblank_ctl_lock);
  4004. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4005. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4006. drm_enc = &sde_enc->base;
  4007. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4008. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4009. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4010. phys = sde_enc->phys_encs[i];
  4011. if (!phys)
  4012. continue;
  4013. if (phys->ops.is_master && phys->ops.is_master(phys))
  4014. intf_index = phys->intf_idx - INTF_0;
  4015. }
  4016. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4017. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4018. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4019. SDE_RSC_PRIMARY_DISP_CLIENT :
  4020. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4021. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4022. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4023. PTR_ERR(sde_enc->rsc_client));
  4024. sde_enc->rsc_client = NULL;
  4025. }
  4026. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4027. sde_enc->input_event_enabled) {
  4028. ret = _sde_encoder_input_handler(sde_enc);
  4029. if (ret)
  4030. SDE_ERROR(
  4031. "input handler registration failed, rc = %d\n", ret);
  4032. }
  4033. mutex_init(&sde_enc->rc_lock);
  4034. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4035. sde_encoder_off_work);
  4036. sde_enc->vblank_enabled = false;
  4037. sde_enc->qdss_status = false;
  4038. kthread_init_work(&sde_enc->input_event_work,
  4039. sde_encoder_input_event_work_handler);
  4040. kthread_init_work(&sde_enc->early_wakeup_work,
  4041. sde_encoder_early_wakeup_work_handler);
  4042. kthread_init_work(&sde_enc->esd_trigger_work,
  4043. sde_encoder_esd_trigger_work_handler);
  4044. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4045. SDE_DEBUG_ENC(sde_enc, "created\n");
  4046. return drm_enc;
  4047. fail:
  4048. SDE_ERROR("failed to create encoder\n");
  4049. if (drm_enc)
  4050. sde_encoder_destroy(drm_enc);
  4051. return ERR_PTR(ret);
  4052. }
  4053. struct drm_encoder *sde_encoder_init(
  4054. struct drm_device *dev,
  4055. struct msm_display_info *disp_info)
  4056. {
  4057. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4058. }
  4059. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4060. enum msm_event_wait event)
  4061. {
  4062. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4063. struct sde_encoder_virt *sde_enc = NULL;
  4064. int i, ret = 0;
  4065. char atrace_buf[32];
  4066. if (!drm_enc) {
  4067. SDE_ERROR("invalid encoder\n");
  4068. return -EINVAL;
  4069. }
  4070. sde_enc = to_sde_encoder_virt(drm_enc);
  4071. SDE_DEBUG_ENC(sde_enc, "\n");
  4072. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4073. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4074. switch (event) {
  4075. case MSM_ENC_COMMIT_DONE:
  4076. fn_wait = phys->ops.wait_for_commit_done;
  4077. break;
  4078. case MSM_ENC_TX_COMPLETE:
  4079. fn_wait = phys->ops.wait_for_tx_complete;
  4080. break;
  4081. case MSM_ENC_VBLANK:
  4082. fn_wait = phys->ops.wait_for_vblank;
  4083. break;
  4084. case MSM_ENC_ACTIVE_REGION:
  4085. fn_wait = phys->ops.wait_for_active;
  4086. break;
  4087. default:
  4088. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4089. event);
  4090. return -EINVAL;
  4091. }
  4092. if (phys && fn_wait) {
  4093. snprintf(atrace_buf, sizeof(atrace_buf),
  4094. "wait_completion_event_%d", event);
  4095. SDE_ATRACE_BEGIN(atrace_buf);
  4096. ret = fn_wait(phys);
  4097. SDE_ATRACE_END(atrace_buf);
  4098. if (ret)
  4099. return ret;
  4100. }
  4101. }
  4102. return ret;
  4103. }
  4104. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4105. u64 *l_bound, u64 *u_bound)
  4106. {
  4107. struct sde_encoder_virt *sde_enc;
  4108. u64 jitter_ns, frametime_ns;
  4109. struct msm_mode_info *info;
  4110. if (!drm_enc) {
  4111. SDE_ERROR("invalid encoder\n");
  4112. return;
  4113. }
  4114. sde_enc = to_sde_encoder_virt(drm_enc);
  4115. info = &sde_enc->mode_info;
  4116. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4117. jitter_ns = info->jitter_numer * frametime_ns;
  4118. do_div(jitter_ns, info->jitter_denom * 100);
  4119. *l_bound = frametime_ns - jitter_ns;
  4120. *u_bound = frametime_ns + jitter_ns;
  4121. }
  4122. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4123. {
  4124. struct sde_encoder_virt *sde_enc;
  4125. if (!drm_enc) {
  4126. SDE_ERROR("invalid encoder\n");
  4127. return 0;
  4128. }
  4129. sde_enc = to_sde_encoder_virt(drm_enc);
  4130. return sde_enc->mode_info.frame_rate;
  4131. }
  4132. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4133. {
  4134. struct sde_encoder_virt *sde_enc = NULL;
  4135. int i;
  4136. if (!encoder) {
  4137. SDE_ERROR("invalid encoder\n");
  4138. return INTF_MODE_NONE;
  4139. }
  4140. sde_enc = to_sde_encoder_virt(encoder);
  4141. if (sde_enc->cur_master)
  4142. return sde_enc->cur_master->intf_mode;
  4143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4144. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4145. if (phys)
  4146. return phys->intf_mode;
  4147. }
  4148. return INTF_MODE_NONE;
  4149. }
  4150. static void _sde_encoder_cache_hw_res_cont_splash(
  4151. struct drm_encoder *encoder,
  4152. struct sde_kms *sde_kms)
  4153. {
  4154. int i, idx;
  4155. struct sde_encoder_virt *sde_enc;
  4156. struct sde_encoder_phys *phys_enc;
  4157. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4158. sde_enc = to_sde_encoder_virt(encoder);
  4159. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4160. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4161. sde_enc->hw_pp[i] = NULL;
  4162. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4163. break;
  4164. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4165. }
  4166. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4167. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4168. sde_enc->hw_dsc[i] = NULL;
  4169. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4170. break;
  4171. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4172. }
  4173. /*
  4174. * If we have multiple phys encoders with one controller, make
  4175. * sure to populate the controller pointer in both phys encoders.
  4176. */
  4177. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4178. phys_enc = sde_enc->phys_encs[idx];
  4179. phys_enc->hw_ctl = NULL;
  4180. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4181. SDE_HW_BLK_CTL);
  4182. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4183. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4184. phys_enc->hw_ctl =
  4185. (struct sde_hw_ctl *) ctl_iter.hw;
  4186. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4187. phys_enc->intf_idx, phys_enc->hw_ctl);
  4188. }
  4189. }
  4190. }
  4191. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4192. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4193. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4194. phys->hw_intf = NULL;
  4195. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4196. break;
  4197. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4198. }
  4199. }
  4200. /**
  4201. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4202. * device bootup when cont_splash is enabled
  4203. * @drm_enc: Pointer to drm encoder structure
  4204. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4205. * @enable: boolean indicates enable or displae state of splash
  4206. * @Return: true if successful in updating the encoder structure
  4207. */
  4208. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4209. struct sde_splash_display *splash_display, bool enable)
  4210. {
  4211. struct sde_encoder_virt *sde_enc;
  4212. struct msm_drm_private *priv;
  4213. struct sde_kms *sde_kms;
  4214. struct drm_connector *conn = NULL;
  4215. struct sde_connector *sde_conn = NULL;
  4216. struct sde_connector_state *sde_conn_state = NULL;
  4217. struct drm_display_mode *drm_mode = NULL;
  4218. struct sde_encoder_phys *phys_enc;
  4219. int ret = 0, i;
  4220. if (!encoder) {
  4221. SDE_ERROR("invalid drm enc\n");
  4222. return -EINVAL;
  4223. }
  4224. sde_enc = to_sde_encoder_virt(encoder);
  4225. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4226. if (!sde_kms) {
  4227. SDE_ERROR("invalid sde_kms\n");
  4228. return -EINVAL;
  4229. }
  4230. priv = encoder->dev->dev_private;
  4231. if (!priv->num_connectors) {
  4232. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4233. return -EINVAL;
  4234. }
  4235. SDE_DEBUG_ENC(sde_enc,
  4236. "num of connectors: %d\n", priv->num_connectors);
  4237. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4238. if (!enable) {
  4239. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4240. phys_enc = sde_enc->phys_encs[i];
  4241. if (phys_enc)
  4242. phys_enc->cont_splash_enabled = false;
  4243. }
  4244. return ret;
  4245. }
  4246. if (!splash_display) {
  4247. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4248. return -EINVAL;
  4249. }
  4250. for (i = 0; i < priv->num_connectors; i++) {
  4251. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4252. priv->connectors[i]->base.id);
  4253. sde_conn = to_sde_connector(priv->connectors[i]);
  4254. if (!sde_conn->encoder) {
  4255. SDE_DEBUG_ENC(sde_enc,
  4256. "encoder not attached to connector\n");
  4257. continue;
  4258. }
  4259. if (sde_conn->encoder->base.id
  4260. == encoder->base.id) {
  4261. conn = (priv->connectors[i]);
  4262. break;
  4263. }
  4264. }
  4265. if (!conn || !conn->state) {
  4266. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4267. return -EINVAL;
  4268. }
  4269. sde_conn_state = to_sde_connector_state(conn->state);
  4270. if (!sde_conn->ops.get_mode_info) {
  4271. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4272. return -EINVAL;
  4273. }
  4274. ret = sde_connector_get_mode_info(&sde_conn->base,
  4275. &encoder->crtc->state->adjusted_mode,
  4276. &sde_conn_state->mode_info);
  4277. if (ret) {
  4278. SDE_ERROR_ENC(sde_enc,
  4279. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4280. return ret;
  4281. }
  4282. if (sde_conn->encoder) {
  4283. conn->state->best_encoder = sde_conn->encoder;
  4284. SDE_DEBUG_ENC(sde_enc,
  4285. "configured cstate->best_encoder to ID = %d\n",
  4286. conn->state->best_encoder->base.id);
  4287. } else {
  4288. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4289. conn->base.id);
  4290. }
  4291. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4292. conn->state, false);
  4293. if (ret) {
  4294. SDE_ERROR_ENC(sde_enc,
  4295. "failed to reserve hw resources, %d\n", ret);
  4296. return ret;
  4297. }
  4298. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4299. sde_connector_get_topology_name(conn));
  4300. drm_mode = &encoder->crtc->state->adjusted_mode;
  4301. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4302. drm_mode->hdisplay, drm_mode->vdisplay);
  4303. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4304. if (encoder->bridge) {
  4305. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4306. /*
  4307. * For cont-splash use case, we update the mode
  4308. * configurations manually. This will skip the
  4309. * usually mode set call when actual frame is
  4310. * pushed from framework. The bridge needs to
  4311. * be updated with the current drm mode by
  4312. * calling the bridge mode set ops.
  4313. */
  4314. if (encoder->bridge->funcs) {
  4315. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4316. encoder->bridge->funcs->mode_set(encoder->bridge,
  4317. drm_mode, drm_mode);
  4318. }
  4319. } else {
  4320. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4321. }
  4322. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4323. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4324. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4325. if (!phys) {
  4326. SDE_ERROR_ENC(sde_enc,
  4327. "phys encoders not initialized\n");
  4328. return -EINVAL;
  4329. }
  4330. /* update connector for master and slave phys encoders */
  4331. phys->connector = conn;
  4332. phys->cont_splash_enabled = true;
  4333. phys->hw_pp = sde_enc->hw_pp[i];
  4334. if (phys->ops.cont_splash_mode_set)
  4335. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4336. if (phys->ops.is_master && phys->ops.is_master(phys))
  4337. sde_enc->cur_master = phys;
  4338. }
  4339. return ret;
  4340. }
  4341. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4342. bool skip_pre_kickoff)
  4343. {
  4344. struct msm_drm_thread *event_thread = NULL;
  4345. struct msm_drm_private *priv = NULL;
  4346. struct sde_encoder_virt *sde_enc = NULL;
  4347. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4348. SDE_ERROR("invalid parameters\n");
  4349. return -EINVAL;
  4350. }
  4351. priv = enc->dev->dev_private;
  4352. sde_enc = to_sde_encoder_virt(enc);
  4353. if (!sde_enc->crtc || (sde_enc->crtc->index
  4354. >= ARRAY_SIZE(priv->event_thread))) {
  4355. SDE_DEBUG_ENC(sde_enc,
  4356. "invalid cached CRTC: %d or crtc index: %d\n",
  4357. sde_enc->crtc == NULL,
  4358. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4359. return -EINVAL;
  4360. }
  4361. SDE_EVT32_VERBOSE(DRMID(enc));
  4362. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4363. if (!skip_pre_kickoff) {
  4364. kthread_queue_work(&event_thread->worker,
  4365. &sde_enc->esd_trigger_work);
  4366. kthread_flush_work(&sde_enc->esd_trigger_work);
  4367. }
  4368. /*
  4369. * panel may stop generating te signal (vsync) during esd failure. rsc
  4370. * hardware may hang without vsync. Avoid rsc hang by generating the
  4371. * vsync from watchdog timer instead of panel.
  4372. */
  4373. sde_encoder_helper_switch_vsync(enc, true);
  4374. if (!skip_pre_kickoff)
  4375. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4376. return 0;
  4377. }
  4378. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4379. {
  4380. struct sde_encoder_virt *sde_enc;
  4381. if (!encoder) {
  4382. SDE_ERROR("invalid drm enc\n");
  4383. return false;
  4384. }
  4385. sde_enc = to_sde_encoder_virt(encoder);
  4386. return sde_enc->recovery_events_enabled;
  4387. }
  4388. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4389. bool enabled)
  4390. {
  4391. struct sde_encoder_virt *sde_enc;
  4392. if (!encoder) {
  4393. SDE_ERROR("invalid drm enc\n");
  4394. return;
  4395. }
  4396. sde_enc = to_sde_encoder_virt(encoder);
  4397. sde_enc->recovery_events_enabled = enabled;
  4398. }