hal_be_generic_api.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include <qdf_module.h>
  20. #include "hal_be_api.h"
  21. #include "hal_be_hw_headers.h"
  22. #include "hal_be_reo.h"
  23. #include "hal_tx.h" //HAL_SET_FLD
  24. #include "hal_be_rx.h" //HAL_RX_BUF_RBM_GET
  25. #include "rx_reo_queue_1k.h"
  26. #include "hal_be_rx_tlv.h"
  27. /*
  28. * The 4 bits REO destination ring value is defined as: 0: TCL
  29. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  30. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  31. *
  32. */
  33. uint32_t reo_dest_ring_remap[] = {REO_REMAP_SW1, REO_REMAP_SW2,
  34. REO_REMAP_SW3, REO_REMAP_SW4,
  35. REO_REMAP_SW5, REO_REMAP_SW6,
  36. REO_REMAP_SW7, REO_REMAP_SW8};
  37. #if defined(QDF_BIG_ENDIAN_MACHINE)
  38. void hal_setup_reo_swap(struct hal_soc *soc)
  39. {
  40. uint32_t reg_val;
  41. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  42. REO_REG_REG_BASE));
  43. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, WRITE_STRUCT_SWAP, 1);
  44. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, READ_STRUCT_SWAP, 1);
  45. HAL_REG_WRITE(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  46. REO_REG_REG_BASE), reg_val);
  47. }
  48. #else
  49. void hal_setup_reo_swap(struct hal_soc *soc)
  50. {
  51. }
  52. #endif
  53. /**
  54. * hal_tx_init_data_ring_be() - Initialize all the TCL Descriptors in SRNG
  55. * @hal_soc_hdl: Handle to HAL SoC structure
  56. * @hal_srng: Handle to HAL SRNG structure
  57. *
  58. * Return: none
  59. */
  60. static void
  61. hal_tx_init_data_ring_be(hal_soc_handle_t hal_soc_hdl,
  62. hal_ring_handle_t hal_ring_hdl)
  63. {
  64. }
  65. void hal_reo_setup_generic_be(struct hal_soc *soc, void *reoparams,
  66. int qref_reset)
  67. {
  68. uint32_t reg_val;
  69. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  70. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  71. REO_REG_REG_BASE));
  72. hal_reo_config(soc, reg_val, reo_params);
  73. /* Other ring enable bits and REO_ENABLE will be set by FW */
  74. /* TODO: Setup destination ring mapping if enabled */
  75. /* TODO: Error destination ring setting is left to default.
  76. * Default setting is to send all errors to release ring.
  77. */
  78. /* Set the reo descriptor swap bits in case of BIG endian platform */
  79. hal_setup_reo_swap(soc);
  80. HAL_REG_WRITE(soc,
  81. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  82. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  83. HAL_REG_WRITE(soc,
  84. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  85. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  86. HAL_REG_WRITE(soc,
  87. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  88. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  89. HAL_REG_WRITE(soc,
  90. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  91. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  92. /*
  93. * When hash based routing is enabled, routing of the rx packet
  94. * is done based on the following value: 1 _ _ _ _ The last 4
  95. * bits are based on hash[3:0]. This means the possible values
  96. * are 0x10 to 0x1f. This value is used to look-up the
  97. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  98. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  99. * registers need to be configured to set-up the 16 entries to
  100. * map the hash values to a ring number. There are 3 bits per
  101. * hash entry – which are mapped as follows:
  102. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  103. * 7: NOT_USED.
  104. */
  105. if (reo_params->rx_hash_enabled) {
  106. HAL_REG_WRITE(soc,
  107. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  108. REO_REG_REG_BASE),
  109. reo_params->remap1);
  110. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  111. HAL_REG_READ(soc,
  112. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  113. REO_REG_REG_BASE)));
  114. HAL_REG_WRITE(soc,
  115. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  116. REO_REG_REG_BASE),
  117. reo_params->remap2);
  118. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  119. HAL_REG_READ(soc,
  120. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  121. REO_REG_REG_BASE)));
  122. }
  123. /* TODO: Check if the following registers shoould be setup by host:
  124. * AGING_CONTROL
  125. * HIGH_MEMORY_THRESHOLD
  126. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  127. * GLOBAL_LINK_DESC_COUNT_CTRL
  128. */
  129. }
  130. void hal_set_link_desc_addr_be(void *desc, uint32_t cookie,
  131. qdf_dma_addr_t link_desc_paddr,
  132. uint8_t bm_id)
  133. {
  134. uint32_t *buf_addr = (uint32_t *)desc;
  135. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO, BUFFER_ADDR_31_0,
  136. link_desc_paddr & 0xffffffff);
  137. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO, BUFFER_ADDR_39_32,
  138. (uint64_t)link_desc_paddr >> 32);
  139. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO, RETURN_BUFFER_MANAGER,
  140. bm_id);
  141. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO, SW_BUFFER_COOKIE,
  142. cookie);
  143. }
  144. static uint16_t hal_get_rx_max_ba_window_be(int tid)
  145. {
  146. return HAL_RX_BA_WINDOW_256;
  147. }
  148. static uint32_t hal_get_reo_qdesc_size_be(uint32_t ba_window_size, int tid)
  149. {
  150. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  151. * NON_QOS_TID until HW issues are resolved.
  152. */
  153. if (tid != HAL_NON_QOS_TID)
  154. ba_window_size = hal_get_rx_max_ba_window_be(tid);
  155. /* Return descriptor size corresponding to window size of 2 since
  156. * we set ba_window_size to 2 while setting up REO descriptors as
  157. * a WAR to get 2k jump exception aggregates are received without
  158. * a BA session.
  159. */
  160. if (ba_window_size <= 1) {
  161. if (tid != HAL_NON_QOS_TID)
  162. return sizeof(struct rx_reo_queue) +
  163. sizeof(struct rx_reo_queue_ext);
  164. else
  165. return sizeof(struct rx_reo_queue);
  166. }
  167. if (ba_window_size <= 105)
  168. return sizeof(struct rx_reo_queue) +
  169. sizeof(struct rx_reo_queue_ext);
  170. if (ba_window_size <= 210)
  171. return sizeof(struct rx_reo_queue) +
  172. (2 * sizeof(struct rx_reo_queue_ext));
  173. return sizeof(struct rx_reo_queue) +
  174. (3 * sizeof(struct rx_reo_queue_ext));
  175. }
  176. void *hal_rx_msdu_ext_desc_info_get_ptr_be(void *msdu_details_ptr)
  177. {
  178. return HAL_RX_MSDU_EXT_DESC_INFO_GET(msdu_details_ptr);
  179. }
  180. #if defined(QCA_WIFI_KIWI) && !defined(QCA_WIFI_KIWI_V2)
  181. static inline uint32_t
  182. hal_wbm2sw_release_source_get(void *hal_desc, enum hal_be_wbm_release_dir dir)
  183. {
  184. uint32_t buf_src;
  185. buf_src = HAL_WBM2SW_RELEASE_SRC_GET(hal_desc);
  186. switch (buf_src) {
  187. case HAL_BE_RX_WBM_ERR_SRC_RXDMA:
  188. return HAL_RX_WBM_ERR_SRC_RXDMA;
  189. case HAL_BE_RX_WBM_ERR_SRC_REO:
  190. return HAL_RX_WBM_ERR_SRC_REO;
  191. case HAL_BE_RX_WBM_ERR_SRC_FW_RX:
  192. if (dir != HAL_BE_WBM_RELEASE_DIR_RX)
  193. qdf_assert_always(0);
  194. return HAL_RX_WBM_ERR_SRC_FW;
  195. case HAL_BE_RX_WBM_ERR_SRC_SW_RX:
  196. if (dir != HAL_BE_WBM_RELEASE_DIR_RX)
  197. qdf_assert_always(0);
  198. return HAL_RX_WBM_ERR_SRC_SW;
  199. case HAL_BE_RX_WBM_ERR_SRC_TQM:
  200. return HAL_RX_WBM_ERR_SRC_TQM;
  201. case HAL_BE_RX_WBM_ERR_SRC_FW_TX:
  202. if (dir != HAL_BE_WBM_RELEASE_DIR_TX)
  203. qdf_assert_always(0);
  204. return HAL_RX_WBM_ERR_SRC_FW;
  205. case HAL_BE_RX_WBM_ERR_SRC_SW_TX:
  206. if (dir != HAL_BE_WBM_RELEASE_DIR_TX)
  207. qdf_assert_always(0);
  208. return HAL_RX_WBM_ERR_SRC_SW;
  209. default:
  210. qdf_assert_always(0);
  211. }
  212. return buf_src;
  213. }
  214. #else
  215. static inline uint32_t
  216. hal_wbm2sw_release_source_get(void *hal_desc, enum hal_be_wbm_release_dir dir)
  217. {
  218. return HAL_WBM2SW_RELEASE_SRC_GET(hal_desc);
  219. }
  220. #endif
  221. uint32_t hal_tx_comp_get_buffer_source_generic_be(void *hal_desc)
  222. {
  223. return hal_wbm2sw_release_source_get(hal_desc,
  224. HAL_BE_WBM_RELEASE_DIR_TX);
  225. }
  226. /**
  227. * hal_tx_comp_get_release_reason_generic_be() - TQM Release reason
  228. * @hal_desc: completion ring descriptor pointer
  229. *
  230. * This function will return the type of pointer - buffer or descriptor
  231. *
  232. * Return: buffer type
  233. */
  234. static uint8_t hal_tx_comp_get_release_reason_generic_be(void *hal_desc)
  235. {
  236. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)hal_desc) +
  237. WBM2SW_COMPLETION_RING_TX_TQM_RELEASE_REASON_OFFSET);
  238. return (comp_desc &
  239. WBM2SW_COMPLETION_RING_TX_TQM_RELEASE_REASON_MASK) >>
  240. WBM2SW_COMPLETION_RING_TX_TQM_RELEASE_REASON_LSB;
  241. }
  242. /**
  243. * hal_get_wbm_internal_error_generic_be() - is WBM internal error
  244. * @hal_desc: completion ring descriptor pointer
  245. *
  246. * This function will return 0 or 1 - is it WBM internal error or not
  247. *
  248. * Return: uint8_t
  249. */
  250. static uint8_t hal_get_wbm_internal_error_generic_be(void *hal_desc)
  251. {
  252. /*
  253. * TODO - This func is called by tx comp and wbm error handler
  254. * Check if one needs to use WBM2SW-TX and other WBM2SW-RX
  255. */
  256. uint32_t comp_desc =
  257. *(uint32_t *)(((uint8_t *)hal_desc) +
  258. HAL_WBM_INTERNAL_ERROR_OFFSET);
  259. return (comp_desc & HAL_WBM_INTERNAL_ERROR_MASK) >>
  260. HAL_WBM_INTERNAL_ERROR_LSB;
  261. }
  262. /**
  263. * hal_rx_wbm_err_src_get_be() - Get WBM error source from descriptor
  264. * @ring_desc: ring descriptor
  265. *
  266. * Return: wbm error source
  267. */
  268. static uint32_t hal_rx_wbm_err_src_get_be(hal_ring_desc_t ring_desc)
  269. {
  270. return hal_wbm2sw_release_source_get(ring_desc,
  271. HAL_BE_WBM_RELEASE_DIR_RX);
  272. }
  273. /**
  274. * hal_rx_ret_buf_manager_get_be() - Get return buffer manager from ring desc
  275. * @ring_desc: ring descriptor
  276. *
  277. * Return: rbm
  278. */
  279. uint8_t hal_rx_ret_buf_manager_get_be(hal_ring_desc_t ring_desc)
  280. {
  281. /*
  282. * The following macro takes buf_addr_info as argument,
  283. * but since buf_addr_info is the first field in ring_desc
  284. * Hence the following call is OK
  285. */
  286. return HAL_RX_BUF_RBM_GET(ring_desc);
  287. }
  288. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *)wbm_desc) + \
  289. (WBM2SW_COMPLETION_RING_RX_REO_PUSH_REASON_OFFSET >> 2))) & \
  290. WBM2SW_COMPLETION_RING_RX_REO_PUSH_REASON_MASK) >> \
  291. WBM2SW_COMPLETION_RING_RX_REO_PUSH_REASON_LSB)
  292. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *)wbm_desc) + \
  293. (WBM2SW_COMPLETION_RING_RX_REO_ERROR_CODE_OFFSET >> 2))) & \
  294. WBM2SW_COMPLETION_RING_RX_REO_ERROR_CODE_MASK) >> \
  295. WBM2SW_COMPLETION_RING_RX_REO_ERROR_CODE_LSB)
  296. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  297. (((*(((uint32_t *)wbm_desc) + \
  298. (WBM2SW_COMPLETION_RING_RX_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  299. WBM2SW_COMPLETION_RING_RX_RXDMA_PUSH_REASON_MASK) >> \
  300. WBM2SW_COMPLETION_RING_RX_RXDMA_PUSH_REASON_LSB)
  301. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  302. (((*(((uint32_t *)wbm_desc) + \
  303. (WBM2SW_COMPLETION_RING_RX_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  304. WBM2SW_COMPLETION_RING_RX_RXDMA_ERROR_CODE_MASK) >> \
  305. WBM2SW_COMPLETION_RING_RX_RXDMA_ERROR_CODE_LSB)
  306. /**
  307. * hal_rx_wbm_err_info_get_generic_be(): Retrieves WBM error code and reason and
  308. * save it to hal_wbm_err_desc_info structure passed by caller
  309. * @wbm_desc: wbm ring descriptor
  310. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  311. * Return: void
  312. */
  313. void hal_rx_wbm_err_info_get_generic_be(void *wbm_desc, void *wbm_er_info1)
  314. {
  315. struct hal_wbm_err_desc_info *wbm_er_info =
  316. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  317. wbm_er_info->wbm_err_src = hal_rx_wbm_err_src_get_be(wbm_desc);
  318. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  319. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  320. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  321. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  322. }
  323. static void hal_rx_reo_buf_paddr_get_be(hal_ring_desc_t rx_desc,
  324. struct hal_buf_info *buf_info)
  325. {
  326. struct reo_destination_ring *reo_ring =
  327. (struct reo_destination_ring *)rx_desc;
  328. buf_info->paddr =
  329. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  330. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  331. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  332. }
  333. static void hal_rx_msdu_link_desc_set_be(hal_soc_handle_t hal_soc_hdl,
  334. void *src_srng_desc,
  335. hal_buff_addrinfo_t buf_addr_info,
  336. uint8_t bm_action)
  337. {
  338. /*
  339. * The offsets for fields used in this function are same in
  340. * wbm_release_ring for Lithium and wbm_release_ring_tx
  341. * for Beryllium. hence we can use wbm_release_ring directly.
  342. */
  343. struct wbm_release_ring *wbm_rel_srng =
  344. (struct wbm_release_ring *)src_srng_desc;
  345. uint32_t addr_31_0;
  346. uint8_t addr_39_32;
  347. /* Structure copy !!! */
  348. wbm_rel_srng->released_buff_or_desc_addr_info =
  349. *((struct buffer_addr_info *)buf_addr_info);
  350. addr_31_0 =
  351. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  352. addr_39_32 =
  353. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  354. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  355. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  356. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING, BM_ACTION,
  357. bm_action);
  358. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  359. BUFFER_OR_DESC_TYPE,
  360. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  361. /* WBM error is indicated when any of the link descriptors given to
  362. * WBM has a NULL address, and one those paths is the link descriptors
  363. * released from host after processing RXDMA errors,
  364. * or from Rx defrag path, and we want to add an assert here to ensure
  365. * host is not releasing descriptors with NULL address.
  366. */
  367. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  368. hal_dump_wbm_rel_desc(src_srng_desc);
  369. qdf_assert_always(0);
  370. }
  371. }
  372. /**
  373. * hal_rx_reo_ent_buf_paddr_get_be: Gets the physical address and
  374. * cookie from the REO entrance ring element
  375. *
  376. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  377. * the current descriptor
  378. * @ buf_info: structure to return the buffer information
  379. * @ msdu_cnt: pointer to msdu count in MPDU
  380. * Return: void
  381. */
  382. static
  383. void hal_rx_buf_cookie_rbm_get_be(uint32_t *buf_addr_info_hdl,
  384. hal_buf_info_t buf_info_hdl)
  385. {
  386. struct hal_buf_info *buf_info =
  387. (struct hal_buf_info *)buf_info_hdl;
  388. struct buffer_addr_info *buf_addr_info =
  389. (struct buffer_addr_info *)buf_addr_info_hdl;
  390. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  391. /*
  392. * buffer addr info is the first member of ring desc, so the typecast
  393. * can be done.
  394. */
  395. buf_info->rbm = hal_rx_ret_buf_manager_get_be(
  396. (hal_ring_desc_t)buf_addr_info);
  397. }
  398. /*
  399. * hal_rxdma_buff_addr_info_set_be() - set the buffer_addr_info of the
  400. * rxdma ring entry.
  401. * @rxdma_entry: descriptor entry
  402. * @paddr: physical address of nbuf data pointer.
  403. * @cookie: SW cookie used as a index to SW rx desc.
  404. * @manager: who owns the nbuf (host, NSS, etc...).
  405. *
  406. */
  407. static inline void
  408. hal_rxdma_buff_addr_info_set_be(void *rxdma_entry,
  409. qdf_dma_addr_t paddr, uint32_t cookie,
  410. uint8_t manager)
  411. {
  412. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  413. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  414. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  415. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  416. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  417. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  418. }
  419. /**
  420. * hal_rx_get_reo_error_code_be() - Get REO error code from ring desc
  421. * @rx_desc: rx descriptor
  422. *
  423. * Return: REO error code
  424. */
  425. static uint32_t hal_rx_get_reo_error_code_be(hal_ring_desc_t rx_desc)
  426. {
  427. struct reo_destination_ring *reo_desc =
  428. (struct reo_destination_ring *)rx_desc;
  429. return HAL_RX_REO_ERROR_GET(reo_desc);
  430. }
  431. /**
  432. * hal_gen_reo_remap_val_generic_be() - Generate the reo map value
  433. * @ix0_map: mapping values for reo
  434. *
  435. * Return: IX0 reo remap register value to be written
  436. */
  437. static uint32_t
  438. hal_gen_reo_remap_val_generic_be(enum hal_reo_remap_reg remap_reg,
  439. uint8_t *ix0_map)
  440. {
  441. uint32_t ix_val = 0;
  442. switch (remap_reg) {
  443. case HAL_REO_REMAP_REG_IX0:
  444. ix_val = HAL_REO_REMAP_IX0(ix0_map[0], 0) |
  445. HAL_REO_REMAP_IX0(ix0_map[1], 1) |
  446. HAL_REO_REMAP_IX0(ix0_map[2], 2) |
  447. HAL_REO_REMAP_IX0(ix0_map[3], 3) |
  448. HAL_REO_REMAP_IX0(ix0_map[4], 4) |
  449. HAL_REO_REMAP_IX0(ix0_map[5], 5) |
  450. HAL_REO_REMAP_IX0(ix0_map[6], 6) |
  451. HAL_REO_REMAP_IX0(ix0_map[7], 7);
  452. break;
  453. case HAL_REO_REMAP_REG_IX2:
  454. ix_val = HAL_REO_REMAP_IX2(ix0_map[0], 16) |
  455. HAL_REO_REMAP_IX2(ix0_map[1], 17) |
  456. HAL_REO_REMAP_IX2(ix0_map[2], 18) |
  457. HAL_REO_REMAP_IX2(ix0_map[3], 19) |
  458. HAL_REO_REMAP_IX2(ix0_map[4], 20) |
  459. HAL_REO_REMAP_IX2(ix0_map[5], 21) |
  460. HAL_REO_REMAP_IX2(ix0_map[6], 22) |
  461. HAL_REO_REMAP_IX2(ix0_map[7], 23);
  462. break;
  463. default:
  464. break;
  465. }
  466. return ix_val;
  467. }
  468. static uint8_t hal_rx_err_status_get_be(hal_ring_desc_t rx_desc)
  469. {
  470. return HAL_RX_ERROR_STATUS_GET(rx_desc);
  471. }
  472. static QDF_STATUS hal_reo_status_update_be(hal_soc_handle_t hal_soc_hdl,
  473. hal_ring_desc_t reo_desc,
  474. void *st_handle,
  475. uint32_t tlv, int *num_ref)
  476. {
  477. union hal_reo_status *reo_status_ref;
  478. reo_status_ref = (union hal_reo_status *)st_handle;
  479. switch (tlv) {
  480. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  481. hal_reo_queue_stats_status_be(reo_desc,
  482. &reo_status_ref->queue_status,
  483. hal_soc_hdl);
  484. *num_ref = reo_status_ref->queue_status.header.cmd_num;
  485. break;
  486. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  487. hal_reo_flush_queue_status_be(reo_desc,
  488. &reo_status_ref->fl_queue_status,
  489. hal_soc_hdl);
  490. *num_ref = reo_status_ref->fl_queue_status.header.cmd_num;
  491. break;
  492. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  493. hal_reo_flush_cache_status_be(reo_desc,
  494. &reo_status_ref->fl_cache_status,
  495. hal_soc_hdl);
  496. *num_ref = reo_status_ref->fl_cache_status.header.cmd_num;
  497. break;
  498. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  499. hal_reo_unblock_cache_status_be
  500. (reo_desc, hal_soc_hdl,
  501. &reo_status_ref->unblk_cache_status);
  502. *num_ref = reo_status_ref->unblk_cache_status.header.cmd_num;
  503. break;
  504. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  505. hal_reo_flush_timeout_list_status_be(
  506. reo_desc,
  507. &reo_status_ref->fl_timeout_status,
  508. hal_soc_hdl);
  509. *num_ref = reo_status_ref->fl_timeout_status.header.cmd_num;
  510. break;
  511. case HAL_REO_DESC_THRES_STATUS_TLV:
  512. hal_reo_desc_thres_reached_status_be(
  513. reo_desc,
  514. &reo_status_ref->thres_status,
  515. hal_soc_hdl);
  516. *num_ref = reo_status_ref->thres_status.header.cmd_num;
  517. break;
  518. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  519. hal_reo_rx_update_queue_status_be(
  520. reo_desc,
  521. &reo_status_ref->rx_queue_status,
  522. hal_soc_hdl);
  523. *num_ref = reo_status_ref->rx_queue_status.header.cmd_num;
  524. break;
  525. default:
  526. QDF_TRACE(QDF_MODULE_ID_DP_REO, QDF_TRACE_LEVEL_WARN,
  527. "hal_soc %pK: no handler for TLV:%d",
  528. hal_soc_hdl, tlv);
  529. return QDF_STATUS_E_FAILURE;
  530. } /* switch */
  531. return QDF_STATUS_SUCCESS;
  532. }
  533. static uint8_t hal_rx_reo_buf_type_get_be(hal_ring_desc_t rx_desc)
  534. {
  535. return HAL_RX_REO_BUF_TYPE_GET(rx_desc);
  536. }
  537. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  538. #define HAL_WBM_MISC_CONTROL_SPARE_CONTROL_FIELD_BIT15 0x8000
  539. #endif
  540. void hal_cookie_conversion_reg_cfg_be(hal_soc_handle_t hal_soc_hdl,
  541. struct hal_hw_cc_config *cc_cfg)
  542. {
  543. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  544. hal_soc->ops->hal_cookie_conversion_reg_cfg_be(hal_soc_hdl, cc_cfg);
  545. }
  546. qdf_export_symbol(hal_cookie_conversion_reg_cfg_be);
  547. static inline void
  548. hal_msdu_desc_info_set_be(hal_soc_handle_t hal_soc_hdl,
  549. void *msdu_desc, uint32_t dst_ind,
  550. uint32_t nbuf_len)
  551. {
  552. struct rx_msdu_desc_info *msdu_desc_info =
  553. (struct rx_msdu_desc_info *)msdu_desc;
  554. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  555. FIRST_MSDU_IN_MPDU_FLAG, 1);
  556. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  557. LAST_MSDU_IN_MPDU_FLAG, 1);
  558. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  559. MSDU_CONTINUATION, 0x0);
  560. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  561. MSDU_LENGTH, nbuf_len);
  562. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  563. SA_IS_VALID, 1);
  564. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  565. DA_IS_VALID, 1);
  566. }
  567. static inline void
  568. hal_mpdu_desc_info_set_be(hal_soc_handle_t hal_soc_hdl,
  569. void *ent_desc,
  570. void *mpdu_desc,
  571. uint32_t seq_no)
  572. {
  573. struct rx_mpdu_desc_info *mpdu_desc_info =
  574. (struct rx_mpdu_desc_info *)mpdu_desc;
  575. uint8_t *desc = (uint8_t *)ent_desc;
  576. HAL_RX_FLD_SET(desc, REO_ENTRANCE_RING,
  577. MPDU_SEQUENCE_NUMBER, seq_no);
  578. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  579. MSDU_COUNT, 0x1);
  580. /* unset frag bit */
  581. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  582. FRAGMENT_FLAG, 0x0);
  583. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  584. RAW_MPDU, 0x0);
  585. }
  586. /**
  587. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  588. * destination ring ID from the msdu desc info
  589. *
  590. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  591. * the current descriptor
  592. *
  593. * Return: dst_ind (REO destination ring ID)
  594. */
  595. static inline
  596. uint32_t hal_rx_msdu_reo_dst_ind_get_be(hal_soc_handle_t hal_soc_hdl,
  597. void *msdu_link_desc)
  598. {
  599. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  600. struct rx_msdu_details *msdu_details;
  601. struct rx_msdu_desc_info *msdu_desc_info;
  602. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  603. uint32_t dst_ind;
  604. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  605. /* The first msdu in the link should exsist */
  606. msdu_desc_info = hal_rx_msdu_ext_desc_info_get_ptr(&msdu_details[0],
  607. hal_soc);
  608. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  609. return dst_ind;
  610. }
  611. uint32_t
  612. hal_reo_ix_remap_value_get_be(hal_soc_handle_t hal_soc_hdl,
  613. uint8_t rx_ring_mask)
  614. {
  615. uint32_t num_rings = 0;
  616. uint32_t i = 0;
  617. uint32_t ring_remap_arr[HAL_MAX_REO2SW_RINGS] = {0};
  618. uint32_t reo_remap_val = 0;
  619. uint32_t ring_idx = 0;
  620. uint8_t ix_map[HAL_NUM_RX_RING_PER_IX_MAP] = {0};
  621. /* create reo ring remap array */
  622. while (i < HAL_MAX_REO2SW_RINGS) {
  623. if (rx_ring_mask & (1 << i)) {
  624. ring_remap_arr[num_rings] = reo_dest_ring_remap[i];
  625. num_rings++;
  626. }
  627. i++;
  628. }
  629. for (i = 0; i < HAL_NUM_RX_RING_PER_IX_MAP; i++) {
  630. if (rx_ring_mask) {
  631. ix_map[i] = ring_remap_arr[ring_idx];
  632. ring_idx = ((ring_idx + 1) % num_rings);
  633. } else {
  634. /* if ring mask is zero configure to release to WBM */
  635. ix_map[i] = REO_REMAP_RELEASE;
  636. }
  637. }
  638. reo_remap_val = HAL_REO_REMAP_IX0(ix_map[0], 0) |
  639. HAL_REO_REMAP_IX0(ix_map[1], 1) |
  640. HAL_REO_REMAP_IX0(ix_map[2], 2) |
  641. HAL_REO_REMAP_IX0(ix_map[3], 3) |
  642. HAL_REO_REMAP_IX0(ix_map[4], 4) |
  643. HAL_REO_REMAP_IX0(ix_map[5], 5) |
  644. HAL_REO_REMAP_IX0(ix_map[6], 6) |
  645. HAL_REO_REMAP_IX0(ix_map[7], 7);
  646. return reo_remap_val;
  647. }
  648. qdf_export_symbol(hal_reo_ix_remap_value_get_be);
  649. uint8_t hal_reo_ring_remap_value_get_be(uint8_t rx_ring_id)
  650. {
  651. if (rx_ring_id >= HAL_MAX_REO2SW_RINGS)
  652. return REO_REMAP_RELEASE;
  653. return reo_dest_ring_remap[rx_ring_id];
  654. }
  655. qdf_export_symbol(hal_reo_ring_remap_value_get_be);
  656. uint8_t hal_get_idle_link_bm_id_be(uint8_t chip_id)
  657. {
  658. return (WBM_IDLE_DESC_LIST + chip_id);
  659. }
  660. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  661. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  662. static inline void
  663. hal_rx_wbm_rel_buf_paddr_get_be(hal_ring_desc_t rx_desc,
  664. struct hal_buf_info *buf_info)
  665. {
  666. if (hal_rx_wbm_get_cookie_convert_done(rx_desc))
  667. buf_info->paddr =
  668. (HAL_RX_WBM_COMP_BUF_ADDR_31_0_GET(rx_desc) |
  669. ((uint64_t)(HAL_RX_WBM_COMP_BUF_ADDR_39_32_GET(rx_desc)) << 32));
  670. else
  671. buf_info->paddr =
  672. (HAL_RX_WBM_BUF_ADDR_31_0_GET(rx_desc) |
  673. ((uint64_t)(HAL_RX_WBM_BUF_ADDR_39_32_GET(rx_desc)) << 32));
  674. }
  675. #else
  676. static inline void
  677. hal_rx_wbm_rel_buf_paddr_get_be(hal_ring_desc_t rx_desc,
  678. struct hal_buf_info *buf_info)
  679. {
  680. buf_info->paddr =
  681. (HAL_RX_WBM_COMP_BUF_ADDR_31_0_GET(rx_desc) |
  682. ((uint64_t)(HAL_RX_WBM_COMP_BUF_ADDR_39_32_GET(rx_desc)) << 32));
  683. }
  684. #endif
  685. #else /* !DP_FEATURE_HW_COOKIE_CONVERSION */
  686. static inline void
  687. hal_rx_wbm_rel_buf_paddr_get_be(hal_ring_desc_t rx_desc,
  688. struct hal_buf_info *buf_info)
  689. {
  690. buf_info->paddr =
  691. (HAL_RX_WBM_BUF_ADDR_31_0_GET(rx_desc) |
  692. ((uint64_t)(HAL_RX_WBM_BUF_ADDR_39_32_GET(rx_desc)) << 32));
  693. }
  694. #endif
  695. #ifdef DP_UMAC_HW_RESET_SUPPORT
  696. /**
  697. * hal_unregister_reo_send_cmd_be() - Unregister Reo send command callback.
  698. * @hal_soc_hdl: HAL soc handle
  699. *
  700. * Return: None
  701. */
  702. static
  703. void hal_unregister_reo_send_cmd_be(struct hal_soc *hal_soc)
  704. {
  705. hal_soc->ops->hal_reo_send_cmd = NULL;
  706. }
  707. /**
  708. * hal_register_reo_send_cmd_be() - Register Reo send command callback.
  709. * @hal_soc_hdl: HAL soc handle
  710. *
  711. * Return: None
  712. */
  713. static
  714. void hal_register_reo_send_cmd_be(struct hal_soc *hal_soc)
  715. {
  716. hal_soc->ops->hal_reo_send_cmd = hal_reo_send_cmd_be;
  717. }
  718. /**
  719. * hal_reset_rx_reo_tid_q_be() - reset the reo tid queue.
  720. * @hal_soc_hdl: HAL soc handle
  721. * @hw_qdesc_vaddr:start address of the tid queue
  722. * @size:size of address pointed by hw_qdesc_vaddr
  723. *
  724. * Return: None
  725. */
  726. static void
  727. hal_reset_rx_reo_tid_q_be(struct hal_soc *hal_soc, void *hw_qdesc_vaddr,
  728. uint32_t size)
  729. {
  730. struct rx_reo_queue *hw_qdesc = (struct rx_reo_queue *)hw_qdesc_vaddr;
  731. int i;
  732. if (!hw_qdesc)
  733. return;
  734. hw_qdesc->svld = 0;
  735. hw_qdesc->ssn = 0;
  736. hw_qdesc->current_index = 0;
  737. hw_qdesc->pn_valid = 0;
  738. hw_qdesc->pn_31_0 = 0;
  739. hw_qdesc->pn_63_32 = 0;
  740. hw_qdesc->pn_95_64 = 0;
  741. hw_qdesc->pn_127_96 = 0;
  742. hw_qdesc->last_rx_enqueue_timestamp = 0;
  743. hw_qdesc->last_rx_dequeue_timestamp = 0;
  744. hw_qdesc->ptr_to_next_aging_queue_39_32 = 0;
  745. hw_qdesc->ptr_to_next_aging_queue_31_0 = 0;
  746. hw_qdesc->ptr_to_previous_aging_queue_31_0 = 0;
  747. hw_qdesc->ptr_to_previous_aging_queue_39_32 = 0;
  748. hw_qdesc->rx_bitmap_31_0 = 0;
  749. hw_qdesc->rx_bitmap_63_32 = 0;
  750. hw_qdesc->rx_bitmap_95_64 = 0;
  751. hw_qdesc->rx_bitmap_127_96 = 0;
  752. hw_qdesc->rx_bitmap_159_128 = 0;
  753. hw_qdesc->rx_bitmap_191_160 = 0;
  754. hw_qdesc->rx_bitmap_223_192 = 0;
  755. hw_qdesc->rx_bitmap_255_224 = 0;
  756. hw_qdesc->rx_bitmap_287_256 = 0;
  757. hw_qdesc->current_msdu_count = 0;
  758. hw_qdesc->current_mpdu_count = 0;
  759. hw_qdesc->last_sn_reg_index = 0;
  760. if (size > sizeof(struct rx_reo_queue)) {
  761. struct rx_reo_queue_ext *ext_desc;
  762. struct rx_reo_queue_1k *kdesc;
  763. i = ((size - sizeof(struct rx_reo_queue)) /
  764. sizeof(struct rx_reo_queue_ext));
  765. if (i > 10) {
  766. i = 10;
  767. kdesc = (struct rx_reo_queue_1k *)
  768. (hw_qdesc_vaddr + sizeof(struct rx_reo_queue) +
  769. (10 * sizeof(struct rx_reo_queue_ext)));
  770. kdesc->rx_bitmap_319_288 = 0;
  771. kdesc->rx_bitmap_351_320 = 0;
  772. kdesc->rx_bitmap_383_352 = 0;
  773. kdesc->rx_bitmap_415_384 = 0;
  774. kdesc->rx_bitmap_447_416 = 0;
  775. kdesc->rx_bitmap_479_448 = 0;
  776. kdesc->rx_bitmap_511_480 = 0;
  777. kdesc->rx_bitmap_543_512 = 0;
  778. kdesc->rx_bitmap_575_544 = 0;
  779. kdesc->rx_bitmap_607_576 = 0;
  780. kdesc->rx_bitmap_639_608 = 0;
  781. kdesc->rx_bitmap_671_640 = 0;
  782. kdesc->rx_bitmap_703_672 = 0;
  783. kdesc->rx_bitmap_735_704 = 0;
  784. kdesc->rx_bitmap_767_736 = 0;
  785. kdesc->rx_bitmap_799_768 = 0;
  786. kdesc->rx_bitmap_831_800 = 0;
  787. kdesc->rx_bitmap_863_832 = 0;
  788. kdesc->rx_bitmap_895_864 = 0;
  789. kdesc->rx_bitmap_927_896 = 0;
  790. kdesc->rx_bitmap_959_928 = 0;
  791. kdesc->rx_bitmap_991_960 = 0;
  792. kdesc->rx_bitmap_1023_992 = 0;
  793. }
  794. ext_desc = (struct rx_reo_queue_ext *)
  795. (hw_qdesc_vaddr + (sizeof(struct rx_reo_queue)));
  796. while (i > 0) {
  797. qdf_mem_zero(&ext_desc->mpdu_link_pointer_0,
  798. (15 * sizeof(struct rx_mpdu_link_ptr)));
  799. ext_desc++;
  800. i--;
  801. }
  802. }
  803. }
  804. #endif
  805. /**
  806. * hal_hw_txrx_default_ops_attach_be() - Attach the default hal ops for
  807. * beryllium chipsets.
  808. * @hal_soc_hdl: HAL soc handle
  809. *
  810. * Return: None
  811. */
  812. void hal_hw_txrx_default_ops_attach_be(struct hal_soc *hal_soc)
  813. {
  814. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_be;
  815. hal_soc->ops->hal_get_rx_max_ba_window = hal_get_rx_max_ba_window_be;
  816. hal_soc->ops->hal_set_link_desc_addr = hal_set_link_desc_addr_be;
  817. hal_soc->ops->hal_tx_init_data_ring = hal_tx_init_data_ring_be;
  818. hal_soc->ops->hal_get_reo_reg_base_offset =
  819. hal_get_reo_reg_base_offset_be;
  820. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_be;
  821. hal_soc->ops->hal_rx_reo_buf_paddr_get = hal_rx_reo_buf_paddr_get_be;
  822. hal_soc->ops->hal_rx_msdu_link_desc_set = hal_rx_msdu_link_desc_set_be;
  823. hal_soc->ops->hal_rx_buf_cookie_rbm_get = hal_rx_buf_cookie_rbm_get_be;
  824. hal_soc->ops->hal_rx_ret_buf_manager_get =
  825. hal_rx_ret_buf_manager_get_be;
  826. hal_soc->ops->hal_rxdma_buff_addr_info_set =
  827. hal_rxdma_buff_addr_info_set_be;
  828. hal_soc->ops->hal_rx_msdu_flags_get = hal_rx_msdu_flags_get_be;
  829. hal_soc->ops->hal_rx_get_reo_error_code = hal_rx_get_reo_error_code_be;
  830. hal_soc->ops->hal_gen_reo_remap_val =
  831. hal_gen_reo_remap_val_generic_be;
  832. hal_soc->ops->hal_tx_comp_get_buffer_source =
  833. hal_tx_comp_get_buffer_source_generic_be;
  834. hal_soc->ops->hal_tx_comp_get_release_reason =
  835. hal_tx_comp_get_release_reason_generic_be;
  836. hal_soc->ops->hal_get_wbm_internal_error =
  837. hal_get_wbm_internal_error_generic_be;
  838. hal_soc->ops->hal_rx_mpdu_desc_info_get =
  839. hal_rx_mpdu_desc_info_get_be;
  840. hal_soc->ops->hal_rx_err_status_get = hal_rx_err_status_get_be;
  841. hal_soc->ops->hal_rx_reo_buf_type_get = hal_rx_reo_buf_type_get_be;
  842. hal_soc->ops->hal_rx_wbm_err_src_get = hal_rx_wbm_err_src_get_be;
  843. hal_soc->ops->hal_rx_wbm_rel_buf_paddr_get =
  844. hal_rx_wbm_rel_buf_paddr_get_be;
  845. hal_soc->ops->hal_reo_send_cmd = hal_reo_send_cmd_be;
  846. hal_soc->ops->hal_reo_qdesc_setup = hal_reo_qdesc_setup_be;
  847. hal_soc->ops->hal_reo_status_update = hal_reo_status_update_be;
  848. hal_soc->ops->hal_get_tlv_hdr_size = hal_get_tlv_hdr_size_be;
  849. hal_soc->ops->hal_rx_msdu_reo_dst_ind_get =
  850. hal_rx_msdu_reo_dst_ind_get_be;
  851. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_be;
  852. hal_soc->ops->hal_rx_msdu_ext_desc_info_get_ptr =
  853. hal_rx_msdu_ext_desc_info_get_ptr_be;
  854. hal_soc->ops->hal_msdu_desc_info_set = hal_msdu_desc_info_set_be;
  855. hal_soc->ops->hal_mpdu_desc_info_set = hal_mpdu_desc_info_set_be;
  856. #ifdef DP_UMAC_HW_RESET_SUPPORT
  857. hal_soc->ops->hal_unregister_reo_send_cmd =
  858. hal_unregister_reo_send_cmd_be;
  859. hal_soc->ops->hal_register_reo_send_cmd = hal_register_reo_send_cmd_be;
  860. hal_soc->ops->hal_reset_rx_reo_tid_q = hal_reset_rx_reo_tid_q_be;
  861. #endif
  862. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_be;
  863. hal_soc->ops->hal_rx_get_qdesc_addr = hal_rx_get_qdesc_addr_be;
  864. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  865. hal_set_reo_ent_desc_reo_dest_ind_be;
  866. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  867. hal_get_reo_ent_desc_qdesc_addr_be;
  868. }