cfg_dp.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696
  1. /*
  2. * Copyright (c) 2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * DOC: This file contains definitions of Data Path configuration.
  20. */
  21. #ifndef _CFG_DP_H_
  22. #define _CFG_DP_H_
  23. #include "cfg_define.h"
  24. #define WLAN_CFG_MAX_CLIENTS 64
  25. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  26. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  27. /* Change this to a lower value to enforce scattered idle list mode */
  28. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  29. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x200000
  30. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  31. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  32. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  33. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  34. #ifdef CONFIG_MCL
  35. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  36. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  37. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  38. #else
  39. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  40. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  41. #endif
  42. #else
  43. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  44. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  45. #endif
  46. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  47. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  48. #ifdef CONFIG_MCL
  49. #define WLAN_CFG_PER_PDEV_RX_RING 0
  50. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  51. #define WLAN_LRO_ENABLE 0
  52. #ifdef IPA_OFFLOAD
  53. #define WLAN_CFG_TX_RING_SIZE 2048
  54. #define WLAN_CFG_PER_PDEV_TX_RING 0
  55. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  56. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  57. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  58. #else
  59. #define WLAN_CFG_TX_RING_SIZE 512
  60. #define WLAN_CFG_PER_PDEV_TX_RING 1
  61. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  62. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  63. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  64. #endif
  65. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  66. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  67. #define WLAN_CFG_NUM_TX_DESC 1024
  68. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  69. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  70. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  71. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  72. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  73. /* Interrupt Mitigation - Timer threshold in us */
  74. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  75. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  76. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  77. #else
  78. #define WLAN_CFG_PER_PDEV_TX_RING 0
  79. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  80. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  81. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  82. #endif
  83. #ifdef CONFIG_WIN
  84. #define WLAN_CFG_PER_PDEV_RX_RING 0
  85. #define WLAN_CFG_PER_PDEV_LMAC_RING 1
  86. #define WLAN_LRO_ENABLE 0
  87. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  88. #ifndef QCA_WIFI_QCA8074_VP
  89. #define WLAN_CFG_NUM_TX_DESC 0x320000
  90. #else
  91. #define WLAN_CFG_NUM_TX_DESC (8 << 10)
  92. #endif
  93. #define WLAN_CFG_NUM_TX_EXT_DESC 0x80000
  94. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  95. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 256
  96. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 128
  97. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  98. /* Interrupt Mitigation - Timer threshold in us */
  99. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 1000
  100. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 500
  101. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 1000
  102. #define WLAN_CFG_TX_RING_SIZE 512
  103. /* Size the completion ring using following 2 parameters
  104. * - NAPI schedule latency (assuming 1 netdev competing for CPU)
  105. * = 20 ms (2 jiffies)
  106. * - Worst case PPS requirement = 400K PPS
  107. *
  108. * Ring size = 20 * 400 = 8000
  109. * 8192 is nearest power of 2
  110. */
  111. #define WLAN_CFG_TX_COMP_RING_SIZE 0x80000
  112. #endif
  113. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  114. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  115. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  116. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  117. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  118. #define WLAN_CFG_TX_RING_SIZE_MAX 2048
  119. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  120. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  121. #define WLAN_CFG_NUM_TX_DESC_MIN 1024
  122. #define WLAN_CFG_NUM_TX_DESC_MAX 0x320000
  123. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 1024
  124. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  125. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  126. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  127. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 1
  128. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  129. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  130. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  131. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  132. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 100
  133. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  134. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  135. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  136. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  137. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  138. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  139. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0x2000
  140. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  141. /* Per vdev pools */
  142. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  143. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  144. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  145. #ifdef TX_PER_PDEV_DESC_POOL
  146. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  147. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  148. #else /* TX_PER_PDEV_DESC_POOL */
  149. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  150. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  151. #endif /* TX_PER_PDEV_DESC_POOL */
  152. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  153. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  154. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  155. #define WLAN_CFG_HTT_PKT_TYPE 2
  156. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  157. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  158. #define WLAN_CFG_MAX_PEER_ID 64
  159. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  160. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  161. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  162. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  163. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  164. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  165. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  166. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  167. #define WLAN_CFG_NUM_REO_DEST_RING 4
  168. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  169. #define WLAN_CFG_NUM_REO_DEST_RING_MAX 4
  170. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 64
  171. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  172. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 64
  173. #define WLAN_CFG_TCL_CMD_RING_SIZE 32
  174. #define WLAN_CFG_TCL_CMD_RING_SIZE_MIN 32
  175. #define WLAN_CFG_TCL_CMD_RING_SIZE_MAX 32
  176. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  177. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  178. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  179. #if defined(QCA_WIFI_QCA6290)
  180. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  181. #else
  182. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  183. #endif
  184. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 1024
  185. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 2048
  186. #define WLAN_CFG_REO_REINJECT_RING_SIZE 32
  187. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  188. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 32
  189. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  190. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  191. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  192. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 128
  193. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  194. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 128
  195. #define WLAN_CFG_REO_CMD_RING_SIZE 64
  196. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  197. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 64
  198. #define WLAN_CFG_REO_STATUS_RING_SIZE 128
  199. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  200. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 128
  201. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  202. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  203. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  204. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  205. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  206. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  207. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  208. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  209. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 4096
  210. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  211. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  212. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 2048
  213. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  214. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  215. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 1024
  216. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  217. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  218. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 4096
  219. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  220. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  221. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  222. /* DP INI Declerations */
  223. #define CFG_DP_HTT_PACKET_TYPE \
  224. CFG_INI_UINT("dp_htt_packet_type", \
  225. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  226. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  227. WLAN_CFG_HTT_PKT_TYPE, \
  228. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  229. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  230. CFG_INI_UINT("dp_int_batch_threshold_other", \
  231. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  232. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  233. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  234. CFG_VALUE_OR_DEFAULT, "DP INT threshold Other")
  235. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  236. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  237. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  238. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  239. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  240. CFG_VALUE_OR_DEFAULT, "DP INT threshold Rx")
  241. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  242. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  243. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  244. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  245. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  246. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  247. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  248. CFG_INI_UINT("dp_int_timer_threshold_other", \
  249. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  250. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  251. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  252. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  253. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  254. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  255. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  256. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  257. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  258. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  259. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  260. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  261. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  262. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  263. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  264. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  265. #define CFG_DP_MAX_ALLOC_SIZE \
  266. CFG_INI_UINT("dp_max_alloc_size", \
  267. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  268. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  269. WLAN_CFG_MAX_ALLOC_SIZE, \
  270. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  271. #define CFG_DP_MAX_CLIENTS \
  272. CFG_INI_UINT("dp_max_clients", \
  273. WLAN_CFG_MAX_CLIENTS_MIN, \
  274. WLAN_CFG_MAX_CLIENTS_MAX, \
  275. WLAN_CFG_MAX_CLIENTS, \
  276. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  277. #define CFG_DP_MAX_PEER_ID \
  278. CFG_INI_UINT("dp_max_peer_id", \
  279. WLAN_CFG_MAX_PEER_ID_MIN, \
  280. WLAN_CFG_MAX_PEER_ID_MAX, \
  281. WLAN_CFG_MAX_PEER_ID, \
  282. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  283. #define CFG_DP_REO_DEST_RINGS \
  284. CFG_INI_UINT("dp_reo_dest_rings", \
  285. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  286. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  287. WLAN_CFG_NUM_REO_DEST_RING, \
  288. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  289. #define CFG_DP_TCL_DATA_RINGS \
  290. CFG_INI_UINT("dp_tcl_data_rings", \
  291. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  292. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  293. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  294. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  295. #define CFG_DP_TX_DESC \
  296. CFG_INI_UINT("dp_tx_desc", \
  297. WLAN_CFG_NUM_TX_DESC_MIN, \
  298. WLAN_CFG_NUM_TX_DESC_MAX, \
  299. WLAN_CFG_NUM_TX_DESC, \
  300. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  301. #define CFG_DP_TX_EXT_DESC \
  302. CFG_INI_UINT("dp_tx_ext_desc", \
  303. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  304. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  305. WLAN_CFG_NUM_TX_EXT_DESC, \
  306. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  307. #define CFG_DP_TX_EXT_DESC_POOLS \
  308. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  309. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  310. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  311. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  312. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  313. #define CFG_DP_PDEV_RX_RING \
  314. CFG_INI_UINT("dp_pdev_rx_ring", \
  315. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  316. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  317. WLAN_CFG_PER_PDEV_RX_RING, \
  318. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  319. #define CFG_DP_PDEV_TX_RING \
  320. CFG_INI_UINT("dp_pdev_tx_ring", \
  321. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  322. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  323. WLAN_CFG_PER_PDEV_TX_RING, \
  324. CFG_VALUE_OR_DEFAULT, \
  325. "DP PDEV Tx Ring")
  326. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  327. CFG_INI_UINT("dp_rx_defrag_timeout", \
  328. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  329. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  330. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  331. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  332. #define CFG_DP_TX_COMPL_RING_SIZE \
  333. CFG_INI_UINT("dp_tx_compl_ring_size", \
  334. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  335. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  336. WLAN_CFG_TX_COMP_RING_SIZE, \
  337. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  338. #define CFG_DP_TX_RING_SIZE \
  339. CFG_INI_UINT("dp_tx_ring_size", \
  340. WLAN_CFG_TX_RING_SIZE_MIN,\
  341. WLAN_CFG_TX_RING_SIZE_MAX,\
  342. WLAN_CFG_TX_RING_SIZE,\
  343. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  344. #define CFG_DP_NSS_COMP_RING_SIZE \
  345. CFG_INI_UINT("dp_nss_comp_ring_size", \
  346. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  347. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  348. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  349. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  350. #define CFG_DP_PDEV_LMAC_RING \
  351. CFG_INI_UINT("dp_pdev_lmac_ring", \
  352. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  353. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  354. WLAN_CFG_PER_PDEV_LMAC_RING, \
  355. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  356. #define CFG_DP_BASE_HW_MAC_ID \
  357. CFG_INI_UINT("dp_base_hw_macid", \
  358. 0, 1, 1, \
  359. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  360. #define CFG_DP_RX_HASH \
  361. CFG_INI_BOOL("dp_rx_hash", true, \
  362. "DP Rx Hash")
  363. #define CFG_DP_TSO \
  364. CFG_INI_BOOL("TSOEnable", false, \
  365. "DP TSO Enabled")
  366. #define CFG_DP_LRO \
  367. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  368. "DP LRO Enable")
  369. #define CFG_DP_SG \
  370. CFG_INI_BOOL("dp_sg_support", false, \
  371. "DP SG Enable")
  372. #define CFG_DP_GRO \
  373. CFG_INI_BOOL("GROEnable", false, \
  374. "DP GRO Enable")
  375. #define CFG_DP_OL_TX_CSUM \
  376. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  377. "DP tx csum Enable")
  378. #define CFG_DP_OL_RX_CSUM \
  379. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  380. "DP rx csum Enable")
  381. #define CFG_DP_RAWMODE \
  382. CFG_INI_BOOL("dp_rawmode_support", false, \
  383. "DP rawmode Enable")
  384. #define CFG_DP_PEER_FLOW_CTRL \
  385. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  386. "DP peer flow ctrl Enable")
  387. #define CFG_DP_NAPI \
  388. CFG_INI_BOOL("dp_napi_enabled", MCL_OR_WIN_VALUE(true, false), \
  389. "DP Napi Enabled")
  390. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  391. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  392. "DP TCP UDP Checksum Offload")
  393. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  394. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  395. "DP Defrag Timeout Check")
  396. #define CFG_DP_WBM_RELEASE_RING \
  397. CFG_INI_UINT("dp_wbm_release_ring", \
  398. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  399. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  400. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  401. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  402. #define CFG_DP_TCL_CMD_RING \
  403. CFG_INI_UINT("dp_tcl_cmd_ring", \
  404. WLAN_CFG_TCL_CMD_RING_SIZE_MIN, \
  405. WLAN_CFG_TCL_CMD_RING_SIZE_MAX, \
  406. WLAN_CFG_TCL_CMD_RING_SIZE, \
  407. CFG_VALUE_OR_DEFAULT, "DP TCL command ring")
  408. #define CFG_DP_TCL_STATUS_RING \
  409. CFG_INI_UINT("dp_tcl_status_ring",\
  410. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  411. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  412. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  413. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  414. #define CFG_DP_REO_REINJECT_RING \
  415. CFG_INI_UINT("dp_reo_reinject_ring", \
  416. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  417. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  418. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  419. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  420. #define CFG_DP_RX_RELEASE_RING \
  421. CFG_INI_UINT("dp_rx_release_ring", \
  422. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  423. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  424. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  425. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  426. #define CFG_DP_REO_EXCEPTION_RING \
  427. CFG_INI_UINT("dp_reo_exception_ring", \
  428. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  429. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  430. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  431. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  432. #define CFG_DP_REO_CMD_RING \
  433. CFG_INI_UINT("dp_reo_cmd_ring", \
  434. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  435. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  436. WLAN_CFG_REO_CMD_RING_SIZE, \
  437. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  438. #define CFG_DP_REO_STATUS_RING \
  439. CFG_INI_UINT("dp_reo_status_ring", \
  440. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  441. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  442. WLAN_CFG_REO_STATUS_RING_SIZE, \
  443. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  444. #define CFG_DP_RXDMA_BUF_RING \
  445. CFG_INI_UINT("dp_rxdma_buf_ring", \
  446. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  447. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  448. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  449. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  450. #define CFG_DP_RXDMA_REFILL_RING \
  451. CFG_INI_UINT("dp_rxdma_refill_ring", \
  452. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  453. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  454. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  455. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  456. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  457. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  458. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  459. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  460. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  461. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  462. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  463. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  464. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  465. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  466. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  467. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  468. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  469. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  470. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  471. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  472. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  473. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  474. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  475. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  476. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  477. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  478. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  479. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  480. #define CFG_DP_RXDMA_ERR_DST_RING \
  481. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  482. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  483. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  484. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  485. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  486. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  487. CFG_INI_UINT("TxFlowStartQueueOffset", \
  488. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  489. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  490. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  491. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  492. 0, 50, 15, \
  493. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  494. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  495. CFG_INI_UINT("IpaUcTxBufSize", \
  496. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  497. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  498. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  499. CFG_INI_UINT("IpaUcTxPartitionBase", \
  500. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  501. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  502. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  503. CFG_INI_UINT("IpaUcRxIndRingCount", \
  504. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  505. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  506. #define CFG_DP_REORDER_OFFLOAD_SUPPORT \
  507. CFG_INI_UINT("gReorderOffloadSupported", \
  508. 0, 1, 1, \
  509. CFG_VALUE_OR_DEFAULT, "Packet reordering offload to firmware")
  510. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  511. CFG_INI_BOOL("gDisableIntraBssFwd", \
  512. false, "Disable intrs BSS Rx packets")
  513. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  514. CFG_INI_BOOL("gEnableDataStallDetection", \
  515. true, "Enable/Disable Data stall detection")
  516. #define CFG_DP \
  517. CFG(CFG_DP_HTT_PACKET_TYPE) \
  518. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  519. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  520. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  521. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  522. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  523. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  524. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  525. CFG(CFG_DP_MAX_CLIENTS) \
  526. CFG(CFG_DP_MAX_PEER_ID) \
  527. CFG(CFG_DP_REO_DEST_RINGS) \
  528. CFG(CFG_DP_TCL_DATA_RINGS) \
  529. CFG(CFG_DP_TX_DESC) \
  530. CFG(CFG_DP_TX_EXT_DESC) \
  531. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  532. CFG(CFG_DP_PDEV_RX_RING) \
  533. CFG(CFG_DP_PDEV_TX_RING) \
  534. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  535. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  536. CFG(CFG_DP_TX_RING_SIZE) \
  537. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  538. CFG(CFG_DP_PDEV_LMAC_RING) \
  539. CFG(CFG_DP_BASE_HW_MAC_ID) \
  540. CFG(CFG_DP_RX_HASH) \
  541. CFG(CFG_DP_TSO) \
  542. CFG(CFG_DP_LRO) \
  543. CFG(CFG_DP_SG) \
  544. CFG(CFG_DP_GRO) \
  545. CFG(CFG_DP_OL_TX_CSUM) \
  546. CFG(CFG_DP_OL_RX_CSUM) \
  547. CFG(CFG_DP_RAWMODE) \
  548. CFG(CFG_DP_PEER_FLOW_CTRL) \
  549. CFG(CFG_DP_NAPI) \
  550. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  551. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  552. CFG(CFG_DP_WBM_RELEASE_RING) \
  553. CFG(CFG_DP_TCL_CMD_RING) \
  554. CFG(CFG_DP_TCL_STATUS_RING) \
  555. CFG(CFG_DP_REO_REINJECT_RING) \
  556. CFG(CFG_DP_RX_RELEASE_RING) \
  557. CFG(CFG_DP_REO_EXCEPTION_RING) \
  558. CFG(CFG_DP_REO_CMD_RING) \
  559. CFG(CFG_DP_REO_STATUS_RING) \
  560. CFG(CFG_DP_RXDMA_BUF_RING) \
  561. CFG(CFG_DP_RXDMA_REFILL_RING) \
  562. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  563. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  564. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  565. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  566. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  567. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  568. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  569. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  570. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  571. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  572. CFG(CFG_DP_REORDER_OFFLOAD_SUPPORT) \
  573. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  574. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION)
  575. #endif /* _CFG_DP_H_ */