dp_tx.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "hal_hw_headers.h"
  20. #include "dp_tx.h"
  21. #include "dp_tx_desc.h"
  22. #include "dp_peer.h"
  23. #include "dp_types.h"
  24. #include "hal_tx.h"
  25. #include "qdf_mem.h"
  26. #include "qdf_nbuf.h"
  27. #include "qdf_net_types.h"
  28. #include <wlan_cfg.h>
  29. #ifdef MESH_MODE_SUPPORT
  30. #include "if_meta_hdr.h"
  31. #endif
  32. #include "enet.h"
  33. #include "dp_internal.h"
  34. #ifdef FEATURE_WDS
  35. #include "dp_txrx_wds.h"
  36. #endif
  37. #define DP_TX_QUEUE_MASK 0x3
  38. /* TODO Add support in TSO */
  39. #define DP_DESC_NUM_FRAG(x) 0
  40. /* disable TQM_BYPASS */
  41. #define TQM_BYPASS_WAR 0
  42. /* invalid peer id for reinject*/
  43. #define DP_INVALID_PEER 0XFFFE
  44. /*mapping between hal encrypt type and cdp_sec_type*/
  45. #define MAX_CDP_SEC_TYPE 12
  46. static const uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {
  47. HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  48. HAL_TX_ENCRYPT_TYPE_WEP_128,
  49. HAL_TX_ENCRYPT_TYPE_WEP_104,
  50. HAL_TX_ENCRYPT_TYPE_WEP_40,
  51. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  52. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  53. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  54. HAL_TX_ENCRYPT_TYPE_WAPI,
  55. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  56. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  57. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  58. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  59. #ifdef WLAN_TX_PKT_CAPTURE_ENH
  60. #include "dp_tx_capture.h"
  61. #endif
  62. /**
  63. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  64. * @vdev: DP Virtual device handle
  65. * @nbuf: Buffer pointer
  66. * @queue: queue ids container for nbuf
  67. *
  68. * TX packet queue has 2 instances, software descriptors id and dma ring id
  69. * Based on tx feature and hardware configuration queue id combination
  70. * could be different.
  71. * For example -
  72. * With XPS enabled,all TX descriptor pools and dma ring are assigned
  73. * per cpu id
  74. * With no XPS,lock based resource protection, Descriptor pool ids are
  75. * different for each vdev, dma ring id will be same as single pdev id
  76. *
  77. * Return: None
  78. */
  79. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  80. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  81. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  82. {
  83. uint16_t queue_offset = qdf_nbuf_get_queue_mapping(nbuf) & DP_TX_QUEUE_MASK;
  84. queue->desc_pool_id = queue_offset;
  85. queue->ring_id = vdev->pdev->soc->tx_ring_map[queue_offset];
  86. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  87. "%s, pool_id:%d ring_id: %d",
  88. __func__, queue->desc_pool_id, queue->ring_id);
  89. return;
  90. }
  91. #else /* QCA_OL_TX_MULTIQ_SUPPORT */
  92. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  93. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  94. {
  95. /* get flow id */
  96. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  97. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  98. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  99. "%s, pool_id:%d ring_id: %d",
  100. __func__, queue->desc_pool_id, queue->ring_id);
  101. return;
  102. }
  103. #endif
  104. #if defined(FEATURE_TSO)
  105. /**
  106. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  107. *
  108. * @soc - core txrx main context
  109. * @seg_desc - tso segment descriptor
  110. * @num_seg_desc - tso number segment descriptor
  111. */
  112. static void dp_tx_tso_unmap_segment(
  113. struct dp_soc *soc,
  114. struct qdf_tso_seg_elem_t *seg_desc,
  115. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  116. {
  117. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  118. if (qdf_unlikely(!seg_desc)) {
  119. DP_TRACE(ERROR, "%s %d TSO desc is NULL!",
  120. __func__, __LINE__);
  121. qdf_assert(0);
  122. } else if (qdf_unlikely(!num_seg_desc)) {
  123. DP_TRACE(ERROR, "%s %d TSO num desc is NULL!",
  124. __func__, __LINE__);
  125. qdf_assert(0);
  126. } else {
  127. bool is_last_seg;
  128. /* no tso segment left to do dma unmap */
  129. if (num_seg_desc->num_seg.tso_cmn_num_seg < 1)
  130. return;
  131. is_last_seg = (num_seg_desc->num_seg.tso_cmn_num_seg == 1) ?
  132. true : false;
  133. qdf_nbuf_unmap_tso_segment(soc->osdev,
  134. seg_desc, is_last_seg);
  135. num_seg_desc->num_seg.tso_cmn_num_seg--;
  136. }
  137. }
  138. /**
  139. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  140. * back to the freelist
  141. *
  142. * @soc - soc device handle
  143. * @tx_desc - Tx software descriptor
  144. */
  145. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  146. struct dp_tx_desc_s *tx_desc)
  147. {
  148. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  149. if (qdf_unlikely(!tx_desc->tso_desc)) {
  150. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  151. "%s %d TSO desc is NULL!",
  152. __func__, __LINE__);
  153. qdf_assert(0);
  154. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  155. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  156. "%s %d TSO num desc is NULL!",
  157. __func__, __LINE__);
  158. qdf_assert(0);
  159. } else {
  160. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  161. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  162. /* Add the tso num segment into the free list */
  163. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  164. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  165. tx_desc->tso_num_desc);
  166. tx_desc->tso_num_desc = NULL;
  167. }
  168. /* Add the tso segment into the free list*/
  169. dp_tx_tso_desc_free(soc,
  170. tx_desc->pool_id, tx_desc->tso_desc);
  171. tx_desc->tso_desc = NULL;
  172. }
  173. }
  174. #else
  175. static void dp_tx_tso_unmap_segment(
  176. struct dp_soc *soc,
  177. struct qdf_tso_seg_elem_t *seg_desc,
  178. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  179. {
  180. }
  181. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  182. struct dp_tx_desc_s *tx_desc)
  183. {
  184. }
  185. #endif
  186. /**
  187. * dp_tx_desc_release() - Release Tx Descriptor
  188. * @tx_desc : Tx Descriptor
  189. * @desc_pool_id: Descriptor Pool ID
  190. *
  191. * Deallocate all resources attached to Tx descriptor and free the Tx
  192. * descriptor.
  193. *
  194. * Return:
  195. */
  196. static void
  197. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  198. {
  199. struct dp_pdev *pdev = tx_desc->pdev;
  200. struct dp_soc *soc;
  201. uint8_t comp_status = 0;
  202. qdf_assert(pdev);
  203. soc = pdev->soc;
  204. if (tx_desc->frm_type == dp_tx_frm_tso)
  205. dp_tx_tso_desc_release(soc, tx_desc);
  206. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  207. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  208. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  209. dp_tx_me_free_buf(tx_desc->pdev, tx_desc->me_buffer);
  210. qdf_atomic_dec(&pdev->num_tx_outstanding);
  211. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  212. qdf_atomic_dec(&pdev->num_tx_exception);
  213. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  214. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  215. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp,
  216. soc->hal_soc);
  217. else
  218. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  219. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  220. "Tx Completion Release desc %d status %d outstanding %d",
  221. tx_desc->id, comp_status,
  222. qdf_atomic_read(&pdev->num_tx_outstanding));
  223. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  224. return;
  225. }
  226. /**
  227. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  228. * @vdev: DP vdev Handle
  229. * @nbuf: skb
  230. * @msdu_info: msdu_info required to create HTT metadata
  231. *
  232. * Prepares and fills HTT metadata in the frame pre-header for special frames
  233. * that should be transmitted using varying transmit parameters.
  234. * There are 2 VDEV modes that currently needs this special metadata -
  235. * 1) Mesh Mode
  236. * 2) DSRC Mode
  237. *
  238. * Return: HTT metadata size
  239. *
  240. */
  241. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  242. struct dp_tx_msdu_info_s *msdu_info)
  243. {
  244. uint32_t *meta_data = msdu_info->meta_data;
  245. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  246. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  247. uint8_t htt_desc_size;
  248. /* Size rounded of multiple of 8 bytes */
  249. uint8_t htt_desc_size_aligned;
  250. uint8_t *hdr = NULL;
  251. /*
  252. * Metadata - HTT MSDU Extension header
  253. */
  254. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  255. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  256. if (vdev->mesh_vdev || msdu_info->is_tx_sniffer) {
  257. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) <
  258. htt_desc_size_aligned)) {
  259. DP_STATS_INC(vdev,
  260. tx_i.dropped.headroom_insufficient, 1);
  261. return 0;
  262. }
  263. /* Fill and add HTT metaheader */
  264. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  265. if (!hdr) {
  266. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  267. "Error in filling HTT metadata");
  268. return 0;
  269. }
  270. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  271. } else if (vdev->opmode == wlan_op_mode_ocb) {
  272. /* Todo - Add support for DSRC */
  273. }
  274. return htt_desc_size_aligned;
  275. }
  276. /**
  277. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  278. * @tso_seg: TSO segment to process
  279. * @ext_desc: Pointer to MSDU extension descriptor
  280. *
  281. * Return: void
  282. */
  283. #if defined(FEATURE_TSO)
  284. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  285. void *ext_desc)
  286. {
  287. uint8_t num_frag;
  288. uint32_t tso_flags;
  289. /*
  290. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  291. * tcp_flag_mask
  292. *
  293. * Checksum enable flags are set in TCL descriptor and not in Extension
  294. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  295. */
  296. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  297. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  298. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  299. tso_seg->tso_flags.ip_len);
  300. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  301. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  302. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  303. uint32_t lo = 0;
  304. uint32_t hi = 0;
  305. qdf_dmaaddr_to_32s(
  306. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  307. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  308. tso_seg->tso_frags[num_frag].length);
  309. }
  310. return;
  311. }
  312. #else
  313. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  314. void *ext_desc)
  315. {
  316. return;
  317. }
  318. #endif
  319. #if defined(FEATURE_TSO)
  320. /**
  321. * dp_tx_free_tso_seg_list() - Loop through the tso segments
  322. * allocated and free them
  323. *
  324. * @soc: soc handle
  325. * @free_seg: list of tso segments
  326. * @msdu_info: msdu descriptor
  327. *
  328. * Return - void
  329. */
  330. static void dp_tx_free_tso_seg_list(
  331. struct dp_soc *soc,
  332. struct qdf_tso_seg_elem_t *free_seg,
  333. struct dp_tx_msdu_info_s *msdu_info)
  334. {
  335. struct qdf_tso_seg_elem_t *next_seg;
  336. while (free_seg) {
  337. next_seg = free_seg->next;
  338. dp_tx_tso_desc_free(soc,
  339. msdu_info->tx_queue.desc_pool_id,
  340. free_seg);
  341. free_seg = next_seg;
  342. }
  343. }
  344. /**
  345. * dp_tx_free_tso_num_seg_list() - Loop through the tso num segments
  346. * allocated and free them
  347. *
  348. * @soc: soc handle
  349. * @free_num_seg: list of tso number segments
  350. * @msdu_info: msdu descriptor
  351. * Return - void
  352. */
  353. static void dp_tx_free_tso_num_seg_list(
  354. struct dp_soc *soc,
  355. struct qdf_tso_num_seg_elem_t *free_num_seg,
  356. struct dp_tx_msdu_info_s *msdu_info)
  357. {
  358. struct qdf_tso_num_seg_elem_t *next_num_seg;
  359. while (free_num_seg) {
  360. next_num_seg = free_num_seg->next;
  361. dp_tso_num_seg_free(soc,
  362. msdu_info->tx_queue.desc_pool_id,
  363. free_num_seg);
  364. free_num_seg = next_num_seg;
  365. }
  366. }
  367. /**
  368. * dp_tx_unmap_tso_seg_list() - Loop through the tso segments
  369. * do dma unmap for each segment
  370. *
  371. * @soc: soc handle
  372. * @free_seg: list of tso segments
  373. * @num_seg_desc: tso number segment descriptor
  374. *
  375. * Return - void
  376. */
  377. static void dp_tx_unmap_tso_seg_list(
  378. struct dp_soc *soc,
  379. struct qdf_tso_seg_elem_t *free_seg,
  380. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  381. {
  382. struct qdf_tso_seg_elem_t *next_seg;
  383. if (qdf_unlikely(!num_seg_desc)) {
  384. DP_TRACE(ERROR, "TSO number seg desc is NULL!");
  385. return;
  386. }
  387. while (free_seg) {
  388. next_seg = free_seg->next;
  389. dp_tx_tso_unmap_segment(soc, free_seg, num_seg_desc);
  390. free_seg = next_seg;
  391. }
  392. }
  393. /**
  394. * dp_tx_free_remaining_tso_desc() - do dma unmap for tso segments if any,
  395. * free the tso segments descriptor and
  396. * tso num segments descriptor
  397. *
  398. * @soc: soc handle
  399. * @msdu_info: msdu descriptor
  400. * @tso_seg_unmap: flag to show if dma unmap is necessary
  401. *
  402. * Return - void
  403. */
  404. static void dp_tx_free_remaining_tso_desc(struct dp_soc *soc,
  405. struct dp_tx_msdu_info_s *msdu_info,
  406. bool tso_seg_unmap)
  407. {
  408. struct qdf_tso_info_t *tso_info = &msdu_info->u.tso_info;
  409. struct qdf_tso_seg_elem_t *free_seg = tso_info->tso_seg_list;
  410. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  411. tso_info->tso_num_seg_list;
  412. /* do dma unmap for each segment */
  413. if (tso_seg_unmap)
  414. dp_tx_unmap_tso_seg_list(soc, free_seg, tso_num_desc);
  415. /* free all tso number segment descriptor though looks only have 1 */
  416. dp_tx_free_tso_num_seg_list(soc, tso_num_desc, msdu_info);
  417. /* free all tso segment descriptor */
  418. dp_tx_free_tso_seg_list(soc, free_seg, msdu_info);
  419. }
  420. /**
  421. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  422. * @vdev: virtual device handle
  423. * @msdu: network buffer
  424. * @msdu_info: meta data associated with the msdu
  425. *
  426. * Return: QDF_STATUS_SUCCESS success
  427. */
  428. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  429. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  430. {
  431. struct qdf_tso_seg_elem_t *tso_seg;
  432. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  433. struct dp_soc *soc = vdev->pdev->soc;
  434. struct qdf_tso_info_t *tso_info;
  435. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  436. tso_info = &msdu_info->u.tso_info;
  437. tso_info->curr_seg = NULL;
  438. tso_info->tso_seg_list = NULL;
  439. tso_info->num_segs = num_seg;
  440. msdu_info->frm_type = dp_tx_frm_tso;
  441. tso_info->tso_num_seg_list = NULL;
  442. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  443. while (num_seg) {
  444. tso_seg = dp_tx_tso_desc_alloc(
  445. soc, msdu_info->tx_queue.desc_pool_id);
  446. if (tso_seg) {
  447. tso_seg->next = tso_info->tso_seg_list;
  448. tso_info->tso_seg_list = tso_seg;
  449. num_seg--;
  450. } else {
  451. DP_TRACE(ERROR, "%s: Failed to alloc tso seg desc",
  452. __func__);
  453. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  454. return QDF_STATUS_E_NOMEM;
  455. }
  456. }
  457. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  458. tso_num_seg = dp_tso_num_seg_alloc(soc,
  459. msdu_info->tx_queue.desc_pool_id);
  460. if (tso_num_seg) {
  461. tso_num_seg->next = tso_info->tso_num_seg_list;
  462. tso_info->tso_num_seg_list = tso_num_seg;
  463. } else {
  464. DP_TRACE(ERROR, "%s: Failed to alloc - Number of segs desc",
  465. __func__);
  466. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  467. return QDF_STATUS_E_NOMEM;
  468. }
  469. msdu_info->num_seg =
  470. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  471. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  472. msdu_info->num_seg);
  473. if (!(msdu_info->num_seg)) {
  474. /*
  475. * Free allocated TSO seg desc and number seg desc,
  476. * do unmap for segments if dma map has done.
  477. */
  478. DP_TRACE(ERROR, "%s: Failed to get tso info", __func__);
  479. dp_tx_free_remaining_tso_desc(soc, msdu_info, true);
  480. return QDF_STATUS_E_INVAL;
  481. }
  482. tso_info->curr_seg = tso_info->tso_seg_list;
  483. return QDF_STATUS_SUCCESS;
  484. }
  485. #else
  486. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  487. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  488. {
  489. return QDF_STATUS_E_NOMEM;
  490. }
  491. #endif
  492. /**
  493. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  494. * @vdev: DP Vdev handle
  495. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  496. * @desc_pool_id: Descriptor Pool ID
  497. *
  498. * Return:
  499. */
  500. static
  501. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  502. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  503. {
  504. uint8_t i;
  505. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  506. struct dp_tx_seg_info_s *seg_info;
  507. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  508. struct dp_soc *soc = vdev->pdev->soc;
  509. /* Allocate an extension descriptor */
  510. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  511. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  512. if (!msdu_ext_desc) {
  513. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  514. return NULL;
  515. }
  516. if (msdu_info->exception_fw &&
  517. qdf_unlikely(vdev->mesh_vdev)) {
  518. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  519. &msdu_info->meta_data[0],
  520. sizeof(struct htt_tx_msdu_desc_ext2_t));
  521. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  522. }
  523. switch (msdu_info->frm_type) {
  524. case dp_tx_frm_sg:
  525. case dp_tx_frm_me:
  526. case dp_tx_frm_raw:
  527. seg_info = msdu_info->u.sg_info.curr_seg;
  528. /* Update the buffer pointers in MSDU Extension Descriptor */
  529. for (i = 0; i < seg_info->frag_cnt; i++) {
  530. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  531. seg_info->frags[i].paddr_lo,
  532. seg_info->frags[i].paddr_hi,
  533. seg_info->frags[i].len);
  534. }
  535. break;
  536. case dp_tx_frm_tso:
  537. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  538. &cached_ext_desc[0]);
  539. break;
  540. default:
  541. break;
  542. }
  543. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  544. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  545. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  546. msdu_ext_desc->vaddr);
  547. return msdu_ext_desc;
  548. }
  549. /**
  550. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  551. *
  552. * @skb: skb to be traced
  553. * @msdu_id: msdu_id of the packet
  554. * @vdev_id: vdev_id of the packet
  555. *
  556. * Return: None
  557. */
  558. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  559. uint8_t vdev_id)
  560. {
  561. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  562. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  563. DPTRACE(qdf_dp_trace_ptr(skb,
  564. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  565. QDF_TRACE_DEFAULT_PDEV_ID,
  566. qdf_nbuf_data_addr(skb),
  567. sizeof(qdf_nbuf_data(skb)),
  568. msdu_id, vdev_id));
  569. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  570. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  571. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  572. msdu_id, QDF_TX));
  573. }
  574. #ifdef QCA_512M_CONFIG
  575. /**
  576. * dp_tx_pdev_pflow_control - Check if allocated tx descriptors reached max
  577. * tx descriptor configured value
  578. * @vdev: DP vdev handle
  579. *
  580. * Return: true if allocated tx descriptors reached max configured value, else
  581. * false.
  582. */
  583. static inline bool
  584. dp_tx_pdev_pflow_control(struct dp_vdev *vdev)
  585. {
  586. struct dp_pdev *pdev = vdev->pdev;
  587. if (qdf_atomic_read(&pdev->num_tx_outstanding) >=
  588. pdev->num_tx_allowed) {
  589. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  590. "%s: queued packets are more than max tx, drop the frame",
  591. __func__);
  592. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  593. return true;
  594. }
  595. return false;
  596. }
  597. #else
  598. static inline bool
  599. dp_tx_pdev_pflow_control(struct dp_vdev *vdev)
  600. {
  601. return false;
  602. }
  603. #endif
  604. /**
  605. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  606. * @vdev: DP vdev handle
  607. * @nbuf: skb
  608. * @desc_pool_id: Descriptor pool ID
  609. * @meta_data: Metadata to the fw
  610. * @tx_exc_metadata: Handle that holds exception path metadata
  611. * Allocate and prepare Tx descriptor with msdu information.
  612. *
  613. * Return: Pointer to Tx Descriptor on success,
  614. * NULL on failure
  615. */
  616. static
  617. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  618. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  619. struct dp_tx_msdu_info_s *msdu_info,
  620. struct cdp_tx_exception_metadata *tx_exc_metadata)
  621. {
  622. uint8_t align_pad;
  623. uint8_t is_exception = 0;
  624. uint8_t htt_hdr_size;
  625. qdf_ether_header_t *eh;
  626. struct dp_tx_desc_s *tx_desc;
  627. struct dp_pdev *pdev = vdev->pdev;
  628. struct dp_soc *soc = pdev->soc;
  629. if (dp_tx_pdev_pflow_control(vdev))
  630. return NULL;
  631. /* Allocate software Tx descriptor */
  632. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  633. if (qdf_unlikely(!tx_desc)) {
  634. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  635. return NULL;
  636. }
  637. /* Flow control/Congestion Control counters */
  638. qdf_atomic_inc(&pdev->num_tx_outstanding);
  639. /* Initialize the SW tx descriptor */
  640. tx_desc->nbuf = nbuf;
  641. tx_desc->frm_type = dp_tx_frm_std;
  642. tx_desc->tx_encap_type = ((tx_exc_metadata &&
  643. (tx_exc_metadata->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE)) ?
  644. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  645. tx_desc->vdev = vdev;
  646. tx_desc->pdev = pdev;
  647. tx_desc->msdu_ext_desc = NULL;
  648. tx_desc->pkt_offset = 0;
  649. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  650. /*
  651. * For special modes (vdev_type == ocb or mesh), data frames should be
  652. * transmitted using varying transmit parameters (tx spec) which include
  653. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  654. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  655. * These frames are sent as exception packets to firmware.
  656. *
  657. * HW requirement is that metadata should always point to a
  658. * 8-byte aligned address. So we add alignment pad to start of buffer.
  659. * HTT Metadata should be ensured to be multiple of 8-bytes,
  660. * to get 8-byte aligned start address along with align_pad added
  661. *
  662. * |-----------------------------|
  663. * | |
  664. * |-----------------------------| <-----Buffer Pointer Address given
  665. * | | ^ in HW descriptor (aligned)
  666. * | HTT Metadata | |
  667. * | | |
  668. * | | | Packet Offset given in descriptor
  669. * | | |
  670. * |-----------------------------| |
  671. * | Alignment Pad | v
  672. * |-----------------------------| <----- Actual buffer start address
  673. * | SKB Data | (Unaligned)
  674. * | |
  675. * | |
  676. * | |
  677. * | |
  678. * | |
  679. * |-----------------------------|
  680. */
  681. if (qdf_unlikely((msdu_info->exception_fw)) ||
  682. (vdev->opmode == wlan_op_mode_ocb) ||
  683. (tx_exc_metadata &&
  684. tx_exc_metadata->is_tx_sniffer)) {
  685. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  686. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) < align_pad)) {
  687. DP_STATS_INC(vdev,
  688. tx_i.dropped.headroom_insufficient, 1);
  689. goto failure;
  690. }
  691. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  692. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  693. "qdf_nbuf_push_head failed");
  694. goto failure;
  695. }
  696. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  697. msdu_info);
  698. if (htt_hdr_size == 0)
  699. goto failure;
  700. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  701. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  702. is_exception = 1;
  703. }
  704. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  705. qdf_nbuf_map(soc->osdev, nbuf,
  706. QDF_DMA_TO_DEVICE))) {
  707. /* Handle failure */
  708. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  709. "qdf_nbuf_map failed");
  710. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  711. goto failure;
  712. }
  713. if (qdf_unlikely(vdev->nawds_enabled)) {
  714. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  715. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  716. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  717. is_exception = 1;
  718. }
  719. }
  720. #if !TQM_BYPASS_WAR
  721. if (is_exception || tx_exc_metadata)
  722. #endif
  723. {
  724. /* Temporary WAR due to TQM VP issues */
  725. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  726. qdf_atomic_inc(&pdev->num_tx_exception);
  727. }
  728. return tx_desc;
  729. failure:
  730. dp_tx_desc_release(tx_desc, desc_pool_id);
  731. return NULL;
  732. }
  733. /**
  734. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  735. * @vdev: DP vdev handle
  736. * @nbuf: skb
  737. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  738. * @desc_pool_id : Descriptor Pool ID
  739. *
  740. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  741. * information. For frames wth fragments, allocate and prepare
  742. * an MSDU extension descriptor
  743. *
  744. * Return: Pointer to Tx Descriptor on success,
  745. * NULL on failure
  746. */
  747. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  748. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  749. uint8_t desc_pool_id)
  750. {
  751. struct dp_tx_desc_s *tx_desc;
  752. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  753. struct dp_pdev *pdev = vdev->pdev;
  754. struct dp_soc *soc = pdev->soc;
  755. if (dp_tx_pdev_pflow_control(vdev))
  756. return NULL;
  757. /* Allocate software Tx descriptor */
  758. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  759. if (!tx_desc) {
  760. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  761. return NULL;
  762. }
  763. /* Flow control/Congestion Control counters */
  764. qdf_atomic_inc(&pdev->num_tx_outstanding);
  765. /* Initialize the SW tx descriptor */
  766. tx_desc->nbuf = nbuf;
  767. tx_desc->frm_type = msdu_info->frm_type;
  768. tx_desc->tx_encap_type = vdev->tx_encap_type;
  769. tx_desc->vdev = vdev;
  770. tx_desc->pdev = pdev;
  771. tx_desc->pkt_offset = 0;
  772. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  773. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  774. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  775. /* Handle scattered frames - TSO/SG/ME */
  776. /* Allocate and prepare an extension descriptor for scattered frames */
  777. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  778. if (!msdu_ext_desc) {
  779. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  780. "%s Tx Extension Descriptor Alloc Fail",
  781. __func__);
  782. goto failure;
  783. }
  784. #if TQM_BYPASS_WAR
  785. /* Temporary WAR due to TQM VP issues */
  786. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  787. qdf_atomic_inc(&pdev->num_tx_exception);
  788. #endif
  789. if (qdf_unlikely(msdu_info->exception_fw))
  790. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  791. tx_desc->msdu_ext_desc = msdu_ext_desc;
  792. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  793. return tx_desc;
  794. failure:
  795. dp_tx_desc_release(tx_desc, desc_pool_id);
  796. return NULL;
  797. }
  798. /**
  799. * dp_tx_prepare_raw() - Prepare RAW packet TX
  800. * @vdev: DP vdev handle
  801. * @nbuf: buffer pointer
  802. * @seg_info: Pointer to Segment info Descriptor to be prepared
  803. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  804. * descriptor
  805. *
  806. * Return:
  807. */
  808. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  809. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  810. {
  811. qdf_nbuf_t curr_nbuf = NULL;
  812. uint16_t total_len = 0;
  813. qdf_dma_addr_t paddr;
  814. int32_t i;
  815. int32_t mapped_buf_num = 0;
  816. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  817. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  818. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  819. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  820. if (vdev->raw_mode_war &&
  821. (qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS) &&
  822. (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU))
  823. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  824. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  825. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  826. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, curr_nbuf,
  827. QDF_DMA_TO_DEVICE)) {
  828. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  829. "%s dma map error ", __func__);
  830. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  831. mapped_buf_num = i;
  832. goto error;
  833. }
  834. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  835. seg_info->frags[i].paddr_lo = paddr;
  836. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  837. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  838. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  839. total_len += qdf_nbuf_len(curr_nbuf);
  840. }
  841. seg_info->frag_cnt = i;
  842. seg_info->total_len = total_len;
  843. seg_info->next = NULL;
  844. sg_info->curr_seg = seg_info;
  845. msdu_info->frm_type = dp_tx_frm_raw;
  846. msdu_info->num_seg = 1;
  847. return nbuf;
  848. error:
  849. i = 0;
  850. while (nbuf) {
  851. curr_nbuf = nbuf;
  852. if (i < mapped_buf_num) {
  853. qdf_nbuf_unmap(vdev->osdev, curr_nbuf, QDF_DMA_TO_DEVICE);
  854. i++;
  855. }
  856. nbuf = qdf_nbuf_next(nbuf);
  857. qdf_nbuf_free(curr_nbuf);
  858. }
  859. return NULL;
  860. }
  861. /**
  862. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  863. * @soc: DP Soc Handle
  864. * @vdev: DP vdev handle
  865. * @tx_desc: Tx Descriptor Handle
  866. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  867. * @fw_metadata: Metadata to send to Target Firmware along with frame
  868. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  869. * @tx_exc_metadata: Handle that holds exception path meta data
  870. *
  871. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  872. * from software Tx descriptor
  873. *
  874. * Return:
  875. */
  876. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  877. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  878. uint16_t fw_metadata, uint8_t ring_id,
  879. struct cdp_tx_exception_metadata
  880. *tx_exc_metadata)
  881. {
  882. uint8_t type;
  883. uint16_t length;
  884. void *hal_tx_desc, *hal_tx_desc_cached;
  885. qdf_dma_addr_t dma_addr;
  886. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  887. enum cdp_sec_type sec_type = ((tx_exc_metadata &&
  888. tx_exc_metadata->sec_type != CDP_INVALID_SEC_TYPE) ?
  889. tx_exc_metadata->sec_type : vdev->sec_type);
  890. /* Return Buffer Manager ID */
  891. uint8_t bm_id = ring_id;
  892. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  893. hal_tx_desc_cached = (void *) cached_desc;
  894. qdf_mem_zero(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  895. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  896. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  897. type = HAL_TX_BUF_TYPE_EXT_DESC;
  898. dma_addr = tx_desc->msdu_ext_desc->paddr;
  899. } else {
  900. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  901. type = HAL_TX_BUF_TYPE_BUFFER;
  902. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  903. }
  904. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  905. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  906. dma_addr, bm_id, tx_desc->id,
  907. type, soc->hal_soc);
  908. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id))
  909. return QDF_STATUS_E_RESOURCES;
  910. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  911. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  912. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  913. hal_tx_desc_set_lmac_id(soc->hal_soc, hal_tx_desc_cached,
  914. vdev->pdev->lmac_id);
  915. hal_tx_desc_set_search_type(soc->hal_soc, hal_tx_desc_cached,
  916. vdev->search_type);
  917. hal_tx_desc_set_search_index(soc->hal_soc, hal_tx_desc_cached,
  918. vdev->bss_ast_hash);
  919. hal_tx_desc_set_dscp_tid_table_id(soc->hal_soc, hal_tx_desc_cached,
  920. vdev->dscp_tid_map_id);
  921. hal_tx_desc_set_encrypt_type(hal_tx_desc_cached,
  922. sec_type_map[sec_type]);
  923. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  924. length, type, (uint64_t)dma_addr,
  925. tx_desc->pkt_offset, tx_desc->id);
  926. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  927. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  928. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  929. vdev->hal_desc_addr_search_flags);
  930. /* verify checksum offload configuration*/
  931. if ((wlan_cfg_get_checksum_offload(soc->wlan_cfg_ctx)) &&
  932. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  933. || qdf_nbuf_is_tso(tx_desc->nbuf))) {
  934. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  935. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  936. }
  937. if (tid != HTT_TX_EXT_TID_INVALID)
  938. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  939. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  940. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  941. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_get());
  942. /* Sync cached descriptor with HW */
  943. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  944. if (!hal_tx_desc) {
  945. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  946. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  947. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  948. return QDF_STATUS_E_RESOURCES;
  949. }
  950. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  951. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  952. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  953. return QDF_STATUS_SUCCESS;
  954. }
  955. /**
  956. * dp_cce_classify() - Classify the frame based on CCE rules
  957. * @vdev: DP vdev handle
  958. * @nbuf: skb
  959. *
  960. * Classify frames based on CCE rules
  961. * Return: bool( true if classified,
  962. * else false)
  963. */
  964. static bool dp_cce_classify(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  965. {
  966. qdf_ether_header_t *eh = NULL;
  967. uint16_t ether_type;
  968. qdf_llc_t *llcHdr;
  969. qdf_nbuf_t nbuf_clone = NULL;
  970. qdf_dot3_qosframe_t *qos_wh = NULL;
  971. /* for mesh packets don't do any classification */
  972. if (qdf_unlikely(vdev->mesh_vdev))
  973. return false;
  974. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  975. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  976. ether_type = eh->ether_type;
  977. llcHdr = (qdf_llc_t *)(nbuf->data +
  978. sizeof(qdf_ether_header_t));
  979. } else {
  980. qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  981. /* For encrypted packets don't do any classification */
  982. if (qdf_unlikely(qos_wh->i_fc[1] & IEEE80211_FC1_WEP))
  983. return false;
  984. if (qdf_unlikely(qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS)) {
  985. if (qdf_unlikely(
  986. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_TODS &&
  987. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_FROMDS)) {
  988. ether_type = *(uint16_t *)(nbuf->data
  989. + QDF_IEEE80211_4ADDR_HDR_LEN
  990. + sizeof(qdf_llc_t)
  991. - sizeof(ether_type));
  992. llcHdr = (qdf_llc_t *)(nbuf->data +
  993. QDF_IEEE80211_4ADDR_HDR_LEN);
  994. } else {
  995. ether_type = *(uint16_t *)(nbuf->data
  996. + QDF_IEEE80211_3ADDR_HDR_LEN
  997. + sizeof(qdf_llc_t)
  998. - sizeof(ether_type));
  999. llcHdr = (qdf_llc_t *)(nbuf->data +
  1000. QDF_IEEE80211_3ADDR_HDR_LEN);
  1001. }
  1002. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr)
  1003. && (ether_type ==
  1004. qdf_htons(QDF_NBUF_TRAC_EAPOL_ETH_TYPE)))) {
  1005. DP_STATS_INC(vdev, tx_i.cce_classified_raw, 1);
  1006. return true;
  1007. }
  1008. }
  1009. return false;
  1010. }
  1011. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr))) {
  1012. ether_type = *(uint16_t *)(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1013. sizeof(*llcHdr));
  1014. nbuf_clone = qdf_nbuf_clone(nbuf);
  1015. if (qdf_unlikely(nbuf_clone)) {
  1016. qdf_nbuf_pull_head(nbuf_clone, sizeof(*llcHdr));
  1017. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1018. qdf_nbuf_pull_head(nbuf_clone,
  1019. sizeof(qdf_net_vlanhdr_t));
  1020. }
  1021. }
  1022. } else {
  1023. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1024. nbuf_clone = qdf_nbuf_clone(nbuf);
  1025. if (qdf_unlikely(nbuf_clone)) {
  1026. qdf_nbuf_pull_head(nbuf_clone,
  1027. sizeof(qdf_net_vlanhdr_t));
  1028. }
  1029. }
  1030. }
  1031. if (qdf_unlikely(nbuf_clone))
  1032. nbuf = nbuf_clone;
  1033. if (qdf_unlikely(qdf_nbuf_is_ipv4_eapol_pkt(nbuf)
  1034. || qdf_nbuf_is_ipv4_arp_pkt(nbuf)
  1035. || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)
  1036. || qdf_nbuf_is_ipv4_tdls_pkt(nbuf)
  1037. || (qdf_nbuf_is_ipv4_pkt(nbuf)
  1038. && qdf_nbuf_is_ipv4_dhcp_pkt(nbuf))
  1039. || (qdf_nbuf_is_ipv6_pkt(nbuf) &&
  1040. qdf_nbuf_is_ipv6_dhcp_pkt(nbuf)))) {
  1041. if (qdf_unlikely(nbuf_clone))
  1042. qdf_nbuf_free(nbuf_clone);
  1043. return true;
  1044. }
  1045. if (qdf_unlikely(nbuf_clone))
  1046. qdf_nbuf_free(nbuf_clone);
  1047. return false;
  1048. }
  1049. /**
  1050. * dp_tx_get_tid() - Obtain TID to be used for this frame
  1051. * @vdev: DP vdev handle
  1052. * @nbuf: skb
  1053. *
  1054. * Extract the DSCP or PCP information from frame and map into TID value.
  1055. *
  1056. * Return: void
  1057. */
  1058. static void dp_tx_get_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1059. struct dp_tx_msdu_info_s *msdu_info)
  1060. {
  1061. uint8_t tos = 0, dscp_tid_override = 0;
  1062. uint8_t *hdr_ptr, *L3datap;
  1063. uint8_t is_mcast = 0;
  1064. qdf_ether_header_t *eh = NULL;
  1065. qdf_ethervlan_header_t *evh = NULL;
  1066. uint16_t ether_type;
  1067. qdf_llc_t *llcHdr;
  1068. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1069. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1070. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1071. eh = (qdf_ether_header_t *)nbuf->data;
  1072. hdr_ptr = eh->ether_dhost;
  1073. L3datap = hdr_ptr + sizeof(qdf_ether_header_t);
  1074. } else {
  1075. qdf_dot3_qosframe_t *qos_wh =
  1076. (qdf_dot3_qosframe_t *) nbuf->data;
  1077. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  1078. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  1079. return;
  1080. }
  1081. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  1082. ether_type = eh->ether_type;
  1083. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(qdf_ether_header_t));
  1084. /*
  1085. * Check if packet is dot3 or eth2 type.
  1086. */
  1087. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  1088. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1089. sizeof(*llcHdr));
  1090. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1091. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  1092. sizeof(*llcHdr);
  1093. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE
  1094. + sizeof(*llcHdr) +
  1095. sizeof(qdf_net_vlanhdr_t));
  1096. } else {
  1097. L3datap = hdr_ptr + sizeof(qdf_ether_header_t) +
  1098. sizeof(*llcHdr);
  1099. }
  1100. } else {
  1101. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1102. evh = (qdf_ethervlan_header_t *) eh;
  1103. ether_type = evh->ether_type;
  1104. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  1105. }
  1106. }
  1107. /*
  1108. * Find priority from IP TOS DSCP field
  1109. */
  1110. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1111. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1112. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1113. /* Only for unicast frames */
  1114. if (!is_mcast) {
  1115. /* send it on VO queue */
  1116. msdu_info->tid = DP_VO_TID;
  1117. }
  1118. } else {
  1119. /*
  1120. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1121. * from TOS byte.
  1122. */
  1123. tos = ip->ip_tos;
  1124. dscp_tid_override = 1;
  1125. }
  1126. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1127. /* TODO
  1128. * use flowlabel
  1129. *igmpmld cases to be handled in phase 2
  1130. */
  1131. unsigned long ver_pri_flowlabel;
  1132. unsigned long pri;
  1133. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1134. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1135. DP_IPV6_PRIORITY_SHIFT;
  1136. tos = pri;
  1137. dscp_tid_override = 1;
  1138. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1139. msdu_info->tid = DP_VO_TID;
  1140. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1141. /* Only for unicast frames */
  1142. if (!is_mcast) {
  1143. /* send ucast arp on VO queue */
  1144. msdu_info->tid = DP_VO_TID;
  1145. }
  1146. }
  1147. /*
  1148. * Assign all MCAST packets to BE
  1149. */
  1150. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1151. if (is_mcast) {
  1152. tos = 0;
  1153. dscp_tid_override = 1;
  1154. }
  1155. }
  1156. if (dscp_tid_override == 1) {
  1157. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1158. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1159. }
  1160. if (msdu_info->tid >= CDP_MAX_DATA_TIDS)
  1161. msdu_info->tid = CDP_MAX_DATA_TIDS - 1;
  1162. return;
  1163. }
  1164. /**
  1165. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  1166. * @vdev: DP vdev handle
  1167. * @nbuf: skb
  1168. *
  1169. * Software based TID classification is required when more than 2 DSCP-TID
  1170. * mapping tables are needed.
  1171. * Hardware supports 2 DSCP-TID mapping tables for HKv1 and 48 for HKv2.
  1172. *
  1173. * Return: void
  1174. */
  1175. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1176. struct dp_tx_msdu_info_s *msdu_info)
  1177. {
  1178. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1179. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1180. if (pdev->soc && vdev->dscp_tid_map_id < pdev->soc->num_hw_dscp_tid_map)
  1181. return;
  1182. /* for mesh packets don't do any classification */
  1183. if (qdf_unlikely(vdev->mesh_vdev))
  1184. return;
  1185. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1186. }
  1187. #ifdef FEATURE_WLAN_TDLS
  1188. /**
  1189. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1190. * @tx_desc: TX descriptor
  1191. *
  1192. * Return: None
  1193. */
  1194. static void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1195. {
  1196. if (tx_desc->vdev) {
  1197. if (tx_desc->vdev->is_tdls_frame) {
  1198. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1199. tx_desc->vdev->is_tdls_frame = false;
  1200. }
  1201. }
  1202. }
  1203. /**
  1204. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  1205. * @tx_desc: TX descriptor
  1206. * @vdev: datapath vdev handle
  1207. *
  1208. * Return: None
  1209. */
  1210. static void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  1211. struct dp_vdev *vdev)
  1212. {
  1213. struct hal_tx_completion_status ts = {0};
  1214. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1215. if (qdf_unlikely(!vdev)) {
  1216. dp_err("vdev is null!");
  1217. return;
  1218. }
  1219. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  1220. if (vdev->tx_non_std_data_callback.func) {
  1221. qdf_nbuf_set_next(tx_desc->nbuf, NULL);
  1222. vdev->tx_non_std_data_callback.func(
  1223. vdev->tx_non_std_data_callback.ctxt,
  1224. nbuf, ts.status);
  1225. return;
  1226. }
  1227. }
  1228. #else
  1229. static inline void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1230. {
  1231. }
  1232. static inline void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  1233. struct dp_vdev *vdev)
  1234. {
  1235. }
  1236. #endif
  1237. /**
  1238. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  1239. * @vdev: DP vdev handle
  1240. * @nbuf: skb
  1241. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1242. * @meta_data: Metadata to the fw
  1243. * @tx_q: Tx queue to be used for this Tx frame
  1244. * @peer_id: peer_id of the peer in case of NAWDS frames
  1245. * @tx_exc_metadata: Handle that holds exception path metadata
  1246. *
  1247. * Return: NULL on success,
  1248. * nbuf when it fails to send
  1249. */
  1250. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1251. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  1252. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1253. {
  1254. struct dp_pdev *pdev = vdev->pdev;
  1255. struct dp_soc *soc = pdev->soc;
  1256. struct dp_tx_desc_s *tx_desc;
  1257. QDF_STATUS status;
  1258. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  1259. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  1260. uint16_t htt_tcl_metadata = 0;
  1261. uint8_t tid = msdu_info->tid;
  1262. struct cdp_tid_tx_stats *tid_stats = NULL;
  1263. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  1264. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  1265. msdu_info, tx_exc_metadata);
  1266. if (!tx_desc) {
  1267. dp_err_rl("Tx_desc prepare Fail vdev %pK queue %d",
  1268. vdev, tx_q->desc_pool_id);
  1269. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1270. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[msdu_info->tid];
  1271. tid_stats->swdrop_cnt[TX_DESC_ERR]++;
  1272. return nbuf;
  1273. }
  1274. if (qdf_unlikely(soc->cce_disable)) {
  1275. if (dp_cce_classify(vdev, nbuf) == true) {
  1276. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1277. tid = DP_VO_TID;
  1278. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1279. }
  1280. }
  1281. dp_tx_update_tdls_flags(tx_desc);
  1282. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1283. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1284. "%s %d : HAL RING Access Failed -- %pK",
  1285. __func__, __LINE__, hal_srng);
  1286. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1287. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[msdu_info->tid];
  1288. tid_stats->swdrop_cnt[TX_HAL_RING_ACCESS_ERR]++;
  1289. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  1290. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1291. qdf_nbuf_unmap(vdev->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1292. goto fail_return;
  1293. }
  1294. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  1295. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1296. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  1297. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  1298. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  1299. HTT_TCL_METADATA_TYPE_PEER_BASED);
  1300. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  1301. peer_id);
  1302. } else
  1303. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1304. if (msdu_info->exception_fw) {
  1305. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1306. }
  1307. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  1308. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  1309. htt_tcl_metadata, tx_q->ring_id, tx_exc_metadata);
  1310. if (status != QDF_STATUS_SUCCESS) {
  1311. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1312. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1313. __func__, tx_desc, tx_q->ring_id);
  1314. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1315. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[msdu_info->tid];
  1316. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  1317. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1318. qdf_nbuf_unmap(vdev->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1319. goto fail_return;
  1320. }
  1321. nbuf = NULL;
  1322. fail_return:
  1323. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1324. hal_srng_access_end(soc->hal_soc, hal_srng);
  1325. hif_pm_runtime_put(soc->hif_handle);
  1326. } else {
  1327. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1328. }
  1329. return nbuf;
  1330. }
  1331. /**
  1332. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  1333. * @vdev: DP vdev handle
  1334. * @nbuf: skb
  1335. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  1336. *
  1337. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  1338. *
  1339. * Return: NULL on success,
  1340. * nbuf when it fails to send
  1341. */
  1342. #if QDF_LOCK_STATS
  1343. static noinline
  1344. #else
  1345. static
  1346. #endif
  1347. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1348. struct dp_tx_msdu_info_s *msdu_info)
  1349. {
  1350. uint8_t i;
  1351. struct dp_pdev *pdev = vdev->pdev;
  1352. struct dp_soc *soc = pdev->soc;
  1353. struct dp_tx_desc_s *tx_desc;
  1354. bool is_cce_classified = false;
  1355. QDF_STATUS status;
  1356. uint16_t htt_tcl_metadata = 0;
  1357. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1358. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  1359. struct cdp_tid_tx_stats *tid_stats = NULL;
  1360. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1361. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1362. "%s %d : HAL RING Access Failed -- %pK",
  1363. __func__, __LINE__, hal_srng);
  1364. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1365. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[msdu_info->tid];
  1366. tid_stats->swdrop_cnt[TX_HAL_RING_ACCESS_ERR]++;
  1367. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  1368. return nbuf;
  1369. }
  1370. if (qdf_unlikely(soc->cce_disable)) {
  1371. is_cce_classified = dp_cce_classify(vdev, nbuf);
  1372. if (is_cce_classified) {
  1373. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1374. msdu_info->tid = DP_VO_TID;
  1375. }
  1376. }
  1377. if (msdu_info->frm_type == dp_tx_frm_me)
  1378. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1379. i = 0;
  1380. /* Print statement to track i and num_seg */
  1381. /*
  1382. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1383. * descriptors using information in msdu_info
  1384. */
  1385. while (i < msdu_info->num_seg) {
  1386. /*
  1387. * Setup Tx descriptor for an MSDU, and MSDU extension
  1388. * descriptor
  1389. */
  1390. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1391. tx_q->desc_pool_id);
  1392. if (!tx_desc) {
  1393. if (msdu_info->frm_type == dp_tx_frm_me) {
  1394. dp_tx_me_free_buf(pdev,
  1395. (void *)(msdu_info->u.sg_info
  1396. .curr_seg->frags[0].vaddr));
  1397. }
  1398. goto done;
  1399. }
  1400. if (msdu_info->frm_type == dp_tx_frm_me) {
  1401. tx_desc->me_buffer =
  1402. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1403. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1404. }
  1405. if (is_cce_classified)
  1406. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1407. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1408. if (msdu_info->exception_fw) {
  1409. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1410. }
  1411. /*
  1412. * Enqueue the Tx MSDU descriptor to HW for transmit
  1413. */
  1414. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1415. htt_tcl_metadata, tx_q->ring_id, NULL);
  1416. if (status != QDF_STATUS_SUCCESS) {
  1417. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1418. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1419. __func__, tx_desc, tx_q->ring_id);
  1420. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1421. tid_stats = &pdev->stats.tid_stats.
  1422. tid_tx_stats[msdu_info->tid];
  1423. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  1424. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  1425. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  1426. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1427. goto done;
  1428. }
  1429. /*
  1430. * TODO
  1431. * if tso_info structure can be modified to have curr_seg
  1432. * as first element, following 2 blocks of code (for TSO and SG)
  1433. * can be combined into 1
  1434. */
  1435. /*
  1436. * For frames with multiple segments (TSO, ME), jump to next
  1437. * segment.
  1438. */
  1439. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1440. if (msdu_info->u.tso_info.curr_seg->next) {
  1441. msdu_info->u.tso_info.curr_seg =
  1442. msdu_info->u.tso_info.curr_seg->next;
  1443. /*
  1444. * If this is a jumbo nbuf, then increment the number of
  1445. * nbuf users for each additional segment of the msdu.
  1446. * This will ensure that the skb is freed only after
  1447. * receiving tx completion for all segments of an nbuf
  1448. */
  1449. qdf_nbuf_inc_users(nbuf);
  1450. /* Check with MCL if this is needed */
  1451. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1452. }
  1453. }
  1454. /*
  1455. * For Multicast-Unicast converted packets,
  1456. * each converted frame (for a client) is represented as
  1457. * 1 segment
  1458. */
  1459. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1460. (msdu_info->frm_type == dp_tx_frm_me)) {
  1461. if (msdu_info->u.sg_info.curr_seg->next) {
  1462. msdu_info->u.sg_info.curr_seg =
  1463. msdu_info->u.sg_info.curr_seg->next;
  1464. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1465. }
  1466. }
  1467. i++;
  1468. }
  1469. nbuf = NULL;
  1470. done:
  1471. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1472. hal_srng_access_end(soc->hal_soc, hal_srng);
  1473. hif_pm_runtime_put(soc->hif_handle);
  1474. } else {
  1475. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1476. }
  1477. return nbuf;
  1478. }
  1479. /**
  1480. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1481. * for SG frames
  1482. * @vdev: DP vdev handle
  1483. * @nbuf: skb
  1484. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1485. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1486. *
  1487. * Return: NULL on success,
  1488. * nbuf when it fails to send
  1489. */
  1490. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1491. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1492. {
  1493. uint32_t cur_frag, nr_frags;
  1494. qdf_dma_addr_t paddr;
  1495. struct dp_tx_sg_info_s *sg_info;
  1496. sg_info = &msdu_info->u.sg_info;
  1497. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1498. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1499. QDF_DMA_TO_DEVICE)) {
  1500. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1501. "dma map error");
  1502. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1503. qdf_nbuf_free(nbuf);
  1504. return NULL;
  1505. }
  1506. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1507. seg_info->frags[0].paddr_lo = paddr;
  1508. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  1509. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1510. seg_info->frags[0].vaddr = (void *) nbuf;
  1511. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1512. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1513. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1514. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1515. "frag dma map error");
  1516. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1517. qdf_nbuf_free(nbuf);
  1518. return NULL;
  1519. }
  1520. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1521. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1522. seg_info->frags[cur_frag + 1].paddr_hi =
  1523. ((uint64_t) paddr) >> 32;
  1524. seg_info->frags[cur_frag + 1].len =
  1525. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1526. }
  1527. seg_info->frag_cnt = (cur_frag + 1);
  1528. seg_info->total_len = qdf_nbuf_len(nbuf);
  1529. seg_info->next = NULL;
  1530. sg_info->curr_seg = seg_info;
  1531. msdu_info->frm_type = dp_tx_frm_sg;
  1532. msdu_info->num_seg = 1;
  1533. return nbuf;
  1534. }
  1535. /**
  1536. * dp_tx_add_tx_sniffer_meta_data()- Add tx_sniffer meta hdr info
  1537. * @vdev: DP vdev handle
  1538. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1539. * @ppdu_cookie: PPDU cookie that should be replayed in the ppdu completions
  1540. *
  1541. * Return: NULL on failure,
  1542. * nbuf when extracted successfully
  1543. */
  1544. static
  1545. void dp_tx_add_tx_sniffer_meta_data(struct dp_vdev *vdev,
  1546. struct dp_tx_msdu_info_s *msdu_info,
  1547. uint16_t ppdu_cookie)
  1548. {
  1549. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1550. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1551. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1552. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET
  1553. (msdu_info->meta_data[5], 1);
  1554. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET
  1555. (msdu_info->meta_data[5], 1);
  1556. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET
  1557. (msdu_info->meta_data[6], ppdu_cookie);
  1558. msdu_info->exception_fw = 1;
  1559. msdu_info->is_tx_sniffer = 1;
  1560. }
  1561. #ifdef MESH_MODE_SUPPORT
  1562. /**
  1563. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1564. and prepare msdu_info for mesh frames.
  1565. * @vdev: DP vdev handle
  1566. * @nbuf: skb
  1567. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1568. *
  1569. * Return: NULL on failure,
  1570. * nbuf when extracted successfully
  1571. */
  1572. static
  1573. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1574. struct dp_tx_msdu_info_s *msdu_info)
  1575. {
  1576. struct meta_hdr_s *mhdr;
  1577. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1578. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1579. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1580. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  1581. msdu_info->exception_fw = 0;
  1582. goto remove_meta_hdr;
  1583. }
  1584. msdu_info->exception_fw = 1;
  1585. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1586. meta_data->host_tx_desc_pool = 1;
  1587. meta_data->update_peer_cache = 1;
  1588. meta_data->learning_frame = 1;
  1589. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1590. meta_data->power = mhdr->power;
  1591. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1592. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1593. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1594. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1595. meta_data->dyn_bw = 1;
  1596. meta_data->valid_pwr = 1;
  1597. meta_data->valid_mcs_mask = 1;
  1598. meta_data->valid_nss_mask = 1;
  1599. meta_data->valid_preamble_type = 1;
  1600. meta_data->valid_retries = 1;
  1601. meta_data->valid_bw_info = 1;
  1602. }
  1603. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1604. meta_data->encrypt_type = 0;
  1605. meta_data->valid_encrypt_type = 1;
  1606. meta_data->learning_frame = 0;
  1607. }
  1608. meta_data->valid_key_flags = 1;
  1609. meta_data->key_flags = (mhdr->keyix & 0x3);
  1610. remove_meta_hdr:
  1611. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1612. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1613. "qdf_nbuf_pull_head failed");
  1614. qdf_nbuf_free(nbuf);
  1615. return NULL;
  1616. }
  1617. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1618. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1619. "%s , Meta hdr %0x %0x %0x %0x %0x %0x"
  1620. " tid %d to_fw %d",
  1621. __func__, msdu_info->meta_data[0],
  1622. msdu_info->meta_data[1],
  1623. msdu_info->meta_data[2],
  1624. msdu_info->meta_data[3],
  1625. msdu_info->meta_data[4],
  1626. msdu_info->meta_data[5],
  1627. msdu_info->tid, msdu_info->exception_fw);
  1628. return nbuf;
  1629. }
  1630. #else
  1631. static
  1632. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1633. struct dp_tx_msdu_info_s *msdu_info)
  1634. {
  1635. return nbuf;
  1636. }
  1637. #endif
  1638. /**
  1639. * dp_check_exc_metadata() - Checks if parameters are valid
  1640. * @tx_exc - holds all exception path parameters
  1641. *
  1642. * Returns true when all the parameters are valid else false
  1643. *
  1644. */
  1645. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  1646. {
  1647. bool invalid_tid = (tx_exc->tid > DP_MAX_TIDS && tx_exc->tid !=
  1648. HTT_INVALID_TID);
  1649. bool invalid_encap_type = (tx_exc->tid > DP_MAX_TIDS && tx_exc->tid !=
  1650. HTT_INVALID_TID);
  1651. bool invalid_sec_type = (tx_exc->sec_type > cdp_num_sec_types &&
  1652. tx_exc->sec_type != CDP_INVALID_SEC_TYPE);
  1653. bool invalid_cookie = (tx_exc->is_tx_sniffer == 1 &&
  1654. tx_exc->ppdu_cookie == 0);
  1655. if (invalid_tid || invalid_encap_type || invalid_sec_type ||
  1656. invalid_cookie) {
  1657. return false;
  1658. }
  1659. return true;
  1660. }
  1661. /**
  1662. * dp_tx_send_exception() - Transmit a frame on a given VAP in exception path
  1663. * @vap_dev: DP vdev handle
  1664. * @nbuf: skb
  1665. * @tx_exc_metadata: Handle that holds exception path meta data
  1666. *
  1667. * Entry point for Core Tx layer (DP_TX) invoked from
  1668. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  1669. *
  1670. * Return: NULL on success,
  1671. * nbuf when it fails to send
  1672. */
  1673. qdf_nbuf_t dp_tx_send_exception(void *vap_dev, qdf_nbuf_t nbuf,
  1674. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1675. {
  1676. qdf_ether_header_t *eh = NULL;
  1677. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1678. struct dp_tx_msdu_info_s msdu_info;
  1679. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1680. if (!tx_exc_metadata)
  1681. goto fail;
  1682. msdu_info.tid = tx_exc_metadata->tid;
  1683. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1684. dp_verbose_debug("skb %pM", nbuf->data);
  1685. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1686. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  1687. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1688. "Invalid parameters in exception path");
  1689. goto fail;
  1690. }
  1691. /* Basic sanity checks for unsupported packets */
  1692. /* MESH mode */
  1693. if (qdf_unlikely(vdev->mesh_vdev)) {
  1694. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1695. "Mesh mode is not supported in exception path");
  1696. goto fail;
  1697. }
  1698. /* TSO or SG */
  1699. if (qdf_unlikely(qdf_nbuf_is_tso(nbuf)) ||
  1700. qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1701. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1702. "TSO and SG are not supported in exception path");
  1703. goto fail;
  1704. }
  1705. /* RAW */
  1706. if (qdf_unlikely(tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1707. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1708. "Raw frame is not supported in exception path");
  1709. goto fail;
  1710. }
  1711. /* Mcast enhancement*/
  1712. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1713. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  1714. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  1715. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1716. "Ignoring mcast_enhancement_en which is set and sending the mcast packet to the FW");
  1717. }
  1718. }
  1719. if (qdf_likely(tx_exc_metadata->is_tx_sniffer)) {
  1720. DP_STATS_INC_PKT(vdev, tx_i.sniffer_rcvd, 1,
  1721. qdf_nbuf_len(nbuf));
  1722. dp_tx_add_tx_sniffer_meta_data(vdev, &msdu_info,
  1723. tx_exc_metadata->ppdu_cookie);
  1724. }
  1725. /*
  1726. * Get HW Queue to use for this frame.
  1727. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1728. * dedicated for data and 1 for command.
  1729. * "queue_id" maps to one hardware ring.
  1730. * With each ring, we also associate a unique Tx descriptor pool
  1731. * to minimize lock contention for these resources.
  1732. */
  1733. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1734. /* Single linear frame */
  1735. /*
  1736. * If nbuf is a simple linear frame, use send_single function to
  1737. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1738. * SRNG. There is no need to setup a MSDU extension descriptor.
  1739. */
  1740. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  1741. tx_exc_metadata->peer_id, tx_exc_metadata);
  1742. return nbuf;
  1743. fail:
  1744. dp_verbose_debug("pkt send failed");
  1745. return nbuf;
  1746. }
  1747. /**
  1748. * dp_tx_send_mesh() - Transmit mesh frame on a given VAP
  1749. * @vap_dev: DP vdev handle
  1750. * @nbuf: skb
  1751. *
  1752. * Entry point for Core Tx layer (DP_TX) invoked from
  1753. * hard_start_xmit in OSIF/HDD
  1754. *
  1755. * Return: NULL on success,
  1756. * nbuf when it fails to send
  1757. */
  1758. #ifdef MESH_MODE_SUPPORT
  1759. qdf_nbuf_t dp_tx_send_mesh(void *vap_dev, qdf_nbuf_t nbuf)
  1760. {
  1761. struct meta_hdr_s *mhdr;
  1762. qdf_nbuf_t nbuf_mesh = NULL;
  1763. qdf_nbuf_t nbuf_clone = NULL;
  1764. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1765. uint8_t no_enc_frame = 0;
  1766. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  1767. if (!nbuf_mesh) {
  1768. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1769. "qdf_nbuf_unshare failed");
  1770. return nbuf;
  1771. }
  1772. nbuf = nbuf_mesh;
  1773. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1774. if ((vdev->sec_type != cdp_sec_type_none) &&
  1775. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  1776. no_enc_frame = 1;
  1777. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1778. qdf_nbuf_set_priority(nbuf, HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST);
  1779. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  1780. !no_enc_frame) {
  1781. nbuf_clone = qdf_nbuf_clone(nbuf);
  1782. if (!nbuf_clone) {
  1783. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1784. "qdf_nbuf_clone failed");
  1785. return nbuf;
  1786. }
  1787. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  1788. }
  1789. if (nbuf_clone) {
  1790. if (!dp_tx_send(vap_dev, nbuf_clone)) {
  1791. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1792. } else {
  1793. qdf_nbuf_free(nbuf_clone);
  1794. }
  1795. }
  1796. if (no_enc_frame)
  1797. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  1798. else
  1799. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  1800. nbuf = dp_tx_send(vap_dev, nbuf);
  1801. if ((!nbuf) && no_enc_frame) {
  1802. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1803. }
  1804. return nbuf;
  1805. }
  1806. #else
  1807. qdf_nbuf_t dp_tx_send_mesh(void *vap_dev, qdf_nbuf_t nbuf)
  1808. {
  1809. return dp_tx_send(vap_dev, nbuf);
  1810. }
  1811. #endif
  1812. /**
  1813. * dp_tx_send() - Transmit a frame on a given VAP
  1814. * @vap_dev: DP vdev handle
  1815. * @nbuf: skb
  1816. *
  1817. * Entry point for Core Tx layer (DP_TX) invoked from
  1818. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1819. * cases
  1820. *
  1821. * Return: NULL on success,
  1822. * nbuf when it fails to send
  1823. */
  1824. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1825. {
  1826. qdf_ether_header_t *eh = NULL;
  1827. struct dp_tx_msdu_info_s msdu_info;
  1828. struct dp_tx_seg_info_s seg_info;
  1829. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1830. uint16_t peer_id = HTT_INVALID_PEER;
  1831. qdf_nbuf_t nbuf_mesh = NULL;
  1832. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1833. qdf_mem_zero(&seg_info, sizeof(seg_info));
  1834. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1835. dp_verbose_debug("skb %pM", nbuf->data);
  1836. /*
  1837. * Set Default Host TID value to invalid TID
  1838. * (TID override disabled)
  1839. */
  1840. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1841. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1842. if (qdf_unlikely(vdev->mesh_vdev)) {
  1843. nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  1844. &msdu_info);
  1845. if (!nbuf_mesh) {
  1846. dp_verbose_debug("Extracting mesh metadata failed");
  1847. return nbuf;
  1848. }
  1849. nbuf = nbuf_mesh;
  1850. }
  1851. /*
  1852. * Get HW Queue to use for this frame.
  1853. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1854. * dedicated for data and 1 for command.
  1855. * "queue_id" maps to one hardware ring.
  1856. * With each ring, we also associate a unique Tx descriptor pool
  1857. * to minimize lock contention for these resources.
  1858. */
  1859. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1860. /*
  1861. * TCL H/W supports 2 DSCP-TID mapping tables.
  1862. * Table 1 - Default DSCP-TID mapping table
  1863. * Table 2 - 1 DSCP-TID override table
  1864. *
  1865. * If we need a different DSCP-TID mapping for this vap,
  1866. * call tid_classify to extract DSCP/ToS from frame and
  1867. * map to a TID and store in msdu_info. This is later used
  1868. * to fill in TCL Input descriptor (per-packet TID override).
  1869. */
  1870. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1871. /*
  1872. * Classify the frame and call corresponding
  1873. * "prepare" function which extracts the segment (TSO)
  1874. * and fragmentation information (for TSO , SG, ME, or Raw)
  1875. * into MSDU_INFO structure which is later used to fill
  1876. * SW and HW descriptors.
  1877. */
  1878. if (qdf_nbuf_is_tso(nbuf)) {
  1879. dp_verbose_debug("TSO frame %pK", vdev);
  1880. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1881. qdf_nbuf_len(nbuf));
  1882. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1883. DP_STATS_INC_PKT(vdev, tx_i.tso.dropped_host, 1,
  1884. qdf_nbuf_len(nbuf));
  1885. return nbuf;
  1886. }
  1887. goto send_multiple;
  1888. }
  1889. /* SG */
  1890. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1891. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1892. if (!nbuf)
  1893. return NULL;
  1894. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  1895. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1896. qdf_nbuf_len(nbuf));
  1897. goto send_multiple;
  1898. }
  1899. #ifdef ATH_SUPPORT_IQUE
  1900. /* Mcast to Ucast Conversion*/
  1901. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1902. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1903. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  1904. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  1905. dp_verbose_debug("Mcast frm for ME %pK", vdev);
  1906. DP_STATS_INC_PKT(vdev,
  1907. tx_i.mcast_en.mcast_pkt, 1,
  1908. qdf_nbuf_len(nbuf));
  1909. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  1910. QDF_STATUS_SUCCESS) {
  1911. return NULL;
  1912. }
  1913. }
  1914. }
  1915. #endif
  1916. /* RAW */
  1917. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1918. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1919. if (!nbuf)
  1920. return NULL;
  1921. dp_verbose_debug("Raw frame %pK", vdev);
  1922. goto send_multiple;
  1923. }
  1924. /* Single linear frame */
  1925. /*
  1926. * If nbuf is a simple linear frame, use send_single function to
  1927. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1928. * SRNG. There is no need to setup a MSDU extension descriptor.
  1929. */
  1930. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info, peer_id, NULL);
  1931. return nbuf;
  1932. send_multiple:
  1933. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1934. return nbuf;
  1935. }
  1936. /**
  1937. * dp_tx_reinject_handler() - Tx Reinject Handler
  1938. * @tx_desc: software descriptor head pointer
  1939. * @status : Tx completion status from HTT descriptor
  1940. *
  1941. * This function reinjects frames back to Target.
  1942. * Todo - Host queue needs to be added
  1943. *
  1944. * Return: none
  1945. */
  1946. static
  1947. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1948. {
  1949. struct dp_vdev *vdev;
  1950. struct dp_peer *peer = NULL;
  1951. uint32_t peer_id = HTT_INVALID_PEER;
  1952. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1953. qdf_nbuf_t nbuf_copy = NULL;
  1954. struct dp_tx_msdu_info_s msdu_info;
  1955. struct dp_peer *sa_peer = NULL;
  1956. struct dp_ast_entry *ast_entry = NULL;
  1957. struct dp_soc *soc = NULL;
  1958. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1959. #ifdef WDS_VENDOR_EXTENSION
  1960. int is_mcast = 0, is_ucast = 0;
  1961. int num_peers_3addr = 0;
  1962. qdf_ether_header_t *eth_hdr = (qdf_ether_header_t *)(qdf_nbuf_data(nbuf));
  1963. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  1964. #endif
  1965. vdev = tx_desc->vdev;
  1966. soc = vdev->pdev->soc;
  1967. qdf_assert(vdev);
  1968. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1969. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1970. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1971. "%s Tx reinject path", __func__);
  1972. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1973. qdf_nbuf_len(tx_desc->nbuf));
  1974. qdf_spin_lock_bh(&(soc->ast_lock));
  1975. ast_entry = dp_peer_ast_hash_find_by_pdevid
  1976. (soc,
  1977. (uint8_t *)(eh->ether_shost),
  1978. vdev->pdev->pdev_id);
  1979. if (ast_entry)
  1980. sa_peer = ast_entry->peer;
  1981. qdf_spin_unlock_bh(&(soc->ast_lock));
  1982. #ifdef WDS_VENDOR_EXTENSION
  1983. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1984. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  1985. } else {
  1986. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  1987. }
  1988. is_ucast = !is_mcast;
  1989. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1990. if (peer->bss_peer)
  1991. continue;
  1992. /* Detect wds peers that use 3-addr framing for mcast.
  1993. * if there are any, the bss_peer is used to send the
  1994. * the mcast frame using 3-addr format. all wds enabled
  1995. * peers that use 4-addr framing for mcast frames will
  1996. * be duplicated and sent as 4-addr frames below.
  1997. */
  1998. if (!peer->wds_enabled || !peer->wds_ecm.wds_tx_mcast_4addr) {
  1999. num_peers_3addr = 1;
  2000. break;
  2001. }
  2002. }
  2003. #endif
  2004. if (qdf_unlikely(vdev->mesh_vdev)) {
  2005. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  2006. } else {
  2007. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2008. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  2009. #ifdef WDS_VENDOR_EXTENSION
  2010. /*
  2011. * . if 3-addr STA, then send on BSS Peer
  2012. * . if Peer WDS enabled and accept 4-addr mcast,
  2013. * send mcast on that peer only
  2014. * . if Peer WDS enabled and accept 4-addr ucast,
  2015. * send ucast on that peer only
  2016. */
  2017. ((peer->bss_peer && num_peers_3addr && is_mcast) ||
  2018. (peer->wds_enabled &&
  2019. ((is_mcast && peer->wds_ecm.wds_tx_mcast_4addr) ||
  2020. (is_ucast && peer->wds_ecm.wds_tx_ucast_4addr))))) {
  2021. #else
  2022. ((peer->bss_peer &&
  2023. !(vdev->osif_proxy_arp(vdev->osif_vdev, nbuf))) ||
  2024. peer->nawds_enabled)) {
  2025. #endif
  2026. peer_id = DP_INVALID_PEER;
  2027. if (peer->nawds_enabled) {
  2028. peer_id = peer->peer_ids[0];
  2029. if (sa_peer == peer) {
  2030. QDF_TRACE(
  2031. QDF_MODULE_ID_DP,
  2032. QDF_TRACE_LEVEL_DEBUG,
  2033. " %s: multicast packet",
  2034. __func__);
  2035. DP_STATS_INC(peer,
  2036. tx.nawds_mcast_drop, 1);
  2037. continue;
  2038. }
  2039. }
  2040. nbuf_copy = qdf_nbuf_copy(nbuf);
  2041. if (!nbuf_copy) {
  2042. QDF_TRACE(QDF_MODULE_ID_DP,
  2043. QDF_TRACE_LEVEL_DEBUG,
  2044. FL("nbuf copy failed"));
  2045. break;
  2046. }
  2047. nbuf_copy = dp_tx_send_msdu_single(vdev,
  2048. nbuf_copy,
  2049. &msdu_info,
  2050. peer_id,
  2051. NULL);
  2052. if (nbuf_copy) {
  2053. QDF_TRACE(QDF_MODULE_ID_DP,
  2054. QDF_TRACE_LEVEL_DEBUG,
  2055. FL("pkt send failed"));
  2056. qdf_nbuf_free(nbuf_copy);
  2057. } else {
  2058. if (peer_id != DP_INVALID_PEER)
  2059. DP_STATS_INC_PKT(peer,
  2060. tx.nawds_mcast,
  2061. 1, qdf_nbuf_len(nbuf));
  2062. }
  2063. }
  2064. }
  2065. }
  2066. if (vdev->nawds_enabled) {
  2067. peer_id = DP_INVALID_PEER;
  2068. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  2069. 1, qdf_nbuf_len(nbuf));
  2070. nbuf = dp_tx_send_msdu_single(vdev,
  2071. nbuf,
  2072. &msdu_info,
  2073. peer_id, NULL);
  2074. if (nbuf) {
  2075. QDF_TRACE(QDF_MODULE_ID_DP,
  2076. QDF_TRACE_LEVEL_DEBUG,
  2077. FL("pkt send failed"));
  2078. qdf_nbuf_free(nbuf);
  2079. }
  2080. } else
  2081. qdf_nbuf_free(nbuf);
  2082. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2083. }
  2084. /**
  2085. * dp_tx_inspect_handler() - Tx Inspect Handler
  2086. * @tx_desc: software descriptor head pointer
  2087. * @status : Tx completion status from HTT descriptor
  2088. *
  2089. * Handles Tx frames sent back to Host for inspection
  2090. * (ProxyARP)
  2091. *
  2092. * Return: none
  2093. */
  2094. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2095. {
  2096. struct dp_soc *soc;
  2097. struct dp_pdev *pdev = tx_desc->pdev;
  2098. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2099. "%s Tx inspect path",
  2100. __func__);
  2101. qdf_assert(pdev);
  2102. soc = pdev->soc;
  2103. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  2104. qdf_nbuf_len(tx_desc->nbuf));
  2105. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  2106. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2107. }
  2108. #ifdef FEATURE_PERPKT_INFO
  2109. /**
  2110. * dp_get_completion_indication_for_stack() - send completion to stack
  2111. * @soc : dp_soc handle
  2112. * @pdev: dp_pdev handle
  2113. * @peer: dp peer handle
  2114. * @ts: transmit completion status structure
  2115. * @netbuf: Buffer pointer for free
  2116. *
  2117. * This function is used for indication whether buffer needs to be
  2118. * sent to stack for freeing or not
  2119. */
  2120. QDF_STATUS
  2121. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2122. struct dp_pdev *pdev,
  2123. struct dp_peer *peer,
  2124. struct hal_tx_completion_status *ts,
  2125. qdf_nbuf_t netbuf,
  2126. uint64_t time_latency)
  2127. {
  2128. struct tx_capture_hdr *ppdu_hdr;
  2129. uint16_t peer_id = ts->peer_id;
  2130. uint32_t ppdu_id = ts->ppdu_id;
  2131. uint8_t first_msdu = ts->first_msdu;
  2132. uint8_t last_msdu = ts->last_msdu;
  2133. if (qdf_unlikely(!pdev->tx_sniffer_enable && !pdev->mcopy_mode &&
  2134. !pdev->latency_capture_enable))
  2135. return QDF_STATUS_E_NOSUPPORT;
  2136. if (!peer) {
  2137. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2138. FL("Peer Invalid"));
  2139. return QDF_STATUS_E_INVAL;
  2140. }
  2141. if (pdev->mcopy_mode) {
  2142. if ((pdev->m_copy_id.tx_ppdu_id == ppdu_id) &&
  2143. (pdev->m_copy_id.tx_peer_id == peer_id)) {
  2144. return QDF_STATUS_E_INVAL;
  2145. }
  2146. pdev->m_copy_id.tx_ppdu_id = ppdu_id;
  2147. pdev->m_copy_id.tx_peer_id = peer_id;
  2148. }
  2149. if (!qdf_nbuf_push_head(netbuf, sizeof(struct tx_capture_hdr))) {
  2150. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2151. FL("No headroom"));
  2152. return QDF_STATUS_E_NOMEM;
  2153. }
  2154. ppdu_hdr = (struct tx_capture_hdr *)qdf_nbuf_data(netbuf);
  2155. qdf_mem_copy(ppdu_hdr->ta, peer->vdev->mac_addr.raw,
  2156. QDF_MAC_ADDR_SIZE);
  2157. qdf_mem_copy(ppdu_hdr->ra, peer->mac_addr.raw,
  2158. QDF_MAC_ADDR_SIZE);
  2159. ppdu_hdr->ppdu_id = ppdu_id;
  2160. ppdu_hdr->peer_id = peer_id;
  2161. ppdu_hdr->first_msdu = first_msdu;
  2162. ppdu_hdr->last_msdu = last_msdu;
  2163. if (qdf_unlikely(pdev->latency_capture_enable)) {
  2164. ppdu_hdr->tsf = ts->tsf;
  2165. ppdu_hdr->time_latency = time_latency;
  2166. }
  2167. return QDF_STATUS_SUCCESS;
  2168. }
  2169. /**
  2170. * dp_send_completion_to_stack() - send completion to stack
  2171. * @soc : dp_soc handle
  2172. * @pdev: dp_pdev handle
  2173. * @peer_id: peer_id of the peer for which completion came
  2174. * @ppdu_id: ppdu_id
  2175. * @netbuf: Buffer pointer for free
  2176. *
  2177. * This function is used to send completion to stack
  2178. * to free buffer
  2179. */
  2180. void dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2181. uint16_t peer_id, uint32_t ppdu_id,
  2182. qdf_nbuf_t netbuf)
  2183. {
  2184. dp_wdi_event_handler(WDI_EVENT_TX_DATA, soc,
  2185. netbuf, peer_id,
  2186. WDI_NO_VAL, pdev->pdev_id);
  2187. }
  2188. #else
  2189. static QDF_STATUS
  2190. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2191. struct dp_pdev *pdev,
  2192. struct dp_peer *peer,
  2193. struct hal_tx_completion_status *ts,
  2194. qdf_nbuf_t netbuf,
  2195. uint64_t time_latency)
  2196. {
  2197. return QDF_STATUS_E_NOSUPPORT;
  2198. }
  2199. static void
  2200. dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2201. uint16_t peer_id, uint32_t ppdu_id, qdf_nbuf_t netbuf)
  2202. {
  2203. }
  2204. #endif
  2205. /**
  2206. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  2207. * @soc: Soc handle
  2208. * @desc: software Tx descriptor to be processed
  2209. *
  2210. * Return: none
  2211. */
  2212. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  2213. struct dp_tx_desc_s *desc)
  2214. {
  2215. struct dp_vdev *vdev = desc->vdev;
  2216. qdf_nbuf_t nbuf = desc->nbuf;
  2217. /* nbuf already freed in vdev detach path */
  2218. if (!nbuf)
  2219. return;
  2220. /* If it is TDLS mgmt, don't unmap or free the frame */
  2221. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  2222. return dp_non_std_tx_comp_free_buff(desc, vdev);
  2223. /* 0 : MSDU buffer, 1 : MLE */
  2224. if (desc->msdu_ext_desc) {
  2225. /* TSO free */
  2226. if (hal_tx_ext_desc_get_tso_enable(
  2227. desc->msdu_ext_desc->vaddr)) {
  2228. /* unmap eash TSO seg before free the nbuf */
  2229. dp_tx_tso_unmap_segment(soc, desc->tso_desc,
  2230. desc->tso_num_desc);
  2231. qdf_nbuf_free(nbuf);
  2232. return;
  2233. }
  2234. }
  2235. qdf_nbuf_unmap(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2236. if (qdf_unlikely(!vdev)) {
  2237. qdf_nbuf_free(nbuf);
  2238. return;
  2239. }
  2240. if (qdf_likely(!vdev->mesh_vdev))
  2241. qdf_nbuf_free(nbuf);
  2242. else {
  2243. if (desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  2244. qdf_nbuf_free(nbuf);
  2245. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  2246. } else
  2247. vdev->osif_tx_free_ext((nbuf));
  2248. }
  2249. }
  2250. #ifdef MESH_MODE_SUPPORT
  2251. /**
  2252. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  2253. * in mesh meta header
  2254. * @tx_desc: software descriptor head pointer
  2255. * @ts: pointer to tx completion stats
  2256. * Return: none
  2257. */
  2258. static
  2259. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2260. struct hal_tx_completion_status *ts)
  2261. {
  2262. struct meta_hdr_s *mhdr;
  2263. qdf_nbuf_t netbuf = tx_desc->nbuf;
  2264. if (!tx_desc->msdu_ext_desc) {
  2265. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  2266. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2267. "netbuf %pK offset %d",
  2268. netbuf, tx_desc->pkt_offset);
  2269. return;
  2270. }
  2271. }
  2272. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2273. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2274. "netbuf %pK offset %lu", netbuf,
  2275. sizeof(struct meta_hdr_s));
  2276. return;
  2277. }
  2278. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  2279. mhdr->rssi = ts->ack_frame_rssi;
  2280. mhdr->channel = tx_desc->pdev->operating_channel;
  2281. }
  2282. #else
  2283. static
  2284. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2285. struct hal_tx_completion_status *ts)
  2286. {
  2287. }
  2288. #endif
  2289. /**
  2290. * dp_tx_compute_delay() - Compute and fill in all timestamps
  2291. * to pass in correct fields
  2292. *
  2293. * @vdev: pdev handle
  2294. * @tx_desc: tx descriptor
  2295. * @tid: tid value
  2296. * Return: none
  2297. */
  2298. static void dp_tx_compute_delay(struct dp_vdev *vdev,
  2299. struct dp_tx_desc_s *tx_desc, uint8_t tid)
  2300. {
  2301. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  2302. uint32_t sw_enqueue_delay, fwhw_transmit_delay, interframe_delay;
  2303. if (qdf_likely(!vdev->pdev->delay_stats_flag))
  2304. return;
  2305. current_timestamp = qdf_ktime_to_ms(qdf_ktime_get());
  2306. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  2307. timestamp_hw_enqueue = tx_desc->timestamp;
  2308. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  2309. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  2310. timestamp_hw_enqueue);
  2311. interframe_delay = (uint32_t)(timestamp_ingress -
  2312. vdev->prev_tx_enq_tstamp);
  2313. /*
  2314. * Delay in software enqueue
  2315. */
  2316. dp_update_delay_stats(vdev->pdev, sw_enqueue_delay, tid,
  2317. CDP_DELAY_STATS_SW_ENQ);
  2318. /*
  2319. * Delay between packet enqueued to HW and Tx completion
  2320. */
  2321. dp_update_delay_stats(vdev->pdev, fwhw_transmit_delay, tid,
  2322. CDP_DELAY_STATS_FW_HW_TRANSMIT);
  2323. /*
  2324. * Update interframe delay stats calculated at hardstart receive point.
  2325. * Value of vdev->prev_tx_enq_tstamp will be 0 for 1st frame, so
  2326. * interframe delay will not be calculate correctly for 1st frame.
  2327. * On the other side, this will help in avoiding extra per packet check
  2328. * of !vdev->prev_tx_enq_tstamp.
  2329. */
  2330. dp_update_delay_stats(vdev->pdev, interframe_delay, tid,
  2331. CDP_DELAY_STATS_TX_INTERFRAME);
  2332. vdev->prev_tx_enq_tstamp = timestamp_ingress;
  2333. }
  2334. /**
  2335. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  2336. * @tx_desc: software descriptor head pointer
  2337. * @ts: Tx completion status
  2338. * @peer: peer handle
  2339. *
  2340. * Return: None
  2341. */
  2342. static inline void
  2343. dp_tx_update_peer_stats(struct dp_tx_desc_s *tx_desc,
  2344. struct hal_tx_completion_status *ts,
  2345. struct dp_peer *peer)
  2346. {
  2347. struct dp_pdev *pdev = peer->vdev->pdev;
  2348. struct dp_soc *soc = NULL;
  2349. uint8_t mcs, pkt_type;
  2350. uint8_t tid = ts->tid;
  2351. uint32_t length;
  2352. struct cdp_tid_tx_stats *tid_stats;
  2353. if (!pdev)
  2354. return;
  2355. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2356. tid = CDP_MAX_DATA_TIDS - 1;
  2357. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[tid];
  2358. soc = pdev->soc;
  2359. mcs = ts->mcs;
  2360. pkt_type = ts->pkt_type;
  2361. if (ts->release_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) {
  2362. dp_err("Release source is not from TQM");
  2363. return;
  2364. }
  2365. length = qdf_nbuf_len(tx_desc->nbuf);
  2366. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  2367. if (qdf_unlikely(pdev->delay_stats_flag))
  2368. dp_tx_compute_delay(peer->vdev, tx_desc, tid);
  2369. tid_stats->complete_cnt++;
  2370. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  2371. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  2372. DP_STATS_INCC_PKT(peer, tx.dropped.fw_rem, 1, length,
  2373. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2374. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  2375. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  2376. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  2377. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  2378. DP_STATS_INCC(peer, tx.dropped.fw_reason1, 1,
  2379. (ts->status == HAL_TX_TQM_RR_FW_REASON1));
  2380. DP_STATS_INCC(peer, tx.dropped.fw_reason2, 1,
  2381. (ts->status == HAL_TX_TQM_RR_FW_REASON2));
  2382. DP_STATS_INCC(peer, tx.dropped.fw_reason3, 1,
  2383. (ts->status == HAL_TX_TQM_RR_FW_REASON3));
  2384. if (ts->status != HAL_TX_TQM_RR_FRAME_ACKED) {
  2385. tid_stats->comp_fail_cnt++;
  2386. return;
  2387. }
  2388. tid_stats->success_cnt++;
  2389. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  2390. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  2391. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1, !ts->msdu_part_of_amsdu);
  2392. /*
  2393. * Following Rate Statistics are updated from HTT PPDU events from FW.
  2394. * Return from here if HTT PPDU events are enabled.
  2395. */
  2396. if (!(soc->process_tx_status))
  2397. return;
  2398. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2399. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  2400. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2401. ((mcs < (MAX_MCS_11A)) && (pkt_type == DOT11_A)));
  2402. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2403. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2404. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2405. ((mcs < MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2406. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2407. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2408. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2409. ((mcs < MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2410. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2411. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2412. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2413. ((mcs < MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2414. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2415. ((mcs >= (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2416. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2417. ((mcs < (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2418. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  2419. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  2420. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  2421. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  2422. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  2423. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  2424. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  2425. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  2426. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, pdev->soc,
  2427. &peer->stats, ts->peer_id,
  2428. UPDATE_PEER_STATS, pdev->pdev_id);
  2429. #endif
  2430. }
  2431. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2432. /**
  2433. * dp_tx_flow_pool_lock() - take flow pool lock
  2434. * @soc: core txrx main context
  2435. * @tx_desc: tx desc
  2436. *
  2437. * Return: None
  2438. */
  2439. static inline
  2440. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  2441. struct dp_tx_desc_s *tx_desc)
  2442. {
  2443. struct dp_tx_desc_pool_s *pool;
  2444. uint8_t desc_pool_id;
  2445. desc_pool_id = tx_desc->pool_id;
  2446. pool = &soc->tx_desc[desc_pool_id];
  2447. qdf_spin_lock_bh(&pool->flow_pool_lock);
  2448. }
  2449. /**
  2450. * dp_tx_flow_pool_unlock() - release flow pool lock
  2451. * @soc: core txrx main context
  2452. * @tx_desc: tx desc
  2453. *
  2454. * Return: None
  2455. */
  2456. static inline
  2457. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  2458. struct dp_tx_desc_s *tx_desc)
  2459. {
  2460. struct dp_tx_desc_pool_s *pool;
  2461. uint8_t desc_pool_id;
  2462. desc_pool_id = tx_desc->pool_id;
  2463. pool = &soc->tx_desc[desc_pool_id];
  2464. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  2465. }
  2466. #else
  2467. static inline
  2468. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2469. {
  2470. }
  2471. static inline
  2472. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2473. {
  2474. }
  2475. #endif
  2476. /**
  2477. * dp_tx_notify_completion() - Notify tx completion for this desc
  2478. * @soc: core txrx main context
  2479. * @tx_desc: tx desc
  2480. * @netbuf: buffer
  2481. *
  2482. * Return: none
  2483. */
  2484. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  2485. struct dp_tx_desc_s *tx_desc,
  2486. qdf_nbuf_t netbuf)
  2487. {
  2488. void *osif_dev;
  2489. ol_txrx_completion_fp tx_compl_cbk = NULL;
  2490. qdf_assert(tx_desc);
  2491. dp_tx_flow_pool_lock(soc, tx_desc);
  2492. if (!tx_desc->vdev ||
  2493. !tx_desc->vdev->osif_vdev) {
  2494. dp_tx_flow_pool_unlock(soc, tx_desc);
  2495. return;
  2496. }
  2497. osif_dev = tx_desc->vdev->osif_vdev;
  2498. tx_compl_cbk = tx_desc->vdev->tx_comp;
  2499. dp_tx_flow_pool_unlock(soc, tx_desc);
  2500. if (tx_compl_cbk)
  2501. tx_compl_cbk(netbuf, osif_dev);
  2502. }
  2503. /** dp_tx_sojourn_stats_process() - Collect sojourn stats
  2504. * @pdev: pdev handle
  2505. * @tid: tid value
  2506. * @txdesc_ts: timestamp from txdesc
  2507. * @ppdu_id: ppdu id
  2508. *
  2509. * Return: none
  2510. */
  2511. #ifdef FEATURE_PERPKT_INFO
  2512. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2513. struct dp_peer *peer,
  2514. uint8_t tid,
  2515. uint64_t txdesc_ts,
  2516. uint32_t ppdu_id)
  2517. {
  2518. uint64_t delta_ms;
  2519. struct cdp_tx_sojourn_stats *sojourn_stats;
  2520. if (qdf_unlikely(pdev->enhanced_stats_en == 0))
  2521. return;
  2522. if (qdf_unlikely(tid == HTT_INVALID_TID ||
  2523. tid >= CDP_DATA_TID_MAX))
  2524. return;
  2525. if (qdf_unlikely(!pdev->sojourn_buf))
  2526. return;
  2527. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  2528. qdf_nbuf_data(pdev->sojourn_buf);
  2529. sojourn_stats->cookie = (void *)peer->wlanstats_ctx;
  2530. delta_ms = qdf_ktime_to_ms(qdf_ktime_get()) -
  2531. txdesc_ts;
  2532. qdf_ewma_tx_lag_add(&peer->avg_sojourn_msdu[tid],
  2533. delta_ms);
  2534. sojourn_stats->sum_sojourn_msdu[tid] = delta_ms;
  2535. sojourn_stats->num_msdus[tid] = 1;
  2536. sojourn_stats->avg_sojourn_msdu[tid].internal =
  2537. peer->avg_sojourn_msdu[tid].internal;
  2538. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  2539. pdev->sojourn_buf, HTT_INVALID_PEER,
  2540. WDI_NO_VAL, pdev->pdev_id);
  2541. sojourn_stats->sum_sojourn_msdu[tid] = 0;
  2542. sojourn_stats->num_msdus[tid] = 0;
  2543. sojourn_stats->avg_sojourn_msdu[tid].internal = 0;
  2544. }
  2545. #else
  2546. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2547. uint8_t tid,
  2548. uint64_t txdesc_ts,
  2549. uint32_t ppdu_id)
  2550. {
  2551. }
  2552. #endif
  2553. /**
  2554. * dp_tx_comp_process_desc() - Process tx descriptor and free associated nbuf
  2555. * @soc: DP Soc handle
  2556. * @tx_desc: software Tx descriptor
  2557. * @ts : Tx completion status from HAL/HTT descriptor
  2558. *
  2559. * Return: none
  2560. */
  2561. static inline void
  2562. dp_tx_comp_process_desc(struct dp_soc *soc,
  2563. struct dp_tx_desc_s *desc,
  2564. struct hal_tx_completion_status *ts,
  2565. struct dp_peer *peer)
  2566. {
  2567. uint64_t time_latency = 0;
  2568. /*
  2569. * m_copy/tx_capture modes are not supported for
  2570. * scatter gather packets
  2571. */
  2572. if (qdf_unlikely(!!desc->pdev->latency_capture_enable)) {
  2573. time_latency = (qdf_ktime_to_ms(qdf_ktime_get()) -
  2574. desc->timestamp);
  2575. }
  2576. if (!(desc->msdu_ext_desc)) {
  2577. if (QDF_STATUS_SUCCESS ==
  2578. dp_tx_add_to_comp_queue(soc, desc, ts, peer)) {
  2579. return;
  2580. }
  2581. if (QDF_STATUS_SUCCESS ==
  2582. dp_get_completion_indication_for_stack(soc,
  2583. desc->pdev,
  2584. peer, ts,
  2585. desc->nbuf,
  2586. time_latency)) {
  2587. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  2588. QDF_DMA_TO_DEVICE);
  2589. dp_send_completion_to_stack(soc,
  2590. desc->pdev,
  2591. ts->peer_id,
  2592. ts->ppdu_id,
  2593. desc->nbuf);
  2594. return;
  2595. }
  2596. }
  2597. dp_tx_comp_free_buf(soc, desc);
  2598. }
  2599. /**
  2600. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  2601. * @tx_desc: software descriptor head pointer
  2602. * @ts: Tx completion status
  2603. * @peer: peer handle
  2604. *
  2605. * Return: none
  2606. */
  2607. static inline
  2608. void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  2609. struct hal_tx_completion_status *ts,
  2610. struct dp_peer *peer)
  2611. {
  2612. uint32_t length;
  2613. qdf_ether_header_t *eh;
  2614. struct dp_soc *soc = NULL;
  2615. struct dp_vdev *vdev = tx_desc->vdev;
  2616. qdf_nbuf_t nbuf = tx_desc->nbuf;
  2617. if (!vdev || !nbuf) {
  2618. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2619. "invalid tx descriptor. vdev or nbuf NULL");
  2620. goto out;
  2621. }
  2622. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2623. DPTRACE(qdf_dp_trace_ptr(tx_desc->nbuf,
  2624. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  2625. QDF_TRACE_DEFAULT_PDEV_ID,
  2626. qdf_nbuf_data_addr(nbuf),
  2627. sizeof(qdf_nbuf_data(nbuf)),
  2628. tx_desc->id,
  2629. ts->status));
  2630. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2631. "-------------------- \n"
  2632. "Tx Completion Stats: \n"
  2633. "-------------------- \n"
  2634. "ack_frame_rssi = %d \n"
  2635. "first_msdu = %d \n"
  2636. "last_msdu = %d \n"
  2637. "msdu_part_of_amsdu = %d \n"
  2638. "rate_stats valid = %d \n"
  2639. "bw = %d \n"
  2640. "pkt_type = %d \n"
  2641. "stbc = %d \n"
  2642. "ldpc = %d \n"
  2643. "sgi = %d \n"
  2644. "mcs = %d \n"
  2645. "ofdma = %d \n"
  2646. "tones_in_ru = %d \n"
  2647. "tsf = %d \n"
  2648. "ppdu_id = %d \n"
  2649. "transmit_cnt = %d \n"
  2650. "tid = %d \n"
  2651. "peer_id = %d\n",
  2652. ts->ack_frame_rssi, ts->first_msdu,
  2653. ts->last_msdu, ts->msdu_part_of_amsdu,
  2654. ts->valid, ts->bw, ts->pkt_type, ts->stbc,
  2655. ts->ldpc, ts->sgi, ts->mcs, ts->ofdma,
  2656. ts->tones_in_ru, ts->tsf, ts->ppdu_id,
  2657. ts->transmit_cnt, ts->tid, ts->peer_id);
  2658. soc = vdev->pdev->soc;
  2659. /* Update SoC level stats */
  2660. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  2661. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2662. /* Update per-packet stats for mesh mode */
  2663. if (qdf_unlikely(vdev->mesh_vdev) &&
  2664. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  2665. dp_tx_comp_fill_tx_completion_stats(tx_desc, ts);
  2666. length = qdf_nbuf_len(nbuf);
  2667. /* Update peer level stats */
  2668. if (!peer) {
  2669. QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_DP,
  2670. "peer is null or deletion in progress");
  2671. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  2672. goto out;
  2673. }
  2674. if (qdf_likely(!peer->bss_peer)) {
  2675. DP_STATS_INC_PKT(peer, tx.ucast, 1, length);
  2676. if (ts->status == HAL_TX_TQM_RR_FRAME_ACKED)
  2677. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  2678. } else {
  2679. if (ts->status != HAL_TX_TQM_RR_REM_CMD_REM) {
  2680. DP_STATS_INC_PKT(peer, tx.mcast, 1, length);
  2681. if ((peer->vdev->tx_encap_type ==
  2682. htt_cmn_pkt_type_ethernet) &&
  2683. QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  2684. DP_STATS_INC_PKT(peer, tx.bcast, 1, length);
  2685. }
  2686. }
  2687. }
  2688. dp_tx_update_peer_stats(tx_desc, ts, peer);
  2689. #ifdef QCA_SUPPORT_RDK_STATS
  2690. if (soc->wlanstats_enabled)
  2691. dp_tx_sojourn_stats_process(vdev->pdev, peer, ts->tid,
  2692. tx_desc->timestamp,
  2693. ts->ppdu_id);
  2694. #endif
  2695. out:
  2696. return;
  2697. }
  2698. /**
  2699. * dp_tx_comp_process_desc_list() - Tx complete software descriptor handler
  2700. * @soc: core txrx main context
  2701. * @comp_head: software descriptor head pointer
  2702. *
  2703. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  2704. * and release the software descriptors after processing is complete
  2705. *
  2706. * Return: none
  2707. */
  2708. static void
  2709. dp_tx_comp_process_desc_list(struct dp_soc *soc,
  2710. struct dp_tx_desc_s *comp_head)
  2711. {
  2712. struct dp_tx_desc_s *desc;
  2713. struct dp_tx_desc_s *next;
  2714. struct hal_tx_completion_status ts = {0};
  2715. struct dp_peer *peer;
  2716. qdf_nbuf_t netbuf;
  2717. desc = comp_head;
  2718. while (desc) {
  2719. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  2720. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2721. dp_tx_comp_process_tx_status(desc, &ts, peer);
  2722. netbuf = desc->nbuf;
  2723. /* check tx complete notification */
  2724. if (QDF_NBUF_CB_TX_EXTRA_FRAG_FLAGS_NOTIFY_COMP(netbuf))
  2725. dp_tx_notify_completion(soc, desc, netbuf);
  2726. dp_tx_comp_process_desc(soc, desc, &ts, peer);
  2727. if (peer)
  2728. dp_peer_unref_del_find_by_id(peer);
  2729. next = desc->next;
  2730. dp_tx_desc_release(desc, desc->pool_id);
  2731. desc = next;
  2732. }
  2733. }
  2734. /**
  2735. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  2736. * @tx_desc: software descriptor head pointer
  2737. * @status : Tx completion status from HTT descriptor
  2738. *
  2739. * This function will process HTT Tx indication messages from Target
  2740. *
  2741. * Return: none
  2742. */
  2743. static
  2744. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2745. {
  2746. uint8_t tx_status;
  2747. struct dp_pdev *pdev;
  2748. struct dp_vdev *vdev;
  2749. struct dp_soc *soc;
  2750. struct hal_tx_completion_status ts = {0};
  2751. uint32_t *htt_desc = (uint32_t *)status;
  2752. struct dp_peer *peer;
  2753. struct cdp_tid_tx_stats *tid_stats = NULL;
  2754. qdf_assert(tx_desc->pdev);
  2755. pdev = tx_desc->pdev;
  2756. vdev = tx_desc->vdev;
  2757. soc = pdev->soc;
  2758. if (!vdev)
  2759. return;
  2760. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_desc[0]);
  2761. switch (tx_status) {
  2762. case HTT_TX_FW2WBM_TX_STATUS_OK:
  2763. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  2764. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  2765. {
  2766. uint8_t tid;
  2767. if (HTT_TX_WBM_COMPLETION_V2_VALID_GET(htt_desc[2])) {
  2768. ts.peer_id =
  2769. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(
  2770. htt_desc[2]);
  2771. ts.tid =
  2772. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(
  2773. htt_desc[2]);
  2774. } else {
  2775. ts.peer_id = HTT_INVALID_PEER;
  2776. ts.tid = HTT_INVALID_TID;
  2777. }
  2778. ts.ppdu_id =
  2779. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(
  2780. htt_desc[1]);
  2781. ts.ack_frame_rssi =
  2782. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(
  2783. htt_desc[1]);
  2784. ts.first_msdu = 1;
  2785. ts.last_msdu = 1;
  2786. tid = ts.tid;
  2787. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2788. tid = CDP_MAX_DATA_TIDS - 1;
  2789. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[tid];
  2790. if (qdf_unlikely(pdev->delay_stats_flag))
  2791. dp_tx_compute_delay(vdev, tx_desc, tid);
  2792. tid_stats->complete_cnt++;
  2793. if (qdf_unlikely(tx_status != HTT_TX_FW2WBM_TX_STATUS_OK)) {
  2794. ts.status = HAL_TX_TQM_RR_REM_CMD_REM;
  2795. tid_stats->comp_fail_cnt++;
  2796. } else {
  2797. tid_stats->success_cnt++;
  2798. }
  2799. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2800. if (qdf_likely(peer))
  2801. dp_peer_unref_del_find_by_id(peer);
  2802. dp_tx_comp_process_tx_status(tx_desc, &ts, peer);
  2803. dp_tx_comp_process_desc(soc, tx_desc, &ts, peer);
  2804. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2805. break;
  2806. }
  2807. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  2808. {
  2809. dp_tx_reinject_handler(tx_desc, status);
  2810. break;
  2811. }
  2812. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  2813. {
  2814. dp_tx_inspect_handler(tx_desc, status);
  2815. break;
  2816. }
  2817. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  2818. {
  2819. dp_tx_mec_handler(vdev, status);
  2820. break;
  2821. }
  2822. default:
  2823. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2824. "%s Invalid HTT tx_status %d\n",
  2825. __func__, tx_status);
  2826. break;
  2827. }
  2828. }
  2829. #ifdef WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT
  2830. static inline
  2831. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  2832. {
  2833. bool limit_hit = false;
  2834. struct wlan_cfg_dp_soc_ctxt *cfg = soc->wlan_cfg_ctx;
  2835. limit_hit =
  2836. (num_reaped >= cfg->tx_comp_loop_pkt_limit) ? true : false;
  2837. if (limit_hit)
  2838. DP_STATS_INC(soc, tx.tx_comp_loop_pkt_limit_hit, 1);
  2839. return limit_hit;
  2840. }
  2841. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  2842. {
  2843. return soc->wlan_cfg_ctx->tx_comp_enable_eol_data_check;
  2844. }
  2845. #else
  2846. static inline
  2847. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  2848. {
  2849. return false;
  2850. }
  2851. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  2852. {
  2853. return false;
  2854. }
  2855. #endif
  2856. uint32_t dp_tx_comp_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  2857. void *hal_srng, uint32_t quota)
  2858. {
  2859. void *tx_comp_hal_desc;
  2860. uint8_t buffer_src;
  2861. uint8_t pool_id;
  2862. uint32_t tx_desc_id;
  2863. struct dp_tx_desc_s *tx_desc = NULL;
  2864. struct dp_tx_desc_s *head_desc = NULL;
  2865. struct dp_tx_desc_s *tail_desc = NULL;
  2866. uint32_t num_processed = 0;
  2867. uint32_t count = 0;
  2868. bool force_break = false;
  2869. DP_HIST_INIT();
  2870. more_data:
  2871. /* Re-initialize local variables to be re-used */
  2872. head_desc = NULL;
  2873. tail_desc = NULL;
  2874. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  2875. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2876. "%s %d : HAL RING Access Failed -- %pK",
  2877. __func__, __LINE__, hal_srng);
  2878. return 0;
  2879. }
  2880. /* Find head descriptor from completion ring */
  2881. while (qdf_likely(tx_comp_hal_desc =
  2882. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  2883. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  2884. /* If this buffer was not released by TQM or FW, then it is not
  2885. * Tx completion indication, assert */
  2886. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  2887. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  2888. QDF_TRACE(QDF_MODULE_ID_DP,
  2889. QDF_TRACE_LEVEL_FATAL,
  2890. "Tx comp release_src != TQM | FW but from %d",
  2891. buffer_src);
  2892. hal_dump_comp_desc(tx_comp_hal_desc);
  2893. DP_STATS_INC(soc, tx.invalid_release_source, 1);
  2894. qdf_assert_always(0);
  2895. }
  2896. /* Get descriptor id */
  2897. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  2898. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  2899. DP_TX_DESC_ID_POOL_OS;
  2900. /* Find Tx descriptor */
  2901. tx_desc = dp_tx_desc_find(soc, pool_id,
  2902. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  2903. DP_TX_DESC_ID_PAGE_OS,
  2904. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  2905. DP_TX_DESC_ID_OFFSET_OS);
  2906. /*
  2907. * If the descriptor is already freed in vdev_detach,
  2908. * continue to next descriptor
  2909. */
  2910. if (!tx_desc->vdev && !tx_desc->flags) {
  2911. QDF_TRACE(QDF_MODULE_ID_DP,
  2912. QDF_TRACE_LEVEL_INFO,
  2913. "Descriptor freed in vdev_detach %d",
  2914. tx_desc_id);
  2915. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  2916. count++;
  2917. continue;
  2918. }
  2919. /*
  2920. * If the release source is FW, process the HTT status
  2921. */
  2922. if (qdf_unlikely(buffer_src ==
  2923. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  2924. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  2925. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  2926. htt_tx_status);
  2927. dp_tx_process_htt_completion(tx_desc,
  2928. htt_tx_status);
  2929. } else {
  2930. /* Pool id is not matching. Error */
  2931. if (tx_desc->pool_id != pool_id) {
  2932. QDF_TRACE(QDF_MODULE_ID_DP,
  2933. QDF_TRACE_LEVEL_FATAL,
  2934. "Tx Comp pool id %d not matched %d",
  2935. pool_id, tx_desc->pool_id);
  2936. qdf_assert_always(0);
  2937. }
  2938. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  2939. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  2940. QDF_TRACE(QDF_MODULE_ID_DP,
  2941. QDF_TRACE_LEVEL_FATAL,
  2942. "Txdesc invalid, flgs = %x,id = %d",
  2943. tx_desc->flags, tx_desc_id);
  2944. qdf_assert_always(0);
  2945. }
  2946. /* First ring descriptor on the cycle */
  2947. if (!head_desc) {
  2948. head_desc = tx_desc;
  2949. tail_desc = tx_desc;
  2950. }
  2951. tail_desc->next = tx_desc;
  2952. tx_desc->next = NULL;
  2953. tail_desc = tx_desc;
  2954. DP_HIST_PACKET_COUNT_INC(tx_desc->pdev->pdev_id);
  2955. /* Collect hw completion contents */
  2956. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  2957. &tx_desc->comp, 1);
  2958. }
  2959. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  2960. /*
  2961. * Processed packet count is more than given quota
  2962. * stop to processing
  2963. */
  2964. if (num_processed >= quota) {
  2965. force_break = true;
  2966. break;
  2967. }
  2968. count++;
  2969. if (dp_tx_comp_loop_pkt_limit_hit(soc, count))
  2970. break;
  2971. }
  2972. hal_srng_access_end(soc->hal_soc, hal_srng);
  2973. /* Process the reaped descriptors */
  2974. if (head_desc)
  2975. dp_tx_comp_process_desc_list(soc, head_desc);
  2976. if (dp_tx_comp_enable_eol_data_check(soc)) {
  2977. if (!force_break &&
  2978. hal_srng_dst_peek_sync_locked(soc, hal_srng)) {
  2979. DP_STATS_INC(soc, tx.hp_oos2, 1);
  2980. if (!hif_exec_should_yield(soc->hif_handle,
  2981. int_ctx->dp_intr_id))
  2982. goto more_data;
  2983. }
  2984. }
  2985. DP_TX_HIST_STATS_PER_PDEV();
  2986. return num_processed;
  2987. }
  2988. #ifdef FEATURE_WLAN_TDLS
  2989. /**
  2990. * dp_tx_non_std() - Allow the control-path SW to send data frames
  2991. *
  2992. * @data_vdev - which vdev should transmit the tx data frames
  2993. * @tx_spec - what non-standard handling to apply to the tx data frames
  2994. * @msdu_list - NULL-terminated list of tx MSDUs
  2995. *
  2996. * Return: NULL on success,
  2997. * nbuf when it fails to send
  2998. */
  2999. qdf_nbuf_t dp_tx_non_std(struct cdp_vdev *vdev_handle,
  3000. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  3001. {
  3002. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  3003. if (tx_spec & OL_TX_SPEC_NO_FREE)
  3004. vdev->is_tdls_frame = true;
  3005. return dp_tx_send(vdev_handle, msdu_list);
  3006. }
  3007. #endif
  3008. /**
  3009. * dp_tx_vdev_attach() - attach vdev to dp tx
  3010. * @vdev: virtual device instance
  3011. *
  3012. * Return: QDF_STATUS_SUCCESS: success
  3013. * QDF_STATUS_E_RESOURCES: Error return
  3014. */
  3015. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  3016. {
  3017. /*
  3018. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  3019. */
  3020. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  3021. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  3022. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  3023. vdev->vdev_id);
  3024. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  3025. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  3026. /*
  3027. * Set HTT Extension Valid bit to 0 by default
  3028. */
  3029. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  3030. dp_tx_vdev_update_search_flags(vdev);
  3031. return QDF_STATUS_SUCCESS;
  3032. }
  3033. #ifndef FEATURE_WDS
  3034. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  3035. {
  3036. return false;
  3037. }
  3038. #endif
  3039. /**
  3040. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  3041. * @vdev: virtual device instance
  3042. *
  3043. * Return: void
  3044. *
  3045. */
  3046. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  3047. {
  3048. struct dp_soc *soc = vdev->pdev->soc;
  3049. /*
  3050. * Enable both AddrY (SA based search) and AddrX (Da based search)
  3051. * for TDLS link
  3052. *
  3053. * Enable AddrY (SA based search) only for non-WDS STA and
  3054. * ProxySTA VAP (in HKv1) modes.
  3055. *
  3056. * In all other VAP modes, only DA based search should be
  3057. * enabled
  3058. */
  3059. if (vdev->opmode == wlan_op_mode_sta &&
  3060. vdev->tdls_link_connected)
  3061. vdev->hal_desc_addr_search_flags =
  3062. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  3063. else if ((vdev->opmode == wlan_op_mode_sta) &&
  3064. !dp_tx_da_search_override(vdev))
  3065. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  3066. else
  3067. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  3068. /* Set search type only when peer map v2 messaging is enabled
  3069. * as we will have the search index (AST hash) only when v2 is
  3070. * enabled
  3071. */
  3072. if (soc->is_peer_map_unmap_v2 && vdev->opmode == wlan_op_mode_sta)
  3073. vdev->search_type = HAL_TX_ADDR_INDEX_SEARCH;
  3074. else
  3075. vdev->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  3076. }
  3077. static inline bool
  3078. dp_is_tx_desc_flush_match(struct dp_pdev *pdev,
  3079. struct dp_vdev *vdev,
  3080. struct dp_tx_desc_s *tx_desc)
  3081. {
  3082. if (!(tx_desc && (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)))
  3083. return false;
  3084. /*
  3085. * if vdev is given, then only check whether desc
  3086. * vdev match. if vdev is NULL, then check whether
  3087. * desc pdev match.
  3088. */
  3089. return vdev ? (tx_desc->vdev == vdev) : (tx_desc->pdev == pdev);
  3090. }
  3091. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3092. /**
  3093. * dp_tx_desc_reset_vdev() - reset vdev to NULL in TX Desc
  3094. *
  3095. * @soc: Handle to DP SoC structure
  3096. * @tx_desc: pointer of one TX desc
  3097. * @desc_pool_id: TX Desc pool id
  3098. */
  3099. static inline void
  3100. dp_tx_desc_reset_vdev(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  3101. uint8_t desc_pool_id)
  3102. {
  3103. struct dp_tx_desc_pool_s *pool = &soc->tx_desc[desc_pool_id];
  3104. qdf_spin_lock_bh(&pool->flow_pool_lock);
  3105. tx_desc->vdev = NULL;
  3106. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  3107. }
  3108. /**
  3109. * dp_tx_desc_flush() - release resources associated
  3110. * to TX Desc
  3111. *
  3112. * @dp_pdev: Handle to DP pdev structure
  3113. * @vdev: virtual device instance
  3114. * NULL: no specific Vdev is required and check all allcated TX desc
  3115. * on this pdev.
  3116. * Non-NULL: only check the allocated TX Desc associated to this Vdev.
  3117. *
  3118. * @force_free:
  3119. * true: flush the TX desc.
  3120. * false: only reset the Vdev in each allocated TX desc
  3121. * that associated to current Vdev.
  3122. *
  3123. * This function will go through the TX desc pool to flush
  3124. * the outstanding TX data or reset Vdev to NULL in associated TX
  3125. * Desc.
  3126. */
  3127. static void dp_tx_desc_flush(struct dp_pdev *pdev,
  3128. struct dp_vdev *vdev,
  3129. bool force_free)
  3130. {
  3131. uint8_t i;
  3132. uint32_t j;
  3133. uint32_t num_desc, page_id, offset;
  3134. uint16_t num_desc_per_page;
  3135. struct dp_soc *soc = pdev->soc;
  3136. struct dp_tx_desc_s *tx_desc = NULL;
  3137. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3138. if (!vdev && !force_free) {
  3139. dp_err("Reset TX desc vdev, Vdev param is required!");
  3140. return;
  3141. }
  3142. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  3143. tx_desc_pool = &soc->tx_desc[i];
  3144. if (!(tx_desc_pool->pool_size) ||
  3145. IS_TX_DESC_POOL_STATUS_INACTIVE(tx_desc_pool) ||
  3146. !(tx_desc_pool->desc_pages.cacheable_pages))
  3147. continue;
  3148. num_desc = tx_desc_pool->pool_size;
  3149. num_desc_per_page =
  3150. tx_desc_pool->desc_pages.num_element_per_page;
  3151. for (j = 0; j < num_desc; j++) {
  3152. page_id = j / num_desc_per_page;
  3153. offset = j % num_desc_per_page;
  3154. if (qdf_unlikely(!(tx_desc_pool->
  3155. desc_pages.cacheable_pages)))
  3156. break;
  3157. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  3158. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  3159. /*
  3160. * Free TX desc if force free is
  3161. * required, otherwise only reset vdev
  3162. * in this TX desc.
  3163. */
  3164. if (force_free) {
  3165. dp_tx_comp_free_buf(soc, tx_desc);
  3166. dp_tx_desc_release(tx_desc, i);
  3167. } else {
  3168. dp_tx_desc_reset_vdev(soc, tx_desc,
  3169. i);
  3170. }
  3171. }
  3172. }
  3173. }
  3174. }
  3175. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3176. static inline void
  3177. dp_tx_desc_reset_vdev(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  3178. uint8_t desc_pool_id)
  3179. {
  3180. TX_DESC_LOCK_LOCK(&soc->tx_desc[desc_pool_id].lock);
  3181. tx_desc->vdev = NULL;
  3182. TX_DESC_LOCK_UNLOCK(&soc->tx_desc[desc_pool_id].lock);
  3183. }
  3184. static void dp_tx_desc_flush(struct dp_pdev *pdev,
  3185. struct dp_vdev *vdev,
  3186. bool force_free)
  3187. {
  3188. uint8_t i, num_pool;
  3189. uint32_t j;
  3190. uint32_t num_desc, page_id, offset;
  3191. uint16_t num_desc_per_page;
  3192. struct dp_soc *soc = pdev->soc;
  3193. struct dp_tx_desc_s *tx_desc = NULL;
  3194. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3195. if (!vdev && !force_free) {
  3196. dp_err("Reset TX desc vdev, Vdev param is required!");
  3197. return;
  3198. }
  3199. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3200. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3201. for (i = 0; i < num_pool; i++) {
  3202. tx_desc_pool = &soc->tx_desc[i];
  3203. if (!tx_desc_pool->desc_pages.cacheable_pages)
  3204. continue;
  3205. num_desc_per_page =
  3206. tx_desc_pool->desc_pages.num_element_per_page;
  3207. for (j = 0; j < num_desc; j++) {
  3208. page_id = j / num_desc_per_page;
  3209. offset = j % num_desc_per_page;
  3210. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  3211. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  3212. if (force_free) {
  3213. dp_tx_comp_free_buf(soc, tx_desc);
  3214. dp_tx_desc_release(tx_desc, i);
  3215. } else {
  3216. dp_tx_desc_reset_vdev(soc, tx_desc,
  3217. i);
  3218. }
  3219. }
  3220. }
  3221. }
  3222. }
  3223. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3224. /**
  3225. * dp_tx_vdev_detach() - detach vdev from dp tx
  3226. * @vdev: virtual device instance
  3227. *
  3228. * Return: QDF_STATUS_SUCCESS: success
  3229. * QDF_STATUS_E_RESOURCES: Error return
  3230. */
  3231. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  3232. {
  3233. struct dp_pdev *pdev = vdev->pdev;
  3234. /* Reset TX desc associated to this Vdev as NULL */
  3235. dp_tx_desc_flush(pdev, vdev, false);
  3236. return QDF_STATUS_SUCCESS;
  3237. }
  3238. /**
  3239. * dp_tx_pdev_attach() - attach pdev to dp tx
  3240. * @pdev: physical device instance
  3241. *
  3242. * Return: QDF_STATUS_SUCCESS: success
  3243. * QDF_STATUS_E_RESOURCES: Error return
  3244. */
  3245. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  3246. {
  3247. struct dp_soc *soc = pdev->soc;
  3248. /* Initialize Flow control counters */
  3249. qdf_atomic_init(&pdev->num_tx_exception);
  3250. qdf_atomic_init(&pdev->num_tx_outstanding);
  3251. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  3252. /* Initialize descriptors in TCL Ring */
  3253. hal_tx_init_data_ring(soc->hal_soc,
  3254. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  3255. }
  3256. return QDF_STATUS_SUCCESS;
  3257. }
  3258. /**
  3259. * dp_tx_pdev_detach() - detach pdev from dp tx
  3260. * @pdev: physical device instance
  3261. *
  3262. * Return: QDF_STATUS_SUCCESS: success
  3263. * QDF_STATUS_E_RESOURCES: Error return
  3264. */
  3265. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  3266. {
  3267. /* flush TX outstanding data per pdev */
  3268. dp_tx_desc_flush(pdev, NULL, true);
  3269. dp_tx_me_exit(pdev);
  3270. return QDF_STATUS_SUCCESS;
  3271. }
  3272. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3273. /* Pools will be allocated dynamically */
  3274. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3275. int num_desc)
  3276. {
  3277. uint8_t i;
  3278. for (i = 0; i < num_pool; i++) {
  3279. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  3280. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  3281. }
  3282. return 0;
  3283. }
  3284. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3285. {
  3286. uint8_t i;
  3287. for (i = 0; i < num_pool; i++)
  3288. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  3289. }
  3290. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3291. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3292. int num_desc)
  3293. {
  3294. uint8_t i;
  3295. /* Allocate software Tx descriptor pools */
  3296. for (i = 0; i < num_pool; i++) {
  3297. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  3298. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3299. "%s Tx Desc Pool alloc %d failed %pK",
  3300. __func__, i, soc);
  3301. return ENOMEM;
  3302. }
  3303. }
  3304. return 0;
  3305. }
  3306. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3307. {
  3308. uint8_t i;
  3309. for (i = 0; i < num_pool; i++) {
  3310. qdf_assert_always(!soc->tx_desc[i].num_allocated);
  3311. if (dp_tx_desc_pool_free(soc, i)) {
  3312. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3313. "%s Tx Desc Pool Free failed", __func__);
  3314. }
  3315. }
  3316. }
  3317. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3318. #ifndef QCA_MEM_ATTACH_ON_WIFI3
  3319. /**
  3320. * dp_tso_attach_wifi3() - TSO attach handler
  3321. * @txrx_soc: Opaque Dp handle
  3322. *
  3323. * Reserve TSO descriptor buffers
  3324. *
  3325. * Return: QDF_STATUS_E_FAILURE on failure or
  3326. * QDF_STATUS_SUCCESS on success
  3327. */
  3328. static
  3329. QDF_STATUS dp_tso_attach_wifi3(void *txrx_soc)
  3330. {
  3331. return dp_tso_soc_attach(txrx_soc);
  3332. }
  3333. /**
  3334. * dp_tso_detach_wifi3() - TSO Detach handler
  3335. * @txrx_soc: Opaque Dp handle
  3336. *
  3337. * Deallocate TSO descriptor buffers
  3338. *
  3339. * Return: QDF_STATUS_E_FAILURE on failure or
  3340. * QDF_STATUS_SUCCESS on success
  3341. */
  3342. static
  3343. QDF_STATUS dp_tso_detach_wifi3(void *txrx_soc)
  3344. {
  3345. return dp_tso_soc_detach(txrx_soc);
  3346. }
  3347. #else
  3348. static
  3349. QDF_STATUS dp_tso_attach_wifi3(void *txrx_soc)
  3350. {
  3351. return QDF_STATUS_SUCCESS;
  3352. }
  3353. static
  3354. QDF_STATUS dp_tso_detach_wifi3(void *txrx_soc)
  3355. {
  3356. return QDF_STATUS_SUCCESS;
  3357. }
  3358. #endif
  3359. QDF_STATUS dp_tso_soc_detach(void *txrx_soc)
  3360. {
  3361. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3362. uint8_t i;
  3363. uint8_t num_pool;
  3364. uint32_t num_desc;
  3365. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3366. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3367. for (i = 0; i < num_pool; i++)
  3368. dp_tx_tso_desc_pool_free(soc, i);
  3369. dp_info("%s TSO Desc Pool %d Free descs = %d",
  3370. __func__, num_pool, num_desc);
  3371. for (i = 0; i < num_pool; i++)
  3372. dp_tx_tso_num_seg_pool_free(soc, i);
  3373. dp_info("%s TSO Num of seg Desc Pool %d Free descs = %d",
  3374. __func__, num_pool, num_desc);
  3375. return QDF_STATUS_SUCCESS;
  3376. }
  3377. /**
  3378. * dp_tso_attach() - TSO attach handler
  3379. * @txrx_soc: Opaque Dp handle
  3380. *
  3381. * Reserve TSO descriptor buffers
  3382. *
  3383. * Return: QDF_STATUS_E_FAILURE on failure or
  3384. * QDF_STATUS_SUCCESS on success
  3385. */
  3386. QDF_STATUS dp_tso_soc_attach(void *txrx_soc)
  3387. {
  3388. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3389. uint8_t i;
  3390. uint8_t num_pool;
  3391. uint32_t num_desc;
  3392. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3393. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3394. for (i = 0; i < num_pool; i++) {
  3395. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  3396. dp_err("TSO Desc Pool alloc %d failed %pK",
  3397. i, soc);
  3398. return QDF_STATUS_E_FAILURE;
  3399. }
  3400. }
  3401. dp_info("%s TSO Desc Alloc %d, descs = %d",
  3402. __func__, num_pool, num_desc);
  3403. for (i = 0; i < num_pool; i++) {
  3404. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  3405. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  3406. i, soc);
  3407. return QDF_STATUS_E_FAILURE;
  3408. }
  3409. }
  3410. return QDF_STATUS_SUCCESS;
  3411. }
  3412. /**
  3413. * dp_tx_soc_detach() - detach soc from dp tx
  3414. * @soc: core txrx main context
  3415. *
  3416. * This function will detach dp tx into main device context
  3417. * will free dp tx resource and initialize resources
  3418. *
  3419. * Return: QDF_STATUS_SUCCESS: success
  3420. * QDF_STATUS_E_RESOURCES: Error return
  3421. */
  3422. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  3423. {
  3424. uint8_t num_pool;
  3425. uint16_t num_desc;
  3426. uint16_t num_ext_desc;
  3427. uint8_t i;
  3428. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3429. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3430. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3431. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  3432. dp_tx_flow_control_deinit(soc);
  3433. dp_tx_delete_static_pools(soc, num_pool);
  3434. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3435. "%s Tx Desc Pool Free num_pool = %d, descs = %d",
  3436. __func__, num_pool, num_desc);
  3437. for (i = 0; i < num_pool; i++) {
  3438. if (dp_tx_ext_desc_pool_free(soc, i)) {
  3439. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3440. "%s Tx Ext Desc Pool Free failed",
  3441. __func__);
  3442. return QDF_STATUS_E_RESOURCES;
  3443. }
  3444. }
  3445. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3446. "%s MSDU Ext Desc Pool %d Free descs = %d",
  3447. __func__, num_pool, num_ext_desc);
  3448. status = dp_tso_detach_wifi3(soc);
  3449. if (status != QDF_STATUS_SUCCESS)
  3450. return status;
  3451. return QDF_STATUS_SUCCESS;
  3452. }
  3453. /**
  3454. * dp_tx_soc_attach() - attach soc to dp tx
  3455. * @soc: core txrx main context
  3456. *
  3457. * This function will attach dp tx into main device context
  3458. * will allocate dp tx resource and initialize resources
  3459. *
  3460. * Return: QDF_STATUS_SUCCESS: success
  3461. * QDF_STATUS_E_RESOURCES: Error return
  3462. */
  3463. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  3464. {
  3465. uint8_t i;
  3466. uint8_t num_pool;
  3467. uint32_t num_desc;
  3468. uint32_t num_ext_desc;
  3469. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3470. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3471. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3472. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  3473. if (num_pool > MAX_TXDESC_POOLS)
  3474. goto fail;
  3475. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  3476. goto fail;
  3477. dp_tx_flow_control_init(soc);
  3478. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3479. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  3480. __func__, num_pool, num_desc);
  3481. /* Allocate extension tx descriptor pools */
  3482. for (i = 0; i < num_pool; i++) {
  3483. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  3484. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3485. "MSDU Ext Desc Pool alloc %d failed %pK",
  3486. i, soc);
  3487. goto fail;
  3488. }
  3489. }
  3490. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3491. "%s MSDU Ext Desc Alloc %d, descs = %d",
  3492. __func__, num_pool, num_ext_desc);
  3493. status = dp_tso_attach_wifi3((void *)soc);
  3494. if (status != QDF_STATUS_SUCCESS)
  3495. goto fail;
  3496. /* Initialize descriptors in TCL Rings */
  3497. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  3498. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  3499. hal_tx_init_data_ring(soc->hal_soc,
  3500. soc->tcl_data_ring[i].hal_srng);
  3501. }
  3502. }
  3503. /*
  3504. * todo - Add a runtime config option to enable this.
  3505. */
  3506. /*
  3507. * Due to multiple issues on NPR EMU, enable it selectively
  3508. * only for NPR EMU, should be removed, once NPR platforms
  3509. * are stable.
  3510. */
  3511. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  3512. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3513. "%s HAL Tx init Success", __func__);
  3514. return QDF_STATUS_SUCCESS;
  3515. fail:
  3516. /* Detach will take care of freeing only allocated resources */
  3517. dp_tx_soc_detach(soc);
  3518. return QDF_STATUS_E_RESOURCES;
  3519. }
  3520. /*
  3521. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  3522. * pdev: pointer to DP PDEV structure
  3523. * seg_info_head: Pointer to the head of list
  3524. *
  3525. * return: void
  3526. */
  3527. static void dp_tx_me_mem_free(struct dp_pdev *pdev,
  3528. struct dp_tx_seg_info_s *seg_info_head)
  3529. {
  3530. struct dp_tx_me_buf_t *mc_uc_buf;
  3531. struct dp_tx_seg_info_s *seg_info_new = NULL;
  3532. qdf_nbuf_t nbuf = NULL;
  3533. uint64_t phy_addr;
  3534. while (seg_info_head) {
  3535. nbuf = seg_info_head->nbuf;
  3536. mc_uc_buf = (struct dp_tx_me_buf_t *)
  3537. seg_info_head->frags[0].vaddr;
  3538. phy_addr = seg_info_head->frags[0].paddr_hi;
  3539. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  3540. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  3541. phy_addr,
  3542. QDF_DMA_TO_DEVICE , QDF_MAC_ADDR_SIZE);
  3543. dp_tx_me_free_buf(pdev, mc_uc_buf);
  3544. qdf_nbuf_free(nbuf);
  3545. seg_info_new = seg_info_head;
  3546. seg_info_head = seg_info_head->next;
  3547. qdf_mem_free(seg_info_new);
  3548. }
  3549. }
  3550. /**
  3551. * dp_tx_me_send_convert_ucast(): function to convert multicast to unicast
  3552. * @vdev: DP VDEV handle
  3553. * @nbuf: Multicast nbuf
  3554. * @newmac: Table of the clients to which packets have to be sent
  3555. * @new_mac_cnt: No of clients
  3556. *
  3557. * return: no of converted packets
  3558. */
  3559. uint16_t
  3560. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  3561. uint8_t newmac[][QDF_MAC_ADDR_SIZE], uint8_t new_mac_cnt)
  3562. {
  3563. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  3564. struct dp_pdev *pdev = vdev->pdev;
  3565. qdf_ether_header_t *eh;
  3566. uint8_t *data;
  3567. uint16_t len;
  3568. /* reference to frame dst addr */
  3569. uint8_t *dstmac;
  3570. /* copy of original frame src addr */
  3571. uint8_t srcmac[QDF_MAC_ADDR_SIZE];
  3572. /* local index into newmac */
  3573. uint8_t new_mac_idx = 0;
  3574. struct dp_tx_me_buf_t *mc_uc_buf;
  3575. qdf_nbuf_t nbuf_clone;
  3576. struct dp_tx_msdu_info_s msdu_info;
  3577. struct dp_tx_seg_info_s *seg_info_head = NULL;
  3578. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  3579. struct dp_tx_seg_info_s *seg_info_new;
  3580. qdf_dma_addr_t paddr_data;
  3581. qdf_dma_addr_t paddr_mcbuf = 0;
  3582. uint8_t empty_entry_mac[QDF_MAC_ADDR_SIZE] = {0};
  3583. QDF_STATUS status;
  3584. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  3585. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  3586. eh = (qdf_ether_header_t *)nbuf;
  3587. qdf_mem_copy(srcmac, eh->ether_shost, QDF_MAC_ADDR_SIZE);
  3588. len = qdf_nbuf_len(nbuf);
  3589. data = qdf_nbuf_data(nbuf);
  3590. status = qdf_nbuf_map(vdev->osdev, nbuf,
  3591. QDF_DMA_TO_DEVICE);
  3592. if (status) {
  3593. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3594. "Mapping failure Error:%d", status);
  3595. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  3596. qdf_nbuf_free(nbuf);
  3597. return 1;
  3598. }
  3599. paddr_data = qdf_nbuf_mapped_paddr_get(nbuf) + QDF_MAC_ADDR_SIZE;
  3600. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  3601. dstmac = newmac[new_mac_idx];
  3602. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3603. "added mac addr (%pM)", dstmac);
  3604. /* Check for NULL Mac Address */
  3605. if (!qdf_mem_cmp(dstmac, empty_entry_mac, QDF_MAC_ADDR_SIZE))
  3606. continue;
  3607. /* frame to self mac. skip */
  3608. if (!qdf_mem_cmp(dstmac, srcmac, QDF_MAC_ADDR_SIZE))
  3609. continue;
  3610. /*
  3611. * TODO: optimize to avoid malloc in per-packet path
  3612. * For eg. seg_pool can be made part of vdev structure
  3613. */
  3614. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  3615. if (!seg_info_new) {
  3616. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3617. "alloc failed");
  3618. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  3619. goto fail_seg_alloc;
  3620. }
  3621. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  3622. if (!mc_uc_buf)
  3623. goto fail_buf_alloc;
  3624. /*
  3625. * TODO: Check if we need to clone the nbuf
  3626. * Or can we just use the reference for all cases
  3627. */
  3628. if (new_mac_idx < (new_mac_cnt - 1)) {
  3629. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  3630. if (!nbuf_clone) {
  3631. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  3632. goto fail_clone;
  3633. }
  3634. } else {
  3635. /*
  3636. * Update the ref
  3637. * to account for frame sent without cloning
  3638. */
  3639. qdf_nbuf_ref(nbuf);
  3640. nbuf_clone = nbuf;
  3641. }
  3642. qdf_mem_copy(mc_uc_buf->data, dstmac, QDF_MAC_ADDR_SIZE);
  3643. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  3644. QDF_DMA_TO_DEVICE, QDF_MAC_ADDR_SIZE,
  3645. &paddr_mcbuf);
  3646. if (status) {
  3647. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3648. "Mapping failure Error:%d", status);
  3649. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  3650. goto fail_map;
  3651. }
  3652. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  3653. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  3654. seg_info_new->frags[0].paddr_hi =
  3655. (uint16_t)((uint64_t)paddr_mcbuf >> 32);
  3656. seg_info_new->frags[0].len = QDF_MAC_ADDR_SIZE;
  3657. /*preparing data fragment*/
  3658. seg_info_new->frags[1].vaddr =
  3659. qdf_nbuf_data(nbuf) + QDF_MAC_ADDR_SIZE;
  3660. seg_info_new->frags[1].paddr_lo = (uint32_t)paddr_data;
  3661. seg_info_new->frags[1].paddr_hi =
  3662. (uint16_t)(((uint64_t)paddr_data) >> 32);
  3663. seg_info_new->frags[1].len = len - QDF_MAC_ADDR_SIZE;
  3664. seg_info_new->nbuf = nbuf_clone;
  3665. seg_info_new->frag_cnt = 2;
  3666. seg_info_new->total_len = len;
  3667. seg_info_new->next = NULL;
  3668. if (!seg_info_head)
  3669. seg_info_head = seg_info_new;
  3670. else
  3671. seg_info_tail->next = seg_info_new;
  3672. seg_info_tail = seg_info_new;
  3673. }
  3674. if (!seg_info_head) {
  3675. goto free_return;
  3676. }
  3677. msdu_info.u.sg_info.curr_seg = seg_info_head;
  3678. msdu_info.num_seg = new_mac_cnt;
  3679. msdu_info.frm_type = dp_tx_frm_me;
  3680. msdu_info.tid = HTT_INVALID_TID;
  3681. if (qdf_unlikely(vdev->mcast_enhancement_en > 0) &&
  3682. qdf_unlikely(pdev->hmmc_tid_override_en))
  3683. msdu_info.tid = pdev->hmmc_tid;
  3684. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  3685. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  3686. while (seg_info_head->next) {
  3687. seg_info_new = seg_info_head;
  3688. seg_info_head = seg_info_head->next;
  3689. qdf_mem_free(seg_info_new);
  3690. }
  3691. qdf_mem_free(seg_info_head);
  3692. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  3693. qdf_nbuf_free(nbuf);
  3694. return new_mac_cnt;
  3695. fail_map:
  3696. qdf_nbuf_free(nbuf_clone);
  3697. fail_clone:
  3698. dp_tx_me_free_buf(pdev, mc_uc_buf);
  3699. fail_buf_alloc:
  3700. qdf_mem_free(seg_info_new);
  3701. fail_seg_alloc:
  3702. dp_tx_me_mem_free(pdev, seg_info_head);
  3703. free_return:
  3704. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  3705. qdf_nbuf_free(nbuf);
  3706. return 1;
  3707. }