cvp_hfi_io.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef __CVP_HFI_IO_H__
  6. #define __CVP_HFI_IO_H__
  7. #include <linux/io.h>
  8. #define CVP_TOP_BASE_OFFS 0x00000000
  9. #define CVP_SS_IDLE_STATUS (CVP_TOP_BASE_OFFS + 0x50)
  10. #define CVP_CPU_BASE_OFFS 0x000A0000
  11. #define CVP_AON_BASE_OFFS 0x000E0000
  12. #define CVP_CPU_CS_A2HSOFTINTEN (CVP_CPU_BASE_OFFS + 0x10)
  13. #define CVP_CPU_CS_A2HSOFTINTENCLR (CVP_CPU_BASE_OFFS + 0x14)
  14. #define CVP_CPU_CS_A2HSOFTINT (CVP_CPU_BASE_OFFS + 0x18)
  15. #define CVP_CPU_CS_A2HSOFTINTCLR (CVP_CPU_BASE_OFFS + 0x1C)
  16. #define CVP_CPU_CS_VMIMSG (CVP_CPU_BASE_OFFS + 0x34)
  17. #define CVP_CPU_CS_VMIMSGAG0 (CVP_CPU_BASE_OFFS + 0x38)
  18. #define CVP_CPU_CS_VMIMSGAG1 (CVP_CPU_BASE_OFFS + 0x3C)
  19. #define CVP_CPU_CS_VMIMSGAG2 (CVP_CPU_BASE_OFFS + 0x40)
  20. #define CVP_CPU_CS_VMIMSGAG3 (CVP_CPU_BASE_OFFS + 0x44)
  21. #define CVP_CPU_CS_SCIACMD (CVP_CPU_BASE_OFFS + 0x48)
  22. #define CVP_CPU_CS_AXI4_QOS (CVP_CPU_BASE_OFFS + 0x13C)
  23. #define CVP_CPU_CS_H2XSOFTINTEN (CVP_CPU_BASE_OFFS + 0x148)
  24. /* CVP_CTRL_STATUS */
  25. #define CVP_CPU_CS_SCIACMDARG0 (CVP_CPU_BASE_OFFS + 0x4C)
  26. #define CVP_CPU_CS_SCIACMDARG0_BMSK 0xff
  27. #define CVP_CPU_CS_SCIACMDARG0_SHFT 0x0
  28. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK 0xfe
  29. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_SHFT 0x1
  30. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_BMSK 0x1
  31. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_SHFT 0x0
  32. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY 0x100
  33. /* HFI_QTBL_INFO */
  34. #define CVP_CPU_CS_SCIACMDARG1 (CVP_CPU_BASE_OFFS + 0x50)
  35. /* HFI_QTBL_ADDR */
  36. #define CVP_CPU_CS_SCIACMDARG2 (CVP_CPU_BASE_OFFS + 0x54)
  37. /* HFI_VERSION_INFO */
  38. #define CVP_CPU_CS_SCIACMDARG3 (CVP_CPU_BASE_OFFS + 0x58)
  39. /* CVP_SFR_ADDR */
  40. #define CVP_CPU_CS_SCIBCMD (CVP_CPU_BASE_OFFS + 0x5C)
  41. /* CVP_MMAP_ADDR */
  42. #define CVP_CPU_CS_SCIBCMDARG0 (CVP_CPU_BASE_OFFS + 0x60)
  43. /* CVP_UC_REGION_ADDR */
  44. #define CVP_CPU_CS_SCIBARG1 (CVP_CPU_BASE_OFFS + 0x64)
  45. /* CVP_UC_REGION_ADDR */
  46. #define CVP_CPU_CS_SCIBARG2 (CVP_CPU_BASE_OFFS + 0x68)
  47. #define CVP_CPU_CS_SCIBARG3 (CVP_CPU_BASE_OFFS + 0x6C)
  48. #define CVP_CPU_CS_H2ASOFTINTEN (CVP_CPU_BASE_OFFS + 0x148)
  49. #define CVP_CPU_CS_H2ASOFTINTENCLR (CVP_CPU_BASE_OFFS + 0x14c)
  50. #define CVP_CPU_CS_H2ASOFTINT (CVP_CPU_BASE_OFFS + 0x150)
  51. #define CVP_CPU_CS_H2ASOFTINTCLR (CVP_CPU_BASE_OFFS + 0x154)
  52. #define CVP_AHB_BRIDGE_SYNC_RESET (CVP_CPU_BASE_OFFS + 0x160)
  53. /* FAL10 Feature Control */
  54. #define CVP_CPU_CS_X2RPMh (CVP_CPU_BASE_OFFS + 0x168)
  55. #define CVP_CPU_CS_X2RPMh_MASK0_BMSK 0x1
  56. #define CVP_CPU_CS_X2RPMh_MASK0_SHFT 0x0
  57. #define CVP_CPU_CS_X2RPMh_MASK1_BMSK 0x2
  58. #define CVP_CPU_CS_X2RPMh_MASK1_SHFT 0x1
  59. #define CVP_CPU_CS_X2RPMh_SWOVERRIDE_BMSK 0x4
  60. #define CVP_CPU_CS_X2RPMh_SWOVERRIDE_SHFT 0x3
  61. #define CVP_CPU_CS_X2RPMh_STATUS (CVP_CPU_BASE_OFFS + 0x170)
  62. /*
  63. * --------------------------------------------------------------------------
  64. * MODULE: cvp_wrapper
  65. * --------------------------------------------------------------------------
  66. */
  67. #define CVP_WRAPPER_BASE_OFFS 0x000B0000
  68. #define CVP_WRAPPER_HW_VERSION (CVP_WRAPPER_BASE_OFFS + 0x00)
  69. #define CVP_WRAPPER_HW_VERSION_MAJOR_VERSION_MASK 0x78000000
  70. #define CVP_WRAPPER_HW_VERSION_MAJOR_VERSION_SHIFT 28
  71. #define CVP_WRAPPER_HW_VERSION_MINOR_VERSION_MASK 0xFFF0000
  72. #define CVP_WRAPPER_HW_VERSION_MINOR_VERSION_SHIFT 16
  73. #define CVP_WRAPPER_HW_VERSION_STEP_VERSION_MASK 0xFFFF
  74. #define CVP_WRAPPER_INTR_STATUS (CVP_WRAPPER_BASE_OFFS + 0x0C)
  75. #define CVP_WRAPPER_INTR_STATUS_A2HWD_BMSK 0x8
  76. #define CVP_WRAPPER_INTR_STATUS_A2H_BMSK 0x4
  77. #define CVP_WRAPPER_INTR_MASK (CVP_WRAPPER_BASE_OFFS + 0x10)
  78. #define CVP_FATAL_INTR_BMSK (CVP_WRAPPER_INTR_MASK_CPU_NOC_BMSK | \
  79. CVP_WRAPPER_INTR_MASK_CORE_NOC_BMSK | \
  80. CVP_WRAPPER_INTR_MASK_A2HWD_BMSK)
  81. #define CVP_WRAPPER_INTR_MASK_CPU_NOC_BMSK 0x40
  82. #define CVP_WRAPPER_INTR_MASK_CORE_NOC_BMSK 0x20
  83. #define CVP_WRAPPER_INTR_MASK_A2HWD_BMSK 0x8
  84. #define CVP_WRAPPER_INTR_MASK_A2HCPU_BMSK 0x4
  85. #define CVP_WRAPPER_INTR_MASK_A2HCPU_SHFT 0x2
  86. #define CVP_WRAPPER_INTR_CLEAR (CVP_WRAPPER_BASE_OFFS + 0x14)
  87. #define CVP_WRAPPER_TZ_BASE_OFFS 0x000C0000
  88. #define CVP_WRAPPER_INTR_CLEAR_A2HWD_BMSK 0x10
  89. #define CVP_WRAPPER_INTR_CLEAR_A2HWD_SHFT 0x4
  90. #define CVP_WRAPPER_INTR_CLEAR_A2H_BMSK 0x4
  91. #define CVP_WRAPPER_INTR_CLEAR_A2H_SHFT 0x2
  92. #define CVP_WRAPPER_CPU_STATUS (CVP_WRAPPER_TZ_BASE_OFFS + 0x10)
  93. #define CVP_WRAPPER_AXI_CLOCK_CONFIG (CVP_WRAPPER_TZ_BASE_OFFS + 0x14)
  94. #define CVP_WRAPPER_QNS4PDXFIFO_RESET (CVP_WRAPPER_TZ_BASE_OFFS + 0x18)
  95. #define CVP_WRAPPER_CPU_CGC_DIS (CVP_WRAPPER_BASE_OFFS + 0x2010)
  96. #define CVP_WRAPPER_CPU_CLOCK_CONFIG (CVP_WRAPPER_BASE_OFFS + 0x50)
  97. #define CVP_WRAPPER_DEBUG_BRIDGE_LPI_CONTROL (CVP_WRAPPER_BASE_OFFS + 0x54)
  98. #define CVP_WRAPPER_DEBUG_BRIDGE_LPI_STATUS (CVP_WRAPPER_BASE_OFFS + 0x58)
  99. #define CVP_WRAPPER_CPU_NOC_LPI_CONTROL (CVP_WRAPPER_BASE_OFFS + 0x5C)
  100. #define CVP_WRAPPER_CPU_NOC_LPI_STATUS (CVP_WRAPPER_BASE_OFFS + 0x60)
  101. #define CVP_WRAPPER_CORE_CLOCK_CONFIG (CVP_WRAPPER_BASE_OFFS + 0x88)
  102. #define CVP_CTRL_INIT CVP_CPU_CS_SCIACMD
  103. #define CVP_CTRL_STATUS CVP_CPU_CS_SCIACMDARG0
  104. #define CVP_CTRL_INIT_STATUS__M \
  105. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_BMSK
  106. #define CVP_CTRL_ERROR_STATUS__M \
  107. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK
  108. #define CVP_CTRL_INIT_IDLE_MSG_BMSK \
  109. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_IDLE_MSG_BMSK
  110. #define CVP_CTRL_STATUS_PC_READY \
  111. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY
  112. #define CVP_QTBL_INFO CVP_CPU_CS_SCIACMDARG1
  113. #define CVP_QTBL_ADDR CVP_CPU_CS_SCIACMDARG2
  114. #define CVP_VERSION_INFO CVP_CPU_CS_SCIACMDARG3
  115. #define CVP_SFR_ADDR CVP_CPU_CS_SCIBCMD
  116. #define CVP_MMAP_ADDR CVP_CPU_CS_SCIBCMDARG0
  117. #define CVP_UC_REGION_ADDR CVP_CPU_CS_SCIBARG1
  118. #define CVP_UC_REGION_SIZE CVP_CPU_CS_SCIBARG2
  119. /* HFI_DSP_QTBL_ADDR
  120. * 31:3 - HFI_DSP_QTBL_ADDR
  121. * 4-byte aligned Address
  122. */
  123. #define HFI_DSP_QTBL_ADDR CVP_CPU_CS_VMIMSG
  124. /* HFI_DSP_UC_REGION_ADDR
  125. * 31:20 - HFI_DSP_UC_REGION_ADDR
  126. * 1MB aligned address.
  127. * Uncached Region start Address. This region covers
  128. * HFI DSP QTable,
  129. * HFI DSP Queue Headers,
  130. * HFI DSP Queues,
  131. */
  132. #define HFI_DSP_UC_REGION_ADDR CVP_CPU_CS_VMIMSGAG0
  133. /* HFI_DSP_UC_REGION_SIZE
  134. * 31:20 - HFI_DSP_UC_REGION_SIZE
  135. * Multiples of 1MB.
  136. * Size of the DSP_UC_REGION Uncached Region
  137. */
  138. #define HFI_DSP_UC_REGION_SIZE CVP_CPU_CS_VMIMSGAG1
  139. /*
  140. * --------------------------------------------------------------------------
  141. * MODULE: vcodec noc error log registers
  142. * --------------------------------------------------------------------------
  143. */
  144. #define CVP_NOC_BASE_OFFS 0x000D0000
  145. #define CVP_NOC_ERR_SWID_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x0)
  146. #define CVP_NOC_ERR_SWID_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x4)
  147. #define CVP_NOC_ERR_MAINCTL_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x8)
  148. #define CVP_NOC_ERR_ERRVLD_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x10)
  149. #define CVP_NOC_ERR_ERRCLR_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x18)
  150. #define CVP_NOC_ERR_ERRLOG0_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x20)
  151. #define CVP_NOC_ERR_ERRLOG0_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x24)
  152. #define CVP_NOC_ERR_ERRLOG1_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x28)
  153. #define CVP_NOC_ERR_ERRLOG1_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x2C)
  154. #define CVP_NOC_ERR_ERRLOG2_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x30)
  155. #define CVP_NOC_ERR_ERRLOG2_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x34)
  156. #define CVP_NOC_ERR_ERRLOG3_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x38)
  157. #define CVP_NOC_ERR_ERRLOG3_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x3C)
  158. #define CVP_NOC_SBM_SENSELN0_LOW (CVP_NOC_BASE_OFFS + 0x300)
  159. #define CVP_NOC_CORE_BASE_OFFS 0x00010000
  160. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN0_LOW \
  161. (CVP_NOC_CORE_BASE_OFFS + 0x7100)
  162. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN0_HIGH \
  163. (CVP_NOC_CORE_BASE_OFFS + 0x7104)
  164. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN1_HIGH \
  165. (CVP_NOC_CORE_BASE_OFFS + 0x710C)
  166. #define CVP_NOC_CORE_ERR_SWID_LOW_OFFS \
  167. (CVP_NOC_CORE_BASE_OFFS + 0xA000)
  168. #define CVP_NOC_CORE_ERR_SWID_HIGH_OFFS \
  169. (CVP_NOC_CORE_BASE_OFFS + 0xA004)
  170. #define CVP_NOC_CORE_ERR_MAINCTL_LOW_OFFS \
  171. (CVP_NOC_CORE_BASE_OFFS + 0xA008)
  172. #define CVP_NOC_CORE_ERR_ERRVLD_LOW_OFFS \
  173. (CVP_NOC_CORE_BASE_OFFS + 0xA010)
  174. #define CVP_NOC_CORE_ERR_ERRCLR_LOW_OFFS \
  175. (CVP_NOC_CORE_BASE_OFFS + 0xA018)
  176. #define CVP_NOC_CORE_ERR_ERRLOG0_LOW_OFFS \
  177. (CVP_NOC_CORE_BASE_OFFS + 0xA020)
  178. #define CVP_NOC_CORE_ERR_ERRLOG0_HIGH_OFFS \
  179. (CVP_NOC_CORE_BASE_OFFS + 0xA024)
  180. #define CVP_NOC_CORE_ERR_ERRLOG1_LOW_OFFS \
  181. (CVP_NOC_CORE_BASE_OFFS + 0xA028)
  182. #define CVP_NOC_CORE_ERR_ERRLOG1_HIGH_OFFS \
  183. (CVP_NOC_CORE_BASE_OFFS + 0xA02C)
  184. #define CVP_NOC_CORE_ERR_ERRLOG2_LOW_OFFS \
  185. (CVP_NOC_CORE_BASE_OFFS + 0xA030)
  186. #define CVP_NOC_CORE_ERR_ERRLOG2_HIGH_OFFS \
  187. (CVP_NOC_CORE_BASE_OFFS + 0xA034)
  188. #define CVP_NOC_CORE_ERR_ERRLOG3_LOW_OFFS \
  189. (CVP_NOC_CORE_BASE_OFFS + 0xA038)
  190. #define CVP_NOC_CORE_ERR_ERRLOG3_HIGH_OFFS \
  191. (CVP_NOC_CORE_BASE_OFFS + 0xA03C)
  192. #define CVP_NOC_RCG_VNOC_NOC_CLK_FORCECLOCKON_LOW \
  193. (CVP_NOC_CORE_BASE_OFFS + 0x2018)
  194. /* NoC QoS registers */
  195. #define CVP_NOC_RGE_PRIORITYLUT_LOW \
  196. (CVP_NOC_CORE_BASE_OFFS + 0x3030)
  197. #define CVP_NOC_RGE_PRIORITYLUT_HIGH \
  198. (CVP_NOC_CORE_BASE_OFFS + 0x3034)
  199. #define CVP_NOC_RGE_URGENCY_LOW \
  200. (CVP_NOC_CORE_BASE_OFFS + 0x3038)
  201. #define CVP_NOC_RGE_DANGERLUT_LOW \
  202. (CVP_NOC_CORE_BASE_OFFS + 0x3040)
  203. #define CVP_NOC_RGE_SAFELUT_LOW \
  204. (CVP_NOC_CORE_BASE_OFFS + 0x3048)
  205. #define CVP_NOC_CDM_PRIORITYLUT_LOW \
  206. (CVP_NOC_CORE_BASE_OFFS + 0x3830)
  207. #define CVP_NOC_CDM_PRIORITYLUT_HIGH \
  208. (CVP_NOC_CORE_BASE_OFFS + 0x3834)
  209. #define CVP_NOC_CDM_URGENCY_LOW \
  210. (CVP_NOC_CORE_BASE_OFFS + 0x3838)
  211. #define CVP_NOC_CDM_DANGERLUT_LOW \
  212. (CVP_NOC_CORE_BASE_OFFS + 0x3840)
  213. #define CVP_NOC_CDM_SAFELUT_LOW \
  214. (CVP_NOC_CORE_BASE_OFFS + 0x3848)
  215. /* End of NoC Qos */
  216. #define CVP_NOC_RCGCONTROLLER_MAINCTL_LOW \
  217. (CVP_NOC_CORE_BASE_OFFS + 0xC008)
  218. #define CVP_NOC_RCGCONTROLLER_HYSTERESIS_LOW \
  219. (CVP_NOC_CORE_BASE_OFFS + 0xC010)
  220. #define CVP_NOC_RESET_REQ \
  221. (CVP_NOC_CORE_BASE_OFFS + 0xf000)
  222. #define CVP_NOC_RESET_ACK \
  223. (CVP_NOC_CORE_BASE_OFFS + 0xf004)
  224. #define CVP_AON_WRAPPER_CVP_NOC_LPI_CONTROL (CVP_AON_BASE_OFFS + 0x8)
  225. #define CVP_AON_WRAPPER_CVP_NOC_LPI_STATUS (CVP_AON_BASE_OFFS + 0xC)
  226. #define CVP_AON_WRAPPER_CVP_NOC_ARCG_CONTROL (CVP_AON_BASE_OFFS + 0x14)
  227. #define CVP_AON_WRAPPER_CVP_NOC_CORE_CLK_CONTROL (CVP_AON_BASE_OFFS + 0x24)
  228. #define CVP_AON_WRAPPER_CVP_NOC_CORE_SW_RESET (CVP_AON_BASE_OFFS + 0x1C)
  229. #define CVP_AON_WRAPPER_SPARE (CVP_AON_BASE_OFFS + 0x28)
  230. #define CVP_CC_BASE_OFFS 0x000F8000
  231. #define CVP_CC_MVS1C_GDSCR (CVP_CC_BASE_OFFS + 0x78)
  232. #define CVP_CC_MVS1C_CBCR (CVP_CC_BASE_OFFS + 0x90)
  233. #define CVP_CC_MVS1_GDSCR (CVP_CC_BASE_OFFS + 0xCC)
  234. #define CVP_CC_MVS1_CBCR (CVP_CC_BASE_OFFS + 0xE0)
  235. #define CVP_GCC_VIDEO_AXI1_CBCR (0x22024)
  236. #endif