rxpcu_ppdu_end_info.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _RXPCU_PPDU_END_INFO_H_
  19. #define _RXPCU_PPDU_END_INFO_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #include "phyrx_abort_request_info.h"
  23. #include "macrx_abort_request_info.h"
  24. #define NUM_OF_DWORDS_RXPCU_PPDU_END_INFO 14
  25. struct rxpcu_ppdu_end_info {
  26. uint32_t wb_timestamp_lower_32 : 32;
  27. uint32_t wb_timestamp_upper_32 : 32;
  28. uint32_t rx_antenna : 24,
  29. tx_ht_vht_ack : 1,
  30. unsupported_mu_nc : 1,
  31. otp_txbf_disable : 1,
  32. previous_tlv_corrupted : 1,
  33. phyrx_abort_request_info_valid : 1,
  34. macrx_abort_request_info_valid : 1,
  35. reserved : 2;
  36. uint32_t coex_bt_tx_from_start_of_rx : 1,
  37. coex_bt_tx_after_start_of_rx : 1,
  38. coex_wan_tx_from_start_of_rx : 1,
  39. coex_wan_tx_after_start_of_rx : 1,
  40. coex_wlan_tx_from_start_of_rx : 1,
  41. coex_wlan_tx_after_start_of_rx : 1,
  42. mpdu_delimiter_errors_seen : 1,
  43. __reserved_g_0012 : 2,
  44. dialog_token : 8,
  45. follow_up_dialog_token : 8,
  46. bb_captured_channel : 1,
  47. bb_captured_reason : 3,
  48. bb_captured_timeout : 1,
  49. reserved_3 : 2;
  50. uint32_t before_mpdu_count_passing_fcs : 10,
  51. before_mpdu_count_failing_fcs : 10,
  52. after_mpdu_count_passing_fcs : 10,
  53. reserved_4 : 2;
  54. uint32_t after_mpdu_count_failing_fcs : 10,
  55. reserved_5 : 22;
  56. uint32_t phy_timestamp_tx_lower_32 : 32;
  57. uint32_t phy_timestamp_tx_upper_32 : 32;
  58. uint32_t bb_length : 16,
  59. bb_data : 1,
  60. reserved_8 : 3,
  61. first_bt_broadcast_status_details: 12;
  62. uint32_t rx_ppdu_duration : 24,
  63. reserved_9 : 8;
  64. uint32_t ast_index : 16,
  65. ast_index_valid : 1,
  66. reserved_10 : 3,
  67. second_bt_broadcast_status_details: 12;
  68. struct phyrx_abort_request_info phyrx_abort_request_info_details;
  69. struct macrx_abort_request_info macrx_abort_request_info_details;
  70. uint16_t pre_bt_broadcast_status_details : 12,
  71. reserved_12a : 4;
  72. uint32_t rx_ppdu_end_marker : 32;
  73. };
  74. #define RXPCU_PPDU_END_INFO_0_WB_TIMESTAMP_LOWER_32_OFFSET 0x00000000
  75. #define RXPCU_PPDU_END_INFO_0_WB_TIMESTAMP_LOWER_32_LSB 0
  76. #define RXPCU_PPDU_END_INFO_0_WB_TIMESTAMP_LOWER_32_MASK 0xffffffff
  77. #define RXPCU_PPDU_END_INFO_1_WB_TIMESTAMP_UPPER_32_OFFSET 0x00000004
  78. #define RXPCU_PPDU_END_INFO_1_WB_TIMESTAMP_UPPER_32_LSB 0
  79. #define RXPCU_PPDU_END_INFO_1_WB_TIMESTAMP_UPPER_32_MASK 0xffffffff
  80. #define RXPCU_PPDU_END_INFO_2_RX_ANTENNA_OFFSET 0x00000008
  81. #define RXPCU_PPDU_END_INFO_2_RX_ANTENNA_LSB 0
  82. #define RXPCU_PPDU_END_INFO_2_RX_ANTENNA_MASK 0x00ffffff
  83. #define RXPCU_PPDU_END_INFO_2_TX_HT_VHT_ACK_OFFSET 0x00000008
  84. #define RXPCU_PPDU_END_INFO_2_TX_HT_VHT_ACK_LSB 24
  85. #define RXPCU_PPDU_END_INFO_2_TX_HT_VHT_ACK_MASK 0x01000000
  86. #define RXPCU_PPDU_END_INFO_2_UNSUPPORTED_MU_NC_OFFSET 0x00000008
  87. #define RXPCU_PPDU_END_INFO_2_UNSUPPORTED_MU_NC_LSB 25
  88. #define RXPCU_PPDU_END_INFO_2_UNSUPPORTED_MU_NC_MASK 0x02000000
  89. #define RXPCU_PPDU_END_INFO_2_OTP_TXBF_DISABLE_OFFSET 0x00000008
  90. #define RXPCU_PPDU_END_INFO_2_OTP_TXBF_DISABLE_LSB 26
  91. #define RXPCU_PPDU_END_INFO_2_OTP_TXBF_DISABLE_MASK 0x04000000
  92. #define RXPCU_PPDU_END_INFO_2_PREVIOUS_TLV_CORRUPTED_OFFSET 0x00000008
  93. #define RXPCU_PPDU_END_INFO_2_PREVIOUS_TLV_CORRUPTED_LSB 27
  94. #define RXPCU_PPDU_END_INFO_2_PREVIOUS_TLV_CORRUPTED_MASK 0x08000000
  95. #define RXPCU_PPDU_END_INFO_2_PHYRX_ABORT_REQUEST_INFO_VALID_OFFSET 0x00000008
  96. #define RXPCU_PPDU_END_INFO_2_PHYRX_ABORT_REQUEST_INFO_VALID_LSB 28
  97. #define RXPCU_PPDU_END_INFO_2_PHYRX_ABORT_REQUEST_INFO_VALID_MASK 0x10000000
  98. #define RXPCU_PPDU_END_INFO_2_MACRX_ABORT_REQUEST_INFO_VALID_OFFSET 0x00000008
  99. #define RXPCU_PPDU_END_INFO_2_MACRX_ABORT_REQUEST_INFO_VALID_LSB 29
  100. #define RXPCU_PPDU_END_INFO_2_MACRX_ABORT_REQUEST_INFO_VALID_MASK 0x20000000
  101. #define RXPCU_PPDU_END_INFO_2_RESERVED_OFFSET 0x00000008
  102. #define RXPCU_PPDU_END_INFO_2_RESERVED_LSB 30
  103. #define RXPCU_PPDU_END_INFO_2_RESERVED_MASK 0xc0000000
  104. #define RXPCU_PPDU_END_INFO_3_COEX_BT_TX_FROM_START_OF_RX_OFFSET 0x0000000c
  105. #define RXPCU_PPDU_END_INFO_3_COEX_BT_TX_FROM_START_OF_RX_LSB 0
  106. #define RXPCU_PPDU_END_INFO_3_COEX_BT_TX_FROM_START_OF_RX_MASK 0x00000001
  107. #define RXPCU_PPDU_END_INFO_3_COEX_BT_TX_AFTER_START_OF_RX_OFFSET 0x0000000c
  108. #define RXPCU_PPDU_END_INFO_3_COEX_BT_TX_AFTER_START_OF_RX_LSB 1
  109. #define RXPCU_PPDU_END_INFO_3_COEX_BT_TX_AFTER_START_OF_RX_MASK 0x00000002
  110. #define RXPCU_PPDU_END_INFO_3_COEX_WAN_TX_FROM_START_OF_RX_OFFSET 0x0000000c
  111. #define RXPCU_PPDU_END_INFO_3_COEX_WAN_TX_FROM_START_OF_RX_LSB 2
  112. #define RXPCU_PPDU_END_INFO_3_COEX_WAN_TX_FROM_START_OF_RX_MASK 0x00000004
  113. #define RXPCU_PPDU_END_INFO_3_COEX_WAN_TX_AFTER_START_OF_RX_OFFSET 0x0000000c
  114. #define RXPCU_PPDU_END_INFO_3_COEX_WAN_TX_AFTER_START_OF_RX_LSB 3
  115. #define RXPCU_PPDU_END_INFO_3_COEX_WAN_TX_AFTER_START_OF_RX_MASK 0x00000008
  116. #define RXPCU_PPDU_END_INFO_3_COEX_WLAN_TX_FROM_START_OF_RX_OFFSET 0x0000000c
  117. #define RXPCU_PPDU_END_INFO_3_COEX_WLAN_TX_FROM_START_OF_RX_LSB 4
  118. #define RXPCU_PPDU_END_INFO_3_COEX_WLAN_TX_FROM_START_OF_RX_MASK 0x00000010
  119. #define RXPCU_PPDU_END_INFO_3_COEX_WLAN_TX_AFTER_START_OF_RX_OFFSET 0x0000000c
  120. #define RXPCU_PPDU_END_INFO_3_COEX_WLAN_TX_AFTER_START_OF_RX_LSB 5
  121. #define RXPCU_PPDU_END_INFO_3_COEX_WLAN_TX_AFTER_START_OF_RX_MASK 0x00000020
  122. #define RXPCU_PPDU_END_INFO_3_MPDU_DELIMITER_ERRORS_SEEN_OFFSET 0x0000000c
  123. #define RXPCU_PPDU_END_INFO_3_MPDU_DELIMITER_ERRORS_SEEN_LSB 6
  124. #define RXPCU_PPDU_END_INFO_3_MPDU_DELIMITER_ERRORS_SEEN_MASK 0x00000040
  125. #define RXPCU_PPDU_END_INFO_3_DIALOG_TOKEN_OFFSET 0x0000000c
  126. #define RXPCU_PPDU_END_INFO_3_DIALOG_TOKEN_LSB 9
  127. #define RXPCU_PPDU_END_INFO_3_DIALOG_TOKEN_MASK 0x0001fe00
  128. #define RXPCU_PPDU_END_INFO_3_FOLLOW_UP_DIALOG_TOKEN_OFFSET 0x0000000c
  129. #define RXPCU_PPDU_END_INFO_3_FOLLOW_UP_DIALOG_TOKEN_LSB 17
  130. #define RXPCU_PPDU_END_INFO_3_FOLLOW_UP_DIALOG_TOKEN_MASK 0x01fe0000
  131. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_CHANNEL_OFFSET 0x0000000c
  132. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_CHANNEL_LSB 25
  133. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_CHANNEL_MASK 0x02000000
  134. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_REASON_OFFSET 0x0000000c
  135. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_REASON_LSB 26
  136. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_REASON_MASK 0x1c000000
  137. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_TIMEOUT_OFFSET 0x0000000c
  138. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_TIMEOUT_LSB 29
  139. #define RXPCU_PPDU_END_INFO_3_BB_CAPTURED_TIMEOUT_MASK 0x20000000
  140. #define RXPCU_PPDU_END_INFO_3_RESERVED_3_OFFSET 0x0000000c
  141. #define RXPCU_PPDU_END_INFO_3_RESERVED_3_LSB 30
  142. #define RXPCU_PPDU_END_INFO_3_RESERVED_3_MASK 0xc0000000
  143. #define RXPCU_PPDU_END_INFO_4_BEFORE_MPDU_COUNT_PASSING_FCS_OFFSET 0x00000010
  144. #define RXPCU_PPDU_END_INFO_4_BEFORE_MPDU_COUNT_PASSING_FCS_LSB 0
  145. #define RXPCU_PPDU_END_INFO_4_BEFORE_MPDU_COUNT_PASSING_FCS_MASK 0x000003ff
  146. #define RXPCU_PPDU_END_INFO_4_BEFORE_MPDU_COUNT_FAILING_FCS_OFFSET 0x00000010
  147. #define RXPCU_PPDU_END_INFO_4_BEFORE_MPDU_COUNT_FAILING_FCS_LSB 10
  148. #define RXPCU_PPDU_END_INFO_4_BEFORE_MPDU_COUNT_FAILING_FCS_MASK 0x000ffc00
  149. #define RXPCU_PPDU_END_INFO_4_AFTER_MPDU_COUNT_PASSING_FCS_OFFSET 0x00000010
  150. #define RXPCU_PPDU_END_INFO_4_AFTER_MPDU_COUNT_PASSING_FCS_LSB 20
  151. #define RXPCU_PPDU_END_INFO_4_AFTER_MPDU_COUNT_PASSING_FCS_MASK 0x3ff00000
  152. #define RXPCU_PPDU_END_INFO_4_RESERVED_4_OFFSET 0x00000010
  153. #define RXPCU_PPDU_END_INFO_4_RESERVED_4_LSB 30
  154. #define RXPCU_PPDU_END_INFO_4_RESERVED_4_MASK 0xc0000000
  155. #define RXPCU_PPDU_END_INFO_5_AFTER_MPDU_COUNT_FAILING_FCS_OFFSET 0x00000014
  156. #define RXPCU_PPDU_END_INFO_5_AFTER_MPDU_COUNT_FAILING_FCS_LSB 0
  157. #define RXPCU_PPDU_END_INFO_5_AFTER_MPDU_COUNT_FAILING_FCS_MASK 0x000003ff
  158. #define RXPCU_PPDU_END_INFO_5_RESERVED_5_OFFSET 0x00000014
  159. #define RXPCU_PPDU_END_INFO_5_RESERVED_5_LSB 10
  160. #define RXPCU_PPDU_END_INFO_5_RESERVED_5_MASK 0xfffffc00
  161. #define RXPCU_PPDU_END_INFO_6_PHY_TIMESTAMP_TX_LOWER_32_OFFSET 0x00000018
  162. #define RXPCU_PPDU_END_INFO_6_PHY_TIMESTAMP_TX_LOWER_32_LSB 0
  163. #define RXPCU_PPDU_END_INFO_6_PHY_TIMESTAMP_TX_LOWER_32_MASK 0xffffffff
  164. #define RXPCU_PPDU_END_INFO_7_PHY_TIMESTAMP_TX_UPPER_32_OFFSET 0x0000001c
  165. #define RXPCU_PPDU_END_INFO_7_PHY_TIMESTAMP_TX_UPPER_32_LSB 0
  166. #define RXPCU_PPDU_END_INFO_7_PHY_TIMESTAMP_TX_UPPER_32_MASK 0xffffffff
  167. #define RXPCU_PPDU_END_INFO_8_BB_LENGTH_OFFSET 0x00000020
  168. #define RXPCU_PPDU_END_INFO_8_BB_LENGTH_LSB 0
  169. #define RXPCU_PPDU_END_INFO_8_BB_LENGTH_MASK 0x0000ffff
  170. #define RXPCU_PPDU_END_INFO_8_BB_DATA_OFFSET 0x00000020
  171. #define RXPCU_PPDU_END_INFO_8_BB_DATA_LSB 16
  172. #define RXPCU_PPDU_END_INFO_8_BB_DATA_MASK 0x00010000
  173. #define RXPCU_PPDU_END_INFO_8_RESERVED_8_OFFSET 0x00000020
  174. #define RXPCU_PPDU_END_INFO_8_RESERVED_8_LSB 17
  175. #define RXPCU_PPDU_END_INFO_8_RESERVED_8_MASK 0x000e0000
  176. #define RXPCU_PPDU_END_INFO_8_FIRST_BT_BROADCAST_STATUS_DETAILS_OFFSET 0x00000020
  177. #define RXPCU_PPDU_END_INFO_8_FIRST_BT_BROADCAST_STATUS_DETAILS_LSB 20
  178. #define RXPCU_PPDU_END_INFO_8_FIRST_BT_BROADCAST_STATUS_DETAILS_MASK 0xfff00000
  179. #define RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET 0x00000024
  180. #define RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB 0
  181. #define RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK 0x00ffffff
  182. #define RXPCU_PPDU_END_INFO_9_RESERVED_9_OFFSET 0x00000024
  183. #define RXPCU_PPDU_END_INFO_9_RESERVED_9_LSB 24
  184. #define RXPCU_PPDU_END_INFO_9_RESERVED_9_MASK 0xff000000
  185. #define RXPCU_PPDU_END_INFO_10_AST_INDEX_OFFSET 0x00000028
  186. #define RXPCU_PPDU_END_INFO_10_AST_INDEX_LSB 0
  187. #define RXPCU_PPDU_END_INFO_10_AST_INDEX_MASK 0x0000ffff
  188. #define RXPCU_PPDU_END_INFO_10_AST_INDEX_VALID_OFFSET 0x00000028
  189. #define RXPCU_PPDU_END_INFO_10_AST_INDEX_VALID_LSB 16
  190. #define RXPCU_PPDU_END_INFO_10_AST_INDEX_VALID_MASK 0x00010000
  191. #define RXPCU_PPDU_END_INFO_10_RESERVED_10_OFFSET 0x00000028
  192. #define RXPCU_PPDU_END_INFO_10_RESERVED_10_LSB 17
  193. #define RXPCU_PPDU_END_INFO_10_RESERVED_10_MASK 0x000e0000
  194. #define RXPCU_PPDU_END_INFO_10_SECOND_BT_BROADCAST_STATUS_DETAILS_OFFSET 0x00000028
  195. #define RXPCU_PPDU_END_INFO_10_SECOND_BT_BROADCAST_STATUS_DETAILS_LSB 20
  196. #define RXPCU_PPDU_END_INFO_10_SECOND_BT_BROADCAST_STATUS_DETAILS_MASK 0xfff00000
  197. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET 0x0000002c
  198. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB 0
  199. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK 0x000000ff
  200. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHY_ENTERS_NAP_STATE_OFFSET 0x0000002c
  201. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHY_ENTERS_NAP_STATE_LSB 8
  202. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHY_ENTERS_NAP_STATE_MASK 0x00000100
  203. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHY_ENTERS_DEFER_STATE_OFFSET 0x0000002c
  204. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHY_ENTERS_DEFER_STATE_LSB 9
  205. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHY_ENTERS_DEFER_STATE_MASK 0x00000200
  206. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_RESERVED_0_OFFSET 0x0000002c
  207. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_RESERVED_0_LSB 10
  208. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_RESERVED_0_MASK 0x0000fc00
  209. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_RECEIVE_DURATION_OFFSET 0x0000002c
  210. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_RECEIVE_DURATION_LSB 16
  211. #define RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_RECEIVE_DURATION_MASK 0xffff0000
  212. #define RXPCU_PPDU_END_INFO_12_MACRX_ABORT_REQUEST_INFO_DETAILS_MACRX_ABORT_REASON_OFFSET 0x00000030
  213. #define RXPCU_PPDU_END_INFO_12_MACRX_ABORT_REQUEST_INFO_DETAILS_MACRX_ABORT_REASON_LSB 0
  214. #define RXPCU_PPDU_END_INFO_12_MACRX_ABORT_REQUEST_INFO_DETAILS_MACRX_ABORT_REASON_MASK 0x000000ff
  215. #define RXPCU_PPDU_END_INFO_12_MACRX_ABORT_REQUEST_INFO_DETAILS_RESERVED_0_OFFSET 0x00000030
  216. #define RXPCU_PPDU_END_INFO_12_MACRX_ABORT_REQUEST_INFO_DETAILS_RESERVED_0_LSB 8
  217. #define RXPCU_PPDU_END_INFO_12_MACRX_ABORT_REQUEST_INFO_DETAILS_RESERVED_0_MASK 0x0000ff00
  218. #define RXPCU_PPDU_END_INFO_13_RX_PPDU_END_MARKER_OFFSET 0x00000034
  219. #define RXPCU_PPDU_END_INFO_13_RX_PPDU_END_MARKER_LSB 0
  220. #define RXPCU_PPDU_END_INFO_13_RX_PPDU_END_MARKER_MASK 0xffffffff
  221. #endif